blob: 46e25583abcd52a30c7134321e2b9348be3b1891 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Bill Wendlingdff2f712010-12-08 23:01:43 +000077def t_brtarget : Operand<i32> {
78 let EncoderMethod = "getThumbBRTargetOpValue";
79}
80
Jim Grosbach662a8162010-12-06 23:57:07 +000081def t_bltarget : Operand<i32> {
82 let EncoderMethod = "getThumbBLTargetOpValue";
83}
84
Bill Wendlingef4a68b2010-11-30 07:44:32 +000085def MemModeThumbAsmOperand : AsmOperandClass {
86 let Name = "MemModeThumb";
87 let SuperClasses = [];
88}
89
Evan Chenga8e29892007-01-19 07:51:42 +000090// t_addrmode_rr := reg + reg
91//
92def t_addrmode_rr : Operand<i32>,
93 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
94 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000095 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000096}
97
Evan Chengc38f2bc2007-01-23 22:59:13 +000098// t_addrmode_s4 := reg + reg
99// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000100//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101def t_addrmode_s4 : Operand<i32>,
102 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000103 let EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000104 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000105 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000106 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000107}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000108
109// t_addrmode_s2 := reg + reg
110// reg + imm5 * 2
111//
112def t_addrmode_s2 : Operand<i32>,
113 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000114 let EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000115 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000116 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000117 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000119
120// t_addrmode_s1 := reg + reg
121// reg + imm5
122//
123def t_addrmode_s1 : Operand<i32>,
124 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000125 let EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000126 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000127 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000128 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
131// t_addrmode_sp := sp + imm8 * 4
132//
133def t_addrmode_sp : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000135 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000136 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000137 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000138 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000139}
140
Bill Wendlingb8958b02010-12-08 01:57:09 +0000141// t_addrmode_pc := <label> => pc + imm8 * 4
142//
143def t_addrmode_pc : Operand<i32> {
144 let EncoderMethod = "getAddrModePCOpValue";
145 let ParserMatchClass = MemModeThumbAsmOperand;
146}
147
Evan Chenga8e29892007-01-19 07:51:42 +0000148//===----------------------------------------------------------------------===//
149// Miscellaneous Instructions.
150//
151
Jim Grosbach4642ad32010-02-22 23:10:38 +0000152// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
153// from removing one half of the matched pairs. That breaks PEI, which assumes
154// these will always be in pairs, and asserts if it finds otherwise. Better way?
155let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000156def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000157 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
158 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
159 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000160
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000161def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000162 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
163 [(ARMcallseq_start imm:$amt)]>,
164 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000165}
Evan Cheng44bec522007-05-15 01:29:07 +0000166
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000167// T1Disassembly - A simple class to make encoding some disassembly patterns
168// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000169class T1Disassembly<bits<2> op1, bits<8> op2>
170 : T1Encoding<0b101111> {
171 let Inst{9-8} = op1;
172 let Inst{7-0} = op2;
173}
174
Johnny Chenbd2c6232010-02-25 03:28:51 +0000175def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
176 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000177 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000178
Johnny Chend86d2692010-02-25 17:51:03 +0000179def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
180 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000181 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000182
183def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
184 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000185 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000186
187def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
188 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000189 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000190
191def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
192 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000193 T1Disassembly<0b11, 0x40>; // A8.6.157
194
195// The i32imm operand $val can be used by a debugger to store more information
196// about the breakpoint.
197def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
198 [/* For disassembly only; pattern left blank */]>,
199 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
200 // A8.6.22
201 bits<8> val;
202 let Inst{7-0} = val;
203}
Johnny Chend86d2692010-02-25 17:51:03 +0000204
205def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
206 [/* For disassembly only; pattern left blank */]>,
207 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000208 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000209 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000210 let Inst{4} = 1;
211 let Inst{3} = 1; // Big-Endian
212 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000213}
214
215def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
216 [/* For disassembly only; pattern left blank */]>,
217 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000218 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000219 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000220 let Inst{4} = 1;
221 let Inst{3} = 0; // Little-Endian
222 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000223}
224
Johnny Chen93042d12010-03-02 18:14:57 +0000225// Change Processor State is a system instruction -- for disassembly only.
226// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000227//
228// opt{4-0} = mode ==> don't care
229// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
230// opt{8-6} = AIF from Inst{2-0}
231// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000232//
233// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
234// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000235def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000236 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000237 T1Misc<0b0110011> {
238 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000239 let Inst{3} = 0;
240 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000241}
Johnny Chen93042d12010-03-02 18:14:57 +0000242
Evan Cheng35d6c412009-08-04 23:47:55 +0000243// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000244let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000245def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000246 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000247 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000248 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000249 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000250 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000251 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000252}
Evan Chenga8e29892007-01-19 07:51:42 +0000253
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000254// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000255def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000256 "add\t$dst, pc, $rhs", []>,
257 T1Encoding<{1,0,1,0,0,?}> {
258 // A6.2 & A8.6.10
259 bits<3> dst;
260 bits<8> rhs;
261 let Inst{10-8} = dst;
262 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000263}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000264
Bill Wendling0ae28e42010-11-19 22:37:33 +0000265// ADD <Rd>, sp, #<imm8>
266// This is rematerializable, which is particularly useful for taking the
267// address of locals.
268let isReMaterializable = 1 in
269def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
270 "add\t$dst, $sp, $rhs", []>,
271 T1Encoding<{1,0,1,0,1,?}> {
272 // A6.2 & A8.6.8
273 bits<3> dst;
274 bits<8> rhs;
275 let Inst{10-8} = dst;
276 let Inst{7-0} = rhs;
277}
278
279// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000280def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000281 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282 T1Misc<{0,0,0,0,0,?,?}> {
283 // A6.2.5 & A8.6.8
284 bits<7> rhs;
285 let Inst{6-0} = rhs;
286}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000287
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288// SUB sp, sp, #<imm7>
289// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000290def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000291 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292 T1Misc<{0,0,0,0,1,?,?}> {
293 // A6.2.5 & A8.6.214
294 bits<7> rhs;
295 let Inst{6-0} = rhs;
296}
Evan Cheng86198642009-08-07 00:34:42 +0000297
Bill Wendling0ae28e42010-11-19 22:37:33 +0000298// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000299def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000300 "add\t$dst, $rhs", []>,
301 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000302 // A8.6.9 Encoding T1
303 bits<4> dst;
304 let Inst{7} = dst{3};
305 let Inst{6-3} = 0b1101;
306 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000307}
Evan Cheng86198642009-08-07 00:34:42 +0000308
Bill Wendling0ae28e42010-11-19 22:37:33 +0000309// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000310def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000311 "add\t$dst, $rhs", []>,
312 T1Special<{0,0,?,?}> {
313 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000314 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000315 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000316 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000317 let Inst{2-0} = 0b101;
318}
Evan Cheng86198642009-08-07 00:34:42 +0000319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
321// Control Flow Instructions.
322//
323
Jim Grosbachc732adf2009-09-30 01:35:11 +0000324let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000325 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
326 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000327 T1Special<{1,1,0,?}> {
328 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000329 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000330 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000331 }
Bill Wendling602890d2010-11-19 01:33:10 +0000332
Evan Cheng9d945f72007-02-01 01:49:46 +0000333 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000334 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
335 IIC_Br, "bx\t$Rm",
336 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000337 T1Special<{1,1,0,?}> {
338 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000339 bits<4> Rm;
340 let Inst{6-3} = Rm;
341 let Inst{2-0} = 0b000;
342 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000343}
Evan Chenga8e29892007-01-19 07:51:42 +0000344
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000345// Indirect branches
346let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000347 def tBRIND : TI<(outs), (ins GPR:$Rm),
348 IIC_Br,
349 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000350 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000351 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000352 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000353 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000354 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000355 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000356 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000361let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
362 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000363def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000364 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000365 "pop${p}\t$regs", []>,
366 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000367 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000368 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000369 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000370 let Inst{7-0} = regs{7-0};
371}
Evan Chenga8e29892007-01-19 07:51:42 +0000372
Bill Wendling0480e282010-12-01 02:36:55 +0000373// All calls clobber the non-callee saved registers. SP is marked as a use to
374// prevent stack-pointer assignments that appear immediately before calls from
375// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000376let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000377 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000378 Defs = [R0, R1, R2, R3, R12, LR,
379 D0, D1, D2, D3, D4, D5, D6, D7,
380 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000381 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
382 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000383 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000384 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000385 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000386 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000387 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000388 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000389 bits<21> func;
390 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000391 let Inst{13} = 1;
392 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000393 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000394 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000395
Evan Chengb6207242009-08-01 00:16:10 +0000396 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000397 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000398 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000399 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000400 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000401 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000402 bits<21> func;
403 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000404 let Inst{13} = 1;
405 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000406 let Inst{10-1} = func{10-1};
407 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000408 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000409
Evan Chengb6207242009-08-01 00:16:10 +0000410 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000411 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000412 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000413 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000414 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
415 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000416
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000417 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000418 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000419 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000420 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000421 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000422 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000424 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000425}
426
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000427let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000428 // On Darwin R9 is call-clobbered.
429 // R7 is marked as a use to prevent frame-pointer assignments from being
430 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000431 Defs = [R0, R1, R2, R3, R9, R12, LR,
432 D0, D1, D2, D3, D4, D5, D6, D7,
433 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000434 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
435 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000436 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000437 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000438 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
439 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000440 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000441 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000442 bits<21> func;
443 let Inst{25-16} = func{20-11};
444 let Inst{13} = 1;
445 let Inst{11} = 1;
446 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000447 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000448
Evan Chengb6207242009-08-01 00:16:10 +0000449 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000450 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000451 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
452 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000454 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000455 bits<21> func;
456 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000457 let Inst{13} = 1;
458 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000459 let Inst{10-1} = func{10-1};
460 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000461 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000462
Evan Chengb6207242009-08-01 00:16:10 +0000463 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000464 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
465 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000466 [(ARMtcall GPR:$func)]>,
467 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000468 T1Special<{1,1,1,?}> {
469 // A6.2.3 & A8.6.24
470 bits<4> func;
471 let Inst{6-3} = func;
472 let Inst{2-0} = 0b000;
473 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000474
475 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000476 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000477 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000478 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000479 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000480 "mov\tlr, pc\n\tbx\t$func",
481 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000482 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000483}
484
Bill Wendling0480e282010-12-01 02:36:55 +0000485let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
486 let isPredicable = 1 in
487 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
488 "b\t$target", [(br bb:$target)]>,
489 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Evan Cheng225dfe92007-01-30 01:13:37 +0000491 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000492 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000493 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000494 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000495
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000496 def tBR_JTr : tPseudoInst<(outs),
497 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
498 Size2Bytes, IIC_Br,
499 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
500 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000501 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000502}
503
Evan Chengc85e8322007-07-05 07:13:32 +0000504// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000505// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000506let isBranch = 1, isTerminator = 1 in
Jim Grosbachceab5012010-12-04 00:20:40 +0000507 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$p), IIC_Br,
508 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000509 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000510 T1Encoding<{1,1,0,1,?,?}> {
511 bits<4> p;
512 let Inst{11-8} = p;
513}
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Evan Chengde17fb62009-10-31 23:46:45 +0000515// Compare and branch on zero / non-zero
516let isBranch = 1, isTerminator = 1 in {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000517 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_brtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000518 "cbz\t$Rn, $target", []>,
519 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000520 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000521 bits<6> target;
522 bits<3> Rn;
523 let Inst{9} = target{5};
524 let Inst{7-3} = target{4-0};
525 let Inst{2-0} = Rn;
526 }
Evan Chengde17fb62009-10-31 23:46:45 +0000527
Bill Wendlingdff2f712010-12-08 23:01:43 +0000528 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000529 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000530 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000531 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000532 bits<6> target;
533 bits<3> Rn;
534 let Inst{9} = target{5};
535 let Inst{7-3} = target{4-0};
536 let Inst{2-0} = Rn;
537 }
Evan Chengde17fb62009-10-31 23:46:45 +0000538}
539
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000540// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
541// A8.6.16 B: Encoding T1
542// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000543let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000544def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
545 "svc", "\t$imm", []>, Encoding16 {
546 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000547 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000548 let Inst{11-8} = 0b1111;
549 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000550}
551
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000552// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000553let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000554def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000555 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000556 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000557}
558
Evan Chenga8e29892007-01-19 07:51:42 +0000559//===----------------------------------------------------------------------===//
560// Load Store Instructions.
561//
562
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000563let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000564def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000565 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
566 AddrModeT1_4, IIC_iLoad_r,
567 "ldr", "\t$Rt, $addr",
568 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000569
Bill Wendlingdff2f712010-12-08 23:01:43 +0000570def tLDRi : // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000571 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
572 AddrModeT1_4, IIC_iLoad_r,
573 "ldr", "\t$Rt, $addr",
574 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000575
Bill Wendling1fd374e2010-11-30 22:57:21 +0000576def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000577 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
578 AddrModeT1_1, IIC_iLoad_bh_r,
579 "ldrb", "\t$Rt, $addr",
580 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000581
582def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000583 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000584 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000585 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000586 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000587
Bill Wendling1fd374e2010-11-30 22:57:21 +0000588def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000589 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
590 AddrModeT1_2, IIC_iLoad_bh_r,
591 "ldrh", "\t$dst, $addr",
592 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000593
Bill Wendlingdff2f712010-12-08 23:01:43 +0000594def tLDRHi : // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000595 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000596 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000597 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000598 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000599
Evan Cheng2f297df2009-07-11 07:08:13 +0000600let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000601def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000602 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
603 AddrModeT1_1, IIC_iLoad_bh_r,
604 "ldrsb", "\t$dst, $addr",
605 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000606
Evan Cheng2f297df2009-07-11 07:08:13 +0000607let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000608def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000609 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
610 AddrModeT1_2, IIC_iLoad_bh_r,
611 "ldrsh", "\t$dst, $addr",
612 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000613
Dan Gohman15511cf2008-12-03 18:15:48 +0000614let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000615def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
616 "ldr", "\t$Rt, $addr",
617 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
618 T1LdStSP<{1,?,?}> {
619 bits<3> Rt;
620 bits<8> addr;
621 let Inst{10-8} = Rt;
622 let Inst{7-0} = addr;
623}
Evan Cheng012f2d92007-01-24 08:53:17 +0000624
Evan Cheng8e59ea92007-02-07 00:06:56 +0000625// Special instruction for restore. It cannot clobber condition register
626// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000627let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000628// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000629def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000630 "ldr", "\t$dst, $addr", []>,
631 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000632
Evan Cheng012f2d92007-01-24 08:53:17 +0000633// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000634// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000635let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000636def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000637 "ldr", ".n\t$Rt, $addr",
638 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
639 T1Encoding<{0,1,0,0,1,?}> {
640 // A6.2 & A8.6.59
641 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000642 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000643 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000644 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000645}
Evan Chengfa775d02007-03-19 07:20:03 +0000646
647// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000648let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
649 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000650def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
651 "ldr", "\t$Rt, $addr", []>,
652 T1LdStSP<{1,?,?}> {
653 // A6.2 & A8.6.57 T2
654 bits<3> Rt;
655 bits<8> addr;
656 let Inst{10-8} = Rt;
657 let Inst{7-0} = addr;
658}
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Bill Wendling1fd374e2010-11-30 22:57:21 +0000660def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000661 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
662 AddrModeT1_4, IIC_iStore_r,
663 "str", "\t$src, $addr",
664 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000665
Bill Wendling1fd374e2010-11-30 22:57:21 +0000666def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000667 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000668 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000669 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000670 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000671
Bill Wendling1fd374e2010-11-30 22:57:21 +0000672def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000673 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
674 AddrModeT1_1, IIC_iStore_bh_r,
675 "strb", "\t$src, $addr",
676 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000677
678def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000679 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000680 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000681 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000682 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000683
684def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000685 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
686 AddrModeT1_2, IIC_iStore_bh_r,
687 "strh", "\t$src, $addr",
688 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000689
690def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000691 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000692 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000693 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000694 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000695
Jim Grosbachd967cd02010-12-07 21:50:47 +0000696def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
697 "str", "\t$Rt, $addr",
698 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
699 T1LdStSP<{0,?,?}> {
700 bits<3> Rt;
701 bits<8> addr;
702 let Inst{10-8} = Rt;
703 let Inst{7-0} = addr;
704}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000705
Bill Wendling3f8c1102010-11-30 23:54:45 +0000706let mayStore = 1, neverHasSideEffects = 1 in
707// Special instruction for spill. It cannot clobber condition register when it's
708// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000709// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000710def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000711 "str", "\t$src, $addr", []>,
712 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000713
714//===----------------------------------------------------------------------===//
715// Load / store multiple Instructions.
716//
717
Bill Wendling6c470b82010-11-13 09:09:38 +0000718multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
719 InstrItinClass itin_upd, bits<6> T1Enc,
720 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000721 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000722 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000723 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000724 T1Encoding<T1Enc> {
725 bits<3> Rn;
726 bits<8> regs;
727 let Inst{10-8} = Rn;
728 let Inst{7-0} = regs;
729 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000731 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000732 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000733 T1Encoding<T1Enc> {
734 bits<3> Rn;
735 bits<8> regs;
736 let Inst{10-8} = Rn;
737 let Inst{7-0} = regs;
738 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000739}
740
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000742let neverHasSideEffects = 1 in {
743
744let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
745defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
746 {1,1,0,0,1,?}, 1>;
747
748let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
749defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
750 {1,1,0,0,0,?}, 0>;
751
752} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000753
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000754let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000755def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000756 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000757 "pop${p}\t$regs", []>,
758 T1Misc<{1,1,0,?,?,?,?}> {
759 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000760 let Inst{8} = regs{15};
761 let Inst{7-0} = regs{7-0};
762}
Evan Cheng4b322e52009-08-11 21:11:32 +0000763
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000764let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000765def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000766 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000767 "push${p}\t$regs", []>,
768 T1Misc<{0,1,0,?,?,?,?}> {
769 bits<16> regs;
770 let Inst{8} = regs{14};
771 let Inst{7-0} = regs{7-0};
772}
Evan Chenga8e29892007-01-19 07:51:42 +0000773
774//===----------------------------------------------------------------------===//
775// Arithmetic Instructions.
776//
777
Bill Wendling1d045ee2010-12-01 02:28:08 +0000778// Helper classes for encoding T1pI patterns:
779class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
780 string opc, string asm, list<dag> pattern>
781 : T1pI<oops, iops, itin, opc, asm, pattern>,
782 T1DataProcessing<opA> {
783 bits<3> Rm;
784 bits<3> Rn;
785 let Inst{5-3} = Rm;
786 let Inst{2-0} = Rn;
787}
788class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1pI<oops, iops, itin, opc, asm, pattern>,
791 T1Misc<opA> {
792 bits<3> Rm;
793 bits<3> Rd;
794 let Inst{5-3} = Rm;
795 let Inst{2-0} = Rd;
796}
797
Bill Wendling76f4e102010-12-01 01:20:15 +0000798// Helper classes for encoding T1sI patterns:
799class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : T1sI<oops, iops, itin, opc, asm, pattern>,
802 T1DataProcessing<opA> {
803 bits<3> Rd;
804 bits<3> Rn;
805 let Inst{5-3} = Rn;
806 let Inst{2-0} = Rd;
807}
808class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
809 string opc, string asm, list<dag> pattern>
810 : T1sI<oops, iops, itin, opc, asm, pattern>,
811 T1General<opA> {
812 bits<3> Rm;
813 bits<3> Rn;
814 bits<3> Rd;
815 let Inst{8-6} = Rm;
816 let Inst{5-3} = Rn;
817 let Inst{2-0} = Rd;
818}
819class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
820 string opc, string asm, list<dag> pattern>
821 : T1sI<oops, iops, itin, opc, asm, pattern>,
822 T1General<opA> {
823 bits<3> Rd;
824 bits<3> Rm;
825 let Inst{5-3} = Rm;
826 let Inst{2-0} = Rd;
827}
828
829// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000830class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : T1sIt<oops, iops, itin, opc, asm, pattern>,
833 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000834 bits<3> Rdn;
835 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000836 let Inst{5-3} = Rm;
837 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000838}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000839class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : T1sIt<oops, iops, itin, opc, asm, pattern>,
842 T1General<opA> {
843 bits<3> Rdn;
844 bits<8> imm8;
845 let Inst{10-8} = Rdn;
846 let Inst{7-0} = imm8;
847}
848
849// Add with carry register
850let isCommutable = 1, Uses = [CPSR] in
851def tADC : // A8.6.2
852 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
853 "adc", "\t$Rdn, $Rm",
854 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000855
David Goodwinc9ee1182009-06-25 22:49:55 +0000856// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000857def tADDi3 : // A8.6.4 T1
858 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
859 "add", "\t$Rd, $Rm, $imm3",
860 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000861 bits<3> imm3;
862 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000863}
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000865def tADDi8 : // A8.6.4 T2
866 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
867 IIC_iALUi,
868 "add", "\t$Rdn, $imm8",
869 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000870
David Goodwinc9ee1182009-06-25 22:49:55 +0000871// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000872let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000873def tADDrr : // A8.6.6 T1
874 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
875 IIC_iALUr,
876 "add", "\t$Rd, $Rn, $Rm",
877 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000878
Evan Chengcd799b92009-06-12 20:46:18 +0000879let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000880def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
881 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000882 T1Special<{0,0,?,?}> {
883 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000884 bits<4> Rdn;
885 bits<4> Rm;
886 let Inst{7} = Rdn{3};
887 let Inst{6-3} = Rm;
888 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000889}
Evan Chenga8e29892007-01-19 07:51:42 +0000890
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000891// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000892let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000893def tAND : // A8.6.12
894 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
895 IIC_iBITr,
896 "and", "\t$Rdn, $Rm",
897 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000898
David Goodwinc9ee1182009-06-25 22:49:55 +0000899// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000900def tASRri : // A8.6.14
901 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
902 IIC_iMOVsi,
903 "asr", "\t$Rd, $Rm, $imm5",
904 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000905 bits<5> imm5;
906 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000907}
Evan Chenga8e29892007-01-19 07:51:42 +0000908
David Goodwinc9ee1182009-06-25 22:49:55 +0000909// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000910def tASRrr : // A8.6.15
911 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
912 IIC_iMOVsr,
913 "asr", "\t$Rdn, $Rm",
914 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000915
David Goodwinc9ee1182009-06-25 22:49:55 +0000916// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000917def tBIC : // A8.6.20
918 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
919 IIC_iBITr,
920 "bic", "\t$Rdn, $Rm",
921 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000922
David Goodwinc9ee1182009-06-25 22:49:55 +0000923// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000924let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000925//FIXME: Disable CMN, as CCodes are backwards from compare expectations
926// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000927//def tCMN : // A8.6.33
928// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
929// IIC_iCMPr,
930// "cmn", "\t$lhs, $rhs",
931// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000932
933def tCMNz : // A8.6.33
934 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
935 IIC_iCMPr,
936 "cmn", "\t$Rn, $Rm",
937 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
938
939} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000940
David Goodwinc9ee1182009-06-25 22:49:55 +0000941// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000942let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000943def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
944 "cmp", "\t$Rn, $imm8",
945 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
946 T1General<{1,0,1,?,?}> {
947 // A8.6.35
948 bits<3> Rn;
949 bits<8> imm8;
950 let Inst{10-8} = Rn;
951 let Inst{7-0} = imm8;
952}
953
David Goodwinc9ee1182009-06-25 22:49:55 +0000954// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000955def tCMPr : // A8.6.36 T1
956 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
957 IIC_iCMPr,
958 "cmp", "\t$Rn, $Rm",
959 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
960
Bill Wendling849f2e32010-11-29 00:18:15 +0000961def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
962 "cmp", "\t$Rn, $Rm", []>,
963 T1Special<{0,1,?,?}> {
964 // A8.6.36 T2
965 bits<4> Rm;
966 bits<4> Rn;
967 let Inst{7} = Rn{3};
968 let Inst{6-3} = Rm;
969 let Inst{2-0} = Rn{2-0};
970}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000971} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000972
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000975let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000976def tEOR : // A8.6.45
977 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
978 IIC_iBITr,
979 "eor", "\t$Rdn, $Rm",
980 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000981
David Goodwinc9ee1182009-06-25 22:49:55 +0000982// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000983def tLSLri : // A8.6.88
984 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
985 IIC_iMOVsi,
986 "lsl", "\t$Rd, $Rm, $imm5",
987 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000988 bits<5> imm5;
989 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000990}
Evan Chenga8e29892007-01-19 07:51:42 +0000991
David Goodwinc9ee1182009-06-25 22:49:55 +0000992// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000993def tLSLrr : // A8.6.89
994 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
995 IIC_iMOVsr,
996 "lsl", "\t$Rdn, $Rm",
997 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000998
David Goodwinc9ee1182009-06-25 22:49:55 +0000999// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001000def tLSRri : // A8.6.90
1001 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1002 IIC_iMOVsi,
1003 "lsr", "\t$Rd, $Rm, $imm5",
1004 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001005 bits<5> imm5;
1006 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001007}
Evan Chenga8e29892007-01-19 07:51:42 +00001008
David Goodwinc9ee1182009-06-25 22:49:55 +00001009// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001010def tLSRrr : // A8.6.91
1011 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1012 IIC_iMOVsr,
1013 "lsr", "\t$Rdn, $Rm",
1014 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001015
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001016// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001017let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001018def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1019 "mov", "\t$Rd, $imm8",
1020 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1021 T1General<{1,0,0,?,?}> {
1022 // A8.6.96
1023 bits<3> Rd;
1024 bits<8> imm8;
1025 let Inst{10-8} = Rd;
1026 let Inst{7-0} = imm8;
1027}
Evan Chenga8e29892007-01-19 07:51:42 +00001028
1029// TODO: A7-73: MOV(2) - mov setting flag.
1030
Evan Chengcd799b92009-06-12 20:46:18 +00001031let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001032// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001033def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1034 "mov\t$Rd, $Rm", []>,
1035 T1Special<0b1000> {
1036 // A8.6.97
1037 bits<4> Rd;
1038 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001039 // Bits {7-6} are encoded by the T1Special value.
1040 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001041 let Inst{2-0} = Rd{2-0};
1042}
Evan Cheng446c4282009-07-11 06:43:01 +00001043let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001044def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1045 "movs\t$Rd, $Rm", []>, Encoding16 {
1046 // A8.6.97
1047 bits<3> Rd;
1048 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001049 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001050 let Inst{5-3} = Rm;
1051 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001052}
Evan Cheng446c4282009-07-11 06:43:01 +00001053
1054// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001055def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1056 "mov\t$Rd, $Rm", []>,
1057 T1Special<{1,0,0,?}> {
1058 // A8.6.97
1059 bits<4> Rd;
1060 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001061 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001062 let Inst{6-3} = Rm;
1063 let Inst{2-0} = Rd{2-0};
1064}
1065def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1066 "mov\t$Rd, $Rm", []>,
1067 T1Special<{1,0,?,0}> {
1068 // A8.6.97
1069 bits<4> Rd;
1070 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001071 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001072 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001073 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001074 let Inst{2-0} = Rd{2-0};
1075}
1076def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1077 "mov\t$Rd, $Rm", []>,
1078 T1Special<{1,0,?,?}> {
1079 // A8.6.97
1080 bits<4> Rd;
1081 bits<4> Rm;
1082 let Inst{7} = Rd{3};
1083 let Inst{6-3} = Rm;
1084 let Inst{2-0} = Rd{2-0};
1085}
Evan Chengcd799b92009-06-12 20:46:18 +00001086} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bill Wendling0480e282010-12-01 02:36:55 +00001088// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001089let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001090def tMUL : // A8.6.105 T1
1091 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1092 IIC_iMUL32,
1093 "mul", "\t$Rdn, $Rm, $Rdn",
1094 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001095
Bill Wendling76f4e102010-12-01 01:20:15 +00001096// Move inverse register
1097def tMVN : // A8.6.107
1098 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1099 "mvn", "\t$Rd, $Rn",
1100 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001101
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001102// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001103let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001104def tORR : // A8.6.114
1105 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1106 IIC_iBITr,
1107 "orr", "\t$Rdn, $Rm",
1108 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001109
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001110// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001111def tREV : // A8.6.134
1112 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1113 IIC_iUNAr,
1114 "rev", "\t$Rd, $Rm",
1115 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1116 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001117
Bill Wendling1d045ee2010-12-01 02:28:08 +00001118def tREV16 : // A8.6.135
1119 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1120 IIC_iUNAr,
1121 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001122 [(set tGPR:$Rd,
1123 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1124 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1125 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1126 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001127 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001128
Bill Wendling1d045ee2010-12-01 02:28:08 +00001129def tREVSH : // A8.6.136
1130 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1131 IIC_iUNAr,
1132 "revsh", "\t$Rd, $Rm",
1133 [(set tGPR:$Rd,
1134 (sext_inreg
1135 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1136 (shl tGPR:$Rm, (i32 8))), i16))]>,
1137 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001138
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001139// Rotate right register
1140def tROR : // A8.6.139
1141 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1142 IIC_iMOVsr,
1143 "ror", "\t$Rdn, $Rm",
1144 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001145
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001146// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001147def tRSB : // A8.6.141
1148 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1149 IIC_iALUi,
1150 "rsb", "\t$Rd, $Rn, #0",
1151 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001152
David Goodwinc9ee1182009-06-25 22:49:55 +00001153// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001154let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001155def tSBC : // A8.6.151
1156 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1157 IIC_iALUr,
1158 "sbc", "\t$Rdn, $Rm",
1159 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001160
David Goodwinc9ee1182009-06-25 22:49:55 +00001161// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001162def tSUBi3 : // A8.6.210 T1
1163 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1164 IIC_iALUi,
1165 "sub", "\t$Rd, $Rm, $imm3",
1166 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001167 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001168 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001169}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001170
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001171def tSUBi8 : // A8.6.210 T2
1172 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1173 IIC_iALUi,
1174 "sub", "\t$Rdn, $imm8",
1175 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001176
Bill Wendling76f4e102010-12-01 01:20:15 +00001177// Subtract register
1178def tSUBrr : // A8.6.212
1179 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1180 IIC_iALUr,
1181 "sub", "\t$Rd, $Rn, $Rm",
1182 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001183
1184// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Bill Wendling76f4e102010-12-01 01:20:15 +00001186// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001187def tSXTB : // A8.6.222
1188 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1189 IIC_iUNAr,
1190 "sxtb", "\t$Rd, $Rm",
1191 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1192 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001193
Bill Wendling1d045ee2010-12-01 02:28:08 +00001194// Sign-extend short
1195def tSXTH : // A8.6.224
1196 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1197 IIC_iUNAr,
1198 "sxth", "\t$Rd, $Rm",
1199 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1200 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Bill Wendling1d045ee2010-12-01 02:28:08 +00001202// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001203let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001204def tTST : // A8.6.230
1205 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1206 "tst", "\t$Rn, $Rm",
1207 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Bill Wendling1d045ee2010-12-01 02:28:08 +00001209// Zero-extend byte
1210def tUXTB : // A8.6.262
1211 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1212 IIC_iUNAr,
1213 "uxtb", "\t$Rd, $Rm",
1214 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1215 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001216
Bill Wendling1d045ee2010-12-01 02:28:08 +00001217// Zero-extend short
1218def tUXTH : // A8.6.264
1219 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1220 IIC_iUNAr,
1221 "uxth", "\t$Rd, $Rm",
1222 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1223 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Jim Grosbach80dc1162010-02-16 21:23:02 +00001225// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001226// Expanded after instruction selection into a branch sequence.
1227let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001228 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001229 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001230 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001231 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001232
Evan Cheng007ea272009-08-12 05:17:19 +00001233
1234// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001235let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001236def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1237 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001238 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001239 bits<4> Rdn;
1240 bits<4> Rm;
1241 let Inst{7} = Rdn{3};
1242 let Inst{6-3} = Rm;
1243 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001244}
Evan Cheng007ea272009-08-12 05:17:19 +00001245
Evan Chengc4af4632010-11-17 20:13:28 +00001246let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001247def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1248 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001249 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001250 bits<3> Rdn;
1251 bits<8> Rm;
1252 let Inst{10-8} = Rdn;
1253 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001254}
1255
Owen Andersonf523e472010-09-23 23:45:25 +00001256} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001257
Evan Chenga8e29892007-01-19 07:51:42 +00001258// tLEApcrel - Load a pc-relative address into a register without offending the
1259// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001260let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001261def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1262 "adr${p}\t$Rd, #$label", []>,
1263 T1Encoding<{1,0,1,0,0,?}> {
1264 // A6.2 & A8.6.10
1265 bits<3> Rd;
1266 let Inst{10-8} = Rd;
1267 // FIXME: Add label encoding/fixup
1268}
Evan Chenga8e29892007-01-19 07:51:42 +00001269
Bill Wendling67077412010-11-30 00:18:30 +00001270def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001271 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001272 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1273 T1Encoding<{1,0,1,0,0,?}> {
1274 // A6.2 & A8.6.10
1275 bits<3> Rd;
1276 let Inst{10-8} = Rd;
1277 // FIXME: Add label encoding/fixup
1278}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001279
Evan Chenga8e29892007-01-19 07:51:42 +00001280//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001281// TLS Instructions
1282//
1283
1284// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001285let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1286def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1287 "bl\t__aeabi_read_tp",
1288 [(set R0, ARMthread_pointer)]> {
1289 // Encoding is 0xf7fffffe.
1290 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291}
1292
Bill Wendling0480e282010-12-01 02:36:55 +00001293//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001294// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001295//
1296
1297// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1298// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1299// from some other function to get here, and we're using the stack frame for the
1300// containing function to save/restore registers, we can't keep anything live in
1301// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1302// tromped upon when we get here from a longjmp(). We force everthing out of
1303// registers except for our own input by listing the relevant registers in
1304// Defs. By doing so, we also cause the prologue/epilogue code to actively
1305// preserve all of the callee-saved resgisters, which is exactly what we want.
1306// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001307let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1308 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1309def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1310 AddrModeNone, SizeSpecial, NoItinerary, "","",
1311 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001312
1313// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001314let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001315 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001316def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001317 AddrModeNone, SizeSpecial, IndexModeNone,
1318 Pseudo, NoItinerary, "", "",
1319 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1320 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001321
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001323// Non-Instruction Patterns
1324//
1325
Jim Grosbach97a884d2010-12-07 20:41:06 +00001326// Comparisons
1327def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1328 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1329def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1330 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1331
Evan Cheng892837a2009-07-10 02:09:04 +00001332// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001333def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1334 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1335def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001336 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001337def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1338 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001339
1340// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001341def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1342 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1343def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1344 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1345def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1346 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001347
Evan Chenga8e29892007-01-19 07:51:42 +00001348// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001349def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1350def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001351
Evan Chengd85ac4d2007-01-27 02:29:45 +00001352// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001353def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1354 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001355
Evan Chenga8e29892007-01-19 07:51:42 +00001356// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001357def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001358 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001359def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001360 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361
1362def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001363 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001364def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001365 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001366
1367// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001368def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1369 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1370def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1371 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001372
1373// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001374def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1375 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001376
Evan Chengb60c02e2007-01-26 19:13:16 +00001377// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001378def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1379def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1380def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001381
Evan Cheng0e87e232009-08-28 00:31:43 +00001382// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001383// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001384def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001385 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001386 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001387def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001388 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001389 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001390
Evan Cheng0e87e232009-08-28 00:31:43 +00001391def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1392 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1393def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1394 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// Large immediate handling.
1397
1398// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001399def : T1Pat<(i32 thumb_immshifted:$src),
1400 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1401 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001402
Evan Cheng9cb9e672009-06-27 02:26:13 +00001403def : T1Pat<(i32 imm0_255_comp:$src),
1404 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001405
1406// Pseudo instruction that combines ldr from constpool and add pc. This should
1407// be expanded into two instructions late to allow if-conversion and
1408// scheduling.
1409let isReMaterializable = 1 in
1410def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001411 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001412 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1413 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001414 Requires<[IsThumb, IsThumb1Only]>;