blob: 7f9ce72ed24f03380f5aa287055926cb4e5d145b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
72 cl::desc("Enable code placement pass for ARM."),
73 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbachc66e150b2010-07-06 23:44:52 +0000476 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
477 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000478
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SETCC, MVT::i32, Expand);
480 setOperationAction(ISD::SETCC, MVT::f32, Expand);
481 setOperationAction(ISD::SETCC, MVT::f64, Expand);
482 setOperationAction(ISD::SELECT, MVT::i32, Expand);
483 setOperationAction(ISD::SELECT, MVT::f32, Expand);
484 setOperationAction(ISD::SELECT, MVT::f64, Expand);
485 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
486 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
487 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
490 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
491 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
492 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
493 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000495 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN, MVT::f64, Expand);
497 setOperationAction(ISD::FSIN, MVT::f32, Expand);
498 setOperationAction(ISD::FCOS, MVT::f32, Expand);
499 setOperationAction(ISD::FCOS, MVT::f64, Expand);
500 setOperationAction(ISD::FREM, MVT::f64, Expand);
501 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000502 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
504 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000505 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FPOW, MVT::f64, Expand);
507 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000508
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000509 // Various VFP goodness
510 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000511 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
512 if (Subtarget->hasVFP2()) {
513 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
514 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
515 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
516 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
517 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000518 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000519 if (!Subtarget->hasFP16()) {
520 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
521 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000522 }
Evan Cheng110cf482008-04-01 01:50:16 +0000523 }
Evan Chenga8e29892007-01-19 07:51:42 +0000524
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000525 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000526 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000527 setTargetDAGCombine(ISD::ADD);
528 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000529 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000530
Evan Chenga8e29892007-01-19 07:51:42 +0000531 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000532
Evan Chengf7d87ee2010-05-21 00:43:17 +0000533 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
534 setSchedulingPreference(Sched::RegPressure);
535 else
536 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000537
538 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000539
540 if (EnableARMCodePlacement)
541 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
545 switch (Opcode) {
546 default: return 0;
547 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
549 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000550 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000551 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
552 case ARMISD::tCALL: return "ARMISD::tCALL";
553 case ARMISD::BRCOND: return "ARMISD::BRCOND";
554 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000555 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000556 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
557 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
558 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000559 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000560 case ARMISD::CMPFP: return "ARMISD::CMPFP";
561 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
562 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
563 case ARMISD::CMOV: return "ARMISD::CMOV";
564 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000565
Jim Grosbach3482c802010-01-18 19:58:49 +0000566 case ARMISD::RBIT: return "ARMISD::RBIT";
567
Bob Wilson76a312b2010-03-19 22:51:32 +0000568 case ARMISD::FTOSI: return "ARMISD::FTOSI";
569 case ARMISD::FTOUI: return "ARMISD::FTOUI";
570 case ARMISD::SITOF: return "ARMISD::SITOF";
571 case ARMISD::UITOF: return "ARMISD::UITOF";
572
Evan Chenga8e29892007-01-19 07:51:42 +0000573 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
574 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
575 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000576
Jim Grosbache5165492009-11-09 00:11:35 +0000577 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
578 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000579
Evan Chengc5942082009-10-28 06:55:03 +0000580 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
581 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
582
Dale Johannesen51e28e62010-06-03 21:09:53 +0000583 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
584
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000585 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000586
Evan Cheng86198642009-08-07 00:34:42 +0000587 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
588
Jim Grosbach3728e962009-12-10 00:11:09 +0000589 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
590 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
591
Bob Wilson5bafff32009-06-22 23:27:02 +0000592 case ARMISD::VCEQ: return "ARMISD::VCEQ";
593 case ARMISD::VCGE: return "ARMISD::VCGE";
594 case ARMISD::VCGEU: return "ARMISD::VCGEU";
595 case ARMISD::VCGT: return "ARMISD::VCGT";
596 case ARMISD::VCGTU: return "ARMISD::VCGTU";
597 case ARMISD::VTST: return "ARMISD::VTST";
598
599 case ARMISD::VSHL: return "ARMISD::VSHL";
600 case ARMISD::VSHRs: return "ARMISD::VSHRs";
601 case ARMISD::VSHRu: return "ARMISD::VSHRu";
602 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
603 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
604 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
605 case ARMISD::VSHRN: return "ARMISD::VSHRN";
606 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
607 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
608 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
609 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
610 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
611 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
612 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
613 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
614 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
615 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
616 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
617 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
618 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
619 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000620 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000621 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000622 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000623 case ARMISD::VREV64: return "ARMISD::VREV64";
624 case ARMISD::VREV32: return "ARMISD::VREV32";
625 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000626 case ARMISD::VZIP: return "ARMISD::VZIP";
627 case ARMISD::VUZP: return "ARMISD::VUZP";
628 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000629 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000630 case ARMISD::FMAX: return "ARMISD::FMAX";
631 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000632 }
633}
634
Evan Cheng06b666c2010-05-15 02:18:07 +0000635/// getRegClassFor - Return the register class that should be used for the
636/// specified value type.
637TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
638 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
639 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
640 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000641 if (Subtarget->hasNEON()) {
642 if (VT == MVT::v4i64)
643 return ARM::QQPRRegisterClass;
644 else if (VT == MVT::v8i64)
645 return ARM::QQQQPRRegisterClass;
646 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000647 return TargetLowering::getRegClassFor(VT);
648}
649
Bill Wendlingb4202b82009-07-01 18:50:55 +0000650/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000651unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000652 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000653}
654
Evan Cheng1cc39842010-05-20 23:26:43 +0000655Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000656 unsigned NumVals = N->getNumValues();
657 if (!NumVals)
658 return Sched::RegPressure;
659
660 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000661 EVT VT = N->getValueType(i);
662 if (VT.isFloatingPoint() || VT.isVector())
663 return Sched::Latency;
664 }
Evan Chengc10f5432010-05-28 23:25:23 +0000665
666 if (!N->isMachineOpcode())
667 return Sched::RegPressure;
668
669 // Load are scheduled for latency even if there instruction itinerary
670 // is not available.
671 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
672 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
673 if (TID.mayLoad())
674 return Sched::Latency;
675
676 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
677 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
678 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000679 return Sched::RegPressure;
680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682//===----------------------------------------------------------------------===//
683// Lowering Code
684//===----------------------------------------------------------------------===//
685
Evan Chenga8e29892007-01-19 07:51:42 +0000686/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
687static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
688 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000689 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000690 case ISD::SETNE: return ARMCC::NE;
691 case ISD::SETEQ: return ARMCC::EQ;
692 case ISD::SETGT: return ARMCC::GT;
693 case ISD::SETGE: return ARMCC::GE;
694 case ISD::SETLT: return ARMCC::LT;
695 case ISD::SETLE: return ARMCC::LE;
696 case ISD::SETUGT: return ARMCC::HI;
697 case ISD::SETUGE: return ARMCC::HS;
698 case ISD::SETULT: return ARMCC::LO;
699 case ISD::SETULE: return ARMCC::LS;
700 }
701}
702
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000703/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
704static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000705 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000706 CondCode2 = ARMCC::AL;
707 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000708 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000709 case ISD::SETEQ:
710 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
711 case ISD::SETGT:
712 case ISD::SETOGT: CondCode = ARMCC::GT; break;
713 case ISD::SETGE:
714 case ISD::SETOGE: CondCode = ARMCC::GE; break;
715 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000716 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000717 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
718 case ISD::SETO: CondCode = ARMCC::VC; break;
719 case ISD::SETUO: CondCode = ARMCC::VS; break;
720 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
721 case ISD::SETUGT: CondCode = ARMCC::HI; break;
722 case ISD::SETUGE: CondCode = ARMCC::PL; break;
723 case ISD::SETLT:
724 case ISD::SETULT: CondCode = ARMCC::LT; break;
725 case ISD::SETLE:
726 case ISD::SETULE: CondCode = ARMCC::LE; break;
727 case ISD::SETNE:
728 case ISD::SETUNE: CondCode = ARMCC::NE; break;
729 }
Evan Chenga8e29892007-01-19 07:51:42 +0000730}
731
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732//===----------------------------------------------------------------------===//
733// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734//===----------------------------------------------------------------------===//
735
736#include "ARMGenCallingConv.inc"
737
738// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000739static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000740 CCValAssign::LocInfo &LocInfo,
741 CCState &State, bool CanFail) {
742 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
743
744 // Try to get the first register.
745 if (unsigned Reg = State.AllocateReg(RegList, 4))
746 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
747 else {
748 // For the 2nd half of a v2f64, do not fail.
749 if (CanFail)
750 return false;
751
752 // Put the whole thing on the stack.
753 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
754 State.AllocateStack(8, 4),
755 LocVT, LocInfo));
756 return true;
757 }
758
759 // Try to get the second register.
760 if (unsigned Reg = State.AllocateReg(RegList, 4))
761 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
762 else
763 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
764 State.AllocateStack(4, 4),
765 LocVT, LocInfo));
766 return true;
767}
768
Owen Andersone50ed302009-08-10 22:56:29 +0000769static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000770 CCValAssign::LocInfo &LocInfo,
771 ISD::ArgFlagsTy &ArgFlags,
772 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000773 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
774 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000776 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
777 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000778 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779}
780
781// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000782static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 CCValAssign::LocInfo &LocInfo,
784 CCState &State, bool CanFail) {
785 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
786 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
787
788 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
789 if (Reg == 0) {
790 // For the 2nd half of a v2f64, do not just fail.
791 if (CanFail)
792 return false;
793
794 // Put the whole thing on the stack.
795 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
796 State.AllocateStack(8, 8),
797 LocVT, LocInfo));
798 return true;
799 }
800
801 unsigned i;
802 for (i = 0; i < 2; ++i)
803 if (HiRegList[i] == Reg)
804 break;
805
806 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
807 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
808 LocVT, LocInfo));
809 return true;
810}
811
Owen Andersone50ed302009-08-10 22:56:29 +0000812static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813 CCValAssign::LocInfo &LocInfo,
814 ISD::ArgFlagsTy &ArgFlags,
815 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
817 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000819 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
820 return false;
821 return true; // we handled it
822}
823
Owen Andersone50ed302009-08-10 22:56:29 +0000824static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000826 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
827 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
828
Bob Wilsone65586b2009-04-17 20:40:45 +0000829 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
830 if (Reg == 0)
831 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832
Bob Wilsone65586b2009-04-17 20:40:45 +0000833 unsigned i;
834 for (i = 0; i < 2; ++i)
835 if (HiRegList[i] == Reg)
836 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837
Bob Wilson5bafff32009-06-22 23:27:02 +0000838 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000839 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 LocVT, LocInfo));
841 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000842}
843
Owen Andersone50ed302009-08-10 22:56:29 +0000844static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000845 CCValAssign::LocInfo &LocInfo,
846 ISD::ArgFlagsTy &ArgFlags,
847 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000848 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
849 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000851 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000852 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853}
854
Owen Andersone50ed302009-08-10 22:56:29 +0000855static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856 CCValAssign::LocInfo &LocInfo,
857 ISD::ArgFlagsTy &ArgFlags,
858 CCState &State) {
859 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
860 State);
861}
862
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000863/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
864/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000865CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000866 bool Return,
867 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000868 switch (CC) {
869 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000870 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000871 case CallingConv::C:
872 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000873 // Use target triple & subtarget features to do actual dispatch.
874 if (Subtarget->isAAPCS_ABI()) {
875 if (Subtarget->hasVFP2() &&
876 FloatABIType == FloatABI::Hard && !isVarArg)
877 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
878 else
879 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
880 } else
881 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000882 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000883 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000884 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000885 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000886 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000887 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000888 }
889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891/// LowerCallResult - Lower the result values of a call into the
892/// appropriate copies out of appropriate physical registers.
893SDValue
894ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000895 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 const SmallVectorImpl<ISD::InputArg> &Ins,
897 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000898 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000899
Bob Wilson1f595bb2009-04-17 19:07:39 +0000900 // Assign locations to each value returned by this call.
901 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000903 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000905 CCAssignFnForNode(CallConv, /* Return*/ true,
906 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000907
908 // Copy all of the result registers out of their specified physreg.
909 for (unsigned i = 0; i != RVLocs.size(); ++i) {
910 CCValAssign VA = RVLocs[i];
911
Bob Wilson80915242009-04-25 00:33:20 +0000912 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000914 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000917 Chain = Lo.getValue(1);
918 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000921 InFlag);
922 Chain = Hi.getValue(1);
923 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000924 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 if (VA.getLocVT() == MVT::v2f64) {
927 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
928 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
929 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000930
931 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 Chain = Lo.getValue(1);
934 InFlag = Lo.getValue(2);
935 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000937 Chain = Hi.getValue(1);
938 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000939 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
941 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000942 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000943 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000944 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
945 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000946 Chain = Val.getValue(1);
947 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 }
Bob Wilson80915242009-04-25 00:33:20 +0000949
950 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000951 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000952 case CCValAssign::Full: break;
953 case CCValAssign::BCvt:
954 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
955 break;
956 }
957
Dan Gohman98ca4f22009-08-05 01:29:28 +0000958 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 }
960
Dan Gohman98ca4f22009-08-05 01:29:28 +0000961 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962}
963
964/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
965/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000966/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000967/// a byval function parameter.
968/// Sometimes what we are copying is the end of a larger object, the part that
969/// does not fit in registers.
970static SDValue
971CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
972 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
973 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000976 /*isVolatile=*/false, /*AlwaysInline=*/false,
977 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978}
979
Bob Wilsondee46d72009-04-17 20:35:10 +0000980/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000982ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
983 SDValue StackPtr, SDValue Arg,
984 DebugLoc dl, SelectionDAG &DAG,
985 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000986 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987 unsigned LocMemOffset = VA.getLocMemOffset();
988 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
989 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
990 if (Flags.isByVal()) {
991 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
992 }
993 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000994 PseudoSourceValue::getStack(), LocMemOffset,
995 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000996}
997
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000999 SDValue Chain, SDValue &Arg,
1000 RegsToPassVector &RegsToPass,
1001 CCValAssign &VA, CCValAssign &NextVA,
1002 SDValue &StackPtr,
1003 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001004 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001005
Jim Grosbache5165492009-11-09 00:11:35 +00001006 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001008 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1009
1010 if (NextVA.isRegLoc())
1011 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1012 else {
1013 assert(NextVA.isMemLoc());
1014 if (StackPtr.getNode() == 0)
1015 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1016
Dan Gohman98ca4f22009-08-05 01:29:28 +00001017 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1018 dl, DAG, NextVA,
1019 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 }
1021}
1022
Dan Gohman98ca4f22009-08-05 01:29:28 +00001023/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001024/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1025/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001027ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001028 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001029 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001030 const SmallVectorImpl<ISD::OutputArg> &Outs,
1031 const SmallVectorImpl<ISD::InputArg> &Ins,
1032 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001033 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001034 MachineFunction &MF = DAG.getMachineFunction();
1035 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1036 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001037 // Temporarily disable tail calls so things don't break.
1038 if (!EnableARMTailCalls)
1039 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001040 if (isTailCall) {
1041 // Check if it's really possible to do a tail call.
1042 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1043 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1044 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001045 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1046 // detected sibcalls.
1047 if (isTailCall) {
1048 ++NumTailCalls;
1049 IsSibCall = true;
1050 }
1051 }
Evan Chenga8e29892007-01-19 07:51:42 +00001052
Bob Wilson1f595bb2009-04-17 19:07:39 +00001053 // Analyze operands of the call, assigning locations to each operand.
1054 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1056 *DAG.getContext());
1057 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001058 CCAssignFnForNode(CallConv, /* Return*/ false,
1059 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001060
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061 // Get a count of how many bytes are to be pushed on the stack.
1062 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001063
Dale Johannesen51e28e62010-06-03 21:09:53 +00001064 // For tail calls, memory operands are available in our caller's stack.
1065 if (IsSibCall)
1066 NumBytes = 0;
1067
Evan Chenga8e29892007-01-19 07:51:42 +00001068 // Adjust the stack pointer for the new arguments...
1069 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001070 if (!IsSibCall)
1071 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001072
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001073 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001074
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001079 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1081 i != e;
1082 ++i, ++realArgIdx) {
1083 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001084 SDValue Arg = Outs[realArgIdx].Val;
1085 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 // Promote the value if needed.
1088 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001089 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 case CCValAssign::Full: break;
1091 case CCValAssign::SExt:
1092 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1093 break;
1094 case CCValAssign::ZExt:
1095 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1096 break;
1097 case CCValAssign::AExt:
1098 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1099 break;
1100 case CCValAssign::BCvt:
1101 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1102 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001103 }
1104
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001105 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 if (VA.getLocVT() == MVT::v2f64) {
1108 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1109 DAG.getConstant(0, MVT::i32));
1110 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1111 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001114 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1115
1116 VA = ArgLocs[++i]; // skip ahead to next loc
1117 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1120 } else {
1121 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1124 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 }
1126 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 }
1130 } else if (VA.isRegLoc()) {
1131 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001132 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1136 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137 }
Evan Chenga8e29892007-01-19 07:51:42 +00001138 }
1139
1140 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001142 &MemOpChains[0], MemOpChains.size());
1143
1144 // Build a sequence of copy-to-reg nodes chained together with token chain
1145 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001147 // Tail call byval lowering might overwrite argument registers so in case of
1148 // tail call optimization the copies to registers are lowered later.
1149 if (!isTailCall)
1150 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1151 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1152 RegsToPass[i].second, InFlag);
1153 InFlag = Chain.getValue(1);
1154 }
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Dale Johannesen51e28e62010-06-03 21:09:53 +00001156 // For tail calls lower the arguments to the 'real' stack slot.
1157 if (isTailCall) {
1158 // Force all the incoming stack arguments to be loaded from the stack
1159 // before any new outgoing arguments are stored to the stack, because the
1160 // outgoing stack slots may alias the incoming argument stack slots, and
1161 // the alias isn't otherwise explicit. This is slightly more conservative
1162 // than necessary, because it means that each store effectively depends
1163 // on every argument instead of just those arguments it would clobber.
1164
1165 // Do not flag preceeding copytoreg stuff together with the following stuff.
1166 InFlag = SDValue();
1167 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1168 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1169 RegsToPass[i].second, InFlag);
1170 InFlag = Chain.getValue(1);
1171 }
1172 InFlag =SDValue();
1173 }
1174
Bill Wendling056292f2008-09-16 21:48:12 +00001175 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1176 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1177 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001178 bool isDirect = false;
1179 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001180 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001181 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001182
1183 if (EnableARMLongCalls) {
1184 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1185 && "long-calls with non-static relocation model!");
1186 // Handle a global address or an external symbol. If it's not one of
1187 // those, the target's already in a register, so we don't need to do
1188 // anything extra.
1189 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001190 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001191 // Create a constant pool entry for the callee address
1192 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1193 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1194 ARMPCLabelIndex,
1195 ARMCP::CPValue, 0);
1196 // Get the address of the callee into a register
1197 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1198 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1199 Callee = DAG.getLoad(getPointerTy(), dl,
1200 DAG.getEntryNode(), CPAddr,
1201 PseudoSourceValue::getConstantPool(), 0,
1202 false, false, 0);
1203 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1204 const char *Sym = S->getSymbol();
1205
1206 // Create a constant pool entry for the callee address
1207 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1208 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1209 Sym, ARMPCLabelIndex, 0);
1210 // Get the address of the callee into a register
1211 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1212 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1213 Callee = DAG.getLoad(getPointerTy(), dl,
1214 DAG.getEntryNode(), CPAddr,
1215 PseudoSourceValue::getConstantPool(), 0,
1216 false, false, 0);
1217 }
1218 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001219 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001220 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001221 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001222 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001223 getTargetMachine().getRelocationModel() != Reloc::Static;
1224 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001225 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001226 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001227 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001228 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001229 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001230 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001231 ARMPCLabelIndex,
1232 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001233 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001235 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001236 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001237 PseudoSourceValue::getConstantPool(), 0,
1238 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001239 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001240 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001241 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001242 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001243 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001244 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001245 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001246 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001247 getTargetMachine().getRelocationModel() != Reloc::Static;
1248 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001249 // tBX takes a register source operand.
1250 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001251 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001252 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001253 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001254 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001255 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001257 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001258 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001259 PseudoSourceValue::getConstantPool(), 0,
1260 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001261 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001262 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001263 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001264 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001265 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001266 }
1267
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001268 // FIXME: handle tail calls differently.
1269 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001270 if (Subtarget->isThumb()) {
1271 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001272 CallOpc = ARMISD::CALL_NOLINK;
1273 else
1274 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1275 } else {
1276 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001277 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1278 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001279 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001280 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001281 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001283 InFlag = Chain.getValue(1);
1284 }
1285
Dan Gohman475871a2008-07-27 21:46:04 +00001286 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001287 Ops.push_back(Chain);
1288 Ops.push_back(Callee);
1289
1290 // Add argument registers to the end of the list so that they are known live
1291 // into the call.
1292 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1293 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1294 RegsToPass[i].second.getValueType()));
1295
Gabor Greifba36cb52008-08-28 21:40:38 +00001296 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001297 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001298
1299 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001300 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302
Duncan Sands4bdcb612008-07-02 17:40:58 +00001303 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001305 InFlag = Chain.getValue(1);
1306
Chris Lattnere563bbc2008-10-11 22:08:30 +00001307 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1308 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001310 InFlag = Chain.getValue(1);
1311
Bob Wilson1f595bb2009-04-17 19:07:39 +00001312 // Handle result values, copying them out of physregs into vregs that we
1313 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1315 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001316}
1317
Dale Johannesen51e28e62010-06-03 21:09:53 +00001318/// MatchingStackOffset - Return true if the given stack call argument is
1319/// already available in the same position (relatively) of the caller's
1320/// incoming argument stack.
1321static
1322bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1323 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1324 const ARMInstrInfo *TII) {
1325 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1326 int FI = INT_MAX;
1327 if (Arg.getOpcode() == ISD::CopyFromReg) {
1328 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1329 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1330 return false;
1331 MachineInstr *Def = MRI->getVRegDef(VR);
1332 if (!Def)
1333 return false;
1334 if (!Flags.isByVal()) {
1335 if (!TII->isLoadFromStackSlot(Def, FI))
1336 return false;
1337 } else {
1338// unsigned Opcode = Def->getOpcode();
1339// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1340// Def->getOperand(1).isFI()) {
1341// FI = Def->getOperand(1).getIndex();
1342// Bytes = Flags.getByValSize();
1343// } else
1344 return false;
1345 }
1346 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1347 if (Flags.isByVal())
1348 // ByVal argument is passed in as a pointer but it's now being
1349 // dereferenced. e.g.
1350 // define @foo(%struct.X* %A) {
1351 // tail call @bar(%struct.X* byval %A)
1352 // }
1353 return false;
1354 SDValue Ptr = Ld->getBasePtr();
1355 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1356 if (!FINode)
1357 return false;
1358 FI = FINode->getIndex();
1359 } else
1360 return false;
1361
1362 assert(FI != INT_MAX);
1363 if (!MFI->isFixedObjectIndex(FI))
1364 return false;
1365 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1366}
1367
1368/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1369/// for tail call optimization. Targets which want to do tail call
1370/// optimization should implement this function.
1371bool
1372ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1373 CallingConv::ID CalleeCC,
1374 bool isVarArg,
1375 bool isCalleeStructRet,
1376 bool isCallerStructRet,
1377 const SmallVectorImpl<ISD::OutputArg> &Outs,
1378 const SmallVectorImpl<ISD::InputArg> &Ins,
1379 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001380 const Function *CallerF = DAG.getMachineFunction().getFunction();
1381 CallingConv::ID CallerCC = CallerF->getCallingConv();
1382 bool CCMatch = CallerCC == CalleeCC;
1383
1384 // Look for obvious safe cases to perform tail call optimization that do not
1385 // require ABI changes. This is what gcc calls sibcall.
1386
Jim Grosbach7616b642010-06-16 23:45:49 +00001387 // Do not sibcall optimize vararg calls unless the call site is not passing
1388 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001389 if (isVarArg && !Outs.empty())
1390 return false;
1391
1392 // Also avoid sibcall optimization if either caller or callee uses struct
1393 // return semantics.
1394 if (isCalleeStructRet || isCallerStructRet)
1395 return false;
1396
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001397 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001398 // emitEpilogue is not ready for them.
1399 if (Subtarget->isThumb1Only())
1400 return false;
1401
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001402 // For the moment, we can only do this to functions defined in this
1403 // compilation, or to indirect calls. A Thumb B to an ARM function,
1404 // or vice versa, is not easily fixed up in the linker unlike BL.
1405 // (We could do this by loading the address of the callee into a register;
1406 // that is an extra instruction over the direct call and burns a register
1407 // as well, so is not likely to be a win.)
Evan Cheng0110ac62010-06-19 01:01:32 +00001408 if (isa<ExternalSymbolSDNode>(Callee))
1409 return false;
1410
1411 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001412 const GlobalValue *GV = G->getGlobal();
1413 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001414 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001415 }
1416
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417 // If the calling conventions do not match, then we'd better make sure the
1418 // results are returned in the same way as what the caller expects.
1419 if (!CCMatch) {
1420 SmallVector<CCValAssign, 16> RVLocs1;
1421 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1422 RVLocs1, *DAG.getContext());
1423 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1424
1425 SmallVector<CCValAssign, 16> RVLocs2;
1426 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1427 RVLocs2, *DAG.getContext());
1428 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1429
1430 if (RVLocs1.size() != RVLocs2.size())
1431 return false;
1432 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1433 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1434 return false;
1435 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1436 return false;
1437 if (RVLocs1[i].isRegLoc()) {
1438 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1439 return false;
1440 } else {
1441 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1442 return false;
1443 }
1444 }
1445 }
1446
1447 // If the callee takes no arguments then go on to check the results of the
1448 // call.
1449 if (!Outs.empty()) {
1450 // Check if stack adjustment is needed. For now, do not do this if any
1451 // argument is passed on the stack.
1452 SmallVector<CCValAssign, 16> ArgLocs;
1453 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1454 ArgLocs, *DAG.getContext());
1455 CCInfo.AnalyzeCallOperands(Outs,
1456 CCAssignFnForNode(CalleeCC, false, isVarArg));
1457 if (CCInfo.getNextStackOffset()) {
1458 MachineFunction &MF = DAG.getMachineFunction();
1459
1460 // Check if the arguments are already laid out in the right way as
1461 // the caller's fixed stack objects.
1462 MachineFrameInfo *MFI = MF.getFrameInfo();
1463 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1464 const ARMInstrInfo *TII =
1465 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001466 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1467 i != e;
1468 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001469 CCValAssign &VA = ArgLocs[i];
1470 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001471 SDValue Arg = Outs[realArgIdx].Val;
1472 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001473 if (VA.getLocInfo() == CCValAssign::Indirect)
1474 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001475 if (VA.needsCustom()) {
1476 // f64 and vector types are split into multiple registers or
1477 // register/stack-slot combinations. The types will not match
1478 // the registers; give up on memory f64 refs until we figure
1479 // out what to do about this.
1480 if (!VA.isRegLoc())
1481 return false;
1482 if (!ArgLocs[++i].isRegLoc())
1483 return false;
1484 if (RegVT == MVT::v2f64) {
1485 if (!ArgLocs[++i].isRegLoc())
1486 return false;
1487 if (!ArgLocs[++i].isRegLoc())
1488 return false;
1489 }
1490 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1492 MFI, MRI, TII))
1493 return false;
1494 }
1495 }
1496 }
1497 }
1498
1499 return true;
1500}
1501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502SDValue
1503ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001506 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001507
Bob Wilsondee46d72009-04-17 20:35:10 +00001508 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001509 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001510
Bob Wilsondee46d72009-04-17 20:35:10 +00001511 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1513 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001514
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001516 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1517 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001518
1519 // If this is the first return lowered for this function, add
1520 // the regs to the liveout set for the function.
1521 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1522 for (unsigned i = 0; i != RVLocs.size(); ++i)
1523 if (RVLocs[i].isRegLoc())
1524 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001525 }
1526
Bob Wilson1f595bb2009-04-17 19:07:39 +00001527 SDValue Flag;
1528
1529 // Copy the result values into the output registers.
1530 for (unsigned i = 0, realRVLocIdx = 0;
1531 i != RVLocs.size();
1532 ++i, ++realRVLocIdx) {
1533 CCValAssign &VA = RVLocs[i];
1534 assert(VA.isRegLoc() && "Can only return in registers!");
1535
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001537
1538 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001539 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001540 case CCValAssign::Full: break;
1541 case CCValAssign::BCvt:
1542 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1543 break;
1544 }
1545
Bob Wilson1f595bb2009-04-17 19:07:39 +00001546 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001548 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1550 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001551 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001553
1554 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1555 Flag = Chain.getValue(1);
1556 VA = RVLocs[++i]; // skip ahead to next loc
1557 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1558 HalfGPRs.getValue(1), Flag);
1559 Flag = Chain.getValue(1);
1560 VA = RVLocs[++i]; // skip ahead to next loc
1561
1562 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1564 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 }
1566 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1567 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001568 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001571 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001572 VA = RVLocs[++i]; // skip ahead to next loc
1573 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1574 Flag);
1575 } else
1576 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1577
Bob Wilsondee46d72009-04-17 20:35:10 +00001578 // Guarantee that all emitted copies are
1579 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580 Flag = Chain.getValue(1);
1581 }
1582
1583 SDValue result;
1584 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001586 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001588
1589 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001590}
1591
Bob Wilsonb62d2572009-11-03 00:02:05 +00001592// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1593// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1594// one of the above mentioned nodes. It has to be wrapped because otherwise
1595// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1596// be used to form addressing mode. These wrapped nodes will be selected
1597// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001598static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001599 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001600 // FIXME there is no actual debug info here
1601 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001602 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001604 if (CP->isMachineConstantPoolEntry())
1605 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1606 CP->getAlignment());
1607 else
1608 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1609 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001611}
1612
Dan Gohmand858e902010-04-17 15:26:15 +00001613SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1614 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001615 MachineFunction &MF = DAG.getMachineFunction();
1616 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1617 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001618 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001619 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001620 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001621 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1622 SDValue CPAddr;
1623 if (RelocM == Reloc::Static) {
1624 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1625 } else {
1626 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001627 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001628 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1629 ARMCP::CPBlockAddress,
1630 PCAdj);
1631 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1632 }
1633 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1634 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001635 PseudoSourceValue::getConstantPool(), 0,
1636 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001637 if (RelocM == Reloc::Static)
1638 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001639 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001640 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001641}
1642
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001643// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001644SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001645ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001646 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001647 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001648 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001649 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001650 MachineFunction &MF = DAG.getMachineFunction();
1651 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1652 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001653 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001654 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001655 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001656 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001658 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001659 PseudoSourceValue::getConstantPool(), 0,
1660 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001662
Evan Chenge7e0d622009-11-06 22:24:13 +00001663 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001664 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001665
1666 // call __tls_get_addr.
1667 ArgListTy Args;
1668 ArgListEntry Entry;
1669 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001670 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001671 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001672 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001673 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001674 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1675 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001677 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001678 return CallResult.first;
1679}
1680
1681// Lower ISD::GlobalTLSAddress using the "initial exec" or
1682// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001683SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001684ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001685 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001686 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001687 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SDValue Offset;
1689 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001690 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001691 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001692 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001693
Chris Lattner4fb63d02009-07-15 04:12:33 +00001694 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001695 MachineFunction &MF = DAG.getMachineFunction();
1696 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1697 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1698 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001699 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1700 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001701 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001702 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001703 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001705 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001706 PseudoSourceValue::getConstantPool(), 0,
1707 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001708 Chain = Offset.getValue(1);
1709
Evan Chenge7e0d622009-11-06 22:24:13 +00001710 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001711 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001712
Evan Cheng9eda6892009-10-31 03:39:36 +00001713 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001714 PseudoSourceValue::getConstantPool(), 0,
1715 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001716 } else {
1717 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001718 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001719 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001721 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001722 PseudoSourceValue::getConstantPool(), 0,
1723 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001724 }
1725
1726 // The address of the thread local variable is the add of the thread
1727 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001728 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001729}
1730
Dan Gohman475871a2008-07-27 21:46:04 +00001731SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001732ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733 // TODO: implement the "local dynamic" model
1734 assert(Subtarget->isTargetELF() &&
1735 "TLS not implemented for non-ELF targets");
1736 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1737 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1738 // otherwise use the "Local Exec" TLS Model
1739 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1740 return LowerToTLSGeneralDynamicModel(GA, DAG);
1741 else
1742 return LowerToTLSExecModels(GA, DAG);
1743}
1744
Dan Gohman475871a2008-07-27 21:46:04 +00001745SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001746 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001747 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001748 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001749 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001750 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1751 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001752 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001753 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001754 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001755 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001757 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001758 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001759 PseudoSourceValue::getConstantPool(), 0,
1760 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001762 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001763 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001764 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001765 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001766 PseudoSourceValue::getGOT(), 0,
1767 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001768 return Result;
1769 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001770 // If we have T2 ops, we can materialize the address directly via movt/movw
1771 // pair. This is always cheaper.
1772 if (Subtarget->useMovt()) {
1773 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001774 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001775 } else {
1776 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1777 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1778 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001779 PseudoSourceValue::getConstantPool(), 0,
1780 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001781 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001782 }
1783}
1784
Dan Gohman475871a2008-07-27 21:46:04 +00001785SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001786 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001787 MachineFunction &MF = DAG.getMachineFunction();
1788 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1789 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001790 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001791 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001792 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001793 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001794 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001795 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001796 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001797 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001798 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001799 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1800 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001801 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001802 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001803 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001805
Evan Cheng9eda6892009-10-31 03:39:36 +00001806 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001807 PseudoSourceValue::getConstantPool(), 0,
1808 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001810
1811 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001812 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001813 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001815
Evan Cheng63476a82009-09-03 07:04:02 +00001816 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001817 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001818 PseudoSourceValue::getGOT(), 0,
1819 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001820
1821 return Result;
1822}
1823
Dan Gohman475871a2008-07-27 21:46:04 +00001824SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001825 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001826 assert(Subtarget->isTargetELF() &&
1827 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001828 MachineFunction &MF = DAG.getMachineFunction();
1829 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1830 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001832 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001833 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001834 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1835 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001836 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001837 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001839 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001840 PseudoSourceValue::getConstantPool(), 0,
1841 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001842 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001843 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001844}
1845
Jim Grosbach0e0da732009-05-12 23:59:14 +00001846SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001847ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1848 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001849 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001850 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1851 Op.getOperand(1), Val);
1852}
1853
1854SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001855ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1856 DebugLoc dl = Op.getDebugLoc();
1857 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1858 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1859}
1860
1861SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001862ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001863 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001864 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001865 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001866 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001867 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001868 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001870 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1871 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001872 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001873 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001874 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1875 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001876 EVT PtrVT = getPointerTy();
1877 DebugLoc dl = Op.getDebugLoc();
1878 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1879 SDValue CPAddr;
1880 unsigned PCAdj = (RelocM != Reloc::PIC_)
1881 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001882 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001883 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1884 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001885 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001887 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001888 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001889 PseudoSourceValue::getConstantPool(), 0,
1890 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001891
1892 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001893 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001894 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1895 }
1896 return Result;
1897 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001898 }
1899}
1900
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001901static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001902 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001903 DebugLoc dl = Op.getDebugLoc();
1904 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001905 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001906 // v6 and v7 can both handle barriers directly, but need handled a bit
1907 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1908 // never get here.
1909 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1910 if (Subtarget->hasV7Ops())
1911 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1912 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1913 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1914 DAG.getConstant(0, MVT::i32));
1915 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1916 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001917}
1918
Dan Gohman1e93df62010-04-17 14:41:14 +00001919static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1920 MachineFunction &MF = DAG.getMachineFunction();
1921 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1922
Evan Chenga8e29892007-01-19 07:51:42 +00001923 // vastart just stores the address of the VarArgsFrameIndex slot into the
1924 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001925 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001926 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001927 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001928 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001929 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1930 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001931}
1932
Dan Gohman475871a2008-07-27 21:46:04 +00001933SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001934ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1935 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001936 SDNode *Node = Op.getNode();
1937 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001938 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001939 SDValue Chain = Op.getOperand(0);
1940 SDValue Size = Op.getOperand(1);
1941 SDValue Align = Op.getOperand(2);
1942
1943 // Chain the dynamic stack allocation so that it doesn't modify the stack
1944 // pointer when other instructions are using the stack.
1945 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1946
1947 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1948 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1949 if (AlignVal > StackAlign)
1950 // Do this now since selection pass cannot introduce new target
1951 // independent node.
1952 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1953
1954 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1955 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1956 // do even more horrible hack later.
1957 MachineFunction &MF = DAG.getMachineFunction();
1958 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1959 if (AFI->isThumb1OnlyFunction()) {
1960 bool Negate = true;
1961 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1962 if (C) {
1963 uint32_t Val = C->getZExtValue();
1964 if (Val <= 508 && ((Val & 3) == 0))
1965 Negate = false;
1966 }
1967 if (Negate)
1968 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1969 }
1970
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001972 SDValue Ops1[] = { Chain, Size, Align };
1973 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1974 Chain = Res.getValue(1);
1975 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1976 DAG.getIntPtrConstant(0, true), SDValue());
1977 SDValue Ops2[] = { Res, Chain };
1978 return DAG.getMergeValues(Ops2, 2, dl);
1979}
1980
1981SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001982ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1983 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001984 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 MachineFunction &MF = DAG.getMachineFunction();
1986 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1987
1988 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001989 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 RC = ARM::tGPRRegisterClass;
1991 else
1992 RC = ARM::GPRRegisterClass;
1993
1994 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00001995 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001997
1998 SDValue ArgValue2;
1999 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002000 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002001 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002002
2003 // Create load node to retrieve arguments from the stack.
2004 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002005 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002006 PseudoSourceValue::getFixedStack(FI), 0,
2007 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 } else {
2009 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002011 }
2012
Jim Grosbache5165492009-11-09 00:11:35 +00002013 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002014}
2015
2016SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002018 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 const SmallVectorImpl<ISD::InputArg>
2020 &Ins,
2021 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002022 SmallVectorImpl<SDValue> &InVals)
2023 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024
Bob Wilson1f595bb2009-04-17 19:07:39 +00002025 MachineFunction &MF = DAG.getMachineFunction();
2026 MachineFrameInfo *MFI = MF.getFrameInfo();
2027
Bob Wilson1f595bb2009-04-17 19:07:39 +00002028 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2029
2030 // Assign locations to all of the incoming arguments.
2031 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2033 *DAG.getContext());
2034 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002035 CCAssignFnForNode(CallConv, /* Return*/ false,
2036 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002037
2038 SmallVector<SDValue, 16> ArgValues;
2039
2040 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2041 CCValAssign &VA = ArgLocs[i];
2042
Bob Wilsondee46d72009-04-17 20:35:10 +00002043 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002045 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002048 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002049 // f64 and vector types are split up into multiple registers or
2050 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002052 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002054 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002055 SDValue ArgValue2;
2056 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002057 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002058 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2059 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2060 PseudoSourceValue::getFixedStack(FI), 0,
2061 false, false, 0);
2062 } else {
2063 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2064 Chain, DAG, dl);
2065 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2067 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2071 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002073
Bob Wilson5bafff32009-06-22 23:27:02 +00002074 } else {
2075 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002082 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002084 RC = (AFI->isThumb1OnlyFunction() ?
2085 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002087 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002088
2089 // Transform the arguments in physical registers into virtual ones.
2090 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002092 }
2093
2094 // If this is an 8 or 16-bit value, it is really passed promoted
2095 // to 32 bits. Insert an assert[sz]ext to capture this, then
2096 // truncate to the right size.
2097 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002098 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002099 case CCValAssign::Full: break;
2100 case CCValAssign::BCvt:
2101 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2102 break;
2103 case CCValAssign::SExt:
2104 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2105 DAG.getValueType(VA.getValVT()));
2106 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2107 break;
2108 case CCValAssign::ZExt:
2109 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2110 DAG.getValueType(VA.getValVT()));
2111 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2112 break;
2113 }
2114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002116
2117 } else { // VA.isRegLoc()
2118
2119 // sanity check
2120 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002122
2123 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002124 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002125
Bob Wilsondee46d72009-04-17 20:35:10 +00002126 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002127 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002128 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002129 PseudoSourceValue::getFixedStack(FI), 0,
2130 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002131 }
2132 }
2133
2134 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002135 if (isVarArg) {
2136 static const unsigned GPRArgRegs[] = {
2137 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2138 };
2139
Bob Wilsondee46d72009-04-17 20:35:10 +00002140 unsigned NumGPRs = CCInfo.getFirstUnallocated
2141 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002142
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002143 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2144 unsigned VARegSize = (4 - NumGPRs) * 4;
2145 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002146 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002147 if (VARegSaveSize) {
2148 // If this function is vararg, store any remaining integer argument regs
2149 // to their spots on the stack so that they may be loaded by deferencing
2150 // the result of va_next.
2151 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002152 AFI->setVarArgsFrameIndex(
2153 MFI->CreateFixedObject(VARegSaveSize,
2154 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002155 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002156 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2157 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Dan Gohman475871a2008-07-27 21:46:04 +00002159 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002160 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002161 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002162 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002163 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002164 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 RC = ARM::GPRRegisterClass;
2166
Bob Wilson998e1252009-04-20 18:36:57 +00002167 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002169 SDValue Store =
2170 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002171 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2172 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002173 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002174 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002175 DAG.getConstant(4, getPointerTy()));
2176 }
2177 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002180 } else
2181 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002182 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002183 }
2184
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002186}
2187
2188/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002189static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002190 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002191 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002192 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002193 // Maybe this has already been legalized into the constant pool?
2194 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002196 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002197 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002198 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002199 }
2200 }
2201 return false;
2202}
2203
Evan Chenga8e29892007-01-19 07:51:42 +00002204/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2205/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002206SDValue
2207ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002208 SDValue &ARMCC, SelectionDAG &DAG,
2209 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002211 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002212 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002213 // Constant does not fit, try adjusting it by one?
2214 switch (CC) {
2215 default: break;
2216 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002217 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002218 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002219 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002221 }
2222 break;
2223 case ISD::SETULT:
2224 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002225 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002226 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002228 }
2229 break;
2230 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002231 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002232 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002233 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002235 }
2236 break;
2237 case ISD::SETULE:
2238 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002239 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002240 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002242 }
2243 break;
2244 }
2245 }
2246 }
2247
2248 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002249 ARMISD::NodeType CompareType;
2250 switch (CondCode) {
2251 default:
2252 CompareType = ARMISD::CMP;
2253 break;
2254 case ARMCC::EQ:
2255 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002256 // Uses only Z Flag
2257 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002258 break;
2259 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2261 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002262}
2263
2264/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002265static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002266 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002268 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002270 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2272 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002273}
2274
Dan Gohmand858e902010-04-17 15:26:15 +00002275SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002276 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue LHS = Op.getOperand(0);
2278 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002279 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue TrueVal = Op.getOperand(2);
2281 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002282 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002283
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002287 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002288 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002289 }
2290
2291 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002292 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002293
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2295 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002296 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2297 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002298 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002299 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002301 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002302 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002303 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002304 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002305 }
2306 return Result;
2307}
2308
Dan Gohmand858e902010-04-17 15:26:15 +00002309SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002311 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002312 SDValue LHS = Op.getOperand(2);
2313 SDValue RHS = Op.getOperand(3);
2314 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002315 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002316
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002318 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002320 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002322 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002323 }
2324
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002326 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002327 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002328
Dale Johannesende064702009-02-06 21:50:26 +00002329 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2331 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2332 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002334 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002335 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002337 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002338 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002339 }
2340 return Res;
2341}
2342
Dan Gohmand858e902010-04-17 15:26:15 +00002343SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SDValue Chain = Op.getOperand(0);
2345 SDValue Table = Op.getOperand(1);
2346 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002347 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002348
Owen Andersone50ed302009-08-10 22:56:29 +00002349 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002350 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2351 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002352 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002355 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2356 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002357 if (Subtarget->isThumb2()) {
2358 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2359 // which does another jump to the destination. This also makes it easier
2360 // to translate it to TBB / TBH later.
2361 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002363 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002364 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002365 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002366 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002367 PseudoSourceValue::getJumpTable(), 0,
2368 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002369 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002370 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002372 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002373 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002374 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002375 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002377 }
Evan Chenga8e29892007-01-19 07:51:42 +00002378}
2379
Bob Wilson76a312b2010-03-19 22:51:32 +00002380static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2381 DebugLoc dl = Op.getDebugLoc();
2382 unsigned Opc;
2383
2384 switch (Op.getOpcode()) {
2385 default:
2386 assert(0 && "Invalid opcode!");
2387 case ISD::FP_TO_SINT:
2388 Opc = ARMISD::FTOSI;
2389 break;
2390 case ISD::FP_TO_UINT:
2391 Opc = ARMISD::FTOUI;
2392 break;
2393 }
2394 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2395 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2396}
2397
2398static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2399 EVT VT = Op.getValueType();
2400 DebugLoc dl = Op.getDebugLoc();
2401 unsigned Opc;
2402
2403 switch (Op.getOpcode()) {
2404 default:
2405 assert(0 && "Invalid opcode!");
2406 case ISD::SINT_TO_FP:
2407 Opc = ARMISD::SITOF;
2408 break;
2409 case ISD::UINT_TO_FP:
2410 Opc = ARMISD::UITOF;
2411 break;
2412 }
2413
2414 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2415 return DAG.getNode(Opc, dl, VT, Op);
2416}
2417
Dan Gohman475871a2008-07-27 21:46:04 +00002418static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002419 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue Tmp0 = Op.getOperand(0);
2421 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002422 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002423 EVT VT = Op.getValueType();
2424 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002425 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2426 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2428 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002429 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002430}
2431
Evan Cheng2457f2c2010-05-22 01:47:14 +00002432SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2433 MachineFunction &MF = DAG.getMachineFunction();
2434 MachineFrameInfo *MFI = MF.getFrameInfo();
2435 MFI->setReturnAddressIsTaken(true);
2436
2437 EVT VT = Op.getValueType();
2438 DebugLoc dl = Op.getDebugLoc();
2439 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2440 if (Depth) {
2441 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2442 SDValue Offset = DAG.getConstant(4, MVT::i32);
2443 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2444 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2445 NULL, 0, false, false, 0);
2446 }
2447
2448 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002449 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002450 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2451}
2452
Dan Gohmand858e902010-04-17 15:26:15 +00002453SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002454 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2455 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002456
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002458 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2459 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002460 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002461 ? ARM::R7 : ARM::R11;
2462 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2463 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002464 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2465 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002466 return FrameAddr;
2467}
2468
Bob Wilson9f3f0612010-04-17 05:30:19 +00002469/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2470/// expand a bit convert where either the source or destination type is i64 to
2471/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2472/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2473/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002474static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2476 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002477 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002478
Bob Wilson9f3f0612010-04-17 05:30:19 +00002479 // This function is only supposed to be called for i64 types, either as the
2480 // source or destination of the bit convert.
2481 EVT SrcVT = Op.getValueType();
2482 EVT DstVT = N->getValueType(0);
2483 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2484 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002485
Bob Wilson9f3f0612010-04-17 05:30:19 +00002486 // Turn i64->f64 into VMOVDRR.
2487 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2489 DAG.getConstant(0, MVT::i32));
2490 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2491 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002492 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2493 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002494 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002495
Jim Grosbache5165492009-11-09 00:11:35 +00002496 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002497 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2498 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2499 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2500 // Merge the pieces into a single i64 value.
2501 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2502 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002503
Bob Wilson9f3f0612010-04-17 05:30:19 +00002504 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002505}
2506
Bob Wilson5bafff32009-06-22 23:27:02 +00002507/// getZeroVector - Returns a vector of specified type with all zero elements.
2508///
Owen Andersone50ed302009-08-10 22:56:29 +00002509static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 assert(VT.isVector() && "Expected a vector type");
2511
2512 // Zero vectors are used to represent vector negation and in those cases
2513 // will be implemented with the NEON VNEG instruction. However, VNEG does
2514 // not support i64 elements, so sometimes the zero vectors will need to be
2515 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002516 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 // to their dest type. This ensures they get CSE'd.
2518 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002519 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2520 SmallVector<SDValue, 8> Ops;
2521 MVT TVT;
2522
2523 if (VT.getSizeInBits() == 64) {
2524 Ops.assign(8, Cst); TVT = MVT::v8i8;
2525 } else {
2526 Ops.assign(16, Cst); TVT = MVT::v16i8;
2527 }
2528 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002529
2530 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2531}
2532
2533/// getOnesVector - Returns a vector of specified type with all bits set.
2534///
Owen Andersone50ed302009-08-10 22:56:29 +00002535static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 assert(VT.isVector() && "Expected a vector type");
2537
Bob Wilson929ffa22009-10-30 20:13:25 +00002538 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002539 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002540 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002541 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2542 SmallVector<SDValue, 8> Ops;
2543 MVT TVT;
2544
2545 if (VT.getSizeInBits() == 64) {
2546 Ops.assign(8, Cst); TVT = MVT::v8i8;
2547 } else {
2548 Ops.assign(16, Cst); TVT = MVT::v16i8;
2549 }
2550 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002551
2552 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2553}
2554
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002555/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2556/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002557SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2558 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002559 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2560 EVT VT = Op.getValueType();
2561 unsigned VTBits = VT.getSizeInBits();
2562 DebugLoc dl = Op.getDebugLoc();
2563 SDValue ShOpLo = Op.getOperand(0);
2564 SDValue ShOpHi = Op.getOperand(1);
2565 SDValue ShAmt = Op.getOperand(2);
2566 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002567 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002568
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002569 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2570
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002571 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2572 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2573 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2574 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2575 DAG.getConstant(VTBits, MVT::i32));
2576 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2577 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002578 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002579
2580 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2581 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002582 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002583 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002584 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2585 CCR, Cmp);
2586
2587 SDValue Ops[2] = { Lo, Hi };
2588 return DAG.getMergeValues(Ops, 2, dl);
2589}
2590
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002591/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2592/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002593SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2594 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002595 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2596 EVT VT = Op.getValueType();
2597 unsigned VTBits = VT.getSizeInBits();
2598 DebugLoc dl = Op.getDebugLoc();
2599 SDValue ShOpLo = Op.getOperand(0);
2600 SDValue ShOpHi = Op.getOperand(1);
2601 SDValue ShAmt = Op.getOperand(2);
2602 SDValue ARMCC;
2603
2604 assert(Op.getOpcode() == ISD::SHL_PARTS);
2605 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2606 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2607 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2608 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2609 DAG.getConstant(VTBits, MVT::i32));
2610 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2611 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2612
2613 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2614 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2615 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002616 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002617 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2618 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2619 CCR, Cmp);
2620
2621 SDValue Ops[2] = { Lo, Hi };
2622 return DAG.getMergeValues(Ops, 2, dl);
2623}
2624
Jim Grosbach3482c802010-01-18 19:58:49 +00002625static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2626 const ARMSubtarget *ST) {
2627 EVT VT = N->getValueType(0);
2628 DebugLoc dl = N->getDebugLoc();
2629
2630 if (!ST->hasV6T2Ops())
2631 return SDValue();
2632
2633 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2634 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2635}
2636
Bob Wilson5bafff32009-06-22 23:27:02 +00002637static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2638 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002639 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 DebugLoc dl = N->getDebugLoc();
2641
2642 // Lower vector shifts on NEON to use VSHL.
2643 if (VT.isVector()) {
2644 assert(ST->hasNEON() && "unexpected vector shift");
2645
2646 // Left shifts translate directly to the vshiftu intrinsic.
2647 if (N->getOpcode() == ISD::SHL)
2648 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002649 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002650 N->getOperand(0), N->getOperand(1));
2651
2652 assert((N->getOpcode() == ISD::SRA ||
2653 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2654
2655 // NEON uses the same intrinsics for both left and right shifts. For
2656 // right shifts, the shift amounts are negative, so negate the vector of
2657 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2660 getZeroVector(ShiftVT, DAG, dl),
2661 N->getOperand(1));
2662 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2663 Intrinsic::arm_neon_vshifts :
2664 Intrinsic::arm_neon_vshiftu);
2665 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002667 N->getOperand(0), NegatedCount);
2668 }
2669
Eli Friedmance392eb2009-08-22 03:13:10 +00002670 // We can get here for a node like i32 = ISD::SHL i32, i64
2671 if (VT != MVT::i64)
2672 return SDValue();
2673
2674 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002675 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002676
Chris Lattner27a6c732007-11-24 07:07:01 +00002677 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2678 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002679 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002680 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002681
Chris Lattner27a6c732007-11-24 07:07:01 +00002682 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002683 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002684
Chris Lattner27a6c732007-11-24 07:07:01 +00002685 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002687 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002688 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002689 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002690
Chris Lattner27a6c732007-11-24 07:07:01 +00002691 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2692 // captures the result into a carry flag.
2693 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002695
Chris Lattner27a6c732007-11-24 07:07:01 +00002696 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002698
Chris Lattner27a6c732007-11-24 07:07:01 +00002699 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002701}
2702
Bob Wilson5bafff32009-06-22 23:27:02 +00002703static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2704 SDValue TmpOp0, TmpOp1;
2705 bool Invert = false;
2706 bool Swap = false;
2707 unsigned Opc = 0;
2708
2709 SDValue Op0 = Op.getOperand(0);
2710 SDValue Op1 = Op.getOperand(1);
2711 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2714 DebugLoc dl = Op.getDebugLoc();
2715
2716 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2717 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002718 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 case ISD::SETUNE:
2720 case ISD::SETNE: Invert = true; // Fallthrough
2721 case ISD::SETOEQ:
2722 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2723 case ISD::SETOLT:
2724 case ISD::SETLT: Swap = true; // Fallthrough
2725 case ISD::SETOGT:
2726 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2727 case ISD::SETOLE:
2728 case ISD::SETLE: Swap = true; // Fallthrough
2729 case ISD::SETOGE:
2730 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2731 case ISD::SETUGE: Swap = true; // Fallthrough
2732 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2733 case ISD::SETUGT: Swap = true; // Fallthrough
2734 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2735 case ISD::SETUEQ: Invert = true; // Fallthrough
2736 case ISD::SETONE:
2737 // Expand this to (OLT | OGT).
2738 TmpOp0 = Op0;
2739 TmpOp1 = Op1;
2740 Opc = ISD::OR;
2741 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2742 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2743 break;
2744 case ISD::SETUO: Invert = true; // Fallthrough
2745 case ISD::SETO:
2746 // Expand this to (OLT | OGE).
2747 TmpOp0 = Op0;
2748 TmpOp1 = Op1;
2749 Opc = ISD::OR;
2750 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2751 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2752 break;
2753 }
2754 } else {
2755 // Integer comparisons.
2756 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002757 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 case ISD::SETNE: Invert = true;
2759 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2760 case ISD::SETLT: Swap = true;
2761 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2762 case ISD::SETLE: Swap = true;
2763 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2764 case ISD::SETULT: Swap = true;
2765 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2766 case ISD::SETULE: Swap = true;
2767 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2768 }
2769
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002770 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002771 if (Opc == ARMISD::VCEQ) {
2772
2773 SDValue AndOp;
2774 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2775 AndOp = Op0;
2776 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2777 AndOp = Op1;
2778
2779 // Ignore bitconvert.
2780 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2781 AndOp = AndOp.getOperand(0);
2782
2783 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2784 Opc = ARMISD::VTST;
2785 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2786 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2787 Invert = !Invert;
2788 }
2789 }
2790 }
2791
2792 if (Swap)
2793 std::swap(Op0, Op1);
2794
2795 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2796
2797 if (Invert)
2798 Result = DAG.getNOT(dl, Result, VT);
2799
2800 return Result;
2801}
2802
Bob Wilsond3c42842010-06-14 22:19:57 +00002803/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2804/// valid vector constant for a NEON instruction with a "modified immediate"
2805/// operand (e.g., VMOV). If so, return either the constant being
2806/// splatted or the encoded value, depending on the DoEncode parameter. The
2807/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2808/// bits7-0=Immediate.
2809static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2810 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002811 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002812 unsigned Op, Cmode, Imm;
2813 EVT VT;
2814
Bob Wilson827b2102010-06-15 19:05:35 +00002815 // SplatBitSize is set to the smallest size that splats the vector, so a
2816 // zero vector will always have SplatBitSize == 8. However, NEON modified
2817 // immediate instructions others than VMOV do not support the 8-bit encoding
2818 // of a zero vector, and the default encoding of zero is supposed to be the
2819 // 32-bit version.
2820 if (SplatBits == 0)
2821 SplatBitSize = 32;
2822
Bob Wilson1a913ed2010-06-11 21:34:50 +00002823 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002824 switch (SplatBitSize) {
2825 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002826 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002828 Cmode = 0xe;
2829 Imm = SplatBits;
2830 VT = MVT::i8;
2831 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832
2833 case 16:
2834 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002835 VT = MVT::i16;
2836 if ((SplatBits & ~0xff) == 0) {
2837 // Value = 0x00nn: Op=x, Cmode=100x.
2838 Cmode = 0x8;
2839 Imm = SplatBits;
2840 break;
2841 }
2842 if ((SplatBits & ~0xff00) == 0) {
2843 // Value = 0xnn00: Op=x, Cmode=101x.
2844 Cmode = 0xa;
2845 Imm = SplatBits >> 8;
2846 break;
2847 }
2848 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002849
2850 case 32:
2851 // NEON's 32-bit VMOV supports splat values where:
2852 // * only one byte is nonzero, or
2853 // * the least significant byte is 0xff and the second byte is nonzero, or
2854 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002855 VT = MVT::i32;
2856 if ((SplatBits & ~0xff) == 0) {
2857 // Value = 0x000000nn: Op=x, Cmode=000x.
2858 Cmode = 0;
2859 Imm = SplatBits;
2860 break;
2861 }
2862 if ((SplatBits & ~0xff00) == 0) {
2863 // Value = 0x0000nn00: Op=x, Cmode=001x.
2864 Cmode = 0x2;
2865 Imm = SplatBits >> 8;
2866 break;
2867 }
2868 if ((SplatBits & ~0xff0000) == 0) {
2869 // Value = 0x00nn0000: Op=x, Cmode=010x.
2870 Cmode = 0x4;
2871 Imm = SplatBits >> 16;
2872 break;
2873 }
2874 if ((SplatBits & ~0xff000000) == 0) {
2875 // Value = 0xnn000000: Op=x, Cmode=011x.
2876 Cmode = 0x6;
2877 Imm = SplatBits >> 24;
2878 break;
2879 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002880
2881 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002882 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2883 // Value = 0x0000nnff: Op=x, Cmode=1100.
2884 Cmode = 0xc;
2885 Imm = SplatBits >> 8;
2886 SplatBits |= 0xff;
2887 break;
2888 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002889
2890 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002891 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2892 // Value = 0x00nnffff: Op=x, Cmode=1101.
2893 Cmode = 0xd;
2894 Imm = SplatBits >> 16;
2895 SplatBits |= 0xffff;
2896 break;
2897 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002898
2899 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2900 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2901 // VMOV.I32. A (very) minor optimization would be to replicate the value
2902 // and fall through here to test for a valid 64-bit splat. But, then the
2903 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002904 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002905
2906 case 64: {
2907 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002908 if (!isVMOV)
2909 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 uint64_t BitMask = 0xff;
2911 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002912 unsigned ImmMask = 1;
2913 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002915 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002916 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 Imm |= ImmMask;
2918 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002920 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002923 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002924 // Op=1, Cmode=1110.
2925 Op = 1;
2926 Cmode = 0xe;
2927 SplatBits = Val;
2928 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 break;
2930 }
2931
Bob Wilson1a913ed2010-06-11 21:34:50 +00002932 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002933 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002934 return SDValue();
2935 }
2936
2937 if (DoEncode)
2938 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2939 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002940}
2941
Bob Wilsond3c42842010-06-14 22:19:57 +00002942
2943/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2944/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2945/// size, return the encoded value for that immediate. The ByteSize field
2946/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002947SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2948 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002949 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2950 APInt SplatBits, SplatUndef;
2951 unsigned SplatBitSize;
2952 bool HasAnyUndefs;
2953 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2954 HasAnyUndefs, ByteSize * 8))
2955 return SDValue();
2956
2957 if (SplatBitSize > ByteSize * 8)
2958 return SDValue();
2959
Bob Wilsond3c42842010-06-14 22:19:57 +00002960 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002961 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002962}
2963
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002964static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2965 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002966 unsigned NumElts = VT.getVectorNumElements();
2967 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002968 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002969
2970 // If this is a VEXT shuffle, the immediate value is the index of the first
2971 // element. The other shuffle indices must be the successive elements after
2972 // the first one.
2973 unsigned ExpectedElt = Imm;
2974 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002975 // Increment the expected index. If it wraps around, it may still be
2976 // a VEXT but the source vectors must be swapped.
2977 ExpectedElt += 1;
2978 if (ExpectedElt == NumElts * 2) {
2979 ExpectedElt = 0;
2980 ReverseVEXT = true;
2981 }
2982
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002983 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002984 return false;
2985 }
2986
2987 // Adjust the index value if the source operands will be swapped.
2988 if (ReverseVEXT)
2989 Imm -= NumElts;
2990
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002991 return true;
2992}
2993
Bob Wilson8bb9e482009-07-26 00:39:34 +00002994/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2995/// instruction with the specified blocksize. (The order of the elements
2996/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002997static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2998 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002999 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3000 "Only possible block sizes for VREV are: 16, 32, 64");
3001
Bob Wilson8bb9e482009-07-26 00:39:34 +00003002 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003003 if (EltSz == 64)
3004 return false;
3005
3006 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003007 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003008
3009 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3010 return false;
3011
3012 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003013 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003014 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3015 return false;
3016 }
3017
3018 return true;
3019}
3020
Bob Wilsonc692cb72009-08-21 20:54:19 +00003021static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3022 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003023 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3024 if (EltSz == 64)
3025 return false;
3026
Bob Wilsonc692cb72009-08-21 20:54:19 +00003027 unsigned NumElts = VT.getVectorNumElements();
3028 WhichResult = (M[0] == 0 ? 0 : 1);
3029 for (unsigned i = 0; i < NumElts; i += 2) {
3030 if ((unsigned) M[i] != i + WhichResult ||
3031 (unsigned) M[i+1] != i + NumElts + WhichResult)
3032 return false;
3033 }
3034 return true;
3035}
3036
Bob Wilson324f4f12009-12-03 06:40:55 +00003037/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3038/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3039/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3040static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3041 unsigned &WhichResult) {
3042 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3043 if (EltSz == 64)
3044 return false;
3045
3046 unsigned NumElts = VT.getVectorNumElements();
3047 WhichResult = (M[0] == 0 ? 0 : 1);
3048 for (unsigned i = 0; i < NumElts; i += 2) {
3049 if ((unsigned) M[i] != i + WhichResult ||
3050 (unsigned) M[i+1] != i + WhichResult)
3051 return false;
3052 }
3053 return true;
3054}
3055
Bob Wilsonc692cb72009-08-21 20:54:19 +00003056static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3057 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003058 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3059 if (EltSz == 64)
3060 return false;
3061
Bob Wilsonc692cb72009-08-21 20:54:19 +00003062 unsigned NumElts = VT.getVectorNumElements();
3063 WhichResult = (M[0] == 0 ? 0 : 1);
3064 for (unsigned i = 0; i != NumElts; ++i) {
3065 if ((unsigned) M[i] != 2 * i + WhichResult)
3066 return false;
3067 }
3068
3069 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003070 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003071 return false;
3072
3073 return true;
3074}
3075
Bob Wilson324f4f12009-12-03 06:40:55 +00003076/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3077/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3078/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3079static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3080 unsigned &WhichResult) {
3081 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3082 if (EltSz == 64)
3083 return false;
3084
3085 unsigned Half = VT.getVectorNumElements() / 2;
3086 WhichResult = (M[0] == 0 ? 0 : 1);
3087 for (unsigned j = 0; j != 2; ++j) {
3088 unsigned Idx = WhichResult;
3089 for (unsigned i = 0; i != Half; ++i) {
3090 if ((unsigned) M[i + j * Half] != Idx)
3091 return false;
3092 Idx += 2;
3093 }
3094 }
3095
3096 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3097 if (VT.is64BitVector() && EltSz == 32)
3098 return false;
3099
3100 return true;
3101}
3102
Bob Wilsonc692cb72009-08-21 20:54:19 +00003103static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3104 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003105 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3106 if (EltSz == 64)
3107 return false;
3108
Bob Wilsonc692cb72009-08-21 20:54:19 +00003109 unsigned NumElts = VT.getVectorNumElements();
3110 WhichResult = (M[0] == 0 ? 0 : 1);
3111 unsigned Idx = WhichResult * NumElts / 2;
3112 for (unsigned i = 0; i != NumElts; i += 2) {
3113 if ((unsigned) M[i] != Idx ||
3114 (unsigned) M[i+1] != Idx + NumElts)
3115 return false;
3116 Idx += 1;
3117 }
3118
3119 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003120 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003121 return false;
3122
3123 return true;
3124}
3125
Bob Wilson324f4f12009-12-03 06:40:55 +00003126/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3127/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3128/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3129static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3130 unsigned &WhichResult) {
3131 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3132 if (EltSz == 64)
3133 return false;
3134
3135 unsigned NumElts = VT.getVectorNumElements();
3136 WhichResult = (M[0] == 0 ? 0 : 1);
3137 unsigned Idx = WhichResult * NumElts / 2;
3138 for (unsigned i = 0; i != NumElts; i += 2) {
3139 if ((unsigned) M[i] != Idx ||
3140 (unsigned) M[i+1] != Idx)
3141 return false;
3142 Idx += 1;
3143 }
3144
3145 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3146 if (VT.is64BitVector() && EltSz == 32)
3147 return false;
3148
3149 return true;
3150}
3151
3152
Owen Andersone50ed302009-08-10 22:56:29 +00003153static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003155 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 if (ConstVal->isNullValue())
3157 return getZeroVector(VT, DAG, dl);
3158 if (ConstVal->isAllOnesValue())
3159 return getOnesVector(VT, DAG, dl);
3160
Owen Andersone50ed302009-08-10 22:56:29 +00003161 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 if (VT.is64BitVector()) {
3163 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 case 8: CanonicalVT = MVT::v8i8; break;
3165 case 16: CanonicalVT = MVT::v4i16; break;
3166 case 32: CanonicalVT = MVT::v2i32; break;
3167 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003168 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169 }
3170 } else {
3171 assert(VT.is128BitVector() && "unknown splat vector size");
3172 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 case 8: CanonicalVT = MVT::v16i8; break;
3174 case 16: CanonicalVT = MVT::v8i16; break;
3175 case 32: CanonicalVT = MVT::v4i32; break;
3176 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003177 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 }
3179 }
3180
3181 // Build a canonical splat for this value.
3182 SmallVector<SDValue, 8> Ops;
3183 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3184 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3185 Ops.size());
3186 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3187}
3188
3189// If this is a case we can't handle, return null and let the default
3190// expansion code take care of it.
3191static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003192 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003194 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003195
3196 APInt SplatBits, SplatUndef;
3197 unsigned SplatBitSize;
3198 bool HasAnyUndefs;
3199 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003200 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003201 // Check if an immediate VMOV works.
3202 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3203 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003204 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003205 if (Val.getNode())
3206 return BuildSplat(Val, VT, DAG, dl);
3207 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003208 }
3209
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003210 // Scan through the operands to see if only one value is used.
3211 unsigned NumElts = VT.getVectorNumElements();
3212 bool isOnlyLowElement = true;
3213 bool usesOnlyOneValue = true;
3214 bool isConstant = true;
3215 SDValue Value;
3216 for (unsigned i = 0; i < NumElts; ++i) {
3217 SDValue V = Op.getOperand(i);
3218 if (V.getOpcode() == ISD::UNDEF)
3219 continue;
3220 if (i > 0)
3221 isOnlyLowElement = false;
3222 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3223 isConstant = false;
3224
3225 if (!Value.getNode())
3226 Value = V;
3227 else if (V != Value)
3228 usesOnlyOneValue = false;
3229 }
3230
3231 if (!Value.getNode())
3232 return DAG.getUNDEF(VT);
3233
3234 if (isOnlyLowElement)
3235 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3236
3237 // If all elements are constants, fall back to the default expansion, which
3238 // will generate a load from the constant pool.
3239 if (isConstant)
3240 return SDValue();
3241
3242 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003243 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3244 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003245 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3246
3247 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003248 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3249 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003250 if (EltSize >= 32) {
3251 // Do the expansion with floating-point types, since that is what the VFP
3252 // registers are defined to use, and since i64 is not legal.
3253 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3254 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003255 SmallVector<SDValue, 8> Ops;
3256 for (unsigned i = 0; i < NumElts; ++i)
3257 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3258 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003259 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003260 }
3261
3262 return SDValue();
3263}
3264
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003265/// isShuffleMaskLegal - Targets can use this to indicate that they only
3266/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3267/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3268/// are assumed to be legal.
3269bool
3270ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3271 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003272 if (VT.getVectorNumElements() == 4 &&
3273 (VT.is128BitVector() || VT.is64BitVector())) {
3274 unsigned PFIndexes[4];
3275 for (unsigned i = 0; i != 4; ++i) {
3276 if (M[i] < 0)
3277 PFIndexes[i] = 8;
3278 else
3279 PFIndexes[i] = M[i];
3280 }
3281
3282 // Compute the index in the perfect shuffle table.
3283 unsigned PFTableIndex =
3284 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3285 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3286 unsigned Cost = (PFEntry >> 30);
3287
3288 if (Cost <= 4)
3289 return true;
3290 }
3291
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003292 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003293 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003294
Bob Wilson53dd2452010-06-07 23:53:38 +00003295 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3296 return (EltSize >= 32 ||
3297 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003298 isVREVMask(M, VT, 64) ||
3299 isVREVMask(M, VT, 32) ||
3300 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003301 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3302 isVTRNMask(M, VT, WhichResult) ||
3303 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003304 isVZIPMask(M, VT, WhichResult) ||
3305 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3306 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3307 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003308}
3309
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003310/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3311/// the specified operations to build the shuffle.
3312static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3313 SDValue RHS, SelectionDAG &DAG,
3314 DebugLoc dl) {
3315 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3316 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3317 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3318
3319 enum {
3320 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3321 OP_VREV,
3322 OP_VDUP0,
3323 OP_VDUP1,
3324 OP_VDUP2,
3325 OP_VDUP3,
3326 OP_VEXT1,
3327 OP_VEXT2,
3328 OP_VEXT3,
3329 OP_VUZPL, // VUZP, left result
3330 OP_VUZPR, // VUZP, right result
3331 OP_VZIPL, // VZIP, left result
3332 OP_VZIPR, // VZIP, right result
3333 OP_VTRNL, // VTRN, left result
3334 OP_VTRNR // VTRN, right result
3335 };
3336
3337 if (OpNum == OP_COPY) {
3338 if (LHSID == (1*9+2)*9+3) return LHS;
3339 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3340 return RHS;
3341 }
3342
3343 SDValue OpLHS, OpRHS;
3344 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3345 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3346 EVT VT = OpLHS.getValueType();
3347
3348 switch (OpNum) {
3349 default: llvm_unreachable("Unknown shuffle opcode!");
3350 case OP_VREV:
3351 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3352 case OP_VDUP0:
3353 case OP_VDUP1:
3354 case OP_VDUP2:
3355 case OP_VDUP3:
3356 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003357 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003358 case OP_VEXT1:
3359 case OP_VEXT2:
3360 case OP_VEXT3:
3361 return DAG.getNode(ARMISD::VEXT, dl, VT,
3362 OpLHS, OpRHS,
3363 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3364 case OP_VUZPL:
3365 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003366 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003367 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3368 case OP_VZIPL:
3369 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003370 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003371 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3372 case OP_VTRNL:
3373 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003374 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3375 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003376 }
3377}
3378
Bob Wilson5bafff32009-06-22 23:27:02 +00003379static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003380 SDValue V1 = Op.getOperand(0);
3381 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003382 DebugLoc dl = Op.getDebugLoc();
3383 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003384 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003385 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003386
Bob Wilson28865062009-08-13 02:13:04 +00003387 // Convert shuffles that are directly supported on NEON to target-specific
3388 // DAG nodes, instead of keeping them as shuffles and matching them again
3389 // during code selection. This is more efficient and avoids the possibility
3390 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003391 // FIXME: floating-point vectors should be canonicalized to integer vectors
3392 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003393 SVN->getMask(ShuffleMask);
3394
Bob Wilson53dd2452010-06-07 23:53:38 +00003395 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3396 if (EltSize <= 32) {
3397 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3398 int Lane = SVN->getSplatIndex();
3399 // If this is undef splat, generate it via "just" vdup, if possible.
3400 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003401
Bob Wilson53dd2452010-06-07 23:53:38 +00003402 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3403 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3404 }
3405 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3406 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003407 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003408
3409 bool ReverseVEXT;
3410 unsigned Imm;
3411 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3412 if (ReverseVEXT)
3413 std::swap(V1, V2);
3414 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3415 DAG.getConstant(Imm, MVT::i32));
3416 }
3417
3418 if (isVREVMask(ShuffleMask, VT, 64))
3419 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3420 if (isVREVMask(ShuffleMask, VT, 32))
3421 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3422 if (isVREVMask(ShuffleMask, VT, 16))
3423 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3424
3425 // Check for Neon shuffles that modify both input vectors in place.
3426 // If both results are used, i.e., if there are two shuffles with the same
3427 // source operands and with masks corresponding to both results of one of
3428 // these operations, DAG memoization will ensure that a single node is
3429 // used for both shuffles.
3430 unsigned WhichResult;
3431 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3432 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3433 V1, V2).getValue(WhichResult);
3434 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3435 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3436 V1, V2).getValue(WhichResult);
3437 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3438 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3439 V1, V2).getValue(WhichResult);
3440
3441 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3442 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3443 V1, V1).getValue(WhichResult);
3444 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3445 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3446 V1, V1).getValue(WhichResult);
3447 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3448 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3449 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003450 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003451
Bob Wilsonc692cb72009-08-21 20:54:19 +00003452 // If the shuffle is not directly supported and it has 4 elements, use
3453 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003454 unsigned NumElts = VT.getVectorNumElements();
3455 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003456 unsigned PFIndexes[4];
3457 for (unsigned i = 0; i != 4; ++i) {
3458 if (ShuffleMask[i] < 0)
3459 PFIndexes[i] = 8;
3460 else
3461 PFIndexes[i] = ShuffleMask[i];
3462 }
3463
3464 // Compute the index in the perfect shuffle table.
3465 unsigned PFTableIndex =
3466 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003467 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3468 unsigned Cost = (PFEntry >> 30);
3469
3470 if (Cost <= 4)
3471 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3472 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003473
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003474 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003475 if (EltSize >= 32) {
3476 // Do the expansion with floating-point types, since that is what the VFP
3477 // registers are defined to use, and since i64 is not legal.
3478 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3479 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3480 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3481 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003482 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003483 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003484 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003485 Ops.push_back(DAG.getUNDEF(EltVT));
3486 else
3487 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3488 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3489 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3490 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003491 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003492 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003493 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3494 }
3495
Bob Wilson22cac0d2009-08-14 05:16:33 +00003496 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003497}
3498
Bob Wilson5bafff32009-06-22 23:27:02 +00003499static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003500 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003501 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003502 SDValue Vec = Op.getOperand(0);
3503 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003504 assert(VT == MVT::i32 &&
3505 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3506 "unexpected type for custom-lowering vector extract");
3507 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003508}
3509
Bob Wilsona6d65862009-08-03 20:36:38 +00003510static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3511 // The only time a CONCAT_VECTORS operation can have legal types is when
3512 // two 64-bit vectors are concatenated to a 128-bit vector.
3513 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3514 "unexpected CONCAT_VECTORS");
3515 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003517 SDValue Op0 = Op.getOperand(0);
3518 SDValue Op1 = Op.getOperand(1);
3519 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3521 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003522 DAG.getIntPtrConstant(0));
3523 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3525 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003526 DAG.getIntPtrConstant(1));
3527 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003528}
3529
Dan Gohmand858e902010-04-17 15:26:15 +00003530SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003531 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003532 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003533 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003534 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003535 case ISD::GlobalAddress:
3536 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3537 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003538 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003539 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3540 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003541 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003542 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003543 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003544 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003545 case ISD::SINT_TO_FP:
3546 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3547 case ISD::FP_TO_SINT:
3548 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003549 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003550 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003551 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003552 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003553 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003554 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003555 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3556 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003557 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003558 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003559 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003560 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003561 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003562 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003563 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003564 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3566 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3567 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003568 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003569 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003570 }
Dan Gohman475871a2008-07-27 21:46:04 +00003571 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003572}
3573
Duncan Sands1607f052008-12-01 11:39:25 +00003574/// ReplaceNodeResults - Replace the results of node with an illegal result
3575/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003576void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3577 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003578 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003579 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003580 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003581 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003582 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003583 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003584 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003585 Res = ExpandBIT_CONVERT(N, DAG);
3586 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003587 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003588 case ISD::SRA:
3589 Res = LowerShift(N, DAG, Subtarget);
3590 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003591 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003592 if (Res.getNode())
3593 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003594}
Chris Lattner27a6c732007-11-24 07:07:01 +00003595
Evan Chenga8e29892007-01-19 07:51:42 +00003596//===----------------------------------------------------------------------===//
3597// ARM Scheduler Hooks
3598//===----------------------------------------------------------------------===//
3599
3600MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003601ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3602 MachineBasicBlock *BB,
3603 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003604 unsigned dest = MI->getOperand(0).getReg();
3605 unsigned ptr = MI->getOperand(1).getReg();
3606 unsigned oldval = MI->getOperand(2).getReg();
3607 unsigned newval = MI->getOperand(3).getReg();
3608 unsigned scratch = BB->getParent()->getRegInfo()
3609 .createVirtualRegister(ARM::GPRRegisterClass);
3610 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3611 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003612 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003613
3614 unsigned ldrOpc, strOpc;
3615 switch (Size) {
3616 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003617 case 1:
3618 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3619 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3620 break;
3621 case 2:
3622 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3623 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3624 break;
3625 case 4:
3626 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3627 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3628 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003629 }
3630
3631 MachineFunction *MF = BB->getParent();
3632 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3633 MachineFunction::iterator It = BB;
3634 ++It; // insert the new blocks after the current block
3635
3636 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3637 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3638 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3639 MF->insert(It, loop1MBB);
3640 MF->insert(It, loop2MBB);
3641 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003642
3643 // Transfer the remainder of BB and its successor edges to exitMBB.
3644 exitMBB->splice(exitMBB->begin(), BB,
3645 llvm::next(MachineBasicBlock::iterator(MI)),
3646 BB->end());
3647 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003648
3649 // thisMBB:
3650 // ...
3651 // fallthrough --> loop1MBB
3652 BB->addSuccessor(loop1MBB);
3653
3654 // loop1MBB:
3655 // ldrex dest, [ptr]
3656 // cmp dest, oldval
3657 // bne exitMBB
3658 BB = loop1MBB;
3659 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003660 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003661 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003662 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3663 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003664 BB->addSuccessor(loop2MBB);
3665 BB->addSuccessor(exitMBB);
3666
3667 // loop2MBB:
3668 // strex scratch, newval, [ptr]
3669 // cmp scratch, #0
3670 // bne loop1MBB
3671 BB = loop2MBB;
3672 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3673 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003674 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003675 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3677 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003678 BB->addSuccessor(loop1MBB);
3679 BB->addSuccessor(exitMBB);
3680
3681 // exitMBB:
3682 // ...
3683 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003684
Dan Gohman14152b42010-07-06 20:24:04 +00003685 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003686
Jim Grosbach5278eb82009-12-11 01:42:04 +00003687 return BB;
3688}
3689
3690MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003691ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3692 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003693 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3695
3696 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003697 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003698 MachineFunction::iterator It = BB;
3699 ++It;
3700
3701 unsigned dest = MI->getOperand(0).getReg();
3702 unsigned ptr = MI->getOperand(1).getReg();
3703 unsigned incr = MI->getOperand(2).getReg();
3704 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003705
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003706 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003707 unsigned ldrOpc, strOpc;
3708 switch (Size) {
3709 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003710 case 1:
3711 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003712 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003713 break;
3714 case 2:
3715 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3716 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3717 break;
3718 case 4:
3719 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3720 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3721 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003722 }
3723
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003724 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3725 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3726 MF->insert(It, loopMBB);
3727 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003728
3729 // Transfer the remainder of BB and its successor edges to exitMBB.
3730 exitMBB->splice(exitMBB->begin(), BB,
3731 llvm::next(MachineBasicBlock::iterator(MI)),
3732 BB->end());
3733 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003734
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003735 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003736 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3737 unsigned scratch2 = (!BinOpcode) ? incr :
3738 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3739
3740 // thisMBB:
3741 // ...
3742 // fallthrough --> loopMBB
3743 BB->addSuccessor(loopMBB);
3744
3745 // loopMBB:
3746 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003747 // <binop> scratch2, dest, incr
3748 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003749 // cmp scratch, #0
3750 // bne- loopMBB
3751 // fallthrough --> exitMBB
3752 BB = loopMBB;
3753 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003754 if (BinOpcode) {
3755 // operand order needs to go the other way for NAND
3756 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3757 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3758 addReg(incr).addReg(dest)).addReg(0);
3759 else
3760 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3761 addReg(dest).addReg(incr)).addReg(0);
3762 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003763
3764 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3765 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003766 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003767 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003768 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3769 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003770
3771 BB->addSuccessor(loopMBB);
3772 BB->addSuccessor(exitMBB);
3773
3774 // exitMBB:
3775 // ...
3776 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003777
Dan Gohman14152b42010-07-06 20:24:04 +00003778 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003779
Jim Grosbachc3c23542009-12-14 04:22:04 +00003780 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003781}
3782
3783MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003784ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003785 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003786 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003787 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003788 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003789 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003790 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003791 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003792 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003793
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003794 case ARM::ATOMIC_LOAD_ADD_I8:
3795 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3796 case ARM::ATOMIC_LOAD_ADD_I16:
3797 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3798 case ARM::ATOMIC_LOAD_ADD_I32:
3799 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003800
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003801 case ARM::ATOMIC_LOAD_AND_I8:
3802 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3803 case ARM::ATOMIC_LOAD_AND_I16:
3804 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3805 case ARM::ATOMIC_LOAD_AND_I32:
3806 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003807
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003808 case ARM::ATOMIC_LOAD_OR_I8:
3809 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3810 case ARM::ATOMIC_LOAD_OR_I16:
3811 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3812 case ARM::ATOMIC_LOAD_OR_I32:
3813 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003814
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003815 case ARM::ATOMIC_LOAD_XOR_I8:
3816 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3817 case ARM::ATOMIC_LOAD_XOR_I16:
3818 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3819 case ARM::ATOMIC_LOAD_XOR_I32:
3820 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003821
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003822 case ARM::ATOMIC_LOAD_NAND_I8:
3823 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3824 case ARM::ATOMIC_LOAD_NAND_I16:
3825 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3826 case ARM::ATOMIC_LOAD_NAND_I32:
3827 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003828
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003829 case ARM::ATOMIC_LOAD_SUB_I8:
3830 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3831 case ARM::ATOMIC_LOAD_SUB_I16:
3832 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3833 case ARM::ATOMIC_LOAD_SUB_I32:
3834 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003835
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003836 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3837 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3838 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003839
3840 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3841 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3842 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003843
Evan Cheng007ea272009-08-12 05:17:19 +00003844 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003845 // To "insert" a SELECT_CC instruction, we actually have to insert the
3846 // diamond control-flow pattern. The incoming instruction knows the
3847 // destination vreg to set, the condition code register to branch on, the
3848 // true/false values to select between, and a branch opcode to use.
3849 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003850 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003851 ++It;
3852
3853 // thisMBB:
3854 // ...
3855 // TrueVal = ...
3856 // cmpTY ccX, r1, r2
3857 // bCC copy1MBB
3858 // fallthrough --> copy0MBB
3859 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003860 MachineFunction *F = BB->getParent();
3861 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3862 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003863 F->insert(It, copy0MBB);
3864 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003865
3866 // Transfer the remainder of BB and its successor edges to sinkMBB.
3867 sinkMBB->splice(sinkMBB->begin(), BB,
3868 llvm::next(MachineBasicBlock::iterator(MI)),
3869 BB->end());
3870 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3871
Dan Gohman258c58c2010-07-06 15:49:48 +00003872 BB->addSuccessor(copy0MBB);
3873 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003874
Dan Gohman14152b42010-07-06 20:24:04 +00003875 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3876 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3877
Evan Chenga8e29892007-01-19 07:51:42 +00003878 // copy0MBB:
3879 // %FalseValue = ...
3880 // # fallthrough to sinkMBB
3881 BB = copy0MBB;
3882
3883 // Update machine-CFG edges
3884 BB->addSuccessor(sinkMBB);
3885
3886 // sinkMBB:
3887 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3888 // ...
3889 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003890 BuildMI(*BB, BB->begin(), dl,
3891 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003892 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3893 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3894
Dan Gohman14152b42010-07-06 20:24:04 +00003895 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003896 return BB;
3897 }
Evan Cheng86198642009-08-07 00:34:42 +00003898
3899 case ARM::tANDsp:
3900 case ARM::tADDspr_:
3901 case ARM::tSUBspi_:
3902 case ARM::t2SUBrSPi_:
3903 case ARM::t2SUBrSPi12_:
3904 case ARM::t2SUBrSPs_: {
3905 MachineFunction *MF = BB->getParent();
3906 unsigned DstReg = MI->getOperand(0).getReg();
3907 unsigned SrcReg = MI->getOperand(1).getReg();
3908 bool DstIsDead = MI->getOperand(0).isDead();
3909 bool SrcIsKill = MI->getOperand(1).isKill();
3910
3911 if (SrcReg != ARM::SP) {
3912 // Copy the source to SP from virtual register.
3913 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3914 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3915 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003916 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00003917 .addReg(SrcReg, getKillRegState(SrcIsKill));
3918 }
3919
3920 unsigned OpOpc = 0;
3921 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3922 switch (MI->getOpcode()) {
3923 default:
3924 llvm_unreachable("Unexpected pseudo instruction!");
3925 case ARM::tANDsp:
3926 OpOpc = ARM::tAND;
3927 NeedPred = true;
3928 break;
3929 case ARM::tADDspr_:
3930 OpOpc = ARM::tADDspr;
3931 break;
3932 case ARM::tSUBspi_:
3933 OpOpc = ARM::tSUBspi;
3934 break;
3935 case ARM::t2SUBrSPi_:
3936 OpOpc = ARM::t2SUBrSPi;
3937 NeedPred = true; NeedCC = true;
3938 break;
3939 case ARM::t2SUBrSPi12_:
3940 OpOpc = ARM::t2SUBrSPi12;
3941 NeedPred = true;
3942 break;
3943 case ARM::t2SUBrSPs_:
3944 OpOpc = ARM::t2SUBrSPs;
3945 NeedPred = true; NeedCC = true; NeedOp3 = true;
3946 break;
3947 }
Dan Gohman14152b42010-07-06 20:24:04 +00003948 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00003949 if (OpOpc == ARM::tAND)
3950 AddDefaultT1CC(MIB);
3951 MIB.addReg(ARM::SP);
3952 MIB.addOperand(MI->getOperand(2));
3953 if (NeedOp3)
3954 MIB.addOperand(MI->getOperand(3));
3955 if (NeedPred)
3956 AddDefaultPred(MIB);
3957 if (NeedCC)
3958 AddDefaultCC(MIB);
3959
3960 // Copy the result from SP to virtual register.
3961 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3962 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3963 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003964 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00003965 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3966 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00003967 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00003968 return BB;
3969 }
Evan Chenga8e29892007-01-19 07:51:42 +00003970 }
3971}
3972
3973//===----------------------------------------------------------------------===//
3974// ARM Optimization Hooks
3975//===----------------------------------------------------------------------===//
3976
Chris Lattnerd1980a52009-03-12 06:52:53 +00003977static
3978SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3979 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003980 SelectionDAG &DAG = DCI.DAG;
3981 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003982 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003983 unsigned Opc = N->getOpcode();
3984 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3985 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3986 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3987 ISD::CondCode CC = ISD::SETCC_INVALID;
3988
3989 if (isSlctCC) {
3990 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3991 } else {
3992 SDValue CCOp = Slct.getOperand(0);
3993 if (CCOp.getOpcode() == ISD::SETCC)
3994 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3995 }
3996
3997 bool DoXform = false;
3998 bool InvCC = false;
3999 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4000 "Bad input!");
4001
4002 if (LHS.getOpcode() == ISD::Constant &&
4003 cast<ConstantSDNode>(LHS)->isNullValue()) {
4004 DoXform = true;
4005 } else if (CC != ISD::SETCC_INVALID &&
4006 RHS.getOpcode() == ISD::Constant &&
4007 cast<ConstantSDNode>(RHS)->isNullValue()) {
4008 std::swap(LHS, RHS);
4009 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004010 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004011 Op0.getOperand(0).getValueType();
4012 bool isInt = OpVT.isInteger();
4013 CC = ISD::getSetCCInverse(CC, isInt);
4014
4015 if (!TLI.isCondCodeLegal(CC, OpVT))
4016 return SDValue(); // Inverse operator isn't legal.
4017
4018 DoXform = true;
4019 InvCC = true;
4020 }
4021
4022 if (DoXform) {
4023 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4024 if (isSlctCC)
4025 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4026 Slct.getOperand(0), Slct.getOperand(1), CC);
4027 SDValue CCOp = Slct.getOperand(0);
4028 if (InvCC)
4029 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4030 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4031 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4032 CCOp, OtherOp, Result);
4033 }
4034 return SDValue();
4035}
4036
4037/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4038static SDValue PerformADDCombine(SDNode *N,
4039 TargetLowering::DAGCombinerInfo &DCI) {
4040 // added by evan in r37685 with no testcase.
4041 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004042
Chris Lattnerd1980a52009-03-12 06:52:53 +00004043 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4044 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4045 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4046 if (Result.getNode()) return Result;
4047 }
4048 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4049 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4050 if (Result.getNode()) return Result;
4051 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004052
Chris Lattnerd1980a52009-03-12 06:52:53 +00004053 return SDValue();
4054}
4055
4056/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4057static SDValue PerformSUBCombine(SDNode *N,
4058 TargetLowering::DAGCombinerInfo &DCI) {
4059 // added by evan in r37685 with no testcase.
4060 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004061
Chris Lattnerd1980a52009-03-12 06:52:53 +00004062 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4063 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4064 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4065 if (Result.getNode()) return Result;
4066 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004067
Chris Lattnerd1980a52009-03-12 06:52:53 +00004068 return SDValue();
4069}
4070
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004071static SDValue PerformMULCombine(SDNode *N,
4072 TargetLowering::DAGCombinerInfo &DCI,
4073 const ARMSubtarget *Subtarget) {
4074 SelectionDAG &DAG = DCI.DAG;
4075
4076 if (Subtarget->isThumb1Only())
4077 return SDValue();
4078
4079 if (DAG.getMachineFunction().
4080 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4081 return SDValue();
4082
4083 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4084 return SDValue();
4085
4086 EVT VT = N->getValueType(0);
4087 if (VT != MVT::i32)
4088 return SDValue();
4089
4090 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4091 if (!C)
4092 return SDValue();
4093
4094 uint64_t MulAmt = C->getZExtValue();
4095 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4096 ShiftAmt = ShiftAmt & (32 - 1);
4097 SDValue V = N->getOperand(0);
4098 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004099
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004100 SDValue Res;
4101 MulAmt >>= ShiftAmt;
4102 if (isPowerOf2_32(MulAmt - 1)) {
4103 // (mul x, 2^N + 1) => (add (shl x, N), x)
4104 Res = DAG.getNode(ISD::ADD, DL, VT,
4105 V, DAG.getNode(ISD::SHL, DL, VT,
4106 V, DAG.getConstant(Log2_32(MulAmt-1),
4107 MVT::i32)));
4108 } else if (isPowerOf2_32(MulAmt + 1)) {
4109 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4110 Res = DAG.getNode(ISD::SUB, DL, VT,
4111 DAG.getNode(ISD::SHL, DL, VT,
4112 V, DAG.getConstant(Log2_32(MulAmt+1),
4113 MVT::i32)),
4114 V);
4115 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004116 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004117
4118 if (ShiftAmt != 0)
4119 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4120 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004121
4122 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004123 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004124 return SDValue();
4125}
4126
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004127/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4128/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004129static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004130 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004131 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004132 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004133 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004134 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004135 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004136}
4137
Bob Wilson5bafff32009-06-22 23:27:02 +00004138/// getVShiftImm - Check if this is a valid build_vector for the immediate
4139/// operand of a vector shift operation, where all the elements of the
4140/// build_vector must have the same constant integer value.
4141static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4142 // Ignore bit_converts.
4143 while (Op.getOpcode() == ISD::BIT_CONVERT)
4144 Op = Op.getOperand(0);
4145 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4146 APInt SplatBits, SplatUndef;
4147 unsigned SplatBitSize;
4148 bool HasAnyUndefs;
4149 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4150 HasAnyUndefs, ElementBits) ||
4151 SplatBitSize > ElementBits)
4152 return false;
4153 Cnt = SplatBits.getSExtValue();
4154 return true;
4155}
4156
4157/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4158/// operand of a vector shift left operation. That value must be in the range:
4159/// 0 <= Value < ElementBits for a left shift; or
4160/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004161static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004162 assert(VT.isVector() && "vector shift count is not a vector type");
4163 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4164 if (! getVShiftImm(Op, ElementBits, Cnt))
4165 return false;
4166 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4167}
4168
4169/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4170/// operand of a vector shift right operation. For a shift opcode, the value
4171/// is positive, but for an intrinsic the value count must be negative. The
4172/// absolute value must be in the range:
4173/// 1 <= |Value| <= ElementBits for a right shift; or
4174/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004175static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004176 int64_t &Cnt) {
4177 assert(VT.isVector() && "vector shift count is not a vector type");
4178 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4179 if (! getVShiftImm(Op, ElementBits, Cnt))
4180 return false;
4181 if (isIntrinsic)
4182 Cnt = -Cnt;
4183 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4184}
4185
4186/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4187static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4188 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4189 switch (IntNo) {
4190 default:
4191 // Don't do anything for most intrinsics.
4192 break;
4193
4194 // Vector shifts: check for immediate versions and lower them.
4195 // Note: This is done during DAG combining instead of DAG legalizing because
4196 // the build_vectors for 64-bit vector element shift counts are generally
4197 // not legal, and it is hard to see their values after they get legalized to
4198 // loads from a constant pool.
4199 case Intrinsic::arm_neon_vshifts:
4200 case Intrinsic::arm_neon_vshiftu:
4201 case Intrinsic::arm_neon_vshiftls:
4202 case Intrinsic::arm_neon_vshiftlu:
4203 case Intrinsic::arm_neon_vshiftn:
4204 case Intrinsic::arm_neon_vrshifts:
4205 case Intrinsic::arm_neon_vrshiftu:
4206 case Intrinsic::arm_neon_vrshiftn:
4207 case Intrinsic::arm_neon_vqshifts:
4208 case Intrinsic::arm_neon_vqshiftu:
4209 case Intrinsic::arm_neon_vqshiftsu:
4210 case Intrinsic::arm_neon_vqshiftns:
4211 case Intrinsic::arm_neon_vqshiftnu:
4212 case Intrinsic::arm_neon_vqshiftnsu:
4213 case Intrinsic::arm_neon_vqrshiftns:
4214 case Intrinsic::arm_neon_vqrshiftnu:
4215 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004216 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004217 int64_t Cnt;
4218 unsigned VShiftOpc = 0;
4219
4220 switch (IntNo) {
4221 case Intrinsic::arm_neon_vshifts:
4222 case Intrinsic::arm_neon_vshiftu:
4223 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4224 VShiftOpc = ARMISD::VSHL;
4225 break;
4226 }
4227 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4228 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4229 ARMISD::VSHRs : ARMISD::VSHRu);
4230 break;
4231 }
4232 return SDValue();
4233
4234 case Intrinsic::arm_neon_vshiftls:
4235 case Intrinsic::arm_neon_vshiftlu:
4236 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4237 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004238 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
4240 case Intrinsic::arm_neon_vrshifts:
4241 case Intrinsic::arm_neon_vrshiftu:
4242 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4243 break;
4244 return SDValue();
4245
4246 case Intrinsic::arm_neon_vqshifts:
4247 case Intrinsic::arm_neon_vqshiftu:
4248 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4249 break;
4250 return SDValue();
4251
4252 case Intrinsic::arm_neon_vqshiftsu:
4253 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4254 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004255 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004256
4257 case Intrinsic::arm_neon_vshiftn:
4258 case Intrinsic::arm_neon_vrshiftn:
4259 case Intrinsic::arm_neon_vqshiftns:
4260 case Intrinsic::arm_neon_vqshiftnu:
4261 case Intrinsic::arm_neon_vqshiftnsu:
4262 case Intrinsic::arm_neon_vqrshiftns:
4263 case Intrinsic::arm_neon_vqrshiftnu:
4264 case Intrinsic::arm_neon_vqrshiftnsu:
4265 // Narrowing shifts require an immediate right shift.
4266 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4267 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004268 llvm_unreachable("invalid shift count for narrowing vector shift "
4269 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004270
4271 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004272 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004273 }
4274
4275 switch (IntNo) {
4276 case Intrinsic::arm_neon_vshifts:
4277 case Intrinsic::arm_neon_vshiftu:
4278 // Opcode already set above.
4279 break;
4280 case Intrinsic::arm_neon_vshiftls:
4281 case Intrinsic::arm_neon_vshiftlu:
4282 if (Cnt == VT.getVectorElementType().getSizeInBits())
4283 VShiftOpc = ARMISD::VSHLLi;
4284 else
4285 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4286 ARMISD::VSHLLs : ARMISD::VSHLLu);
4287 break;
4288 case Intrinsic::arm_neon_vshiftn:
4289 VShiftOpc = ARMISD::VSHRN; break;
4290 case Intrinsic::arm_neon_vrshifts:
4291 VShiftOpc = ARMISD::VRSHRs; break;
4292 case Intrinsic::arm_neon_vrshiftu:
4293 VShiftOpc = ARMISD::VRSHRu; break;
4294 case Intrinsic::arm_neon_vrshiftn:
4295 VShiftOpc = ARMISD::VRSHRN; break;
4296 case Intrinsic::arm_neon_vqshifts:
4297 VShiftOpc = ARMISD::VQSHLs; break;
4298 case Intrinsic::arm_neon_vqshiftu:
4299 VShiftOpc = ARMISD::VQSHLu; break;
4300 case Intrinsic::arm_neon_vqshiftsu:
4301 VShiftOpc = ARMISD::VQSHLsu; break;
4302 case Intrinsic::arm_neon_vqshiftns:
4303 VShiftOpc = ARMISD::VQSHRNs; break;
4304 case Intrinsic::arm_neon_vqshiftnu:
4305 VShiftOpc = ARMISD::VQSHRNu; break;
4306 case Intrinsic::arm_neon_vqshiftnsu:
4307 VShiftOpc = ARMISD::VQSHRNsu; break;
4308 case Intrinsic::arm_neon_vqrshiftns:
4309 VShiftOpc = ARMISD::VQRSHRNs; break;
4310 case Intrinsic::arm_neon_vqrshiftnu:
4311 VShiftOpc = ARMISD::VQRSHRNu; break;
4312 case Intrinsic::arm_neon_vqrshiftnsu:
4313 VShiftOpc = ARMISD::VQRSHRNsu; break;
4314 }
4315
4316 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 }
4319
4320 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004322 int64_t Cnt;
4323 unsigned VShiftOpc = 0;
4324
4325 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4326 VShiftOpc = ARMISD::VSLI;
4327 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4328 VShiftOpc = ARMISD::VSRI;
4329 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004330 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004331 }
4332
4333 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4334 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004336 }
4337
4338 case Intrinsic::arm_neon_vqrshifts:
4339 case Intrinsic::arm_neon_vqrshiftu:
4340 // No immediate versions of these to check for.
4341 break;
4342 }
4343
4344 return SDValue();
4345}
4346
4347/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4348/// lowers them. As with the vector shift intrinsics, this is done during DAG
4349/// combining instead of DAG legalizing because the build_vectors for 64-bit
4350/// vector element shift counts are generally not legal, and it is hard to see
4351/// their values after they get legalized to loads from a constant pool.
4352static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4353 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004354 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004355
4356 // Nothing to be done for scalar shifts.
4357 if (! VT.isVector())
4358 return SDValue();
4359
4360 assert(ST->hasNEON() && "unexpected vector shift");
4361 int64_t Cnt;
4362
4363 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004364 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004365
4366 case ISD::SHL:
4367 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4368 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004370 break;
4371
4372 case ISD::SRA:
4373 case ISD::SRL:
4374 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4375 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4376 ARMISD::VSHRs : ARMISD::VSHRu);
4377 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004379 }
4380 }
4381 return SDValue();
4382}
4383
4384/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4385/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4386static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4387 const ARMSubtarget *ST) {
4388 SDValue N0 = N->getOperand(0);
4389
4390 // Check for sign- and zero-extensions of vector extract operations of 8-
4391 // and 16-bit vector elements. NEON supports these directly. They are
4392 // handled during DAG combining because type legalization will promote them
4393 // to 32-bit types and it is messy to recognize the operations after that.
4394 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4395 SDValue Vec = N0.getOperand(0);
4396 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004397 EVT VT = N->getValueType(0);
4398 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4400
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 if (VT == MVT::i32 &&
4402 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004403 TLI.isTypeLegal(Vec.getValueType())) {
4404
4405 unsigned Opc = 0;
4406 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004407 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004408 case ISD::SIGN_EXTEND:
4409 Opc = ARMISD::VGETLANEs;
4410 break;
4411 case ISD::ZERO_EXTEND:
4412 case ISD::ANY_EXTEND:
4413 Opc = ARMISD::VGETLANEu;
4414 break;
4415 }
4416 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4417 }
4418 }
4419
4420 return SDValue();
4421}
4422
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004423/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4424/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4425static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4426 const ARMSubtarget *ST) {
4427 // If the target supports NEON, try to use vmax/vmin instructions for f32
4428 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4429 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4430 // a NaN; only do the transformation when it matches that behavior.
4431
4432 // For now only do this when using NEON for FP operations; if using VFP, it
4433 // is not obvious that the benefit outweighs the cost of switching to the
4434 // NEON pipeline.
4435 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4436 N->getValueType(0) != MVT::f32)
4437 return SDValue();
4438
4439 SDValue CondLHS = N->getOperand(0);
4440 SDValue CondRHS = N->getOperand(1);
4441 SDValue LHS = N->getOperand(2);
4442 SDValue RHS = N->getOperand(3);
4443 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4444
4445 unsigned Opcode = 0;
4446 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004447 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004448 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004449 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004450 IsReversed = true ; // x CC y ? y : x
4451 } else {
4452 return SDValue();
4453 }
4454
Bob Wilsone742bb52010-02-24 22:15:53 +00004455 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004456 switch (CC) {
4457 default: break;
4458 case ISD::SETOLT:
4459 case ISD::SETOLE:
4460 case ISD::SETLT:
4461 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004462 case ISD::SETULT:
4463 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004464 // If LHS is NaN, an ordered comparison will be false and the result will
4465 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4466 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4467 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4468 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4469 break;
4470 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4471 // will return -0, so vmin can only be used for unsafe math or if one of
4472 // the operands is known to be nonzero.
4473 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4474 !UnsafeFPMath &&
4475 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4476 break;
4477 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004478 break;
4479
4480 case ISD::SETOGT:
4481 case ISD::SETOGE:
4482 case ISD::SETGT:
4483 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004484 case ISD::SETUGT:
4485 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004486 // If LHS is NaN, an ordered comparison will be false and the result will
4487 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4488 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4489 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4490 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4491 break;
4492 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4493 // will return +0, so vmax can only be used for unsafe math or if one of
4494 // the operands is known to be nonzero.
4495 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4496 !UnsafeFPMath &&
4497 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4498 break;
4499 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004500 break;
4501 }
4502
4503 if (!Opcode)
4504 return SDValue();
4505 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4506}
4507
Dan Gohman475871a2008-07-27 21:46:04 +00004508SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004509 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004510 switch (N->getOpcode()) {
4511 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004512 case ISD::ADD: return PerformADDCombine(N, DCI);
4513 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004514 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004515 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004516 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004517 case ISD::SHL:
4518 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004519 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004520 case ISD::SIGN_EXTEND:
4521 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004522 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4523 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004524 }
Dan Gohman475871a2008-07-27 21:46:04 +00004525 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004526}
4527
Bill Wendlingaf566342009-08-15 21:21:19 +00004528bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4529 if (!Subtarget->hasV6Ops())
4530 // Pre-v6 does not support unaligned mem access.
4531 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004532
4533 // v6+ may or may not support unaligned mem access depending on the system
4534 // configuration.
4535 // FIXME: This is pretty conservative. Should we provide cmdline option to
4536 // control the behaviour?
4537 if (!Subtarget->isTargetDarwin())
4538 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004539
4540 switch (VT.getSimpleVT().SimpleTy) {
4541 default:
4542 return false;
4543 case MVT::i8:
4544 case MVT::i16:
4545 case MVT::i32:
4546 return true;
4547 // FIXME: VLD1 etc with standard alignment is legal.
4548 }
4549}
4550
Evan Chenge6c835f2009-08-14 20:09:37 +00004551static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4552 if (V < 0)
4553 return false;
4554
4555 unsigned Scale = 1;
4556 switch (VT.getSimpleVT().SimpleTy) {
4557 default: return false;
4558 case MVT::i1:
4559 case MVT::i8:
4560 // Scale == 1;
4561 break;
4562 case MVT::i16:
4563 // Scale == 2;
4564 Scale = 2;
4565 break;
4566 case MVT::i32:
4567 // Scale == 4;
4568 Scale = 4;
4569 break;
4570 }
4571
4572 if ((V & (Scale - 1)) != 0)
4573 return false;
4574 V /= Scale;
4575 return V == (V & ((1LL << 5) - 1));
4576}
4577
4578static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4579 const ARMSubtarget *Subtarget) {
4580 bool isNeg = false;
4581 if (V < 0) {
4582 isNeg = true;
4583 V = - V;
4584 }
4585
4586 switch (VT.getSimpleVT().SimpleTy) {
4587 default: return false;
4588 case MVT::i1:
4589 case MVT::i8:
4590 case MVT::i16:
4591 case MVT::i32:
4592 // + imm12 or - imm8
4593 if (isNeg)
4594 return V == (V & ((1LL << 8) - 1));
4595 return V == (V & ((1LL << 12) - 1));
4596 case MVT::f32:
4597 case MVT::f64:
4598 // Same as ARM mode. FIXME: NEON?
4599 if (!Subtarget->hasVFP2())
4600 return false;
4601 if ((V & 3) != 0)
4602 return false;
4603 V >>= 2;
4604 return V == (V & ((1LL << 8) - 1));
4605 }
4606}
4607
Evan Chengb01fad62007-03-12 23:30:29 +00004608/// isLegalAddressImmediate - Return true if the integer value can be used
4609/// as the offset of the target addressing mode for load / store of the
4610/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004611static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004612 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004613 if (V == 0)
4614 return true;
4615
Evan Cheng65011532009-03-09 19:15:00 +00004616 if (!VT.isSimple())
4617 return false;
4618
Evan Chenge6c835f2009-08-14 20:09:37 +00004619 if (Subtarget->isThumb1Only())
4620 return isLegalT1AddressImmediate(V, VT);
4621 else if (Subtarget->isThumb2())
4622 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004623
Evan Chenge6c835f2009-08-14 20:09:37 +00004624 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004625 if (V < 0)
4626 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004628 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 case MVT::i1:
4630 case MVT::i8:
4631 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004632 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004633 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004635 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004636 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 case MVT::f32:
4638 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004639 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004640 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004641 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004642 return false;
4643 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004644 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004645 }
Evan Chenga8e29892007-01-19 07:51:42 +00004646}
4647
Evan Chenge6c835f2009-08-14 20:09:37 +00004648bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4649 EVT VT) const {
4650 int Scale = AM.Scale;
4651 if (Scale < 0)
4652 return false;
4653
4654 switch (VT.getSimpleVT().SimpleTy) {
4655 default: return false;
4656 case MVT::i1:
4657 case MVT::i8:
4658 case MVT::i16:
4659 case MVT::i32:
4660 if (Scale == 1)
4661 return true;
4662 // r + r << imm
4663 Scale = Scale & ~1;
4664 return Scale == 2 || Scale == 4 || Scale == 8;
4665 case MVT::i64:
4666 // r + r
4667 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4668 return true;
4669 return false;
4670 case MVT::isVoid:
4671 // Note, we allow "void" uses (basically, uses that aren't loads or
4672 // stores), because arm allows folding a scale into many arithmetic
4673 // operations. This should be made more precise and revisited later.
4674
4675 // Allow r << imm, but the imm has to be a multiple of two.
4676 if (Scale & 1) return false;
4677 return isPowerOf2_32(Scale);
4678 }
4679}
4680
Chris Lattner37caf8c2007-04-09 23:33:39 +00004681/// isLegalAddressingMode - Return true if the addressing mode represented
4682/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004683bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004684 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004685 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004686 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004687 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004688
Chris Lattner37caf8c2007-04-09 23:33:39 +00004689 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004690 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004691 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004692
Chris Lattner37caf8c2007-04-09 23:33:39 +00004693 switch (AM.Scale) {
4694 case 0: // no scale reg, must be "r+i" or "r", or "i".
4695 break;
4696 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004697 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004698 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004699 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004700 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004701 // ARM doesn't support any R+R*scale+imm addr modes.
4702 if (AM.BaseOffs)
4703 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004704
Bob Wilson2c7dab12009-04-08 17:55:28 +00004705 if (!VT.isSimple())
4706 return false;
4707
Evan Chenge6c835f2009-08-14 20:09:37 +00004708 if (Subtarget->isThumb2())
4709 return isLegalT2ScaledAddressingMode(AM, VT);
4710
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004711 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004713 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 case MVT::i1:
4715 case MVT::i8:
4716 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004717 if (Scale < 0) Scale = -Scale;
4718 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004719 return true;
4720 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004721 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004723 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004724 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004725 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004726 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004727 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004728
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004730 // Note, we allow "void" uses (basically, uses that aren't loads or
4731 // stores), because arm allows folding a scale into many arithmetic
4732 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004733
Chris Lattner37caf8c2007-04-09 23:33:39 +00004734 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004735 if (Scale & 1) return false;
4736 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004737 }
4738 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004739 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004740 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004741}
4742
Evan Cheng77e47512009-11-11 19:05:52 +00004743/// isLegalICmpImmediate - Return true if the specified immediate is legal
4744/// icmp immediate, that is the target has icmp instructions which can compare
4745/// a register against the immediate without having to materialize the
4746/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004747bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004748 if (!Subtarget->isThumb())
4749 return ARM_AM::getSOImmVal(Imm) != -1;
4750 if (Subtarget->isThumb2())
4751 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004752 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004753}
4754
Owen Andersone50ed302009-08-10 22:56:29 +00004755static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004756 bool isSEXTLoad, SDValue &Base,
4757 SDValue &Offset, bool &isInc,
4758 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004759 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4760 return false;
4761
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004763 // AddressingMode 3
4764 Base = Ptr->getOperand(0);
4765 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004766 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004767 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004768 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004769 isInc = false;
4770 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4771 return true;
4772 }
4773 }
4774 isInc = (Ptr->getOpcode() == ISD::ADD);
4775 Offset = Ptr->getOperand(1);
4776 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004778 // AddressingMode 2
4779 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004780 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004781 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004782 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004783 isInc = false;
4784 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4785 Base = Ptr->getOperand(0);
4786 return true;
4787 }
4788 }
4789
4790 if (Ptr->getOpcode() == ISD::ADD) {
4791 isInc = true;
4792 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4793 if (ShOpcVal != ARM_AM::no_shift) {
4794 Base = Ptr->getOperand(1);
4795 Offset = Ptr->getOperand(0);
4796 } else {
4797 Base = Ptr->getOperand(0);
4798 Offset = Ptr->getOperand(1);
4799 }
4800 return true;
4801 }
4802
4803 isInc = (Ptr->getOpcode() == ISD::ADD);
4804 Base = Ptr->getOperand(0);
4805 Offset = Ptr->getOperand(1);
4806 return true;
4807 }
4808
Jim Grosbache5165492009-11-09 00:11:35 +00004809 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004810 return false;
4811}
4812
Owen Andersone50ed302009-08-10 22:56:29 +00004813static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004814 bool isSEXTLoad, SDValue &Base,
4815 SDValue &Offset, bool &isInc,
4816 SelectionDAG &DAG) {
4817 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4818 return false;
4819
4820 Base = Ptr->getOperand(0);
4821 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4822 int RHSC = (int)RHS->getZExtValue();
4823 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4824 assert(Ptr->getOpcode() == ISD::ADD);
4825 isInc = false;
4826 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4827 return true;
4828 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4829 isInc = Ptr->getOpcode() == ISD::ADD;
4830 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4831 return true;
4832 }
4833 }
4834
4835 return false;
4836}
4837
Evan Chenga8e29892007-01-19 07:51:42 +00004838/// getPreIndexedAddressParts - returns true by value, base pointer and
4839/// offset pointer and addressing mode by reference if the node's address
4840/// can be legally represented as pre-indexed load / store address.
4841bool
Dan Gohman475871a2008-07-27 21:46:04 +00004842ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4843 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004844 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004845 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004846 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004847 return false;
4848
Owen Andersone50ed302009-08-10 22:56:29 +00004849 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004850 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004851 bool isSEXTLoad = false;
4852 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4853 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004854 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004855 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4856 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4857 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004858 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004859 } else
4860 return false;
4861
4862 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004863 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004864 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004865 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4866 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004867 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004868 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004869 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004870 if (!isLegal)
4871 return false;
4872
4873 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4874 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004875}
4876
4877/// getPostIndexedAddressParts - returns true by value, base pointer and
4878/// offset pointer and addressing mode by reference if this node can be
4879/// combined with a load / store to form a post-indexed load / store.
4880bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004881 SDValue &Base,
4882 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004883 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004884 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004885 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004886 return false;
4887
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004890 bool isSEXTLoad = false;
4891 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004892 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004893 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004894 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4895 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004896 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004897 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004898 } else
4899 return false;
4900
4901 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004902 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004903 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004904 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004905 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004906 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004907 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4908 isInc, DAG);
4909 if (!isLegal)
4910 return false;
4911
Evan Cheng28dad2a2010-05-18 21:31:17 +00004912 if (Ptr != Base) {
4913 // Swap base ptr and offset to catch more post-index load / store when
4914 // it's legal. In Thumb2 mode, offset must be an immediate.
4915 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4916 !Subtarget->isThumb2())
4917 std::swap(Base, Offset);
4918
4919 // Post-indexed load / store update the base pointer.
4920 if (Ptr != Base)
4921 return false;
4922 }
4923
Evan Chenge88d5ce2009-07-02 07:28:31 +00004924 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4925 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004926}
4927
Dan Gohman475871a2008-07-27 21:46:04 +00004928void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004929 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004930 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004931 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004932 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004933 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004934 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004935 switch (Op.getOpcode()) {
4936 default: break;
4937 case ARMISD::CMOV: {
4938 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004939 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004940 if (KnownZero == 0 && KnownOne == 0) return;
4941
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004942 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004943 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4944 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004945 KnownZero &= KnownZeroRHS;
4946 KnownOne &= KnownOneRHS;
4947 return;
4948 }
4949 }
4950}
4951
4952//===----------------------------------------------------------------------===//
4953// ARM Inline Assembly Support
4954//===----------------------------------------------------------------------===//
4955
4956/// getConstraintType - Given a constraint letter, return the type of
4957/// constraint it is for this target.
4958ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004959ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4960 if (Constraint.size() == 1) {
4961 switch (Constraint[0]) {
4962 default: break;
4963 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004964 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004965 }
Evan Chenga8e29892007-01-19 07:51:42 +00004966 }
Chris Lattner4234f572007-03-25 02:14:49 +00004967 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004968}
4969
Bob Wilson2dc4f542009-03-20 22:42:55 +00004970std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004971ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004973 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004974 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004975 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004976 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004977 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004978 return std::make_pair(0U, ARM::tGPRRegisterClass);
4979 else
4980 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004981 case 'r':
4982 return std::make_pair(0U, ARM::GPRRegisterClass);
4983 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004985 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004986 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004987 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004988 if (VT.getSizeInBits() == 128)
4989 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004990 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004991 }
4992 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004993 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00004994 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004995
Evan Chenga8e29892007-01-19 07:51:42 +00004996 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4997}
4998
4999std::vector<unsigned> ARMTargetLowering::
5000getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005001 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005002 if (Constraint.size() != 1)
5003 return std::vector<unsigned>();
5004
5005 switch (Constraint[0]) { // GCC ARM Constraint Letters
5006 default: break;
5007 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005008 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5009 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5010 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005011 case 'r':
5012 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5013 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5014 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5015 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005016 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005018 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5019 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5020 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5021 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5022 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5023 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5024 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5025 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005026 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005027 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5028 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5029 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5030 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005031 if (VT.getSizeInBits() == 128)
5032 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5033 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005034 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005035 }
5036
5037 return std::vector<unsigned>();
5038}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005039
5040/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5041/// vector. If it is invalid, don't add anything to Ops.
5042void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5043 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005044 std::vector<SDValue>&Ops,
5045 SelectionDAG &DAG) const {
5046 SDValue Result(0, 0);
5047
5048 switch (Constraint) {
5049 default: break;
5050 case 'I': case 'J': case 'K': case 'L':
5051 case 'M': case 'N': case 'O':
5052 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5053 if (!C)
5054 return;
5055
5056 int64_t CVal64 = C->getSExtValue();
5057 int CVal = (int) CVal64;
5058 // None of these constraints allow values larger than 32 bits. Check
5059 // that the value fits in an int.
5060 if (CVal != CVal64)
5061 return;
5062
5063 switch (Constraint) {
5064 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005065 if (Subtarget->isThumb1Only()) {
5066 // This must be a constant between 0 and 255, for ADD
5067 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005068 if (CVal >= 0 && CVal <= 255)
5069 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005070 } else if (Subtarget->isThumb2()) {
5071 // A constant that can be used as an immediate value in a
5072 // data-processing instruction.
5073 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5074 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005075 } else {
5076 // A constant that can be used as an immediate value in a
5077 // data-processing instruction.
5078 if (ARM_AM::getSOImmVal(CVal) != -1)
5079 break;
5080 }
5081 return;
5082
5083 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005084 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005085 // This must be a constant between -255 and -1, for negated ADD
5086 // immediates. This can be used in GCC with an "n" modifier that
5087 // prints the negated value, for use with SUB instructions. It is
5088 // not useful otherwise but is implemented for compatibility.
5089 if (CVal >= -255 && CVal <= -1)
5090 break;
5091 } else {
5092 // This must be a constant between -4095 and 4095. It is not clear
5093 // what this constraint is intended for. Implemented for
5094 // compatibility with GCC.
5095 if (CVal >= -4095 && CVal <= 4095)
5096 break;
5097 }
5098 return;
5099
5100 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005101 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005102 // A 32-bit value where only one byte has a nonzero value. Exclude
5103 // zero to match GCC. This constraint is used by GCC internally for
5104 // constants that can be loaded with a move/shift combination.
5105 // It is not useful otherwise but is implemented for compatibility.
5106 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5107 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005108 } else if (Subtarget->isThumb2()) {
5109 // A constant whose bitwise inverse can be used as an immediate
5110 // value in a data-processing instruction. This can be used in GCC
5111 // with a "B" modifier that prints the inverted value, for use with
5112 // BIC and MVN instructions. It is not useful otherwise but is
5113 // implemented for compatibility.
5114 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5115 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005116 } else {
5117 // A constant whose bitwise inverse can be used as an immediate
5118 // value in a data-processing instruction. This can be used in GCC
5119 // with a "B" modifier that prints the inverted value, for use with
5120 // BIC and MVN instructions. It is not useful otherwise but is
5121 // implemented for compatibility.
5122 if (ARM_AM::getSOImmVal(~CVal) != -1)
5123 break;
5124 }
5125 return;
5126
5127 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005128 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005129 // This must be a constant between -7 and 7,
5130 // for 3-operand ADD/SUB immediate instructions.
5131 if (CVal >= -7 && CVal < 7)
5132 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005133 } else if (Subtarget->isThumb2()) {
5134 // A constant whose negation can be used as an immediate value in a
5135 // data-processing instruction. This can be used in GCC with an "n"
5136 // modifier that prints the negated value, for use with SUB
5137 // instructions. It is not useful otherwise but is implemented for
5138 // compatibility.
5139 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5140 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005141 } else {
5142 // A constant whose negation can be used as an immediate value in a
5143 // data-processing instruction. This can be used in GCC with an "n"
5144 // modifier that prints the negated value, for use with SUB
5145 // instructions. It is not useful otherwise but is implemented for
5146 // compatibility.
5147 if (ARM_AM::getSOImmVal(-CVal) != -1)
5148 break;
5149 }
5150 return;
5151
5152 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005153 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005154 // This must be a multiple of 4 between 0 and 1020, for
5155 // ADD sp + immediate.
5156 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5157 break;
5158 } else {
5159 // A power of two or a constant between 0 and 32. This is used in
5160 // GCC for the shift amount on shifted register operands, but it is
5161 // useful in general for any shift amounts.
5162 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5163 break;
5164 }
5165 return;
5166
5167 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005168 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005169 // This must be a constant between 0 and 31, for shift amounts.
5170 if (CVal >= 0 && CVal <= 31)
5171 break;
5172 }
5173 return;
5174
5175 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005176 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005177 // This must be a multiple of 4 between -508 and 508, for
5178 // ADD/SUB sp = sp + immediate.
5179 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5180 break;
5181 }
5182 return;
5183 }
5184 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5185 break;
5186 }
5187
5188 if (Result.getNode()) {
5189 Ops.push_back(Result);
5190 return;
5191 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005192 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005193}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005194
5195bool
5196ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5197 // The ARM target isn't yet aware of offsets.
5198 return false;
5199}
Evan Cheng39382422009-10-28 01:44:26 +00005200
5201int ARM::getVFPf32Imm(const APFloat &FPImm) {
5202 APInt Imm = FPImm.bitcastToAPInt();
5203 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5204 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5205 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5206
5207 // We can handle 4 bits of mantissa.
5208 // mantissa = (16+UInt(e:f:g:h))/16.
5209 if (Mantissa & 0x7ffff)
5210 return -1;
5211 Mantissa >>= 19;
5212 if ((Mantissa & 0xf) != Mantissa)
5213 return -1;
5214
5215 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5216 if (Exp < -3 || Exp > 4)
5217 return -1;
5218 Exp = ((Exp+3) & 0x7) ^ 4;
5219
5220 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5221}
5222
5223int ARM::getVFPf64Imm(const APFloat &FPImm) {
5224 APInt Imm = FPImm.bitcastToAPInt();
5225 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5226 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5227 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5228
5229 // We can handle 4 bits of mantissa.
5230 // mantissa = (16+UInt(e:f:g:h))/16.
5231 if (Mantissa & 0xffffffffffffLL)
5232 return -1;
5233 Mantissa >>= 48;
5234 if ((Mantissa & 0xf) != Mantissa)
5235 return -1;
5236
5237 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5238 if (Exp < -3 || Exp > 4)
5239 return -1;
5240 Exp = ((Exp+3) & 0x7) ^ 4;
5241
5242 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5243}
5244
5245/// isFPImmLegal - Returns true if the target can instruction select the
5246/// specified FP immediate natively. If false, the legalizer will
5247/// materialize the FP immediate as a load from a constant pool.
5248bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5249 if (!Subtarget->hasVFP3())
5250 return false;
5251 if (VT == MVT::f32)
5252 return ARM::getVFPf32Imm(Imm) != -1;
5253 if (VT == MVT::f64)
5254 return ARM::getVFPf64Imm(Imm) != -1;
5255 return false;
5256}