Jim Grosbach | 2cee75a | 2010-10-08 17:28:40 +0000 | [diff] [blame] | 1 | //===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===// |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the pass that transforms the ARM machine instructions into |
| 11 | // relocatable machine code. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "jit" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 16 | #include "ARM.h" |
| 17 | #include "ARMAddressingModes.h" |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 18 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 19 | #include "ARMInstrInfo.h" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 20 | #include "ARMRelocations.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 21 | #include "ARMSubtarget.h" |
| 22 | #include "ARMTargetMachine.h" |
Jim Grosbach | bc6d876 | 2008-10-28 18:25:49 +0000 | [diff] [blame] | 23 | #include "llvm/Constants.h" |
| 24 | #include "llvm/DerivedTypes.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 25 | #include "llvm/Function.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 26 | #include "llvm/PassManager.h" |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/JITCodeEmitter.h" |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/Passes.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
| 37 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 38 | #ifndef NDEBUG |
| 39 | #include <iomanip> |
| 40 | #endif |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 41 | using namespace llvm; |
| 42 | |
| 43 | STATISTIC(NumEmitted, "Number of machine instructions emitted"); |
| 44 | |
| 45 | namespace { |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 46 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 47 | class ARMCodeEmitter : public MachineFunctionPass { |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 48 | ARMJITInfo *JTI; |
| 49 | const ARMInstrInfo *II; |
| 50 | const TargetData *TD; |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 51 | const ARMSubtarget *Subtarget; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 52 | TargetMachine &TM; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 53 | JITCodeEmitter &MCE; |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 54 | MachineModuleInfo *MMI; |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 55 | const std::vector<MachineConstantPoolEntry> *MCPEs; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 56 | const std::vector<MachineJumpTableEntry> *MJTEs; |
| 57 | bool IsPIC; |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 58 | bool IsThumb; |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 59 | |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 60 | void getAnalysisUsage(AnalysisUsage &AU) const { |
| 61 | AU.addRequired<MachineModuleInfo>(); |
| 62 | MachineFunctionPass::getAnalysisUsage(AU); |
| 63 | } |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 64 | |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 65 | static char ID; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 66 | public: |
| 67 | ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce) |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 68 | : MachineFunctionPass(ID), JTI(0), |
Dan Gohman | 3fb150a | 2010-04-17 17:42:52 +0000 | [diff] [blame] | 69 | II((const ARMInstrInfo *)tm.getInstrInfo()), |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 70 | TD(tm.getTargetData()), TM(tm), |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 71 | MCE(mce), MCPEs(0), MJTEs(0), |
| 72 | IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {} |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 73 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 74 | /// getBinaryCodeForInstr - This function, generated by the |
| 75 | /// CodeEmitterGenerator using TableGen, produces the binary encoding for |
| 76 | /// machine instructions. |
Jim Grosbach | bade37b | 2010-10-08 00:21:28 +0000 | [diff] [blame] | 77 | unsigned getBinaryCodeForInstr(const MachineInstr &MI) const; |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 78 | |
| 79 | bool runOnMachineFunction(MachineFunction &MF); |
| 80 | |
| 81 | virtual const char *getPassName() const { |
| 82 | return "ARM Machine Code Emitter"; |
| 83 | } |
| 84 | |
| 85 | void emitInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 86 | |
| 87 | private: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 88 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 89 | void emitWordLE(unsigned Binary); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 90 | void emitDWordLE(uint64_t Binary); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 91 | void emitConstPoolInstruction(const MachineInstr &MI); |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 92 | void emitMOVi32immInstruction(const MachineInstr &MI); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 93 | void emitMOVi2piecesInstruction(const MachineInstr &MI); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 94 | void emitLEApcrelJTInstruction(const MachineInstr &MI); |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 95 | void emitPseudoMoveInstruction(const MachineInstr &MI); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 96 | void addPCLabel(unsigned LabelID); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 97 | void emitPseudoInstruction(const MachineInstr &MI); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 98 | unsigned getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 99 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 100 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 101 | unsigned OpIdx); |
| 102 | |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 103 | unsigned getMachineSoImmOpValue(unsigned SoImm); |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 104 | unsigned getAddrModeSBit(const MachineInstr &MI, |
| 105 | const TargetInstrDesc &TID) const; |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 106 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 107 | void emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 108 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 109 | unsigned ImplicitRn = 0); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 111 | void emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 112 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 113 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 114 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 115 | void emitMiscLoadStoreInstruction(const MachineInstr &MI, |
| 116 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 117 | |
| 118 | void emitLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 119 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 120 | void emitMulFrmInstruction(const MachineInstr &MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 121 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 122 | void emitExtendInstruction(const MachineInstr &MI); |
| 123 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 124 | void emitMiscArithInstruction(const MachineInstr &MI); |
| 125 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 126 | void emitSaturateInstruction(const MachineInstr &MI); |
| 127 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 128 | void emitBranchInstruction(const MachineInstr &MI); |
| 129 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 130 | void emitInlineJumpTable(unsigned JTIndex); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 131 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 132 | void emitMiscBranchInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 133 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 134 | void emitVFPArithInstruction(const MachineInstr &MI); |
| 135 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 136 | void emitVFPConversionInstruction(const MachineInstr &MI); |
| 137 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 138 | void emitVFPLoadStoreInstruction(const MachineInstr &MI); |
| 139 | |
| 140 | void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 141 | |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 142 | void emitNEONLaneInstruction(const MachineInstr &MI); |
Bob Wilson | 21773e7 | 2010-06-29 20:13:29 +0000 | [diff] [blame] | 143 | void emitNEONDupInstruction(const MachineInstr &MI); |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 144 | void emitNEON1RegModImmInstruction(const MachineInstr &MI); |
| 145 | void emitNEON2RegInstruction(const MachineInstr &MI); |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 146 | void emitNEON3RegInstruction(const MachineInstr &MI); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 147 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 148 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 149 | /// operand requires relocation, record the relocation and return zero. |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 150 | unsigned getMachineOpValue(const MachineInstr &MI, |
| 151 | const MachineOperand &MO) const; |
| 152 | unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 153 | return getMachineOpValue(MI, MI.getOperand(OpIdx)); |
| 154 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 155 | |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 156 | // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the |
| 157 | // TableGen'erated getBinaryCodeForInstr() function to encode any |
| 158 | // operand values, instead querying getMachineOpValue() directly for |
| 159 | // each operand it needs to encode. Thus, any of the new encoder |
| 160 | // helper functions can simply return 0 as the values the return |
| 161 | // are already handled elsewhere. They are placeholders to allow this |
| 162 | // encoder to continue to function until the MC encoder is sufficiently |
| 163 | // far along that this one can be eliminated entirely. |
Owen Anderson | c7139a6 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 164 | unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val) |
| 165 | const { return 0; } |
Owen Anderson | 57dac88 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 166 | unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val) |
| 167 | const { return 0; } |
Owen Anderson | 8f14391 | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 168 | unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val) |
| 169 | const { return 0; } |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 170 | unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op) |
| 171 | const { return 0; } |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 172 | unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op) |
| 173 | const { return 0; } |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 174 | unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op) |
| 175 | const { return 0; } |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 176 | unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op) |
| 177 | const { return 0; } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 178 | unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op) |
| 179 | const { return 0; } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 180 | unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op) |
| 181 | const { return 0; } |
| 182 | unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op) |
| 183 | const { return 0; } |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 184 | unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op) |
| 185 | const { return 0; } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 186 | unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op) |
| 187 | const { return 0; } |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 188 | unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op) |
| 189 | const { return 0; } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 190 | unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op) |
| 191 | const { return 0; } |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 192 | unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op) |
| 193 | const { return 0; } |
Owen Anderson | a2b50b3 | 2010-11-02 22:28:01 +0000 | [diff] [blame] | 194 | unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op) |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 195 | const { return 0; } |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 196 | unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op) |
| 197 | const { return 0; } |
Owen Anderson | a2b50b3 | 2010-11-02 22:28:01 +0000 | [diff] [blame] | 198 | unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op) |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 199 | const { return 0; } |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 200 | unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI, |
| 201 | unsigned Op) const { return 0; } |
Jim Grosbach | 5d5eb9e | 2010-11-10 23:38:36 +0000 | [diff] [blame] | 202 | uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx) |
| 203 | const {return 0; } |
Jim Grosbach | 54fea63 | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 204 | uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx) |
| 205 | const { return 0; } |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 206 | |
| 207 | unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op) |
| 208 | const { |
| 209 | // {17-13} = reg |
| 210 | // {12} = (U)nsigned (add == '1', sub == '0') |
| 211 | // {11-0} = imm12 |
Bill Wendling | 5df0e0a | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 212 | const MachineOperand &MO = MI.getOperand(Op); |
| 213 | const MachineOperand &MO1 = MI.getOperand(Op + 1); |
| 214 | if (!MO.isReg()) { |
| 215 | emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry); |
| 216 | return 0; |
Jim Grosbach | f31430f | 2010-10-27 19:55:59 +0000 | [diff] [blame] | 217 | } |
Bill Wendling | 5df0e0a | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 218 | unsigned Reg = getARMRegisterNumbering(MO.getReg()); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 219 | int32_t Imm12 = MO1.getImm(); |
Bill Wendling | 5df0e0a | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 220 | uint32_t Binary; |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 221 | Binary = Imm12 & 0xfff; |
| 222 | if (Imm12 >= 0) |
| 223 | Binary |= (1 << 12); |
| 224 | Binary |= (Reg << 13); |
| 225 | return Binary; |
| 226 | } |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 227 | |
| 228 | unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const { |
| 229 | return 0; |
| 230 | } |
| 231 | |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 232 | uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx) |
| 233 | const { return 0;} |
| 234 | uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx) |
| 235 | const { return 0;} |
Jim Grosbach | 7eab97f | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 236 | uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx) |
| 237 | const { return 0;} |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame^] | 238 | uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) |
| 239 | const { return 0; } |
| 240 | uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op) |
| 241 | const { return 0; } |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 242 | uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const { |
Bill Wendling | 20272a7 | 2010-11-20 00:26:37 +0000 | [diff] [blame] | 243 | // {17-13} = reg |
| 244 | // {12} = (U)nsigned (add == '1', sub == '0') |
| 245 | // {11-0} = imm12 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 246 | const MachineOperand &MO = MI.getOperand(Op); |
| 247 | const MachineOperand &MO1 = MI.getOperand(Op + 1); |
| 248 | if (!MO.isReg()) { |
| 249 | emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry); |
| 250 | return 0; |
| 251 | } |
| 252 | unsigned Reg = getARMRegisterNumbering(MO.getReg()); |
Bill Wendling | 20272a7 | 2010-11-20 00:26:37 +0000 | [diff] [blame] | 253 | int32_t Imm12 = MO1.getImm(); |
| 254 | |
| 255 | // Special value for #-0 |
| 256 | if (Imm12 == INT32_MIN) |
| 257 | Imm12 = 0; |
| 258 | |
| 259 | // Immediate is always encoded as positive. The 'U' bit controls add vs |
| 260 | // sub. |
| 261 | bool isAdd = true; |
| 262 | if (Imm12 < 0) { |
| 263 | Imm12 = -Imm12; |
| 264 | isAdd = false; |
| 265 | } |
| 266 | |
| 267 | uint32_t Binary = Imm12 & 0xfff; |
| 268 | if (isAdd) |
| 269 | Binary |= (1 << 12); |
| 270 | Binary |= (Reg << 13); |
Bill Wendling | 5df0e0a | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 271 | return Binary; |
| 272 | } |
Jim Grosbach | c4bc211 | 2010-10-29 23:21:57 +0000 | [diff] [blame] | 273 | unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op) |
| 274 | const { return 0; } |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 275 | |
Jim Grosbach | 6b5252d | 2010-10-30 00:37:59 +0000 | [diff] [blame] | 276 | unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op) |
| 277 | const { return 0; } |
| 278 | |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 279 | /// getMovi32Value - Return binary encoding of operand for movw/movt. If the |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 280 | /// machine operand requires relocation, record the relocation and return |
| 281 | /// zero. |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 282 | unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO, |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 283 | unsigned Reloc); |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 284 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 285 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 286 | /// |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 287 | unsigned getShiftOp(unsigned Imm) const ; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 288 | |
| 289 | /// Routines that handle operands which add machine relocations which are |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 290 | /// fixed up by the relocation stage. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 291 | void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Jeffrey Yasskin | 2d27441 | 2009-11-07 08:51:52 +0000 | [diff] [blame] | 292 | bool MayNeedFarStub, bool Indirect, |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 293 | intptr_t ACPV = 0) const; |
| 294 | void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const; |
| 295 | void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const; |
| 296 | void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const; |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 297 | void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc, |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 298 | intptr_t JTBase = 0) const; |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 299 | }; |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 300 | } |
| 301 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 302 | char ARMCodeEmitter::ID = 0; |
| 303 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 304 | /// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM |
Chris Lattner | e0faa54 | 2010-02-02 21:38:59 +0000 | [diff] [blame] | 305 | /// code to the specified MCE object. |
Bruno Cardoso Lopes | ac57e6e | 2009-07-06 05:09:34 +0000 | [diff] [blame] | 306 | FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM, |
| 307 | JITCodeEmitter &JCE) { |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 308 | return new ARMCodeEmitter(TM, JCE); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 309 | } |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 310 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 311 | bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 312 | assert((MF.getTarget().getRelocationModel() != Reloc::Default || |
| 313 | MF.getTarget().getRelocationModel() != Reloc::Static) && |
| 314 | "JIT relocation model must be set to static or default!"); |
Dan Gohman | 3fb150a | 2010-04-17 17:42:52 +0000 | [diff] [blame] | 315 | JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo(); |
| 316 | II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo(); |
| 317 | TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData(); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 318 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 319 | MCPEs = &MF.getConstantPool()->getConstants(); |
Chris Lattner | b1e8039 | 2010-01-25 23:22:00 +0000 | [diff] [blame] | 320 | MJTEs = 0; |
| 321 | if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables(); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 322 | IsPIC = TM.getRelocationModel() == Reloc::PIC_; |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 323 | IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction(); |
Evan Cheng | 3cc8223 | 2008-11-08 07:38:22 +0000 | [diff] [blame] | 324 | JTI->Initialize(MF, IsPIC); |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 325 | MMI = &getAnalysis<MachineModuleInfo>(); |
| 326 | MCE.setModuleInfo(MMI); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 327 | |
| 328 | do { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 329 | DEBUG(errs() << "JITTing function '" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 330 | << MF.getFunction()->getName() << "'\n"); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 331 | MCE.startFunction(MF); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 332 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 333 | MBB != E; ++MBB) { |
| 334 | MCE.StartMachineBasicBlock(MBB); |
| 335 | for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end(); |
| 336 | I != E; ++I) |
| 337 | emitInstruction(*I); |
| 338 | } |
| 339 | } while (MCE.finishFunction(MF)); |
| 340 | |
| 341 | return false; |
| 342 | } |
| 343 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 344 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 345 | /// |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 346 | unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 347 | switch (ARM_AM::getAM2ShiftOpc(Imm)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 348 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 349 | case ARM_AM::asr: return 2; |
| 350 | case ARM_AM::lsl: return 0; |
| 351 | case ARM_AM::lsr: return 1; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 352 | case ARM_AM::ror: |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 353 | case ARM_AM::rrx: return 3; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 354 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 355 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 356 | } |
| 357 | |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 358 | /// getMovi32Value - Return binary encoding of operand for movw/movt. If the |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 359 | /// machine operand requires relocation, record the relocation and return zero. |
| 360 | unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI, |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 361 | const MachineOperand &MO, |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 362 | unsigned Reloc) { |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 363 | assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw)) |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 364 | && "Relocation to this function should be for movt or movw"); |
| 365 | |
| 366 | if (MO.isImm()) |
| 367 | return static_cast<unsigned>(MO.getImm()); |
| 368 | else if (MO.isGlobal()) |
| 369 | emitGlobalAddress(MO.getGlobal(), Reloc, true, false); |
| 370 | else if (MO.isSymbol()) |
| 371 | emitExternalSymbolAddress(MO.getSymbolName(), Reloc); |
| 372 | else if (MO.isMBB()) |
| 373 | emitMachineBasicBlock(MO.getMBB(), Reloc); |
| 374 | else { |
| 375 | #ifndef NDEBUG |
| 376 | errs() << MO; |
| 377 | #endif |
| 378 | llvm_unreachable("Unsupported operand type for movw/movt"); |
| 379 | } |
| 380 | return 0; |
| 381 | } |
| 382 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 383 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 384 | /// operand requires relocation, record the relocation and return zero. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 385 | unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI, |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 386 | const MachineOperand &MO) const { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 387 | if (MO.isReg()) |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 388 | return getARMRegisterNumbering(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 389 | else if (MO.isImm()) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 390 | return static_cast<unsigned>(MO.getImm()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 391 | else if (MO.isGlobal()) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 392 | emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 393 | else if (MO.isSymbol()) |
Evan Cheng | 1033251 | 2008-11-08 07:22:33 +0000 | [diff] [blame] | 394 | emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch); |
Evan Cheng | 580c0df | 2008-11-12 01:02:24 +0000 | [diff] [blame] | 395 | else if (MO.isCPI()) { |
| 396 | const TargetInstrDesc &TID = MI.getDesc(); |
| 397 | // For VFP load, the immediate offset is multiplied by 4. |
| 398 | unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm) |
| 399 | ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry; |
| 400 | emitConstPoolAddress(MO.getIndex(), Reloc); |
| 401 | } else if (MO.isJTI()) |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 402 | emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 403 | else if (MO.isMBB()) |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 404 | emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch); |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 405 | else |
| 406 | llvm_unreachable("Unable to encode MachineOperand!"); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 407 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 410 | /// emitGlobalAddress - Emit the specified address to the code stream. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 411 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 412 | void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 413 | bool MayNeedFarStub, bool Indirect, |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 414 | intptr_t ACPV) const { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 415 | MachineRelocation MR = Indirect |
| 416 | ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 417 | const_cast<GlobalValue *>(GV), |
| 418 | ACPV, MayNeedFarStub) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 419 | : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 420 | const_cast<GlobalValue *>(GV), ACPV, |
| 421 | MayNeedFarStub); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 422 | MCE.addRelocation(MR); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 423 | } |
| 424 | |
| 425 | /// emitExternalSymbolAddress - Arrange for the address of an external symbol to |
| 426 | /// be emitted to the current location in the function, and allow it to be PC |
| 427 | /// relative. |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 428 | void ARMCodeEmitter:: |
| 429 | emitExternalSymbolAddress(const char *ES, unsigned Reloc) const { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 430 | MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(), |
| 431 | Reloc, ES)); |
| 432 | } |
| 433 | |
| 434 | /// emitConstPoolAddress - Arrange for the address of an constant pool |
| 435 | /// to be emitted to the current location in the function, and allow it to be PC |
| 436 | /// relative. |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 437 | void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const { |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 438 | // Tell JIT emitter we'll resolve the address. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 439 | MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 440 | Reloc, CPI, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 441 | } |
| 442 | |
| 443 | /// emitJumpTableAddress - Arrange for the address of a jump table to |
| 444 | /// be emitted to the current location in the function, and allow it to be PC |
| 445 | /// relative. |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 446 | void ARMCodeEmitter:: |
| 447 | emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 448 | MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 449 | Reloc, JTIndex, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 450 | } |
| 451 | |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 452 | /// emitMachineBasicBlock - Emit the specified address basic block. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 453 | void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB, |
Jim Grosbach | 3e09413 | 2010-10-08 17:45:54 +0000 | [diff] [blame] | 454 | unsigned Reloc, |
| 455 | intptr_t JTBase) const { |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 456 | MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 457 | Reloc, BB, JTBase)); |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 458 | } |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 459 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 460 | void ARMCodeEmitter::emitWordLE(unsigned Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 461 | DEBUG(errs() << " 0x"; |
| 462 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 463 | MCE.emitWordLE(Binary); |
| 464 | } |
| 465 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 466 | void ARMCodeEmitter::emitDWordLE(uint64_t Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 467 | DEBUG(errs() << " 0x"; |
| 468 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 469 | MCE.emitDWordLE(Binary); |
| 470 | } |
| 471 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 472 | void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 473 | DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI); |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 474 | |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 475 | MCE.processDebugLoc(MI.getDebugLoc(), true); |
Jeffrey Yasskin | 7540282 | 2009-07-17 18:49:39 +0000 | [diff] [blame] | 476 | |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 477 | ++NumEmitted; // Keep track of the # of mi's emitted |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 478 | switch (MI.getDesc().TSFlags & ARMII::FormMask) { |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 479 | default: { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 480 | llvm_unreachable("Unhandled instruction encoding format!"); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 481 | break; |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 482 | } |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 483 | case ARMII::MiscFrm: |
| 484 | if (MI.getOpcode() == ARM::LEApcrelJT) { |
| 485 | // Materialize jumptable address. |
| 486 | emitLEApcrelJTInstruction(MI); |
| 487 | break; |
| 488 | } |
| 489 | llvm_unreachable("Unhandled instruction encoding!"); |
| 490 | break; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 491 | case ARMII::Pseudo: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 492 | emitPseudoInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 493 | break; |
| 494 | case ARMII::DPFrm: |
| 495 | case ARMII::DPSoRegFrm: |
| 496 | emitDataProcessingInstruction(MI); |
| 497 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 498 | case ARMII::LdFrm: |
| 499 | case ARMII::StFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 500 | emitLoadStoreInstruction(MI); |
| 501 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 502 | case ARMII::LdMiscFrm: |
| 503 | case ARMII::StMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 504 | emitMiscLoadStoreInstruction(MI); |
| 505 | break; |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 506 | case ARMII::LdStMulFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 507 | emitLoadStoreMultipleInstruction(MI); |
| 508 | break; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 509 | case ARMII::MulFrm: |
| 510 | emitMulFrmInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 511 | break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 512 | case ARMII::ExtFrm: |
| 513 | emitExtendInstruction(MI); |
| 514 | break; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 515 | case ARMII::ArithMiscFrm: |
| 516 | emitMiscArithInstruction(MI); |
| 517 | break; |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 518 | case ARMII::SatFrm: |
| 519 | emitSaturateInstruction(MI); |
| 520 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 521 | case ARMII::BrFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 522 | emitBranchInstruction(MI); |
| 523 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 524 | case ARMII::BrMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 525 | emitMiscBranchInstruction(MI); |
| 526 | break; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 527 | // VFP instructions. |
| 528 | case ARMII::VFPUnaryFrm: |
| 529 | case ARMII::VFPBinaryFrm: |
| 530 | emitVFPArithInstruction(MI); |
| 531 | break; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 532 | case ARMII::VFPConv1Frm: |
| 533 | case ARMII::VFPConv2Frm: |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 534 | case ARMII::VFPConv3Frm: |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 535 | case ARMII::VFPConv4Frm: |
| 536 | case ARMII::VFPConv5Frm: |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 537 | emitVFPConversionInstruction(MI); |
| 538 | break; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 539 | case ARMII::VFPLdStFrm: |
| 540 | emitVFPLoadStoreInstruction(MI); |
| 541 | break; |
| 542 | case ARMII::VFPLdStMulFrm: |
| 543 | emitVFPLoadStoreMultipleInstruction(MI); |
| 544 | break; |
Bill Wendling | 07fda9f | 2010-10-15 23:35:12 +0000 | [diff] [blame] | 545 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 546 | // NEON instructions. |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 547 | case ARMII::NGetLnFrm: |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 548 | case ARMII::NSetLnFrm: |
| 549 | emitNEONLaneInstruction(MI); |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 550 | break; |
Bob Wilson | 21773e7 | 2010-06-29 20:13:29 +0000 | [diff] [blame] | 551 | case ARMII::NDupFrm: |
| 552 | emitNEONDupInstruction(MI); |
| 553 | break; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 554 | case ARMII::N1RegModImmFrm: |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 555 | emitNEON1RegModImmInstruction(MI); |
| 556 | break; |
| 557 | case ARMII::N2RegFrm: |
| 558 | emitNEON2RegInstruction(MI); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 559 | break; |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 560 | case ARMII::N3RegFrm: |
| 561 | emitNEON3RegInstruction(MI); |
| 562 | break; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 563 | } |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 564 | MCE.processDebugLoc(MI.getDebugLoc(), false); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 565 | } |
| 566 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 567 | void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 568 | unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index. |
| 569 | unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index. |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 570 | const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex]; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 571 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 572 | // Remember the CONSTPOOL_ENTRY address for later relocation. |
| 573 | JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue()); |
| 574 | |
| 575 | // Emit constpool island entry. In most cases, the actual values will be |
| 576 | // resolved and relocated after code emission. |
| 577 | if (MCPE.isMachineConstantPoolEntry()) { |
| 578 | ARMConstantPoolValue *ACPV = |
| 579 | static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); |
| 580 | |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 581 | DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ " |
| 582 | << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n'); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 583 | |
Bob Wilson | 28989a8 | 2009-11-02 16:59:06 +0000 | [diff] [blame] | 584 | assert(ACPV->isGlobalValue() && "unsupported constant pool value"); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 585 | const GlobalValue *GV = ACPV->getGV(); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 586 | if (GV) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 587 | Reloc::Model RelocM = TM.getRelocationModel(); |
Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 588 | emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry, |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 589 | isa<Function>(GV), |
| 590 | Subtarget->GVIsIndirectSymbol(GV, RelocM), |
| 591 | (intptr_t)ACPV); |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 592 | } else { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 593 | emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute); |
| 594 | } |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 595 | emitWordLE(0); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 596 | } else { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 597 | const Constant *CV = MCPE.Val.ConstVal; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 598 | |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 599 | DEBUG({ |
| 600 | errs() << " ** Constant pool #" << CPI << " @ " |
| 601 | << (void*)MCE.getCurrentPCValue() << " "; |
| 602 | if (const Function *F = dyn_cast<Function>(CV)) |
| 603 | errs() << F->getName(); |
| 604 | else |
| 605 | errs() << *CV; |
| 606 | errs() << '\n'; |
| 607 | }); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 608 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 609 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 610 | emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 611 | emitWordLE(0); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 612 | } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) { |
Gabor Greif | 41f31ef | 2010-10-22 23:16:11 +0000 | [diff] [blame] | 613 | uint32_t Val = uint32_t(*CI->getValue().getRawData()); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 614 | emitWordLE(Val); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 615 | } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 616 | if (CFP->getType()->isFloatTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 617 | emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 618 | else if (CFP->getType()->isDoubleTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 619 | emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
| 620 | else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 621 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 622 | } |
| 623 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 624 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 625 | } |
| 626 | } |
| 627 | } |
| 628 | |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 629 | void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) { |
| 630 | const MachineOperand &MO0 = MI.getOperand(0); |
| 631 | const MachineOperand &MO1 = MI.getOperand(1); |
| 632 | |
| 633 | // Emit the 'movw' instruction. |
| 634 | unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000 |
| 635 | |
| 636 | unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF; |
| 637 | |
| 638 | // Set the conditional execution predicate. |
| 639 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 640 | |
| 641 | // Encode Rd. |
| 642 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 643 | |
| 644 | // Encode imm16 as imm4:imm12 |
| 645 | Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12 |
| 646 | Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4 |
| 647 | emitWordLE(Binary); |
| 648 | |
| 649 | unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16; |
| 650 | // Emit the 'movt' instruction. |
| 651 | Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100 |
| 652 | |
| 653 | // Set the conditional execution predicate. |
| 654 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 655 | |
| 656 | // Encode Rd. |
| 657 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 658 | |
| 659 | // Encode imm16 as imm4:imm1, same as movw above. |
| 660 | Binary |= Hi16 & 0xFFF; |
| 661 | Binary |= ((Hi16 >> 12) & 0xF) << 16; |
| 662 | emitWordLE(Binary); |
| 663 | } |
| 664 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 665 | void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) { |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 666 | const MachineOperand &MO0 = MI.getOperand(0); |
| 667 | const MachineOperand &MO1 = MI.getOperand(1); |
Bob Wilson | 5265a12 | 2010-03-11 00:46:22 +0000 | [diff] [blame] | 668 | assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) && |
| 669 | "Not a valid so_imm value!"); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 670 | unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm()); |
| 671 | unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm()); |
| 672 | |
| 673 | // Emit the 'mov' instruction. |
| 674 | unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101 |
| 675 | |
| 676 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 677 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 678 | |
| 679 | // Encode Rd. |
| 680 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 681 | |
| 682 | // Encode so_imm. |
| 683 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 684 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 685 | Binary |= getMachineSoImmOpValue(V1); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 686 | emitWordLE(Binary); |
| 687 | |
| 688 | // Now the 'orr' instruction. |
| 689 | Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100 |
| 690 | |
| 691 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 692 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 693 | |
| 694 | // Encode Rd. |
| 695 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 696 | |
| 697 | // Encode Rn. |
| 698 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift; |
| 699 | |
| 700 | // Encode so_imm. |
| 701 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 702 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 703 | Binary |= getMachineSoImmOpValue(V2); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 704 | emitWordLE(Binary); |
| 705 | } |
| 706 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 707 | void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 708 | // It's basically add r, pc, (LJTI - $+8) |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 709 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 710 | const TargetInstrDesc &TID = MI.getDesc(); |
| 711 | |
| 712 | // Emit the 'add' instruction. |
Jim Grosbach | 0129be2 | 2010-11-17 21:57:51 +0000 | [diff] [blame] | 713 | unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 714 | |
| 715 | // Set the conditional execution predicate |
| 716 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 717 | |
| 718 | // Encode S bit if MI modifies CPSR. |
| 719 | Binary |= getAddrModeSBit(MI, TID); |
| 720 | |
| 721 | // Encode Rd. |
| 722 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 723 | |
| 724 | // Encode Rn which is PC. |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 725 | Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 726 | |
| 727 | // Encode the displacement. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 728 | Binary |= 1 << ARMII::I_BitShift; |
| 729 | emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base); |
| 730 | |
| 731 | emitWordLE(Binary); |
| 732 | } |
| 733 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 734 | void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) { |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 735 | unsigned Opcode = MI.getDesc().Opcode; |
| 736 | |
| 737 | // Part of binary is determined by TableGn. |
| 738 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 739 | |
| 740 | // Set the conditional execution predicate |
| 741 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 742 | |
| 743 | // Encode S bit if MI modifies CPSR. |
| 744 | if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag) |
| 745 | Binary |= 1 << ARMII::S_BitShift; |
| 746 | |
| 747 | // Encode register def if there is one. |
| 748 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 749 | |
| 750 | // Encode the shift operation. |
| 751 | switch (Opcode) { |
| 752 | default: break; |
Jim Grosbach | 792e979 | 2010-10-14 20:43:44 +0000 | [diff] [blame] | 753 | case ARM::RRX: |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 754 | // rrx |
| 755 | Binary |= 0x6 << 4; |
| 756 | break; |
| 757 | case ARM::MOVsrl_flag: |
| 758 | // lsr #1 |
| 759 | Binary |= (0x2 << 4) | (1 << 7); |
| 760 | break; |
| 761 | case ARM::MOVsra_flag: |
| 762 | // asr #1 |
| 763 | Binary |= (0x4 << 4) | (1 << 7); |
| 764 | break; |
| 765 | } |
| 766 | |
| 767 | // Encode register Rm. |
| 768 | Binary |= getMachineOpValue(MI, 1); |
| 769 | |
| 770 | emitWordLE(Binary); |
| 771 | } |
| 772 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 773 | void ARMCodeEmitter::addPCLabel(unsigned LabelID) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 774 | DEBUG(errs() << " ** LPC" << LabelID << " @ " |
| 775 | << (void*)MCE.getCurrentPCValue() << '\n'); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 776 | JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue()); |
| 777 | } |
| 778 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 779 | void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 780 | unsigned Opcode = MI.getDesc().Opcode; |
| 781 | switch (Opcode) { |
| 782 | default: |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 783 | llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction"); |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 784 | case ARM::BX_CALL: |
| 785 | case ARM::BMOVPCRX_CALL: |
| 786 | case ARM::BXr9_CALL: |
| 787 | case ARM::BMOVPCRXr9_CALL: { |
Xerxes Ranby | 99ccffe | 2010-07-22 17:28:34 +0000 | [diff] [blame] | 788 | // First emit mov lr, pc |
| 789 | unsigned Binary = 0x01a0e00f; |
| 790 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 791 | emitWordLE(Binary); |
| 792 | |
| 793 | // and then emit the branch. |
| 794 | emitMiscBranchInstruction(MI); |
| 795 | break; |
| 796 | } |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 797 | case TargetOpcode::INLINEASM: { |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 798 | // We allow inline assembler nodes with empty bodies - they can |
| 799 | // implicitly define registers, which is ok for JIT. |
| 800 | if (MI.getOperand(0).getSymbolName()[0]) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 801 | report_fatal_error("JIT does not support inline asm!"); |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 802 | } |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 803 | break; |
| 804 | } |
Bill Wendling | 7431bea | 2010-07-16 22:20:36 +0000 | [diff] [blame] | 805 | case TargetOpcode::PROLOG_LABEL: |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 806 | case TargetOpcode::EH_LABEL: |
| 807 | MCE.emitLabel(MI.getOperand(0).getMCSymbol()); |
| 808 | break; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 809 | case TargetOpcode::IMPLICIT_DEF: |
| 810 | case TargetOpcode::KILL: |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 811 | // Do nothing. |
| 812 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 813 | case ARM::CONSTPOOL_ENTRY: |
| 814 | emitConstPoolInstruction(MI); |
| 815 | break; |
| 816 | case ARM::PICADD: { |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 817 | // Remember of the address of the PC label for relocation later. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 818 | addPCLabel(MI.getOperand(2).getImm()); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 819 | // PICADD is just an add instruction that implicitly read pc. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 820 | emitDataProcessingInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 821 | break; |
| 822 | } |
| 823 | case ARM::PICLDR: |
| 824 | case ARM::PICLDRB: |
| 825 | case ARM::PICSTR: |
| 826 | case ARM::PICSTRB: { |
| 827 | // Remember of the address of the PC label for relocation later. |
| 828 | addPCLabel(MI.getOperand(2).getImm()); |
| 829 | // These are just load / store instructions that implicitly read pc. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 830 | emitLoadStoreInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 831 | break; |
| 832 | } |
| 833 | case ARM::PICLDRH: |
| 834 | case ARM::PICLDRSH: |
| 835 | case ARM::PICLDRSB: |
| 836 | case ARM::PICSTRH: { |
| 837 | // Remember of the address of the PC label for relocation later. |
| 838 | addPCLabel(MI.getOperand(2).getImm()); |
| 839 | // These are just load / store instructions that implicitly read pc. |
| 840 | emitMiscLoadStoreInstruction(MI, ARM::PC); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 841 | break; |
| 842 | } |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 843 | |
| 844 | case ARM::MOVi32imm: |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 845 | // Two instructions to materialize a constant. |
| 846 | if (Subtarget->hasV6T2Ops()) |
| 847 | emitMOVi32immInstruction(MI); |
| 848 | else |
| 849 | emitMOVi2piecesInstruction(MI); |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 850 | break; |
| 851 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 852 | case ARM::LEApcrelJT: |
| 853 | // Materialize jumptable address. |
| 854 | emitLEApcrelJTInstruction(MI); |
| 855 | break; |
Jim Grosbach | 792e979 | 2010-10-14 20:43:44 +0000 | [diff] [blame] | 856 | case ARM::RRX: |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 857 | case ARM::MOVsrl_flag: |
| 858 | case ARM::MOVsra_flag: |
| 859 | emitPseudoMoveInstruction(MI); |
| 860 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 861 | } |
| 862 | } |
| 863 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 864 | unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 865 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 866 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 867 | unsigned OpIdx) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 868 | unsigned Binary = getMachineOpValue(MI, MO); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 869 | |
| 870 | const MachineOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 871 | const MachineOperand &MO2 = MI.getOperand(OpIdx + 2); |
| 872 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 873 | |
| 874 | // Encode the shift opcode. |
| 875 | unsigned SBits = 0; |
| 876 | unsigned Rs = MO1.getReg(); |
| 877 | if (Rs) { |
| 878 | // Set shift operand (bit[7:4]). |
| 879 | // LSL - 0001 |
| 880 | // LSR - 0011 |
| 881 | // ASR - 0101 |
| 882 | // ROR - 0111 |
| 883 | // RRX - 0110 and bit[11:8] clear. |
| 884 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 885 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 886 | case ARM_AM::lsl: SBits = 0x1; break; |
| 887 | case ARM_AM::lsr: SBits = 0x3; break; |
| 888 | case ARM_AM::asr: SBits = 0x5; break; |
| 889 | case ARM_AM::ror: SBits = 0x7; break; |
| 890 | case ARM_AM::rrx: SBits = 0x6; break; |
| 891 | } |
| 892 | } else { |
| 893 | // Set shift operand (bit[6:4]). |
| 894 | // LSL - 000 |
| 895 | // LSR - 010 |
| 896 | // ASR - 100 |
| 897 | // ROR - 110 |
| 898 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 899 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 900 | case ARM_AM::lsl: SBits = 0x0; break; |
| 901 | case ARM_AM::lsr: SBits = 0x2; break; |
| 902 | case ARM_AM::asr: SBits = 0x4; break; |
| 903 | case ARM_AM::ror: SBits = 0x6; break; |
| 904 | } |
| 905 | } |
| 906 | Binary |= SBits << 4; |
| 907 | if (SOpc == ARM_AM::rrx) |
| 908 | return Binary; |
| 909 | |
| 910 | // Encode the shift operation Rs or shift_imm (except rrx). |
| 911 | if (Rs) { |
| 912 | // Encode Rs bit[11:8]. |
| 913 | assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 914 | return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 915 | } |
| 916 | |
| 917 | // Encode shift_imm bit[11:7]. |
| 918 | return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7; |
| 919 | } |
| 920 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 921 | unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) { |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 922 | int SoImmVal = ARM_AM::getSOImmVal(SoImm); |
| 923 | assert(SoImmVal != -1 && "Not a valid so_imm value!"); |
| 924 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 925 | // Encode rotate_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 926 | unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 927 | << ARMII::SoRotImmShift; |
| 928 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 929 | // Encode immed_8. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 930 | Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 931 | return Binary; |
| 932 | } |
| 933 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 934 | unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 935 | const TargetInstrDesc &TID) const { |
Evan Cheng | 97c573d | 2008-11-20 02:25:51 +0000 | [diff] [blame] | 936 | for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){ |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 937 | const MachineOperand &MO = MI.getOperand(i-1); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 938 | if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 939 | return 1 << ARMII::S_BitShift; |
| 940 | } |
| 941 | return 0; |
| 942 | } |
| 943 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 944 | void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 945 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 946 | unsigned ImplicitRn) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 947 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 948 | |
| 949 | // Part of binary is determined by TableGn. |
| 950 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 951 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 952 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 953 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 954 | |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 955 | // Encode S bit if MI modifies CPSR. |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 956 | Binary |= getAddrModeSBit(MI, TID); |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 957 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 958 | // Encode register def if there is one. |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 959 | unsigned NumDefs = TID.getNumDefs(); |
Evan Cheng | a964b7d | 2008-09-12 23:15:39 +0000 | [diff] [blame] | 960 | unsigned OpIdx = 0; |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 961 | if (NumDefs) |
| 962 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 963 | else if (ImplicitRd) |
| 964 | // Special handling for implicit use (e.g. PC). |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 965 | Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 966 | |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 967 | if (TID.Opcode == ARM::MOVi16) { |
| 968 | // Get immediate from MI. |
| 969 | unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx), |
| 970 | ARM::reloc_arm_movw); |
| 971 | // Encode imm which is the same as in emitMOVi32immInstruction(). |
| 972 | Binary |= Lo16 & 0xFFF; |
| 973 | Binary |= ((Lo16 >> 12) & 0xF) << 16; |
| 974 | emitWordLE(Binary); |
| 975 | return; |
| 976 | } else if(TID.Opcode == ARM::MOVTi16) { |
| 977 | unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx), |
| 978 | ARM::reloc_arm_movt) >> 16); |
| 979 | Binary |= Hi16 & 0xFFF; |
| 980 | Binary |= ((Hi16 >> 12) & 0xF) << 16; |
| 981 | emitWordLE(Binary); |
| 982 | return; |
Shih-wei Liao | 9f3b6a3 | 2010-05-26 04:46:50 +0000 | [diff] [blame] | 983 | } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) { |
Shih-wei Liao | 6d37a29 | 2010-05-26 00:25:05 +0000 | [diff] [blame] | 984 | uint32_t v = ~MI.getOperand(2).getImm(); |
| 985 | int32_t lsb = CountTrailingZeros_32(v); |
| 986 | int32_t msb = (32 - CountLeadingZeros_32(v)) - 1; |
Shih-wei Liao | 45469f3 | 2010-05-26 03:21:39 +0000 | [diff] [blame] | 987 | // Instr{20-16} = msb, Instr{11-7} = lsb |
Shih-wei Liao | 6d37a29 | 2010-05-26 00:25:05 +0000 | [diff] [blame] | 988 | Binary |= (msb & 0x1F) << 16; |
| 989 | Binary |= (lsb & 0x1F) << 7; |
| 990 | emitWordLE(Binary); |
| 991 | return; |
Shih-wei Liao | 45469f3 | 2010-05-26 03:21:39 +0000 | [diff] [blame] | 992 | } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) { |
| 993 | // Encode Rn in Instr{0-3} |
| 994 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 995 | |
| 996 | uint32_t lsb = MI.getOperand(OpIdx++).getImm(); |
| 997 | uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1; |
| 998 | |
| 999 | // Instr{20-16} = widthm1, Instr{11-7} = lsb |
| 1000 | Binary |= (widthm1 & 0x1F) << 16; |
| 1001 | Binary |= (lsb & 0x1F) << 7; |
| 1002 | emitWordLE(Binary); |
| 1003 | return; |
Zonr Chang | f86399b | 2010-05-25 08:42:45 +0000 | [diff] [blame] | 1004 | } |
| 1005 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1006 | // If this is a two-address operand, skip it. e.g. MOVCCr operand 1. |
| 1007 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1008 | ++OpIdx; |
| 1009 | |
Jim Grosbach | efd30ba | 2008-10-01 18:16:49 +0000 | [diff] [blame] | 1010 | // Encode first non-shifter register operand if there is one. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1011 | bool isUnary = TID.TSFlags & ARMII::UnaryDP; |
| 1012 | if (!isUnary) { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1013 | if (ImplicitRn) |
| 1014 | // Special handling for implicit use (e.g. PC). |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1015 | Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 1016 | else { |
| 1017 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift; |
| 1018 | ++OpIdx; |
| 1019 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1020 | } |
| 1021 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 1022 | // Encode shifter operand. |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 1023 | const MachineOperand &MO = MI.getOperand(OpIdx); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1024 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 1025 | // Encode SoReg. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1026 | emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx)); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1027 | return; |
| 1028 | } |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 1029 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1030 | if (MO.isReg()) { |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 1031 | // Encode register Rm. |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1032 | emitWordLE(Binary | getARMRegisterNumbering(MO.getReg())); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1033 | return; |
| 1034 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1035 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 1036 | // Encode so_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1037 | Binary |= getMachineSoImmOpValue((unsigned)MO.getImm()); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1038 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1039 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1040 | } |
| 1041 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1042 | void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1043 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1044 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1045 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1046 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 1047 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1048 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1049 | // Part of binary is determined by TableGn. |
| 1050 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1051 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1052 | // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done. |
| 1053 | if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp || |
| 1054 | MI.getOpcode() == ARM::STRi12) { |
Jim Grosbach | 093177d | 2010-10-27 17:52:51 +0000 | [diff] [blame] | 1055 | emitWordLE(Binary); |
| 1056 | return; |
| 1057 | } |
| 1058 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 1059 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1060 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 1061 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1062 | unsigned OpIdx = 0; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1063 | |
| 1064 | // Operand 0 of a pre- and post-indexed store is the address base |
| 1065 | // writeback. Skip it. |
| 1066 | bool Skipped = false; |
| 1067 | if (IsPrePost && Form == ARMII::StFrm) { |
| 1068 | ++OpIdx; |
| 1069 | Skipped = true; |
| 1070 | } |
| 1071 | |
| 1072 | // Set first operand |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1073 | if (ImplicitRd) |
| 1074 | // Special handling for implicit use (e.g. PC). |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1075 | Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1076 | else |
| 1077 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1078 | |
| 1079 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1080 | if (ImplicitRn) |
| 1081 | // Special handling for implicit use (e.g. PC). |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1082 | Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1083 | else |
| 1084 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1085 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1086 | // If this is a two-address operand, skip it. e.g. LDR_PRE. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1087 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1088 | ++OpIdx; |
| 1089 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1090 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1091 | unsigned AM2Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1092 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1093 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 1094 | // Set bit U(23) according to sign of immed value (positive or negative). |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1095 | Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 1096 | ARMII::U_BitShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1097 | if (!MO2.getReg()) { // is immediate |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1098 | if (ARM_AM::getAM2Offset(AM2Opc)) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1099 | // Set the value of offset_12 field |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1100 | Binary |= ARM_AM::getAM2Offset(AM2Opc); |
| 1101 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1102 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1103 | } |
| 1104 | |
Bill Wendling | 7d31a16 | 2010-10-20 22:44:54 +0000 | [diff] [blame] | 1105 | // Set bit I(25), because this is not in immediate encoding. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1106 | Binary |= 1 << ARMII::I_BitShift; |
| 1107 | assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg())); |
| 1108 | // Set bit[3:0] to the corresponding Rm register |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1109 | Binary |= getARMRegisterNumbering(MO2.getReg()); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1110 | |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 1111 | // If this instr is in scaled register offset/index instruction, set |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1112 | // shift_immed(bit[11:7]) and shift(bit[6:5]) fields. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1113 | if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) { |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 1114 | Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift |
| 1115 | Binary |= ShImm << ARMII::ShiftShift; // shift_immed |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1116 | } |
| 1117 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1118 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1119 | } |
| 1120 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1121 | void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1122 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1123 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1124 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 1125 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1126 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1127 | // Part of binary is determined by TableGn. |
| 1128 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1129 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 1130 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1131 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 1132 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1133 | unsigned OpIdx = 0; |
| 1134 | |
| 1135 | // Operand 0 of a pre- and post-indexed store is the address base |
| 1136 | // writeback. Skip it. |
| 1137 | bool Skipped = false; |
| 1138 | if (IsPrePost && Form == ARMII::StMiscFrm) { |
| 1139 | ++OpIdx; |
| 1140 | Skipped = true; |
| 1141 | } |
| 1142 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1143 | // Set first operand |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1144 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1145 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1146 | // Skip LDRD and STRD's second operand. |
| 1147 | if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD) |
| 1148 | ++OpIdx; |
| 1149 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1150 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1151 | if (ImplicitRn) |
| 1152 | // Special handling for implicit use (e.g. PC). |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1153 | Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1154 | else |
| 1155 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1156 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1157 | // If this is a two-address operand, skip it. e.g. LDRH_POST. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 1158 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 1159 | ++OpIdx; |
| 1160 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1161 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1162 | unsigned AM3Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1163 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1164 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 1165 | // Set bit U(23) according to sign of immed value (positive or negative) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1166 | Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1167 | ARMII::U_BitShift); |
| 1168 | |
| 1169 | // If this instr is in register offset/index encoding, set bit[3:0] |
| 1170 | // to the corresponding Rm register. |
| 1171 | if (MO2.getReg()) { |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1172 | Binary |= getARMRegisterNumbering(MO2.getReg()); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1173 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1174 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1175 | } |
| 1176 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1177 | // This instr is in immediate offset/index encoding, set bit 22 to 1. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1178 | Binary |= 1 << ARMII::AM3_I_BitShift; |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1179 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1180 | // Set operands |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 1181 | Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH |
| 1182 | Binary |= (ImmOffs & 0xF); // immedL |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1183 | } |
| 1184 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1185 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1186 | } |
| 1187 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1188 | static unsigned getAddrModeUPBits(unsigned Mode) { |
| 1189 | unsigned Binary = 0; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1190 | |
| 1191 | // Set addressing mode by modifying bits U(23) and P(24) |
| 1192 | // IA - Increment after - bit U = 1 and bit P = 0 |
| 1193 | // IB - Increment before - bit U = 1 and bit P = 1 |
| 1194 | // DA - Decrement after - bit U = 0 and bit P = 0 |
| 1195 | // DB - Decrement before - bit U = 0 and bit P = 1 |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1196 | switch (Mode) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1197 | default: llvm_unreachable("Unknown addressing sub-mode!"); |
Evan Cheng | 10bf734 | 2009-09-09 23:55:03 +0000 | [diff] [blame] | 1198 | case ARM_AM::da: break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1199 | case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break; |
| 1200 | case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break; |
| 1201 | case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1202 | } |
| 1203 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1204 | return Binary; |
| 1205 | } |
| 1206 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1207 | void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) { |
| 1208 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1209 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 1210 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1211 | // Part of binary is determined by TableGn. |
| 1212 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1213 | |
| 1214 | // Set the conditional execution predicate |
| 1215 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1216 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1217 | // Skip operand 0 of an instruction with base register update. |
| 1218 | unsigned OpIdx = 0; |
| 1219 | if (IsUpdating) |
| 1220 | ++OpIdx; |
| 1221 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1222 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1223 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1224 | |
| 1225 | // Set addressing mode by modifying bits U(23) and P(24) |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 1226 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode()); |
| 1227 | Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode)); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1228 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1229 | // Set bit W(21) |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1230 | if (IsUpdating) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1231 | Binary |= 0x1 << ARMII::W_BitShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1232 | |
| 1233 | // Set registers |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1234 | for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1235 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1236 | if (!MO.isReg() || MO.isImplicit()) |
| 1237 | break; |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1238 | unsigned RegNum = getARMRegisterNumbering(MO.getReg()); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1239 | assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 1240 | RegNum < 16); |
| 1241 | Binary |= 0x1 << RegNum; |
| 1242 | } |
| 1243 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1244 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1245 | } |
| 1246 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1247 | void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1248 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1249 | |
| 1250 | // Part of binary is determined by TableGn. |
| 1251 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1252 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1253 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1254 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1255 | |
| 1256 | // Encode S bit if MI modifies CPSR. |
| 1257 | Binary |= getAddrModeSBit(MI, TID); |
| 1258 | |
| 1259 | // 32x32->64bit operations have two destination registers. The number |
| 1260 | // of register definitions will tell us if that's what we're dealing with. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1261 | unsigned OpIdx = 0; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1262 | if (TID.getNumDefs() == 2) |
| 1263 | Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift; |
| 1264 | |
| 1265 | // Encode Rd |
| 1266 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift; |
| 1267 | |
| 1268 | // Encode Rm |
| 1269 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 1270 | |
| 1271 | // Encode Rs |
| 1272 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift; |
| 1273 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1274 | // Many multiple instructions (e.g. MLA) have three src operands. Encode |
| 1275 | // it as Rn (for multiply, that's in the same offset as RdLo. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1276 | if (TID.getNumOperands() > OpIdx && |
| 1277 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1278 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1279 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift; |
| 1280 | |
| 1281 | emitWordLE(Binary); |
| 1282 | } |
| 1283 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1284 | void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1285 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1286 | |
| 1287 | // Part of binary is determined by TableGn. |
| 1288 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1289 | |
| 1290 | // Set the conditional execution predicate |
| 1291 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1292 | |
| 1293 | unsigned OpIdx = 0; |
| 1294 | |
| 1295 | // Encode Rd |
| 1296 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1297 | |
| 1298 | const MachineOperand &MO1 = MI.getOperand(OpIdx++); |
| 1299 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
| 1300 | if (MO2.isReg()) { |
| 1301 | // Two register operand form. |
| 1302 | // Encode Rn. |
| 1303 | Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift; |
| 1304 | |
| 1305 | // Encode Rm. |
| 1306 | Binary |= getMachineOpValue(MI, MO2); |
| 1307 | ++OpIdx; |
| 1308 | } else { |
| 1309 | Binary |= getMachineOpValue(MI, MO1); |
| 1310 | } |
| 1311 | |
| 1312 | // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand. |
| 1313 | if (MI.getOperand(OpIdx).isImm() && |
| 1314 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1315 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1316 | Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1317 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1318 | emitWordLE(Binary); |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1319 | } |
| 1320 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1321 | void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1322 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1323 | |
| 1324 | // Part of binary is determined by TableGn. |
| 1325 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1326 | |
| 1327 | // Set the conditional execution predicate |
| 1328 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1329 | |
| 1330 | unsigned OpIdx = 0; |
| 1331 | |
| 1332 | // Encode Rd |
| 1333 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1334 | |
| 1335 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
| 1336 | if (OpIdx == TID.getNumOperands() || |
| 1337 | TID.OpInfo[OpIdx].isPredicate() || |
| 1338 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1339 | // Encode Rm and it's done. |
| 1340 | Binary |= getMachineOpValue(MI, MO); |
| 1341 | emitWordLE(Binary); |
| 1342 | return; |
| 1343 | } |
| 1344 | |
| 1345 | // Encode Rn. |
| 1346 | Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift; |
| 1347 | |
| 1348 | // Encode Rm. |
| 1349 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 1350 | |
| 1351 | // Encode shift_imm. |
| 1352 | unsigned ShiftAmt = MI.getOperand(OpIdx).getImm(); |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 1353 | if (TID.Opcode == ARM::PKHTB) { |
| 1354 | assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!"); |
| 1355 | if (ShiftAmt == 32) |
| 1356 | ShiftAmt = 0; |
| 1357 | } |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1358 | assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!"); |
| 1359 | Binary |= ShiftAmt << ARMII::ShiftShift; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1360 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1361 | emitWordLE(Binary); |
| 1362 | } |
| 1363 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1364 | void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) { |
| 1365 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1366 | |
| 1367 | // Part of binary is determined by TableGen. |
| 1368 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1369 | |
| 1370 | // Set the conditional execution predicate |
| 1371 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1372 | |
| 1373 | // Encode Rd |
| 1374 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 1375 | |
| 1376 | // Encode saturate bit position. |
| 1377 | unsigned Pos = MI.getOperand(1).getImm(); |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1378 | if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16) |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1379 | Pos -= 1; |
| 1380 | assert((Pos < 16 || (Pos < 32 && |
| 1381 | TID.Opcode != ARM::SSAT16 && |
| 1382 | TID.Opcode != ARM::USAT16)) && |
| 1383 | "saturate bit position out of range"); |
| 1384 | Binary |= Pos << 16; |
| 1385 | |
| 1386 | // Encode Rm |
| 1387 | Binary |= getMachineOpValue(MI, 2); |
| 1388 | |
| 1389 | // Encode shift_imm. |
| 1390 | if (TID.getNumOperands() == 4) { |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1391 | unsigned ShiftOp = MI.getOperand(3).getImm(); |
| 1392 | ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp); |
| 1393 | if (Opc == ARM_AM::asr) |
| 1394 | Binary |= (1 << 6); |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1395 | unsigned ShiftAmt = MI.getOperand(3).getImm(); |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1396 | if (ShiftAmt == 32 && Opc == ARM_AM::asr) |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1397 | ShiftAmt = 0; |
| 1398 | assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!"); |
| 1399 | Binary |= ShiftAmt << ARMII::ShiftShift; |
| 1400 | } |
| 1401 | |
| 1402 | emitWordLE(Binary); |
| 1403 | } |
| 1404 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1405 | void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1406 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1407 | |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1408 | if (TID.Opcode == ARM::TPsoft) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1409 | llvm_unreachable("ARM::TPsoft FIXME"); // FIXME |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1410 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1411 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1412 | // Part of binary is determined by TableGn. |
| 1413 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1414 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1415 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1416 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1417 | |
| 1418 | // Set signed_immed_24 field |
| 1419 | Binary |= getMachineOpValue(MI, 0); |
| 1420 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1421 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1422 | } |
| 1423 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1424 | void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1425 | // Remember the base address of the inline jump table. |
Evan Cheng | 5788d1a | 2008-12-10 02:32:19 +0000 | [diff] [blame] | 1426 | uintptr_t JTBase = MCE.getCurrentPCValue(); |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1427 | JTI->addJumpTableBaseAddr(JTIndex, JTBase); |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 1428 | DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase |
| 1429 | << '\n'); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1430 | |
| 1431 | // Now emit the jump table entries. |
| 1432 | const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs; |
| 1433 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) { |
| 1434 | if (IsPIC) |
| 1435 | // DestBB address - JT base. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1436 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1437 | else |
| 1438 | // Absolute DestBB address. |
| 1439 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute); |
| 1440 | emitWordLE(0); |
| 1441 | } |
| 1442 | } |
| 1443 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1444 | void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1445 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1446 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1447 | // Handle jump tables. |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1448 | if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1449 | // First emit a ldr pc, [] instruction. |
| 1450 | emitDataProcessingInstruction(MI, ARM::PC); |
| 1451 | |
| 1452 | // Then emit the inline jump table. |
Evan Cheng | c9a4153 | 2009-07-08 00:05:05 +0000 | [diff] [blame] | 1453 | unsigned JTIndex = |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1454 | (TID.Opcode == ARM::BR_JTr) |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1455 | ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex(); |
| 1456 | emitInlineJumpTable(JTIndex); |
| 1457 | return; |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1458 | } else if (TID.Opcode == ARM::BR_JTm) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1459 | // First emit a ldr pc, [] instruction. |
| 1460 | emitLoadStoreInstruction(MI, ARM::PC); |
| 1461 | |
| 1462 | // Then emit the inline jump table. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1463 | emitInlineJumpTable(MI.getOperand(3).getIndex()); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1464 | return; |
| 1465 | } |
| 1466 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1467 | // Part of binary is determined by TableGn. |
| 1468 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1469 | |
| 1470 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1471 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1472 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1473 | if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR) |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1474 | // The return register is LR. |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1475 | Binary |= getARMRegisterNumbering(ARM::LR); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1476 | else |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1477 | // otherwise, set the return register |
| 1478 | Binary |= getMachineOpValue(MI, 0); |
| 1479 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1480 | emitWordLE(Binary); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 1481 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1482 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1483 | static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1484 | unsigned RegD = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1485 | unsigned Binary = 0; |
Jim Grosbach | 7e2c04f | 2010-09-15 19:44:57 +0000 | [diff] [blame] | 1486 | bool isSPVFP = ARM::SPRRegisterClass->contains(RegD); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1487 | RegD = getARMRegisterNumbering(RegD); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1488 | if (!isSPVFP) |
| 1489 | Binary |= RegD << ARMII::RegRdShift; |
| 1490 | else { |
| 1491 | Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift; |
| 1492 | Binary |= (RegD & 0x01) << ARMII::D_BitShift; |
| 1493 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1494 | return Binary; |
| 1495 | } |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1496 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1497 | static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1498 | unsigned RegN = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1499 | unsigned Binary = 0; |
Jim Grosbach | 7e2c04f | 2010-09-15 19:44:57 +0000 | [diff] [blame] | 1500 | bool isSPVFP = ARM::SPRRegisterClass->contains(RegN); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1501 | RegN = getARMRegisterNumbering(RegN); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1502 | if (!isSPVFP) |
| 1503 | Binary |= RegN << ARMII::RegRnShift; |
| 1504 | else { |
| 1505 | Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift; |
| 1506 | Binary |= (RegN & 0x01) << ARMII::N_BitShift; |
| 1507 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1508 | return Binary; |
| 1509 | } |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1510 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1511 | static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) { |
| 1512 | unsigned RegM = MI.getOperand(OpIdx).getReg(); |
| 1513 | unsigned Binary = 0; |
Jim Grosbach | 7e2c04f | 2010-09-15 19:44:57 +0000 | [diff] [blame] | 1514 | bool isSPVFP = ARM::SPRRegisterClass->contains(RegM); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1515 | RegM = getARMRegisterNumbering(RegM); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1516 | if (!isSPVFP) |
| 1517 | Binary |= RegM; |
| 1518 | else { |
| 1519 | Binary |= ((RegM & 0x1E) >> 1); |
| 1520 | Binary |= (RegM & 0x01) << ARMII::M_BitShift; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1521 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1522 | return Binary; |
| 1523 | } |
| 1524 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1525 | void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1526 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1527 | |
| 1528 | // Part of binary is determined by TableGn. |
| 1529 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1530 | |
| 1531 | // Set the conditional execution predicate |
| 1532 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1533 | |
| 1534 | unsigned OpIdx = 0; |
| 1535 | assert((Binary & ARMII::D_BitShift) == 0 && |
| 1536 | (Binary & ARMII::N_BitShift) == 0 && |
| 1537 | (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!"); |
| 1538 | |
| 1539 | // Encode Dd / Sd. |
| 1540 | Binary |= encodeVFPRd(MI, OpIdx++); |
| 1541 | |
| 1542 | // If this is a two-address operand, skip it, e.g. FMACD. |
| 1543 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1544 | ++OpIdx; |
| 1545 | |
| 1546 | // Encode Dn / Sn. |
| 1547 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm) |
Evan Cheng | 3f4924e | 2008-11-12 08:14:21 +0000 | [diff] [blame] | 1548 | Binary |= encodeVFPRn(MI, OpIdx++); |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1549 | |
| 1550 | if (OpIdx == TID.getNumOperands() || |
| 1551 | TID.OpInfo[OpIdx].isPredicate() || |
| 1552 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1553 | // FCMPEZD etc. has only one operand. |
| 1554 | emitWordLE(Binary); |
| 1555 | return; |
| 1556 | } |
| 1557 | |
| 1558 | // Encode Dm / Sm. |
| 1559 | Binary |= encodeVFPRm(MI, OpIdx); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1560 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1561 | emitWordLE(Binary); |
| 1562 | } |
| 1563 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1564 | void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1565 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1566 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 1567 | |
| 1568 | // Part of binary is determined by TableGn. |
| 1569 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1570 | |
| 1571 | // Set the conditional execution predicate |
| 1572 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1573 | |
| 1574 | switch (Form) { |
| 1575 | default: break; |
| 1576 | case ARMII::VFPConv1Frm: |
| 1577 | case ARMII::VFPConv2Frm: |
| 1578 | case ARMII::VFPConv3Frm: |
| 1579 | // Encode Dd / Sd. |
| 1580 | Binary |= encodeVFPRd(MI, 0); |
| 1581 | break; |
| 1582 | case ARMII::VFPConv4Frm: |
| 1583 | // Encode Dn / Sn. |
| 1584 | Binary |= encodeVFPRn(MI, 0); |
| 1585 | break; |
| 1586 | case ARMII::VFPConv5Frm: |
| 1587 | // Encode Dm / Sm. |
| 1588 | Binary |= encodeVFPRm(MI, 0); |
| 1589 | break; |
| 1590 | } |
| 1591 | |
| 1592 | switch (Form) { |
| 1593 | default: break; |
| 1594 | case ARMII::VFPConv1Frm: |
| 1595 | // Encode Dm / Sm. |
| 1596 | Binary |= encodeVFPRm(MI, 1); |
Evan Cheng | 67fd91f | 2008-11-13 07:46:59 +0000 | [diff] [blame] | 1597 | break; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1598 | case ARMII::VFPConv2Frm: |
| 1599 | case ARMII::VFPConv3Frm: |
| 1600 | // Encode Dn / Sn. |
| 1601 | Binary |= encodeVFPRn(MI, 1); |
| 1602 | break; |
| 1603 | case ARMII::VFPConv4Frm: |
| 1604 | case ARMII::VFPConv5Frm: |
| 1605 | // Encode Dd / Sd. |
| 1606 | Binary |= encodeVFPRd(MI, 1); |
| 1607 | break; |
| 1608 | } |
| 1609 | |
| 1610 | if (Form == ARMII::VFPConv5Frm) |
| 1611 | // Encode Dn / Sn. |
| 1612 | Binary |= encodeVFPRn(MI, 2); |
| 1613 | else if (Form == ARMII::VFPConv3Frm) |
| 1614 | // Encode Dm / Sm. |
| 1615 | Binary |= encodeVFPRm(MI, 2); |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1616 | |
| 1617 | emitWordLE(Binary); |
| 1618 | } |
| 1619 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1620 | void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1621 | // Part of binary is determined by TableGn. |
| 1622 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1623 | |
| 1624 | // Set the conditional execution predicate |
| 1625 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1626 | |
| 1627 | unsigned OpIdx = 0; |
| 1628 | |
| 1629 | // Encode Dd / Sd. |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1630 | Binary |= encodeVFPRd(MI, OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1631 | |
| 1632 | // Encode address base. |
| 1633 | const MachineOperand &Base = MI.getOperand(OpIdx++); |
| 1634 | Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift; |
| 1635 | |
| 1636 | // If there is a non-zero immediate offset, encode it. |
| 1637 | if (Base.isReg()) { |
| 1638 | const MachineOperand &Offset = MI.getOperand(OpIdx); |
| 1639 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) { |
| 1640 | if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add) |
| 1641 | Binary |= 1 << ARMII::U_BitShift; |
Evan Cheng | 607f1b4 | 2008-11-12 08:21:12 +0000 | [diff] [blame] | 1642 | Binary |= ImmOffs; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1643 | emitWordLE(Binary); |
| 1644 | return; |
| 1645 | } |
| 1646 | } |
| 1647 | |
| 1648 | // If immediate offset is omitted, default to +0. |
| 1649 | Binary |= 1 << ARMII::U_BitShift; |
| 1650 | |
| 1651 | emitWordLE(Binary); |
| 1652 | } |
| 1653 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1654 | void |
| 1655 | ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) { |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1656 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1657 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 1658 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1659 | // Part of binary is determined by TableGn. |
| 1660 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1661 | |
| 1662 | // Set the conditional execution predicate |
| 1663 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1664 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1665 | // Skip operand 0 of an instruction with base register update. |
| 1666 | unsigned OpIdx = 0; |
| 1667 | if (IsUpdating) |
| 1668 | ++OpIdx; |
| 1669 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1670 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1671 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1672 | |
| 1673 | // Set addressing mode by modifying bits U(23) and P(24) |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 1674 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode()); |
| 1675 | Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode)); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1676 | |
| 1677 | // Set bit W(21) |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame] | 1678 | if (IsUpdating) |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1679 | Binary |= 0x1 << ARMII::W_BitShift; |
| 1680 | |
| 1681 | // First register is encoded in Dd. |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1682 | Binary |= encodeVFPRd(MI, OpIdx+2); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1683 | |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1684 | // Count the number of registers. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1685 | unsigned NumRegs = 1; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1686 | for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1687 | const MachineOperand &MO = MI.getOperand(i); |
| 1688 | if (!MO.isReg() || MO.isImplicit()) |
| 1689 | break; |
| 1690 | ++NumRegs; |
| 1691 | } |
Shih-wei Liao | 5170b71 | 2010-05-26 00:02:28 +0000 | [diff] [blame] | 1692 | // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0) |
| 1693 | // Otherwise, it will be 0, in the case of 32-bit registers. |
| 1694 | if(Binary & 0x100) |
| 1695 | Binary |= NumRegs * 2; |
| 1696 | else |
| 1697 | Binary |= NumRegs; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1698 | |
| 1699 | emitWordLE(Binary); |
| 1700 | } |
| 1701 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1702 | static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) { |
| 1703 | unsigned RegD = MI.getOperand(OpIdx).getReg(); |
| 1704 | unsigned Binary = 0; |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1705 | RegD = getARMRegisterNumbering(RegD); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1706 | Binary |= (RegD & 0xf) << ARMII::RegRdShift; |
| 1707 | Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift; |
| 1708 | return Binary; |
| 1709 | } |
| 1710 | |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1711 | static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) { |
| 1712 | unsigned RegN = MI.getOperand(OpIdx).getReg(); |
| 1713 | unsigned Binary = 0; |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1714 | RegN = getARMRegisterNumbering(RegN); |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1715 | Binary |= (RegN & 0xf) << ARMII::RegRnShift; |
| 1716 | Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift; |
| 1717 | return Binary; |
| 1718 | } |
| 1719 | |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1720 | static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) { |
| 1721 | unsigned RegM = MI.getOperand(OpIdx).getReg(); |
| 1722 | unsigned Binary = 0; |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1723 | RegM = getARMRegisterNumbering(RegM); |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1724 | Binary |= (RegM & 0xf); |
| 1725 | Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift; |
| 1726 | return Binary; |
| 1727 | } |
| 1728 | |
Bob Wilson | d896a97 | 2010-06-28 21:12:19 +0000 | [diff] [blame] | 1729 | /// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON |
| 1730 | /// data-processing instruction to the corresponding Thumb encoding. |
| 1731 | static unsigned convertNEONDataProcToThumb(unsigned Binary) { |
| 1732 | assert((Binary & 0xfe000000) == 0xf2000000 && |
| 1733 | "not an ARM NEON data-processing instruction"); |
| 1734 | unsigned UBit = (Binary >> 24) & 1; |
| 1735 | return 0xef000000 | (UBit << 28) | (Binary & 0xffffff); |
| 1736 | } |
| 1737 | |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 1738 | void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) { |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1739 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1740 | |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 1741 | unsigned RegTOpIdx, RegNOpIdx, LnOpIdx; |
| 1742 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1743 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) { |
| 1744 | RegTOpIdx = 0; |
| 1745 | RegNOpIdx = 1; |
| 1746 | LnOpIdx = 2; |
| 1747 | } else { // ARMII::NSetLnFrm |
| 1748 | RegTOpIdx = 2; |
| 1749 | RegNOpIdx = 0; |
| 1750 | LnOpIdx = 3; |
| 1751 | } |
| 1752 | |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1753 | // Set the conditional execution predicate |
Bob Wilson | 5cdede4 | 2010-06-29 00:26:13 +0000 | [diff] [blame] | 1754 | Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift; |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1755 | |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 1756 | unsigned RegT = MI.getOperand(RegTOpIdx).getReg(); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1757 | RegT = getARMRegisterNumbering(RegT); |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1758 | Binary |= (RegT << ARMII::RegRdShift); |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 1759 | Binary |= encodeNEONRn(MI, RegNOpIdx); |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1760 | |
| 1761 | unsigned LaneShift; |
| 1762 | if ((Binary & (1 << 22)) != 0) |
| 1763 | LaneShift = 0; // 8-bit elements |
| 1764 | else if ((Binary & (1 << 5)) != 0) |
| 1765 | LaneShift = 1; // 16-bit elements |
| 1766 | else |
| 1767 | LaneShift = 2; // 32-bit elements |
| 1768 | |
Bob Wilson | d5a563d | 2010-06-29 17:34:07 +0000 | [diff] [blame] | 1769 | unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift; |
Bob Wilson | 52e4a0a | 2010-06-26 04:07:15 +0000 | [diff] [blame] | 1770 | unsigned Opc1 = Lane >> 2; |
| 1771 | unsigned Opc2 = Lane & 3; |
| 1772 | assert((Opc1 & 3) == 0 && "out-of-range lane number operand"); |
| 1773 | Binary |= (Opc1 << 21); |
| 1774 | Binary |= (Opc2 << 5); |
| 1775 | |
| 1776 | emitWordLE(Binary); |
| 1777 | } |
| 1778 | |
Bob Wilson | 21773e7 | 2010-06-29 20:13:29 +0000 | [diff] [blame] | 1779 | void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) { |
| 1780 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1781 | |
| 1782 | // Set the conditional execution predicate |
| 1783 | Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift; |
| 1784 | |
| 1785 | unsigned RegT = MI.getOperand(1).getReg(); |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 1786 | RegT = getARMRegisterNumbering(RegT); |
Bob Wilson | 21773e7 | 2010-06-29 20:13:29 +0000 | [diff] [blame] | 1787 | Binary |= (RegT << ARMII::RegRdShift); |
| 1788 | Binary |= encodeNEONRn(MI, 0); |
| 1789 | emitWordLE(Binary); |
| 1790 | } |
| 1791 | |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1792 | void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) { |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1793 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1794 | // Destination register is encoded in Dd. |
| 1795 | Binary |= encodeNEONRd(MI, 0); |
| 1796 | // Immediate fields: Op, Cmode, I, Imm3, Imm4 |
| 1797 | unsigned Imm = MI.getOperand(1).getImm(); |
| 1798 | unsigned Op = (Imm >> 12) & 1; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1799 | unsigned Cmode = (Imm >> 8) & 0xf; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1800 | unsigned I = (Imm >> 7) & 1; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1801 | unsigned Imm3 = (Imm >> 4) & 0x7; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1802 | unsigned Imm4 = Imm & 0xf; |
Bob Wilson | 08baddb | 2010-06-28 21:16:30 +0000 | [diff] [blame] | 1803 | Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4; |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 1804 | if (IsThumb) |
Bob Wilson | d896a97 | 2010-06-28 21:12:19 +0000 | [diff] [blame] | 1805 | Binary = convertNEONDataProcToThumb(Binary); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1806 | emitWordLE(Binary); |
| 1807 | } |
| 1808 | |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1809 | void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) { |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1810 | const TargetInstrDesc &TID = MI.getDesc(); |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1811 | unsigned Binary = getBinaryCodeForInstr(MI); |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1812 | // Destination register is encoded in Dd; source register in Dm. |
| 1813 | unsigned OpIdx = 0; |
| 1814 | Binary |= encodeNEONRd(MI, OpIdx++); |
| 1815 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1816 | ++OpIdx; |
| 1817 | Binary |= encodeNEONRm(MI, OpIdx); |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 1818 | if (IsThumb) |
Bob Wilson | d896a97 | 2010-06-28 21:12:19 +0000 | [diff] [blame] | 1819 | Binary = convertNEONDataProcToThumb(Binary); |
Bob Wilson | 583a2a0 | 2010-06-25 21:17:19 +0000 | [diff] [blame] | 1820 | // FIXME: This does not handle VDUPfdf or VDUPfqf. |
| 1821 | emitWordLE(Binary); |
| 1822 | } |
| 1823 | |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1824 | void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) { |
| 1825 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1826 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1827 | // Destination register is encoded in Dd; source registers in Dn and Dm. |
| 1828 | unsigned OpIdx = 0; |
| 1829 | Binary |= encodeNEONRd(MI, OpIdx++); |
| 1830 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1831 | ++OpIdx; |
| 1832 | Binary |= encodeNEONRn(MI, OpIdx++); |
| 1833 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1834 | ++OpIdx; |
| 1835 | Binary |= encodeNEONRm(MI, OpIdx); |
Bob Wilson | 62d24a4 | 2010-06-28 22:23:17 +0000 | [diff] [blame] | 1836 | if (IsThumb) |
Bob Wilson | d896a97 | 2010-06-28 21:12:19 +0000 | [diff] [blame] | 1837 | Binary = convertNEONDataProcToThumb(Binary); |
Bob Wilson | 5e7b607 | 2010-06-25 22:40:46 +0000 | [diff] [blame] | 1838 | // FIXME: This does not handle VMOVDneon or VMOVQ. |
| 1839 | emitWordLE(Binary); |
| 1840 | } |
| 1841 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1842 | #include "ARMGenCodeEmitter.inc" |