Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 42 | |
| 43 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 44 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 45 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 46 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 47 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 48 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 49 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>; |
| 50 | def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>; |
| 51 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 | // Node definitions. |
| 53 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 55 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 56 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 57 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 58 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 59 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 60 | |
| 61 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 62 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 63 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
| 64 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 65 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 66 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 67 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 68 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | [SDNPHasChain, SDNPOptInFlag]>; |
| 70 | |
| 71 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 72 | [SDNPInFlag]>; |
| 73 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 74 | [SDNPInFlag]>; |
| 75 | |
| 76 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 77 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 78 | |
| 79 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 80 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 81 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 82 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | |
| 84 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 85 | [SDNPOutFlag]>; |
| 86 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 87 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
| 88 | [SDNPOutFlag,SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 89 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 91 | |
| 92 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 93 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 94 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 95 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 96 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 97 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 98 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 99 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 100 | [SDNPHasChain]>; |
| 101 | def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER, |
| 102 | [SDNPHasChain]>; |
| 103 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 104 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | // ARM Instruction Predicate Definitions. |
| 106 | // |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 107 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 108 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 109 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 110 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 111 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 112 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 113 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 114 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 115 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 116 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
| 117 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 118 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 119 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 120 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 121 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 122 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 123 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | 2b51d51 | 2009-06-26 06:10:18 +0000 | [diff] [blame] | 124 | def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 125 | def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 126 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 127 | // FIXME: Eventually this will be just "hasV6T2Ops". |
| 128 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 129 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 130 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 131 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 132 | // ARM Flag Definitions. |
| 133 | |
| 134 | class RegConstraint<string C> { |
| 135 | string Constraints = C; |
| 136 | } |
| 137 | |
| 138 | //===----------------------------------------------------------------------===// |
| 139 | // ARM specific transformation functions and pattern fragments. |
| 140 | // |
| 141 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 143 | // so_imm_neg def below. |
| 144 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 145 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 146 | }]>; |
| 147 | |
| 148 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 149 | // so_imm_not def below. |
| 150 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 151 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 152 | }]>; |
| 153 | |
| 154 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 155 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 156 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 157 | return v == 8 || v == 16 || v == 24; |
| 158 | }]>; |
| 159 | |
| 160 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 161 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 162 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | }]>; |
| 164 | |
| 165 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 166 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 167 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 168 | }]>; |
| 169 | |
| 170 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 171 | PatLeaf<(imm), [{ |
| 172 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 173 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 174 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 175 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 176 | PatLeaf<(imm), [{ |
| 177 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 178 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 179 | |
| 180 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 181 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 182 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | }]>; |
| 184 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 185 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 186 | /// e.g., 0xf000ffff |
| 187 | def bf_inv_mask_imm : Operand<i32>, |
| 188 | PatLeaf<(imm), [{ |
| 189 | uint32_t v = (uint32_t)N->getZExtValue(); |
| 190 | if (v == 0xffffffff) |
| 191 | return 0; |
David Goodwin | c2ffd28 | 2009-07-14 00:57:56 +0000 | [diff] [blame] | 192 | // there can be 1's on either or both "outsides", all the "inside" |
| 193 | // bits must be 0's |
| 194 | unsigned int lsb = 0, msb = 31; |
| 195 | while (v & (1 << msb)) --msb; |
| 196 | while (v & (1 << lsb)) ++lsb; |
| 197 | for (unsigned int i = lsb; i <= msb; ++i) { |
| 198 | if (v & (1 << i)) |
| 199 | return 0; |
| 200 | } |
| 201 | return 1; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 202 | }] > { |
| 203 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 204 | } |
| 205 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 206 | /// Split a 32-bit immediate into two 16 bit parts. |
| 207 | def lo16 : SDNodeXForm<imm, [{ |
| 208 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, |
| 209 | MVT::i32); |
| 210 | }]>; |
| 211 | |
| 212 | def hi16 : SDNodeXForm<imm, [{ |
| 213 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 214 | }]>; |
| 215 | |
| 216 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 217 | // Returns true if all low 16-bits are 0. |
| 218 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 219 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 220 | |
| 221 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
| 222 | /// [0.65535]. |
| 223 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 224 | return (uint32_t)N->getZExtValue() < 65536; |
| 225 | }]>; |
| 226 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 227 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 228 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | |
| 230 | //===----------------------------------------------------------------------===// |
| 231 | // Operand Definitions. |
| 232 | // |
| 233 | |
| 234 | // Branch target. |
| 235 | def brtarget : Operand<OtherVT>; |
| 236 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | // A list of registers separated by comma. Used by load/store multiple. |
| 238 | def reglist : Operand<i32> { |
| 239 | let PrintMethod = "printRegisterList"; |
| 240 | } |
| 241 | |
| 242 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 243 | def cpinst_operand : Operand<i32> { |
| 244 | let PrintMethod = "printCPInstOperand"; |
| 245 | } |
| 246 | |
| 247 | def jtblock_operand : Operand<i32> { |
| 248 | let PrintMethod = "printJTBlockOperand"; |
| 249 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 250 | def jt2block_operand : Operand<i32> { |
| 251 | let PrintMethod = "printJT2BlockOperand"; |
| 252 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 253 | |
| 254 | // Local PC labels. |
| 255 | def pclabel : Operand<i32> { |
| 256 | let PrintMethod = "printPCLabel"; |
| 257 | } |
| 258 | |
| 259 | // shifter_operand operands: so_reg and so_imm. |
| 260 | def so_reg : Operand<i32>, // reg reg imm |
| 261 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 262 | [shl,srl,sra,rotr]> { |
| 263 | let PrintMethod = "printSORegOperand"; |
| 264 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 265 | } |
| 266 | |
| 267 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 268 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 269 | // represented in the imm field in the same 12-bit form that they are encoded |
| 270 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 271 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 272 | def so_imm : Operand<i32>, |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 273 | PatLeaf<(imm), [{ |
| 274 | return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; |
| 275 | }]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 276 | let PrintMethod = "printSOImmOperand"; |
| 277 | } |
| 278 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 279 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 280 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 281 | // get the first/second pieces. |
| 282 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 283 | PatLeaf<(imm), [{ |
| 284 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 285 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 286 | let PrintMethod = "printSOImm2PartOperand"; |
| 287 | } |
| 288 | |
| 289 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 290 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 291 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 292 | }]>; |
| 293 | |
| 294 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 295 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 296 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 297 | }]>; |
| 298 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 299 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 300 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 301 | }]> { |
| 302 | let PrintMethod = "printSOImm2PartOperand"; |
| 303 | } |
| 304 | |
| 305 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 306 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 307 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 308 | }]>; |
| 309 | |
| 310 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 311 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 312 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 313 | }]>; |
| 314 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 315 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 316 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 317 | return (int32_t)N->getZExtValue() < 32; |
| 318 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | |
| 320 | // Define ARM specific addressing modes. |
| 321 | |
| 322 | // addrmode2 := reg +/- reg shop imm |
| 323 | // addrmode2 := reg +/- imm12 |
| 324 | // |
| 325 | def addrmode2 : Operand<i32>, |
| 326 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 327 | let PrintMethod = "printAddrMode2Operand"; |
| 328 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 329 | } |
| 330 | |
| 331 | def am2offset : Operand<i32>, |
| 332 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 333 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 334 | let MIOperandInfo = (ops GPR, i32imm); |
| 335 | } |
| 336 | |
| 337 | // addrmode3 := reg +/- reg |
| 338 | // addrmode3 := reg +/- imm8 |
| 339 | // |
| 340 | def addrmode3 : Operand<i32>, |
| 341 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 342 | let PrintMethod = "printAddrMode3Operand"; |
| 343 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 344 | } |
| 345 | |
| 346 | def am3offset : Operand<i32>, |
| 347 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 348 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 349 | let MIOperandInfo = (ops GPR, i32imm); |
| 350 | } |
| 351 | |
| 352 | // addrmode4 := reg, <mode|W> |
| 353 | // |
| 354 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 355 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 356 | let PrintMethod = "printAddrMode4Operand"; |
| 357 | let MIOperandInfo = (ops GPR, i32imm); |
| 358 | } |
| 359 | |
| 360 | // addrmode5 := reg +/- imm8*4 |
| 361 | // |
| 362 | def addrmode5 : Operand<i32>, |
| 363 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 364 | let PrintMethod = "printAddrMode5Operand"; |
| 365 | let MIOperandInfo = (ops GPR, i32imm); |
| 366 | } |
| 367 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 368 | // addrmode6 := reg with optional writeback |
| 369 | // |
| 370 | def addrmode6 : Operand<i32>, |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 371 | ComplexPattern<i32, 4, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 372 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 373 | let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 374 | } |
| 375 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | // addrmodepc := pc + reg |
| 377 | // |
| 378 | def addrmodepc : Operand<i32>, |
| 379 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 380 | let PrintMethod = "printAddrModePCOperand"; |
| 381 | let MIOperandInfo = (ops GPR, i32imm); |
| 382 | } |
| 383 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 384 | def nohash_imm : Operand<i32> { |
| 385 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 386 | } |
| 387 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 388 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 389 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 390 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 391 | |
| 392 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 393 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | // |
| 395 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 396 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | /// binop that produces a value. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 398 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 399 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 400 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 401 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 402 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 403 | let Inst{25} = 1; |
| 404 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 405 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 406 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 407 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 408 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 409 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 410 | let isCommutable = Commutable; |
| 411 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 412 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 413 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 414 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 415 | let Inst{25} = 0; |
| 416 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | } |
| 418 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 419 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 420 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 421 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 422 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 423 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 424 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 425 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 426 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 427 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 428 | let Inst{25} = 1; |
| 429 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 430 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 431 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 432 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 433 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 434 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 435 | let Inst{20} = 1; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 436 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 437 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 438 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 439 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 440 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 441 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 442 | let Inst{25} = 0; |
| 443 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 444 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 445 | } |
| 446 | |
| 447 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 448 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 449 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 450 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 451 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 452 | bit Commutable = 0> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 453 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 454 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 455 | [(opnode GPR:$a, so_imm:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 456 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 457 | let Inst{25} = 1; |
| 458 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 459 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 460 | opc, "\t$a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 461 | [(opnode GPR:$a, GPR:$b)]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 462 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 463 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 464 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 465 | let isCommutable = Commutable; |
| 466 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 467 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 468 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 469 | [(opnode GPR:$a, so_reg:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 470 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 471 | let Inst{25} = 0; |
| 472 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 473 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 476 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 477 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 478 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 479 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 480 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 481 | IIC_iUNAr, opc, "\t$dst, $src", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 482 | [(set GPR:$dst, (opnode GPR:$src))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 483 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 484 | let Inst{11-10} = 0b00; |
| 485 | let Inst{19-16} = 0b1111; |
| 486 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 487 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 488 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 489 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 490 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 491 | let Inst{19-16} = 0b1111; |
| 492 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 493 | } |
| 494 | |
| 495 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 496 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 497 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 498 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 499 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 500 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 501 | Requires<[IsARM, HasV6]> { |
| 502 | let Inst{11-10} = 0b00; |
| 503 | } |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 504 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 505 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 506 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 507 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 508 | Requires<[IsARM, HasV6]>; |
| 509 | } |
| 510 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 511 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 512 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 513 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 514 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 515 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 516 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 517 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 518 | Requires<[IsARM, CarryDefIsUnused]> { |
| 519 | let Inst{25} = 1; |
| 520 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 521 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 522 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 523 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 524 | Requires<[IsARM, CarryDefIsUnused]> { |
| 525 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 526 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 527 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 528 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 529 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 530 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 531 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 532 | Requires<[IsARM, CarryDefIsUnused]> { |
| 533 | let Inst{25} = 0; |
| 534 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 535 | } |
| 536 | // Carry setting variants |
| 537 | let Defs = [CPSR] in { |
| 538 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 539 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 540 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 541 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 542 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
| 543 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 544 | let Defs = [CPSR]; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 545 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 546 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 547 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 548 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 549 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 550 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
| 551 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 552 | let Defs = [CPSR]; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 553 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 554 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 555 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 556 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 557 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 558 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 559 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
| 560 | Requires<[IsARM, CarryDefIsUsed]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 561 | let Defs = [CPSR]; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 562 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 563 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 564 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 565 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 566 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 567 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 568 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 569 | //===----------------------------------------------------------------------===// |
| 570 | // Instructions |
| 571 | //===----------------------------------------------------------------------===// |
| 572 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 573 | //===----------------------------------------------------------------------===// |
| 574 | // Miscellaneous Instructions. |
| 575 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 576 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 577 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 578 | /// the function. The first operand is the ID# for this instruction, the second |
| 579 | /// is the index into the MachineConstantPool that this is, the third is the |
| 580 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 581 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 582 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 583 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 584 | i32imm:$size), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 585 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 586 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 587 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 588 | def ADJCALLSTACKUP : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 589 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 590 | "@ ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 591 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | def ADJCALLSTACKDOWN : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 594 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 595 | "@ ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 596 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 597 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 598 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 599 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 600 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 601 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 602 | Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 603 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 604 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 605 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 606 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 607 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 609 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 610 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 611 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 612 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 613 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 614 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 615 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 616 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 617 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 618 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 619 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 620 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 621 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 622 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 623 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 624 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 625 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 626 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 627 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 628 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 629 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 630 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 631 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 632 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 633 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 634 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 635 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 636 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 637 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 638 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 639 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 640 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 641 | |
| 642 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 643 | // assembler. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 644 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 645 | Pseudo, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 646 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(", |
| 647 | "${:private}PCRELL${:uid}+8))\n"), |
| 648 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 649 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 650 | []>; |
| 651 | |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 652 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 653 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 654 | Pseudo, IIC_iALUi, |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 655 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, " |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 656 | "(${label}_${id}-(", |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 657 | "${:private}PCRELL${:uid}+8))\n"), |
| 658 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 659 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 660 | []> { |
| 661 | let Inst{25} = 1; |
| 662 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 663 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 664 | //===----------------------------------------------------------------------===// |
| 665 | // Control Flow Instructions. |
| 666 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 667 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 668 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 669 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 670 | "bx", "\tlr", [(ARMretflag)]> { |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 671 | let Inst{3-0} = 0b1110; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 672 | let Inst{7-4} = 0b0001; |
| 673 | let Inst{19-8} = 0b111111111111; |
| 674 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 675 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 676 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 677 | // Indirect branches |
| 678 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 679 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 680 | [(brind GPR:$dst)]> { |
| 681 | let Inst{7-4} = 0b0001; |
| 682 | let Inst{19-8} = 0b111111111111; |
| 683 | let Inst{27-20} = 0b00010010; |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 684 | let Inst{31-28} = 0b1110; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 685 | } |
| 686 | } |
| 687 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 688 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 689 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 690 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 691 | hasExtraDefRegAllocReq = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 692 | def LDM_RET : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 693 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 694 | LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 696 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 697 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 698 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 699 | Defs = [R0, R1, R2, R3, R12, LR, |
| 700 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 701 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 702 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 703 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 704 | IIC_Br, "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 705 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 706 | Requires<[IsARM, IsNotDarwin]> { |
| 707 | let Inst{31-28} = 0b1110; |
| 708 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 709 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 710 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 711 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 712 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 713 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 714 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 716 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 717 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 718 | [(ARMcall GPR:$func)]>, |
| 719 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 720 | let Inst{7-4} = 0b0011; |
| 721 | let Inst{19-8} = 0b111111111111; |
| 722 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 723 | } |
| 724 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 725 | // ARMv4T |
| 726 | def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 727 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 728 | [(ARMcall_nolink GPR:$func)]>, |
| 729 | Requires<[IsARM, IsNotDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 730 | let Inst{7-4} = 0b0001; |
| 731 | let Inst{19-8} = 0b111111111111; |
| 732 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 733 | } |
| 734 | } |
| 735 | |
| 736 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 737 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 738 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 739 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 740 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 741 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 742 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 743 | IIC_Br, "bl\t${func:call}", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 744 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 745 | let Inst{31-28} = 0b1110; |
| 746 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 747 | |
| 748 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 749 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 750 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 751 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 752 | |
| 753 | // ARMv5T and above |
| 754 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 755 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 756 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 757 | let Inst{7-4} = 0b0011; |
| 758 | let Inst{19-8} = 0b111111111111; |
| 759 | let Inst{27-20} = 0b00010010; |
| 760 | } |
| 761 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 762 | // ARMv4T |
| 763 | def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 764 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 765 | [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 766 | let Inst{7-4} = 0b0001; |
| 767 | let Inst{19-8} = 0b111111111111; |
| 768 | let Inst{27-20} = 0b00010010; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 769 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 770 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 771 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 772 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 773 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 774 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 775 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 776 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 777 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 778 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 779 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 780 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 781 | IIC_Br, "mov\tpc, $target \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 782 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 783 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 784 | let Inst{20} = 0; // S Bit |
| 785 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 786 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 787 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 788 | def BR_JTm : JTI<(outs), |
| 789 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 790 | IIC_Br, "ldr\tpc, $target \n$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 791 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 792 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 793 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 794 | let Inst{20} = 1; // L bit |
| 795 | let Inst{21} = 0; // W bit |
| 796 | let Inst{22} = 0; // B bit |
| 797 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 798 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 799 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 800 | def BR_JTadd : JTI<(outs), |
| 801 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 802 | IIC_Br, "add\tpc, $target, $idx \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 803 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 804 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 805 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 806 | let Inst{20} = 0; // S bit |
| 807 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 808 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 809 | } |
| 810 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 811 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 812 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 813 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 814 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 815 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 816 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 817 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 818 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 819 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 820 | //===----------------------------------------------------------------------===// |
| 821 | // Load / store Instructions. |
| 822 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 823 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 824 | // Load |
Evan Cheng | 4aedb61 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 825 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 826 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 827 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 828 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 829 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 830 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 4aedb61 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 831 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, |
| 832 | mayHaveSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 833 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 834 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 835 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 836 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 837 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 838 | IIC_iLoadr, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 839 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 840 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 841 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 842 | IIC_iLoadr, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 843 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 844 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 845 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 846 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 847 | IIC_iLoadr, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 848 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 849 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 850 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 851 | IIC_iLoadr, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 852 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 853 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 854 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 855 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 856 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 857 | IIC_iLoadr, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 858 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 859 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 860 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 861 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 862 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 863 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 864 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 865 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 866 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 867 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 868 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 869 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 870 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 871 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 872 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 873 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 874 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 875 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 876 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 877 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 878 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 879 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 880 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 881 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 882 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 883 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 884 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 885 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 886 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 887 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 888 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 889 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 890 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 891 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 892 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 893 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 894 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 895 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 896 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 897 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 898 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 899 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 900 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 901 | |
| 902 | // Store |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 903 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 904 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 905 | [(store GPR:$src, addrmode2:$addr)]>; |
| 906 | |
| 907 | // Stores with truncate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 908 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 909 | "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 910 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 911 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 912 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 913 | "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 914 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 915 | |
| 916 | // Store doubleword |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 917 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 918 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 919 | StMiscFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 920 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 921 | |
| 922 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 923 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 924 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 925 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 926 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 927 | [(set GPR:$base_wb, |
| 928 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 929 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 930 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 931 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 932 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 933 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | [(set GPR:$base_wb, |
| 935 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 936 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 937 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 938 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 939 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 940 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 941 | [(set GPR:$base_wb, |
| 942 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 943 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 944 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 945 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 946 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 947 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 948 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 949 | GPR:$base, am3offset:$offset))]>; |
| 950 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 951 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 952 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 953 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 954 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 955 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 956 | GPR:$base, am2offset:$offset))]>; |
| 957 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 958 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 959 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 960 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 961 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 962 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 963 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | |
| 965 | //===----------------------------------------------------------------------===// |
| 966 | // Load / store multiple Instructions. |
| 967 | // |
| 968 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 969 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 970 | def LDM : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 971 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 972 | LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 973 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 974 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 975 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 976 | def STM : AXI4st<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 977 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 978 | LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 979 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 980 | |
| 981 | //===----------------------------------------------------------------------===// |
| 982 | // Move Instructions. |
| 983 | // |
| 984 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 985 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 986 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 987 | "mov", "\t$dst, $src", []>, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 988 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 989 | let Inst{25} = 0; |
| 990 | } |
| 991 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 992 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 993 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 994 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 995 | let Inst{25} = 0; |
| 996 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 997 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 998 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 999 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1000 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1001 | let Inst{25} = 1; |
| 1002 | } |
| 1003 | |
| 1004 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
| 1005 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), |
| 1006 | DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1007 | "movw", "\t$dst, $src", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1008 | [(set GPR:$dst, imm0_65535:$src)]>, |
| 1009 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1010 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1011 | let Inst{25} = 1; |
| 1012 | } |
| 1013 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1014 | let Constraints = "$src = $dst" in |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1015 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 1016 | DPFrm, IIC_iMOVi, |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1017 | "movt", "\t$dst, $imm", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1018 | [(set GPR:$dst, |
| 1019 | (or (and GPR:$src, 0xffff), |
| 1020 | lo16AllZero:$imm))]>, UnaryDP, |
| 1021 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1022 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1023 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1024 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1025 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1026 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1027 | Requires<[IsARM, HasV6T2]>; |
| 1028 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1029 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1030 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1031 | "mov", "\t$dst, $src, rrx", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1032 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1033 | |
| 1034 | // These aren't really mov instructions, but we have to define them this way |
| 1035 | // due to flag operands. |
| 1036 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1037 | let Defs = [CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1038 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1039 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1040 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1041 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1042 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1043 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1044 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1045 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1046 | //===----------------------------------------------------------------------===// |
| 1047 | // Extend Instructions. |
| 1048 | // |
| 1049 | |
| 1050 | // Sign extenders |
| 1051 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1052 | defm SXTB : AI_unary_rrot<0b01101010, |
| 1053 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1054 | defm SXTH : AI_unary_rrot<0b01101011, |
| 1055 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1056 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1057 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 1058 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 1059 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 1060 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1061 | |
| 1062 | // TODO: SXT(A){B|H}16 |
| 1063 | |
| 1064 | // Zero extenders |
| 1065 | |
| 1066 | let AddedComplexity = 16 in { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1067 | defm UXTB : AI_unary_rrot<0b01101110, |
| 1068 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1069 | defm UXTH : AI_unary_rrot<0b01101111, |
| 1070 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1071 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 1072 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 | |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1074 | def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1075 | (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1076 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1077 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1078 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1079 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1080 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1081 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1083 | } |
| 1084 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1085 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
| 1086 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1087 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1088 | // TODO: UXT(A){B|H}16 |
| 1089 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1090 | def SBFX : I<(outs GPR:$dst), |
| 1091 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1092 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1093 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1094 | Requires<[IsARM, HasV6T2]> { |
| 1095 | let Inst{27-21} = 0b0111101; |
| 1096 | let Inst{6-4} = 0b101; |
| 1097 | } |
| 1098 | |
| 1099 | def UBFX : I<(outs GPR:$dst), |
| 1100 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1101 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1102 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1103 | Requires<[IsARM, HasV6T2]> { |
| 1104 | let Inst{27-21} = 0b0111111; |
| 1105 | let Inst{6-4} = 0b101; |
| 1106 | } |
| 1107 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1108 | //===----------------------------------------------------------------------===// |
| 1109 | // Arithmetic Instructions. |
| 1110 | // |
| 1111 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1112 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1113 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1114 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1115 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1116 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1117 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1118 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
| 1119 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1120 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1121 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1122 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1123 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1124 | BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1125 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
| 1126 | BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1127 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
| 1128 | BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>; |
| 1129 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
| 1130 | BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1131 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1132 | // These don't define reg/reg forms, because they are handled above. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1133 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1134 | IIC_iALUi, "rsb", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1135 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { |
| 1136 | let Inst{25} = 1; |
| 1137 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1138 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1139 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1140 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1141 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1142 | let Inst{25} = 0; |
| 1143 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1144 | |
| 1145 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1146 | let Defs = [CPSR] in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1147 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1148 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1149 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1150 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1151 | let Inst{25} = 1; |
| 1152 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1153 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1154 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1155 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1156 | let Inst{20} = 1; |
| 1157 | let Inst{25} = 0; |
| 1158 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1159 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1160 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1161 | let Uses = [CPSR] in { |
| 1162 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1163 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1164 | [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1165 | Requires<[IsARM, CarryDefIsUnused]> { |
| 1166 | let Inst{25} = 1; |
| 1167 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1168 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1169 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1170 | [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>, |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1171 | Requires<[IsARM, CarryDefIsUnused]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1172 | let Inst{25} = 0; |
| 1173 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
| 1176 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1177 | let Defs = [CPSR], Uses = [CPSR] in { |
| 1178 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1179 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1180 | [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1181 | Requires<[IsARM, CarryDefIsUnused]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1182 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1183 | let Inst{25} = 1; |
| 1184 | } |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1185 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1186 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1187 | [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>, |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1188 | Requires<[IsARM, CarryDefIsUnused]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1189 | let Inst{20} = 1; |
| 1190 | let Inst{25} = 0; |
| 1191 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1192 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1193 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1194 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 1195 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1196 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 1197 | |
| 1198 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1199 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1200 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 1201 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 1202 | |
| 1203 | // Note: These are implemented in C++ code, because they have to generate |
| 1204 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1205 | // cannot produce. |
| 1206 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1207 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1208 | |
| 1209 | |
| 1210 | //===----------------------------------------------------------------------===// |
| 1211 | // Bitwise Instructions. |
| 1212 | // |
| 1213 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1214 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1215 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1216 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1217 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1218 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1219 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1220 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1221 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1222 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1223 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1224 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1225 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1226 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1227 | Requires<[IsARM, HasV6T2]> { |
| 1228 | let Inst{27-21} = 0b0111110; |
| 1229 | let Inst{6-0} = 0b0011111; |
| 1230 | } |
| 1231 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1232 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1233 | "mvn", "\t$dst, $src", |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1234 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1235 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1236 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1237 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1238 | IIC_iMOVsr, "mvn", "\t$dst, $src", |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1239 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP; |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1240 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1241 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1242 | IIC_iMOVi, "mvn", "\t$dst, $imm", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1243 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 1244 | let Inst{25} = 1; |
| 1245 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1246 | |
| 1247 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1248 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1249 | |
| 1250 | //===----------------------------------------------------------------------===// |
| 1251 | // Multiply Instructions. |
| 1252 | // |
| 1253 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1254 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1255 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1256 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1257 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1259 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1260 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1261 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1262 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1263 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1264 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1265 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1266 | Requires<[IsARM, HasV6T2]>; |
| 1267 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1268 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1269 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1270 | let isCommutable = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1271 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1272 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1273 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1274 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1275 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1276 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1277 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1278 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1279 | |
| 1280 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1281 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1282 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1283 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1284 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1285 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1286 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1287 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1288 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1289 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1290 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1291 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1292 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1293 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1294 | |
| 1295 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1296 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1297 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1298 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1299 | Requires<[IsARM, HasV6]> { |
| 1300 | let Inst{7-4} = 0b0001; |
| 1301 | let Inst{15-12} = 0b1111; |
| 1302 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1303 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1304 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1305 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1306 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1307 | Requires<[IsARM, HasV6]> { |
| 1308 | let Inst{7-4} = 0b0001; |
| 1309 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1310 | |
| 1311 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1312 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1313 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1314 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1315 | Requires<[IsARM, HasV6]> { |
| 1316 | let Inst{7-4} = 0b1101; |
| 1317 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1318 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1319 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1320 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1321 | IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1322 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1323 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1324 | Requires<[IsARM, HasV5TE]> { |
| 1325 | let Inst{5} = 0; |
| 1326 | let Inst{6} = 0; |
| 1327 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1328 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1329 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1330 | IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1331 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1332 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1333 | Requires<[IsARM, HasV5TE]> { |
| 1334 | let Inst{5} = 0; |
| 1335 | let Inst{6} = 1; |
| 1336 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1337 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1338 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1339 | IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1340 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1341 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1342 | Requires<[IsARM, HasV5TE]> { |
| 1343 | let Inst{5} = 1; |
| 1344 | let Inst{6} = 0; |
| 1345 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1346 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1347 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1348 | IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1349 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 1350 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1351 | Requires<[IsARM, HasV5TE]> { |
| 1352 | let Inst{5} = 1; |
| 1353 | let Inst{6} = 1; |
| 1354 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1355 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1356 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1357 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1358 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1359 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1360 | Requires<[IsARM, HasV5TE]> { |
| 1361 | let Inst{5} = 1; |
| 1362 | let Inst{6} = 0; |
| 1363 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1364 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1365 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1366 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1367 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1368 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1369 | Requires<[IsARM, HasV5TE]> { |
| 1370 | let Inst{5} = 1; |
| 1371 | let Inst{6} = 1; |
| 1372 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 1373 | } |
| 1374 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1375 | |
| 1376 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1377 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1378 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1379 | [(set GPR:$dst, (add GPR:$acc, |
| 1380 | (opnode (sext_inreg GPR:$a, i16), |
| 1381 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1382 | Requires<[IsARM, HasV5TE]> { |
| 1383 | let Inst{5} = 0; |
| 1384 | let Inst{6} = 0; |
| 1385 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1386 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1387 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1388 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1389 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1390 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1391 | Requires<[IsARM, HasV5TE]> { |
| 1392 | let Inst{5} = 0; |
| 1393 | let Inst{6} = 1; |
| 1394 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1395 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1396 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1397 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1398 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1399 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1400 | Requires<[IsARM, HasV5TE]> { |
| 1401 | let Inst{5} = 1; |
| 1402 | let Inst{6} = 0; |
| 1403 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1404 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1405 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1406 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 1407 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 1408 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1409 | Requires<[IsARM, HasV5TE]> { |
| 1410 | let Inst{5} = 1; |
| 1411 | let Inst{6} = 1; |
| 1412 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1413 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1414 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1415 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1416 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1417 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1418 | Requires<[IsARM, HasV5TE]> { |
| 1419 | let Inst{5} = 0; |
| 1420 | let Inst{6} = 0; |
| 1421 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1422 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1423 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1424 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1425 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1426 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1427 | Requires<[IsARM, HasV5TE]> { |
| 1428 | let Inst{5} = 0; |
| 1429 | let Inst{6} = 1; |
| 1430 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1431 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1432 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1433 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1434 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1435 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1436 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 1437 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 1438 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1439 | //===----------------------------------------------------------------------===// |
| 1440 | // Misc. Arithmetic Instructions. |
| 1441 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 1442 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1443 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1444 | "clz", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1445 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 1446 | let Inst{7-4} = 0b0001; |
| 1447 | let Inst{11-8} = 0b1111; |
| 1448 | let Inst{19-16} = 0b1111; |
| 1449 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1450 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1451 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1452 | "rev", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1453 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 1454 | let Inst{7-4} = 0b0011; |
| 1455 | let Inst{11-8} = 0b1111; |
| 1456 | let Inst{19-16} = 0b1111; |
| 1457 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1458 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1459 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1460 | "rev16", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1461 | [(set GPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1462 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 1463 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 1464 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 1465 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1466 | Requires<[IsARM, HasV6]> { |
| 1467 | let Inst{7-4} = 0b1011; |
| 1468 | let Inst{11-8} = 0b1111; |
| 1469 | let Inst{19-16} = 0b1111; |
| 1470 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1471 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1472 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1473 | "revsh", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1474 | [(set GPR:$dst, |
| 1475 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1476 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 1477 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1478 | Requires<[IsARM, HasV6]> { |
| 1479 | let Inst{7-4} = 0b1011; |
| 1480 | let Inst{11-8} = 0b1111; |
| 1481 | let Inst{19-16} = 0b1111; |
| 1482 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1483 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1484 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1485 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1486 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1487 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 1488 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 1489 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1490 | Requires<[IsARM, HasV6]> { |
| 1491 | let Inst{6-4} = 0b001; |
| 1492 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1493 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1494 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 1495 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 1496 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 1497 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 1498 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1499 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1500 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1501 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1502 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1503 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1504 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 1505 | (and (sra GPR:$src2, imm16_31:$shamt), |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1506 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { |
| 1507 | let Inst{6-4} = 0b101; |
| 1508 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1509 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1510 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 1511 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1512 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1513 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 1514 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 1515 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 1516 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1517 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1518 | //===----------------------------------------------------------------------===// |
| 1519 | // Comparison Instructions... |
| 1520 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1521 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1522 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1523 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1524 | defm CMN : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1525 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1526 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1527 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1528 | defm TST : AI1_cmp_irs<0b1000, "tst", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1529 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1530 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1531 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1532 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1533 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
| 1534 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 1535 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
| 1536 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1537 | |
| 1538 | def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 1539 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1540 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1541 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1542 | (CMNri GPR:$src, so_imm_neg:$imm)>; |
| 1543 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1544 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1545 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1546 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
| 1547 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1548 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1549 | IIC_iCMOVr, "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1550 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1551 | RegConstraint<"$false = $dst">, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1552 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1553 | let Inst{25} = 0; |
| 1554 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1556 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1557 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1558 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1559 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1560 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1561 | let Inst{25} = 0; |
| 1562 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 1563 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1564 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1565 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1566 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1567 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1568 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1569 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1570 | } |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1571 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1572 | //===----------------------------------------------------------------------===// |
| 1573 | // Atomic operations intrinsics |
| 1574 | // |
| 1575 | |
| 1576 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame^] | 1577 | let hasSideEffects = 1 in { |
| 1578 | def Int_MemBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1579 | Pseudo, NoItinerary, |
| 1580 | "dmb", "", |
| 1581 | [(ARMMemBarrier)]>, |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 1582 | Requires<[HasV7]> { |
| 1583 | let Inst{31-4} = 0xf57ff05; |
| 1584 | // FIXME: add support for options other than a full system DMB |
| 1585 | let Inst{3-0} = 0b1111; |
| 1586 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1587 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame^] | 1588 | def Int_SyncBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1589 | Pseudo, NoItinerary, |
| 1590 | "dsb", "", |
| 1591 | [(ARMSyncBarrier)]>, |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 1592 | Requires<[HasV7]> { |
| 1593 | let Inst{31-4} = 0xf57ff04; |
| 1594 | // FIXME: add support for options other than a full system DSB |
| 1595 | let Inst{3-0} = 0b1111; |
| 1596 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1597 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 1598 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 1599 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 1600 | let Uses = [CPSR] in { |
| 1601 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
| 1602 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1603 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", |
| 1604 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 1605 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
| 1606 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1607 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", |
| 1608 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 1609 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
| 1610 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1611 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", |
| 1612 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 1613 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
| 1614 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1615 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", |
| 1616 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 1617 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
| 1618 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1619 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", |
| 1620 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 1621 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
| 1622 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1623 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", |
| 1624 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 1625 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
| 1626 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1627 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", |
| 1628 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 1629 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
| 1630 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1631 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", |
| 1632 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 1633 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
| 1634 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1635 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", |
| 1636 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 1637 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
| 1638 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1639 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", |
| 1640 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 1641 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
| 1642 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1643 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", |
| 1644 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 1645 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
| 1646 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1647 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", |
| 1648 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 1649 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
| 1650 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1651 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", |
| 1652 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 1653 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
| 1654 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1655 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", |
| 1656 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 1657 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
| 1658 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1659 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", |
| 1660 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 1661 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
| 1662 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1663 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", |
| 1664 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 1665 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
| 1666 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1667 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", |
| 1668 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 1669 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
| 1670 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1671 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", |
| 1672 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 1673 | |
| 1674 | def ATOMIC_SWAP_I8 : PseudoInst< |
| 1675 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1676 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", |
| 1677 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 1678 | def ATOMIC_SWAP_I16 : PseudoInst< |
| 1679 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1680 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", |
| 1681 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 1682 | def ATOMIC_SWAP_I32 : PseudoInst< |
| 1683 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1684 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", |
| 1685 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 1686 | |
| 1687 | |
| 1688 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
| 1689 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 1690 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", |
| 1691 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 1692 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
| 1693 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 1694 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", |
| 1695 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 1696 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
| 1697 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 1698 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", |
| 1699 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 1700 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 1701 | } |
| 1702 | |
| 1703 | let mayLoad = 1 in { |
| 1704 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 1705 | "ldrexb", "\t$dest, [$ptr]", |
| 1706 | []>; |
| 1707 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 1708 | "ldrexh", "\t$dest, [$ptr]", |
| 1709 | []>; |
| 1710 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 1711 | "ldrex", "\t$dest, [$ptr]", |
| 1712 | []>; |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 1713 | def LDREXD : AIldrex<0b00, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
| 1714 | NoItinerary, |
| 1715 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 1716 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 1717 | } |
| 1718 | |
| 1719 | let mayStore = 1 in { |
| 1720 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 1721 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 1722 | "strexb", "\t$success, $src, [$ptr]", |
| 1723 | []>; |
| 1724 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 1725 | NoItinerary, |
| 1726 | "strexh", "\t$success, $src, [$ptr]", |
| 1727 | []>; |
| 1728 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 1729 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 1730 | "strex", "\t$success, $src, [$ptr]", |
| 1731 | []>; |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 1732 | def STREXD : AIstrex<0b00, (outs GPR:$success), |
| 1733 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 1734 | NoItinerary, |
| 1735 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 1736 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 1737 | } |
| 1738 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1739 | //===----------------------------------------------------------------------===// |
| 1740 | // TLS Instructions |
| 1741 | // |
| 1742 | |
| 1743 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1744 | let isCall = 1, |
| 1745 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1746 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1747 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1748 | [(set R0, ARMthread_pointer)]>; |
| 1749 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 1750 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1751 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1752 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 1753 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1754 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1755 | // Since by its nature we may be coming from some other function to get |
| 1756 | // here, and we're using the stack frame for the containing function to |
| 1757 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1758 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1759 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1760 | // except for our own input by listing the relevant registers in Defs. By |
| 1761 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1762 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1763 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 1764 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 1765 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 1766 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1767 | D31 ] in { |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1768 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1769 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 1770 | Pseudo, NoItinerary, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1771 | "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t" |
| 1772 | "add\tr12, pc, #8\n\t" |
| 1773 | "str\tr12, [$src, #+4]\n\t" |
| 1774 | "mov\tr0, #0\n\t" |
| 1775 | "add\tpc, pc, #0\n\t" |
| 1776 | "mov\tr0, #1 @ eh_setjmp end", "", |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 1777 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 1778 | } |
| 1779 | |
| 1780 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1781 | // Non-Instruction Patterns |
| 1782 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 1783 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1784 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1785 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1786 | // Two piece so_imms. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 1787 | let isReMaterializable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1788 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1789 | Pseudo, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1790 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1791 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 1792 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1793 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1794 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1795 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1796 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1797 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1798 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1799 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 1800 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 1801 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 1802 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 1803 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 1804 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 1805 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 1806 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1807 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 1808 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 1809 | // as a single unit instead of having to handle reg inputs. |
| 1810 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1811 | let isReMaterializable = 1 in |
| 1812 | def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi, |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1813 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1814 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 1815 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1816 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1817 | // ConstantPool, GlobalAddress, and JumpTable |
| 1818 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 1819 | Requires<[IsARM, DontUseMovt]>; |
| 1820 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 1821 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 1822 | Requires<[IsARM, UseMovt]>; |
| 1823 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1824 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 1825 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1826 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 1827 | |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 1828 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1829 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1830 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1831 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1832 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1833 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1834 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1835 | // zextload i1 -> zextload i8 |
| 1836 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 1837 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1838 | // extload -> zextload |
| 1839 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1840 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 1841 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 1842 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1843 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 1844 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 1845 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1846 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1847 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1848 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1849 | (SMULBB GPR:$a, GPR:$b)>; |
| 1850 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 1851 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1852 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1853 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1854 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1855 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1856 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1857 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 1858 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1859 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1860 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1861 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1862 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 1863 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1864 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1865 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1866 | (SMULWB GPR:$a, GPR:$b)>; |
| 1867 | |
| 1868 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1869 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1870 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1871 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1872 | def : ARMV5TEPat<(add GPR:$acc, |
| 1873 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 1874 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1875 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1876 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 1877 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1878 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1879 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1880 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1881 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 1882 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1883 | (mul (sra GPR:$a, (i32 16)), |
| 1884 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1885 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1886 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1887 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1888 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1889 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1890 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 1891 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1892 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1893 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1894 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1895 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 1896 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1897 | //===----------------------------------------------------------------------===// |
| 1898 | // Thumb Support |
| 1899 | // |
| 1900 | |
| 1901 | include "ARMInstrThumb.td" |
| 1902 | |
| 1903 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1904 | // Thumb2 Support |
| 1905 | // |
| 1906 | |
| 1907 | include "ARMInstrThumb2.td" |
| 1908 | |
| 1909 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1910 | // Floating Point Support |
| 1911 | // |
| 1912 | |
| 1913 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1914 | |
| 1915 | //===----------------------------------------------------------------------===// |
| 1916 | // Advanced SIMD (NEON) Support |
| 1917 | // |
| 1918 | |
| 1919 | include "ARMInstrNEON.td" |