blob: 16564755406dde9a4a08a2d881e79dee2f07276e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080040#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041
Ben Widawskya35d9d32011-07-13 14:38:17 -070042static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080043module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070044MODULE_PARM_DESC(modeset,
45 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
46 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Ben Widawskya35d9d32011-07-13 14:38:17 -070048unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080049module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Ben Widawskya35d9d32011-07-13 14:38:17 -070051int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000052module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070053MODULE_PARM_DESC(panel_ignore_lid,
54 "Override lid status (0=autodetect [default], 1=lid open, "
55 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000056
Ben Widawskya35d9d32011-07-13 14:38:17 -070057unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000058module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070059MODULE_PARM_DESC(powersave,
60 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070061
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080062int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000063module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070064MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080065 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000066
Keith Packardc0f372b32011-11-16 22:24:52 -080067int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070068module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070069MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030070 "Enable power-saving render C-state 6. "
71 "Different stages can be selected via bitmask values "
72 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
73 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
74 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000075
Keith Packard4415e632011-11-09 09:57:50 -080076int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070077module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070078MODULE_PARM_DESC(i915_enable_fbc,
79 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070080 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070081
Ben Widawskya35d9d32011-07-13 14:38:17 -070082unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000083module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070084MODULE_PARM_DESC(lvds_downclock,
85 "Use panel (LVDS/eDP) downclocking for power savings "
86 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000087
Takashi Iwai121d5272012-03-20 13:07:06 +010088int i915_lvds_channel_mode __read_mostly;
89module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
90MODULE_PARM_DESC(lvds_channel_mode,
91 "Specify LVDS channel mode "
92 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
93
Keith Packard4415e632011-11-09 09:57:50 -080094int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000095module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070096MODULE_PARM_DESC(lvds_use_ssc,
97 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070098 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000099
Ben Widawskya35d9d32011-07-13 14:38:17 -0700100int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000101module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700102MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100103 "Override/Ignore selection of SDVO panel mode in the VBT "
104 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000105
Ben Widawskya35d9d32011-07-13 14:38:17 -0700106static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000107module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700108MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000109
Ben Widawskya35d9d32011-07-13 14:38:17 -0700110bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700111module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700112MODULE_PARM_DESC(enable_hangcheck,
113 "Periodically check GPU activity for detecting hangs. "
114 "WARNING: Disabling this can cause system wide hangs. "
115 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700116
Daniel Vetter650dc072012-04-02 10:08:35 +0200117int i915_enable_ppgtt __read_mostly = -1;
118module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100119MODULE_PARM_DESC(i915_enable_ppgtt,
120 "Enable PPGTT (default: true)");
121
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300122unsigned int i915_preliminary_hw_support __read_mostly = 0;
123module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
124MODULE_PARM_DESC(preliminary_hw_support,
125 "Enable preliminary hardware support. "
126 "Enable Haswell and ValleyView Support. "
127 "(default: false)");
128
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500129static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800130extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500131
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200133 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000134 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500135 .vendor = 0x8086, \
136 .device = id, \
137 .subvendor = PCI_ANY_ID, \
138 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500139 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500140
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200141static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100142 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100143 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500144};
145
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200146static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100147 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100148 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500149};
150
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200151static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100152 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400153 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100154 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500155};
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100158 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100159 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100163 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100164 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500165};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100167 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500168 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100169 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100170 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500171};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200172static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100173 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100174 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200176static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100177 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500178 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100179 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100180 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500181};
182
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200183static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100184 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100185 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100186 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100190 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000191 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100192 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100193 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194};
195
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200196static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100197 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100198 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100199 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200};
201
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200202static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100203 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100204 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800205 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000210 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100211 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100212 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800213 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100217 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100219 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220};
221
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200222static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100223 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200224 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226};
227
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200228static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100229 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000230 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700231 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800232 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500233};
234
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200235static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100236 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100237 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100238 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100239 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200240 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200241 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800242};
243
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200244static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100245 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100246 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800247 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100248 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100249 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200250 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200251 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800252};
253
Jesse Barnesc76b6152011-04-28 14:32:07 -0700254static const struct intel_device_info intel_ivybridge_d_info = {
255 .is_ivybridge = 1, .gen = 7,
256 .need_gfx_hws = 1, .has_hotplug = 1,
257 .has_bsd_ring = 1,
258 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200259 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200260 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700261};
262
263static const struct intel_device_info intel_ivybridge_m_info = {
264 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
265 .need_gfx_hws = 1, .has_hotplug = 1,
266 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
267 .has_bsd_ring = 1,
268 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200269 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200270 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700271};
272
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700273static const struct intel_device_info intel_valleyview_m_info = {
274 .gen = 7, .is_mobile = 1,
275 .need_gfx_hws = 1, .has_hotplug = 1,
276 .has_fbc = 0,
277 .has_bsd_ring = 1,
278 .has_blt_ring = 1,
279 .is_valleyview = 1,
280};
281
282static const struct intel_device_info intel_valleyview_d_info = {
283 .gen = 7,
284 .need_gfx_hws = 1, .has_hotplug = 1,
285 .has_fbc = 0,
286 .has_bsd_ring = 1,
287 .has_blt_ring = 1,
288 .is_valleyview = 1,
289};
290
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300291static const struct intel_device_info intel_haswell_d_info = {
292 .is_haswell = 1, .gen = 7,
293 .need_gfx_hws = 1, .has_hotplug = 1,
294 .has_bsd_ring = 1,
295 .has_blt_ring = 1,
296 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200297 .has_force_wake = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300298};
299
300static const struct intel_device_info intel_haswell_m_info = {
301 .is_haswell = 1, .gen = 7, .is_mobile = 1,
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .has_bsd_ring = 1,
304 .has_blt_ring = 1,
305 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200306 .has_force_wake = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500307};
308
Chris Wilson6103da02010-07-05 18:01:47 +0100309static const struct pci_device_id pciidlist[] = { /* aka */
310 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
311 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
312 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400313 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100314 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
315 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
316 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
317 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
318 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
319 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
320 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
321 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
322 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
323 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
324 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
325 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
326 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
327 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
328 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
329 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
330 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
331 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
332 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
333 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
334 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
335 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100336 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500337 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
338 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
340 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800341 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800342 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
343 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800344 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800345 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800346 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800347 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700348 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
349 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
350 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
351 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
352 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300353 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300354 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
355 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300356 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300357 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
358 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300359 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300360 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
361 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300362 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
363 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
364 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
365 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
366 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
367 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
368 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
369 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
370 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
371 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
372 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
373 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
374 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
375 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
376 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
377 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
378 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
379 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
380 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
381 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
382 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
383 INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
384 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
385 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
386 INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
387 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
388 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
389 INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
Jesse Barnesff049b62012-06-20 10:53:13 -0700390 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
391 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
392 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500393 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394};
395
Jesse Barnes79e53942008-11-07 14:24:08 -0800396#if defined(CONFIG_DRM_I915_KMS)
397MODULE_DEVICE_TABLE(pci, pciidlist);
398#endif
399
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800400#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700401#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800402#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700403#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300404#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800405
Akshay Joshi0206e352011-08-16 15:34:10 -0400406void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
409 struct pci_dev *pch;
410
411 /*
412 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
413 * make graphics device passthrough work easy for VMM, that only
414 * need to expose ISA bridge to let driver know the real hardware
415 * underneath. This is a requirement from virtualization team.
416 */
417 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
418 if (pch) {
419 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
420 int id;
421 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
422
Jesse Barnes90711d52011-04-28 14:48:02 -0700423 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
424 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100425 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700426 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
427 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800428 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100429 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800430 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700431 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
432 /* PantherPoint is CPT compatible */
433 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100434 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700435 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300436 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
437 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100438 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300439 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800440 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100441 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800442 }
443 pci_dev_put(pch);
444 }
445}
446
Ben Widawsky2911a352012-04-05 14:47:36 -0700447bool i915_semaphore_is_enabled(struct drm_device *dev)
448{
449 if (INTEL_INFO(dev)->gen < 6)
450 return 0;
451
452 if (i915_semaphores >= 0)
453 return i915_semaphores;
454
Daniel Vetter59de3292012-04-02 20:48:43 +0200455#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700456 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200457 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
458 return false;
459#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700460
461 return 1;
462}
463
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100464static int i915_drm_freeze(struct drm_device *dev)
465{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100466 struct drm_i915_private *dev_priv = dev->dev_private;
467
Dave Airlie5bcf7192010-12-07 09:20:40 +1000468 drm_kms_helper_poll_disable(dev);
469
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100470 pci_save_state(dev->pdev);
471
472 /* If KMS is active, we do the leavevt stuff here */
473 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
474 int error = i915_gem_idle(dev);
475 if (error) {
476 dev_err(&dev->pdev->dev,
477 "GEM idle failed, resume might fail\n");
478 return error;
479 }
Daniel Vettera261b242012-07-26 19:21:47 +0200480
481 intel_modeset_disable(dev);
482
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100483 drm_irq_uninstall(dev);
484 }
485
486 i915_save_state(dev);
487
Chris Wilson44834a62010-08-19 16:09:23 +0100488 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100489
490 /* Modeset on resume, not lid events */
491 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100492
Dave Airlie3fa016a2012-03-28 10:48:49 +0100493 console_lock();
494 intel_fbdev_set_suspend(dev, 1);
495 console_unlock();
496
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100497 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100498}
499
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000500int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100501{
502 int error;
503
504 if (!dev || !dev->dev_private) {
505 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700506 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000507 return -ENODEV;
508 }
509
Dave Airlieb932ccb2008-02-20 10:02:20 +1000510 if (state.event == PM_EVENT_PRETHAW)
511 return 0;
512
Dave Airlie5bcf7192010-12-07 09:20:40 +1000513
514 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
515 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100516
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100517 error = i915_drm_freeze(dev);
518 if (error)
519 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000520
Dave Airlieb932ccb2008-02-20 10:02:20 +1000521 if (state.event == PM_EVENT_SUSPEND) {
522 /* Shut down the device */
523 pci_disable_device(dev->pdev);
524 pci_set_power_state(dev->pdev, PCI_D3hot);
525 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526
527 return 0;
528}
529
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100530static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000531{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800532 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100533 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100534
Chris Wilsond1c3b172010-12-08 14:26:19 +0000535 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
536 mutex_lock(&dev->struct_mutex);
537 i915_gem_restore_gtt_mappings(dev);
538 mutex_unlock(&dev->struct_mutex);
539 }
540
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100541 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100542 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100543
Jesse Barnes5669fca2009-02-17 15:13:31 -0800544 /* KMS EnterVT equivalent */
545 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanoni40579ab2012-07-03 15:57:33 -0300546 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Chris Wilson1833b132012-05-09 11:56:28 +0100547 ironlake_init_pch_refclk(dev);
548
Jesse Barnes5669fca2009-02-17 15:13:31 -0800549 mutex_lock(&dev->struct_mutex);
550 dev_priv->mm.suspended = 0;
551
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100552 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800553 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800554
Chris Wilson1833b132012-05-09 11:56:28 +0100555 intel_modeset_init_hw(dev);
Daniel Vetter24929352012-07-02 20:28:59 +0200556 intel_modeset_setup_hw_state(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000557 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800558 drm_irq_install(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800559 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800560
Chris Wilson44834a62010-08-19 16:09:23 +0100561 intel_opregion_init(dev);
562
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800563 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700564
Dave Airlie3fa016a2012-03-28 10:48:49 +0100565 console_lock();
566 intel_fbdev_set_suspend(dev, 0);
567 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100568 return error;
569}
570
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000571int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100572{
Chris Wilson6eecba32010-09-08 09:45:11 +0100573 int ret;
574
Dave Airlie5bcf7192010-12-07 09:20:40 +1000575 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
576 return 0;
577
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100578 if (pci_enable_device(dev->pdev))
579 return -EIO;
580
581 pci_set_master(dev->pdev);
582
Chris Wilson6eecba32010-09-08 09:45:11 +0100583 ret = i915_drm_thaw(dev);
584 if (ret)
585 return ret;
586
587 drm_kms_helper_poll_enable(dev);
588 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000589}
590
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200591static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100592{
593 struct drm_i915_private *dev_priv = dev->dev_private;
594
595 if (IS_I85X(dev))
596 return -ENODEV;
597
598 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
599 POSTING_READ(D_STATE);
600
601 if (IS_I830(dev) || IS_845G(dev)) {
602 I915_WRITE(DEBUG_RESET_I830,
603 DEBUG_RESET_DISPLAY |
604 DEBUG_RESET_RENDER |
605 DEBUG_RESET_FULL);
606 POSTING_READ(DEBUG_RESET_I830);
607 msleep(1);
608
609 I915_WRITE(DEBUG_RESET_I830, 0);
610 POSTING_READ(DEBUG_RESET_I830);
611 }
612
613 msleep(1);
614
615 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
616 POSTING_READ(D_STATE);
617
618 return 0;
619}
620
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700621static int i965_reset_complete(struct drm_device *dev)
622{
623 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700624 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200625 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700626}
627
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200628static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700629{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200630 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700631 u8 gdrst;
632
Chris Wilsonae681d92010-10-01 14:57:56 +0100633 /*
634 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
635 * well as the reset bit (GR/bit 0). Setting the GR bit
636 * triggers the reset; when done, the hardware will clear it.
637 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700638 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200639 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200640 gdrst | GRDOM_RENDER |
641 GRDOM_RESET_ENABLE);
642 ret = wait_for(i965_reset_complete(dev), 500);
643 if (ret)
644 return ret;
645
646 /* We can't reset render&media without also resetting display ... */
647 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
648 pci_write_config_byte(dev->pdev, I965_GDRST,
649 gdrst | GRDOM_MEDIA |
650 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700651
652 return wait_for(i965_reset_complete(dev), 500);
653}
654
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200655static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700656{
657 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200658 u32 gdrst;
659 int ret;
660
661 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200662 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200663 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
664 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
665 if (ret)
666 return ret;
667
668 /* We can't reset render&media without also resetting display ... */
669 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
670 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
671 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700672 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673}
674
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200675static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800676{
677 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800678 int ret;
679 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800680
Keith Packard286fed42012-01-06 11:44:11 -0800681 /* Hold gt_lock across reset to prevent any register access
682 * with forcewake not set correctly
683 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800684 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800685
686 /* Reset the chip */
687
688 /* GEN6_GDRST is not in the gt power well, no need to check
689 * for fifo space for the write or forcewake the chip for
690 * the read
691 */
692 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
693
694 /* Spin waiting for the device to ack the reset request */
695 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
696
697 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800698 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300699 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800700 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300701 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800702
703 /* Restore fifo count */
704 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
705
Keith Packardb6e45f82012-01-06 11:34:04 -0800706 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
707 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800708}
709
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700710int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200711{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200713 int ret = -ENODEV;
714
715 switch (INTEL_INFO(dev)->gen) {
716 case 7:
717 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200718 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200719 break;
720 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200721 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200722 break;
723 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200724 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200725 break;
726 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200727 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200728 break;
729 }
730
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200731 /* Also reset the gpu hangman. */
732 if (dev_priv->stop_rings) {
733 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
734 dev_priv->stop_rings = 0;
735 if (ret == -ENODEV) {
736 DRM_ERROR("Reset not implemented, but ignoring "
737 "error for simulated gpu hangs\n");
738 ret = 0;
739 }
740 }
741
Daniel Vetter350d2702012-04-27 15:17:42 +0200742 return ret;
743}
744
Ben Gamari11ed50e2009-09-14 17:48:45 -0400745/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200746 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400747 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400748 *
749 * Reset the chip. Useful if a hang is detected. Returns zero on successful
750 * reset or otherwise an error code.
751 *
752 * Procedure is fairly simple:
753 * - reset the chip using the reset reg
754 * - re-init context state
755 * - re-init hardware status page
756 * - re-init ring buffer
757 * - re-init interrupt state
758 * - re-init display
759 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200760int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400761{
762 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700763 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400764
Chris Wilsond78cb502010-12-23 13:33:15 +0000765 if (!i915_try_reset)
766 return 0;
767
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200768 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400769
Chris Wilson069efc12010-09-30 16:53:18 +0100770 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400771
Chris Wilsonf803aa52010-09-19 12:38:26 +0100772 ret = -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200773 if (get_seconds() - dev_priv->last_gpu_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100774 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200775 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200776 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200777
Chris Wilsonae681d92010-10-01 14:57:56 +0100778 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700779 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100780 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100781 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100782 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400783 }
784
785 /* Ok, now get things going again... */
786
787 /*
788 * Everything depends on having the GTT running, so we need to start
789 * there. Fortunately we don't need to do this unless we reset the
790 * chip at a PCI level.
791 *
792 * Next we need to restore the context, but we don't use those
793 * yet either...
794 *
795 * Ring buffer needs to be re-initialized in the KMS case, or if X
796 * was running at the time of the reset (i.e. we weren't VT
797 * switched away).
798 */
799 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800800 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100801 struct intel_ring_buffer *ring;
802 int i;
803
Ben Gamari11ed50e2009-09-14 17:48:45 -0400804 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800805
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100806 i915_gem_init_swizzling(dev);
807
Chris Wilsonb4519512012-05-11 14:29:30 +0100808 for_each_ring(ring, dev_priv, i)
809 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800810
Ben Widawsky254f9652012-06-04 14:42:42 -0700811 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100812 i915_gem_init_ppgtt(dev);
813
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200814 /*
815 * It would make sense to re-init all the other hw state, at
816 * least the rps/rc6/emon init done within modeset_init_hw. For
817 * some unknown reason, this blows up my ilk, so don't.
818 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200819
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200820 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200821
Ben Gamari11ed50e2009-09-14 17:48:45 -0400822 drm_irq_uninstall(dev);
823 drm_irq_install(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200824 } else {
825 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400826 }
827
Ben Gamari11ed50e2009-09-14 17:48:45 -0400828 return 0;
829}
830
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500831static int __devinit
832i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
833{
Daniel Vetter01a06852012-06-25 15:58:49 +0200834 struct intel_device_info *intel_info =
835 (struct intel_device_info *) ent->driver_data;
836
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300837 if (intel_info->is_haswell || intel_info->is_valleyview)
838 if(!i915_preliminary_hw_support) {
839 DRM_ERROR("Preliminary hardware support disabled\n");
840 return -ENODEV;
841 }
842
Chris Wilson5fe49d82011-02-01 19:43:02 +0000843 /* Only bind to function 0 of the device. Early generations
844 * used function 1 as a placeholder for multi-head. This causes
845 * us confusion instead, especially on the systems where both
846 * functions have the same PCI-ID!
847 */
848 if (PCI_FUNC(pdev->devfn))
849 return -ENODEV;
850
Daniel Vetter01a06852012-06-25 15:58:49 +0200851 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
852 * implementation for gen3 (and only gen3) that used legacy drm maps
853 * (gasp!) to share buffers between X and the client. Hence we need to
854 * keep around the fake agp stuff for gen3, even when kms is enabled. */
855 if (intel_info->gen != 3) {
856 driver.driver_features &=
857 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
858 } else if (!intel_agp_enabled) {
859 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
860 return -ENODEV;
861 }
862
Jordan Crousedcdb1672010-05-27 13:40:25 -0600863 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500864}
865
866static void
867i915_pci_remove(struct pci_dev *pdev)
868{
869 struct drm_device *dev = pci_get_drvdata(pdev);
870
871 drm_put_dev(dev);
872}
873
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100874static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500875{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100876 struct pci_dev *pdev = to_pci_dev(dev);
877 struct drm_device *drm_dev = pci_get_drvdata(pdev);
878 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500879
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100880 if (!drm_dev || !drm_dev->dev_private) {
881 dev_err(dev, "DRM not initialized, aborting suspend.\n");
882 return -ENODEV;
883 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500884
Dave Airlie5bcf7192010-12-07 09:20:40 +1000885 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
886 return 0;
887
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100888 error = i915_drm_freeze(drm_dev);
889 if (error)
890 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500891
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100892 pci_disable_device(pdev);
893 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800894
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800895 return 0;
896}
897
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100898static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800899{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100900 struct pci_dev *pdev = to_pci_dev(dev);
901 struct drm_device *drm_dev = pci_get_drvdata(pdev);
902
903 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800904}
905
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100906static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800907{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100908 struct pci_dev *pdev = to_pci_dev(dev);
909 struct drm_device *drm_dev = pci_get_drvdata(pdev);
910
911 if (!drm_dev || !drm_dev->dev_private) {
912 dev_err(dev, "DRM not initialized, aborting suspend.\n");
913 return -ENODEV;
914 }
915
916 return i915_drm_freeze(drm_dev);
917}
918
919static int i915_pm_thaw(struct device *dev)
920{
921 struct pci_dev *pdev = to_pci_dev(dev);
922 struct drm_device *drm_dev = pci_get_drvdata(pdev);
923
924 return i915_drm_thaw(drm_dev);
925}
926
927static int i915_pm_poweroff(struct device *dev)
928{
929 struct pci_dev *pdev = to_pci_dev(dev);
930 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100931
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100932 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800933}
934
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100935static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400936 .suspend = i915_pm_suspend,
937 .resume = i915_pm_resume,
938 .freeze = i915_pm_freeze,
939 .thaw = i915_pm_thaw,
940 .poweroff = i915_pm_poweroff,
941 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800942};
943
Laurent Pinchart78b68552012-05-17 13:27:22 +0200944static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -0800945 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800946 .open = drm_gem_vm_open,
947 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800948};
949
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700950static const struct file_operations i915_driver_fops = {
951 .owner = THIS_MODULE,
952 .open = drm_open,
953 .release = drm_release,
954 .unlocked_ioctl = drm_ioctl,
955 .mmap = drm_gem_mmap,
956 .poll = drm_poll,
957 .fasync = drm_fasync,
958 .read = drm_read,
959#ifdef CONFIG_COMPAT
960 .compat_ioctl = i915_compat_ioctl,
961#endif
962 .llseek = noop_llseek,
963};
964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000966 /* Don't use MTRRs here; the Xserver or userspace app should
967 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100968 */
Eric Anholt673a3942008-07-30 12:06:12 -0700969 .driver_features =
970 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +0200971 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +1100972 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000973 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700974 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100975 .lastclose = i915_driver_lastclose,
976 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700977 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100978
979 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
980 .suspend = i915_suspend,
981 .resume = i915_resume,
982
Dave Airliecda17382005-07-10 17:31:26 +1000983 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000984 .master_create = i915_master_create,
985 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500986#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400987 .debugfs_init = i915_debugfs_init,
988 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500989#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700990 .gem_init_object = i915_gem_init_object,
991 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800992 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +0200993
994 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
995 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
996 .gem_prime_export = i915_gem_prime_export,
997 .gem_prime_import = i915_gem_prime_import,
998
Dave Airlieff72145b2011-02-07 12:16:14 +1000999 .dumb_create = i915_gem_dumb_create,
1000 .dumb_map_offset = i915_gem_mmap_gtt,
1001 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001003 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001004 .name = DRIVER_NAME,
1005 .desc = DRIVER_DESC,
1006 .date = DRIVER_DATE,
1007 .major = DRIVER_MAJOR,
1008 .minor = DRIVER_MINOR,
1009 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010};
1011
Dave Airlie8410ea32010-12-15 03:16:38 +10001012static struct pci_driver i915_pci_driver = {
1013 .name = DRIVER_NAME,
1014 .id_table = pciidlist,
1015 .probe = i915_pci_probe,
1016 .remove = i915_pci_remove,
1017 .driver.pm = &i915_pm_ops,
1018};
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020static int __init i915_init(void)
1021{
1022 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001023
1024 /*
1025 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1026 * explicitly disabled with the module pararmeter.
1027 *
1028 * Otherwise, just follow the parameter (defaulting to off).
1029 *
1030 * Allow optional vga_text_mode_force boot option to override
1031 * the default behavior.
1032 */
1033#if defined(CONFIG_DRM_I915_KMS)
1034 if (i915_modeset != 0)
1035 driver.driver_features |= DRIVER_MODESET;
1036#endif
1037 if (i915_modeset == 1)
1038 driver.driver_features |= DRIVER_MODESET;
1039
1040#ifdef CONFIG_VGA_CONSOLE
1041 if (vgacon_text_force() && i915_modeset == -1)
1042 driver.driver_features &= ~DRIVER_MODESET;
1043#endif
1044
Chris Wilson3885c6b2011-01-23 10:45:14 +00001045 if (!(driver.driver_features & DRIVER_MODESET))
1046 driver.get_vblank_timestamp = NULL;
1047
Dave Airlie8410ea32010-12-15 03:16:38 +10001048 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049}
1050
1051static void __exit i915_exit(void)
1052{
Dave Airlie8410ea32010-12-15 03:16:38 +10001053 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054}
1055
1056module_init(i915_init);
1057module_exit(i915_exit);
1058
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001059MODULE_AUTHOR(DRIVER_AUTHOR);
1060MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001062
Jesse Barnesb7d84092012-03-22 14:38:43 -07001063/* We give fast paths for the really cool registers */
1064#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001065 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1066 ((reg) < 0x40000) && \
1067 ((reg) != FORCEWAKE))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001068
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001069static bool IS_DISPLAYREG(u32 reg)
1070{
1071 /*
1072 * This should make it easier to transition modules over to the
1073 * new register block scheme, since we can do it incrementally.
1074 */
Daniel Vettera7e806d2012-07-11 16:27:55 +02001075 if (reg >= VLV_DISPLAY_BASE)
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001076 return false;
1077
1078 if (reg >= RENDER_RING_BASE &&
1079 reg < RENDER_RING_BASE + 0xff)
1080 return false;
1081 if (reg >= GEN6_BSD_RING_BASE &&
1082 reg < GEN6_BSD_RING_BASE + 0xff)
1083 return false;
1084 if (reg >= BLT_RING_BASE &&
1085 reg < BLT_RING_BASE + 0xff)
1086 return false;
1087
1088 if (reg == PGTBL_ER)
1089 return false;
1090
1091 if (reg >= IPEIR_I965 &&
1092 reg < HWSTAM)
1093 return false;
1094
1095 if (reg == MI_MODE)
1096 return false;
1097
1098 if (reg == GFX_MODE_GEN7)
1099 return false;
1100
1101 if (reg == RENDER_HWS_PGA_GEN7 ||
1102 reg == BSD_HWS_PGA_GEN7 ||
1103 reg == BLT_HWS_PGA_GEN7)
1104 return false;
1105
1106 if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
1107 reg == GEN6_BSD_RNCID)
1108 return false;
1109
1110 if (reg == GEN6_BLITTER_ECOSKPD)
1111 return false;
1112
1113 if (reg >= 0x4000c &&
1114 reg <= 0x4002c)
1115 return false;
1116
1117 if (reg >= 0x4f000 &&
1118 reg <= 0x4f08f)
1119 return false;
1120
1121 if (reg >= 0x4f100 &&
1122 reg <= 0x4f11f)
1123 return false;
1124
1125 if (reg >= VLV_MASTER_IER &&
1126 reg <= GEN6_PMIER)
1127 return false;
1128
1129 if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
1130 reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
1131 return false;
1132
1133 if (reg >= VLV_IIR_RW &&
1134 reg <= VLV_ISR)
1135 return false;
1136
1137 if (reg == FORCEWAKE_VLV ||
1138 reg == FORCEWAKE_ACK_VLV)
1139 return false;
1140
1141 if (reg == GEN6_GDRST)
1142 return false;
1143
1144 return true;
1145}
1146
Andi Kleenf7000882011-10-13 16:08:51 -07001147#define __i915_read(x, y) \
1148u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1149 u##x val = 0; \
1150 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001151 unsigned long irqflags; \
1152 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1153 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001154 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001155 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001156 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001157 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001158 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001159 } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1160 val = read##y(dev_priv->regs + reg + 0x180000); \
Andi Kleenf7000882011-10-13 16:08:51 -07001161 } else { \
1162 val = read##y(dev_priv->regs + reg); \
1163 } \
1164 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1165 return val; \
1166}
1167
1168__i915_read(8, b)
1169__i915_read(16, w)
1170__i915_read(32, l)
1171__i915_read(64, q)
1172#undef __i915_read
1173
1174#define __i915_write(x, y) \
1175void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001176 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001177 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1178 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001179 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001180 } \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001181 if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1182 write##y(val, dev_priv->regs + reg + 0x180000); \
1183 } else { \
1184 write##y(val, dev_priv->regs + reg); \
1185 } \
Ben Widawsky67a37442012-02-09 10:15:20 +01001186 if (unlikely(__fifo_ret)) { \
1187 gen6_gt_check_fifodbg(dev_priv); \
1188 } \
Ben Widawskyb4c145c2012-08-20 16:15:14 -07001189 if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
1190 DRM_ERROR("Unclaimed write to %x\n", reg); \
1191 writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
1192 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001193}
1194__i915_write(8, b)
1195__i915_write(16, w)
1196__i915_write(32, l)
1197__i915_write(64, q)
1198#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001199
1200static const struct register_whitelist {
1201 uint64_t offset;
1202 uint32_t size;
1203 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1204} whitelist[] = {
1205 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1206};
1207
1208int i915_reg_read_ioctl(struct drm_device *dev,
1209 void *data, struct drm_file *file)
1210{
1211 struct drm_i915_private *dev_priv = dev->dev_private;
1212 struct drm_i915_reg_read *reg = data;
1213 struct register_whitelist const *entry = whitelist;
1214 int i;
1215
1216 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1217 if (entry->offset == reg->offset &&
1218 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1219 break;
1220 }
1221
1222 if (i == ARRAY_SIZE(whitelist))
1223 return -EINVAL;
1224
1225 switch (entry->size) {
1226 case 8:
1227 reg->val = I915_READ64(reg->offset);
1228 break;
1229 case 4:
1230 reg->val = I915_READ(reg->offset);
1231 break;
1232 case 2:
1233 reg->val = I915_READ16(reg->offset);
1234 break;
1235 case 1:
1236 reg->val = I915_READ8(reg->offset);
1237 break;
1238 default:
1239 WARN_ON(1);
1240 return -EINVAL;
1241 }
1242
1243 return 0;
1244}