Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | #include "drmP.h" |
| 32 | #include "drm.h" |
| 33 | #include "i915_drm.h" |
| 34 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 35 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 36 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 39 | #include <linux/module.h> |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 40 | #include "drm_crtc_helper.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 41 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 42 | static int i915_modeset __read_mostly = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 43 | module_param_named(modeset, i915_modeset, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 44 | MODULE_PARM_DESC(modeset, |
| 45 | "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, " |
| 46 | "1=on, -1=force vga console preference [default])"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 47 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 48 | unsigned int i915_fbpercrtc __always_unused = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 49 | module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 51 | int i915_panel_ignore_lid __read_mostly = 0; |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 52 | module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 53 | MODULE_PARM_DESC(panel_ignore_lid, |
| 54 | "Override lid status (0=autodetect [default], 1=lid open, " |
| 55 | "-1=lid closed)"); |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 56 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 57 | unsigned int i915_powersave __read_mostly = 1; |
Chris Wilson | 0aa9927 | 2010-11-02 09:20:50 +0000 | [diff] [blame] | 58 | module_param_named(powersave, i915_powersave, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 59 | MODULE_PARM_DESC(powersave, |
| 60 | "Enable powersavings, fbc, downclocking, etc. (default: true)"); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 61 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 62 | int i915_semaphores __read_mostly = -1; |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 63 | module_param_named(semaphores, i915_semaphores, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 64 | MODULE_PARM_DESC(semaphores, |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 65 | "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))"); |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 66 | |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 67 | int i915_enable_rc6 __read_mostly = -1; |
Jesse Barnes | f57f9c1 | 2012-04-11 09:39:02 -0700 | [diff] [blame] | 68 | module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 69 | MODULE_PARM_DESC(i915_enable_rc6, |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 70 | "Enable power-saving render C-state 6. " |
| 71 | "Different stages can be selected via bitmask values " |
| 72 | "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). " |
| 73 | "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. " |
| 74 | "default: -1 (use per-chip default)"); |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 75 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 76 | int i915_enable_fbc __read_mostly = -1; |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 77 | module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 78 | MODULE_PARM_DESC(i915_enable_fbc, |
| 79 | "Enable frame buffer compression for power savings " |
Keith Packard | cd0de03 | 2011-09-19 21:34:19 -0700 | [diff] [blame] | 80 | "(default: -1 (use per-chip default))"); |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 81 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 82 | unsigned int i915_lvds_downclock __read_mostly = 0; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 83 | module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 84 | MODULE_PARM_DESC(lvds_downclock, |
| 85 | "Use panel (LVDS/eDP) downclocking for power savings " |
| 86 | "(default: false)"); |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 87 | |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 88 | int i915_lvds_channel_mode __read_mostly; |
| 89 | module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600); |
| 90 | MODULE_PARM_DESC(lvds_channel_mode, |
| 91 | "Specify LVDS channel mode " |
| 92 | "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)"); |
| 93 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 94 | int i915_panel_use_ssc __read_mostly = -1; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 95 | module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 96 | MODULE_PARM_DESC(lvds_use_ssc, |
| 97 | "Use Spread Spectrum Clock with panels [LVDS/eDP] " |
Keith Packard | 72bbe58 | 2011-09-26 16:09:45 -0700 | [diff] [blame] | 98 | "(default: auto from VBT)"); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 99 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 100 | int i915_vbt_sdvo_panel_type __read_mostly = -1; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 101 | module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 102 | MODULE_PARM_DESC(vbt_sdvo_panel_type, |
Mathias Fröhlich | c10e408 | 2012-03-01 06:44:35 +0100 | [diff] [blame] | 103 | "Override/Ignore selection of SDVO panel mode in the VBT " |
| 104 | "(-2=ignore, -1=auto [default], index in VBT BIOS table)"); |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 105 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 106 | static bool i915_try_reset __read_mostly = true; |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 107 | module_param_named(reset, i915_try_reset, bool, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 108 | MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)"); |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 109 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 110 | bool i915_enable_hangcheck __read_mostly = true; |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 111 | module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 112 | MODULE_PARM_DESC(enable_hangcheck, |
| 113 | "Periodically check GPU activity for detecting hangs. " |
| 114 | "WARNING: Disabling this can cause system wide hangs. " |
| 115 | "(default: true)"); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 116 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 117 | int i915_enable_ppgtt __read_mostly = -1; |
| 118 | module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 119 | MODULE_PARM_DESC(i915_enable_ppgtt, |
| 120 | "Enable PPGTT (default: true)"); |
| 121 | |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame^] | 122 | unsigned int i915_preliminary_hw_support __read_mostly = 0; |
| 123 | module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600); |
| 124 | MODULE_PARM_DESC(preliminary_hw_support, |
| 125 | "Enable preliminary hardware support. " |
| 126 | "Enable Haswell and ValleyView Support. " |
| 127 | "(default: false)"); |
| 128 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 129 | static struct drm_driver driver; |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 130 | extern int intel_agp_enabled; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 131 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 132 | #define INTEL_VGA_DEVICE(id, info) { \ |
Daniel Vetter | 80a2901 | 2011-10-11 10:59:05 +0200 | [diff] [blame] | 133 | .class = PCI_BASE_CLASS_DISPLAY << 16, \ |
Chris Wilson | 934f992 | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 134 | .class_mask = 0xff0000, \ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 135 | .vendor = 0x8086, \ |
| 136 | .device = id, \ |
| 137 | .subvendor = PCI_ANY_ID, \ |
| 138 | .subdevice = PCI_ANY_ID, \ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 139 | .driver_data = (unsigned long) info } |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 140 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 141 | static const struct intel_device_info intel_i830_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 142 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 143 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 144 | }; |
| 145 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 146 | static const struct intel_device_info intel_845g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 147 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 148 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 149 | }; |
| 150 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 151 | static const struct intel_device_info intel_i85x_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 152 | .gen = 2, .is_i85x = 1, .is_mobile = 1, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 153 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 154 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 155 | }; |
| 156 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 157 | static const struct intel_device_info intel_i865g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 158 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 159 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 160 | }; |
| 161 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 162 | static const struct intel_device_info intel_i915g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 163 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 164 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 165 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 166 | static const struct intel_device_info intel_i915gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 167 | .gen = 3, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 168 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 169 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 170 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 171 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 172 | static const struct intel_device_info intel_i945g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 173 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 174 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 175 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 176 | static const struct intel_device_info intel_i945gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 177 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 178 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 179 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 180 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 181 | }; |
| 182 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 183 | static const struct intel_device_info intel_i965g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 184 | .gen = 4, .is_broadwater = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 185 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 186 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 187 | }; |
| 188 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 189 | static const struct intel_device_info intel_i965gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 190 | .gen = 4, .is_crestline = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 191 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 192 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 193 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 194 | }; |
| 195 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 196 | static const struct intel_device_info intel_g33_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 197 | .gen = 3, .is_g33 = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 198 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 199 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 200 | }; |
| 201 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 202 | static const struct intel_device_info intel_g45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 203 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 204 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 205 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 206 | }; |
| 207 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 208 | static const struct intel_device_info intel_gm45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 209 | .gen = 4, .is_g4x = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 210 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 211 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 212 | .supports_tv = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 213 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 214 | }; |
| 215 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 216 | static const struct intel_device_info intel_pineview_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 217 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 218 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 219 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 220 | }; |
| 221 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 222 | static const struct intel_device_info intel_ironlake_d_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 223 | .gen = 5, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 224 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 225 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 226 | }; |
| 227 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 228 | static const struct intel_device_info intel_ironlake_m_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 229 | .gen = 5, .is_mobile = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 230 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 231 | .has_fbc = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 232 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 233 | }; |
| 234 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 235 | static const struct intel_device_info intel_sandybridge_d_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 236 | .gen = 6, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 237 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 238 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 239 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 240 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 241 | .has_force_wake = 1, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 242 | }; |
| 243 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 244 | static const struct intel_device_info intel_sandybridge_m_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 245 | .gen = 6, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 246 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 247 | .has_fbc = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 248 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 249 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 250 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 251 | .has_force_wake = 1, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 252 | }; |
| 253 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 254 | static const struct intel_device_info intel_ivybridge_d_info = { |
| 255 | .is_ivybridge = 1, .gen = 7, |
| 256 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 257 | .has_bsd_ring = 1, |
| 258 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 259 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 260 | .has_force_wake = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 261 | }; |
| 262 | |
| 263 | static const struct intel_device_info intel_ivybridge_m_info = { |
| 264 | .is_ivybridge = 1, .gen = 7, .is_mobile = 1, |
| 265 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 266 | .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */ |
| 267 | .has_bsd_ring = 1, |
| 268 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 269 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 270 | .has_force_wake = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 271 | }; |
| 272 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 273 | static const struct intel_device_info intel_valleyview_m_info = { |
| 274 | .gen = 7, .is_mobile = 1, |
| 275 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 276 | .has_fbc = 0, |
| 277 | .has_bsd_ring = 1, |
| 278 | .has_blt_ring = 1, |
| 279 | .is_valleyview = 1, |
| 280 | }; |
| 281 | |
| 282 | static const struct intel_device_info intel_valleyview_d_info = { |
| 283 | .gen = 7, |
| 284 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 285 | .has_fbc = 0, |
| 286 | .has_bsd_ring = 1, |
| 287 | .has_blt_ring = 1, |
| 288 | .is_valleyview = 1, |
| 289 | }; |
| 290 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 291 | static const struct intel_device_info intel_haswell_d_info = { |
| 292 | .is_haswell = 1, .gen = 7, |
| 293 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 294 | .has_bsd_ring = 1, |
| 295 | .has_blt_ring = 1, |
| 296 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 297 | .has_force_wake = 1, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 298 | }; |
| 299 | |
| 300 | static const struct intel_device_info intel_haswell_m_info = { |
| 301 | .is_haswell = 1, .gen = 7, .is_mobile = 1, |
| 302 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 303 | .has_bsd_ring = 1, |
| 304 | .has_blt_ring = 1, |
| 305 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 306 | .has_force_wake = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 307 | }; |
| 308 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 309 | static const struct pci_device_id pciidlist[] = { /* aka */ |
| 310 | INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */ |
| 311 | INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */ |
| 312 | INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */ |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 313 | INTEL_VGA_DEVICE(0x358e, &intel_i85x_info), |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 314 | INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */ |
| 315 | INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */ |
| 316 | INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */ |
| 317 | INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */ |
| 318 | INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */ |
| 319 | INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */ |
| 320 | INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */ |
| 321 | INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */ |
| 322 | INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */ |
| 323 | INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */ |
| 324 | INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */ |
| 325 | INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */ |
| 326 | INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */ |
| 327 | INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */ |
| 328 | INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */ |
| 329 | INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */ |
| 330 | INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */ |
| 331 | INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */ |
| 332 | INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */ |
| 333 | INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */ |
| 334 | INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */ |
| 335 | INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */ |
Chris Wilson | 41a5142 | 2010-09-17 08:22:30 +0100 | [diff] [blame] | 336 | INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 337 | INTEL_VGA_DEVICE(0xa001, &intel_pineview_info), |
| 338 | INTEL_VGA_DEVICE(0xa011, &intel_pineview_info), |
| 339 | INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info), |
| 340 | INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info), |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 341 | INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 342 | INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info), |
| 343 | INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info), |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 344 | INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 345 | INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info), |
Zhenyu Wang | 4fefe43 | 2010-08-19 09:46:16 +0800 | [diff] [blame] | 346 | INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 347 | INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info), |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 348 | INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */ |
| 349 | INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */ |
| 350 | INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */ |
| 351 | INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */ |
| 352 | INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */ |
Eugeni Dodonov | cc22a93 | 2012-03-29 20:55:48 -0300 | [diff] [blame] | 353 | INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 354 | INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */ |
| 355 | INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 356 | INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 357 | INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */ |
| 358 | INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 359 | INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 360 | INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */ |
| 361 | INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 362 | INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */ |
| 363 | INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */ |
| 364 | INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */ |
| 365 | INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */ |
| 366 | INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */ |
| 367 | INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */ |
| 368 | INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */ |
| 369 | INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */ |
| 370 | INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */ |
| 371 | INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */ |
| 372 | INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */ |
| 373 | INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */ |
| 374 | INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */ |
| 375 | INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */ |
| 376 | INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */ |
| 377 | INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */ |
| 378 | INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */ |
| 379 | INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */ |
| 380 | INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */ |
| 381 | INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */ |
| 382 | INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */ |
| 383 | INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */ |
| 384 | INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */ |
| 385 | INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */ |
| 386 | INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */ |
| 387 | INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */ |
| 388 | INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */ |
| 389 | INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */ |
Jesse Barnes | ff049b6 | 2012-06-20 10:53:13 -0700 | [diff] [blame] | 390 | INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info), |
| 391 | INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info), |
| 392 | INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info), |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 393 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | }; |
| 395 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 396 | #if defined(CONFIG_DRM_I915_KMS) |
| 397 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 398 | #endif |
| 399 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 400 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 401 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 402 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 403 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 404 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 405 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 406 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 407 | { |
| 408 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 409 | struct pci_dev *pch; |
| 410 | |
| 411 | /* |
| 412 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 413 | * make graphics device passthrough work easy for VMM, that only |
| 414 | * need to expose ISA bridge to let driver know the real hardware |
| 415 | * underneath. This is a requirement from virtualization team. |
| 416 | */ |
| 417 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL); |
| 418 | if (pch) { |
| 419 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
| 420 | int id; |
| 421 | id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
| 422 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 423 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 424 | dev_priv->pch_type = PCH_IBX; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 425 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 426 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
| 427 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 428 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 429 | dev_priv->num_pch_pll = 2; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 430 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 431 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 432 | /* PantherPoint is CPT compatible */ |
| 433 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 434 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 435 | DRM_DEBUG_KMS("Found PatherPoint PCH\n"); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 436 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 437 | dev_priv->pch_type = PCH_LPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 438 | dev_priv->num_pch_pll = 0; |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 439 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 440 | } |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 441 | BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 442 | } |
| 443 | pci_dev_put(pch); |
| 444 | } |
| 445 | } |
| 446 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 447 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 448 | { |
| 449 | if (INTEL_INFO(dev)->gen < 6) |
| 450 | return 0; |
| 451 | |
| 452 | if (i915_semaphores >= 0) |
| 453 | return i915_semaphores; |
| 454 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 455 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 456 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 457 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 458 | return false; |
| 459 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 460 | |
| 461 | return 1; |
| 462 | } |
| 463 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 464 | static int i915_drm_freeze(struct drm_device *dev) |
| 465 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 466 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 467 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 468 | drm_kms_helper_poll_disable(dev); |
| 469 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 470 | pci_save_state(dev->pdev); |
| 471 | |
| 472 | /* If KMS is active, we do the leavevt stuff here */ |
| 473 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 474 | int error = i915_gem_idle(dev); |
| 475 | if (error) { |
| 476 | dev_err(&dev->pdev->dev, |
| 477 | "GEM idle failed, resume might fail\n"); |
| 478 | return error; |
| 479 | } |
Daniel Vetter | a261b24 | 2012-07-26 19:21:47 +0200 | [diff] [blame] | 480 | |
| 481 | intel_modeset_disable(dev); |
| 482 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 483 | drm_irq_uninstall(dev); |
| 484 | } |
| 485 | |
| 486 | i915_save_state(dev); |
| 487 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 488 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 489 | |
| 490 | /* Modeset on resume, not lid events */ |
| 491 | dev_priv->modeset_on_lid = 0; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 492 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 493 | console_lock(); |
| 494 | intel_fbdev_set_suspend(dev, 1); |
| 495 | console_unlock(); |
| 496 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 497 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 498 | } |
| 499 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 500 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 501 | { |
| 502 | int error; |
| 503 | |
| 504 | if (!dev || !dev->dev_private) { |
| 505 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 506 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 507 | return -ENODEV; |
| 508 | } |
| 509 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 510 | if (state.event == PM_EVENT_PRETHAW) |
| 511 | return 0; |
| 512 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 513 | |
| 514 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 515 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 516 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 517 | error = i915_drm_freeze(dev); |
| 518 | if (error) |
| 519 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 520 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 521 | if (state.event == PM_EVENT_SUSPEND) { |
| 522 | /* Shut down the device */ |
| 523 | pci_disable_device(dev->pdev); |
| 524 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 525 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 526 | |
| 527 | return 0; |
| 528 | } |
| 529 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 530 | static int i915_drm_thaw(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 531 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 532 | struct drm_i915_private *dev_priv = dev->dev_private; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 533 | int error = 0; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 534 | |
Chris Wilson | d1c3b17 | 2010-12-08 14:26:19 +0000 | [diff] [blame] | 535 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 536 | mutex_lock(&dev->struct_mutex); |
| 537 | i915_gem_restore_gtt_mappings(dev); |
| 538 | mutex_unlock(&dev->struct_mutex); |
| 539 | } |
| 540 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 541 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 542 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 543 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 544 | /* KMS EnterVT equivalent */ |
| 545 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Paulo Zanoni | 40579ab | 2012-07-03 15:57:33 -0300 | [diff] [blame] | 546 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 547 | ironlake_init_pch_refclk(dev); |
| 548 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 549 | mutex_lock(&dev->struct_mutex); |
| 550 | dev_priv->mm.suspended = 0; |
| 551 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 552 | error = i915_gem_init_hw(dev); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 553 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 554 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 555 | intel_modeset_init_hw(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 556 | intel_modeset_setup_hw_state(dev); |
Chris Wilson | 500f714 | 2011-01-24 15:14:41 +0000 | [diff] [blame] | 557 | drm_mode_config_reset(dev); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 558 | drm_irq_install(dev); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 559 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 560 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 561 | intel_opregion_init(dev); |
| 562 | |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 563 | dev_priv->modeset_on_lid = 0; |
Jesse Barnes | 06891e2 | 2009-09-14 10:58:48 -0700 | [diff] [blame] | 564 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 565 | console_lock(); |
| 566 | intel_fbdev_set_suspend(dev, 0); |
| 567 | console_unlock(); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 568 | return error; |
| 569 | } |
| 570 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 571 | int i915_resume(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 572 | { |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 573 | int ret; |
| 574 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 575 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 576 | return 0; |
| 577 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 578 | if (pci_enable_device(dev->pdev)) |
| 579 | return -EIO; |
| 580 | |
| 581 | pci_set_master(dev->pdev); |
| 582 | |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 583 | ret = i915_drm_thaw(dev); |
| 584 | if (ret) |
| 585 | return ret; |
| 586 | |
| 587 | drm_kms_helper_poll_enable(dev); |
| 588 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 589 | } |
| 590 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 591 | static int i8xx_do_reset(struct drm_device *dev) |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 592 | { |
| 593 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 594 | |
| 595 | if (IS_I85X(dev)) |
| 596 | return -ENODEV; |
| 597 | |
| 598 | I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830); |
| 599 | POSTING_READ(D_STATE); |
| 600 | |
| 601 | if (IS_I830(dev) || IS_845G(dev)) { |
| 602 | I915_WRITE(DEBUG_RESET_I830, |
| 603 | DEBUG_RESET_DISPLAY | |
| 604 | DEBUG_RESET_RENDER | |
| 605 | DEBUG_RESET_FULL); |
| 606 | POSTING_READ(DEBUG_RESET_I830); |
| 607 | msleep(1); |
| 608 | |
| 609 | I915_WRITE(DEBUG_RESET_I830, 0); |
| 610 | POSTING_READ(DEBUG_RESET_I830); |
| 611 | } |
| 612 | |
| 613 | msleep(1); |
| 614 | |
| 615 | I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830); |
| 616 | POSTING_READ(D_STATE); |
| 617 | |
| 618 | return 0; |
| 619 | } |
| 620 | |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 621 | static int i965_reset_complete(struct drm_device *dev) |
| 622 | { |
| 623 | u8 gdrst; |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 624 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | 5fe9fe8 | 2012-05-02 21:33:52 +0200 | [diff] [blame] | 625 | return (gdrst & GRDOM_RESET_ENABLE) == 0; |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 626 | } |
| 627 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 628 | static int i965_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 629 | { |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 630 | int ret; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 631 | u8 gdrst; |
| 632 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 633 | /* |
| 634 | * Set the domains we want to reset (GRDOM/bits 2 and 3) as |
| 635 | * well as the reset bit (GR/bit 0). Setting the GR bit |
| 636 | * triggers the reset; when done, the hardware will clear it. |
| 637 | */ |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 638 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 639 | pci_write_config_byte(dev->pdev, I965_GDRST, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 640 | gdrst | GRDOM_RENDER | |
| 641 | GRDOM_RESET_ENABLE); |
| 642 | ret = wait_for(i965_reset_complete(dev), 500); |
| 643 | if (ret) |
| 644 | return ret; |
| 645 | |
| 646 | /* We can't reset render&media without also resetting display ... */ |
| 647 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
| 648 | pci_write_config_byte(dev->pdev, I965_GDRST, |
| 649 | gdrst | GRDOM_MEDIA | |
| 650 | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 651 | |
| 652 | return wait_for(i965_reset_complete(dev), 500); |
| 653 | } |
| 654 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 655 | static int ironlake_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 656 | { |
| 657 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 658 | u32 gdrst; |
| 659 | int ret; |
| 660 | |
| 661 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 662 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 663 | gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE); |
| 664 | ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
| 665 | if (ret) |
| 666 | return ret; |
| 667 | |
| 668 | /* We can't reset render&media without also resetting display ... */ |
| 669 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
| 670 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
| 671 | gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 672 | return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 673 | } |
| 674 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 675 | static int gen6_do_reset(struct drm_device *dev) |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 676 | { |
| 677 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 678 | int ret; |
| 679 | unsigned long irqflags; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 680 | |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 681 | /* Hold gt_lock across reset to prevent any register access |
| 682 | * with forcewake not set correctly |
| 683 | */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 684 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 685 | |
| 686 | /* Reset the chip */ |
| 687 | |
| 688 | /* GEN6_GDRST is not in the gt power well, no need to check |
| 689 | * for fifo space for the write or forcewake the chip for |
| 690 | * the read |
| 691 | */ |
| 692 | I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL); |
| 693 | |
| 694 | /* Spin waiting for the device to ack the reset request */ |
| 695 | ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500); |
| 696 | |
| 697 | /* If reset with a user forcewake, try to restore, otherwise turn it off */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 698 | if (dev_priv->forcewake_count) |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 699 | dev_priv->gt.force_wake_get(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 700 | else |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 701 | dev_priv->gt.force_wake_put(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 702 | |
| 703 | /* Restore fifo count */ |
| 704 | dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 705 | |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 706 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
| 707 | return ret; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 708 | } |
| 709 | |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 710 | int intel_gpu_reset(struct drm_device *dev) |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 711 | { |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 712 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 713 | int ret = -ENODEV; |
| 714 | |
| 715 | switch (INTEL_INFO(dev)->gen) { |
| 716 | case 7: |
| 717 | case 6: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 718 | ret = gen6_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 719 | break; |
| 720 | case 5: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 721 | ret = ironlake_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 722 | break; |
| 723 | case 4: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 724 | ret = i965_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 725 | break; |
| 726 | case 2: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 727 | ret = i8xx_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 728 | break; |
| 729 | } |
| 730 | |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 731 | /* Also reset the gpu hangman. */ |
| 732 | if (dev_priv->stop_rings) { |
| 733 | DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n"); |
| 734 | dev_priv->stop_rings = 0; |
| 735 | if (ret == -ENODEV) { |
| 736 | DRM_ERROR("Reset not implemented, but ignoring " |
| 737 | "error for simulated gpu hangs\n"); |
| 738 | ret = 0; |
| 739 | } |
| 740 | } |
| 741 | |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 742 | return ret; |
| 743 | } |
| 744 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 745 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 746 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 747 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 748 | * |
| 749 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 750 | * reset or otherwise an error code. |
| 751 | * |
| 752 | * Procedure is fairly simple: |
| 753 | * - reset the chip using the reset reg |
| 754 | * - re-init context state |
| 755 | * - re-init hardware status page |
| 756 | * - re-init ring buffer |
| 757 | * - re-init interrupt state |
| 758 | * - re-init display |
| 759 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 760 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 761 | { |
| 762 | drm_i915_private_t *dev_priv = dev->dev_private; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 763 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 764 | |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 765 | if (!i915_try_reset) |
| 766 | return 0; |
| 767 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 768 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 769 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 770 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 771 | |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 772 | ret = -ENODEV; |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 773 | if (get_seconds() - dev_priv->last_gpu_reset < 5) |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 774 | DRM_ERROR("GPU hanging too fast, declaring wedged!\n"); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 775 | else |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 776 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 777 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 778 | dev_priv->last_gpu_reset = get_seconds(); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 779 | if (ret) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 780 | DRM_ERROR("Failed to reset chip.\n"); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 781 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 782 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 783 | } |
| 784 | |
| 785 | /* Ok, now get things going again... */ |
| 786 | |
| 787 | /* |
| 788 | * Everything depends on having the GTT running, so we need to start |
| 789 | * there. Fortunately we don't need to do this unless we reset the |
| 790 | * chip at a PCI level. |
| 791 | * |
| 792 | * Next we need to restore the context, but we don't use those |
| 793 | * yet either... |
| 794 | * |
| 795 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 796 | * was running at the time of the reset (i.e. we weren't VT |
| 797 | * switched away). |
| 798 | */ |
| 799 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 800 | !dev_priv->mm.suspended) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 801 | struct intel_ring_buffer *ring; |
| 802 | int i; |
| 803 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 804 | dev_priv->mm.suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 805 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 806 | i915_gem_init_swizzling(dev); |
| 807 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 808 | for_each_ring(ring, dev_priv, i) |
| 809 | ring->init(ring); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 810 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 811 | i915_gem_context_init(dev); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 812 | i915_gem_init_ppgtt(dev); |
| 813 | |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 814 | /* |
| 815 | * It would make sense to re-init all the other hw state, at |
| 816 | * least the rps/rc6/emon init done within modeset_init_hw. For |
| 817 | * some unknown reason, this blows up my ilk, so don't. |
| 818 | */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 819 | |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 820 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 821 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 822 | drm_irq_uninstall(dev); |
| 823 | drm_irq_install(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 824 | } else { |
| 825 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 826 | } |
| 827 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 828 | return 0; |
| 829 | } |
| 830 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 831 | static int __devinit |
| 832 | i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 833 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 834 | struct intel_device_info *intel_info = |
| 835 | (struct intel_device_info *) ent->driver_data; |
| 836 | |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame^] | 837 | if (intel_info->is_haswell || intel_info->is_valleyview) |
| 838 | if(!i915_preliminary_hw_support) { |
| 839 | DRM_ERROR("Preliminary hardware support disabled\n"); |
| 840 | return -ENODEV; |
| 841 | } |
| 842 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 843 | /* Only bind to function 0 of the device. Early generations |
| 844 | * used function 1 as a placeholder for multi-head. This causes |
| 845 | * us confusion instead, especially on the systems where both |
| 846 | * functions have the same PCI-ID! |
| 847 | */ |
| 848 | if (PCI_FUNC(pdev->devfn)) |
| 849 | return -ENODEV; |
| 850 | |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 851 | /* We've managed to ship a kms-enabled ddx that shipped with an XvMC |
| 852 | * implementation for gen3 (and only gen3) that used legacy drm maps |
| 853 | * (gasp!) to share buffers between X and the client. Hence we need to |
| 854 | * keep around the fake agp stuff for gen3, even when kms is enabled. */ |
| 855 | if (intel_info->gen != 3) { |
| 856 | driver.driver_features &= |
| 857 | ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP); |
| 858 | } else if (!intel_agp_enabled) { |
| 859 | DRM_ERROR("drm/i915 can't work without intel_agp module!\n"); |
| 860 | return -ENODEV; |
| 861 | } |
| 862 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 863 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | static void |
| 867 | i915_pci_remove(struct pci_dev *pdev) |
| 868 | { |
| 869 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 870 | |
| 871 | drm_put_dev(dev); |
| 872 | } |
| 873 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 874 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 875 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 876 | struct pci_dev *pdev = to_pci_dev(dev); |
| 877 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 878 | int error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 879 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 880 | if (!drm_dev || !drm_dev->dev_private) { |
| 881 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 882 | return -ENODEV; |
| 883 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 884 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 885 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 886 | return 0; |
| 887 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 888 | error = i915_drm_freeze(drm_dev); |
| 889 | if (error) |
| 890 | return error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 891 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 892 | pci_disable_device(pdev); |
| 893 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 894 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 895 | return 0; |
| 896 | } |
| 897 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 898 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 899 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 900 | struct pci_dev *pdev = to_pci_dev(dev); |
| 901 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 902 | |
| 903 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 904 | } |
| 905 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 906 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 907 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 908 | struct pci_dev *pdev = to_pci_dev(dev); |
| 909 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 910 | |
| 911 | if (!drm_dev || !drm_dev->dev_private) { |
| 912 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 913 | return -ENODEV; |
| 914 | } |
| 915 | |
| 916 | return i915_drm_freeze(drm_dev); |
| 917 | } |
| 918 | |
| 919 | static int i915_pm_thaw(struct device *dev) |
| 920 | { |
| 921 | struct pci_dev *pdev = to_pci_dev(dev); |
| 922 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 923 | |
| 924 | return i915_drm_thaw(drm_dev); |
| 925 | } |
| 926 | |
| 927 | static int i915_pm_poweroff(struct device *dev) |
| 928 | { |
| 929 | struct pci_dev *pdev = to_pci_dev(dev); |
| 930 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 931 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 932 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 933 | } |
| 934 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 935 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 936 | .suspend = i915_pm_suspend, |
| 937 | .resume = i915_pm_resume, |
| 938 | .freeze = i915_pm_freeze, |
| 939 | .thaw = i915_pm_thaw, |
| 940 | .poweroff = i915_pm_poweroff, |
| 941 | .restore = i915_pm_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 942 | }; |
| 943 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 944 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 945 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 946 | .open = drm_gem_vm_open, |
| 947 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 948 | }; |
| 949 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 950 | static const struct file_operations i915_driver_fops = { |
| 951 | .owner = THIS_MODULE, |
| 952 | .open = drm_open, |
| 953 | .release = drm_release, |
| 954 | .unlocked_ioctl = drm_ioctl, |
| 955 | .mmap = drm_gem_mmap, |
| 956 | .poll = drm_poll, |
| 957 | .fasync = drm_fasync, |
| 958 | .read = drm_read, |
| 959 | #ifdef CONFIG_COMPAT |
| 960 | .compat_ioctl = i915_compat_ioctl, |
| 961 | #endif |
| 962 | .llseek = noop_llseek, |
| 963 | }; |
| 964 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 966 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 967 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 968 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 969 | .driver_features = |
| 970 | DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/ |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 971 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 972 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 973 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 974 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 975 | .lastclose = i915_driver_lastclose, |
| 976 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 977 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 978 | |
| 979 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 980 | .suspend = i915_suspend, |
| 981 | .resume = i915_resume, |
| 982 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 983 | .device_is_agp = i915_driver_device_is_agp, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 984 | .master_create = i915_master_create, |
| 985 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 986 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 987 | .debugfs_init = i915_debugfs_init, |
| 988 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 989 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 990 | .gem_init_object = i915_gem_init_object, |
| 991 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 992 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 993 | |
| 994 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 995 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 996 | .gem_prime_export = i915_gem_prime_export, |
| 997 | .gem_prime_import = i915_gem_prime_import, |
| 998 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 999 | .dumb_create = i915_gem_dumb_create, |
| 1000 | .dumb_map_offset = i915_gem_mmap_gtt, |
| 1001 | .dumb_destroy = i915_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1002 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1003 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1004 | .name = DRIVER_NAME, |
| 1005 | .desc = DRIVER_DESC, |
| 1006 | .date = DRIVER_DATE, |
| 1007 | .major = DRIVER_MAJOR, |
| 1008 | .minor = DRIVER_MINOR, |
| 1009 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | }; |
| 1011 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1012 | static struct pci_driver i915_pci_driver = { |
| 1013 | .name = DRIVER_NAME, |
| 1014 | .id_table = pciidlist, |
| 1015 | .probe = i915_pci_probe, |
| 1016 | .remove = i915_pci_remove, |
| 1017 | .driver.pm = &i915_pm_ops, |
| 1018 | }; |
| 1019 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1020 | static int __init i915_init(void) |
| 1021 | { |
| 1022 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1023 | |
| 1024 | /* |
| 1025 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1026 | * explicitly disabled with the module pararmeter. |
| 1027 | * |
| 1028 | * Otherwise, just follow the parameter (defaulting to off). |
| 1029 | * |
| 1030 | * Allow optional vga_text_mode_force boot option to override |
| 1031 | * the default behavior. |
| 1032 | */ |
| 1033 | #if defined(CONFIG_DRM_I915_KMS) |
| 1034 | if (i915_modeset != 0) |
| 1035 | driver.driver_features |= DRIVER_MODESET; |
| 1036 | #endif |
| 1037 | if (i915_modeset == 1) |
| 1038 | driver.driver_features |= DRIVER_MODESET; |
| 1039 | |
| 1040 | #ifdef CONFIG_VGA_CONSOLE |
| 1041 | if (vgacon_text_force() && i915_modeset == -1) |
| 1042 | driver.driver_features &= ~DRIVER_MODESET; |
| 1043 | #endif |
| 1044 | |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1045 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1046 | driver.get_vblank_timestamp = NULL; |
| 1047 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1048 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1049 | } |
| 1050 | |
| 1051 | static void __exit i915_exit(void) |
| 1052 | { |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1053 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1054 | } |
| 1055 | |
| 1056 | module_init(i915_init); |
| 1057 | module_exit(i915_exit); |
| 1058 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1059 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1060 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1061 | MODULE_LICENSE("GPL and additional rights"); |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1062 | |
Jesse Barnes | b7d8409 | 2012-03-22 14:38:43 -0700 | [diff] [blame] | 1063 | /* We give fast paths for the really cool registers */ |
| 1064 | #define NEEDS_FORCE_WAKE(dev_priv, reg) \ |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 1065 | ((HAS_FORCE_WAKE((dev_priv)->dev)) && \ |
| 1066 | ((reg) < 0x40000) && \ |
| 1067 | ((reg) != FORCEWAKE)) |
Jesse Barnes | b7d8409 | 2012-03-22 14:38:43 -0700 | [diff] [blame] | 1068 | |
Jesse Barnes | f7dff0c | 2012-06-15 11:55:17 -0700 | [diff] [blame] | 1069 | static bool IS_DISPLAYREG(u32 reg) |
| 1070 | { |
| 1071 | /* |
| 1072 | * This should make it easier to transition modules over to the |
| 1073 | * new register block scheme, since we can do it incrementally. |
| 1074 | */ |
Daniel Vetter | a7e806d | 2012-07-11 16:27:55 +0200 | [diff] [blame] | 1075 | if (reg >= VLV_DISPLAY_BASE) |
Jesse Barnes | f7dff0c | 2012-06-15 11:55:17 -0700 | [diff] [blame] | 1076 | return false; |
| 1077 | |
| 1078 | if (reg >= RENDER_RING_BASE && |
| 1079 | reg < RENDER_RING_BASE + 0xff) |
| 1080 | return false; |
| 1081 | if (reg >= GEN6_BSD_RING_BASE && |
| 1082 | reg < GEN6_BSD_RING_BASE + 0xff) |
| 1083 | return false; |
| 1084 | if (reg >= BLT_RING_BASE && |
| 1085 | reg < BLT_RING_BASE + 0xff) |
| 1086 | return false; |
| 1087 | |
| 1088 | if (reg == PGTBL_ER) |
| 1089 | return false; |
| 1090 | |
| 1091 | if (reg >= IPEIR_I965 && |
| 1092 | reg < HWSTAM) |
| 1093 | return false; |
| 1094 | |
| 1095 | if (reg == MI_MODE) |
| 1096 | return false; |
| 1097 | |
| 1098 | if (reg == GFX_MODE_GEN7) |
| 1099 | return false; |
| 1100 | |
| 1101 | if (reg == RENDER_HWS_PGA_GEN7 || |
| 1102 | reg == BSD_HWS_PGA_GEN7 || |
| 1103 | reg == BLT_HWS_PGA_GEN7) |
| 1104 | return false; |
| 1105 | |
| 1106 | if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL || |
| 1107 | reg == GEN6_BSD_RNCID) |
| 1108 | return false; |
| 1109 | |
| 1110 | if (reg == GEN6_BLITTER_ECOSKPD) |
| 1111 | return false; |
| 1112 | |
| 1113 | if (reg >= 0x4000c && |
| 1114 | reg <= 0x4002c) |
| 1115 | return false; |
| 1116 | |
| 1117 | if (reg >= 0x4f000 && |
| 1118 | reg <= 0x4f08f) |
| 1119 | return false; |
| 1120 | |
| 1121 | if (reg >= 0x4f100 && |
| 1122 | reg <= 0x4f11f) |
| 1123 | return false; |
| 1124 | |
| 1125 | if (reg >= VLV_MASTER_IER && |
| 1126 | reg <= GEN6_PMIER) |
| 1127 | return false; |
| 1128 | |
| 1129 | if (reg >= FENCE_REG_SANDYBRIDGE_0 && |
| 1130 | reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8))) |
| 1131 | return false; |
| 1132 | |
| 1133 | if (reg >= VLV_IIR_RW && |
| 1134 | reg <= VLV_ISR) |
| 1135 | return false; |
| 1136 | |
| 1137 | if (reg == FORCEWAKE_VLV || |
| 1138 | reg == FORCEWAKE_ACK_VLV) |
| 1139 | return false; |
| 1140 | |
| 1141 | if (reg == GEN6_GDRST) |
| 1142 | return false; |
| 1143 | |
| 1144 | return true; |
| 1145 | } |
| 1146 | |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1147 | #define __i915_read(x, y) \ |
| 1148 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \ |
| 1149 | u##x val = 0; \ |
| 1150 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1151 | unsigned long irqflags; \ |
| 1152 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \ |
| 1153 | if (dev_priv->forcewake_count == 0) \ |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 1154 | dev_priv->gt.force_wake_get(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1155 | val = read##y(dev_priv->regs + reg); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1156 | if (dev_priv->forcewake_count == 0) \ |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 1157 | dev_priv->gt.force_wake_put(dev_priv); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1158 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \ |
Jesse Barnes | f7dff0c | 2012-06-15 11:55:17 -0700 | [diff] [blame] | 1159 | } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \ |
| 1160 | val = read##y(dev_priv->regs + reg + 0x180000); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1161 | } else { \ |
| 1162 | val = read##y(dev_priv->regs + reg); \ |
| 1163 | } \ |
| 1164 | trace_i915_reg_rw(false, reg, val, sizeof(val)); \ |
| 1165 | return val; \ |
| 1166 | } |
| 1167 | |
| 1168 | __i915_read(8, b) |
| 1169 | __i915_read(16, w) |
| 1170 | __i915_read(32, l) |
| 1171 | __i915_read(64, q) |
| 1172 | #undef __i915_read |
| 1173 | |
| 1174 | #define __i915_write(x, y) \ |
| 1175 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1176 | u32 __fifo_ret = 0; \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1177 | trace_i915_reg_rw(true, reg, val, sizeof(val)); \ |
| 1178 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1179 | __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1180 | } \ |
Jesse Barnes | f7dff0c | 2012-06-15 11:55:17 -0700 | [diff] [blame] | 1181 | if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \ |
| 1182 | write##y(val, dev_priv->regs + reg + 0x180000); \ |
| 1183 | } else { \ |
| 1184 | write##y(val, dev_priv->regs + reg); \ |
| 1185 | } \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1186 | if (unlikely(__fifo_ret)) { \ |
| 1187 | gen6_gt_check_fifodbg(dev_priv); \ |
| 1188 | } \ |
Ben Widawsky | b4c145c | 2012-08-20 16:15:14 -0700 | [diff] [blame] | 1189 | if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \ |
| 1190 | DRM_ERROR("Unclaimed write to %x\n", reg); \ |
| 1191 | writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \ |
| 1192 | } \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1193 | } |
| 1194 | __i915_write(8, b) |
| 1195 | __i915_write(16, w) |
| 1196 | __i915_write(32, l) |
| 1197 | __i915_write(64, q) |
| 1198 | #undef __i915_write |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 1199 | |
| 1200 | static const struct register_whitelist { |
| 1201 | uint64_t offset; |
| 1202 | uint32_t size; |
| 1203 | uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */ |
| 1204 | } whitelist[] = { |
| 1205 | { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 }, |
| 1206 | }; |
| 1207 | |
| 1208 | int i915_reg_read_ioctl(struct drm_device *dev, |
| 1209 | void *data, struct drm_file *file) |
| 1210 | { |
| 1211 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1212 | struct drm_i915_reg_read *reg = data; |
| 1213 | struct register_whitelist const *entry = whitelist; |
| 1214 | int i; |
| 1215 | |
| 1216 | for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) { |
| 1217 | if (entry->offset == reg->offset && |
| 1218 | (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask)) |
| 1219 | break; |
| 1220 | } |
| 1221 | |
| 1222 | if (i == ARRAY_SIZE(whitelist)) |
| 1223 | return -EINVAL; |
| 1224 | |
| 1225 | switch (entry->size) { |
| 1226 | case 8: |
| 1227 | reg->val = I915_READ64(reg->offset); |
| 1228 | break; |
| 1229 | case 4: |
| 1230 | reg->val = I915_READ(reg->offset); |
| 1231 | break; |
| 1232 | case 2: |
| 1233 | reg->val = I915_READ16(reg->offset); |
| 1234 | break; |
| 1235 | case 1: |
| 1236 | reg->val = I915_READ8(reg->offset); |
| 1237 | break; |
| 1238 | default: |
| 1239 | WARN_ON(1); |
| 1240 | return -EINVAL; |
| 1241 | } |
| 1242 | |
| 1243 | return 0; |
| 1244 | } |