blob: b8d96ce37fc99798af81a27a2604f890cf6c4518 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
178 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
180 .pio_mask = ATA_PIO4,
181 .udma_mask = ATA_UDMA6,
182 .port_ops = &ahci_ops,
183 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400184 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800185 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900187 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
188 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900189 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100190 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400191 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800192 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800193 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400194 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800195 {
Shane Huangbd172432008-06-10 15:52:04 +0800196 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100198 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800199 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800200 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800201 },
Tejun Heo441577e2010-03-29 10:32:39 +0900202 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900203 {
Tejun Heo441577e2010-03-29 10:32:39 +0900204 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900205 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100206 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900207 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900208 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800209 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210};
211
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500212static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400213 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400214 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
215 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
216 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
217 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
218 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900219 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400220 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
223 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900224 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800225 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900226 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
227 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
229 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
234 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
239 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
240 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400241 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
242 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800243 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500244 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800245 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500246 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
247 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700248 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700249 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500250 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700251 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700252 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500253 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800254 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
256 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
259 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700260 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
261 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
262 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400264
Tejun Heoe34bb372007-02-26 20:24:03 +0900265 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
266 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
267 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400268
269 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800270 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800271 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
276 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400277
Shane Huange2dd90b2009-07-29 11:34:49 +0800278 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800279 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800280 /* AMD is using RAID class only for ahci controllers */
281 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
282 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
283
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400285 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900286 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400287
288 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900289 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
296 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900297 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400373
Jeff Garzik95916ed2006-07-29 04:10:14 -0400374 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900375 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
376 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
377 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400378
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379 /* Marvell */
380 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100381 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200382 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500383 .class = PCI_CLASS_STORAGE_SATA_AHCI,
384 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200385 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400386
Mark Nelsonc77a0362008-10-23 14:08:16 +1100387 /* Promise */
388 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
389
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500390 /* Generic, PCI class code for AHCI */
391 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500392 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 { } /* terminate list */
395};
396
397
398static struct pci_driver ahci_pci_driver = {
399 .name = DRV_NAME,
400 .id_table = ahci_pci_tbl,
401 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900402 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900403#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900404 .suspend = ahci_pci_device_suspend,
405 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900406#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407};
408
Alan Cox5b66c822008-09-03 14:48:34 +0100409#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
410static int marvell_enable;
411#else
412static int marvell_enable = 1;
413#endif
414module_param(marvell_enable, int, 0644);
415MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
416
417
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300418static void ahci_pci_save_initial_config(struct pci_dev *pdev,
419 struct ahci_host_priv *hpriv)
420{
421 unsigned int force_port_map = 0;
422 unsigned int mask_port_map = 0;
423
424 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
425 dev_info(&pdev->dev, "JMB361 has only one port\n");
426 force_port_map = 1;
427 }
428
429 /*
430 * Temporary Marvell 6145 hack: PATA port presence
431 * is asserted through the standard AHCI port
432 * presence register, as bit 4 (counting from 0)
433 */
434 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
435 if (pdev->device == 0x6121)
436 mask_port_map = 0x3;
437 else
438 mask_port_map = 0xf;
439 dev_info(&pdev->dev,
440 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
441 }
442
Anton Vorontsov1d513352010-03-03 20:17:37 +0300443 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
444 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300445}
446
Anton Vorontsov33030402010-03-03 20:17:39 +0300447static int ahci_pci_reset_controller(struct ata_host *host)
448{
449 struct pci_dev *pdev = to_pci_dev(host->dev);
450
451 ahci_reset_controller(host);
452
Tejun Heod91542c2006-07-26 15:59:26 +0900453 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300454 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900455 u16 tmp16;
456
457 /* configure PCS */
458 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900459 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
460 tmp16 |= hpriv->port_map;
461 pci_write_config_word(pdev, 0x92, tmp16);
462 }
Tejun Heod91542c2006-07-26 15:59:26 +0900463 }
464
465 return 0;
466}
467
Anton Vorontsov781d6552010-03-03 20:17:42 +0300468static void ahci_pci_init_controller(struct ata_host *host)
469{
470 struct ahci_host_priv *hpriv = host->private_data;
471 struct pci_dev *pdev = to_pci_dev(host->dev);
472 void __iomem *port_mmio;
473 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100474 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900475
Tejun Heo417a1a62007-09-23 13:19:55 +0900476 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100477 if (pdev->device == 0x6121)
478 mv = 2;
479 else
480 mv = 4;
481 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400482
483 writel(0, port_mmio + PORT_IRQ_MASK);
484
485 /* clear port IRQ */
486 tmp = readl(port_mmio + PORT_IRQ_STAT);
487 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
488 if (tmp)
489 writel(tmp, port_mmio + PORT_IRQ_STAT);
490 }
491
Anton Vorontsov781d6552010-03-03 20:17:42 +0300492 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900493}
494
Shane Huangbd172432008-06-10 15:52:04 +0800495static int ahci_sb600_check_ready(struct ata_link *link)
496{
497 void __iomem *port_mmio = ahci_port_base(link->ap);
498 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
499 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
500
501 /*
502 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
503 * which can save timeout delay.
504 */
505 if (irq_status & PORT_IRQ_BAD_PMP)
506 return -EIO;
507
508 return ata_check_ready(status);
509}
510
511static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
512 unsigned long deadline)
513{
514 struct ata_port *ap = link->ap;
515 void __iomem *port_mmio = ahci_port_base(ap);
516 int pmp = sata_srst_pmp(link);
517 int rc;
518 u32 irq_sts;
519
520 DPRINTK("ENTER\n");
521
522 rc = ahci_do_softreset(link, class, pmp, deadline,
523 ahci_sb600_check_ready);
524
525 /*
526 * Soft reset fails on some ATI chips with IPMS set when PMP
527 * is enabled but SATA HDD/ODD is connected to SATA port,
528 * do soft reset again to port 0.
529 */
530 if (rc == -EIO) {
531 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
532 if (irq_sts & PORT_IRQ_BAD_PMP) {
533 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800534 "applying SB600 PMP SRST workaround "
535 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800536 rc = ahci_do_softreset(link, class, 0, deadline,
537 ahci_check_ready);
538 }
539 }
540
541 return rc;
542}
543
Tejun Heocc0680a2007-08-06 18:36:23 +0900544static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900545 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900546{
Tejun Heocc0680a2007-08-06 18:36:23 +0900547 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900548 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900549 int rc;
550
551 DPRINTK("ENTER\n");
552
Tejun Heo4447d352007-04-17 23:44:08 +0900553 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900554
Tejun Heocc0680a2007-08-06 18:36:23 +0900555 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900556 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900557
Tejun Heo4447d352007-04-17 23:44:08 +0900558 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900559
560 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
561
562 /* vt8251 doesn't clear BSY on signature FIS reception,
563 * request follow-up softreset.
564 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900565 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900566}
567
Tejun Heoedc93052007-10-25 14:59:16 +0900568static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
569 unsigned long deadline)
570{
571 struct ata_port *ap = link->ap;
572 struct ahci_port_priv *pp = ap->private_data;
573 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
574 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900576 int rc;
577
578 ahci_stop_engine(ap);
579
580 /* clear D2H reception area to properly wait for D2H FIS */
581 ata_tf_init(link->device, &tf);
582 tf.command = 0x80;
583 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
584
585 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900586 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900587
588 ahci_start_engine(ap);
589
Tejun Heoedc93052007-10-25 14:59:16 +0900590 /* The pseudo configuration device on SIMG4726 attached to
591 * ASUS P5W-DH Deluxe doesn't send signature FIS after
592 * hardreset if no device is attached to the first downstream
593 * port && the pseudo device locks up on SRST w/ PMP==0. To
594 * work around this, wait for !BSY only briefly. If BSY isn't
595 * cleared, perform CLO and proceed to IDENTIFY (achieved by
596 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
597 *
598 * Wait for two seconds. Devices attached to downstream port
599 * which can't process the following IDENTIFY after this will
600 * have to be reset again. For most cases, this should
601 * suffice while making probing snappish enough.
602 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900603 if (online) {
604 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
605 ahci_check_ready);
606 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800607 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900608 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900609 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900610}
611
Tejun Heo438ac6d2007-03-02 17:31:26 +0900612#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900613static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
614{
Jeff Garzikcca39742006-08-24 03:19:22 -0400615 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900616 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300617 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900618 u32 ctl;
619
Tejun Heo9b10ae82009-05-30 20:50:12 +0900620 if (mesg.event & PM_EVENT_SUSPEND &&
621 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
622 dev_printk(KERN_ERR, &pdev->dev,
623 "BIOS update required for suspend/resume\n");
624 return -EIO;
625 }
626
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100627 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900628 /* AHCI spec rev1.1 section 8.3.3:
629 * Software must disable interrupts prior to requesting a
630 * transition of the HBA to D3 state.
631 */
632 ctl = readl(mmio + HOST_CTL);
633 ctl &= ~HOST_IRQ_EN;
634 writel(ctl, mmio + HOST_CTL);
635 readl(mmio + HOST_CTL); /* flush */
636 }
637
638 return ata_pci_device_suspend(pdev, mesg);
639}
640
641static int ahci_pci_device_resume(struct pci_dev *pdev)
642{
Jeff Garzikcca39742006-08-24 03:19:22 -0400643 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900644 int rc;
645
Tejun Heo553c4aa2006-12-26 19:39:50 +0900646 rc = ata_pci_device_do_resume(pdev);
647 if (rc)
648 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900649
650 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300651 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900652 if (rc)
653 return rc;
654
Anton Vorontsov781d6552010-03-03 20:17:42 +0300655 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900656 }
657
Jeff Garzikcca39742006-08-24 03:19:22 -0400658 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900659
660 return 0;
661}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900662#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900663
Tejun Heo4447d352007-04-17 23:44:08 +0900664static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700669 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
670 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700672 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500674 dev_printk(KERN_ERR, &pdev->dev,
675 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return rc;
677 }
678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700680 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500682 dev_printk(KERN_ERR, &pdev->dev,
683 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return rc;
685 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700686 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500688 dev_printk(KERN_ERR, &pdev->dev,
689 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 return rc;
691 }
692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return 0;
694}
695
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300696static void ahci_pci_print_info(struct ata_host *host)
697{
698 struct pci_dev *pdev = to_pci_dev(host->dev);
699 u16 cc;
700 const char *scc_s;
701
702 pci_read_config_word(pdev, 0x0a, &cc);
703 if (cc == PCI_CLASS_STORAGE_IDE)
704 scc_s = "IDE";
705 else if (cc == PCI_CLASS_STORAGE_SATA)
706 scc_s = "SATA";
707 else if (cc == PCI_CLASS_STORAGE_RAID)
708 scc_s = "RAID";
709 else
710 scc_s = "unknown";
711
712 ahci_print_info(host, scc_s);
713}
714
Tejun Heoedc93052007-10-25 14:59:16 +0900715/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
716 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
717 * support PMP and the 4726 either directly exports the device
718 * attached to the first downstream port or acts as a hardware storage
719 * controller and emulate a single ATA device (can be RAID 0/1 or some
720 * other configuration).
721 *
722 * When there's no device attached to the first downstream port of the
723 * 4726, "Config Disk" appears, which is a pseudo ATA device to
724 * configure the 4726. However, ATA emulation of the device is very
725 * lame. It doesn't send signature D2H Reg FIS after the initial
726 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
727 *
728 * The following function works around the problem by always using
729 * hardreset on the port and not depending on receiving signature FIS
730 * afterward. If signature FIS isn't received soon, ATA class is
731 * assumed without follow-up softreset.
732 */
733static void ahci_p5wdh_workaround(struct ata_host *host)
734{
735 static struct dmi_system_id sysids[] = {
736 {
737 .ident = "P5W DH Deluxe",
738 .matches = {
739 DMI_MATCH(DMI_SYS_VENDOR,
740 "ASUSTEK COMPUTER INC"),
741 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
742 },
743 },
744 { }
745 };
746 struct pci_dev *pdev = to_pci_dev(host->dev);
747
748 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
749 dmi_check_system(sysids)) {
750 struct ata_port *ap = host->ports[1];
751
752 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
753 "Deluxe on-board SIMG4726 workaround\n");
754
755 ap->ops = &ahci_p5wdh_ops;
756 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
757 }
758}
759
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900760/* only some SB600 ahci controllers can do 64bit DMA */
761static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800762{
763 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900764 /*
765 * The oldest version known to be broken is 0901 and
766 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900767 * Enable 64bit DMA on 1501 and anything newer.
768 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900769 * Please read bko#9412 for more info.
770 */
Shane Huang58a09b32009-05-27 15:04:43 +0800771 {
772 .ident = "ASUS M2A-VM",
773 .matches = {
774 DMI_MATCH(DMI_BOARD_VENDOR,
775 "ASUSTeK Computer INC."),
776 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
777 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900778 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800779 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100780 /*
781 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
782 * support 64bit DMA.
783 *
784 * BIOS versions earlier than 1.5 had the Manufacturer DMI
785 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
786 * This spelling mistake was fixed in BIOS version 1.5, so
787 * 1.5 and later have the Manufacturer as
788 * "MICRO-STAR INTERNATIONAL CO.,LTD".
789 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
790 *
791 * BIOS versions earlier than 1.9 had a Board Product Name
792 * DMI field of "MS-7376". This was changed to be
793 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
794 * match on DMI_BOARD_NAME of "MS-7376".
795 */
796 {
797 .ident = "MSI K9A2 Platinum",
798 .matches = {
799 DMI_MATCH(DMI_BOARD_VENDOR,
800 "MICRO-STAR INTER"),
801 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
802 },
803 },
Shane Huang58a09b32009-05-27 15:04:43 +0800804 { }
805 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900806 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900807 int year, month, date;
808 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800809
Tejun Heo03d783b2009-08-16 21:04:02 +0900810 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800811 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900812 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800813 return false;
814
Mark Nelsone65cc192009-11-03 20:06:48 +1100815 if (!match->driver_data)
816 goto enable_64bit;
817
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900818 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
819 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800820
Mark Nelsone65cc192009-11-03 20:06:48 +1100821 if (strcmp(buf, match->driver_data) >= 0)
822 goto enable_64bit;
823 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900824 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
825 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900826 return false;
827 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100828
829enable_64bit:
830 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
831 match->ident);
832 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800833}
834
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100835static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
836{
837 static const struct dmi_system_id broken_systems[] = {
838 {
839 .ident = "HP Compaq nx6310",
840 .matches = {
841 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
842 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
843 },
844 /* PCI slot number of the controller */
845 .driver_data = (void *)0x1FUL,
846 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100847 {
848 .ident = "HP Compaq 6720s",
849 .matches = {
850 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
851 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
852 },
853 /* PCI slot number of the controller */
854 .driver_data = (void *)0x1FUL,
855 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100856
857 { } /* terminate list */
858 };
859 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
860
861 if (dmi) {
862 unsigned long slot = (unsigned long)dmi->driver_data;
863 /* apply the quirk only to on-board controllers */
864 return slot == PCI_SLOT(pdev->devfn);
865 }
866
867 return false;
868}
869
Tejun Heo9b10ae82009-05-30 20:50:12 +0900870static bool ahci_broken_suspend(struct pci_dev *pdev)
871{
872 static const struct dmi_system_id sysids[] = {
873 /*
874 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
875 * to the harddisk doesn't become online after
876 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900877 *
878 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
879 *
880 * Use dates instead of versions to match as HP is
881 * apparently recycling both product and version
882 * strings.
883 *
884 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900885 */
886 {
887 .ident = "dv4",
888 .matches = {
889 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
890 DMI_MATCH(DMI_PRODUCT_NAME,
891 "HP Pavilion dv4 Notebook PC"),
892 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900893 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900894 },
895 {
896 .ident = "dv5",
897 .matches = {
898 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
899 DMI_MATCH(DMI_PRODUCT_NAME,
900 "HP Pavilion dv5 Notebook PC"),
901 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900902 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900903 },
904 {
905 .ident = "dv6",
906 .matches = {
907 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
908 DMI_MATCH(DMI_PRODUCT_NAME,
909 "HP Pavilion dv6 Notebook PC"),
910 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900911 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900912 },
913 {
914 .ident = "HDX18",
915 .matches = {
916 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
917 DMI_MATCH(DMI_PRODUCT_NAME,
918 "HP HDX18 Notebook PC"),
919 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900920 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900921 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900922 /*
923 * Acer eMachines G725 has the same problem. BIOS
924 * V1.03 is known to be broken. V3.04 is known to
925 * work. Inbetween, there are V1.06, V2.06 and V3.03
926 * that we don't have much idea about. For now,
927 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900928 *
929 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900930 */
931 {
932 .ident = "G725",
933 .matches = {
934 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
935 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
936 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900937 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900938 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900939 { } /* terminate list */
940 };
941 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900942 int year, month, date;
943 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900944
945 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
946 return false;
947
Tejun Heo9deb3432010-03-16 09:50:26 +0900948 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
949 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900950
Tejun Heo9deb3432010-03-16 09:50:26 +0900951 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900952}
953
Tejun Heo55946392009-08-04 14:30:08 +0900954static bool ahci_broken_online(struct pci_dev *pdev)
955{
956#define ENCODE_BUSDEVFN(bus, slot, func) \
957 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
958 static const struct dmi_system_id sysids[] = {
959 /*
960 * There are several gigabyte boards which use
961 * SIMG5723s configured as hardware RAID. Certain
962 * 5723 firmware revisions shipped there keep the link
963 * online but fail to answer properly to SRST or
964 * IDENTIFY when no device is attached downstream
965 * causing libata to retry quite a few times leading
966 * to excessive detection delay.
967 *
968 * As these firmwares respond to the second reset try
969 * with invalid device signature, considering unknown
970 * sig as offline works around the problem acceptably.
971 */
972 {
973 .ident = "EP45-DQ6",
974 .matches = {
975 DMI_MATCH(DMI_BOARD_VENDOR,
976 "Gigabyte Technology Co., Ltd."),
977 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
978 },
979 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
980 },
981 {
982 .ident = "EP45-DS5",
983 .matches = {
984 DMI_MATCH(DMI_BOARD_VENDOR,
985 "Gigabyte Technology Co., Ltd."),
986 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
987 },
988 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
989 },
990 { } /* terminate list */
991 };
992#undef ENCODE_BUSDEVFN
993 const struct dmi_system_id *dmi = dmi_first_match(sysids);
994 unsigned int val;
995
996 if (!dmi)
997 return false;
998
999 val = (unsigned long)dmi->driver_data;
1000
1001 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1002}
1003
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001004#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001005static void ahci_gtf_filter_workaround(struct ata_host *host)
1006{
1007 static const struct dmi_system_id sysids[] = {
1008 /*
1009 * Aspire 3810T issues a bunch of SATA enable commands
1010 * via _GTF including an invalid one and one which is
1011 * rejected by the device. Among the successful ones
1012 * is FPDMA non-zero offset enable which when enabled
1013 * only on the drive side leads to NCQ command
1014 * failures. Filter it out.
1015 */
1016 {
1017 .ident = "Aspire 3810T",
1018 .matches = {
1019 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1020 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1021 },
1022 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1023 },
1024 { }
1025 };
1026 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1027 unsigned int filter;
1028 int i;
1029
1030 if (!dmi)
1031 return;
1032
1033 filter = (unsigned long)dmi->driver_data;
1034 dev_printk(KERN_INFO, host->dev,
1035 "applying extra ACPI _GTF filter 0x%x for %s\n",
1036 filter, dmi->ident);
1037
1038 for (i = 0; i < host->n_ports; i++) {
1039 struct ata_port *ap = host->ports[i];
1040 struct ata_link *link;
1041 struct ata_device *dev;
1042
1043 ata_for_each_link(link, ap, EDGE)
1044 ata_for_each_dev(dev, link, ALL)
1045 dev->gtf_filter |= filter;
1046 }
1047}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001048#else
1049static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1050{}
1051#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001052
Tejun Heo24dc5f32007-01-20 16:00:28 +09001053static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
1055 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001056 unsigned int board_id = ent->driver_data;
1057 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001058 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001059 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001061 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001062 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 VPRINTK("ENTER\n");
1065
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001066 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001067
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001069 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
Alan Cox5b66c822008-09-03 14:48:34 +01001071 /* The AHCI driver can only drive the SATA ports, the PATA driver
1072 can drive them all so if both drivers are selected make sure
1073 AHCI stays out of the way */
1074 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1075 return -ENODEV;
1076
Tejun Heoc6353b42010-06-17 11:42:22 +02001077 /*
1078 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1079 * ahci, use ata_generic instead.
1080 */
1081 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1082 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1083 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1084 pdev->subsystem_device == 0xcb89)
1085 return -ENODEV;
1086
Mark Nelson7a022672009-11-22 12:07:41 +11001087 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1088 * At the moment, we can only use the AHCI mode. Let the users know
1089 * that for SAS drives they're out of luck.
1090 */
1091 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1092 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1093 "can only drive SATA devices with this driver\n");
1094
Tejun Heo4447d352007-04-17 23:44:08 +09001095 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001096 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 if (rc)
1098 return rc;
1099
Tejun Heodea55132008-03-11 19:52:31 +09001100 /* AHCI controllers often implement SFF compatible interface.
1101 * Grab all PCI BARs just in case.
1102 */
1103 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001104 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001105 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001106 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Tejun Heoc4f77922007-12-06 15:09:43 +09001109 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1110 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1111 u8 map;
1112
1113 /* ICH6s share the same PCI ID for both piix and ahci
1114 * modes. Enabling ahci mode while MAP indicates
1115 * combined mode is a bad idea. Yield to ata_piix.
1116 */
1117 pci_read_config_byte(pdev, ICH_MAP, &map);
1118 if (map & 0x3) {
1119 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1120 "combined mode, can't enable AHCI mode\n");
1121 return -ENODEV;
1122 }
1123 }
1124
Tejun Heo24dc5f32007-01-20 16:00:28 +09001125 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1126 if (!hpriv)
1127 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001128 hpriv->flags |= (unsigned long)pi.private_data;
1129
Tejun Heoe297d992008-06-10 00:13:04 +09001130 /* MCP65 revision A1 and A2 can't do MSI */
1131 if (board_id == board_ahci_mcp65 &&
1132 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1133 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1134
Shane Huange427fe02008-12-30 10:53:41 +08001135 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1136 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1137 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1138
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001139 /* only some SB600s can do 64bit DMA */
1140 if (ahci_sb600_enable_64bit(pdev))
1141 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001142
Tejun Heo31b239a2009-09-17 00:34:39 +09001143 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1144 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Anton Vorontsovd8993342010-03-03 20:17:34 +03001146 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1147
Tejun Heo4447d352007-04-17 23:44:08 +09001148 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001149 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Tejun Heo4447d352007-04-17 23:44:08 +09001151 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001152 if (hpriv->cap & HOST_CAP_NCQ) {
1153 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001154 /*
1155 * Auto-activate optimization is supposed to be
1156 * supported on all AHCI controllers indicating NCQ
1157 * capability, but it seems to be broken on some
1158 * chipsets including NVIDIAs.
1159 */
1160 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001161 pi.flags |= ATA_FLAG_FPDMA_AA;
1162 }
Tejun Heo4447d352007-04-17 23:44:08 +09001163
Tejun Heo7d50b602007-09-23 13:19:54 +09001164 if (hpriv->cap & HOST_CAP_PMP)
1165 pi.flags |= ATA_FLAG_PMP;
1166
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001167 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001168
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001169 if (ahci_broken_system_poweroff(pdev)) {
1170 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1171 dev_info(&pdev->dev,
1172 "quirky BIOS, skipping spindown on poweroff\n");
1173 }
1174
Tejun Heo9b10ae82009-05-30 20:50:12 +09001175 if (ahci_broken_suspend(pdev)) {
1176 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1177 dev_printk(KERN_WARNING, &pdev->dev,
1178 "BIOS update required for suspend/resume\n");
1179 }
1180
Tejun Heo55946392009-08-04 14:30:08 +09001181 if (ahci_broken_online(pdev)) {
1182 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1183 dev_info(&pdev->dev,
1184 "online status unreliable, applying workaround\n");
1185 }
1186
Tejun Heo837f5f82008-02-06 15:13:51 +09001187 /* CAP.NP sometimes indicate the index of the last enabled
1188 * port, at other times, that of the last possible port, so
1189 * determining the maximum port number requires looking at
1190 * both CAP.NP and port_map.
1191 */
1192 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1193
1194 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001195 if (!host)
1196 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001197 host->private_data = hpriv;
1198
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001199 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001200 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001201 else
1202 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001203
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001204 if (pi.flags & ATA_FLAG_EM)
1205 ahci_reset_em(host);
1206
Tejun Heo4447d352007-04-17 23:44:08 +09001207 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001208 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001209
Tejun Heocbcdd872007-08-18 13:14:55 +09001210 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1211 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1212 0x100 + ap->port_no * 0x80, "port");
1213
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001214 /* set enclosure management message type */
1215 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001216 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001217
1218
Jeff Garzikdab632e2007-05-28 08:33:01 -04001219 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001220 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001221 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
Tejun Heoedc93052007-10-25 14:59:16 +09001224 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1225 ahci_p5wdh_workaround(host);
1226
Tejun Heof80ae7e2009-09-16 04:18:03 +09001227 /* apply gtf filter quirk */
1228 ahci_gtf_filter_workaround(host);
1229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001231 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001233 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Anton Vorontsov33030402010-03-03 20:17:39 +03001235 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001236 if (rc)
1237 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001238
Anton Vorontsov781d6552010-03-03 20:17:42 +03001239 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001240 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Tejun Heo4447d352007-04-17 23:44:08 +09001242 pci_set_master(pdev);
1243 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1244 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001245}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
1247static int __init ahci_init(void)
1248{
Pavel Roskinb7887192006-08-10 18:13:18 +09001249 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250}
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252static void __exit ahci_exit(void)
1253{
1254 pci_unregister_driver(&ahci_pci_driver);
1255}
1256
1257
1258MODULE_AUTHOR("Jeff Garzik");
1259MODULE_DESCRIPTION("AHCI SATA low-level driver");
1260MODULE_LICENSE("GPL");
1261MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001262MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
1264module_init(ahci_init);
1265module_exit(ahci_exit);