blob: 65d4e968feb497928e14c30d07b544de033844d9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070059static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
60static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
61 size_t size);
62static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
63 ssize_t size);
64#define MAX_SLOTS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66enum {
67 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090068 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 AHCI_MAX_SG = 168, /* hardware max is 64K */
70 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090071 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090072 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090073 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040075 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090076 AHCI_CMD_TBL_HDR_SZ = 0x80,
77 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
78 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
79 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 AHCI_RX_FIS_SZ,
81 AHCI_IRQ_ON_SG = (1 << 31),
82 AHCI_CMD_ATAPI = (1 << 5),
83 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090084 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090085 AHCI_CMD_RESET = (1 << 8),
86 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090089 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090090 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090093 board_ahci_vt8251 = 1,
94 board_ahci_ign_iferr = 2,
95 board_ahci_sb600 = 3,
96 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080097 board_ahci_sb700 = 5,
Tejun Heoe297d992008-06-10 00:13:04 +090098 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -040099 board_ahci_nopmp = 7,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101 /* global controller registers */
102 HOST_CAP = 0x00, /* host capabilities */
103 HOST_CTL = 0x04, /* global host control */
104 HOST_IRQ_STAT = 0x08, /* interrupt status */
105 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
106 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700107 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
108 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110 /* HOST_CTL bits */
111 HOST_RESET = (1 << 0), /* reset controller; self-clear */
112 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
113 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
114
115 /* HOST_CAP bits */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700116 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900117 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900118 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900119 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400120 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900121 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900122 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900123 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900124 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126 /* registers for each SATA port */
127 PORT_LST_ADDR = 0x00, /* command list DMA addr */
128 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
129 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
130 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
131 PORT_IRQ_STAT = 0x10, /* interrupt status */
132 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
133 PORT_CMD = 0x18, /* port command */
134 PORT_TFDATA = 0x20, /* taskfile data */
135 PORT_SIG = 0x24, /* device TF signature */
136 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
138 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
139 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
140 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900141 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143 /* PORT_IRQ_{STAT,MASK} bits */
144 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
145 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
146 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
147 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
148 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
149 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
150 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
151 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
152
153 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
154 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
155 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
156 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
157 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
158 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
159 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
160 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
161 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
162
Tejun Heo78cd52d2006-05-15 20:58:29 +0900163 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
164 PORT_IRQ_IF_ERR |
165 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900166 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900167 PORT_IRQ_UNK_FIS |
168 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900169 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
170 PORT_IRQ_TF_ERR |
171 PORT_IRQ_HBUS_DATA_ERR,
172 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
173 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
174 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400177 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
178 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500179 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900180 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
182 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
183 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900184 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
186 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
187 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
188
Tejun Heo0be0aa92006-07-26 15:59:26 +0900189 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
191 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
192 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400193
Tejun Heo417a1a62007-09-23 13:19:55 +0900194 /* hpriv->flags bits */
195 AHCI_HFLAG_NO_NCQ = (1 << 0),
196 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
197 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
198 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
199 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
200 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900201 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400202 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500203 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900204 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo417a1a62007-09-23 13:19:55 +0900205
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200206 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900207
208 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
209 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400210 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
211 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900212
213 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700214
215 /* em_ctl bits */
216 EM_CTL_RST = (1 << 9), /* Reset */
217 EM_CTL_TM = (1 << 8), /* Transmit Message */
218 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
221struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000222 __le32 opts;
223 __le32 status;
224 __le32 tbl_addr;
225 __le32 tbl_addr_hi;
226 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227};
228
229struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000230 __le32 addr;
231 __le32 addr_hi;
232 __le32 reserved;
233 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234};
235
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700236struct ahci_em_priv {
237 enum sw_activity blink_policy;
238 struct timer_list timer;
239 unsigned long saved_activity;
240 unsigned long activity;
241 unsigned long led_state;
242};
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900245 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900246 u32 cap; /* cap to use */
247 u32 port_map; /* port map to use */
248 u32 saved_cap; /* saved initial cap */
249 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700250 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251};
252
253struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900254 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 struct ahci_cmd_hdr *cmd_slot;
256 dma_addr_t cmd_slot_dma;
257 void *cmd_tbl;
258 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 void *rx_fis;
260 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900261 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900262 unsigned int ncq_saw_d2h:1;
263 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900264 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700265 u32 intr_mask; /* interrupts to enable */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700266 struct ahci_em_priv em_priv[MAX_SLOTS];/* enclosure management info
267 * per PM slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268};
269
Tejun Heoda3dbb12007-07-16 14:29:40 +0900270static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
271static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400272static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900273static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900274static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275static int ahci_port_start(struct ata_port *ap);
276static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900278static void ahci_freeze(struct ata_port *ap);
279static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900280static void ahci_pmp_attach(struct ata_port *ap);
281static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900282static int ahci_softreset(struct ata_link *link, unsigned int *class,
283 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800284static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
285 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900286static int ahci_hardreset(struct ata_link *link, unsigned int *class,
287 unsigned long deadline);
288static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
289 unsigned long deadline);
290static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
291 unsigned long deadline);
292static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900293static void ahci_error_handler(struct ata_port *ap);
294static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400295static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500296static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400297static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
298static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
299 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900300#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900301static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900302static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
303static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900304#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700305static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
306static ssize_t ahci_activity_store(struct ata_device *dev,
307 enum sw_activity val);
308static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Tony Jonesee959b02008-02-22 00:13:36 +0100310static struct device_attribute *ahci_shost_attrs[] = {
311 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700312 &dev_attr_em_message_type,
313 &dev_attr_em_message,
314 NULL
315};
316
317static struct device_attribute *ahci_sdev_attrs[] = {
318 &dev_attr_sw_activity,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400319 NULL
320};
321
Jeff Garzik193515d2005-11-07 00:59:37 -0500322static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900323 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900324 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400327 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700328 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329};
330
Tejun Heo029cfd62008-03-25 12:22:49 +0900331static struct ata_port_operations ahci_ops = {
332 .inherits = &sata_pmp_port_ops,
333
Tejun Heo7d50b602007-09-23 13:19:54 +0900334 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 .qc_prep = ahci_qc_prep,
336 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900337 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Tejun Heo78cd52d2006-05-15 20:58:29 +0900339 .freeze = ahci_freeze,
340 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900341 .softreset = ahci_softreset,
342 .hardreset = ahci_hardreset,
343 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900344 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900345 .error_handler = ahci_error_handler,
346 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900347 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900348
Tejun Heo029cfd62008-03-25 12:22:49 +0900349 .scr_read = ahci_scr_read,
350 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900351 .pmp_attach = ahci_pmp_attach,
352 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900353
Tejun Heo029cfd62008-03-25 12:22:49 +0900354 .enable_pm = ahci_enable_alpm,
355 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700356 .em_show = ahci_led_show,
357 .em_store = ahci_led_store,
358 .sw_activity_show = ahci_activity_show,
359 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900360#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900361 .port_suspend = ahci_port_suspend,
362 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900363#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 .port_start = ahci_port_start,
365 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Tejun Heo029cfd62008-03-25 12:22:49 +0900368static struct ata_port_operations ahci_vt8251_ops = {
369 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900370 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900371};
372
Tejun Heo029cfd62008-03-25 12:22:49 +0900373static struct ata_port_operations ahci_p5wdh_ops = {
374 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900375 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900376};
377
Shane Huangbd172432008-06-10 15:52:04 +0800378static struct ata_port_operations ahci_sb600_ops = {
379 .inherits = &ahci_ops,
380 .softreset = ahci_sb600_softreset,
381 .pmp_softreset = ahci_sb600_softreset,
382};
383
Tejun Heo417a1a62007-09-23 13:19:55 +0900384#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
385
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100386static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* board_ahci */
388 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900389 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400390 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400391 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 .port_ops = &ahci_ops,
393 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200394 /* board_ahci_vt8251 */
395 {
Tejun Heo6949b912007-09-23 13:19:55 +0900396 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900397 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200398 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400399 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900400 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200401 },
Tejun Heo41669552006-11-29 11:33:14 +0900402 /* board_ahci_ign_iferr */
403 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900404 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
405 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900406 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400407 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900408 .port_ops = &ahci_ops,
409 },
Conke Hu55a61602007-03-27 18:33:05 +0800410 /* board_ahci_sb600 */
411 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900412 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo22b5e7a2008-04-29 16:09:22 +0900413 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
Shane Huangbd172432008-06-10 15:52:04 +0800414 AHCI_HFLAG_SECT255),
Tejun Heo417a1a62007-09-23 13:19:55 +0900415 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800416 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400417 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800418 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800419 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400420 /* board_ahci_mv */
421 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900422 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
423 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400424 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900425 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400426 .pio_mask = 0x1f, /* pio0-4 */
427 .udma_mask = ATA_UDMA6,
428 .port_ops = &ahci_ops,
429 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800430 /* board_ahci_sb700 */
431 {
Shane Huangbd172432008-06-10 15:52:04 +0800432 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800433 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800434 .pio_mask = 0x1f, /* pio0-4 */
435 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800436 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800437 },
Tejun Heoe297d992008-06-10 00:13:04 +0900438 /* board_ahci_mcp65 */
439 {
440 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
441 .flags = AHCI_FLAG_COMMON,
442 .pio_mask = 0x1f, /* pio0-4 */
443 .udma_mask = ATA_UDMA6,
444 .port_ops = &ahci_ops,
445 },
Tejun Heo9a3b1032008-06-18 20:56:58 -0400446 /* board_ahci_nopmp */
447 {
448 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
449 .flags = AHCI_FLAG_COMMON,
450 .pio_mask = 0x1f, /* pio0-4 */
451 .udma_mask = ATA_UDMA6,
452 .port_ops = &ahci_ops,
453 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454};
455
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500456static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400457 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400458 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
459 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
460 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
461 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
462 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900463 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400464 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
465 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
466 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
467 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900468 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
469 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
470 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
471 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
472 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
473 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
474 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
475 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
476 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
477 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
478 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
479 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
480 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
481 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
482 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
483 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
484 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400485 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
486 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800487 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
488 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400489
Tejun Heoe34bb372007-02-26 20:24:03 +0900490 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
491 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
492 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400493
494 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800495 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800496 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
497 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
498 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
499 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
500 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
501 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400502
503 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400504 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900505 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400506
507 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900508 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
509 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
510 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
511 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
512 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
513 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
514 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
515 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500516 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
517 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
518 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
519 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500520 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
521 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
522 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
523 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
524 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
525 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
526 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
527 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800528 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
529 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
530 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
531 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
532 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
533 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
534 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
535 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
536 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
537 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
538 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
539 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
540 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
541 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
542 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
543 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
544 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
545 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
546 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
547 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
548 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
549 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
550 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
551 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800552 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
553 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
554 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
555 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800556 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
557 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
558 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
559 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
560 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
561 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
562 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
563 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800564 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
565 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
566 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
567 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
568 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
569 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
570 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
571 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
peerchen3072c372008-05-19 14:44:57 +0800572 { PCI_VDEVICE(NVIDIA, 0x0bc4), board_ahci }, /* MCP7B */
573 { PCI_VDEVICE(NVIDIA, 0x0bc5), board_ahci }, /* MCP7B */
574 { PCI_VDEVICE(NVIDIA, 0x0bc6), board_ahci }, /* MCP7B */
575 { PCI_VDEVICE(NVIDIA, 0x0bc7), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400576
Jeff Garzik95916ed2006-07-29 04:10:14 -0400577 /* SiS */
Tejun Heo9a3b1032008-06-18 20:56:58 -0400578 { PCI_VDEVICE(SI, 0x1184), board_ahci_nopmp }, /* SiS 966 */
579 { PCI_VDEVICE(SI, 0x1185), board_ahci_nopmp }, /* SiS 968 */
580 { PCI_VDEVICE(SI, 0x0186), board_ahci_nopmp }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400581
Jeff Garzikcd70c262007-07-08 02:29:42 -0400582 /* Marvell */
583 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100584 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400585
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500586 /* Generic, PCI class code for AHCI */
587 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500588 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 { } /* terminate list */
591};
592
593
594static struct pci_driver ahci_pci_driver = {
595 .name = DRV_NAME,
596 .id_table = ahci_pci_tbl,
597 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900598 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900599#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900600 .suspend = ahci_pci_device_suspend,
601 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900602#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603};
604
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700605static int ahci_em_messages = 1;
606module_param(ahci_em_messages, int, 0444);
607/* add other LED protocol types when they become supported */
608MODULE_PARM_DESC(ahci_em_messages,
609 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Tejun Heo98fa4b62006-11-02 12:17:23 +0900611static inline int ahci_nr_ports(u32 cap)
612{
613 return (cap & 0x1f) + 1;
614}
615
Jeff Garzikdab632e2007-05-28 08:33:01 -0400616static inline void __iomem *__ahci_port_base(struct ata_host *host,
617 unsigned int port_no)
618{
619 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
620
621 return mmio + 0x100 + (port_no * 0x80);
622}
623
Tejun Heo4447d352007-04-17 23:44:08 +0900624static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400626 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628
Tejun Heob710a1f2008-01-05 23:11:57 +0900629static void ahci_enable_ahci(void __iomem *mmio)
630{
Tejun Heo15fe9822008-04-23 20:52:58 +0900631 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900632 u32 tmp;
633
634 /* turn on AHCI_EN */
635 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900636 if (tmp & HOST_AHCI_EN)
637 return;
638
639 /* Some controllers need AHCI_EN to be written multiple times.
640 * Try a few times before giving up.
641 */
642 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900643 tmp |= HOST_AHCI_EN;
644 writel(tmp, mmio + HOST_CTL);
645 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900646 if (tmp & HOST_AHCI_EN)
647 return;
648 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900649 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900650
651 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900652}
653
Tejun Heod447df12007-03-18 22:15:33 +0900654/**
655 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900656 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900657 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900658 *
659 * Some registers containing configuration info might be setup by
660 * BIOS and might be cleared on reset. This function saves the
661 * initial values of those registers into @hpriv such that they
662 * can be restored after controller reset.
663 *
664 * If inconsistent, config values are fixed up by this function.
665 *
666 * LOCKING:
667 * None.
668 */
Tejun Heo4447d352007-04-17 23:44:08 +0900669static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900670 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900671{
Tejun Heo4447d352007-04-17 23:44:08 +0900672 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900673 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900674 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100675 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900676
Tejun Heob710a1f2008-01-05 23:11:57 +0900677 /* make sure AHCI mode is enabled before accessing CAP */
678 ahci_enable_ahci(mmio);
679
Tejun Heod447df12007-03-18 22:15:33 +0900680 /* Values prefixed with saved_ are written back to host after
681 * reset. Values without are used for driver operation.
682 */
683 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
684 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
685
Tejun Heo274c1fd2007-07-16 14:29:40 +0900686 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900687 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200688 dev_printk(KERN_INFO, &pdev->dev,
689 "controller can't do 64bit DMA, forcing 32bit\n");
690 cap &= ~HOST_CAP_64;
691 }
692
Tejun Heo417a1a62007-09-23 13:19:55 +0900693 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900694 dev_printk(KERN_INFO, &pdev->dev,
695 "controller can't do NCQ, turning off CAP_NCQ\n");
696 cap &= ~HOST_CAP_NCQ;
697 }
698
Tejun Heoe297d992008-06-10 00:13:04 +0900699 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
700 dev_printk(KERN_INFO, &pdev->dev,
701 "controller can do NCQ, turning on CAP_NCQ\n");
702 cap |= HOST_CAP_NCQ;
703 }
704
Roel Kluin258cd842008-03-09 21:42:40 +0100705 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900706 dev_printk(KERN_INFO, &pdev->dev,
707 "controller can't do PMP, turning off CAP_PMP\n");
708 cap &= ~HOST_CAP_PMP;
709 }
710
Tejun Heod799e082008-06-17 12:46:30 +0900711 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
712 port_map != 1) {
713 dev_printk(KERN_INFO, &pdev->dev,
714 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
715 port_map, 1);
716 port_map = 1;
717 }
718
Jeff Garzikcd70c262007-07-08 02:29:42 -0400719 /*
720 * Temporary Marvell 6145 hack: PATA port presence
721 * is asserted through the standard AHCI port
722 * presence register, as bit 4 (counting from 0)
723 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900724 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100725 if (pdev->device == 0x6121)
726 mv = 0x3;
727 else
728 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400729 dev_printk(KERN_ERR, &pdev->dev,
730 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100731 port_map,
732 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400733
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100734 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400735 }
736
Tejun Heo17199b12007-03-18 22:26:53 +0900737 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900738 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900739 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900740
Tejun Heo837f5f82008-02-06 15:13:51 +0900741 for (i = 0; i < AHCI_MAX_PORTS; i++)
742 if (port_map & (1 << i))
743 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900744
Tejun Heo837f5f82008-02-06 15:13:51 +0900745 /* If PI has more ports than n_ports, whine, clear
746 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900747 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900748 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900749 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900750 "implemented port map (0x%x) contains more "
751 "ports than nr_ports (%u), using nr_ports\n",
752 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900753 port_map = 0;
754 }
755 }
756
757 /* fabricate port_map from cap.nr_ports */
758 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900759 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900760 dev_printk(KERN_WARNING, &pdev->dev,
761 "forcing PORTS_IMPL to 0x%x\n", port_map);
762
763 /* write the fixed up value to the PI register */
764 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900765 }
766
Tejun Heod447df12007-03-18 22:15:33 +0900767 /* record values to use during operation */
768 hpriv->cap = cap;
769 hpriv->port_map = port_map;
770}
771
772/**
773 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900774 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900775 *
776 * Restore initial config stored by ahci_save_initial_config().
777 *
778 * LOCKING:
779 * None.
780 */
Tejun Heo4447d352007-04-17 23:44:08 +0900781static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900782{
Tejun Heo4447d352007-04-17 23:44:08 +0900783 struct ahci_host_priv *hpriv = host->private_data;
784 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
785
Tejun Heod447df12007-03-18 22:15:33 +0900786 writel(hpriv->saved_cap, mmio + HOST_CAP);
787 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
788 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
789}
790
Tejun Heo203ef6c2007-07-16 14:29:40 +0900791static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900793 static const int offset[] = {
794 [SCR_STATUS] = PORT_SCR_STAT,
795 [SCR_CONTROL] = PORT_SCR_CTL,
796 [SCR_ERROR] = PORT_SCR_ERR,
797 [SCR_ACTIVE] = PORT_SCR_ACT,
798 [SCR_NOTIFICATION] = PORT_SCR_NTF,
799 };
800 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Tejun Heo203ef6c2007-07-16 14:29:40 +0900802 if (sc_reg < ARRAY_SIZE(offset) &&
803 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
804 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900805 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Tejun Heo203ef6c2007-07-16 14:29:40 +0900808static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900810 void __iomem *port_mmio = ahci_port_base(ap);
811 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
Tejun Heo203ef6c2007-07-16 14:29:40 +0900813 if (offset) {
814 *val = readl(port_mmio + offset);
815 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900817 return -EINVAL;
818}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Tejun Heo203ef6c2007-07-16 14:29:40 +0900820static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
821{
822 void __iomem *port_mmio = ahci_port_base(ap);
823 int offset = ahci_scr_offset(ap, sc_reg);
824
825 if (offset) {
826 writel(val, port_mmio + offset);
827 return 0;
828 }
829 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830}
831
Tejun Heo4447d352007-04-17 23:44:08 +0900832static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900833{
Tejun Heo4447d352007-04-17 23:44:08 +0900834 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900835 u32 tmp;
836
Tejun Heod8fcd112006-07-26 15:59:25 +0900837 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900838 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900839 tmp |= PORT_CMD_START;
840 writel(tmp, port_mmio + PORT_CMD);
841 readl(port_mmio + PORT_CMD); /* flush */
842}
843
Tejun Heo4447d352007-04-17 23:44:08 +0900844static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900845{
Tejun Heo4447d352007-04-17 23:44:08 +0900846 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900847 u32 tmp;
848
849 tmp = readl(port_mmio + PORT_CMD);
850
Tejun Heod8fcd112006-07-26 15:59:25 +0900851 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900852 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
853 return 0;
854
Tejun Heod8fcd112006-07-26 15:59:25 +0900855 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900856 tmp &= ~PORT_CMD_START;
857 writel(tmp, port_mmio + PORT_CMD);
858
Tejun Heod8fcd112006-07-26 15:59:25 +0900859 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900860 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400861 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900862 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900863 return -EIO;
864
865 return 0;
866}
867
Tejun Heo4447d352007-04-17 23:44:08 +0900868static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900869{
Tejun Heo4447d352007-04-17 23:44:08 +0900870 void __iomem *port_mmio = ahci_port_base(ap);
871 struct ahci_host_priv *hpriv = ap->host->private_data;
872 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900873 u32 tmp;
874
875 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900876 if (hpriv->cap & HOST_CAP_64)
877 writel((pp->cmd_slot_dma >> 16) >> 16,
878 port_mmio + PORT_LST_ADDR_HI);
879 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900880
Tejun Heo4447d352007-04-17 23:44:08 +0900881 if (hpriv->cap & HOST_CAP_64)
882 writel((pp->rx_fis_dma >> 16) >> 16,
883 port_mmio + PORT_FIS_ADDR_HI);
884 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900885
886 /* enable FIS reception */
887 tmp = readl(port_mmio + PORT_CMD);
888 tmp |= PORT_CMD_FIS_RX;
889 writel(tmp, port_mmio + PORT_CMD);
890
891 /* flush */
892 readl(port_mmio + PORT_CMD);
893}
894
Tejun Heo4447d352007-04-17 23:44:08 +0900895static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900896{
Tejun Heo4447d352007-04-17 23:44:08 +0900897 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900898 u32 tmp;
899
900 /* disable FIS reception */
901 tmp = readl(port_mmio + PORT_CMD);
902 tmp &= ~PORT_CMD_FIS_RX;
903 writel(tmp, port_mmio + PORT_CMD);
904
905 /* wait for completion, spec says 500ms, give it 1000 */
906 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
907 PORT_CMD_FIS_ON, 10, 1000);
908 if (tmp & PORT_CMD_FIS_ON)
909 return -EBUSY;
910
911 return 0;
912}
913
Tejun Heo4447d352007-04-17 23:44:08 +0900914static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900915{
Tejun Heo4447d352007-04-17 23:44:08 +0900916 struct ahci_host_priv *hpriv = ap->host->private_data;
917 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900918 u32 cmd;
919
920 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
921
922 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900923 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900924 cmd |= PORT_CMD_SPIN_UP;
925 writel(cmd, port_mmio + PORT_CMD);
926 }
927
928 /* wake up link */
929 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
930}
931
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400932static void ahci_disable_alpm(struct ata_port *ap)
933{
934 struct ahci_host_priv *hpriv = ap->host->private_data;
935 void __iomem *port_mmio = ahci_port_base(ap);
936 u32 cmd;
937 struct ahci_port_priv *pp = ap->private_data;
938
939 /* IPM bits should be disabled by libata-core */
940 /* get the existing command bits */
941 cmd = readl(port_mmio + PORT_CMD);
942
943 /* disable ALPM and ASP */
944 cmd &= ~PORT_CMD_ASP;
945 cmd &= ~PORT_CMD_ALPE;
946
947 /* force the interface back to active */
948 cmd |= PORT_CMD_ICC_ACTIVE;
949
950 /* write out new cmd value */
951 writel(cmd, port_mmio + PORT_CMD);
952 cmd = readl(port_mmio + PORT_CMD);
953
954 /* wait 10ms to be sure we've come out of any low power state */
955 msleep(10);
956
957 /* clear out any PhyRdy stuff from interrupt status */
958 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
959
960 /* go ahead and clean out PhyRdy Change from Serror too */
961 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
962
963 /*
964 * Clear flag to indicate that we should ignore all PhyRdy
965 * state changes
966 */
967 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
968
969 /*
970 * Enable interrupts on Phy Ready.
971 */
972 pp->intr_mask |= PORT_IRQ_PHYRDY;
973 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
974
975 /*
976 * don't change the link pm policy - we can be called
977 * just to turn of link pm temporarily
978 */
979}
980
981static int ahci_enable_alpm(struct ata_port *ap,
982 enum link_pm policy)
983{
984 struct ahci_host_priv *hpriv = ap->host->private_data;
985 void __iomem *port_mmio = ahci_port_base(ap);
986 u32 cmd;
987 struct ahci_port_priv *pp = ap->private_data;
988 u32 asp;
989
990 /* Make sure the host is capable of link power management */
991 if (!(hpriv->cap & HOST_CAP_ALPM))
992 return -EINVAL;
993
994 switch (policy) {
995 case MAX_PERFORMANCE:
996 case NOT_AVAILABLE:
997 /*
998 * if we came here with NOT_AVAILABLE,
999 * it just means this is the first time we
1000 * have tried to enable - default to max performance,
1001 * and let the user go to lower power modes on request.
1002 */
1003 ahci_disable_alpm(ap);
1004 return 0;
1005 case MIN_POWER:
1006 /* configure HBA to enter SLUMBER */
1007 asp = PORT_CMD_ASP;
1008 break;
1009 case MEDIUM_POWER:
1010 /* configure HBA to enter PARTIAL */
1011 asp = 0;
1012 break;
1013 default:
1014 return -EINVAL;
1015 }
1016
1017 /*
1018 * Disable interrupts on Phy Ready. This keeps us from
1019 * getting woken up due to spurious phy ready interrupts
1020 * TBD - Hot plug should be done via polling now, is
1021 * that even supported?
1022 */
1023 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1024 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1025
1026 /*
1027 * Set a flag to indicate that we should ignore all PhyRdy
1028 * state changes since these can happen now whenever we
1029 * change link state
1030 */
1031 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1032
1033 /* get the existing command bits */
1034 cmd = readl(port_mmio + PORT_CMD);
1035
1036 /*
1037 * Set ASP based on Policy
1038 */
1039 cmd |= asp;
1040
1041 /*
1042 * Setting this bit will instruct the HBA to aggressively
1043 * enter a lower power link state when it's appropriate and
1044 * based on the value set above for ASP
1045 */
1046 cmd |= PORT_CMD_ALPE;
1047
1048 /* write out new cmd value */
1049 writel(cmd, port_mmio + PORT_CMD);
1050 cmd = readl(port_mmio + PORT_CMD);
1051
1052 /* IPM bits should be set by libata-core */
1053 return 0;
1054}
1055
Tejun Heo438ac6d2007-03-02 17:31:26 +09001056#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001057static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001058{
Tejun Heo4447d352007-04-17 23:44:08 +09001059 struct ahci_host_priv *hpriv = ap->host->private_data;
1060 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001061 u32 cmd, scontrol;
1062
Tejun Heo4447d352007-04-17 23:44:08 +09001063 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001064 return;
1065
1066 /* put device into listen mode, first set PxSCTL.DET to 0 */
1067 scontrol = readl(port_mmio + PORT_SCR_CTL);
1068 scontrol &= ~0xf;
1069 writel(scontrol, port_mmio + PORT_SCR_CTL);
1070
1071 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001072 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001073 cmd &= ~PORT_CMD_SPIN_UP;
1074 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001075}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001076#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001077
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001078static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001079{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001080 struct ahci_port_priv *pp = ap->private_data;
1081 struct ata_link *link;
1082 struct ahci_em_priv *emp;
1083
Tejun Heo0be0aa92006-07-26 15:59:26 +09001084 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001085 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001086
1087 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001088 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001089
1090 /* turn on LEDs */
1091 if (ap->flags & ATA_FLAG_EM) {
1092 ata_port_for_each_link(link, ap) {
1093 emp = &pp->em_priv[link->pmp];
1094 ahci_transmit_led_message(ap, emp->led_state, 4);
1095 }
1096 }
1097
1098 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
1099 ata_port_for_each_link(link, ap)
1100 ahci_init_sw_activity(link);
1101
Tejun Heo0be0aa92006-07-26 15:59:26 +09001102}
1103
Tejun Heo4447d352007-04-17 23:44:08 +09001104static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001105{
1106 int rc;
1107
1108 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001109 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001110 if (rc) {
1111 *emsg = "failed to stop engine";
1112 return rc;
1113 }
1114
1115 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001116 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001117 if (rc) {
1118 *emsg = "failed stop FIS RX";
1119 return rc;
1120 }
1121
Tejun Heo0be0aa92006-07-26 15:59:26 +09001122 return 0;
1123}
1124
Tejun Heo4447d352007-04-17 23:44:08 +09001125static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001126{
Tejun Heo4447d352007-04-17 23:44:08 +09001127 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001128 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001129 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001130 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001131
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001132 /* we must be in AHCI mode, before using anything
1133 * AHCI-specific, such as HOST_RESET.
1134 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001135 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001136
1137 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001138 if (!ahci_skip_host_reset) {
1139 tmp = readl(mmio + HOST_CTL);
1140 if ((tmp & HOST_RESET) == 0) {
1141 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1142 readl(mmio + HOST_CTL); /* flush */
1143 }
Tejun Heod91542c2006-07-26 15:59:26 +09001144
Tejun Heoa22e6442008-03-10 10:25:25 +09001145 /* reset must complete within 1 second, or
1146 * the hardware should be considered fried.
1147 */
1148 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001149
Tejun Heoa22e6442008-03-10 10:25:25 +09001150 tmp = readl(mmio + HOST_CTL);
1151 if (tmp & HOST_RESET) {
1152 dev_printk(KERN_ERR, host->dev,
1153 "controller reset failed (0x%x)\n", tmp);
1154 return -EIO;
1155 }
Tejun Heod91542c2006-07-26 15:59:26 +09001156
Tejun Heoa22e6442008-03-10 10:25:25 +09001157 /* turn on AHCI mode */
1158 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001159
Tejun Heoa22e6442008-03-10 10:25:25 +09001160 /* Some registers might be cleared on reset. Restore
1161 * initial values.
1162 */
1163 ahci_restore_initial_config(host);
1164 } else
1165 dev_printk(KERN_INFO, host->dev,
1166 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001167
1168 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1169 u16 tmp16;
1170
1171 /* configure PCS */
1172 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001173 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1174 tmp16 |= hpriv->port_map;
1175 pci_write_config_word(pdev, 0x92, tmp16);
1176 }
Tejun Heod91542c2006-07-26 15:59:26 +09001177 }
1178
1179 return 0;
1180}
1181
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001182static void ahci_sw_activity(struct ata_link *link)
1183{
1184 struct ata_port *ap = link->ap;
1185 struct ahci_port_priv *pp = ap->private_data;
1186 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1187
1188 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1189 return;
1190
1191 emp->activity++;
1192 if (!timer_pending(&emp->timer))
1193 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1194}
1195
1196static void ahci_sw_activity_blink(unsigned long arg)
1197{
1198 struct ata_link *link = (struct ata_link *)arg;
1199 struct ata_port *ap = link->ap;
1200 struct ahci_port_priv *pp = ap->private_data;
1201 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1202 unsigned long led_message = emp->led_state;
1203 u32 activity_led_state;
1204
1205 led_message &= 0xffff0000;
1206 led_message |= ap->port_no | (link->pmp << 8);
1207
1208 /* check to see if we've had activity. If so,
1209 * toggle state of LED and reset timer. If not,
1210 * turn LED to desired idle state.
1211 */
1212 if (emp->saved_activity != emp->activity) {
1213 emp->saved_activity = emp->activity;
1214 /* get the current LED state */
1215 activity_led_state = led_message & 0x00010000;
1216
1217 if (activity_led_state)
1218 activity_led_state = 0;
1219 else
1220 activity_led_state = 1;
1221
1222 /* clear old state */
1223 led_message &= 0xfff8ffff;
1224
1225 /* toggle state */
1226 led_message |= (activity_led_state << 16);
1227 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1228 } else {
1229 /* switch to idle */
1230 led_message &= 0xfff8ffff;
1231 if (emp->blink_policy == BLINK_OFF)
1232 led_message |= (1 << 16);
1233 }
1234 ahci_transmit_led_message(ap, led_message, 4);
1235}
1236
1237static void ahci_init_sw_activity(struct ata_link *link)
1238{
1239 struct ata_port *ap = link->ap;
1240 struct ahci_port_priv *pp = ap->private_data;
1241 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1242
1243 /* init activity stats, setup timer */
1244 emp->saved_activity = emp->activity = 0;
1245 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1246
1247 /* check our blink policy and set flag for link if it's enabled */
1248 if (emp->blink_policy)
1249 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1250}
1251
1252static int ahci_reset_em(struct ata_host *host)
1253{
1254 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1255 u32 em_ctl;
1256
1257 em_ctl = readl(mmio + HOST_EM_CTL);
1258 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1259 return -EINVAL;
1260
1261 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1262 return 0;
1263}
1264
1265static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1266 ssize_t size)
1267{
1268 struct ahci_host_priv *hpriv = ap->host->private_data;
1269 struct ahci_port_priv *pp = ap->private_data;
1270 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1271 u32 em_ctl;
1272 u32 message[] = {0, 0};
1273 unsigned int flags;
1274 int pmp;
1275 struct ahci_em_priv *emp;
1276
1277 /* get the slot number from the message */
1278 pmp = (state & 0x0000ff00) >> 8;
1279 if (pmp < MAX_SLOTS)
1280 emp = &pp->em_priv[pmp];
1281 else
1282 return -EINVAL;
1283
1284 spin_lock_irqsave(ap->lock, flags);
1285
1286 /*
1287 * if we are still busy transmitting a previous message,
1288 * do not allow
1289 */
1290 em_ctl = readl(mmio + HOST_EM_CTL);
1291 if (em_ctl & EM_CTL_TM) {
1292 spin_unlock_irqrestore(ap->lock, flags);
1293 return -EINVAL;
1294 }
1295
1296 /*
1297 * create message header - this is all zero except for
1298 * the message size, which is 4 bytes.
1299 */
1300 message[0] |= (4 << 8);
1301
1302 /* ignore 0:4 of byte zero, fill in port info yourself */
1303 message[1] = ((state & 0xfffffff0) | ap->port_no);
1304
1305 /* write message to EM_LOC */
1306 writel(message[0], mmio + hpriv->em_loc);
1307 writel(message[1], mmio + hpriv->em_loc+4);
1308
1309 /* save off new led state for port/slot */
1310 emp->led_state = message[1];
1311
1312 /*
1313 * tell hardware to transmit the message
1314 */
1315 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1316
1317 spin_unlock_irqrestore(ap->lock, flags);
1318 return size;
1319}
1320
1321static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1322{
1323 struct ahci_port_priv *pp = ap->private_data;
1324 struct ata_link *link;
1325 struct ahci_em_priv *emp;
1326 int rc = 0;
1327
1328 ata_port_for_each_link(link, ap) {
1329 emp = &pp->em_priv[link->pmp];
1330 rc += sprintf(buf, "%lx\n", emp->led_state);
1331 }
1332 return rc;
1333}
1334
1335static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1336 size_t size)
1337{
1338 int state;
1339 int pmp;
1340 struct ahci_port_priv *pp = ap->private_data;
1341 struct ahci_em_priv *emp;
1342
1343 state = simple_strtoul(buf, NULL, 0);
1344
1345 /* get the slot number from the message */
1346 pmp = (state & 0x0000ff00) >> 8;
1347 if (pmp < MAX_SLOTS)
1348 emp = &pp->em_priv[pmp];
1349 else
1350 return -EINVAL;
1351
1352 /* mask off the activity bits if we are in sw_activity
1353 * mode, user should turn off sw_activity before setting
1354 * activity led through em_message
1355 */
1356 if (emp->blink_policy)
1357 state &= 0xfff8ffff;
1358
1359 return ahci_transmit_led_message(ap, state, size);
1360}
1361
1362static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1363{
1364 struct ata_link *link = dev->link;
1365 struct ata_port *ap = link->ap;
1366 struct ahci_port_priv *pp = ap->private_data;
1367 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1368 u32 port_led_state = emp->led_state;
1369
1370 /* save the desired Activity LED behavior */
1371 if (val == OFF) {
1372 /* clear LFLAG */
1373 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1374
1375 /* set the LED to OFF */
1376 port_led_state &= 0xfff80000;
1377 port_led_state |= (ap->port_no | (link->pmp << 8));
1378 ahci_transmit_led_message(ap, port_led_state, 4);
1379 } else {
1380 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1381 if (val == BLINK_OFF) {
1382 /* set LED to ON for idle */
1383 port_led_state &= 0xfff80000;
1384 port_led_state |= (ap->port_no | (link->pmp << 8));
1385 port_led_state |= 0x00010000; /* check this */
1386 ahci_transmit_led_message(ap, port_led_state, 4);
1387 }
1388 }
1389 emp->blink_policy = val;
1390 return 0;
1391}
1392
1393static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1394{
1395 struct ata_link *link = dev->link;
1396 struct ata_port *ap = link->ap;
1397 struct ahci_port_priv *pp = ap->private_data;
1398 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1399
1400 /* display the saved value of activity behavior for this
1401 * disk.
1402 */
1403 return sprintf(buf, "%d\n", emp->blink_policy);
1404}
1405
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001406static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1407 int port_no, void __iomem *mmio,
1408 void __iomem *port_mmio)
1409{
1410 const char *emsg = NULL;
1411 int rc;
1412 u32 tmp;
1413
1414 /* make sure port is not active */
1415 rc = ahci_deinit_port(ap, &emsg);
1416 if (rc)
1417 dev_printk(KERN_WARNING, &pdev->dev,
1418 "%s (%d)\n", emsg, rc);
1419
1420 /* clear SError */
1421 tmp = readl(port_mmio + PORT_SCR_ERR);
1422 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1423 writel(tmp, port_mmio + PORT_SCR_ERR);
1424
1425 /* clear port IRQ */
1426 tmp = readl(port_mmio + PORT_IRQ_STAT);
1427 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1428 if (tmp)
1429 writel(tmp, port_mmio + PORT_IRQ_STAT);
1430
1431 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1432}
1433
Tejun Heo4447d352007-04-17 23:44:08 +09001434static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001435{
Tejun Heo417a1a62007-09-23 13:19:55 +09001436 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001437 struct pci_dev *pdev = to_pci_dev(host->dev);
1438 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001439 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001440 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001441 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001442 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001443
Tejun Heo417a1a62007-09-23 13:19:55 +09001444 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001445 if (pdev->device == 0x6121)
1446 mv = 2;
1447 else
1448 mv = 4;
1449 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001450
1451 writel(0, port_mmio + PORT_IRQ_MASK);
1452
1453 /* clear port IRQ */
1454 tmp = readl(port_mmio + PORT_IRQ_STAT);
1455 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1456 if (tmp)
1457 writel(tmp, port_mmio + PORT_IRQ_STAT);
1458 }
1459
Tejun Heo4447d352007-04-17 23:44:08 +09001460 for (i = 0; i < host->n_ports; i++) {
1461 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001462
Jeff Garzikcd70c262007-07-08 02:29:42 -04001463 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001464 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001465 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001466
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001467 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001468 }
1469
1470 tmp = readl(mmio + HOST_CTL);
1471 VPRINTK("HOST_CTL 0x%x\n", tmp);
1472 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1473 tmp = readl(mmio + HOST_CTL);
1474 VPRINTK("HOST_CTL 0x%x\n", tmp);
1475}
1476
Jeff Garzika8785392008-02-28 15:43:48 -05001477static void ahci_dev_config(struct ata_device *dev)
1478{
1479 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1480
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001481 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001482 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001483 ata_dev_printk(dev, KERN_INFO,
1484 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1485 }
Jeff Garzika8785392008-02-28 15:43:48 -05001486}
1487
Tejun Heo422b7592005-12-19 22:37:17 +09001488static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489{
Tejun Heo4447d352007-04-17 23:44:08 +09001490 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001492 u32 tmp;
1493
1494 tmp = readl(port_mmio + PORT_SIG);
1495 tf.lbah = (tmp >> 24) & 0xff;
1496 tf.lbam = (tmp >> 16) & 0xff;
1497 tf.lbal = (tmp >> 8) & 0xff;
1498 tf.nsect = (tmp) & 0xff;
1499
1500 return ata_dev_classify(&tf);
1501}
1502
Tejun Heo12fad3f2006-05-15 21:03:55 +09001503static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1504 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001505{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001506 dma_addr_t cmd_tbl_dma;
1507
1508 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1509
1510 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1511 pp->cmd_slot[tag].status = 0;
1512 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1513 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001514}
1515
Tejun Heod2e75df2007-07-16 14:29:39 +09001516static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001517{
Tejun Heo350756f2008-04-07 22:47:21 +09001518 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001519 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001520 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001521 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001522 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001523
Tejun Heod2e75df2007-07-16 14:29:39 +09001524 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001525 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001526 if (!busy && !force_restart)
1527 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001528
Tejun Heod2e75df2007-07-16 14:29:39 +09001529 /* stop engine */
1530 rc = ahci_stop_engine(ap);
1531 if (rc)
1532 goto out_restart;
1533
1534 /* need to do CLO? */
1535 if (!busy) {
1536 rc = 0;
1537 goto out_restart;
1538 }
1539
1540 if (!(hpriv->cap & HOST_CAP_CLO)) {
1541 rc = -EOPNOTSUPP;
1542 goto out_restart;
1543 }
1544
1545 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001546 tmp = readl(port_mmio + PORT_CMD);
1547 tmp |= PORT_CMD_CLO;
1548 writel(tmp, port_mmio + PORT_CMD);
1549
Tejun Heod2e75df2007-07-16 14:29:39 +09001550 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001551 tmp = ata_wait_register(port_mmio + PORT_CMD,
1552 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1553 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001554 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001555
Tejun Heod2e75df2007-07-16 14:29:39 +09001556 /* restart engine */
1557 out_restart:
1558 ahci_start_engine(ap);
1559 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001560}
1561
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001562static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1563 struct ata_taskfile *tf, int is_cmd, u16 flags,
1564 unsigned long timeout_msec)
1565{
1566 const u32 cmd_fis_len = 5; /* five dwords */
1567 struct ahci_port_priv *pp = ap->private_data;
1568 void __iomem *port_mmio = ahci_port_base(ap);
1569 u8 *fis = pp->cmd_tbl;
1570 u32 tmp;
1571
1572 /* prep the command */
1573 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1574 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1575
1576 /* issue & wait */
1577 writel(1, port_mmio + PORT_CMD_ISSUE);
1578
1579 if (timeout_msec) {
1580 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1581 1, timeout_msec);
1582 if (tmp & 0x1) {
1583 ahci_kick_engine(ap, 1);
1584 return -EBUSY;
1585 }
1586 } else
1587 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1588
1589 return 0;
1590}
1591
Shane Huangbd172432008-06-10 15:52:04 +08001592static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1593 int pmp, unsigned long deadline,
1594 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001595{
Tejun Heocc0680a2007-08-06 18:36:23 +09001596 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001597 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001598 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001599 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001600 int rc;
1601
1602 DPRINTK("ENTER\n");
1603
1604 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001605 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001606 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001607 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001608 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001609
Tejun Heocc0680a2007-08-06 18:36:23 +09001610 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001611
1612 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001613 msecs = 0;
1614 now = jiffies;
1615 if (time_after(now, deadline))
1616 msecs = jiffies_to_msecs(deadline - now);
1617
Tejun Heo4658f792006-03-22 21:07:03 +09001618 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001619 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001620 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001621 rc = -EIO;
1622 reason = "1st FIS failed";
1623 goto fail;
1624 }
1625
1626 /* spec says at least 5us, but be generous and sleep for 1ms */
1627 msleep(1);
1628
1629 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001630 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001631 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001632
Tejun Heo705e76b2008-04-07 22:47:19 +09001633 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001634 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001635 /* link occupied, -ENODEV too is an error */
1636 if (rc) {
1637 reason = "device not ready";
1638 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001639 }
Tejun Heo9b893912007-02-02 16:50:52 +09001640 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001641
1642 DPRINTK("EXIT, class=%u\n", *class);
1643 return 0;
1644
Tejun Heo4658f792006-03-22 21:07:03 +09001645 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001646 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001647 return rc;
1648}
1649
Shane Huangbd172432008-06-10 15:52:04 +08001650static int ahci_check_ready(struct ata_link *link)
1651{
1652 void __iomem *port_mmio = ahci_port_base(link->ap);
1653 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1654
1655 return ata_check_ready(status);
1656}
1657
1658static int ahci_softreset(struct ata_link *link, unsigned int *class,
1659 unsigned long deadline)
1660{
1661 int pmp = sata_srst_pmp(link);
1662
1663 DPRINTK("ENTER\n");
1664
1665 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1666}
1667
1668static int ahci_sb600_check_ready(struct ata_link *link)
1669{
1670 void __iomem *port_mmio = ahci_port_base(link->ap);
1671 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1672 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1673
1674 /*
1675 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1676 * which can save timeout delay.
1677 */
1678 if (irq_status & PORT_IRQ_BAD_PMP)
1679 return -EIO;
1680
1681 return ata_check_ready(status);
1682}
1683
1684static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1685 unsigned long deadline)
1686{
1687 struct ata_port *ap = link->ap;
1688 void __iomem *port_mmio = ahci_port_base(ap);
1689 int pmp = sata_srst_pmp(link);
1690 int rc;
1691 u32 irq_sts;
1692
1693 DPRINTK("ENTER\n");
1694
1695 rc = ahci_do_softreset(link, class, pmp, deadline,
1696 ahci_sb600_check_ready);
1697
1698 /*
1699 * Soft reset fails on some ATI chips with IPMS set when PMP
1700 * is enabled but SATA HDD/ODD is connected to SATA port,
1701 * do soft reset again to port 0.
1702 */
1703 if (rc == -EIO) {
1704 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1705 if (irq_sts & PORT_IRQ_BAD_PMP) {
1706 ata_link_printk(link, KERN_WARNING,
1707 "failed due to HW bug, retry pmp=0\n");
1708 rc = ahci_do_softreset(link, class, 0, deadline,
1709 ahci_check_ready);
1710 }
1711 }
1712
1713 return rc;
1714}
1715
Tejun Heocc0680a2007-08-06 18:36:23 +09001716static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001717 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001718{
Tejun Heo9dadd452008-04-07 22:47:19 +09001719 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001720 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001721 struct ahci_port_priv *pp = ap->private_data;
1722 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1723 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001724 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001725 int rc;
1726
1727 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Tejun Heo4447d352007-04-17 23:44:08 +09001729 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001730
1731 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001732 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001733 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001734 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001735
Tejun Heo9dadd452008-04-07 22:47:19 +09001736 rc = sata_link_hardreset(link, timing, deadline, &online,
1737 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001738
Tejun Heo4447d352007-04-17 23:44:08 +09001739 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Tejun Heo9dadd452008-04-07 22:47:19 +09001741 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001742 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Tejun Heo4bd00f62006-02-11 16:26:02 +09001744 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1745 return rc;
1746}
1747
Tejun Heocc0680a2007-08-06 18:36:23 +09001748static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001749 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001750{
Tejun Heocc0680a2007-08-06 18:36:23 +09001751 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001752 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001753 int rc;
1754
1755 DPRINTK("ENTER\n");
1756
Tejun Heo4447d352007-04-17 23:44:08 +09001757 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001758
Tejun Heocc0680a2007-08-06 18:36:23 +09001759 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001760 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001761
Tejun Heo4447d352007-04-17 23:44:08 +09001762 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001763
1764 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1765
1766 /* vt8251 doesn't clear BSY on signature FIS reception,
1767 * request follow-up softreset.
1768 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001769 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001770}
1771
Tejun Heoedc93052007-10-25 14:59:16 +09001772static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1773 unsigned long deadline)
1774{
1775 struct ata_port *ap = link->ap;
1776 struct ahci_port_priv *pp = ap->private_data;
1777 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1778 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001779 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001780 int rc;
1781
1782 ahci_stop_engine(ap);
1783
1784 /* clear D2H reception area to properly wait for D2H FIS */
1785 ata_tf_init(link->device, &tf);
1786 tf.command = 0x80;
1787 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1788
1789 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001790 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001791
1792 ahci_start_engine(ap);
1793
Tejun Heoedc93052007-10-25 14:59:16 +09001794 /* The pseudo configuration device on SIMG4726 attached to
1795 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1796 * hardreset if no device is attached to the first downstream
1797 * port && the pseudo device locks up on SRST w/ PMP==0. To
1798 * work around this, wait for !BSY only briefly. If BSY isn't
1799 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1800 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1801 *
1802 * Wait for two seconds. Devices attached to downstream port
1803 * which can't process the following IDENTIFY after this will
1804 * have to be reset again. For most cases, this should
1805 * suffice while making probing snappish enough.
1806 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001807 if (online) {
1808 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1809 ahci_check_ready);
1810 if (rc)
1811 ahci_kick_engine(ap, 0);
1812 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001813 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001814}
1815
Tejun Heocc0680a2007-08-06 18:36:23 +09001816static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001817{
Tejun Heocc0680a2007-08-06 18:36:23 +09001818 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001819 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001820 u32 new_tmp, tmp;
1821
Tejun Heo203c75b2008-04-07 22:47:18 +09001822 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001823
1824 /* Make sure port's ATAPI bit is set appropriately */
1825 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001826 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001827 new_tmp |= PORT_CMD_ATAPI;
1828 else
1829 new_tmp &= ~PORT_CMD_ATAPI;
1830 if (new_tmp != tmp) {
1831 writel(new_tmp, port_mmio + PORT_CMD);
1832 readl(port_mmio + PORT_CMD); /* flush */
1833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834}
1835
Tejun Heo12fad3f2006-05-15 21:03:55 +09001836static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001838 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001839 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1840 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841
1842 VPRINTK("ENTER\n");
1843
1844 /*
1845 * Next, the S/G list.
1846 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001847 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001848 dma_addr_t addr = sg_dma_address(sg);
1849 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Tejun Heoff2aeb12007-12-05 16:43:11 +09001851 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1852 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1853 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001855
Tejun Heoff2aeb12007-12-05 16:43:11 +09001856 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
1858
1859static void ahci_qc_prep(struct ata_queued_cmd *qc)
1860{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001861 struct ata_port *ap = qc->ap;
1862 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001863 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001864 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 u32 opts;
1866 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001867 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
1869 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 * Fill in command table information. First, the header,
1871 * a SATA Register - Host to Device command FIS.
1872 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001873 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1874
Tejun Heo7d50b602007-09-23 13:19:54 +09001875 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001876 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001877 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1878 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Tejun Heocc9278e2006-02-10 17:25:47 +09001881 n_elem = 0;
1882 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001883 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Tejun Heocc9278e2006-02-10 17:25:47 +09001885 /*
1886 * Fill in command slot information.
1887 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001888 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001889 if (qc->tf.flags & ATA_TFLAG_WRITE)
1890 opts |= AHCI_CMD_WRITE;
1891 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001892 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001893
Tejun Heo12fad3f2006-05-15 21:03:55 +09001894 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895}
1896
Tejun Heo78cd52d2006-05-15 20:58:29 +09001897static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898{
Tejun Heo417a1a62007-09-23 13:19:55 +09001899 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001900 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001901 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1902 struct ata_link *link = NULL;
1903 struct ata_queued_cmd *active_qc;
1904 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001905 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Tejun Heo7d50b602007-09-23 13:19:54 +09001907 /* determine active link */
1908 ata_port_for_each_link(link, ap)
1909 if (ata_link_active(link))
1910 break;
1911 if (!link)
1912 link = &ap->link;
1913
1914 active_qc = ata_qc_from_tag(ap, link->active_tag);
1915 active_ehi = &link->eh_info;
1916
1917 /* record irq stat */
1918 ata_ehi_clear_desc(host_ehi);
1919 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001920
Tejun Heo78cd52d2006-05-15 20:58:29 +09001921 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001922 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001923 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001924 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Tejun Heo41669552006-11-29 11:33:14 +09001926 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001927 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001928 irq_stat &= ~PORT_IRQ_IF_ERR;
1929
Conke Hu55a61602007-03-27 18:33:05 +08001930 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001931 /* If qc is active, charge it; otherwise, the active
1932 * link. There's no active qc on NCQ errors. It will
1933 * be determined by EH by reading log page 10h.
1934 */
1935 if (active_qc)
1936 active_qc->err_mask |= AC_ERR_DEV;
1937 else
1938 active_ehi->err_mask |= AC_ERR_DEV;
1939
Tejun Heo417a1a62007-09-23 13:19:55 +09001940 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001941 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001942 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Tejun Heo78cd52d2006-05-15 20:58:29 +09001944 if (irq_stat & PORT_IRQ_UNK_FIS) {
1945 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Tejun Heo7d50b602007-09-23 13:19:54 +09001947 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001948 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001949 ata_ehi_push_desc(active_ehi,
1950 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001951 unk[0], unk[1], unk[2], unk[3]);
1952 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001953
Tejun Heo071f44b2008-04-07 22:47:22 +09001954 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001955 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001956 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001957 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1958 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001959
Tejun Heo7d50b602007-09-23 13:19:54 +09001960 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1961 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001962 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001963 ata_ehi_push_desc(host_ehi, "host bus error");
1964 }
1965
1966 if (irq_stat & PORT_IRQ_IF_ERR) {
1967 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001968 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001969 ata_ehi_push_desc(host_ehi, "interface fatal error");
1970 }
1971
1972 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1973 ata_ehi_hotplugged(host_ehi);
1974 ata_ehi_push_desc(host_ehi, "%s",
1975 irq_stat & PORT_IRQ_CONNECT ?
1976 "connection status changed" : "PHY RDY changed");
1977 }
1978
1979 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
Tejun Heo78cd52d2006-05-15 20:58:29 +09001981 if (irq_stat & PORT_IRQ_FREEZE)
1982 ata_port_freeze(ap);
1983 else
1984 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985}
1986
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001987static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988{
Tejun Heo350756f2008-04-07 22:47:21 +09001989 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001990 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001991 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001992 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001993 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001994 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001995 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
1997 status = readl(port_mmio + PORT_IRQ_STAT);
1998 writel(status, port_mmio + PORT_IRQ_STAT);
1999
Tejun Heob06ce3e2007-10-09 15:06:48 +09002000 /* ignore BAD_PMP while resetting */
2001 if (unlikely(resetting))
2002 status &= ~PORT_IRQ_BAD_PMP;
2003
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002004 /* If we are getting PhyRdy, this is
2005 * just a power state change, we should
2006 * clear out this, plus the PhyRdy/Comm
2007 * Wake bits from Serror
2008 */
2009 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2010 (status & PORT_IRQ_PHYRDY)) {
2011 status &= ~PORT_IRQ_PHYRDY;
2012 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
2013 }
2014
Tejun Heo78cd52d2006-05-15 20:58:29 +09002015 if (unlikely(status & PORT_IRQ_ERROR)) {
2016 ahci_error_intr(ap, status);
2017 return;
2018 }
2019
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002020 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002021 /* If SNotification is available, leave notification
2022 * handling to sata_async_notification(). If not,
2023 * emulate it by snooping SDB FIS RX area.
2024 *
2025 * Snooping FIS RX area is probably cheaper than
2026 * poking SNotification but some constrollers which
2027 * implement SNotification, ICH9 for example, don't
2028 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002029 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002030 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002031 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002032 else {
2033 /* If the 'N' bit in word 0 of the FIS is set,
2034 * we just received asynchronous notification.
2035 * Tell libata about it.
2036 */
2037 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2038 u32 f0 = le32_to_cpu(f[0]);
2039
2040 if (f0 & (1 << 15))
2041 sata_async_notification(ap);
2042 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002043 }
2044
Tejun Heo7d50b602007-09-23 13:19:54 +09002045 /* pp->active_link is valid iff any command is in flight */
2046 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002047 qc_active = readl(port_mmio + PORT_SCR_ACT);
2048 else
2049 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2050
Tejun Heo79f97da2008-04-07 22:47:20 +09002051 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002052
Tejun Heo459ad682007-12-07 12:46:23 +09002053 /* while resetting, invalid completions are expected */
2054 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002055 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002056 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002057 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059}
2060
David Howells7d12e782006-10-05 14:55:46 +01002061static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062{
Jeff Garzikcca39742006-08-24 03:19:22 -04002063 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 struct ahci_host_priv *hpriv;
2065 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002066 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002067 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
2069 VPRINTK("ENTER\n");
2070
Jeff Garzikcca39742006-08-24 03:19:22 -04002071 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002072 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
2074 /* sigh. 0xffffffff is a valid return from h/w */
2075 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 if (!irq_stat)
2077 return IRQ_NONE;
2078
Tejun Heod28f87a2008-07-05 13:10:50 +09002079 irq_masked = irq_stat & hpriv->port_map;
2080
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002081 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002083 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085
Tejun Heod28f87a2008-07-05 13:10:50 +09002086 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002087 continue;
2088
Jeff Garzikcca39742006-08-24 03:19:22 -04002089 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002090 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002091 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002092 VPRINTK("port %u\n", i);
2093 } else {
2094 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002095 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002096 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002097 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002099
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 handled = 1;
2101 }
2102
Tejun Heod28f87a2008-07-05 13:10:50 +09002103 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2104 * it should be cleared after all the port events are cleared;
2105 * otherwise, it will raise a spurious interrupt after each
2106 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2107 * information.
2108 *
2109 * Also, use the unmasked value to clear interrupt as spurious
2110 * pending event on a dummy port might cause screaming IRQ.
2111 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002112 writel(irq_stat, mmio + HOST_IRQ_STAT);
2113
Jeff Garzikcca39742006-08-24 03:19:22 -04002114 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115
2116 VPRINTK("EXIT\n");
2117
2118 return IRQ_RETVAL(handled);
2119}
2120
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002121static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122{
2123 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002124 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002125 struct ahci_port_priv *pp = ap->private_data;
2126
2127 /* Keep track of the currently active link. It will be used
2128 * in completion path to determine whether NCQ phase is in
2129 * progress.
2130 */
2131 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Tejun Heo12fad3f2006-05-15 21:03:55 +09002133 if (qc->tf.protocol == ATA_PROT_NCQ)
2134 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
2135 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
2137
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002138 ahci_sw_activity(qc->dev->link);
2139
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 return 0;
2141}
2142
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002143static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2144{
2145 struct ahci_port_priv *pp = qc->ap->private_data;
2146 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2147
2148 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2149 return true;
2150}
2151
Tejun Heo78cd52d2006-05-15 20:58:29 +09002152static void ahci_freeze(struct ata_port *ap)
2153{
Tejun Heo4447d352007-04-17 23:44:08 +09002154 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002155
2156 /* turn IRQ off */
2157 writel(0, port_mmio + PORT_IRQ_MASK);
2158}
2159
2160static void ahci_thaw(struct ata_port *ap)
2161{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002162 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09002163 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002164 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002165 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002166
2167 /* clear IRQ */
2168 tmp = readl(port_mmio + PORT_IRQ_STAT);
2169 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002170 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002171
Tejun Heo1c954a42007-10-09 15:01:37 +09002172 /* turn IRQ back on */
2173 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002174}
2175
2176static void ahci_error_handler(struct ata_port *ap)
2177{
Tejun Heob51e9e52006-06-29 01:29:30 +09002178 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002179 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002180 ahci_stop_engine(ap);
2181 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002182 }
2183
Tejun Heoa1efdab2008-03-25 12:22:50 +09002184 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002185}
2186
Tejun Heo78cd52d2006-05-15 20:58:29 +09002187static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2188{
2189 struct ata_port *ap = qc->ap;
2190
Tejun Heod2e75df2007-07-16 14:29:39 +09002191 /* make DMA engine forget about the failed command */
2192 if (qc->flags & ATA_QCFLAG_FAILED)
2193 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002194}
2195
Tejun Heo7d50b602007-09-23 13:19:54 +09002196static void ahci_pmp_attach(struct ata_port *ap)
2197{
2198 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002199 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002200 u32 cmd;
2201
2202 cmd = readl(port_mmio + PORT_CMD);
2203 cmd |= PORT_CMD_PMP;
2204 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002205
2206 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2207 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002208}
2209
2210static void ahci_pmp_detach(struct ata_port *ap)
2211{
2212 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002213 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002214 u32 cmd;
2215
2216 cmd = readl(port_mmio + PORT_CMD);
2217 cmd &= ~PORT_CMD_PMP;
2218 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002219
2220 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2221 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002222}
2223
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002224static int ahci_port_resume(struct ata_port *ap)
2225{
2226 ahci_power_up(ap);
2227 ahci_start_port(ap);
2228
Tejun Heo071f44b2008-04-07 22:47:22 +09002229 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002230 ahci_pmp_attach(ap);
2231 else
2232 ahci_pmp_detach(ap);
2233
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002234 return 0;
2235}
2236
Tejun Heo438ac6d2007-03-02 17:31:26 +09002237#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002238static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2239{
Tejun Heoc1332872006-07-26 15:59:26 +09002240 const char *emsg = NULL;
2241 int rc;
2242
Tejun Heo4447d352007-04-17 23:44:08 +09002243 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002244 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002245 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002246 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002247 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002248 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002249 }
2250
2251 return rc;
2252}
2253
Tejun Heoc1332872006-07-26 15:59:26 +09002254static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2255{
Jeff Garzikcca39742006-08-24 03:19:22 -04002256 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002257 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09002258 u32 ctl;
2259
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002260 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002261 /* AHCI spec rev1.1 section 8.3.3:
2262 * Software must disable interrupts prior to requesting a
2263 * transition of the HBA to D3 state.
2264 */
2265 ctl = readl(mmio + HOST_CTL);
2266 ctl &= ~HOST_IRQ_EN;
2267 writel(ctl, mmio + HOST_CTL);
2268 readl(mmio + HOST_CTL); /* flush */
2269 }
2270
2271 return ata_pci_device_suspend(pdev, mesg);
2272}
2273
2274static int ahci_pci_device_resume(struct pci_dev *pdev)
2275{
Jeff Garzikcca39742006-08-24 03:19:22 -04002276 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002277 int rc;
2278
Tejun Heo553c4aa2006-12-26 19:39:50 +09002279 rc = ata_pci_device_do_resume(pdev);
2280 if (rc)
2281 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002282
2283 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002284 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002285 if (rc)
2286 return rc;
2287
Tejun Heo4447d352007-04-17 23:44:08 +09002288 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002289 }
2290
Jeff Garzikcca39742006-08-24 03:19:22 -04002291 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002292
2293 return 0;
2294}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002295#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002296
Tejun Heo254950c2006-07-26 15:59:25 +09002297static int ahci_port_start(struct ata_port *ap)
2298{
Jeff Garzikcca39742006-08-24 03:19:22 -04002299 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002300 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002301 void *mem;
2302 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002303
Tejun Heo24dc5f32007-01-20 16:00:28 +09002304 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002305 if (!pp)
2306 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002307
Tejun Heo24dc5f32007-01-20 16:00:28 +09002308 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2309 GFP_KERNEL);
2310 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002311 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002312 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2313
2314 /*
2315 * First item in chunk of DMA memory: 32-slot command table,
2316 * 32 bytes each in size
2317 */
2318 pp->cmd_slot = mem;
2319 pp->cmd_slot_dma = mem_dma;
2320
2321 mem += AHCI_CMD_SLOT_SZ;
2322 mem_dma += AHCI_CMD_SLOT_SZ;
2323
2324 /*
2325 * Second item: Received-FIS area
2326 */
2327 pp->rx_fis = mem;
2328 pp->rx_fis_dma = mem_dma;
2329
2330 mem += AHCI_RX_FIS_SZ;
2331 mem_dma += AHCI_RX_FIS_SZ;
2332
2333 /*
2334 * Third item: data area for storing a single command
2335 * and its scatter-gather table
2336 */
2337 pp->cmd_tbl = mem;
2338 pp->cmd_tbl_dma = mem_dma;
2339
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002340 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002341 * Save off initial list of interrupts to be enabled.
2342 * This could be changed later
2343 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002344 pp->intr_mask = DEF_PORT_IRQ;
2345
Tejun Heo254950c2006-07-26 15:59:25 +09002346 ap->private_data = pp;
2347
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002348 /* engage engines, captain */
2349 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002350}
2351
2352static void ahci_port_stop(struct ata_port *ap)
2353{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002354 const char *emsg = NULL;
2355 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002356
Tejun Heo0be0aa92006-07-26 15:59:26 +09002357 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002358 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002359 if (rc)
2360 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002361}
2362
Tejun Heo4447d352007-04-17 23:44:08 +09002363static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 if (using_dac &&
2368 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2369 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2370 if (rc) {
2371 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2372 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002373 dev_printk(KERN_ERR, &pdev->dev,
2374 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375 return rc;
2376 }
2377 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 } else {
2379 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2380 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002381 dev_printk(KERN_ERR, &pdev->dev,
2382 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 return rc;
2384 }
2385 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2386 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002387 dev_printk(KERN_ERR, &pdev->dev,
2388 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 return rc;
2390 }
2391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 return 0;
2393}
2394
Tejun Heo4447d352007-04-17 23:44:08 +09002395static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396{
Tejun Heo4447d352007-04-17 23:44:08 +09002397 struct ahci_host_priv *hpriv = host->private_data;
2398 struct pci_dev *pdev = to_pci_dev(host->dev);
2399 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 u32 vers, cap, impl, speed;
2401 const char *speed_s;
2402 u16 cc;
2403 const char *scc_s;
2404
2405 vers = readl(mmio + HOST_VERSION);
2406 cap = hpriv->cap;
2407 impl = hpriv->port_map;
2408
2409 speed = (cap >> 20) & 0xf;
2410 if (speed == 1)
2411 speed_s = "1.5";
2412 else if (speed == 2)
2413 speed_s = "3";
2414 else
2415 speed_s = "?";
2416
2417 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002418 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002420 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002422 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 scc_s = "RAID";
2424 else
2425 scc_s = "unknown";
2426
Jeff Garzika9524a72005-10-30 14:39:11 -05002427 dev_printk(KERN_INFO, &pdev->dev,
2428 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002430 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002432 (vers >> 24) & 0xff,
2433 (vers >> 16) & 0xff,
2434 (vers >> 8) & 0xff,
2435 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436
2437 ((cap >> 8) & 0x1f) + 1,
2438 (cap & 0x1f) + 1,
2439 speed_s,
2440 impl,
2441 scc_s);
2442
Jeff Garzika9524a72005-10-30 14:39:11 -05002443 dev_printk(KERN_INFO, &pdev->dev,
2444 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002445 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002446 "%s%s%s%s%s%s%s"
2447 "%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002448 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449
2450 cap & (1 << 31) ? "64bit " : "",
2451 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002452 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 cap & (1 << 28) ? "ilck " : "",
2454 cap & (1 << 27) ? "stag " : "",
2455 cap & (1 << 26) ? "pm " : "",
2456 cap & (1 << 25) ? "led " : "",
2457
2458 cap & (1 << 24) ? "clo " : "",
2459 cap & (1 << 19) ? "nz " : "",
2460 cap & (1 << 18) ? "only " : "",
2461 cap & (1 << 17) ? "pmp " : "",
2462 cap & (1 << 15) ? "pio " : "",
2463 cap & (1 << 14) ? "slum " : "",
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002464 cap & (1 << 13) ? "part " : "",
2465 cap & (1 << 6) ? "ems ": ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 );
2467}
2468
Tejun Heoedc93052007-10-25 14:59:16 +09002469/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2470 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2471 * support PMP and the 4726 either directly exports the device
2472 * attached to the first downstream port or acts as a hardware storage
2473 * controller and emulate a single ATA device (can be RAID 0/1 or some
2474 * other configuration).
2475 *
2476 * When there's no device attached to the first downstream port of the
2477 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2478 * configure the 4726. However, ATA emulation of the device is very
2479 * lame. It doesn't send signature D2H Reg FIS after the initial
2480 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2481 *
2482 * The following function works around the problem by always using
2483 * hardreset on the port and not depending on receiving signature FIS
2484 * afterward. If signature FIS isn't received soon, ATA class is
2485 * assumed without follow-up softreset.
2486 */
2487static void ahci_p5wdh_workaround(struct ata_host *host)
2488{
2489 static struct dmi_system_id sysids[] = {
2490 {
2491 .ident = "P5W DH Deluxe",
2492 .matches = {
2493 DMI_MATCH(DMI_SYS_VENDOR,
2494 "ASUSTEK COMPUTER INC"),
2495 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2496 },
2497 },
2498 { }
2499 };
2500 struct pci_dev *pdev = to_pci_dev(host->dev);
2501
2502 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2503 dmi_check_system(sysids)) {
2504 struct ata_port *ap = host->ports[1];
2505
2506 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2507 "Deluxe on-board SIMG4726 workaround\n");
2508
2509 ap->ops = &ahci_p5wdh_ops;
2510 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2511 }
2512}
2513
Tejun Heo24dc5f32007-01-20 16:00:28 +09002514static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515{
2516 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002517 unsigned int board_id = ent->driver_data;
2518 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002519 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002520 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002522 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002523 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
2525 VPRINTK("ENTER\n");
2526
Tejun Heo12fad3f2006-05-15 21:03:55 +09002527 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2528
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002530 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531
Tejun Heo4447d352007-04-17 23:44:08 +09002532 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002533 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 if (rc)
2535 return rc;
2536
Tejun Heodea55132008-03-11 19:52:31 +09002537 /* AHCI controllers often implement SFF compatible interface.
2538 * Grab all PCI BARs just in case.
2539 */
2540 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002541 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002542 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002543 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002544 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
Tejun Heoc4f77922007-12-06 15:09:43 +09002546 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2547 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2548 u8 map;
2549
2550 /* ICH6s share the same PCI ID for both piix and ahci
2551 * modes. Enabling ahci mode while MAP indicates
2552 * combined mode is a bad idea. Yield to ata_piix.
2553 */
2554 pci_read_config_byte(pdev, ICH_MAP, &map);
2555 if (map & 0x3) {
2556 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2557 "combined mode, can't enable AHCI mode\n");
2558 return -ENODEV;
2559 }
2560 }
2561
Tejun Heo24dc5f32007-01-20 16:00:28 +09002562 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2563 if (!hpriv)
2564 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002565 hpriv->flags |= (unsigned long)pi.private_data;
2566
Tejun Heoe297d992008-06-10 00:13:04 +09002567 /* MCP65 revision A1 and A2 can't do MSI */
2568 if (board_id == board_ahci_mcp65 &&
2569 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2570 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2571
Tejun Heo417a1a62007-09-23 13:19:55 +09002572 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2573 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574
Tejun Heo4447d352007-04-17 23:44:08 +09002575 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002576 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577
Tejun Heo4447d352007-04-17 23:44:08 +09002578 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002579 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002580 pi.flags |= ATA_FLAG_NCQ;
2581
Tejun Heo7d50b602007-09-23 13:19:54 +09002582 if (hpriv->cap & HOST_CAP_PMP)
2583 pi.flags |= ATA_FLAG_PMP;
2584
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002585 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
2586 u8 messages;
2587 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
2588 u32 em_loc = readl(mmio + HOST_EM_LOC);
2589 u32 em_ctl = readl(mmio + HOST_EM_CTL);
2590
2591 messages = (em_ctl & 0x000f0000) >> 16;
2592
2593 /* we only support LED message type right now */
2594 if ((messages & 0x01) && (ahci_em_messages == 1)) {
2595 /* store em_loc */
2596 hpriv->em_loc = ((em_loc >> 16) * 4);
2597 pi.flags |= ATA_FLAG_EM;
2598 if (!(em_ctl & EM_CTL_ALHD))
2599 pi.flags |= ATA_FLAG_SW_ACTIVITY;
2600 }
2601 }
2602
Tejun Heo837f5f82008-02-06 15:13:51 +09002603 /* CAP.NP sometimes indicate the index of the last enabled
2604 * port, at other times, that of the last possible port, so
2605 * determining the maximum port number requires looking at
2606 * both CAP.NP and port_map.
2607 */
2608 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2609
2610 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002611 if (!host)
2612 return -ENOMEM;
2613 host->iomap = pcim_iomap_table(pdev);
2614 host->private_data = hpriv;
2615
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002616 if (pi.flags & ATA_FLAG_EM)
2617 ahci_reset_em(host);
2618
Tejun Heo4447d352007-04-17 23:44:08 +09002619 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002620 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002621
Tejun Heocbcdd872007-08-18 13:14:55 +09002622 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2623 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2624 0x100 + ap->port_no * 0x80, "port");
2625
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002626 /* set initial link pm policy */
2627 ap->pm_policy = NOT_AVAILABLE;
2628
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002629 /* set enclosure management message type */
2630 if (ap->flags & ATA_FLAG_EM)
2631 ap->em_message_type = ahci_em_messages;
2632
2633
Jeff Garzikdab632e2007-05-28 08:33:01 -04002634 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002635 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002636 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002637 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638
Tejun Heoedc93052007-10-25 14:59:16 +09002639 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2640 ahci_p5wdh_workaround(host);
2641
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002643 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002645 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
Tejun Heo4447d352007-04-17 23:44:08 +09002647 rc = ahci_reset_controller(host);
2648 if (rc)
2649 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002650
Tejun Heo4447d352007-04-17 23:44:08 +09002651 ahci_init_controller(host);
2652 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653
Tejun Heo4447d352007-04-17 23:44:08 +09002654 pci_set_master(pdev);
2655 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2656 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002657}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
2659static int __init ahci_init(void)
2660{
Pavel Roskinb7887192006-08-10 18:13:18 +09002661 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662}
2663
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664static void __exit ahci_exit(void)
2665{
2666 pci_unregister_driver(&ahci_pci_driver);
2667}
2668
2669
2670MODULE_AUTHOR("Jeff Garzik");
2671MODULE_DESCRIPTION("AHCI SATA low-level driver");
2672MODULE_LICENSE("GPL");
2673MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002674MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
2676module_init(ahci_init);
2677module_exit(ahci_exit);