Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
Ben Widawsky | c4ac524 | 2014-02-19 22:05:47 -0800 | [diff] [blame] | 3 | * Copyright © 2011-2014 Intel Corporation |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 22 | * IN THE SOFTWARE. |
| 23 | * |
| 24 | */ |
| 25 | |
Daniel Vetter | 0e46ce2 | 2014-01-08 16:10:27 +0100 | [diff] [blame] | 26 | #include <linux/seq_file.h> |
Chris Wilson | 5bab6f6 | 2015-10-23 18:43:32 +0100 | [diff] [blame^] | 27 | #include <linux/stop_machine.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
| 29 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 30 | #include "i915_drv.h" |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 31 | #include "i915_vgpu.h" |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 32 | #include "i915_trace.h" |
| 33 | #include "intel_drv.h" |
| 34 | |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 35 | /** |
| 36 | * DOC: Global GTT views |
| 37 | * |
| 38 | * Background and previous state |
| 39 | * |
| 40 | * Historically objects could exists (be bound) in global GTT space only as |
| 41 | * singular instances with a view representing all of the object's backing pages |
| 42 | * in a linear fashion. This view will be called a normal view. |
| 43 | * |
| 44 | * To support multiple views of the same object, where the number of mapped |
| 45 | * pages is not equal to the backing store, or where the layout of the pages |
| 46 | * is not linear, concept of a GGTT view was added. |
| 47 | * |
| 48 | * One example of an alternative view is a stereo display driven by a single |
| 49 | * image. In this case we would have a framebuffer looking like this |
| 50 | * (2x2 pages): |
| 51 | * |
| 52 | * 12 |
| 53 | * 34 |
| 54 | * |
| 55 | * Above would represent a normal GGTT view as normally mapped for GPU or CPU |
| 56 | * rendering. In contrast, fed to the display engine would be an alternative |
| 57 | * view which could look something like this: |
| 58 | * |
| 59 | * 1212 |
| 60 | * 3434 |
| 61 | * |
| 62 | * In this example both the size and layout of pages in the alternative view is |
| 63 | * different from the normal view. |
| 64 | * |
| 65 | * Implementation and usage |
| 66 | * |
| 67 | * GGTT views are implemented using VMAs and are distinguished via enum |
| 68 | * i915_ggtt_view_type and struct i915_ggtt_view. |
| 69 | * |
| 70 | * A new flavour of core GEM functions which work with GGTT bound objects were |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 71 | * added with the _ggtt_ infix, and sometimes with _view postfix to avoid |
| 72 | * renaming in large amounts of code. They take the struct i915_ggtt_view |
| 73 | * parameter encapsulating all metadata required to implement a view. |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 74 | * |
| 75 | * As a helper for callers which are only interested in the normal view, |
| 76 | * globally const i915_ggtt_view_normal singleton instance exists. All old core |
| 77 | * GEM API functions, the ones not taking the view parameter, are operating on, |
| 78 | * or with the normal GGTT view. |
| 79 | * |
| 80 | * Code wanting to add or use a new GGTT view needs to: |
| 81 | * |
| 82 | * 1. Add a new enum with a suitable name. |
| 83 | * 2. Extend the metadata in the i915_ggtt_view structure if required. |
| 84 | * 3. Add support to i915_get_vma_pages(). |
| 85 | * |
| 86 | * New views are required to build a scatter-gather table from within the |
| 87 | * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and |
| 88 | * exists for the lifetime of an VMA. |
| 89 | * |
| 90 | * Core API is designed to have copy semantics which means that passed in |
| 91 | * struct i915_ggtt_view does not need to be persistent (left around after |
| 92 | * calling the core API functions). |
| 93 | * |
| 94 | */ |
| 95 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 96 | static int |
| 97 | i915_get_ggtt_vma_pages(struct i915_vma *vma); |
| 98 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 99 | const struct i915_ggtt_view i915_ggtt_view_normal; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 100 | const struct i915_ggtt_view i915_ggtt_view_rotated = { |
| 101 | .type = I915_GGTT_VIEW_ROTATED |
| 102 | }; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 103 | |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 104 | static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt) |
| 105 | { |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 106 | bool has_aliasing_ppgtt; |
| 107 | bool has_full_ppgtt; |
Michel Thierry | 1f9a99e | 2015-09-30 15:36:19 +0100 | [diff] [blame] | 108 | bool has_full_48bit_ppgtt; |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 109 | |
| 110 | has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6; |
| 111 | has_full_ppgtt = INTEL_INFO(dev)->gen >= 7; |
Michel Thierry | 1f9a99e | 2015-09-30 15:36:19 +0100 | [diff] [blame] | 112 | has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9; |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 113 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 114 | if (intel_vgpu_active(dev)) |
| 115 | has_full_ppgtt = false; /* emulation is too hard */ |
| 116 | |
Damien Lespiau | 70ee45e | 2014-11-14 15:05:59 +0000 | [diff] [blame] | 117 | /* |
| 118 | * We don't allow disabling PPGTT for gen9+ as it's a requirement for |
| 119 | * execlists, the sole mechanism available to submit work. |
| 120 | */ |
| 121 | if (INTEL_INFO(dev)->gen < 9 && |
| 122 | (enable_ppgtt == 0 || !has_aliasing_ppgtt)) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 123 | return 0; |
| 124 | |
| 125 | if (enable_ppgtt == 1) |
| 126 | return 1; |
| 127 | |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 128 | if (enable_ppgtt == 2 && has_full_ppgtt) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 129 | return 2; |
| 130 | |
Michel Thierry | 1f9a99e | 2015-09-30 15:36:19 +0100 | [diff] [blame] | 131 | if (enable_ppgtt == 3 && has_full_48bit_ppgtt) |
| 132 | return 3; |
| 133 | |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 134 | #ifdef CONFIG_INTEL_IOMMU |
| 135 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 136 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) { |
| 137 | DRM_INFO("Disabling PPGTT because VT-d is on\n"); |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 138 | return 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 139 | } |
| 140 | #endif |
| 141 | |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 142 | /* Early VLV doesn't have this */ |
Ville Syrjälä | ca2aed6c | 2014-06-28 02:03:56 +0300 | [diff] [blame] | 143 | if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && |
| 144 | dev->pdev->revision < 0xb) { |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 145 | DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n"); |
| 146 | return 0; |
| 147 | } |
| 148 | |
Michel Thierry | 2f82bbd | 2014-12-15 14:58:00 +0000 | [diff] [blame] | 149 | if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists) |
Michel Thierry | 1f9a99e | 2015-09-30 15:36:19 +0100 | [diff] [blame] | 150 | return has_full_48bit_ppgtt ? 3 : 2; |
Michel Thierry | 2f82bbd | 2014-12-15 14:58:00 +0000 | [diff] [blame] | 151 | else |
| 152 | return has_aliasing_ppgtt ? 1 : 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 153 | } |
| 154 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 155 | static int ppgtt_bind_vma(struct i915_vma *vma, |
| 156 | enum i915_cache_level cache_level, |
| 157 | u32 unused) |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 158 | { |
| 159 | u32 pte_flags = 0; |
| 160 | |
| 161 | /* Currently applicable only to VLV */ |
| 162 | if (vma->obj->gt_ro) |
| 163 | pte_flags |= PTE_READ_ONLY; |
| 164 | |
| 165 | vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start, |
| 166 | cache_level, pte_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 167 | |
| 168 | return 0; |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | static void ppgtt_unbind_vma(struct i915_vma *vma) |
| 172 | { |
| 173 | vma->vm->clear_range(vma->vm, |
| 174 | vma->node.start, |
| 175 | vma->obj->base.size, |
| 176 | true); |
| 177 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 178 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 179 | static gen8_pte_t gen8_pte_encode(dma_addr_t addr, |
| 180 | enum i915_cache_level level, |
| 181 | bool valid) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 182 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 183 | gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 184 | pte |= addr; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 185 | |
| 186 | switch (level) { |
| 187 | case I915_CACHE_NONE: |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 188 | pte |= PPAT_UNCACHED_INDEX; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 189 | break; |
| 190 | case I915_CACHE_WT: |
| 191 | pte |= PPAT_DISPLAY_ELLC_INDEX; |
| 192 | break; |
| 193 | default: |
| 194 | pte |= PPAT_CACHED_INDEX; |
| 195 | break; |
| 196 | } |
| 197 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 198 | return pte; |
| 199 | } |
| 200 | |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 201 | static gen8_pde_t gen8_pde_encode(const dma_addr_t addr, |
| 202 | const enum i915_cache_level level) |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 203 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 204 | gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW; |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 205 | pde |= addr; |
| 206 | if (level != I915_CACHE_NONE) |
| 207 | pde |= PPAT_CACHED_PDE_INDEX; |
| 208 | else |
| 209 | pde |= PPAT_UNCACHED_INDEX; |
| 210 | return pde; |
| 211 | } |
| 212 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 213 | #define gen8_pdpe_encode gen8_pde_encode |
| 214 | #define gen8_pml4e_encode gen8_pde_encode |
| 215 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 216 | static gen6_pte_t snb_pte_encode(dma_addr_t addr, |
| 217 | enum i915_cache_level level, |
| 218 | bool valid, u32 unused) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 219 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 220 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 221 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 222 | |
| 223 | switch (level) { |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 224 | case I915_CACHE_L3_LLC: |
| 225 | case I915_CACHE_LLC: |
| 226 | pte |= GEN6_PTE_CACHE_LLC; |
| 227 | break; |
| 228 | case I915_CACHE_NONE: |
| 229 | pte |= GEN6_PTE_UNCACHED; |
| 230 | break; |
| 231 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 232 | MISSING_CASE(level); |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | return pte; |
| 236 | } |
| 237 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 238 | static gen6_pte_t ivb_pte_encode(dma_addr_t addr, |
| 239 | enum i915_cache_level level, |
| 240 | bool valid, u32 unused) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 241 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 242 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 243 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 244 | |
| 245 | switch (level) { |
| 246 | case I915_CACHE_L3_LLC: |
| 247 | pte |= GEN7_PTE_CACHE_L3_LLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 248 | break; |
| 249 | case I915_CACHE_LLC: |
| 250 | pte |= GEN6_PTE_CACHE_LLC; |
| 251 | break; |
| 252 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 253 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 254 | break; |
| 255 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 256 | MISSING_CASE(level); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 257 | } |
| 258 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 259 | return pte; |
| 260 | } |
| 261 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 262 | static gen6_pte_t byt_pte_encode(dma_addr_t addr, |
| 263 | enum i915_cache_level level, |
| 264 | bool valid, u32 flags) |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 265 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 266 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 267 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 268 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 269 | if (!(flags & PTE_READ_ONLY)) |
| 270 | pte |= BYT_PTE_WRITEABLE; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 271 | |
| 272 | if (level != I915_CACHE_NONE) |
| 273 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 274 | |
| 275 | return pte; |
| 276 | } |
| 277 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 278 | static gen6_pte_t hsw_pte_encode(dma_addr_t addr, |
| 279 | enum i915_cache_level level, |
| 280 | bool valid, u32 unused) |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 281 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 282 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 283 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 284 | |
| 285 | if (level != I915_CACHE_NONE) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 286 | pte |= HSW_WB_LLC_AGE3; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 287 | |
| 288 | return pte; |
| 289 | } |
| 290 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 291 | static gen6_pte_t iris_pte_encode(dma_addr_t addr, |
| 292 | enum i915_cache_level level, |
| 293 | bool valid, u32 unused) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 294 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 295 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 296 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
| 297 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 298 | switch (level) { |
| 299 | case I915_CACHE_NONE: |
| 300 | break; |
| 301 | case I915_CACHE_WT: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 302 | pte |= HSW_WT_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 303 | break; |
| 304 | default: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 305 | pte |= HSW_WB_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 306 | break; |
| 307 | } |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 308 | |
| 309 | return pte; |
| 310 | } |
| 311 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 312 | static int __setup_page_dma(struct drm_device *dev, |
| 313 | struct i915_page_dma *p, gfp_t flags) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 314 | { |
| 315 | struct device *device = &dev->pdev->dev; |
| 316 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 317 | p->page = alloc_page(flags); |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 318 | if (!p->page) |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 319 | return -ENOMEM; |
| 320 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 321 | p->daddr = dma_map_page(device, |
| 322 | p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL); |
| 323 | |
| 324 | if (dma_mapping_error(device, p->daddr)) { |
| 325 | __free_page(p->page); |
| 326 | return -EINVAL; |
| 327 | } |
| 328 | |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 329 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 332 | static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 333 | { |
| 334 | return __setup_page_dma(dev, p, GFP_KERNEL); |
| 335 | } |
| 336 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 337 | static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 338 | { |
| 339 | if (WARN_ON(!p->page)) |
| 340 | return; |
| 341 | |
| 342 | dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL); |
| 343 | __free_page(p->page); |
| 344 | memset(p, 0, sizeof(*p)); |
| 345 | } |
| 346 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 347 | static void *kmap_page_dma(struct i915_page_dma *p) |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 348 | { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 349 | return kmap_atomic(p->page); |
| 350 | } |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 351 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 352 | /* We use the flushing unmap only with ppgtt structures: |
| 353 | * page directories, page tables and scratch pages. |
| 354 | */ |
| 355 | static void kunmap_page_dma(struct drm_device *dev, void *vaddr) |
| 356 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 357 | /* There are only few exceptions for gen >=6. chv and bxt. |
| 358 | * And we are not sure about the latter so play safe for now. |
| 359 | */ |
| 360 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 361 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 362 | |
| 363 | kunmap_atomic(vaddr); |
| 364 | } |
| 365 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 366 | #define kmap_px(px) kmap_page_dma(px_base(px)) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 367 | #define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr)) |
| 368 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 369 | #define setup_px(dev, px) setup_page_dma((dev), px_base(px)) |
| 370 | #define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px)) |
| 371 | #define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v)) |
| 372 | #define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v)) |
| 373 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 374 | static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p, |
| 375 | const uint64_t val) |
| 376 | { |
| 377 | int i; |
| 378 | uint64_t * const vaddr = kmap_page_dma(p); |
| 379 | |
| 380 | for (i = 0; i < 512; i++) |
| 381 | vaddr[i] = val; |
| 382 | |
| 383 | kunmap_page_dma(dev, vaddr); |
| 384 | } |
| 385 | |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 386 | static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p, |
| 387 | const uint32_t val32) |
| 388 | { |
| 389 | uint64_t v = val32; |
| 390 | |
| 391 | v = v << 32 | val32; |
| 392 | |
| 393 | fill_page_dma(dev, p, v); |
| 394 | } |
| 395 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 396 | static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev) |
| 397 | { |
| 398 | struct i915_page_scratch *sp; |
| 399 | int ret; |
| 400 | |
| 401 | sp = kzalloc(sizeof(*sp), GFP_KERNEL); |
| 402 | if (sp == NULL) |
| 403 | return ERR_PTR(-ENOMEM); |
| 404 | |
| 405 | ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO); |
| 406 | if (ret) { |
| 407 | kfree(sp); |
| 408 | return ERR_PTR(ret); |
| 409 | } |
| 410 | |
| 411 | set_pages_uc(px_page(sp), 1); |
| 412 | |
| 413 | return sp; |
| 414 | } |
| 415 | |
| 416 | static void free_scratch_page(struct drm_device *dev, |
| 417 | struct i915_page_scratch *sp) |
| 418 | { |
| 419 | set_pages_wb(px_page(sp), 1); |
| 420 | |
| 421 | cleanup_px(dev, sp); |
| 422 | kfree(sp); |
| 423 | } |
| 424 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 425 | static struct i915_page_table *alloc_pt(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 426 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 427 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 428 | const size_t count = INTEL_INFO(dev)->gen >= 8 ? |
| 429 | GEN8_PTES : GEN6_PTES; |
| 430 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 431 | |
| 432 | pt = kzalloc(sizeof(*pt), GFP_KERNEL); |
| 433 | if (!pt) |
| 434 | return ERR_PTR(-ENOMEM); |
| 435 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 436 | pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes), |
| 437 | GFP_KERNEL); |
| 438 | |
| 439 | if (!pt->used_ptes) |
| 440 | goto fail_bitmap; |
| 441 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 442 | ret = setup_px(dev, pt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 443 | if (ret) |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 444 | goto fail_page_m; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 445 | |
| 446 | return pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 447 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 448 | fail_page_m: |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 449 | kfree(pt->used_ptes); |
| 450 | fail_bitmap: |
| 451 | kfree(pt); |
| 452 | |
| 453 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 454 | } |
| 455 | |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 456 | static void free_pt(struct drm_device *dev, struct i915_page_table *pt) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 457 | { |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 458 | cleanup_px(dev, pt); |
| 459 | kfree(pt->used_ptes); |
| 460 | kfree(pt); |
| 461 | } |
| 462 | |
| 463 | static void gen8_initialize_pt(struct i915_address_space *vm, |
| 464 | struct i915_page_table *pt) |
| 465 | { |
| 466 | gen8_pte_t scratch_pte; |
| 467 | |
| 468 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 469 | I915_CACHE_LLC, true); |
| 470 | |
| 471 | fill_px(vm->dev, pt, scratch_pte); |
| 472 | } |
| 473 | |
| 474 | static void gen6_initialize_pt(struct i915_address_space *vm, |
| 475 | struct i915_page_table *pt) |
| 476 | { |
| 477 | gen6_pte_t scratch_pte; |
| 478 | |
| 479 | WARN_ON(px_dma(vm->scratch_page) == 0); |
| 480 | |
| 481 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 482 | I915_CACHE_LLC, true, 0); |
| 483 | |
| 484 | fill32_px(vm->dev, pt, scratch_pte); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 485 | } |
| 486 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 487 | static struct i915_page_directory *alloc_pd(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 488 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 489 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 490 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 491 | |
| 492 | pd = kzalloc(sizeof(*pd), GFP_KERNEL); |
| 493 | if (!pd) |
| 494 | return ERR_PTR(-ENOMEM); |
| 495 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 496 | pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 497 | sizeof(*pd->used_pdes), GFP_KERNEL); |
| 498 | if (!pd->used_pdes) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 499 | goto fail_bitmap; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 500 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 501 | ret = setup_px(dev, pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 502 | if (ret) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 503 | goto fail_page_m; |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 504 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 505 | return pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 506 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 507 | fail_page_m: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 508 | kfree(pd->used_pdes); |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 509 | fail_bitmap: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 510 | kfree(pd); |
| 511 | |
| 512 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 513 | } |
| 514 | |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 515 | static void free_pd(struct drm_device *dev, struct i915_page_directory *pd) |
| 516 | { |
| 517 | if (px_page(pd)) { |
| 518 | cleanup_px(dev, pd); |
| 519 | kfree(pd->used_pdes); |
| 520 | kfree(pd); |
| 521 | } |
| 522 | } |
| 523 | |
| 524 | static void gen8_initialize_pd(struct i915_address_space *vm, |
| 525 | struct i915_page_directory *pd) |
| 526 | { |
| 527 | gen8_pde_t scratch_pde; |
| 528 | |
| 529 | scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC); |
| 530 | |
| 531 | fill_px(vm->dev, pd, scratch_pde); |
| 532 | } |
| 533 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 534 | static int __pdp_init(struct drm_device *dev, |
| 535 | struct i915_page_directory_pointer *pdp) |
| 536 | { |
| 537 | size_t pdpes = I915_PDPES_PER_PDP(dev); |
| 538 | |
| 539 | pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes), |
| 540 | sizeof(unsigned long), |
| 541 | GFP_KERNEL); |
| 542 | if (!pdp->used_pdpes) |
| 543 | return -ENOMEM; |
| 544 | |
| 545 | pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory), |
| 546 | GFP_KERNEL); |
| 547 | if (!pdp->page_directory) { |
| 548 | kfree(pdp->used_pdpes); |
| 549 | /* the PDP might be the statically allocated top level. Keep it |
| 550 | * as clean as possible */ |
| 551 | pdp->used_pdpes = NULL; |
| 552 | return -ENOMEM; |
| 553 | } |
| 554 | |
| 555 | return 0; |
| 556 | } |
| 557 | |
| 558 | static void __pdp_fini(struct i915_page_directory_pointer *pdp) |
| 559 | { |
| 560 | kfree(pdp->used_pdpes); |
| 561 | kfree(pdp->page_directory); |
| 562 | pdp->page_directory = NULL; |
| 563 | } |
| 564 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 565 | static struct |
| 566 | i915_page_directory_pointer *alloc_pdp(struct drm_device *dev) |
| 567 | { |
| 568 | struct i915_page_directory_pointer *pdp; |
| 569 | int ret = -ENOMEM; |
| 570 | |
| 571 | WARN_ON(!USES_FULL_48BIT_PPGTT(dev)); |
| 572 | |
| 573 | pdp = kzalloc(sizeof(*pdp), GFP_KERNEL); |
| 574 | if (!pdp) |
| 575 | return ERR_PTR(-ENOMEM); |
| 576 | |
| 577 | ret = __pdp_init(dev, pdp); |
| 578 | if (ret) |
| 579 | goto fail_bitmap; |
| 580 | |
| 581 | ret = setup_px(dev, pdp); |
| 582 | if (ret) |
| 583 | goto fail_page_m; |
| 584 | |
| 585 | return pdp; |
| 586 | |
| 587 | fail_page_m: |
| 588 | __pdp_fini(pdp); |
| 589 | fail_bitmap: |
| 590 | kfree(pdp); |
| 591 | |
| 592 | return ERR_PTR(ret); |
| 593 | } |
| 594 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 595 | static void free_pdp(struct drm_device *dev, |
| 596 | struct i915_page_directory_pointer *pdp) |
| 597 | { |
| 598 | __pdp_fini(pdp); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 599 | if (USES_FULL_48BIT_PPGTT(dev)) { |
| 600 | cleanup_px(dev, pdp); |
| 601 | kfree(pdp); |
| 602 | } |
| 603 | } |
| 604 | |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 605 | static void gen8_initialize_pdp(struct i915_address_space *vm, |
| 606 | struct i915_page_directory_pointer *pdp) |
| 607 | { |
| 608 | gen8_ppgtt_pdpe_t scratch_pdpe; |
| 609 | |
| 610 | scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC); |
| 611 | |
| 612 | fill_px(vm->dev, pdp, scratch_pdpe); |
| 613 | } |
| 614 | |
| 615 | static void gen8_initialize_pml4(struct i915_address_space *vm, |
| 616 | struct i915_pml4 *pml4) |
| 617 | { |
| 618 | gen8_ppgtt_pml4e_t scratch_pml4e; |
| 619 | |
| 620 | scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp), |
| 621 | I915_CACHE_LLC); |
| 622 | |
| 623 | fill_px(vm->dev, pml4, scratch_pml4e); |
| 624 | } |
| 625 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 626 | static void |
| 627 | gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt, |
| 628 | struct i915_page_directory_pointer *pdp, |
| 629 | struct i915_page_directory *pd, |
| 630 | int index) |
| 631 | { |
| 632 | gen8_ppgtt_pdpe_t *page_directorypo; |
| 633 | |
| 634 | if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) |
| 635 | return; |
| 636 | |
| 637 | page_directorypo = kmap_px(pdp); |
| 638 | page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC); |
| 639 | kunmap_px(ppgtt, page_directorypo); |
| 640 | } |
| 641 | |
| 642 | static void |
| 643 | gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt, |
| 644 | struct i915_pml4 *pml4, |
| 645 | struct i915_page_directory_pointer *pdp, |
| 646 | int index) |
| 647 | { |
| 648 | gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4); |
| 649 | |
| 650 | WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)); |
| 651 | pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC); |
| 652 | kunmap_px(ppgtt, pagemap); |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 653 | } |
| 654 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 655 | /* Broadwell Page Directory Pointer Descriptors */ |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 656 | static int gen8_write_pdp(struct drm_i915_gem_request *req, |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 657 | unsigned entry, |
| 658 | dma_addr_t addr) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 659 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 660 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 661 | int ret; |
| 662 | |
| 663 | BUG_ON(entry >= 4); |
| 664 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 665 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 666 | if (ret) |
| 667 | return ret; |
| 668 | |
| 669 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 670 | intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 671 | intel_ring_emit(ring, upper_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 672 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 673 | intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 674 | intel_ring_emit(ring, lower_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 675 | intel_ring_advance(ring); |
| 676 | |
| 677 | return 0; |
| 678 | } |
| 679 | |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 680 | static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt, |
| 681 | struct drm_i915_gem_request *req) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 682 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 683 | int i, ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 684 | |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 685 | for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) { |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 686 | const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i); |
| 687 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 688 | ret = gen8_write_pdp(req, i, pd_daddr); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 689 | if (ret) |
| 690 | return ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 691 | } |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 692 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 693 | return 0; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 694 | } |
| 695 | |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 696 | static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt, |
| 697 | struct drm_i915_gem_request *req) |
| 698 | { |
| 699 | return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4)); |
| 700 | } |
| 701 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 702 | static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm, |
| 703 | struct i915_page_directory_pointer *pdp, |
| 704 | uint64_t start, |
| 705 | uint64_t length, |
| 706 | gen8_pte_t scratch_pte) |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 707 | { |
| 708 | struct i915_hw_ppgtt *ppgtt = |
| 709 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 710 | gen8_pte_t *pt_vaddr; |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 711 | unsigned pdpe = gen8_pdpe_index(start); |
| 712 | unsigned pde = gen8_pde_index(start); |
| 713 | unsigned pte = gen8_pte_index(start); |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 714 | unsigned num_entries = length >> PAGE_SHIFT; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 715 | unsigned last_pte, i; |
| 716 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 717 | if (WARN_ON(!pdp)) |
| 718 | return; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 719 | |
| 720 | while (num_entries) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 721 | struct i915_page_directory *pd; |
| 722 | struct i915_page_table *pt; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 723 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 724 | if (WARN_ON(!pdp->page_directory[pdpe])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 725 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 726 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 727 | pd = pdp->page_directory[pdpe]; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 728 | |
| 729 | if (WARN_ON(!pd->page_table[pde])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 730 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 731 | |
| 732 | pt = pd->page_table[pde]; |
| 733 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 734 | if (WARN_ON(!px_page(pt))) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 735 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 736 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 737 | last_pte = pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 738 | if (last_pte > GEN8_PTES) |
| 739 | last_pte = GEN8_PTES; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 740 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 741 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 742 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 743 | for (i = pte; i < last_pte; i++) { |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 744 | pt_vaddr[i] = scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 745 | num_entries--; |
| 746 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 747 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 748 | kunmap_px(ppgtt, pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 749 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 750 | pte = 0; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 751 | if (++pde == I915_PDES) { |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 752 | if (++pdpe == I915_PDPES_PER_PDP(vm->dev)) |
| 753 | break; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 754 | pde = 0; |
| 755 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 756 | } |
| 757 | } |
| 758 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 759 | static void gen8_ppgtt_clear_range(struct i915_address_space *vm, |
| 760 | uint64_t start, |
| 761 | uint64_t length, |
| 762 | bool use_scratch) |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 763 | { |
| 764 | struct i915_hw_ppgtt *ppgtt = |
| 765 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 766 | gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 767 | I915_CACHE_LLC, use_scratch); |
| 768 | |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 769 | if (!USES_FULL_48BIT_PPGTT(vm->dev)) { |
| 770 | gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length, |
| 771 | scratch_pte); |
| 772 | } else { |
| 773 | uint64_t templ4, pml4e; |
| 774 | struct i915_page_directory_pointer *pdp; |
| 775 | |
| 776 | gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) { |
| 777 | gen8_ppgtt_clear_pte_range(vm, pdp, start, length, |
| 778 | scratch_pte); |
| 779 | } |
| 780 | } |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | static void |
| 784 | gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm, |
| 785 | struct i915_page_directory_pointer *pdp, |
Michel Thierry | 3387d43 | 2015-08-03 09:52:47 +0100 | [diff] [blame] | 786 | struct sg_page_iter *sg_iter, |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 787 | uint64_t start, |
| 788 | enum i915_cache_level cache_level) |
| 789 | { |
| 790 | struct i915_hw_ppgtt *ppgtt = |
| 791 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 792 | gen8_pte_t *pt_vaddr; |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 793 | unsigned pdpe = gen8_pdpe_index(start); |
| 794 | unsigned pde = gen8_pde_index(start); |
| 795 | unsigned pte = gen8_pte_index(start); |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 796 | |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 797 | pt_vaddr = NULL; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 798 | |
Michel Thierry | 3387d43 | 2015-08-03 09:52:47 +0100 | [diff] [blame] | 799 | while (__sg_page_iter_next(sg_iter)) { |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 800 | if (pt_vaddr == NULL) { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 801 | struct i915_page_directory *pd = pdp->page_directory[pdpe]; |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 802 | struct i915_page_table *pt = pd->page_table[pde]; |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 803 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 804 | } |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 805 | |
| 806 | pt_vaddr[pte] = |
Michel Thierry | 3387d43 | 2015-08-03 09:52:47 +0100 | [diff] [blame] | 807 | gen8_pte_encode(sg_page_iter_dma_address(sg_iter), |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 808 | cache_level, true); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 809 | if (++pte == GEN8_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 810 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 811 | pt_vaddr = NULL; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 812 | if (++pde == I915_PDES) { |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 813 | if (++pdpe == I915_PDPES_PER_PDP(vm->dev)) |
| 814 | break; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 815 | pde = 0; |
| 816 | } |
| 817 | pte = 0; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 818 | } |
| 819 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 820 | |
| 821 | if (pt_vaddr) |
| 822 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 823 | } |
| 824 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 825 | static void gen8_ppgtt_insert_entries(struct i915_address_space *vm, |
| 826 | struct sg_table *pages, |
| 827 | uint64_t start, |
| 828 | enum i915_cache_level cache_level, |
| 829 | u32 unused) |
| 830 | { |
| 831 | struct i915_hw_ppgtt *ppgtt = |
| 832 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 3387d43 | 2015-08-03 09:52:47 +0100 | [diff] [blame] | 833 | struct sg_page_iter sg_iter; |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 834 | |
Michel Thierry | 3387d43 | 2015-08-03 09:52:47 +0100 | [diff] [blame] | 835 | __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0); |
Michel Thierry | de5ba8e | 2015-08-03 09:53:27 +0100 | [diff] [blame] | 836 | |
| 837 | if (!USES_FULL_48BIT_PPGTT(vm->dev)) { |
| 838 | gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start, |
| 839 | cache_level); |
| 840 | } else { |
| 841 | struct i915_page_directory_pointer *pdp; |
| 842 | uint64_t templ4, pml4e; |
| 843 | uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT; |
| 844 | |
| 845 | gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) { |
| 846 | gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter, |
| 847 | start, cache_level); |
| 848 | } |
| 849 | } |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 850 | } |
| 851 | |
Michel Thierry | f37c050 | 2015-06-10 17:46:39 +0100 | [diff] [blame] | 852 | static void gen8_free_page_tables(struct drm_device *dev, |
| 853 | struct i915_page_directory *pd) |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 854 | { |
| 855 | int i; |
| 856 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 857 | if (!px_page(pd)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 858 | return; |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 859 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 860 | for_each_set_bit(i, pd->used_pdes, I915_PDES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 861 | if (WARN_ON(!pd->page_table[i])) |
| 862 | continue; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 863 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 864 | free_pt(dev, pd->page_table[i]); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 865 | pd->page_table[i] = NULL; |
| 866 | } |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 867 | } |
| 868 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 869 | static int gen8_init_scratch(struct i915_address_space *vm) |
| 870 | { |
| 871 | struct drm_device *dev = vm->dev; |
| 872 | |
| 873 | vm->scratch_page = alloc_scratch_page(dev); |
| 874 | if (IS_ERR(vm->scratch_page)) |
| 875 | return PTR_ERR(vm->scratch_page); |
| 876 | |
| 877 | vm->scratch_pt = alloc_pt(dev); |
| 878 | if (IS_ERR(vm->scratch_pt)) { |
| 879 | free_scratch_page(dev, vm->scratch_page); |
| 880 | return PTR_ERR(vm->scratch_pt); |
| 881 | } |
| 882 | |
| 883 | vm->scratch_pd = alloc_pd(dev); |
| 884 | if (IS_ERR(vm->scratch_pd)) { |
| 885 | free_pt(dev, vm->scratch_pt); |
| 886 | free_scratch_page(dev, vm->scratch_page); |
| 887 | return PTR_ERR(vm->scratch_pd); |
| 888 | } |
| 889 | |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 890 | if (USES_FULL_48BIT_PPGTT(dev)) { |
| 891 | vm->scratch_pdp = alloc_pdp(dev); |
| 892 | if (IS_ERR(vm->scratch_pdp)) { |
| 893 | free_pd(dev, vm->scratch_pd); |
| 894 | free_pt(dev, vm->scratch_pt); |
| 895 | free_scratch_page(dev, vm->scratch_page); |
| 896 | return PTR_ERR(vm->scratch_pdp); |
| 897 | } |
| 898 | } |
| 899 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 900 | gen8_initialize_pt(vm, vm->scratch_pt); |
| 901 | gen8_initialize_pd(vm, vm->scratch_pd); |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 902 | if (USES_FULL_48BIT_PPGTT(dev)) |
| 903 | gen8_initialize_pdp(vm, vm->scratch_pdp); |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 904 | |
| 905 | return 0; |
| 906 | } |
| 907 | |
Zhiyuan Lv | 650da34 | 2015-08-28 15:41:18 +0800 | [diff] [blame] | 908 | static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create) |
| 909 | { |
| 910 | enum vgt_g2v_type msg; |
| 911 | struct drm_device *dev = ppgtt->base.dev; |
| 912 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 913 | unsigned int offset = vgtif_reg(pdp0_lo); |
| 914 | int i; |
| 915 | |
| 916 | if (USES_FULL_48BIT_PPGTT(dev)) { |
| 917 | u64 daddr = px_dma(&ppgtt->pml4); |
| 918 | |
| 919 | I915_WRITE(offset, lower_32_bits(daddr)); |
| 920 | I915_WRITE(offset + 4, upper_32_bits(daddr)); |
| 921 | |
| 922 | msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE : |
| 923 | VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY); |
| 924 | } else { |
| 925 | for (i = 0; i < GEN8_LEGACY_PDPES; i++) { |
| 926 | u64 daddr = i915_page_dir_dma_addr(ppgtt, i); |
| 927 | |
| 928 | I915_WRITE(offset, lower_32_bits(daddr)); |
| 929 | I915_WRITE(offset + 4, upper_32_bits(daddr)); |
| 930 | |
| 931 | offset += 8; |
| 932 | } |
| 933 | |
| 934 | msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE : |
| 935 | VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY); |
| 936 | } |
| 937 | |
| 938 | I915_WRITE(vgtif_reg(g2v_notify), msg); |
| 939 | |
| 940 | return 0; |
| 941 | } |
| 942 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 943 | static void gen8_free_scratch(struct i915_address_space *vm) |
| 944 | { |
| 945 | struct drm_device *dev = vm->dev; |
| 946 | |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 947 | if (USES_FULL_48BIT_PPGTT(dev)) |
| 948 | free_pdp(dev, vm->scratch_pdp); |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 949 | free_pd(dev, vm->scratch_pd); |
| 950 | free_pt(dev, vm->scratch_pt); |
| 951 | free_scratch_page(dev, vm->scratch_page); |
| 952 | } |
| 953 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 954 | static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev, |
| 955 | struct i915_page_directory_pointer *pdp) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 956 | { |
| 957 | int i; |
| 958 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 959 | for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) { |
| 960 | if (WARN_ON(!pdp->page_directory[i])) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 961 | continue; |
| 962 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 963 | gen8_free_page_tables(dev, pdp->page_directory[i]); |
| 964 | free_pd(dev, pdp->page_directory[i]); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 965 | } |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 966 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 967 | free_pdp(dev, pdp); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 968 | } |
| 969 | |
| 970 | static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt) |
| 971 | { |
| 972 | int i; |
| 973 | |
| 974 | for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) { |
| 975 | if (WARN_ON(!ppgtt->pml4.pdps[i])) |
| 976 | continue; |
| 977 | |
| 978 | gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]); |
| 979 | } |
| 980 | |
| 981 | cleanup_px(ppgtt->base.dev, &ppgtt->pml4); |
| 982 | } |
| 983 | |
| 984 | static void gen8_ppgtt_cleanup(struct i915_address_space *vm) |
| 985 | { |
| 986 | struct i915_hw_ppgtt *ppgtt = |
| 987 | container_of(vm, struct i915_hw_ppgtt, base); |
| 988 | |
Zhiyuan Lv | 650da34 | 2015-08-28 15:41:18 +0800 | [diff] [blame] | 989 | if (intel_vgpu_active(vm->dev)) |
| 990 | gen8_ppgtt_notify_vgt(ppgtt, false); |
| 991 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 992 | if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) |
| 993 | gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp); |
| 994 | else |
| 995 | gen8_ppgtt_cleanup_4lvl(ppgtt); |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 996 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 997 | gen8_free_scratch(vm); |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 998 | } |
| 999 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1000 | /** |
| 1001 | * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1002 | * @vm: Master vm structure. |
| 1003 | * @pd: Page directory for this address range. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1004 | * @start: Starting virtual address to begin allocations. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1005 | * @length: Size of the allocations. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1006 | * @new_pts: Bitmap set by function with new allocations. Likely used by the |
| 1007 | * caller to free on error. |
| 1008 | * |
| 1009 | * Allocate the required number of page tables. Extremely similar to |
| 1010 | * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by |
| 1011 | * the page directory boundary (instead of the page directory pointer). That |
| 1012 | * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is |
| 1013 | * possible, and likely that the caller will need to use multiple calls of this |
| 1014 | * function to achieve the appropriate allocation. |
| 1015 | * |
| 1016 | * Return: 0 if success; negative error code otherwise. |
| 1017 | */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1018 | static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm, |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 1019 | struct i915_page_directory *pd, |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1020 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1021 | uint64_t length, |
| 1022 | unsigned long *new_pts) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1023 | { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1024 | struct drm_device *dev = vm->dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1025 | struct i915_page_table *pt; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1026 | uint64_t temp; |
| 1027 | uint32_t pde; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1028 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1029 | gen8_for_each_pde(pt, pd, start, length, temp, pde) { |
| 1030 | /* Don't reallocate page tables */ |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1031 | if (test_bit(pde, pd->used_pdes)) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1032 | /* Scratch is never allocated this way */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1033 | WARN_ON(pt == vm->scratch_pt); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1034 | continue; |
| 1035 | } |
| 1036 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 1037 | pt = alloc_pt(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1038 | if (IS_ERR(pt)) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 1039 | goto unwind_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1040 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1041 | gen8_initialize_pt(vm, pt); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1042 | pd->page_table[pde] = pt; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1043 | __set_bit(pde, new_pts); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 1044 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | return 0; |
| 1048 | |
| 1049 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1050 | for_each_set_bit(pde, new_pts, I915_PDES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1051 | free_pt(dev, pd->page_table[pde]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1052 | |
| 1053 | return -ENOMEM; |
| 1054 | } |
| 1055 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1056 | /** |
| 1057 | * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1058 | * @vm: Master vm structure. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1059 | * @pdp: Page directory pointer for this address range. |
| 1060 | * @start: Starting virtual address to begin allocations. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1061 | * @length: Size of the allocations. |
| 1062 | * @new_pds: Bitmap set by function with new allocations. Likely used by the |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1063 | * caller to free on error. |
| 1064 | * |
| 1065 | * Allocate the required number of page directories starting at the pde index of |
| 1066 | * @start, and ending at the pde index @start + @length. This function will skip |
| 1067 | * over already allocated page directories within the range, and only allocate |
| 1068 | * new ones, setting the appropriate pointer within the pdp as well as the |
| 1069 | * correct position in the bitmap @new_pds. |
| 1070 | * |
| 1071 | * The function will only allocate the pages within the range for a give page |
| 1072 | * directory pointer. In other words, if @start + @length straddles a virtually |
| 1073 | * addressed PDP boundary (512GB for 4k pages), there will be more allocations |
| 1074 | * required by the caller, This is not currently possible, and the BUG in the |
| 1075 | * code will prevent it. |
| 1076 | * |
| 1077 | * Return: 0 if success; negative error code otherwise. |
| 1078 | */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1079 | static int |
| 1080 | gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm, |
| 1081 | struct i915_page_directory_pointer *pdp, |
| 1082 | uint64_t start, |
| 1083 | uint64_t length, |
| 1084 | unsigned long *new_pds) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1085 | { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1086 | struct drm_device *dev = vm->dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1087 | struct i915_page_directory *pd; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1088 | uint64_t temp; |
| 1089 | uint32_t pdpe; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1090 | uint32_t pdpes = I915_PDPES_PER_PDP(dev); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1091 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1092 | WARN_ON(!bitmap_empty(new_pds, pdpes)); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1093 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1094 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1095 | if (test_bit(pdpe, pdp->used_pdpes)) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1096 | continue; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1097 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 1098 | pd = alloc_pd(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1099 | if (IS_ERR(pd)) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1100 | goto unwind_out; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1101 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1102 | gen8_initialize_pd(vm, pd); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1103 | pdp->page_directory[pdpe] = pd; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1104 | __set_bit(pdpe, new_pds); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 1105 | trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1106 | } |
| 1107 | |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1108 | return 0; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1109 | |
| 1110 | unwind_out: |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1111 | for_each_set_bit(pdpe, new_pds, pdpes) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1112 | free_pd(dev, pdp->page_directory[pdpe]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1113 | |
| 1114 | return -ENOMEM; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1115 | } |
| 1116 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1117 | /** |
| 1118 | * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range. |
| 1119 | * @vm: Master vm structure. |
| 1120 | * @pml4: Page map level 4 for this address range. |
| 1121 | * @start: Starting virtual address to begin allocations. |
| 1122 | * @length: Size of the allocations. |
| 1123 | * @new_pdps: Bitmap set by function with new allocations. Likely used by the |
| 1124 | * caller to free on error. |
| 1125 | * |
| 1126 | * Allocate the required number of page directory pointers. Extremely similar to |
| 1127 | * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs(). |
| 1128 | * The main difference is here we are limited by the pml4 boundary (instead of |
| 1129 | * the page directory pointer). |
| 1130 | * |
| 1131 | * Return: 0 if success; negative error code otherwise. |
| 1132 | */ |
| 1133 | static int |
| 1134 | gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm, |
| 1135 | struct i915_pml4 *pml4, |
| 1136 | uint64_t start, |
| 1137 | uint64_t length, |
| 1138 | unsigned long *new_pdps) |
| 1139 | { |
| 1140 | struct drm_device *dev = vm->dev; |
| 1141 | struct i915_page_directory_pointer *pdp; |
| 1142 | uint64_t temp; |
| 1143 | uint32_t pml4e; |
| 1144 | |
| 1145 | WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4)); |
| 1146 | |
| 1147 | gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) { |
| 1148 | if (!test_bit(pml4e, pml4->used_pml4es)) { |
| 1149 | pdp = alloc_pdp(dev); |
| 1150 | if (IS_ERR(pdp)) |
| 1151 | goto unwind_out; |
| 1152 | |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 1153 | gen8_initialize_pdp(vm, pdp); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1154 | pml4->pdps[pml4e] = pdp; |
| 1155 | __set_bit(pml4e, new_pdps); |
| 1156 | trace_i915_page_directory_pointer_entry_alloc(vm, |
| 1157 | pml4e, |
| 1158 | start, |
| 1159 | GEN8_PML4E_SHIFT); |
| 1160 | } |
| 1161 | } |
| 1162 | |
| 1163 | return 0; |
| 1164 | |
| 1165 | unwind_out: |
| 1166 | for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4) |
| 1167 | free_pdp(dev, pml4->pdps[pml4e]); |
| 1168 | |
| 1169 | return -ENOMEM; |
| 1170 | } |
| 1171 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1172 | static void |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1173 | free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1174 | { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1175 | kfree(new_pts); |
| 1176 | kfree(new_pds); |
| 1177 | } |
| 1178 | |
| 1179 | /* Fills in the page directory bitmap, and the array of page tables bitmap. Both |
| 1180 | * of these are based on the number of PDPEs in the system. |
| 1181 | */ |
| 1182 | static |
| 1183 | int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds, |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1184 | unsigned long **new_pts, |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1185 | uint32_t pdpes) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1186 | { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1187 | unsigned long *pds; |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1188 | unsigned long *pts; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1189 | |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1190 | pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1191 | if (!pds) |
| 1192 | return -ENOMEM; |
| 1193 | |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1194 | pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long), |
| 1195 | GFP_TEMPORARY); |
| 1196 | if (!pts) |
| 1197 | goto err_out; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1198 | |
| 1199 | *new_pds = pds; |
| 1200 | *new_pts = pts; |
| 1201 | |
| 1202 | return 0; |
| 1203 | |
| 1204 | err_out: |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1205 | free_gen8_temp_bitmaps(pds, pts); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1206 | return -ENOMEM; |
| 1207 | } |
| 1208 | |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1209 | /* PDE TLBs are a pain to invalidate on GEN8+. When we modify |
| 1210 | * the page table structures, we mark them dirty so that |
| 1211 | * context switching/execlist queuing code takes extra steps |
| 1212 | * to ensure that tlbs are flushed. |
| 1213 | */ |
| 1214 | static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt) |
| 1215 | { |
| 1216 | ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask; |
| 1217 | } |
| 1218 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1219 | static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm, |
| 1220 | struct i915_page_directory_pointer *pdp, |
| 1221 | uint64_t start, |
| 1222 | uint64_t length) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1223 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 1224 | struct i915_hw_ppgtt *ppgtt = |
| 1225 | container_of(vm, struct i915_hw_ppgtt, base); |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1226 | unsigned long *new_page_dirs, *new_page_tables; |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1227 | struct drm_device *dev = vm->dev; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1228 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1229 | const uint64_t orig_start = start; |
| 1230 | const uint64_t orig_length = length; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1231 | uint64_t temp; |
| 1232 | uint32_t pdpe; |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1233 | uint32_t pdpes = I915_PDPES_PER_PDP(dev); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1234 | int ret; |
| 1235 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1236 | /* Wrap is never okay since we can only represent 48b, and we don't |
| 1237 | * actually use the other side of the canonical address space. |
| 1238 | */ |
| 1239 | if (WARN_ON(start + length < start)) |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1240 | return -ENODEV; |
| 1241 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1242 | if (WARN_ON(start + length > vm->total)) |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1243 | return -ENODEV; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1244 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1245 | ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1246 | if (ret) |
| 1247 | return ret; |
| 1248 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1249 | /* Do the allocations first so we can easily bail out */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1250 | ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length, |
| 1251 | new_page_dirs); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1252 | if (ret) { |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1253 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1254 | return ret; |
| 1255 | } |
| 1256 | |
| 1257 | /* For every page directory referenced, allocate page tables */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1258 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
| 1259 | ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length, |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1260 | new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES)); |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1261 | if (ret) |
| 1262 | goto err_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1263 | } |
| 1264 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1265 | start = orig_start; |
| 1266 | length = orig_length; |
| 1267 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1268 | /* Allocations have completed successfully, so set the bitmaps, and do |
| 1269 | * the mappings. */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1270 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1271 | gen8_pde_t *const page_directory = kmap_px(pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1272 | struct i915_page_table *pt; |
Michel Thierry | 09120d4 | 2015-07-29 17:23:45 +0100 | [diff] [blame] | 1273 | uint64_t pd_len = length; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1274 | uint64_t pd_start = start; |
| 1275 | uint32_t pde; |
| 1276 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1277 | /* Every pd should be allocated, we just did that above. */ |
| 1278 | WARN_ON(!pd); |
| 1279 | |
| 1280 | gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) { |
| 1281 | /* Same reasoning as pd */ |
| 1282 | WARN_ON(!pt); |
| 1283 | WARN_ON(!pd_len); |
| 1284 | WARN_ON(!gen8_pte_count(pd_start, pd_len)); |
| 1285 | |
| 1286 | /* Set our used ptes within the page table */ |
| 1287 | bitmap_set(pt->used_ptes, |
| 1288 | gen8_pte_index(pd_start), |
| 1289 | gen8_pte_count(pd_start, pd_len)); |
| 1290 | |
| 1291 | /* Our pde is now pointing to the pagetable, pt */ |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1292 | __set_bit(pde, pd->used_pdes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1293 | |
| 1294 | /* Map the PDE to the page table */ |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 1295 | page_directory[pde] = gen8_pde_encode(px_dma(pt), |
| 1296 | I915_CACHE_LLC); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 1297 | trace_i915_page_table_entry_map(&ppgtt->base, pde, pt, |
| 1298 | gen8_pte_index(start), |
| 1299 | gen8_pte_count(start, length), |
| 1300 | GEN8_PTES); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1301 | |
| 1302 | /* NB: We haven't yet mapped ptes to pages. At this |
| 1303 | * point we're still relying on insert_entries() */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1304 | } |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1305 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1306 | kunmap_px(ppgtt, page_directory); |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1307 | __set_bit(pdpe, pdp->used_pdpes); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1308 | gen8_setup_page_directory(ppgtt, pdp, pd, pdpe); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1309 | } |
| 1310 | |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1311 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1312 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1313 | return 0; |
| 1314 | |
| 1315 | err_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1316 | while (pdpe--) { |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1317 | for_each_set_bit(temp, new_page_tables + pdpe * |
| 1318 | BITS_TO_LONGS(I915_PDES), I915_PDES) |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1319 | free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1320 | } |
| 1321 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1322 | for_each_set_bit(pdpe, new_page_dirs, pdpes) |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1323 | free_pd(dev, pdp->page_directory[pdpe]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1324 | |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1325 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1326 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1327 | return ret; |
| 1328 | } |
| 1329 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1330 | static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm, |
| 1331 | struct i915_pml4 *pml4, |
| 1332 | uint64_t start, |
| 1333 | uint64_t length) |
| 1334 | { |
| 1335 | DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4); |
| 1336 | struct i915_hw_ppgtt *ppgtt = |
| 1337 | container_of(vm, struct i915_hw_ppgtt, base); |
| 1338 | struct i915_page_directory_pointer *pdp; |
| 1339 | uint64_t temp, pml4e; |
| 1340 | int ret = 0; |
| 1341 | |
| 1342 | /* Do the pml4 allocations first, so we don't need to track the newly |
| 1343 | * allocated tables below the pdp */ |
| 1344 | bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4); |
| 1345 | |
| 1346 | /* The pagedirectory and pagetable allocations are done in the shared 3 |
| 1347 | * and 4 level code. Just allocate the pdps. |
| 1348 | */ |
| 1349 | ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length, |
| 1350 | new_pdps); |
| 1351 | if (ret) |
| 1352 | return ret; |
| 1353 | |
| 1354 | WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2, |
| 1355 | "The allocation has spanned more than 512GB. " |
| 1356 | "It is highly likely this is incorrect."); |
| 1357 | |
| 1358 | gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) { |
| 1359 | WARN_ON(!pdp); |
| 1360 | |
| 1361 | ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length); |
| 1362 | if (ret) |
| 1363 | goto err_out; |
| 1364 | |
| 1365 | gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e); |
| 1366 | } |
| 1367 | |
| 1368 | bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es, |
| 1369 | GEN8_PML4ES_PER_PML4); |
| 1370 | |
| 1371 | return 0; |
| 1372 | |
| 1373 | err_out: |
| 1374 | for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4) |
| 1375 | gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]); |
| 1376 | |
| 1377 | return ret; |
| 1378 | } |
| 1379 | |
| 1380 | static int gen8_alloc_va_range(struct i915_address_space *vm, |
| 1381 | uint64_t start, uint64_t length) |
| 1382 | { |
| 1383 | struct i915_hw_ppgtt *ppgtt = |
| 1384 | container_of(vm, struct i915_hw_ppgtt, base); |
| 1385 | |
| 1386 | if (USES_FULL_48BIT_PPGTT(vm->dev)) |
| 1387 | return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length); |
| 1388 | else |
| 1389 | return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length); |
| 1390 | } |
| 1391 | |
Michel Thierry | ea91e40 | 2015-07-29 17:23:57 +0100 | [diff] [blame] | 1392 | static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp, |
| 1393 | uint64_t start, uint64_t length, |
| 1394 | gen8_pte_t scratch_pte, |
| 1395 | struct seq_file *m) |
| 1396 | { |
| 1397 | struct i915_page_directory *pd; |
| 1398 | uint64_t temp; |
| 1399 | uint32_t pdpe; |
| 1400 | |
| 1401 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
| 1402 | struct i915_page_table *pt; |
| 1403 | uint64_t pd_len = length; |
| 1404 | uint64_t pd_start = start; |
| 1405 | uint32_t pde; |
| 1406 | |
| 1407 | if (!test_bit(pdpe, pdp->used_pdpes)) |
| 1408 | continue; |
| 1409 | |
| 1410 | seq_printf(m, "\tPDPE #%d\n", pdpe); |
| 1411 | gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) { |
| 1412 | uint32_t pte; |
| 1413 | gen8_pte_t *pt_vaddr; |
| 1414 | |
| 1415 | if (!test_bit(pde, pd->used_pdes)) |
| 1416 | continue; |
| 1417 | |
| 1418 | pt_vaddr = kmap_px(pt); |
| 1419 | for (pte = 0; pte < GEN8_PTES; pte += 4) { |
| 1420 | uint64_t va = |
| 1421 | (pdpe << GEN8_PDPE_SHIFT) | |
| 1422 | (pde << GEN8_PDE_SHIFT) | |
| 1423 | (pte << GEN8_PTE_SHIFT); |
| 1424 | int i; |
| 1425 | bool found = false; |
| 1426 | |
| 1427 | for (i = 0; i < 4; i++) |
| 1428 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1429 | found = true; |
| 1430 | if (!found) |
| 1431 | continue; |
| 1432 | |
| 1433 | seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte); |
| 1434 | for (i = 0; i < 4; i++) { |
| 1435 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1436 | seq_printf(m, " %llx", pt_vaddr[pte + i]); |
| 1437 | else |
| 1438 | seq_puts(m, " SCRATCH "); |
| 1439 | } |
| 1440 | seq_puts(m, "\n"); |
| 1441 | } |
| 1442 | /* don't use kunmap_px, it could trigger |
| 1443 | * an unnecessary flush. |
| 1444 | */ |
| 1445 | kunmap_atomic(pt_vaddr); |
| 1446 | } |
| 1447 | } |
| 1448 | } |
| 1449 | |
| 1450 | static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m) |
| 1451 | { |
| 1452 | struct i915_address_space *vm = &ppgtt->base; |
| 1453 | uint64_t start = ppgtt->base.start; |
| 1454 | uint64_t length = ppgtt->base.total; |
| 1455 | gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 1456 | I915_CACHE_LLC, true); |
| 1457 | |
| 1458 | if (!USES_FULL_48BIT_PPGTT(vm->dev)) { |
| 1459 | gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m); |
| 1460 | } else { |
| 1461 | uint64_t templ4, pml4e; |
| 1462 | struct i915_pml4 *pml4 = &ppgtt->pml4; |
| 1463 | struct i915_page_directory_pointer *pdp; |
| 1464 | |
| 1465 | gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) { |
| 1466 | if (!test_bit(pml4e, pml4->used_pml4es)) |
| 1467 | continue; |
| 1468 | |
| 1469 | seq_printf(m, " PML4E #%llu\n", pml4e); |
| 1470 | gen8_dump_pdp(pdp, start, length, scratch_pte, m); |
| 1471 | } |
| 1472 | } |
| 1473 | } |
| 1474 | |
Zhiyuan Lv | 331f38e | 2015-08-28 15:41:14 +0800 | [diff] [blame] | 1475 | static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt) |
| 1476 | { |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1477 | unsigned long *new_page_dirs, *new_page_tables; |
Zhiyuan Lv | 331f38e | 2015-08-28 15:41:14 +0800 | [diff] [blame] | 1478 | uint32_t pdpes = I915_PDPES_PER_PDP(dev); |
| 1479 | int ret; |
| 1480 | |
| 1481 | /* We allocate temp bitmap for page tables for no gain |
| 1482 | * but as this is for init only, lets keep the things simple |
| 1483 | */ |
| 1484 | ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes); |
| 1485 | if (ret) |
| 1486 | return ret; |
| 1487 | |
| 1488 | /* Allocate for all pdps regardless of how the ppgtt |
| 1489 | * was defined. |
| 1490 | */ |
| 1491 | ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp, |
| 1492 | 0, 1ULL << 32, |
| 1493 | new_page_dirs); |
| 1494 | if (!ret) |
| 1495 | *ppgtt->pdp.used_pdpes = *new_page_dirs; |
| 1496 | |
Michał Winiarski | 3a41a05 | 2015-09-03 19:22:18 +0200 | [diff] [blame] | 1497 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Zhiyuan Lv | 331f38e | 2015-08-28 15:41:14 +0800 | [diff] [blame] | 1498 | |
| 1499 | return ret; |
| 1500 | } |
| 1501 | |
Daniel Vetter | eb0b44a | 2015-03-18 14:47:59 +0100 | [diff] [blame] | 1502 | /* |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 1503 | * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers |
| 1504 | * with a net effect resembling a 2-level page table in normal x86 terms. Each |
| 1505 | * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address |
| 1506 | * space. |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 1507 | * |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 1508 | */ |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1509 | static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 1510 | { |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1511 | int ret; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1512 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1513 | ret = gen8_init_scratch(&ppgtt->base); |
| 1514 | if (ret) |
| 1515 | return ret; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1516 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1517 | ppgtt->base.start = 0; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1518 | ppgtt->base.cleanup = gen8_ppgtt_cleanup; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1519 | ppgtt->base.allocate_va_range = gen8_alloc_va_range; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1520 | ppgtt->base.insert_entries = gen8_ppgtt_insert_entries; |
Daniel Vetter | c7e16f2 | 2015-04-14 17:35:11 +0200 | [diff] [blame] | 1521 | ppgtt->base.clear_range = gen8_ppgtt_clear_range; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 1522 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 1523 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Michel Thierry | ea91e40 | 2015-07-29 17:23:57 +0100 | [diff] [blame] | 1524 | ppgtt->debug_dump = gen8_dump_ppgtt; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1525 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1526 | if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) { |
| 1527 | ret = setup_px(ppgtt->base.dev, &ppgtt->pml4); |
| 1528 | if (ret) |
| 1529 | goto free_scratch; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1530 | |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 1531 | gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4); |
| 1532 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1533 | ppgtt->base.total = 1ULL << 48; |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1534 | ppgtt->switch_mm = gen8_48b_mm_switch; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1535 | } else { |
Michel Thierry | 25f5033 | 2015-08-07 17:40:19 +0100 | [diff] [blame] | 1536 | ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp); |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 1537 | if (ret) |
| 1538 | goto free_scratch; |
| 1539 | |
| 1540 | ppgtt->base.total = 1ULL << 32; |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1541 | ppgtt->switch_mm = gen8_legacy_mm_switch; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1542 | trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base, |
| 1543 | 0, 0, |
| 1544 | GEN8_PML4E_SHIFT); |
Zhiyuan Lv | 331f38e | 2015-08-28 15:41:14 +0800 | [diff] [blame] | 1545 | |
| 1546 | if (intel_vgpu_active(ppgtt->base.dev)) { |
| 1547 | ret = gen8_preallocate_top_level_pdps(ppgtt); |
| 1548 | if (ret) |
| 1549 | goto free_scratch; |
| 1550 | } |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 1551 | } |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1552 | |
Zhiyuan Lv | 650da34 | 2015-08-28 15:41:18 +0800 | [diff] [blame] | 1553 | if (intel_vgpu_active(ppgtt->base.dev)) |
| 1554 | gen8_ppgtt_notify_vgt(ppgtt, true); |
| 1555 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1556 | return 0; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1557 | |
| 1558 | free_scratch: |
| 1559 | gen8_free_scratch(&ppgtt->base); |
| 1560 | return ret; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1561 | } |
| 1562 | |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1563 | static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m) |
| 1564 | { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1565 | struct i915_address_space *vm = &ppgtt->base; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1566 | struct i915_page_table *unused; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1567 | gen6_pte_t scratch_pte; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1568 | uint32_t pd_entry; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1569 | uint32_t pte, pde, temp; |
| 1570 | uint32_t start = ppgtt->base.start, length = ppgtt->base.total; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1571 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1572 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1573 | I915_CACHE_LLC, true, 0); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1574 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1575 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1576 | u32 expected; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1577 | gen6_pte_t *pt_vaddr; |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1578 | const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1579 | pd_entry = readl(ppgtt->pd_addr + pde); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1580 | expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID); |
| 1581 | |
| 1582 | if (pd_entry != expected) |
| 1583 | seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n", |
| 1584 | pde, |
| 1585 | pd_entry, |
| 1586 | expected); |
| 1587 | seq_printf(m, "\tPDE: %x\n", pd_entry); |
| 1588 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1589 | pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]); |
| 1590 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1591 | for (pte = 0; pte < GEN6_PTES; pte+=4) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1592 | unsigned long va = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1593 | (pde * PAGE_SIZE * GEN6_PTES) + |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1594 | (pte * PAGE_SIZE); |
| 1595 | int i; |
| 1596 | bool found = false; |
| 1597 | for (i = 0; i < 4; i++) |
| 1598 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1599 | found = true; |
| 1600 | if (!found) |
| 1601 | continue; |
| 1602 | |
| 1603 | seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte); |
| 1604 | for (i = 0; i < 4; i++) { |
| 1605 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1606 | seq_printf(m, " %08x", pt_vaddr[pte + i]); |
| 1607 | else |
| 1608 | seq_puts(m, " SCRATCH "); |
| 1609 | } |
| 1610 | seq_puts(m, "\n"); |
| 1611 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1612 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1613 | } |
| 1614 | } |
| 1615 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1616 | /* Write pde (index) from the page directory @pd to the page table @pt */ |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1617 | static void gen6_write_pde(struct i915_page_directory *pd, |
| 1618 | const int pde, struct i915_page_table *pt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1619 | { |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1620 | /* Caller needs to make sure the write completes if necessary */ |
| 1621 | struct i915_hw_ppgtt *ppgtt = |
| 1622 | container_of(pd, struct i915_hw_ppgtt, pd); |
| 1623 | u32 pd_entry; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1624 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1625 | pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt)); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1626 | pd_entry |= GEN6_PDE_VALID; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1627 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1628 | writel(pd_entry, ppgtt->pd_addr + pde); |
| 1629 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1630 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1631 | /* Write all the page tables found in the ppgtt structure to incrementing page |
| 1632 | * directories. */ |
| 1633 | static void gen6_write_page_range(struct drm_i915_private *dev_priv, |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1634 | struct i915_page_directory *pd, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1635 | uint32_t start, uint32_t length) |
| 1636 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1637 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1638 | uint32_t pde, temp; |
| 1639 | |
| 1640 | gen6_for_each_pde(pt, pd, start, length, temp, pde) |
| 1641 | gen6_write_pde(pd, pde, pt); |
| 1642 | |
| 1643 | /* Make sure write is complete before other code can use this page |
| 1644 | * table. Also require for WC mapped PTEs */ |
| 1645 | readl(dev_priv->gtt.gsm); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1646 | } |
| 1647 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1648 | static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1649 | { |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1650 | BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1651 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1652 | return (ppgtt->pd.base.ggtt_offset / 64) << 16; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1653 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1654 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1655 | static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1656 | struct drm_i915_gem_request *req) |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1657 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1658 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1659 | int ret; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1660 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1661 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1662 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1663 | if (ret) |
| 1664 | return ret; |
| 1665 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1666 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1667 | if (ret) |
| 1668 | return ret; |
| 1669 | |
| 1670 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1671 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1672 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1673 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1674 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1675 | intel_ring_emit(ring, MI_NOOP); |
| 1676 | intel_ring_advance(ring); |
| 1677 | |
| 1678 | return 0; |
| 1679 | } |
| 1680 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1681 | static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1682 | struct drm_i915_gem_request *req) |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1683 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1684 | struct intel_engine_cs *ring = req->ring; |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1685 | struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev); |
| 1686 | |
| 1687 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1688 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1689 | return 0; |
| 1690 | } |
| 1691 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1692 | static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1693 | struct drm_i915_gem_request *req) |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1694 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1695 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1696 | int ret; |
| 1697 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1698 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1699 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1700 | if (ret) |
| 1701 | return ret; |
| 1702 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1703 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1704 | if (ret) |
| 1705 | return ret; |
| 1706 | |
| 1707 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1708 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1709 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1710 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1711 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1712 | intel_ring_emit(ring, MI_NOOP); |
| 1713 | intel_ring_advance(ring); |
| 1714 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1715 | /* XXX: RCS is the only one to auto invalidate the TLBs? */ |
| 1716 | if (ring->id != RCS) { |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1717 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1718 | if (ret) |
| 1719 | return ret; |
| 1720 | } |
| 1721 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1722 | return 0; |
| 1723 | } |
| 1724 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1725 | static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1726 | struct drm_i915_gem_request *req) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1727 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1728 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1729 | struct drm_device *dev = ppgtt->base.dev; |
| 1730 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1731 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1732 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1733 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1734 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1735 | |
| 1736 | POSTING_READ(RING_PP_DIR_DCLV(ring)); |
| 1737 | |
| 1738 | return 0; |
| 1739 | } |
| 1740 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1741 | static void gen8_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1742 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1743 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1744 | struct intel_engine_cs *ring; |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1745 | int j; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1746 | |
| 1747 | for_each_ring(ring, dev_priv, j) { |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1748 | u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1749 | I915_WRITE(RING_MODE_GEN7(ring), |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1750 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level)); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1751 | } |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1752 | } |
| 1753 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1754 | static void gen7_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1755 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1756 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1757 | struct intel_engine_cs *ring; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1758 | uint32_t ecochk, ecobits; |
| 1759 | int i; |
| 1760 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1761 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1762 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 1763 | |
| 1764 | ecochk = I915_READ(GAM_ECOCHK); |
| 1765 | if (IS_HASWELL(dev)) { |
| 1766 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 1767 | } else { |
| 1768 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 1769 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 1770 | } |
| 1771 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1772 | |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1773 | for_each_ring(ring, dev_priv, i) { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1774 | /* GFX_MODE is per-ring on gen7+ */ |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1775 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1776 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1777 | } |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1778 | } |
| 1779 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1780 | static void gen6_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1781 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1782 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1783 | uint32_t ecochk, gab_ctl, ecobits; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1784 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1785 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1786 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 1787 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1788 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1789 | gab_ctl = I915_READ(GAB_CTL); |
| 1790 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1791 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1792 | ecochk = I915_READ(GAM_ECOCHK); |
| 1793 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1794 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1795 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1796 | } |
| 1797 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1798 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1799 | static void gen6_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1800 | uint64_t start, |
| 1801 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1802 | bool use_scratch) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1803 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1804 | struct i915_hw_ppgtt *ppgtt = |
| 1805 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1806 | gen6_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1807 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1808 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1809 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1810 | unsigned first_pte = first_entry % GEN6_PTES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1811 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1812 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1813 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1814 | I915_CACHE_LLC, true, 0); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1815 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1816 | while (num_entries) { |
| 1817 | last_pte = first_pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1818 | if (last_pte > GEN6_PTES) |
| 1819 | last_pte = GEN6_PTES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1820 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1821 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1822 | |
| 1823 | for (i = first_pte; i < last_pte; i++) |
| 1824 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1825 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1826 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1827 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1828 | num_entries -= last_pte - first_pte; |
| 1829 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1830 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1831 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1832 | } |
| 1833 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1834 | static void gen6_ppgtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1835 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1836 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1837 | enum i915_cache_level cache_level, u32 flags) |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1838 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1839 | struct i915_hw_ppgtt *ppgtt = |
| 1840 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1841 | gen6_pte_t *pt_vaddr; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1842 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1843 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1844 | unsigned act_pte = first_entry % GEN6_PTES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1845 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1846 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1847 | pt_vaddr = NULL; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1848 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1849 | if (pt_vaddr == NULL) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1850 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1851 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1852 | pt_vaddr[act_pte] = |
| 1853 | vm->pte_encode(sg_page_iter_dma_address(&sg_iter), |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1854 | cache_level, true, flags); |
| 1855 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1856 | if (++act_pte == GEN6_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1857 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1858 | pt_vaddr = NULL; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1859 | act_pt++; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1860 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1861 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1862 | } |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1863 | if (pt_vaddr) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1864 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1865 | } |
| 1866 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1867 | static int gen6_alloc_va_range(struct i915_address_space *vm, |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1868 | uint64_t start_in, uint64_t length_in) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1869 | { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1870 | DECLARE_BITMAP(new_page_tables, I915_PDES); |
| 1871 | struct drm_device *dev = vm->dev; |
| 1872 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1873 | struct i915_hw_ppgtt *ppgtt = |
| 1874 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1875 | struct i915_page_table *pt; |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1876 | uint32_t start, length, start_save, length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1877 | uint32_t pde, temp; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1878 | int ret; |
| 1879 | |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1880 | if (WARN_ON(start_in + length_in > ppgtt->base.total)) |
| 1881 | return -ENODEV; |
| 1882 | |
| 1883 | start = start_save = start_in; |
| 1884 | length = length_save = length_in; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1885 | |
| 1886 | bitmap_zero(new_page_tables, I915_PDES); |
| 1887 | |
| 1888 | /* The allocation is done in two stages so that we can bail out with |
| 1889 | * minimal amount of pain. The first stage finds new page tables that |
| 1890 | * need allocation. The second stage marks use ptes within the page |
| 1891 | * tables. |
| 1892 | */ |
| 1893 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1894 | if (pt != vm->scratch_pt) { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1895 | WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1896 | continue; |
| 1897 | } |
| 1898 | |
| 1899 | /* We've already allocated a page table */ |
| 1900 | WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1901 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 1902 | pt = alloc_pt(dev); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1903 | if (IS_ERR(pt)) { |
| 1904 | ret = PTR_ERR(pt); |
| 1905 | goto unwind_out; |
| 1906 | } |
| 1907 | |
| 1908 | gen6_initialize_pt(vm, pt); |
| 1909 | |
| 1910 | ppgtt->pd.page_table[pde] = pt; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1911 | __set_bit(pde, new_page_tables); |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1912 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1913 | } |
| 1914 | |
| 1915 | start = start_save; |
| 1916 | length = length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1917 | |
| 1918 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
| 1919 | DECLARE_BITMAP(tmp_bitmap, GEN6_PTES); |
| 1920 | |
| 1921 | bitmap_zero(tmp_bitmap, GEN6_PTES); |
| 1922 | bitmap_set(tmp_bitmap, gen6_pte_index(start), |
| 1923 | gen6_pte_count(start, length)); |
| 1924 | |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1925 | if (__test_and_clear_bit(pde, new_page_tables)) |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1926 | gen6_write_pde(&ppgtt->pd, pde, pt); |
| 1927 | |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1928 | trace_i915_page_table_entry_map(vm, pde, pt, |
| 1929 | gen6_pte_index(start), |
| 1930 | gen6_pte_count(start, length), |
| 1931 | GEN6_PTES); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1932 | bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1933 | GEN6_PTES); |
| 1934 | } |
| 1935 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1936 | WARN_ON(!bitmap_empty(new_page_tables, I915_PDES)); |
| 1937 | |
| 1938 | /* Make sure write is complete before other code can use this page |
| 1939 | * table. Also require for WC mapped PTEs */ |
| 1940 | readl(dev_priv->gtt.gsm); |
| 1941 | |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1942 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1943 | return 0; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1944 | |
| 1945 | unwind_out: |
| 1946 | for_each_set_bit(pde, new_page_tables, I915_PDES) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1947 | struct i915_page_table *pt = ppgtt->pd.page_table[pde]; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1948 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1949 | ppgtt->pd.page_table[pde] = vm->scratch_pt; |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1950 | free_pt(vm->dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1951 | } |
| 1952 | |
| 1953 | mark_tlbs_dirty(ppgtt); |
| 1954 | return ret; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1955 | } |
| 1956 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1957 | static int gen6_init_scratch(struct i915_address_space *vm) |
| 1958 | { |
| 1959 | struct drm_device *dev = vm->dev; |
| 1960 | |
| 1961 | vm->scratch_page = alloc_scratch_page(dev); |
| 1962 | if (IS_ERR(vm->scratch_page)) |
| 1963 | return PTR_ERR(vm->scratch_page); |
| 1964 | |
| 1965 | vm->scratch_pt = alloc_pt(dev); |
| 1966 | if (IS_ERR(vm->scratch_pt)) { |
| 1967 | free_scratch_page(dev, vm->scratch_page); |
| 1968 | return PTR_ERR(vm->scratch_pt); |
| 1969 | } |
| 1970 | |
| 1971 | gen6_initialize_pt(vm, vm->scratch_pt); |
| 1972 | |
| 1973 | return 0; |
| 1974 | } |
| 1975 | |
| 1976 | static void gen6_free_scratch(struct i915_address_space *vm) |
| 1977 | { |
| 1978 | struct drm_device *dev = vm->dev; |
| 1979 | |
| 1980 | free_pt(dev, vm->scratch_pt); |
| 1981 | free_scratch_page(dev, vm->scratch_page); |
| 1982 | } |
| 1983 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1984 | static void gen6_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | a00d825 | 2014-02-19 22:05:48 -0800 | [diff] [blame] | 1985 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1986 | struct i915_hw_ppgtt *ppgtt = |
| 1987 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1988 | struct i915_page_table *pt; |
| 1989 | uint32_t pde; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1990 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1991 | drm_mm_remove_node(&ppgtt->node); |
| 1992 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1993 | gen6_for_all_pdes(pt, ppgtt, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1994 | if (pt != vm->scratch_pt) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1995 | free_pt(ppgtt->base.dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1996 | } |
| 1997 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1998 | gen6_free_scratch(vm); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1999 | } |
| 2000 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2001 | static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 2002 | { |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 2003 | struct i915_address_space *vm = &ppgtt->base; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2004 | struct drm_device *dev = ppgtt->base.dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2005 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 2006 | bool retried = false; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2007 | int ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2008 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 2009 | /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The |
| 2010 | * allocator works in address space sizes, so it's multiplied by page |
| 2011 | * size. We allocate at the top of the GTT to avoid fragmentation. |
| 2012 | */ |
| 2013 | BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm)); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2014 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 2015 | ret = gen6_init_scratch(vm); |
| 2016 | if (ret) |
| 2017 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2018 | |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 2019 | alloc: |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 2020 | ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm, |
| 2021 | &ppgtt->node, GEN6_PD_SIZE, |
| 2022 | GEN6_PD_ALIGN, 0, |
| 2023 | 0, dev_priv->gtt.base.total, |
Ben Widawsky | 3e8b5ae | 2014-05-06 22:21:30 -0700 | [diff] [blame] | 2024 | DRM_MM_TOPDOWN); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 2025 | if (ret == -ENOSPC && !retried) { |
| 2026 | ret = i915_gem_evict_something(dev, &dev_priv->gtt.base, |
| 2027 | GEN6_PD_SIZE, GEN6_PD_ALIGN, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2028 | I915_CACHE_NONE, |
| 2029 | 0, dev_priv->gtt.base.total, |
| 2030 | 0); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 2031 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2032 | goto err_out; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 2033 | |
| 2034 | retried = true; |
| 2035 | goto alloc; |
| 2036 | } |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 2037 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 2038 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2039 | goto err_out; |
| 2040 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 2041 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 2042 | if (ppgtt->node.start < dev_priv->gtt.mappable_end) |
| 2043 | DRM_DEBUG("Forced to use aperture for PDEs\n"); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2044 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 2045 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2046 | |
| 2047 | err_out: |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 2048 | gen6_free_scratch(vm); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2049 | return ret; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2050 | } |
| 2051 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2052 | static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt) |
| 2053 | { |
kbuild test robot | 2f2cf68 | 2015-03-27 19:26:35 +0800 | [diff] [blame] | 2054 | return gen6_ppgtt_allocate_page_directories(ppgtt); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2055 | } |
| 2056 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2057 | static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt, |
| 2058 | uint64_t start, uint64_t length) |
| 2059 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 2060 | struct i915_page_table *unused; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2061 | uint32_t pde, temp; |
| 2062 | |
| 2063 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 2064 | ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2065 | } |
| 2066 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2067 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2068 | { |
| 2069 | struct drm_device *dev = ppgtt->base.dev; |
| 2070 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2071 | int ret; |
| 2072 | |
| 2073 | ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 2074 | if (IS_GEN6(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 2075 | ppgtt->switch_mm = gen6_mm_switch; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 2076 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 2077 | ppgtt->switch_mm = hsw_mm_switch; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 2078 | } else if (IS_GEN7(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 2079 | ppgtt->switch_mm = gen7_mm_switch; |
| 2080 | } else |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 2081 | BUG(); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2082 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 2083 | if (intel_vgpu_active(dev)) |
| 2084 | ppgtt->switch_mm = vgpu_mm_switch; |
| 2085 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2086 | ret = gen6_ppgtt_alloc(ppgtt); |
| 2087 | if (ret) |
| 2088 | return ret; |
| 2089 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2090 | ppgtt->base.allocate_va_range = gen6_alloc_va_range; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2091 | ppgtt->base.clear_range = gen6_ppgtt_clear_range; |
| 2092 | ppgtt->base.insert_entries = gen6_ppgtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2093 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 2094 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2095 | ppgtt->base.cleanup = gen6_ppgtt_cleanup; |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 2096 | ppgtt->base.start = 0; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 2097 | ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 2098 | ppgtt->debug_dump = gen6_dump_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2099 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 2100 | ppgtt->pd.base.ggtt_offset = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2101 | ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2102 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2103 | ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm + |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 2104 | ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2105 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2106 | gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2107 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 2108 | gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total); |
| 2109 | |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 2110 | DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n", |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 2111 | ppgtt->node.size >> 20, |
| 2112 | ppgtt->node.start / PAGE_SIZE); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2113 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2114 | DRM_DEBUG("Adding PPGTT at offset %x\n", |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 2115 | ppgtt->pd.base.ggtt_offset << 10); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2116 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2117 | return 0; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 2118 | } |
| 2119 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2120 | static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 2121 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2122 | ppgtt->base.dev = dev; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 2123 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 2124 | if (INTEL_INFO(dev)->gen < 8) |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2125 | return gen6_ppgtt_init(ppgtt); |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 2126 | else |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 2127 | return gen8_ppgtt_init(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2128 | } |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2129 | |
Michał Winiarski | a2cad9d | 2015-09-16 11:49:00 +0200 | [diff] [blame] | 2130 | static void i915_address_space_init(struct i915_address_space *vm, |
| 2131 | struct drm_i915_private *dev_priv) |
| 2132 | { |
| 2133 | drm_mm_init(&vm->mm, vm->start, vm->total); |
| 2134 | vm->dev = dev_priv->dev; |
| 2135 | INIT_LIST_HEAD(&vm->active_list); |
| 2136 | INIT_LIST_HEAD(&vm->inactive_list); |
| 2137 | list_add_tail(&vm->global_link, &dev_priv->vm_list); |
| 2138 | } |
| 2139 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2140 | int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
| 2141 | { |
| 2142 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2143 | int ret = 0; |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 2144 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2145 | ret = __hw_ppgtt_init(dev, ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2146 | if (ret == 0) { |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 2147 | kref_init(&ppgtt->ref); |
Michał Winiarski | a2cad9d | 2015-09-16 11:49:00 +0200 | [diff] [blame] | 2148 | i915_address_space_init(&ppgtt->base, dev_priv); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 2149 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2150 | |
| 2151 | return ret; |
| 2152 | } |
| 2153 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 2154 | int i915_ppgtt_init_hw(struct drm_device *dev) |
| 2155 | { |
Thomas Daniel | 671b5013 | 2014-08-20 16:24:50 +0100 | [diff] [blame] | 2156 | /* In the case of execlists, PPGTT is enabled by the context descriptor |
| 2157 | * and the PDPs are contained within the context itself. We don't |
| 2158 | * need to do anything here. */ |
| 2159 | if (i915.enable_execlists) |
| 2160 | return 0; |
| 2161 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 2162 | if (!USES_PPGTT(dev)) |
| 2163 | return 0; |
| 2164 | |
| 2165 | if (IS_GEN6(dev)) |
| 2166 | gen6_ppgtt_enable(dev); |
| 2167 | else if (IS_GEN7(dev)) |
| 2168 | gen7_ppgtt_enable(dev); |
| 2169 | else if (INTEL_INFO(dev)->gen >= 8) |
| 2170 | gen8_ppgtt_enable(dev); |
| 2171 | else |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 2172 | MISSING_CASE(INTEL_INFO(dev)->gen); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 2173 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 2174 | return 0; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2175 | } |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 2176 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 2177 | int i915_ppgtt_init_ring(struct drm_i915_gem_request *req) |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 2178 | { |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 2179 | struct drm_i915_private *dev_priv = req->ring->dev->dev_private; |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 2180 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2181 | |
| 2182 | if (i915.enable_execlists) |
| 2183 | return 0; |
| 2184 | |
| 2185 | if (!ppgtt) |
| 2186 | return 0; |
| 2187 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 2188 | return ppgtt->switch_mm(ppgtt, req); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 2189 | } |
| 2190 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 2191 | struct i915_hw_ppgtt * |
| 2192 | i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv) |
| 2193 | { |
| 2194 | struct i915_hw_ppgtt *ppgtt; |
| 2195 | int ret; |
| 2196 | |
| 2197 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 2198 | if (!ppgtt) |
| 2199 | return ERR_PTR(-ENOMEM); |
| 2200 | |
| 2201 | ret = i915_ppgtt_init(dev, ppgtt); |
| 2202 | if (ret) { |
| 2203 | kfree(ppgtt); |
| 2204 | return ERR_PTR(ret); |
| 2205 | } |
| 2206 | |
| 2207 | ppgtt->file_priv = fpriv; |
| 2208 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 2209 | trace_i915_ppgtt_create(&ppgtt->base); |
| 2210 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 2211 | return ppgtt; |
| 2212 | } |
| 2213 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2214 | void i915_ppgtt_release(struct kref *kref) |
| 2215 | { |
| 2216 | struct i915_hw_ppgtt *ppgtt = |
| 2217 | container_of(kref, struct i915_hw_ppgtt, ref); |
| 2218 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 2219 | trace_i915_ppgtt_release(&ppgtt->base); |
| 2220 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2221 | /* vmas should already be unbound */ |
| 2222 | WARN_ON(!list_empty(&ppgtt->base.active_list)); |
| 2223 | WARN_ON(!list_empty(&ppgtt->base.inactive_list)); |
| 2224 | |
Daniel Vetter | 19dd120 | 2014-08-06 15:04:55 +0200 | [diff] [blame] | 2225 | list_del(&ppgtt->base.global_link); |
| 2226 | drm_mm_takedown(&ppgtt->base.mm); |
| 2227 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2228 | ppgtt->base.cleanup(&ppgtt->base); |
| 2229 | kfree(ppgtt); |
| 2230 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2231 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2232 | extern int intel_iommu_gfx_mapped; |
| 2233 | /* Certain Gen5 chipsets require require idling the GPU before |
| 2234 | * unmapping anything from the GTT when VT-d is enabled. |
| 2235 | */ |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2236 | static bool needs_idle_maps(struct drm_device *dev) |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2237 | { |
| 2238 | #ifdef CONFIG_INTEL_IOMMU |
| 2239 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 2240 | * was loaded first. |
| 2241 | */ |
| 2242 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 2243 | return true; |
| 2244 | #endif |
| 2245 | return false; |
| 2246 | } |
| 2247 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2248 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 2249 | { |
| 2250 | bool ret = dev_priv->mm.interruptible; |
| 2251 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2252 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2253 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2254 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2255 | DRM_ERROR("Couldn't idle GPU\n"); |
| 2256 | /* Wait a bit, in hopes it avoids the hang */ |
| 2257 | udelay(10); |
| 2258 | } |
| 2259 | } |
| 2260 | |
| 2261 | return ret; |
| 2262 | } |
| 2263 | |
| 2264 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 2265 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2266 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2267 | dev_priv->mm.interruptible = interruptible; |
| 2268 | } |
| 2269 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2270 | void i915_check_and_clear_faults(struct drm_device *dev) |
| 2271 | { |
| 2272 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2273 | struct intel_engine_cs *ring; |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2274 | int i; |
| 2275 | |
| 2276 | if (INTEL_INFO(dev)->gen < 6) |
| 2277 | return; |
| 2278 | |
| 2279 | for_each_ring(ring, dev_priv, i) { |
| 2280 | u32 fault_reg; |
| 2281 | fault_reg = I915_READ(RING_FAULT_REG(ring)); |
| 2282 | if (fault_reg & RING_FAULT_VALID) { |
| 2283 | DRM_DEBUG_DRIVER("Unexpected fault\n" |
Paulo Zanoni | 59a5d29 | 2014-10-30 15:52:45 -0200 | [diff] [blame] | 2284 | "\tAddr: 0x%08lx\n" |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2285 | "\tAddress space: %s\n" |
| 2286 | "\tSource ID: %d\n" |
| 2287 | "\tType: %d\n", |
| 2288 | fault_reg & PAGE_MASK, |
| 2289 | fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT", |
| 2290 | RING_FAULT_SRCID(fault_reg), |
| 2291 | RING_FAULT_FAULT_TYPE(fault_reg)); |
| 2292 | I915_WRITE(RING_FAULT_REG(ring), |
| 2293 | fault_reg & ~RING_FAULT_VALID); |
| 2294 | } |
| 2295 | } |
| 2296 | POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS])); |
| 2297 | } |
| 2298 | |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 2299 | static void i915_ggtt_flush(struct drm_i915_private *dev_priv) |
| 2300 | { |
| 2301 | if (INTEL_INFO(dev_priv->dev)->gen < 6) { |
| 2302 | intel_gtt_chipset_flush(); |
| 2303 | } else { |
| 2304 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2305 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
| 2306 | } |
| 2307 | } |
| 2308 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2309 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev) |
| 2310 | { |
| 2311 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2312 | |
| 2313 | /* Don't bother messing with faults pre GEN6 as we have little |
| 2314 | * documentation supporting that it's a good idea. |
| 2315 | */ |
| 2316 | if (INTEL_INFO(dev)->gen < 6) |
| 2317 | return; |
| 2318 | |
| 2319 | i915_check_and_clear_faults(dev); |
| 2320 | |
| 2321 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2322 | dev_priv->gtt.base.start, |
| 2323 | dev_priv->gtt.base.total, |
Daniel Vetter | e568af1 | 2014-03-26 20:08:20 +0100 | [diff] [blame] | 2324 | true); |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 2325 | |
| 2326 | i915_ggtt_flush(dev_priv); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2327 | } |
| 2328 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2329 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2330 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2331 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 2332 | obj->pages->sgl, obj->pages->nents, |
| 2333 | PCI_DMA_BIDIRECTIONAL)) |
| 2334 | return -ENOSPC; |
| 2335 | |
| 2336 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2337 | } |
| 2338 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2339 | static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2340 | { |
| 2341 | #ifdef writeq |
| 2342 | writeq(pte, addr); |
| 2343 | #else |
| 2344 | iowrite32((u32)pte, addr); |
| 2345 | iowrite32(pte >> 32, addr + 4); |
| 2346 | #endif |
| 2347 | } |
| 2348 | |
| 2349 | static void gen8_ggtt_insert_entries(struct i915_address_space *vm, |
| 2350 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2351 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2352 | enum i915_cache_level level, u32 unused) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2353 | { |
| 2354 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2355 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2356 | gen8_pte_t __iomem *gtt_entries = |
| 2357 | (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2358 | int i = 0; |
| 2359 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2360 | dma_addr_t addr = 0; /* shut up gcc */ |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2361 | |
| 2362 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
| 2363 | addr = sg_dma_address(sg_iter.sg) + |
| 2364 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 2365 | gen8_set_pte(>t_entries[i], |
| 2366 | gen8_pte_encode(addr, level, true)); |
| 2367 | i++; |
| 2368 | } |
| 2369 | |
| 2370 | /* |
| 2371 | * XXX: This serves as a posting read to make sure that the PTE has |
| 2372 | * actually been updated. There is some concern that even though |
| 2373 | * registers and PTEs are within the same BAR that they are potentially |
| 2374 | * of NUMA access patterns. Therefore, even with the way we assume |
| 2375 | * hardware should work, we must keep this posting read for paranoia. |
| 2376 | */ |
| 2377 | if (i != 0) |
| 2378 | WARN_ON(readq(>t_entries[i-1]) |
| 2379 | != gen8_pte_encode(addr, level, true)); |
| 2380 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2381 | /* This next bit makes the above posting read even more important. We |
| 2382 | * want to flush the TLBs only after we're certain all the PTE updates |
| 2383 | * have finished. |
| 2384 | */ |
| 2385 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2386 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2387 | } |
| 2388 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2389 | /* |
| 2390 | * Binds an object into the global gtt with the specified cache level. The object |
| 2391 | * will be accessible to the GPU via commands whose operands reference offsets |
| 2392 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 2393 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 2394 | */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2395 | static void gen6_ggtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2396 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2397 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2398 | enum i915_cache_level level, u32 flags) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2399 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2400 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2401 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2402 | gen6_pte_t __iomem *gtt_entries = |
| 2403 | (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2404 | int i = 0; |
| 2405 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2406 | dma_addr_t addr = 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2407 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2408 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2409 | addr = sg_page_iter_dma_address(&sg_iter); |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2410 | iowrite32(vm->pte_encode(addr, level, true, flags), >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2411 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2412 | } |
| 2413 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2414 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 2415 | * actually been updated. There is some concern that even though |
| 2416 | * registers and PTEs are within the same BAR that they are potentially |
| 2417 | * of NUMA access patterns. Therefore, even with the way we assume |
| 2418 | * hardware should work, we must keep this posting read for paranoia. |
| 2419 | */ |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2420 | if (i != 0) { |
| 2421 | unsigned long gtt = readl(>t_entries[i-1]); |
| 2422 | WARN_ON(gtt != vm->pte_encode(addr, level, true, flags)); |
| 2423 | } |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 2424 | |
| 2425 | /* This next bit makes the above posting read even more important. We |
| 2426 | * want to flush the TLBs only after we're certain all the PTE updates |
| 2427 | * have finished. |
| 2428 | */ |
| 2429 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2430 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2431 | } |
| 2432 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2433 | static void gen8_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2434 | uint64_t start, |
| 2435 | uint64_t length, |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2436 | bool use_scratch) |
| 2437 | { |
| 2438 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2439 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2440 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2441 | gen8_pte_t scratch_pte, __iomem *gtt_base = |
| 2442 | (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2443 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
| 2444 | int i; |
| 2445 | |
| 2446 | if (WARN(num_entries > max_entries, |
| 2447 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 2448 | first_entry, num_entries, max_entries)) |
| 2449 | num_entries = max_entries; |
| 2450 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2451 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2452 | I915_CACHE_LLC, |
| 2453 | use_scratch); |
| 2454 | for (i = 0; i < num_entries; i++) |
| 2455 | gen8_set_pte(>t_base[i], scratch_pte); |
| 2456 | readl(gtt_base); |
| 2457 | } |
| 2458 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2459 | static void gen6_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2460 | uint64_t start, |
| 2461 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2462 | bool use_scratch) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2463 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2464 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2465 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2466 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2467 | gen6_pte_t scratch_pte, __iomem *gtt_base = |
| 2468 | (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 2469 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2470 | int i; |
| 2471 | |
| 2472 | if (WARN(num_entries > max_entries, |
| 2473 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 2474 | first_entry, num_entries, max_entries)) |
| 2475 | num_entries = max_entries; |
| 2476 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2477 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 2478 | I915_CACHE_LLC, use_scratch, 0); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2479 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2480 | for (i = 0; i < num_entries; i++) |
| 2481 | iowrite32(scratch_pte, >t_base[i]); |
| 2482 | readl(gtt_base); |
| 2483 | } |
| 2484 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2485 | static void i915_ggtt_insert_entries(struct i915_address_space *vm, |
| 2486 | struct sg_table *pages, |
| 2487 | uint64_t start, |
| 2488 | enum i915_cache_level cache_level, u32 unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2489 | { |
| 2490 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 2491 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 2492 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2493 | intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2494 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2495 | } |
| 2496 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2497 | static void i915_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2498 | uint64_t start, |
| 2499 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2500 | bool unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2501 | { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2502 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2503 | unsigned num_entries = length >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2504 | intel_gtt_clear_range(first_entry, num_entries); |
| 2505 | } |
| 2506 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2507 | static int ggtt_bind_vma(struct i915_vma *vma, |
| 2508 | enum i915_cache_level cache_level, |
| 2509 | u32 flags) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2510 | { |
Daniel Vetter | 0a87871 | 2015-10-15 14:23:01 +0200 | [diff] [blame] | 2511 | struct drm_i915_gem_object *obj = vma->obj; |
| 2512 | u32 pte_flags = 0; |
| 2513 | int ret; |
| 2514 | |
| 2515 | ret = i915_get_ggtt_vma_pages(vma); |
| 2516 | if (ret) |
| 2517 | return ret; |
| 2518 | |
| 2519 | /* Currently applicable only to VLV */ |
| 2520 | if (obj->gt_ro) |
| 2521 | pte_flags |= PTE_READ_ONLY; |
| 2522 | |
| 2523 | vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages, |
| 2524 | vma->node.start, |
| 2525 | cache_level, pte_flags); |
| 2526 | |
| 2527 | /* |
| 2528 | * Without aliasing PPGTT there's no difference between |
| 2529 | * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally |
| 2530 | * upgrade to both bound if we bind either to avoid double-binding. |
| 2531 | */ |
| 2532 | vma->bound |= GLOBAL_BIND | LOCAL_BIND; |
| 2533 | |
| 2534 | return 0; |
| 2535 | } |
| 2536 | |
Chris Wilson | 5bab6f6 | 2015-10-23 18:43:32 +0100 | [diff] [blame^] | 2537 | struct ggtt_bind_vma__cb { |
| 2538 | struct i915_vma *vma; |
| 2539 | enum i915_cache_level cache_level; |
| 2540 | u32 flags; |
| 2541 | }; |
| 2542 | |
| 2543 | static int ggtt_bind_vma__cb(void *_arg) |
| 2544 | { |
| 2545 | struct ggtt_bind_vma__cb *arg = _arg; |
| 2546 | return ggtt_bind_vma(arg->vma, arg->cache_level, arg->flags); |
| 2547 | } |
| 2548 | |
| 2549 | static int ggtt_bind_vma__BKL(struct i915_vma *vma, |
| 2550 | enum i915_cache_level cache_level, |
| 2551 | u32 flags) |
| 2552 | { |
| 2553 | struct ggtt_bind_vma__cb arg = { vma, cache_level, flags }; |
| 2554 | return stop_machine(ggtt_bind_vma__cb, &arg, NULL); |
| 2555 | } |
| 2556 | |
Daniel Vetter | 0a87871 | 2015-10-15 14:23:01 +0200 | [diff] [blame] | 2557 | static int aliasing_gtt_bind_vma(struct i915_vma *vma, |
| 2558 | enum i915_cache_level cache_level, |
| 2559 | u32 flags) |
| 2560 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2561 | struct drm_device *dev = vma->vm->dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2562 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2563 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2564 | struct sg_table *pages = obj->pages; |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2565 | u32 pte_flags = 0; |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2566 | int ret; |
| 2567 | |
| 2568 | ret = i915_get_ggtt_vma_pages(vma); |
| 2569 | if (ret) |
| 2570 | return ret; |
| 2571 | pages = vma->ggtt_view.pages; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2572 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2573 | /* Currently applicable only to VLV */ |
| 2574 | if (obj->gt_ro) |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2575 | pte_flags |= PTE_READ_ONLY; |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2576 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2577 | |
Daniel Vetter | 0a87871 | 2015-10-15 14:23:01 +0200 | [diff] [blame] | 2578 | if (flags & GLOBAL_BIND) { |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2579 | vma->vm->insert_entries(vma->vm, pages, |
| 2580 | vma->node.start, |
| 2581 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2582 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 2583 | |
Daniel Vetter | 0a87871 | 2015-10-15 14:23:01 +0200 | [diff] [blame] | 2584 | if (flags & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2585 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2586 | appgtt->base.insert_entries(&appgtt->base, pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2587 | vma->node.start, |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2588 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2589 | } |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2590 | |
| 2591 | return 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2592 | } |
| 2593 | |
| 2594 | static void ggtt_unbind_vma(struct i915_vma *vma) |
| 2595 | { |
| 2596 | struct drm_device *dev = vma->vm->dev; |
| 2597 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2598 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2599 | const uint64_t size = min_t(uint64_t, |
| 2600 | obj->base.size, |
| 2601 | vma->node.size); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2602 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2603 | if (vma->bound & GLOBAL_BIND) { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2604 | vma->vm->clear_range(vma->vm, |
| 2605 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2606 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2607 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2608 | } |
| 2609 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2610 | if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2611 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2612 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2613 | appgtt->base.clear_range(&appgtt->base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2614 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2615 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2616 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2617 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2618 | } |
| 2619 | |
| 2620 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 2621 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2622 | struct drm_device *dev = obj->base.dev; |
| 2623 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2624 | bool interruptible; |
| 2625 | |
| 2626 | interruptible = do_idling(dev_priv); |
| 2627 | |
Imre Deak | 5ec5b51 | 2015-07-08 19:18:59 +0300 | [diff] [blame] | 2628 | dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents, |
| 2629 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2630 | |
| 2631 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2632 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2633 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2634 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 2635 | unsigned long color, |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 2636 | u64 *start, |
| 2637 | u64 *end) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2638 | { |
| 2639 | if (node->color != color) |
| 2640 | *start += 4096; |
| 2641 | |
| 2642 | if (!list_empty(&node->node_list)) { |
| 2643 | node = list_entry(node->node_list.next, |
| 2644 | struct drm_mm_node, |
| 2645 | node_list); |
| 2646 | if (node->allocated && node->color != color) |
| 2647 | *end -= 4096; |
| 2648 | } |
| 2649 | } |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2650 | |
Daniel Vetter | f548c0e | 2014-11-19 21:40:13 +0100 | [diff] [blame] | 2651 | static int i915_gem_setup_global_gtt(struct drm_device *dev, |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 2652 | u64 start, |
| 2653 | u64 mappable_end, |
| 2654 | u64 end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2655 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2656 | /* Let GEM Manage all of the aperture. |
| 2657 | * |
| 2658 | * However, leave one page at the end still bound to the scratch page. |
| 2659 | * There are a number of places where the hardware apparently prefetches |
| 2660 | * past the end of the object, and we've seen multiple hangs with the |
| 2661 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 2662 | * aperture. One page should be enough to keep any prefetching inside |
| 2663 | * of the aperture. |
| 2664 | */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2665 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2666 | struct i915_address_space *ggtt_vm = &dev_priv->gtt.base; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2667 | struct drm_mm_node *entry; |
| 2668 | struct drm_i915_gem_object *obj; |
| 2669 | unsigned long hole_start, hole_end; |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2670 | int ret; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2671 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 2672 | BUG_ON(mappable_end > end); |
| 2673 | |
Michał Winiarski | a2cad9d | 2015-09-16 11:49:00 +0200 | [diff] [blame] | 2674 | ggtt_vm->start = start; |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2675 | |
Michał Winiarski | a2cad9d | 2015-09-16 11:49:00 +0200 | [diff] [blame] | 2676 | /* Subtract the guard page before address space initialization to |
| 2677 | * shrink the range used by drm_mm */ |
| 2678 | ggtt_vm->total = end - start - PAGE_SIZE; |
| 2679 | i915_address_space_init(ggtt_vm, dev_priv); |
| 2680 | ggtt_vm->total += PAGE_SIZE; |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2681 | |
| 2682 | if (intel_vgpu_active(dev)) { |
| 2683 | ret = intel_vgt_balloon(dev); |
| 2684 | if (ret) |
| 2685 | return ret; |
| 2686 | } |
| 2687 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2688 | if (!HAS_LLC(dev)) |
Michał Winiarski | a2cad9d | 2015-09-16 11:49:00 +0200 | [diff] [blame] | 2689 | ggtt_vm->mm.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2690 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2691 | /* Mark any preallocated objects as occupied */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2692 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2693 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2694 | |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 2695 | DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n", |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2696 | i915_gem_obj_ggtt_offset(obj), obj->base.size); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2697 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2698 | WARN_ON(i915_gem_obj_ggtt_bound(obj)); |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2699 | ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2700 | if (ret) { |
| 2701 | DRM_DEBUG_KMS("Reservation failed: %i\n", ret); |
| 2702 | return ret; |
| 2703 | } |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2704 | vma->bound |= GLOBAL_BIND; |
Chris Wilson | 7c4a7d6 | 2015-09-24 11:57:45 +0100 | [diff] [blame] | 2705 | list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2706 | } |
| 2707 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2708 | /* Clear any non-preallocated blocks */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2709 | drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) { |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2710 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 2711 | hole_start, hole_end); |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2712 | ggtt_vm->clear_range(ggtt_vm, hole_start, |
| 2713 | hole_end - hole_start, true); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2714 | } |
| 2715 | |
| 2716 | /* And finally clear the reserved guard page */ |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2717 | ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2718 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2719 | if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) { |
| 2720 | struct i915_hw_ppgtt *ppgtt; |
| 2721 | |
| 2722 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 2723 | if (!ppgtt) |
| 2724 | return -ENOMEM; |
| 2725 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2726 | ret = __hw_ppgtt_init(dev, ppgtt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2727 | if (ret) { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 2728 | ppgtt->base.cleanup(&ppgtt->base); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2729 | kfree(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2730 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2731 | } |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2732 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2733 | if (ppgtt->base.allocate_va_range) |
| 2734 | ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0, |
| 2735 | ppgtt->base.total); |
| 2736 | if (ret) { |
| 2737 | ppgtt->base.cleanup(&ppgtt->base); |
| 2738 | kfree(ppgtt); |
| 2739 | return ret; |
| 2740 | } |
| 2741 | |
| 2742 | ppgtt->base.clear_range(&ppgtt->base, |
| 2743 | ppgtt->base.start, |
| 2744 | ppgtt->base.total, |
| 2745 | true); |
| 2746 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2747 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
Daniel Vetter | 0a87871 | 2015-10-15 14:23:01 +0200 | [diff] [blame] | 2748 | WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma); |
| 2749 | dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma; |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2750 | } |
| 2751 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2752 | return 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2753 | } |
| 2754 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2755 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 2756 | { |
| 2757 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2758 | u64 gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2759 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2760 | gtt_size = dev_priv->gtt.base.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 2761 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2762 | |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2763 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2764 | } |
| 2765 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2766 | void i915_global_gtt_cleanup(struct drm_device *dev) |
| 2767 | { |
| 2768 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2769 | struct i915_address_space *vm = &dev_priv->gtt.base; |
| 2770 | |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2771 | if (dev_priv->mm.aliasing_ppgtt) { |
| 2772 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2773 | |
| 2774 | ppgtt->base.cleanup(&ppgtt->base); |
| 2775 | } |
| 2776 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2777 | if (drm_mm_initialized(&vm->mm)) { |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2778 | if (intel_vgpu_active(dev)) |
| 2779 | intel_vgt_deballoon(); |
| 2780 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2781 | drm_mm_takedown(&vm->mm); |
| 2782 | list_del(&vm->global_link); |
| 2783 | } |
| 2784 | |
| 2785 | vm->cleanup(vm); |
| 2786 | } |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2787 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2788 | static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2789 | { |
| 2790 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 2791 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 2792 | return snb_gmch_ctl << 20; |
| 2793 | } |
| 2794 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2795 | static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2796 | { |
| 2797 | bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT; |
| 2798 | bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK; |
| 2799 | if (bdw_gmch_ctl) |
| 2800 | bdw_gmch_ctl = 1 << bdw_gmch_ctl; |
Ben Widawsky | 562d55d | 2014-05-27 16:53:08 -0700 | [diff] [blame] | 2801 | |
| 2802 | #ifdef CONFIG_X86_32 |
| 2803 | /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */ |
| 2804 | if (bdw_gmch_ctl > 4) |
| 2805 | bdw_gmch_ctl = 4; |
| 2806 | #endif |
| 2807 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2808 | return bdw_gmch_ctl << 20; |
| 2809 | } |
| 2810 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2811 | static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl) |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2812 | { |
| 2813 | gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT; |
| 2814 | gmch_ctrl &= SNB_GMCH_GGMS_MASK; |
| 2815 | |
| 2816 | if (gmch_ctrl) |
| 2817 | return 1 << (20 + gmch_ctrl); |
| 2818 | |
| 2819 | return 0; |
| 2820 | } |
| 2821 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2822 | static size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2823 | { |
| 2824 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 2825 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 2826 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 2827 | } |
| 2828 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2829 | static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2830 | { |
| 2831 | bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2832 | bdw_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2833 | return bdw_gmch_ctl << 25; /* 32 MB units */ |
| 2834 | } |
| 2835 | |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2836 | static size_t chv_get_stolen_size(u16 gmch_ctrl) |
| 2837 | { |
| 2838 | gmch_ctrl >>= SNB_GMCH_GMS_SHIFT; |
| 2839 | gmch_ctrl &= SNB_GMCH_GMS_MASK; |
| 2840 | |
| 2841 | /* |
| 2842 | * 0x0 to 0x10: 32MB increments starting at 0MB |
| 2843 | * 0x11 to 0x16: 4MB increments starting at 8MB |
| 2844 | * 0x17 to 0x1d: 4MB increments start at 36MB |
| 2845 | */ |
| 2846 | if (gmch_ctrl < 0x11) |
| 2847 | return gmch_ctrl << 25; |
| 2848 | else if (gmch_ctrl < 0x17) |
| 2849 | return (gmch_ctrl - 0x11 + 2) << 22; |
| 2850 | else |
| 2851 | return (gmch_ctrl - 0x17 + 9) << 22; |
| 2852 | } |
| 2853 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2854 | static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl) |
| 2855 | { |
| 2856 | gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2857 | gen9_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2858 | |
| 2859 | if (gen9_gmch_ctl < 0xf0) |
| 2860 | return gen9_gmch_ctl << 25; /* 32 MB units */ |
| 2861 | else |
| 2862 | /* 4MB increments starting at 0xf0 for 4MB */ |
| 2863 | return (gen9_gmch_ctl - 0xf0 + 1) << 22; |
| 2864 | } |
| 2865 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2866 | static int ggtt_probe_common(struct drm_device *dev, |
| 2867 | size_t gtt_size) |
| 2868 | { |
| 2869 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2870 | struct i915_page_scratch *scratch_page; |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2871 | phys_addr_t gtt_phys_addr; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2872 | |
| 2873 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2874 | gtt_phys_addr = pci_resource_start(dev->pdev, 0) + |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2875 | (pci_resource_len(dev->pdev, 0) / 2); |
| 2876 | |
Imre Deak | 2a073f89 | 2015-03-27 13:07:33 +0200 | [diff] [blame] | 2877 | /* |
| 2878 | * On BXT writes larger than 64 bit to the GTT pagetable range will be |
| 2879 | * dropped. For WC mappings in general we have 64 byte burst writes |
| 2880 | * when the WC buffer is flushed, so we can't use it, but have to |
| 2881 | * resort to an uncached mapping. The WC issue is easily caught by the |
| 2882 | * readback check when writing GTT PTE entries. |
| 2883 | */ |
| 2884 | if (IS_BROXTON(dev)) |
| 2885 | dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size); |
| 2886 | else |
| 2887 | dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2888 | if (!dev_priv->gtt.gsm) { |
| 2889 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 2890 | return -ENOMEM; |
| 2891 | } |
| 2892 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2893 | scratch_page = alloc_scratch_page(dev); |
| 2894 | if (IS_ERR(scratch_page)) { |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2895 | DRM_ERROR("Scratch setup failed\n"); |
| 2896 | /* iounmap will also get called at remove, but meh */ |
| 2897 | iounmap(dev_priv->gtt.gsm); |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2898 | return PTR_ERR(scratch_page); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2899 | } |
| 2900 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2901 | dev_priv->gtt.base.scratch_page = scratch_page; |
| 2902 | |
| 2903 | return 0; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2904 | } |
| 2905 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2906 | /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability |
| 2907 | * bits. When using advanced contexts each context stores its own PAT, but |
| 2908 | * writing this data shouldn't be harmful even in those cases. */ |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2909 | static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv) |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2910 | { |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2911 | uint64_t pat; |
| 2912 | |
| 2913 | pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */ |
| 2914 | GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */ |
| 2915 | GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */ |
| 2916 | GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */ |
| 2917 | GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) | |
| 2918 | GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) | |
| 2919 | GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) | |
| 2920 | GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3)); |
| 2921 | |
Rodrigo Vivi | d6a8b72 | 2014-11-05 16:56:36 -0800 | [diff] [blame] | 2922 | if (!USES_PPGTT(dev_priv->dev)) |
| 2923 | /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2924 | * so RTL will always use the value corresponding to |
| 2925 | * pat_sel = 000". |
| 2926 | * So let's disable cache for GGTT to avoid screen corruptions. |
| 2927 | * MOCS still can be used though. |
| 2928 | * - System agent ggtt writes (i.e. cpu gtt mmaps) already work |
| 2929 | * before this patch, i.e. the same uncached + snooping access |
| 2930 | * like on gen6/7 seems to be in effect. |
| 2931 | * - So this just fixes blitter/render access. Again it looks |
| 2932 | * like it's not just uncached access, but uncached + snooping. |
| 2933 | * So we can still hold onto all our assumptions wrt cpu |
| 2934 | * clflushing on LLC machines. |
| 2935 | */ |
| 2936 | pat = GEN8_PPAT(0, GEN8_PPAT_UC); |
| 2937 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2938 | /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b |
| 2939 | * write would work. */ |
Ville Syrjälä | 7e435ad | 2015-09-18 20:03:25 +0300 | [diff] [blame] | 2940 | I915_WRITE(GEN8_PRIVATE_PAT_LO, pat); |
| 2941 | I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32); |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2942 | } |
| 2943 | |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2944 | static void chv_setup_private_ppat(struct drm_i915_private *dev_priv) |
| 2945 | { |
| 2946 | uint64_t pat; |
| 2947 | |
| 2948 | /* |
| 2949 | * Map WB on BDW to snooped on CHV. |
| 2950 | * |
| 2951 | * Only the snoop bit has meaning for CHV, the rest is |
| 2952 | * ignored. |
| 2953 | * |
Ville Syrjälä | cf3d262 | 2014-11-14 21:02:44 +0200 | [diff] [blame] | 2954 | * The hardware will never snoop for certain types of accesses: |
| 2955 | * - CPU GTT (GMADR->GGTT->no snoop->memory) |
| 2956 | * - PPGTT page tables |
| 2957 | * - some other special cycles |
| 2958 | * |
| 2959 | * As with BDW, we also need to consider the following for GT accesses: |
| 2960 | * "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2961 | * so RTL will always use the value corresponding to |
| 2962 | * pat_sel = 000". |
| 2963 | * Which means we must set the snoop bit in PAT entry 0 |
| 2964 | * in order to keep the global status page working. |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2965 | */ |
| 2966 | pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) | |
| 2967 | GEN8_PPAT(1, 0) | |
| 2968 | GEN8_PPAT(2, 0) | |
| 2969 | GEN8_PPAT(3, 0) | |
| 2970 | GEN8_PPAT(4, CHV_PPAT_SNOOP) | |
| 2971 | GEN8_PPAT(5, CHV_PPAT_SNOOP) | |
| 2972 | GEN8_PPAT(6, CHV_PPAT_SNOOP) | |
| 2973 | GEN8_PPAT(7, CHV_PPAT_SNOOP); |
| 2974 | |
Ville Syrjälä | 7e435ad | 2015-09-18 20:03:25 +0300 | [diff] [blame] | 2975 | I915_WRITE(GEN8_PRIVATE_PAT_LO, pat); |
| 2976 | I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32); |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2977 | } |
| 2978 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2979 | static int gen8_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2980 | u64 *gtt_total, |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2981 | size_t *stolen, |
| 2982 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2983 | u64 *mappable_end) |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2984 | { |
| 2985 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2986 | u64 gtt_size; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2987 | u16 snb_gmch_ctl; |
| 2988 | int ret; |
| 2989 | |
| 2990 | /* TODO: We're not aware of mappable constraints on gen8 yet */ |
| 2991 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2992 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2993 | |
| 2994 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39))) |
| 2995 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39)); |
| 2996 | |
| 2997 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 2998 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2999 | if (INTEL_INFO(dev)->gen >= 9) { |
| 3000 | *stolen = gen9_get_stolen_size(snb_gmch_ctl); |
| 3001 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 3002 | } else if (IS_CHERRYVIEW(dev)) { |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 3003 | *stolen = chv_get_stolen_size(snb_gmch_ctl); |
| 3004 | gtt_size = chv_get_total_gtt_size(snb_gmch_ctl); |
| 3005 | } else { |
| 3006 | *stolen = gen8_get_stolen_size(snb_gmch_ctl); |
| 3007 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 3008 | } |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3009 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 3010 | *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3011 | |
Sumit Singh | 5a4e33a | 2015-03-17 11:39:31 +0200 | [diff] [blame] | 3012 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 3013 | chv_setup_private_ppat(dev_priv); |
| 3014 | else |
| 3015 | bdw_setup_private_ppat(dev_priv); |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 3016 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3017 | ret = ggtt_probe_common(dev, gtt_size); |
| 3018 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 3019 | dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range; |
| 3020 | dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 3021 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 3022 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3023 | |
Chris Wilson | 5bab6f6 | 2015-10-23 18:43:32 +0100 | [diff] [blame^] | 3024 | if (IS_CHERRYVIEW(dev)) |
| 3025 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma__BKL; |
| 3026 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3027 | return ret; |
| 3028 | } |
| 3029 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3030 | static int gen6_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3031 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 3032 | size_t *stolen, |
| 3033 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3034 | u64 *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3035 | { |
| 3036 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3037 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3038 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3039 | int ret; |
| 3040 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 3041 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 3042 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 3043 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3044 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 3045 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3046 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 3047 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3048 | DRM_ERROR("Unknown GMADR size (%llx)\n", |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3049 | dev_priv->gtt.mappable_end); |
| 3050 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3051 | } |
| 3052 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3053 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 3054 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3055 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3056 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 3057 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3058 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3059 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 3060 | *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3061 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3062 | ret = ggtt_probe_common(dev, gtt_size); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3063 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3064 | dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range; |
| 3065 | dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 3066 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 3067 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3068 | |
| 3069 | return ret; |
| 3070 | } |
| 3071 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3072 | static void gen6_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3073 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3074 | |
| 3075 | struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base); |
Ben Widawsky | 5ed1678 | 2013-11-25 09:54:43 -0800 | [diff] [blame] | 3076 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3077 | iounmap(gtt->gsm); |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 3078 | free_scratch_page(vm->dev, vm->scratch_page); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3079 | } |
| 3080 | |
| 3081 | static int i915_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3082 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 3083 | size_t *stolen, |
| 3084 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3085 | u64 *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3086 | { |
| 3087 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3088 | int ret; |
| 3089 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3090 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 3091 | if (!ret) { |
| 3092 | DRM_ERROR("failed to set up gmch\n"); |
| 3093 | return -EIO; |
| 3094 | } |
| 3095 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 3096 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3097 | |
| 3098 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 3099 | dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3100 | dev_priv->gtt.base.clear_range = i915_ggtt_clear_range; |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 3101 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 3102 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3103 | |
Chris Wilson | c0a7f81 | 2013-12-30 12:16:15 +0000 | [diff] [blame] | 3104 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
| 3105 | DRM_INFO("applying Ironlake quirks for intel_iommu\n"); |
| 3106 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3107 | return 0; |
| 3108 | } |
| 3109 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3110 | static void i915_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3111 | { |
| 3112 | intel_gmch_remove(); |
| 3113 | } |
| 3114 | |
| 3115 | int i915_gem_gtt_init(struct drm_device *dev) |
| 3116 | { |
| 3117 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3118 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3119 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3120 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3121 | if (INTEL_INFO(dev)->gen <= 5) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3122 | gtt->gtt_probe = i915_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3123 | gtt->base.cleanup = i915_gmch_remove; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3124 | } else if (INTEL_INFO(dev)->gen < 8) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3125 | gtt->gtt_probe = gen6_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3126 | gtt->base.cleanup = gen6_gmch_remove; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 3127 | if (IS_HASWELL(dev) && dev_priv->ellc_size) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3128 | gtt->base.pte_encode = iris_pte_encode; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 3129 | else if (IS_HASWELL(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3130 | gtt->base.pte_encode = hsw_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3131 | else if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3132 | gtt->base.pte_encode = byt_pte_encode; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 3133 | else if (INTEL_INFO(dev)->gen >= 7) |
| 3134 | gtt->base.pte_encode = ivb_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3135 | else |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 3136 | gtt->base.pte_encode = snb_pte_encode; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 3137 | } else { |
| 3138 | dev_priv->gtt.gtt_probe = gen8_gmch_probe; |
| 3139 | dev_priv->gtt.base.cleanup = gen6_gmch_remove; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3140 | } |
| 3141 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 3142 | gtt->base.dev = dev; |
| 3143 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3144 | ret = gtt->gtt_probe(dev, >t->base.total, >t->stolen_size, |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3145 | >t->mappable_base, >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 3146 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3147 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3148 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 3149 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3150 | DRM_INFO("Memory usable by graphics device = %lluM\n", |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 3151 | gtt->base.total >> 20); |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 3152 | DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20); |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 3153 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20); |
Daniel Vetter | 5db6c73 | 2014-03-31 16:23:04 +0200 | [diff] [blame] | 3154 | #ifdef CONFIG_INTEL_IOMMU |
| 3155 | if (intel_iommu_gfx_mapped) |
| 3156 | DRM_INFO("VT-d active for gfx access\n"); |
| 3157 | #endif |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 3158 | /* |
| 3159 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 3160 | * user's requested state against the hardware/driver capabilities. We |
| 3161 | * do this now so that we can print out any log messages once rather |
| 3162 | * than every time we check intel_enable_ppgtt(). |
| 3163 | */ |
| 3164 | i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt); |
| 3165 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 3166 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 3167 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 3168 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3169 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3170 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 3171 | { |
| 3172 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3173 | struct drm_i915_gem_object *obj; |
| 3174 | struct i915_address_space *vm; |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 3175 | struct i915_vma *vma; |
| 3176 | bool flush; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3177 | |
| 3178 | i915_check_and_clear_faults(dev); |
| 3179 | |
| 3180 | /* First fill our portion of the GTT with scratch pages */ |
| 3181 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 3182 | dev_priv->gtt.base.start, |
| 3183 | dev_priv->gtt.base.total, |
| 3184 | true); |
| 3185 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 3186 | /* Cache flush objects bound into GGTT and rebind them. */ |
| 3187 | vm = &dev_priv->gtt.base; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3188 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 3189 | flush = false; |
| 3190 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 3191 | if (vma->vm != vm) |
| 3192 | continue; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3193 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 3194 | WARN_ON(i915_vma_bind(vma, obj->cache_level, |
| 3195 | PIN_UPDATE)); |
| 3196 | |
| 3197 | flush = true; |
| 3198 | } |
| 3199 | |
| 3200 | if (flush) |
| 3201 | i915_gem_clflush_object(obj, obj->pin_display); |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3202 | } |
| 3203 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 3204 | if (INTEL_INFO(dev)->gen >= 8) { |
| 3205 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 3206 | chv_setup_private_ppat(dev_priv); |
| 3207 | else |
| 3208 | bdw_setup_private_ppat(dev_priv); |
| 3209 | |
| 3210 | return; |
| 3211 | } |
| 3212 | |
| 3213 | if (USES_PPGTT(dev)) { |
| 3214 | list_for_each_entry(vm, &dev_priv->vm_list, global_link) { |
| 3215 | /* TODO: Perhaps it shouldn't be gen6 specific */ |
| 3216 | |
| 3217 | struct i915_hw_ppgtt *ppgtt = |
| 3218 | container_of(vm, struct i915_hw_ppgtt, |
| 3219 | base); |
| 3220 | |
| 3221 | if (i915_is_ggtt(vm)) |
| 3222 | ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 3223 | |
| 3224 | gen6_write_page_range(dev_priv, &ppgtt->pd, |
| 3225 | 0, ppgtt->base.total); |
| 3226 | } |
| 3227 | } |
| 3228 | |
| 3229 | i915_ggtt_flush(dev_priv); |
| 3230 | } |
| 3231 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3232 | static struct i915_vma * |
| 3233 | __i915_gem_vma_create(struct drm_i915_gem_object *obj, |
| 3234 | struct i915_address_space *vm, |
| 3235 | const struct i915_ggtt_view *ggtt_view) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3236 | { |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 3237 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3238 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3239 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 3240 | return ERR_PTR(-EINVAL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 3241 | |
| 3242 | vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL); |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 3243 | if (vma == NULL) |
| 3244 | return ERR_PTR(-ENOMEM); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3245 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3246 | INIT_LIST_HEAD(&vma->vma_link); |
| 3247 | INIT_LIST_HEAD(&vma->mm_list); |
| 3248 | INIT_LIST_HEAD(&vma->exec_list); |
| 3249 | vma->vm = vm; |
| 3250 | vma->obj = obj; |
| 3251 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 3252 | if (i915_is_ggtt(vm)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3253 | vma->ggtt_view = *ggtt_view; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3254 | |
Tvrtko Ursulin | f763566 | 2014-12-03 14:59:24 +0000 | [diff] [blame] | 3255 | list_add_tail(&vma->vma_link, &obj->vma_list); |
| 3256 | if (!i915_is_ggtt(vm)) |
Michel Thierry | e07f055 | 2014-08-19 15:49:41 +0100 | [diff] [blame] | 3257 | i915_ppgtt_get(i915_vm_to_ppgtt(vm)); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3258 | |
| 3259 | return vma; |
| 3260 | } |
| 3261 | |
| 3262 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3263 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 3264 | struct i915_address_space *vm) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3265 | { |
| 3266 | struct i915_vma *vma; |
| 3267 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3268 | vma = i915_gem_obj_to_vma(obj, vm); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3269 | if (!vma) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3270 | vma = __i915_gem_vma_create(obj, vm, |
| 3271 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3272 | |
| 3273 | return vma; |
| 3274 | } |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3275 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3276 | struct i915_vma * |
| 3277 | i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj, |
| 3278 | const struct i915_ggtt_view *view) |
| 3279 | { |
| 3280 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 3281 | struct i915_vma *vma; |
| 3282 | |
| 3283 | if (WARN_ON(!view)) |
| 3284 | return ERR_PTR(-EINVAL); |
| 3285 | |
| 3286 | vma = i915_gem_obj_to_ggtt_view(obj, view); |
| 3287 | |
| 3288 | if (IS_ERR(vma)) |
| 3289 | return vma; |
| 3290 | |
| 3291 | if (!vma) |
| 3292 | vma = __i915_gem_vma_create(obj, ggtt, view); |
| 3293 | |
| 3294 | return vma; |
| 3295 | |
| 3296 | } |
| 3297 | |
Tvrtko Ursulin | 804beb4 | 2015-09-21 10:45:33 +0100 | [diff] [blame] | 3298 | static struct scatterlist * |
| 3299 | rotate_pages(dma_addr_t *in, unsigned int offset, |
| 3300 | unsigned int width, unsigned int height, |
| 3301 | struct sg_table *st, struct scatterlist *sg) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3302 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3303 | unsigned int column, row; |
| 3304 | unsigned int src_idx; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3305 | |
Tvrtko Ursulin | 804beb4 | 2015-09-21 10:45:33 +0100 | [diff] [blame] | 3306 | if (!sg) { |
| 3307 | st->nents = 0; |
| 3308 | sg = st->sgl; |
| 3309 | } |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3310 | |
| 3311 | for (column = 0; column < width; column++) { |
| 3312 | src_idx = width * (height - 1) + column; |
| 3313 | for (row = 0; row < height; row++) { |
| 3314 | st->nents++; |
| 3315 | /* We don't need the pages, but need to initialize |
| 3316 | * the entries so the sg list can be happily traversed. |
| 3317 | * The only thing we need are DMA addresses. |
| 3318 | */ |
| 3319 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
Tvrtko Ursulin | 804beb4 | 2015-09-21 10:45:33 +0100 | [diff] [blame] | 3320 | sg_dma_address(sg) = in[offset + src_idx]; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3321 | sg_dma_len(sg) = PAGE_SIZE; |
| 3322 | sg = sg_next(sg); |
| 3323 | src_idx -= width; |
| 3324 | } |
| 3325 | } |
Tvrtko Ursulin | 804beb4 | 2015-09-21 10:45:33 +0100 | [diff] [blame] | 3326 | |
| 3327 | return sg; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3328 | } |
| 3329 | |
| 3330 | static struct sg_table * |
| 3331 | intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view, |
| 3332 | struct drm_i915_gem_object *obj) |
| 3333 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3334 | struct intel_rotation_info *rot_info = &ggtt_view->rotation_info; |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3335 | unsigned int size_pages = rot_info->size >> PAGE_SHIFT; |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3336 | unsigned int size_pages_uv; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3337 | struct sg_page_iter sg_iter; |
| 3338 | unsigned long i; |
| 3339 | dma_addr_t *page_addr_list; |
| 3340 | struct sg_table *st; |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3341 | unsigned int uv_start_page; |
| 3342 | struct scatterlist *sg; |
Tvrtko Ursulin | 1d00dad | 2015-03-25 10:15:26 +0000 | [diff] [blame] | 3343 | int ret = -ENOMEM; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3344 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3345 | /* Allocate a temporary list of source pages for random access. */ |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3346 | page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE, |
| 3347 | sizeof(dma_addr_t)); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3348 | if (!page_addr_list) |
| 3349 | return ERR_PTR(ret); |
| 3350 | |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3351 | /* Account for UV plane with NV12. */ |
| 3352 | if (rot_info->pixel_format == DRM_FORMAT_NV12) |
| 3353 | size_pages_uv = rot_info->size_uv >> PAGE_SHIFT; |
| 3354 | else |
| 3355 | size_pages_uv = 0; |
| 3356 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3357 | /* Allocate target SG list. */ |
| 3358 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 3359 | if (!st) |
| 3360 | goto err_st_alloc; |
| 3361 | |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3362 | ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3363 | if (ret) |
| 3364 | goto err_sg_alloc; |
| 3365 | |
| 3366 | /* Populate source page list from the object. */ |
| 3367 | i = 0; |
| 3368 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
| 3369 | page_addr_list[i] = sg_page_iter_dma_address(&sg_iter); |
| 3370 | i++; |
| 3371 | } |
| 3372 | |
| 3373 | /* Rotate the pages. */ |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3374 | sg = rotate_pages(page_addr_list, 0, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3375 | rot_info->width_pages, rot_info->height_pages, |
Tvrtko Ursulin | 804beb4 | 2015-09-21 10:45:33 +0100 | [diff] [blame] | 3376 | st, NULL); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3377 | |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3378 | /* Append the UV plane if NV12. */ |
| 3379 | if (rot_info->pixel_format == DRM_FORMAT_NV12) { |
| 3380 | uv_start_page = size_pages; |
| 3381 | |
| 3382 | /* Check for tile-row un-alignment. */ |
| 3383 | if (offset_in_page(rot_info->uv_offset)) |
| 3384 | uv_start_page--; |
| 3385 | |
Tvrtko Ursulin | dedf278 | 2015-09-21 10:45:35 +0100 | [diff] [blame] | 3386 | rot_info->uv_start_page = uv_start_page; |
| 3387 | |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3388 | rotate_pages(page_addr_list, uv_start_page, |
| 3389 | rot_info->width_pages_uv, |
| 3390 | rot_info->height_pages_uv, |
| 3391 | st, sg); |
| 3392 | } |
| 3393 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3394 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3395 | "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 3396 | obj->base.size, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3397 | rot_info->pixel_format, rot_info->width_pages, |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3398 | rot_info->height_pages, size_pages + size_pages_uv, |
| 3399 | size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3400 | |
| 3401 | drm_free_large(page_addr_list); |
| 3402 | |
| 3403 | return st; |
| 3404 | |
| 3405 | err_sg_alloc: |
| 3406 | kfree(st); |
| 3407 | err_st_alloc: |
| 3408 | drm_free_large(page_addr_list); |
| 3409 | |
| 3410 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3411 | "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 3412 | obj->base.size, ret, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3413 | rot_info->pixel_format, rot_info->width_pages, |
Tvrtko Ursulin | 89e3e14 | 2015-09-21 10:45:34 +0100 | [diff] [blame] | 3414 | rot_info->height_pages, size_pages + size_pages_uv, |
| 3415 | size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3416 | return ERR_PTR(ret); |
| 3417 | } |
| 3418 | |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3419 | static struct sg_table * |
| 3420 | intel_partial_pages(const struct i915_ggtt_view *view, |
| 3421 | struct drm_i915_gem_object *obj) |
| 3422 | { |
| 3423 | struct sg_table *st; |
| 3424 | struct scatterlist *sg; |
| 3425 | struct sg_page_iter obj_sg_iter; |
| 3426 | int ret = -ENOMEM; |
| 3427 | |
| 3428 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 3429 | if (!st) |
| 3430 | goto err_st_alloc; |
| 3431 | |
| 3432 | ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL); |
| 3433 | if (ret) |
| 3434 | goto err_sg_alloc; |
| 3435 | |
| 3436 | sg = st->sgl; |
| 3437 | st->nents = 0; |
| 3438 | for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents, |
| 3439 | view->params.partial.offset) |
| 3440 | { |
| 3441 | if (st->nents >= view->params.partial.size) |
| 3442 | break; |
| 3443 | |
| 3444 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 3445 | sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter); |
| 3446 | sg_dma_len(sg) = PAGE_SIZE; |
| 3447 | |
| 3448 | sg = sg_next(sg); |
| 3449 | st->nents++; |
| 3450 | } |
| 3451 | |
| 3452 | return st; |
| 3453 | |
| 3454 | err_sg_alloc: |
| 3455 | kfree(st); |
| 3456 | err_st_alloc: |
| 3457 | return ERR_PTR(ret); |
| 3458 | } |
| 3459 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 3460 | static int |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3461 | i915_get_ggtt_vma_pages(struct i915_vma *vma) |
| 3462 | { |
| 3463 | int ret = 0; |
| 3464 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3465 | if (vma->ggtt_view.pages) |
| 3466 | return 0; |
| 3467 | |
| 3468 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) |
| 3469 | vma->ggtt_view.pages = vma->obj->pages; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3470 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED) |
| 3471 | vma->ggtt_view.pages = |
| 3472 | intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj); |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3473 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL) |
| 3474 | vma->ggtt_view.pages = |
| 3475 | intel_partial_pages(&vma->ggtt_view, vma->obj); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3476 | else |
| 3477 | WARN_ONCE(1, "GGTT view %u not implemented!\n", |
| 3478 | vma->ggtt_view.type); |
| 3479 | |
| 3480 | if (!vma->ggtt_view.pages) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3481 | DRM_ERROR("Failed to get pages for GGTT view type %u!\n", |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3482 | vma->ggtt_view.type); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3483 | ret = -EINVAL; |
| 3484 | } else if (IS_ERR(vma->ggtt_view.pages)) { |
| 3485 | ret = PTR_ERR(vma->ggtt_view.pages); |
| 3486 | vma->ggtt_view.pages = NULL; |
| 3487 | DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n", |
| 3488 | vma->ggtt_view.type, ret); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3489 | } |
| 3490 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3491 | return ret; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3492 | } |
| 3493 | |
| 3494 | /** |
| 3495 | * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space. |
| 3496 | * @vma: VMA to map |
| 3497 | * @cache_level: mapping cache level |
| 3498 | * @flags: flags like global or local mapping |
| 3499 | * |
| 3500 | * DMA addresses are taken from the scatter-gather table of this object (or of |
| 3501 | * this VMA in case of non-default GGTT views) and PTE entries set up. |
| 3502 | * Note that DMA addresses are also the only part of the SG table we care about. |
| 3503 | */ |
| 3504 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 3505 | u32 flags) |
| 3506 | { |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3507 | int ret; |
| 3508 | u32 bind_flags; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 3509 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3510 | if (WARN_ON(flags == 0)) |
| 3511 | return -EINVAL; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 3512 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3513 | bind_flags = 0; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3514 | if (flags & PIN_GLOBAL) |
| 3515 | bind_flags |= GLOBAL_BIND; |
| 3516 | if (flags & PIN_USER) |
| 3517 | bind_flags |= LOCAL_BIND; |
| 3518 | |
| 3519 | if (flags & PIN_UPDATE) |
| 3520 | bind_flags |= vma->bound; |
| 3521 | else |
| 3522 | bind_flags &= ~vma->bound; |
| 3523 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3524 | if (bind_flags == 0) |
| 3525 | return 0; |
| 3526 | |
| 3527 | if (vma->bound == 0 && vma->vm->allocate_va_range) { |
| 3528 | trace_i915_va_alloc(vma->vm, |
| 3529 | vma->node.start, |
| 3530 | vma->node.size, |
| 3531 | VM_TO_TRACE_NAME(vma->vm)); |
| 3532 | |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 3533 | /* XXX: i915_vma_pin() will fix this +- hack */ |
| 3534 | vma->pin_count++; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3535 | ret = vma->vm->allocate_va_range(vma->vm, |
| 3536 | vma->node.start, |
| 3537 | vma->node.size); |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 3538 | vma->pin_count--; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3539 | if (ret) |
| 3540 | return ret; |
| 3541 | } |
| 3542 | |
| 3543 | ret = vma->vm->bind_vma(vma, cache_level, bind_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 3544 | if (ret) |
| 3545 | return ret; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3546 | |
| 3547 | vma->bound |= bind_flags; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3548 | |
| 3549 | return 0; |
| 3550 | } |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3551 | |
| 3552 | /** |
| 3553 | * i915_ggtt_view_size - Get the size of a GGTT view. |
| 3554 | * @obj: Object the view is of. |
| 3555 | * @view: The view in question. |
| 3556 | * |
| 3557 | * @return The size of the GGTT view in bytes. |
| 3558 | */ |
| 3559 | size_t |
| 3560 | i915_ggtt_view_size(struct drm_i915_gem_object *obj, |
| 3561 | const struct i915_ggtt_view *view) |
| 3562 | { |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 3563 | if (view->type == I915_GGTT_VIEW_NORMAL) { |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3564 | return obj->base.size; |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 3565 | } else if (view->type == I915_GGTT_VIEW_ROTATED) { |
| 3566 | return view->rotation_info.size; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3567 | } else if (view->type == I915_GGTT_VIEW_PARTIAL) { |
| 3568 | return view->params.partial.size << PAGE_SHIFT; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3569 | } else { |
| 3570 | WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type); |
| 3571 | return obj->base.size; |
| 3572 | } |
| 3573 | } |