blob: e5d5271d7a9c9817299de4a0f4f7792ce9f3b8cf [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110/*
111 * Errata workarounds.
112 */
113enum radeon_pll_errata {
114 CHIP_ERRATA_R300_CG = 0x00000001,
115 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
116 CHIP_ERRATA_PLL_DELAY = 0x00000004
117};
118
119
120struct radeon_device;
121
122
123/*
124 * BIOS.
125 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126#define ATRM_BIOS_PAGE 4096
127
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000129bool radeon_atrm_supported(struct pci_dev *pdev);
130int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100131#else
132static inline bool radeon_atrm_supported(struct pci_dev *pdev)
133{
134 return false;
135}
136
137static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
138 return -EINVAL;
139}
140#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141bool radeon_get_bios(struct radeon_device *rdev);
142
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000143
144/*
145 * Dummy page
146 */
147struct radeon_dummy_page {
148 struct page *page;
149 dma_addr_t addr;
150};
151int radeon_dummy_page_init(struct radeon_device *rdev);
152void radeon_dummy_page_fini(struct radeon_device *rdev);
153
154
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155/*
156 * Clocks
157 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158struct radeon_clock {
159 struct radeon_pll p1pll;
160 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500161 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 struct radeon_pll spll;
163 struct radeon_pll mpll;
164 /* 10 Khz units */
165 uint32_t default_mclk;
166 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500167 uint32_t default_dispclk;
168 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400169 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170};
171
Rafał Miłecki74338742009-11-03 00:53:02 +0100172/*
173 * Power management
174 */
175int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500176void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100177void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400178void radeon_pm_suspend(struct radeon_device *rdev);
179void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500180void radeon_combios_get_power_modes(struct radeon_device *rdev);
181void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400182void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400183int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400184void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500185extern int rv6xx_get_temp(struct radeon_device *rdev);
186extern int rv770_get_temp(struct radeon_device *rdev);
187extern int evergreen_get_temp(struct radeon_device *rdev);
188extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Fences.
192 */
193struct radeon_fence_driver {
194 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000195 uint64_t gpu_addr;
196 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 atomic_t seq;
198 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000199 unsigned long last_jiffies;
200 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200203 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100205 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206};
207
208struct radeon_fence {
209 struct radeon_device *rdev;
210 struct kref kref;
211 struct list_head list;
212 /* protected by radeon_fence.lock */
213 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200214 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400216 /* RB, DMA, etc. */
217 int ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218};
219
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000220int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
221int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400223int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400225void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226bool radeon_fence_signaled(struct radeon_fence *fence);
227int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400228int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
229int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
231void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200232int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233
Dave Airliee024e112009-06-24 09:48:08 +1000234/*
Christian König15d33322011-09-15 19:02:22 +0200235 * Semaphores.
236 */
Christian Könige32eb502011-10-23 12:56:27 +0200237struct radeon_ring;
Christian König7b1f2482011-09-23 15:11:23 +0200238
Christian König15d33322011-09-15 19:02:22 +0200239struct radeon_semaphore_driver {
240 rwlock_t lock;
241 struct list_head free;
242};
243
244struct radeon_semaphore {
245 struct radeon_bo *robj;
246 struct list_head list;
247 uint64_t gpu_addr;
248};
249
250void radeon_semaphore_driver_fini(struct radeon_device *rdev);
251int radeon_semaphore_create(struct radeon_device *rdev,
252 struct radeon_semaphore **semaphore);
253void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
254 struct radeon_semaphore *semaphore);
255void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
256 struct radeon_semaphore *semaphore);
257void radeon_semaphore_free(struct radeon_device *rdev,
258 struct radeon_semaphore *semaphore);
259
260/*
Dave Airliee024e112009-06-24 09:48:08 +1000261 * Tiling registers
262 */
263struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100264 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000265};
266
267#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268
269/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100270 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100272struct radeon_mman {
273 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000274 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100276 bool mem_global_referenced;
277 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100278};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279
Jerome Glisse4c788672009-11-20 14:29:23 +0100280struct radeon_bo {
281 /* Protected by gem.mutex */
282 struct list_head list;
283 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100284 u32 placements[3];
285 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100286 struct ttm_buffer_object tbo;
287 struct ttm_bo_kmap_obj kmap;
288 unsigned pin_count;
289 void *kptr;
290 u32 tiling_flags;
291 u32 pitch;
292 int surface_reg;
293 /* Constant after initialization */
294 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100295 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100296};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100297#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100298
299struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000300 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 uint64_t gpu_offset;
303 unsigned rdomain;
304 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100305 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306};
307
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308/*
309 * GEM objects.
310 */
311struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 struct list_head objects;
314};
315
316int radeon_gem_init(struct radeon_device *rdev);
317void radeon_gem_fini(struct radeon_device *rdev);
318int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100319 int alignment, int initial_domain,
320 bool discardable, bool kernel,
321 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
323 uint64_t *gpu_addr);
324void radeon_gem_object_unpin(struct drm_gem_object *obj);
325
Dave Airlieff72145b2011-02-07 12:16:14 +1000326int radeon_mode_dumb_create(struct drm_file *file_priv,
327 struct drm_device *dev,
328 struct drm_mode_create_dumb *args);
329int radeon_mode_dumb_mmap(struct drm_file *filp,
330 struct drm_device *dev,
331 uint32_t handle, uint64_t *offset_p);
332int radeon_mode_dumb_destroy(struct drm_file *file_priv,
333 struct drm_device *dev,
334 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335
336/*
337 * GART structures, functions & helpers
338 */
339struct radeon_mc;
340
Matt Turnera77f1712009-10-14 00:34:41 -0400341#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000342#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400343#define RADEON_GPU_PAGE_SHIFT 12
Matt Turnera77f1712009-10-14 00:34:41 -0400344
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345struct radeon_gart {
346 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400347 struct radeon_bo *robj;
348 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 unsigned num_gpu_pages;
350 unsigned num_cpu_pages;
351 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 struct page **pages;
353 dma_addr_t *pages_addr;
354 bool ready;
355};
356
357int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
358void radeon_gart_table_ram_free(struct radeon_device *rdev);
359int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
360void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400361int radeon_gart_table_vram_pin(struct radeon_device *rdev);
362void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363int radeon_gart_init(struct radeon_device *rdev);
364void radeon_gart_fini(struct radeon_device *rdev);
365void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
366 int pages);
367int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500368 int pages, struct page **pagelist,
369 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400370void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371
372
373/*
374 * GPU MC structures, functions & helpers
375 */
376struct radeon_mc {
377 resource_size_t aper_size;
378 resource_size_t aper_base;
379 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000380 /* for some chips with <= 32MB we need to lie
381 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000382 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000383 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000384 u64 gtt_size;
385 u64 gtt_start;
386 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000387 u64 vram_start;
388 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000390 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 int vram_mtrr;
392 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000393 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400394 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395};
396
Alex Deucher06b64762010-01-05 11:27:29 -0500397bool radeon_combios_sideport_present(struct radeon_device *rdev);
398bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399
400/*
401 * GPU scratch registers structures, functions & helpers
402 */
403struct radeon_scratch {
404 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400405 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 bool free[32];
407 uint32_t reg[32];
408};
409
410int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
411void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
412
413
414/*
415 * IRQS.
416 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500417
418struct radeon_unpin_work {
419 struct work_struct work;
420 struct radeon_device *rdev;
421 int crtc_id;
422 struct radeon_fence *fence;
423 struct drm_pending_vblank_event *event;
424 struct radeon_bo *old_rbo;
425 u64 new_crtc_base;
426};
427
428struct r500_irq_stat_regs {
429 u32 disp_int;
430};
431
432struct r600_irq_stat_regs {
433 u32 disp_int;
434 u32 disp_int_cont;
435 u32 disp_int_cont2;
436 u32 d1grph_int;
437 u32 d2grph_int;
438};
439
440struct evergreen_irq_stat_regs {
441 u32 disp_int;
442 u32 disp_int_cont;
443 u32 disp_int_cont2;
444 u32 disp_int_cont3;
445 u32 disp_int_cont4;
446 u32 disp_int_cont5;
447 u32 d1grph_int;
448 u32 d2grph_int;
449 u32 d3grph_int;
450 u32 d4grph_int;
451 u32 d5grph_int;
452 u32 d6grph_int;
453};
454
455union radeon_irq_stat_regs {
456 struct r500_irq_stat_regs r500;
457 struct r600_irq_stat_regs r600;
458 struct evergreen_irq_stat_regs evergreen;
459};
460
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400461#define RADEON_MAX_HPD_PINS 6
462#define RADEON_MAX_CRTCS 6
463#define RADEON_MAX_HDMI_BLOCKS 2
464
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465struct radeon_irq {
466 bool installed;
467 bool sw_int;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400468 bool crtc_vblank_int[RADEON_MAX_CRTCS];
469 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100470 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400471 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400472 bool gui_idle;
473 bool gui_idle_acked;
474 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400475 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000476 spinlock_t sw_lock;
477 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500478 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400479 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
480 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481};
482
483int radeon_irq_kms_init(struct radeon_device *rdev);
484void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000485void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
486void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500487void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
488void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489
490/*
Christian Könige32eb502011-10-23 12:56:27 +0200491 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 */
Alex Deucher74652802011-08-25 13:39:48 -0400493
494/* max number of rings */
495#define RADEON_NUM_RINGS 3
496
497/* internal ring indices */
498/* r1xx+ has gfx CP ring */
499#define RADEON_RING_TYPE_GFX_INDEX 0
500
501/* cayman has 2 compute CP rings */
502#define CAYMAN_RING_TYPE_CP1_INDEX 1
503#define CAYMAN_RING_TYPE_CP2_INDEX 2
504
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505struct radeon_ib {
506 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100507 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 uint64_t gpu_addr;
509 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100510 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100512 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513};
514
Dave Airlieecb114a2009-09-15 11:12:56 +1000515/*
516 * locking -
517 * mutex protects scheduled_ibs, ready, alloc_bm
518 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519struct radeon_ib_pool {
520 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100521 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100522 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
524 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100525 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526};
527
Christian Könige32eb502011-10-23 12:56:27 +0200528struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100529 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 volatile uint32_t *ring;
531 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200532 unsigned rptr_offs;
533 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 unsigned wptr;
535 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200536 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 unsigned ring_size;
538 unsigned ring_free_dw;
539 int count_dw;
540 uint64_t gpu_addr;
541 uint32_t align_mask;
542 uint32_t ptr_mask;
543 struct mutex mutex;
544 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500545 u32 ptr_reg_shift;
546 u32 ptr_reg_mask;
547 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548};
549
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500550/*
551 * R6xx+ IH ring
552 */
553struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100554 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500555 volatile uint32_t *ring;
556 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200557 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500558 unsigned wptr;
559 unsigned wptr_old;
560 unsigned ring_size;
561 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500562 uint32_t ptr_mask;
563 spinlock_t lock;
564 bool enabled;
565};
566
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400567struct r600_blit_cp_primitives {
568 void (*set_render_target)(struct radeon_device *rdev, int format,
569 int w, int h, u64 gpu_addr);
570 void (*cp_set_surface_sync)(struct radeon_device *rdev,
571 u32 sync_type, u32 size,
572 u64 mc_addr);
573 void (*set_shaders)(struct radeon_device *rdev);
574 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
575 void (*set_tex_resource)(struct radeon_device *rdev,
576 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400577 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400578 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
579 int x2, int y2);
580 void (*draw_auto)(struct radeon_device *rdev);
581 void (*set_default_state)(struct radeon_device *rdev);
582};
583
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000584struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100585 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100586 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400587 struct r600_blit_cp_primitives primitives;
588 int max_dim;
589 int ring_size_common;
590 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000591 u64 shader_gpu_addr;
592 u32 vs_offset, ps_offset;
593 u32 state_offset;
594 u32 state_len;
595 u32 vb_used, vb_total;
596 struct radeon_ib *vb_ib;
597};
598
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400599void r600_blit_suspend(struct radeon_device *rdev);
600
Christian König7b1f2482011-09-23 15:11:23 +0200601int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
603int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
604int radeon_ib_pool_init(struct radeon_device *rdev);
605void radeon_ib_pool_fini(struct radeon_device *rdev);
606int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100607extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200609int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
610void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
611int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
612int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
613void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
614void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
615void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
616int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
617int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500618 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
619 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200620void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621
622
623/*
624 * CS.
625 */
626struct radeon_cs_reloc {
627 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100628 struct radeon_bo *robj;
629 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630 uint32_t handle;
631 uint32_t flags;
632};
633
634struct radeon_cs_chunk {
635 uint32_t chunk_id;
636 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000637 int kpage_idx[2];
638 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000640 void __user *user_ptr;
641 int last_copied_page;
642 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643};
644
645struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100646 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 struct radeon_device *rdev;
648 struct drm_file *filp;
649 /* chunks */
650 unsigned nchunks;
651 struct radeon_cs_chunk *chunks;
652 uint64_t *chunks_array;
653 /* IB */
654 unsigned idx;
655 /* relocations */
656 unsigned nrelocs;
657 struct radeon_cs_reloc *relocs;
658 struct radeon_cs_reloc **relocs_ptr;
659 struct list_head validated;
660 /* indices of various chunks */
661 int chunk_ib_idx;
662 int chunk_relocs_idx;
663 struct radeon_ib *ib;
664 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000665 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200666 int parser_error;
667 bool keep_tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668};
669
Dave Airlie513bcb42009-09-23 16:56:27 +1000670extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
671extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700672extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000673
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674struct radeon_cs_packet {
675 unsigned idx;
676 unsigned type;
677 unsigned reg;
678 unsigned opcode;
679 int count;
680 unsigned one_reg_wr;
681};
682
683typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
684 struct radeon_cs_packet *pkt,
685 unsigned idx, unsigned reg);
686typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
687 struct radeon_cs_packet *pkt);
688
689
690/*
691 * AGP
692 */
693int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000694void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200695void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696void radeon_agp_fini(struct radeon_device *rdev);
697
698
699/*
700 * Writeback
701 */
702struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100703 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704 volatile uint32_t *wb;
705 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400706 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400707 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708};
709
Alex Deucher724c80e2010-08-27 18:25:25 -0400710#define RADEON_WB_SCRATCH_OFFSET 0
711#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500712#define RADEON_WB_CP1_RPTR_OFFSET 1280
713#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400714#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400715#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400716
Jerome Glissec93bb852009-07-13 21:04:08 +0200717/**
718 * struct radeon_pm - power management datas
719 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
720 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
721 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
722 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
723 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
724 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
725 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
726 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
727 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300728 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200729 * @needed_bandwidth: current bandwidth needs
730 *
731 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300732 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200733 * Equation between gpu/memory clock and available bandwidth is hw dependent
734 * (type of memory, bus size, efficiency, ...)
735 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400736
737enum radeon_pm_method {
738 PM_METHOD_PROFILE,
739 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100740};
Alex Deucherce8f5372010-05-07 15:10:16 -0400741
742enum radeon_dynpm_state {
743 DYNPM_STATE_DISABLED,
744 DYNPM_STATE_MINIMUM,
745 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000746 DYNPM_STATE_ACTIVE,
747 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400748};
749enum radeon_dynpm_action {
750 DYNPM_ACTION_NONE,
751 DYNPM_ACTION_MINIMUM,
752 DYNPM_ACTION_DOWNCLOCK,
753 DYNPM_ACTION_UPCLOCK,
754 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100755};
Alex Deucher56278a82009-12-28 13:58:44 -0500756
757enum radeon_voltage_type {
758 VOLTAGE_NONE = 0,
759 VOLTAGE_GPIO,
760 VOLTAGE_VDDC,
761 VOLTAGE_SW
762};
763
Alex Deucher0ec0e742009-12-23 13:21:58 -0500764enum radeon_pm_state_type {
765 POWER_STATE_TYPE_DEFAULT,
766 POWER_STATE_TYPE_POWERSAVE,
767 POWER_STATE_TYPE_BATTERY,
768 POWER_STATE_TYPE_BALANCED,
769 POWER_STATE_TYPE_PERFORMANCE,
770};
771
Alex Deucherce8f5372010-05-07 15:10:16 -0400772enum radeon_pm_profile_type {
773 PM_PROFILE_DEFAULT,
774 PM_PROFILE_AUTO,
775 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400776 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400777 PM_PROFILE_HIGH,
778};
779
780#define PM_PROFILE_DEFAULT_IDX 0
781#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400782#define PM_PROFILE_MID_SH_IDX 2
783#define PM_PROFILE_HIGH_SH_IDX 3
784#define PM_PROFILE_LOW_MH_IDX 4
785#define PM_PROFILE_MID_MH_IDX 5
786#define PM_PROFILE_HIGH_MH_IDX 6
787#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400788
789struct radeon_pm_profile {
790 int dpms_off_ps_idx;
791 int dpms_on_ps_idx;
792 int dpms_off_cm_idx;
793 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500794};
795
Alex Deucher21a81222010-07-02 12:58:16 -0400796enum radeon_int_thermal_type {
797 THERMAL_TYPE_NONE,
798 THERMAL_TYPE_RV6XX,
799 THERMAL_TYPE_RV770,
800 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500801 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500802 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400803};
804
Alex Deucher56278a82009-12-28 13:58:44 -0500805struct radeon_voltage {
806 enum radeon_voltage_type type;
807 /* gpio voltage */
808 struct radeon_gpio_rec gpio;
809 u32 delay; /* delay in usec from voltage drop to sclk change */
810 bool active_high; /* voltage drop is active when bit is high */
811 /* VDDC voltage */
812 u8 vddc_id; /* index into vddc voltage table */
813 u8 vddci_id; /* index into vddci voltage table */
814 bool vddci_enabled;
815 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400816 u16 voltage;
817 /* evergreen+ vddci */
818 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500819};
820
Alex Deucherd7311172010-05-03 01:13:14 -0400821/* clock mode flags */
822#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
823
Alex Deucher56278a82009-12-28 13:58:44 -0500824struct radeon_pm_clock_info {
825 /* memory clock */
826 u32 mclk;
827 /* engine clock */
828 u32 sclk;
829 /* voltage info */
830 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400831 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500832 u32 flags;
833};
834
Alex Deuchera48b9b42010-04-22 14:03:55 -0400835/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400836#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400837
Alex Deucher56278a82009-12-28 13:58:44 -0500838struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500839 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400840 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500841 /* number of valid clock modes in this power state */
842 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500843 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400844 /* standardized state flags */
845 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400846 u32 misc; /* vbios specific flags */
847 u32 misc2; /* vbios specific flags */
848 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500849};
850
Rafał Miłecki27459322010-02-11 22:16:36 +0000851/*
852 * Some modes are overclocked by very low value, accept them
853 */
854#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
855
Jerome Glissec93bb852009-07-13 21:04:08 +0200856struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100857 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400858 u32 active_crtcs;
859 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100860 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100861 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400862 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200863 fixed20_12 max_bandwidth;
864 fixed20_12 igp_sideport_mclk;
865 fixed20_12 igp_system_mclk;
866 fixed20_12 igp_ht_link_clk;
867 fixed20_12 igp_ht_link_width;
868 fixed20_12 k8_bandwidth;
869 fixed20_12 sideport_bandwidth;
870 fixed20_12 ht_bandwidth;
871 fixed20_12 core_bandwidth;
872 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400873 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200874 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500875 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500876 /* number of valid power states */
877 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400878 int current_power_state_index;
879 int current_clock_mode_index;
880 int requested_power_state_index;
881 int requested_clock_mode_index;
882 int default_power_state_index;
883 u32 current_sclk;
884 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400885 u16 current_vddc;
886 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500887 u32 default_sclk;
888 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400889 u16 default_vddc;
890 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500891 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400892 /* selected pm method */
893 enum radeon_pm_method pm_method;
894 /* dynpm power management */
895 struct delayed_work dynpm_idle_work;
896 enum radeon_dynpm_state dynpm_state;
897 enum radeon_dynpm_action dynpm_planned_action;
898 unsigned long dynpm_action_timeout;
899 bool dynpm_can_upclock;
900 bool dynpm_can_downclock;
901 /* profile-based power management */
902 enum radeon_pm_profile_type profile;
903 int profile_index;
904 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400905 /* internal thermal controller on rv6xx+ */
906 enum radeon_int_thermal_type int_thermal_type;
907 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200908};
909
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400910int radeon_pm_get_type_index(struct radeon_device *rdev,
911 enum radeon_pm_state_type ps_type,
912 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913
914/*
915 * Benchmarking
916 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400917void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918
919
920/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200921 * Testing
922 */
923void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +0200924void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200925 struct radeon_ring *cpA,
926 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +0200927void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200928
929
930/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931 * Debugfs
932 */
Christian König4d8bf9a2011-10-24 14:54:54 +0200933struct radeon_debugfs {
934 struct drm_info_list *files;
935 unsigned num_files;
936};
937
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938int radeon_debugfs_add_files(struct radeon_device *rdev,
939 struct drm_info_list *files,
940 unsigned nfiles);
941int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942
943
944/*
945 * ASIC specific functions.
946 */
947struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200948 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000949 void (*fini)(struct radeon_device *rdev);
950 int (*resume)(struct radeon_device *rdev);
951 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000952 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +0200953 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000954 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955 void (*gart_tlb_flush)(struct radeon_device *rdev);
956 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
957 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
958 void (*cp_fini)(struct radeon_device *rdev);
959 void (*cp_disable)(struct radeon_device *rdev);
960 void (*ring_start)(struct radeon_device *rdev);
Christian König4c87bc22011-10-19 19:02:21 +0200961
962 struct {
963 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
964 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +0200965 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +0200966 struct radeon_semaphore *semaphore, bool emit_wait);
967 } ring[RADEON_NUM_RINGS];
968
Christian Könige32eb502011-10-23 12:56:27 +0200969 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200970 int (*irq_set)(struct radeon_device *rdev);
971 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200972 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973 int (*cs_parse)(struct radeon_cs_parser *p);
974 int (*copy_blit)(struct radeon_device *rdev,
975 uint64_t src_offset,
976 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400977 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 struct radeon_fence *fence);
979 int (*copy_dma)(struct radeon_device *rdev,
980 uint64_t src_offset,
981 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400982 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983 struct radeon_fence *fence);
984 int (*copy)(struct radeon_device *rdev,
985 uint64_t src_offset,
986 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400987 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100989 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200990 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100991 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500993 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
995 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000996 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
997 uint32_t tiling_flags, uint32_t pitch,
998 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000999 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +02001000 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -05001001 void (*hpd_init)(struct radeon_device *rdev);
1002 void (*hpd_fini)(struct radeon_device *rdev);
1003 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1004 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +01001005 /* ioctl hw specific callback. Some hw might want to perform special
1006 * operation on specific ioctl. For instance on wait idle some hw
1007 * might want to perform and HDP flush through MMIO as it seems that
1008 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1009 * through ring.
1010 */
1011 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -04001012 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001013 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -04001014 void (*pm_misc)(struct radeon_device *rdev);
1015 void (*pm_prepare)(struct radeon_device *rdev);
1016 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001017 void (*pm_init_profile)(struct radeon_device *rdev);
1018 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -05001019 /* pageflipping */
1020 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1021 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1022 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001023};
1024
Jerome Glisse21f9a432009-09-11 15:55:33 +02001025/*
1026 * Asic structures
1027 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001028struct r100_gpu_lockup {
1029 unsigned long last_jiffies;
1030 u32 last_cp_rptr;
1031};
1032
Dave Airlie551ebd82009-09-01 15:25:57 +10001033struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001034 const unsigned *reg_safe_bm;
1035 unsigned reg_safe_bm_size;
1036 u32 hdp_cntl;
1037 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001038};
1039
Jerome Glisse21f9a432009-09-11 15:55:33 +02001040struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001041 const unsigned *reg_safe_bm;
1042 unsigned reg_safe_bm_size;
1043 u32 resync_scratch;
1044 u32 hdp_cntl;
1045 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001046};
1047
1048struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001049 unsigned max_pipes;
1050 unsigned max_tile_pipes;
1051 unsigned max_simds;
1052 unsigned max_backends;
1053 unsigned max_gprs;
1054 unsigned max_threads;
1055 unsigned max_stack_entries;
1056 unsigned max_hw_contexts;
1057 unsigned max_gs_threads;
1058 unsigned sx_max_export_size;
1059 unsigned sx_max_export_pos_size;
1060 unsigned sx_max_export_smx_size;
1061 unsigned sq_num_cf_insts;
1062 unsigned tiling_nbanks;
1063 unsigned tiling_npipes;
1064 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001065 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001066 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001067 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001068};
1069
1070struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001071 unsigned max_pipes;
1072 unsigned max_tile_pipes;
1073 unsigned max_simds;
1074 unsigned max_backends;
1075 unsigned max_gprs;
1076 unsigned max_threads;
1077 unsigned max_stack_entries;
1078 unsigned max_hw_contexts;
1079 unsigned max_gs_threads;
1080 unsigned sx_max_export_size;
1081 unsigned sx_max_export_pos_size;
1082 unsigned sx_max_export_smx_size;
1083 unsigned sq_num_cf_insts;
1084 unsigned sx_num_of_sets;
1085 unsigned sc_prim_fifo_size;
1086 unsigned sc_hiz_tile_fifo_size;
1087 unsigned sc_earlyz_tile_fifo_fize;
1088 unsigned tiling_nbanks;
1089 unsigned tiling_npipes;
1090 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001091 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001092 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001093 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001094};
1095
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001096struct evergreen_asic {
1097 unsigned num_ses;
1098 unsigned max_pipes;
1099 unsigned max_tile_pipes;
1100 unsigned max_simds;
1101 unsigned max_backends;
1102 unsigned max_gprs;
1103 unsigned max_threads;
1104 unsigned max_stack_entries;
1105 unsigned max_hw_contexts;
1106 unsigned max_gs_threads;
1107 unsigned sx_max_export_size;
1108 unsigned sx_max_export_pos_size;
1109 unsigned sx_max_export_smx_size;
1110 unsigned sq_num_cf_insts;
1111 unsigned sx_num_of_sets;
1112 unsigned sc_prim_fifo_size;
1113 unsigned sc_hiz_tile_fifo_size;
1114 unsigned sc_earlyz_tile_fifo_size;
1115 unsigned tiling_nbanks;
1116 unsigned tiling_npipes;
1117 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001118 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001119 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001120 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001121};
1122
Alex Deucherfecf1d02011-03-02 20:07:29 -05001123struct cayman_asic {
1124 unsigned max_shader_engines;
1125 unsigned max_pipes_per_simd;
1126 unsigned max_tile_pipes;
1127 unsigned max_simds_per_se;
1128 unsigned max_backends_per_se;
1129 unsigned max_texture_channel_caches;
1130 unsigned max_gprs;
1131 unsigned max_threads;
1132 unsigned max_gs_threads;
1133 unsigned max_stack_entries;
1134 unsigned sx_num_of_sets;
1135 unsigned sx_max_export_size;
1136 unsigned sx_max_export_pos_size;
1137 unsigned sx_max_export_smx_size;
1138 unsigned max_hw_contexts;
1139 unsigned sq_num_cf_insts;
1140 unsigned sc_prim_fifo_size;
1141 unsigned sc_hiz_tile_fifo_size;
1142 unsigned sc_earlyz_tile_fifo_size;
1143
1144 unsigned num_shader_engines;
1145 unsigned num_shader_pipes_per_simd;
1146 unsigned num_tile_pipes;
1147 unsigned num_simds_per_se;
1148 unsigned num_backends_per_se;
1149 unsigned backend_disable_mask_per_asic;
1150 unsigned backend_map;
1151 unsigned num_texture_channel_caches;
1152 unsigned mem_max_burst_length_bytes;
1153 unsigned mem_row_size_in_kb;
1154 unsigned shader_engine_tile_size;
1155 unsigned num_gpus;
1156 unsigned multi_gpu_tile_size;
1157
1158 unsigned tile_config;
1159 struct r100_gpu_lockup lockup;
1160};
1161
Jerome Glisse068a1172009-06-17 13:28:30 +02001162union radeon_asic_config {
1163 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001164 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001165 struct r600_asic r600;
1166 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001167 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001168 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001169};
1170
Daniel Vetter0a10c852010-03-11 21:19:14 +00001171/*
1172 * asic initizalization from radeon_asic.c
1173 */
1174void radeon_agp_disable(struct radeon_device *rdev);
1175int radeon_asic_init(struct radeon_device *rdev);
1176
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001177
1178/*
1179 * IOCTL.
1180 */
1181int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1182 struct drm_file *filp);
1183int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1184 struct drm_file *filp);
1185int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1186 struct drm_file *file_priv);
1187int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv);
1189int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1190 struct drm_file *file_priv);
1191int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1192 struct drm_file *file_priv);
1193int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1194 struct drm_file *filp);
1195int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1196 struct drm_file *filp);
1197int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1198 struct drm_file *filp);
1199int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1200 struct drm_file *filp);
1201int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001202int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1203 struct drm_file *filp);
1204int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206
Alex Deucher16cdf042011-10-28 10:30:02 -04001207/* VRAM scratch page for HDP bug, default vram page */
1208struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001209 struct radeon_bo *robj;
1210 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001211 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001212};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001213
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001214
1215/*
1216 * Mutex which allows recursive locking from the same process.
1217 */
1218struct radeon_mutex {
1219 struct mutex mutex;
1220 struct task_struct *owner;
1221 int level;
1222};
1223
1224static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1225{
1226 mutex_init(&mutex->mutex);
1227 mutex->owner = NULL;
1228 mutex->level = 0;
1229}
1230
1231static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1232{
1233 if (mutex_trylock(&mutex->mutex)) {
1234 /* The mutex was unlocked before, so it's ours now */
1235 mutex->owner = current;
1236 } else if (mutex->owner != current) {
1237 /* Another process locked the mutex, take it */
1238 mutex_lock(&mutex->mutex);
1239 mutex->owner = current;
1240 }
1241 /* Otherwise the mutex was already locked by this process */
1242
1243 mutex->level++;
1244}
1245
1246static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1247{
1248 if (--mutex->level > 0)
1249 return;
1250
1251 mutex->owner = NULL;
1252 mutex_unlock(&mutex->mutex);
1253}
1254
1255
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256/*
1257 * Core structure, functions and helpers.
1258 */
1259typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1260typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1261
1262struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001263 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264 struct drm_device *ddev;
1265 struct pci_dev *pdev;
1266 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001267 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268 enum radeon_family family;
1269 unsigned long flags;
1270 int usec_timeout;
1271 enum radeon_pll_errata pll_errata;
1272 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001273 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 int disp_priority;
1275 /* BIOS */
1276 uint8_t *bios;
1277 bool is_atom_bios;
1278 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001279 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001281 resource_size_t rmmio_base;
1282 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001283 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001284 radeon_rreg_t mc_rreg;
1285 radeon_wreg_t mc_wreg;
1286 radeon_rreg_t pll_rreg;
1287 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001288 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001289 radeon_rreg_t pciep_rreg;
1290 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001291 /* io port */
1292 void __iomem *rio_mem;
1293 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001294 struct radeon_clock clock;
1295 struct radeon_mc mc;
1296 struct radeon_gart gart;
1297 struct radeon_mode_info mode_info;
1298 struct radeon_scratch scratch;
1299 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001300 rwlock_t fence_lock;
1301 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001302 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001303 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304 struct radeon_ib_pool ib_pool;
1305 struct radeon_irq irq;
1306 struct radeon_asic *asic;
1307 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001308 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001309 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001310 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001311 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001312 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313 bool gpu_lockup;
1314 bool shutdown;
1315 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001316 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001317 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001318 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001319 const struct firmware *me_fw; /* all family ME firmware */
1320 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001321 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001322 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001323 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001324 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001325 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001326 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001327 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001328 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001329 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001330 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001331
1332 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001333 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001334 struct timer_list audio_timer;
1335 int audio_channels;
1336 int audio_rate;
1337 int audio_bits_per_sample;
1338 uint8_t audio_status_bits;
1339 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001340
Alex Deucherce8f5372010-05-07 15:10:16 -04001341 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001342 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001343 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001344 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001345 /* i2c buses */
1346 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001347 /* debugfs */
1348 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1349 unsigned debugfs_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350};
1351
1352int radeon_device_init(struct radeon_device *rdev,
1353 struct drm_device *ddev,
1354 struct pci_dev *pdev,
1355 uint32_t flags);
1356void radeon_device_fini(struct radeon_device *rdev);
1357int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1358
Andi Kleen6fcbef72011-10-13 16:08:42 -07001359uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1360void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1361u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1362void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001363
Jerome Glisse4c788672009-11-20 14:29:23 +01001364/*
1365 * Cast helper
1366 */
1367#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001368
1369/*
1370 * Registers read & write functions.
1371 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001372#define RREG8(reg) readb((rdev->rmmio) + (reg))
1373#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1374#define RREG16(reg) readw((rdev->rmmio) + (reg))
1375#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001376#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001377#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001378#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001379#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1380#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1381#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1382#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1383#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1384#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001385#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1386#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001387#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1388#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001389#define WREG32_P(reg, val, mask) \
1390 do { \
1391 uint32_t tmp_ = RREG32(reg); \
1392 tmp_ &= (mask); \
1393 tmp_ |= ((val) & ~(mask)); \
1394 WREG32(reg, tmp_); \
1395 } while (0)
1396#define WREG32_PLL_P(reg, val, mask) \
1397 do { \
1398 uint32_t tmp_ = RREG32_PLL(reg); \
1399 tmp_ &= (mask); \
1400 tmp_ |= ((val) & ~(mask)); \
1401 WREG32_PLL(reg, tmp_); \
1402 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001403#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001404#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1405#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406
Dave Airliede1b2892009-08-12 18:43:14 +10001407/*
1408 * Indirect registers accessor
1409 */
1410static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1411{
1412 uint32_t r;
1413
1414 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1415 r = RREG32(RADEON_PCIE_DATA);
1416 return r;
1417}
1418
1419static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1420{
1421 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1422 WREG32(RADEON_PCIE_DATA, (v));
1423}
1424
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425void r100_pll_errata_after_index(struct radeon_device *rdev);
1426
1427
1428/*
1429 * ASICs helpers.
1430 */
Dave Airlieb995e432009-07-14 02:02:32 +10001431#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1432 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001433#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1434 (rdev->family == CHIP_RV200) || \
1435 (rdev->family == CHIP_RS100) || \
1436 (rdev->family == CHIP_RS200) || \
1437 (rdev->family == CHIP_RV250) || \
1438 (rdev->family == CHIP_RV280) || \
1439 (rdev->family == CHIP_RS300))
1440#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1441 (rdev->family == CHIP_RV350) || \
1442 (rdev->family == CHIP_R350) || \
1443 (rdev->family == CHIP_RV380) || \
1444 (rdev->family == CHIP_R420) || \
1445 (rdev->family == CHIP_R423) || \
1446 (rdev->family == CHIP_RV410) || \
1447 (rdev->family == CHIP_RS400) || \
1448 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001449#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1450 (rdev->ddev->pdev->device == 0x9443) || \
1451 (rdev->ddev->pdev->device == 0x944B) || \
1452 (rdev->ddev->pdev->device == 0x9506) || \
1453 (rdev->ddev->pdev->device == 0x9509) || \
1454 (rdev->ddev->pdev->device == 0x950F) || \
1455 (rdev->ddev->pdev->device == 0x689C) || \
1456 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001457#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001458#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1459 (rdev->family == CHIP_RS690) || \
1460 (rdev->family == CHIP_RS740) || \
1461 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001462#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1463#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001464#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001465#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1466 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001467#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468
1469/*
1470 * BIOS helpers.
1471 */
1472#define RBIOS8(i) (rdev->bios[i])
1473#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1474#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1475
1476int radeon_combios_init(struct radeon_device *rdev);
1477void radeon_combios_fini(struct radeon_device *rdev);
1478int radeon_atombios_init(struct radeon_device *rdev);
1479void radeon_atombios_fini(struct radeon_device *rdev);
1480
1481
1482/*
1483 * RING helpers.
1484 */
Andi Kleence580fa2011-10-13 16:08:47 -07001485#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001486static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001487{
Christian Könige32eb502011-10-23 12:56:27 +02001488 ring->ring[ring->wptr++] = v;
1489 ring->wptr &= ring->ptr_mask;
1490 ring->count_dw--;
1491 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492}
Andi Kleence580fa2011-10-13 16:08:47 -07001493#else
1494/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001495void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001496#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497
1498/*
1499 * ASICs macro.
1500 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001501#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001502#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1503#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1504#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001505#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001506#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001507#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001508#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001509#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1510#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001511#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Christian König7b1f2482011-09-23 15:11:23 +02001512#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001513#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001514#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1515#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001516#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001517#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1518#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001519#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1520#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1521#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001522#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001524#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001525#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001526#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1528#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001529#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1530#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001531#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001532#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1533#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1534#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1535#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001536#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001537#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1538#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1539#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001540#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1541#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001542#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1543#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1544#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001545
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001546/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001547/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001548extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001549extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001550extern int radeon_modeset_init(struct radeon_device *rdev);
1551extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001552extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001553extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001554extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001555extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001556extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001557extern void radeon_wb_fini(struct radeon_device *rdev);
1558extern int radeon_wb_init(struct radeon_device *rdev);
1559extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001560extern void radeon_surface_init(struct radeon_device *rdev);
1561extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001562extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001563extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001564extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001565extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001566extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1567extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001568extern int radeon_resume_kms(struct drm_device *dev);
1569extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001570extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001571
Daniel Vetter3574dda2011-02-18 17:59:19 +01001572/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001573 * R600 vram scratch functions
1574 */
1575int r600_vram_scratch_init(struct radeon_device *rdev);
1576void r600_vram_scratch_fini(struct radeon_device *rdev);
1577
1578/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001579 * r600 functions used by radeon_encoder.c
1580 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001581extern void r600_hdmi_enable(struct drm_encoder *encoder);
1582extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001583extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001584
Alex Deucher0af62b02011-01-06 21:19:31 -05001585extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001586extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001587
Alberto Miloned7a29522010-07-06 11:40:24 -04001588/* radeon_acpi.c */
1589#if defined(CONFIG_ACPI)
1590extern int radeon_acpi_init(struct radeon_device *rdev);
1591#else
1592static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1593#endif
1594
Jerome Glisse4c788672009-11-20 14:29:23 +01001595#include "radeon_object.h"
1596
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597#endif