blob: 6868bc0eabd34336fc19095bf568d4bd9e27735a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Kristian Høgsberg112b7152009-01-04 16:55:33 -050041static struct drm_driver driver;
42
Antti Koskipaaa57c7742014-02-04 14:22:24 +020043#define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52
Tobias Klauser9a7e8492010-05-20 10:33:46 +020053static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070054 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010055 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070056 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020057 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050058};
59
Tobias Klauser9a7e8492010-05-20 10:33:46 +020060static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070061 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010062 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070063 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020064 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050065};
66
Tobias Klauser9a7e8492010-05-20 10:33:46 +020067static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070068 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040069 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010070 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020071 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070072 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020073 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050074};
75
Tobias Klauser9a7e8492010-05-20 10:33:46 +020076static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070077 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010078 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070079 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020080 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050081};
82
Tobias Klauser9a7e8492010-05-20 10:33:46 +020083static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070084 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070086 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020087 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020089static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070090 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -050091 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010092 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +010093 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020094 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050097};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070099 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700101 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200102 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500103};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700105 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500106 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100107 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100108 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200109 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700110 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200111 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
113
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200114static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700115 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100116 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100117 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700118 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500120};
121
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200122static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700123 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000124 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100126 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700127 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200128 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
130
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200131static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700132 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100133 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100134 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700135 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200136 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700140 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100141 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700142 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200143 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500144};
145
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200146static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700147 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000148 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100149 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700151 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200152 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
154
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200155static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700156 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100157 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100158 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200164 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700165 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200166 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000171 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700172 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700173 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200174 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
176
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200177static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700178 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100179 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200180 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700181 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200182 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200183 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800184};
185
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200186static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700187 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100188 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800189 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700190 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200191 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200192 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800193};
194
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700195#define GEN7_FEATURES \
196 .gen = 7, .num_pipes = 3, \
197 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200198 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700199 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700200 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700201
Jesse Barnesc76b6152011-04-28 14:32:07 -0700202static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700203 GEN7_FEATURES,
204 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200205 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700206};
207
208static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700209 GEN7_FEATURES,
210 .is_ivybridge = 1,
211 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700213};
214
Ben Widawsky999bcde2013-04-05 13:12:45 -0700215static const struct intel_device_info intel_ivybridge_q_info = {
216 GEN7_FEATURES,
217 .is_ivybridge = 1,
218 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200219 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700220};
221
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700222static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700223 GEN7_FEATURES,
224 .is_mobile = 1,
225 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700226 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200227 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200228 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700229 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700231};
232
233static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700236 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200237 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200238 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700239 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200240 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700241};
242
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300243static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100246 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100247 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700248 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200249 GEN_DEFAULT_PIPEOFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300250};
251
252static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700253 GEN7_FEATURES,
254 .is_haswell = 1,
255 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100256 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100257 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700258 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200259 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500260};
261
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800262static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700263 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800264 .need_gfx_hws = 1, .has_hotplug = 1,
265 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
266 .has_llc = 1,
267 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800268 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200269 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800270};
271
272static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700273 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800274 .need_gfx_hws = 1, .has_hotplug = 1,
275 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
276 .has_llc = 1,
277 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800278 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200279 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800280};
281
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800282static const struct intel_device_info intel_broadwell_gt3d_info = {
283 .gen = 8, .num_pipes = 3,
284 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800285 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800286 .has_llc = 1,
287 .has_ddi = 1,
288 .has_fbc = 1,
289 GEN_DEFAULT_PIPEOFFSETS,
290};
291
292static const struct intel_device_info intel_broadwell_gt3m_info = {
293 .gen = 8, .is_mobile = 1, .num_pipes = 3,
294 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800296 .has_llc = 1,
297 .has_ddi = 1,
298 .has_fbc = 1,
299 GEN_DEFAULT_PIPEOFFSETS,
300};
301
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300302static const struct intel_device_info intel_cherryview_info = {
303 .is_preliminary = 1,
304 .gen = 8, .num_pipes = 2,
305 .need_gfx_hws = 1, .has_hotplug = 1,
306 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
307 .is_valleyview = 1,
308 .display_mmio_offset = VLV_DISPLAY_BASE,
309};
310
Jesse Barnesa0a18072013-07-26 13:32:51 -0700311/*
312 * Make sure any device matches here are from most specific to most
313 * general. For example, since the Quanta match is based on the subsystem
314 * and subvendor IDs, we need it to come before the more general IVB
315 * PCI ID matches, otherwise we'll use the wrong info struct above.
316 */
317#define INTEL_PCI_IDS \
318 INTEL_I830_IDS(&intel_i830_info), \
319 INTEL_I845G_IDS(&intel_845g_info), \
320 INTEL_I85X_IDS(&intel_i85x_info), \
321 INTEL_I865G_IDS(&intel_i865g_info), \
322 INTEL_I915G_IDS(&intel_i915g_info), \
323 INTEL_I915GM_IDS(&intel_i915gm_info), \
324 INTEL_I945G_IDS(&intel_i945g_info), \
325 INTEL_I945GM_IDS(&intel_i945gm_info), \
326 INTEL_I965G_IDS(&intel_i965g_info), \
327 INTEL_G33_IDS(&intel_g33_info), \
328 INTEL_I965GM_IDS(&intel_i965gm_info), \
329 INTEL_GM45_IDS(&intel_gm45_info), \
330 INTEL_G45_IDS(&intel_g45_info), \
331 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
332 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
333 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
334 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
335 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
336 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
337 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
338 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
339 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
340 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
341 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800342 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
344 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
345 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300346 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
347 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700348
Chris Wilson6103da02010-07-05 18:01:47 +0100349static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700350 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500351 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352};
353
Jesse Barnes79e53942008-11-07 14:24:08 -0800354#if defined(CONFIG_DRM_I915_KMS)
355MODULE_DEVICE_TABLE(pci, pciidlist);
356#endif
357
Akshay Joshi0206e352011-08-16 15:34:10 -0400358void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800359{
360 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200361 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800362
Ben Widawskyce1bb322013-04-05 13:12:44 -0700363 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
364 * (which really amounts to a PCH but no South Display).
365 */
366 if (INTEL_INFO(dev)->num_pipes == 0) {
367 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700368 return;
369 }
370
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800371 /*
372 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
373 * make graphics device passthrough work easy for VMM, that only
374 * need to expose ISA bridge to let driver know the real hardware
375 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800376 *
377 * In some virtualized environments (e.g. XEN), there is irrelevant
378 * ISA bridge in the system. To work reliably, we should scan trhough
379 * all the ISA bridge devices and check for the first match, instead
380 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800381 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200382 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800383 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200384 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200385 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800386
Jesse Barnes90711d52011-04-28 14:48:02 -0700387 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
388 dev_priv->pch_type = PCH_IBX;
389 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100390 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700391 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800392 dev_priv->pch_type = PCH_CPT;
393 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100394 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700395 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
396 /* PantherPoint is CPT compatible */
397 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300398 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100399 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300400 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
401 dev_priv->pch_type = PCH_LPT;
402 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100403 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300404 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700405 } else if (IS_BROADWELL(dev)) {
406 dev_priv->pch_type = PCH_LPT;
407 dev_priv->pch_id =
408 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
409 DRM_DEBUG_KMS("This is Broadwell, assuming "
410 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800411 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
412 dev_priv->pch_type = PCH_LPT;
413 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
414 WARN_ON(!IS_HASWELL(dev));
415 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200416 } else
417 continue;
418
Rui Guo6a9c4b32013-06-19 21:10:23 +0800419 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800420 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800421 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800422 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200423 DRM_DEBUG_KMS("No PCH found.\n");
424
425 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800426}
427
Ben Widawsky2911a352012-04-05 14:47:36 -0700428bool i915_semaphore_is_enabled(struct drm_device *dev)
429{
430 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100431 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700432
Jani Nikulad330a952014-01-21 11:24:25 +0200433 if (i915.semaphores >= 0)
434 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700435
Jani Nikulac923fac2014-03-05 14:17:28 +0200436 /* Until we get further testing... */
437 if (IS_GEN8(dev))
438 return false;
439
Daniel Vetter59de3292012-04-02 20:48:43 +0200440#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700441 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200442 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
443 return false;
444#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700445
Daniel Vettera08acaf2013-12-17 09:56:53 +0100446 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700447}
448
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100449static int i915_drm_freeze(struct drm_device *dev)
450{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100451 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700452 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100453
Paulo Zanoni8a187452013-12-06 20:32:13 -0200454 intel_runtime_pm_get(dev_priv);
455
Zhang Ruib8efb172013-02-05 15:41:53 +0800456 /* ignore lid events during suspend */
457 mutex_lock(&dev_priv->modeset_restore_lock);
458 dev_priv->modeset_restore = MODESET_SUSPENDED;
459 mutex_unlock(&dev_priv->modeset_restore_lock);
460
Paulo Zanonic67a4702013-08-19 13:18:09 -0300461 /* We do a lot of poking in a lot of registers, make sure they work
462 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200463 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200464
Dave Airlie5bcf7192010-12-07 09:20:40 +1000465 drm_kms_helper_poll_disable(dev);
466
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100467 pci_save_state(dev->pdev);
468
469 /* If KMS is active, we do the leavevt stuff here */
470 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200471 int error;
472
Chris Wilson45c5f202013-10-16 11:50:01 +0100473 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100474 if (error) {
475 dev_err(&dev->pdev->dev,
476 "GEM idle failed, resume might fail\n");
477 return error;
478 }
Daniel Vettera261b242012-07-26 19:21:47 +0200479
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700480 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
481
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100482 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100483 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700484 /*
485 * Disable CRTCs directly since we want to preserve sw state
486 * for _thaw.
487 */
Jesse Barnes7c063c72013-11-26 09:13:41 -0800488 mutex_lock(&dev->mode_config.mutex);
Jesse Barnes24576d22013-03-26 09:25:45 -0700489 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
490 dev_priv->display.crtc_disable(crtc);
Jesse Barnes7c063c72013-11-26 09:13:41 -0800491 mutex_unlock(&dev->mode_config.mutex);
Imre Deak7d708ee2013-04-17 14:04:50 +0300492
493 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100494 }
495
Ben Widawsky828c7902013-10-16 09:21:30 -0700496 i915_gem_suspend_gtt_mappings(dev);
497
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100498 i915_save_state(dev);
499
Chris Wilson44834a62010-08-19 16:09:23 +0100500 intel_opregion_fini(dev);
Chris Wilson28d85cd2014-03-13 11:05:02 +0000501 intel_uncore_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100502
Dave Airlie3fa016a2012-03-28 10:48:49 +0100503 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100504 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100505 console_unlock();
506
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200507 dev_priv->suspend_count++;
508
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100509 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100510}
511
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000512int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100513{
514 int error;
515
516 if (!dev || !dev->dev_private) {
517 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700518 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 return -ENODEV;
520 }
521
Dave Airlieb932ccb2008-02-20 10:02:20 +1000522 if (state.event == PM_EVENT_PRETHAW)
523 return 0;
524
Dave Airlie5bcf7192010-12-07 09:20:40 +1000525
526 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
527 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100528
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100529 error = i915_drm_freeze(dev);
530 if (error)
531 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000532
Dave Airlieb932ccb2008-02-20 10:02:20 +1000533 if (state.event == PM_EVENT_SUSPEND) {
534 /* Shut down the device */
535 pci_disable_device(dev->pdev);
536 pci_set_power_state(dev->pdev, PCI_D3hot);
537 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000538
539 return 0;
540}
541
Jesse Barnes073f34d2012-11-02 11:13:59 -0700542void intel_console_resume(struct work_struct *work)
543{
544 struct drm_i915_private *dev_priv =
545 container_of(work, struct drm_i915_private,
546 console_resume_work);
547 struct drm_device *dev = dev_priv->dev;
548
549 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100550 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700551 console_unlock();
552}
553
Jesse Barnesbb60b962013-03-26 09:25:46 -0700554static void intel_resume_hotplug(struct drm_device *dev)
555{
556 struct drm_mode_config *mode_config = &dev->mode_config;
557 struct intel_encoder *encoder;
558
559 mutex_lock(&mode_config->mutex);
560 DRM_DEBUG_KMS("running encoder hotplug functions\n");
561
562 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
563 if (encoder->hot_plug)
564 encoder->hot_plug(encoder);
565
566 mutex_unlock(&mode_config->mutex);
567
568 /* Just fire off a uevent and let userspace tell us what to do */
569 drm_helper_hpd_irq_event(dev);
570}
571
Imre Deak76c4b252014-04-01 19:55:22 +0300572static int i915_drm_thaw_early(struct drm_device *dev)
573{
574 struct drm_i915_private *dev_priv = dev->dev_private;
575
576 intel_uncore_early_sanitize(dev);
577 intel_uncore_sanitize(dev);
578 intel_power_domains_init_hw(dev_priv);
579
580 return 0;
581}
582
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300583static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800585 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100586
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300587 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
588 restore_gtt_mappings) {
589 mutex_lock(&dev->struct_mutex);
590 i915_gem_restore_gtt_mappings(dev);
591 mutex_unlock(&dev->struct_mutex);
592 }
593
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100594 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100595 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100596
Jesse Barnes5669fca2009-02-17 15:13:31 -0800597 /* KMS EnterVT equivalent */
598 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200599 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100600 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100601
Jesse Barnes5669fca2009-02-17 15:13:31 -0800602 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100603 if (i915_gem_init_hw(dev)) {
604 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
605 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
606 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800607 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800608
Daniel Vetter15239092013-03-05 09:50:58 +0100609 /* We need working interrupts for modeset enabling ... */
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100610 drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter15239092013-03-05 09:50:58 +0100611
Chris Wilson1833b132012-05-09 11:56:28 +0100612 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700613
614 drm_modeset_lock_all(dev);
615 intel_modeset_setup_hw_state(dev, true);
616 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100617
618 /*
619 * ... but also need to make sure that hotplug processing
620 * doesn't cause havoc. Like in the driver load code we don't
621 * bother with the tiny race here where we might loose hotplug
622 * notifications.
623 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100624 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100625 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700626 /* Config may have changed between suspend and resume */
627 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800628 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800629
Chris Wilson44834a62010-08-19 16:09:23 +0100630 intel_opregion_init(dev);
631
Jesse Barnes073f34d2012-11-02 11:13:59 -0700632 /*
633 * The console lock can be pretty contented on resume due
634 * to all the printk activity. Try to keep it out of the hot
635 * path of resume if possible.
636 */
637 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100638 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700639 console_unlock();
640 } else {
641 schedule_work(&dev_priv->console_resume_work);
642 }
643
Zhang Ruib8efb172013-02-05 15:41:53 +0800644 mutex_lock(&dev_priv->modeset_restore_lock);
645 dev_priv->modeset_restore = MODESET_DONE;
646 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200647
648 intel_runtime_pm_put(dev_priv);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100649 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100650}
651
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700652static int i915_drm_thaw(struct drm_device *dev)
653{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100654 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700655 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700656
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300657 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100658}
659
Imre Deak76c4b252014-04-01 19:55:22 +0300660static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100661{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000662 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
663 return 0;
664
Imre Deak76c4b252014-04-01 19:55:22 +0300665 /*
666 * We have a resume ordering issue with the snd-hda driver also
667 * requiring our device to be power up. Due to the lack of a
668 * parent/child relationship we currently solve this with an early
669 * resume hook.
670 *
671 * FIXME: This should be solved with a special hdmi sink device or
672 * similar so that power domains can be employed.
673 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100674 if (pci_enable_device(dev->pdev))
675 return -EIO;
676
677 pci_set_master(dev->pdev);
678
Imre Deak76c4b252014-04-01 19:55:22 +0300679 return i915_drm_thaw_early(dev);
680}
681
682int i915_resume(struct drm_device *dev)
683{
684 struct drm_i915_private *dev_priv = dev->dev_private;
685 int ret;
686
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700687 /*
688 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300689 * earlier) need to restore the GTT mappings since the BIOS might clear
690 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700691 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300692 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100693 if (ret)
694 return ret;
695
696 drm_kms_helper_poll_enable(dev);
697 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000698}
699
Imre Deak76c4b252014-04-01 19:55:22 +0300700static int i915_resume_legacy(struct drm_device *dev)
701{
702 i915_resume_early(dev);
703 i915_resume(dev);
704
705 return 0;
706}
707
Ben Gamari11ed50e2009-09-14 17:48:45 -0400708/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200709 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400710 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400711 *
712 * Reset the chip. Useful if a hang is detected. Returns zero on successful
713 * reset or otherwise an error code.
714 *
715 * Procedure is fairly simple:
716 * - reset the chip using the reset reg
717 * - re-init context state
718 * - re-init hardware status page
719 * - re-init ring buffer
720 * - re-init interrupt state
721 * - re-init display
722 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200723int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400724{
Jani Nikula50227e12014-03-31 14:27:21 +0300725 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100726 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700727 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400728
Jani Nikulad330a952014-01-21 11:24:25 +0200729 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000730 return 0;
731
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200732 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400733
Chris Wilson069efc12010-09-30 16:53:18 +0100734 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400735
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100736 simulated = dev_priv->gpu_error.stop_rings != 0;
737
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300738 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200739
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300740 /* Also reset the gpu hangman. */
741 if (simulated) {
742 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
743 dev_priv->gpu_error.stop_rings = 0;
744 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100745 DRM_INFO("Reset not implemented, but ignoring "
746 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300747 ret = 0;
748 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100749 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300750
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700751 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100752 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100753 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100754 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400755 }
756
757 /* Ok, now get things going again... */
758
759 /*
760 * Everything depends on having the GTT running, so we need to start
761 * there. Fortunately we don't need to do this unless we reset the
762 * chip at a PCI level.
763 *
764 * Next we need to restore the context, but we don't use those
765 * yet either...
766 *
767 * Ring buffer needs to be re-initialized in the KMS case, or if X
768 * was running at the time of the reset (i.e. we weren't VT
769 * switched away).
770 */
771 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200772 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200773 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800774
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700775 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200776 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700777 if (ret) {
778 DRM_ERROR("Failed hw init on reset %d\n", ret);
779 return ret;
780 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200781
Daniel Vettere090c532013-11-03 20:27:05 +0100782 /*
783 * FIXME: This is horribly race against concurrent pageflip and
784 * vblank wait ioctls since they can observe dev->irqs_disabled
785 * being false when they shouldn't be able to.
786 */
Ben Gamari11ed50e2009-09-14 17:48:45 -0400787 drm_irq_uninstall(dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100788 drm_irq_install(dev, dev->pdev->irq);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600789
790 /* rps/rc6 re-init is necessary to restore state lost after the
791 * reset and the re-install of drm irq. Skip for ironlake per
792 * previous concerns that it doesn't respond well to some forms
793 * of re-init after reset. */
Imre Deakdc1d0132014-04-14 20:24:28 +0300794 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300795 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600796
Daniel Vetter20afbda2012-12-11 14:05:07 +0100797 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200798 } else {
799 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400800 }
801
Ben Gamari11ed50e2009-09-14 17:48:45 -0400802 return 0;
803}
804
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800805static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500806{
Daniel Vetter01a06852012-06-25 15:58:49 +0200807 struct intel_device_info *intel_info =
808 (struct intel_device_info *) ent->driver_data;
809
Jani Nikulad330a952014-01-21 11:24:25 +0200810 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700811 DRM_INFO("This hardware requires preliminary hardware support.\n"
812 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
813 return -ENODEV;
814 }
815
Chris Wilson5fe49d82011-02-01 19:43:02 +0000816 /* Only bind to function 0 of the device. Early generations
817 * used function 1 as a placeholder for multi-head. This causes
818 * us confusion instead, especially on the systems where both
819 * functions have the same PCI-ID!
820 */
821 if (PCI_FUNC(pdev->devfn))
822 return -ENODEV;
823
Daniel Vetter24986ee2013-12-11 11:34:33 +0100824 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200825
Jordan Crousedcdb1672010-05-27 13:40:25 -0600826 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500827}
828
829static void
830i915_pci_remove(struct pci_dev *pdev)
831{
832 struct drm_device *dev = pci_get_drvdata(pdev);
833
834 drm_put_dev(dev);
835}
836
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100837static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500838{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100839 struct pci_dev *pdev = to_pci_dev(dev);
840 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500841
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100842 if (!drm_dev || !drm_dev->dev_private) {
843 dev_err(dev, "DRM not initialized, aborting suspend.\n");
844 return -ENODEV;
845 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500846
Dave Airlie5bcf7192010-12-07 09:20:40 +1000847 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
848 return 0;
849
Imre Deak76c4b252014-04-01 19:55:22 +0300850 return i915_drm_freeze(drm_dev);
851}
852
853static int i915_pm_suspend_late(struct device *dev)
854{
855 struct pci_dev *pdev = to_pci_dev(dev);
856 struct drm_device *drm_dev = pci_get_drvdata(pdev);
857
858 /*
859 * We have a suspedn ordering issue with the snd-hda driver also
860 * requiring our device to be power up. Due to the lack of a
861 * parent/child relationship we currently solve this with an late
862 * suspend hook.
863 *
864 * FIXME: This should be solved with a special hdmi sink device or
865 * similar so that power domains can be employed.
866 */
867 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
868 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500869
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100870 pci_disable_device(pdev);
871 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800872
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800873 return 0;
874}
875
Imre Deak76c4b252014-04-01 19:55:22 +0300876static int i915_pm_resume_early(struct device *dev)
877{
878 struct pci_dev *pdev = to_pci_dev(dev);
879 struct drm_device *drm_dev = pci_get_drvdata(pdev);
880
881 return i915_resume_early(drm_dev);
882}
883
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100884static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800885{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100886 struct pci_dev *pdev = to_pci_dev(dev);
887 struct drm_device *drm_dev = pci_get_drvdata(pdev);
888
889 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800890}
891
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100892static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800893{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100894 struct pci_dev *pdev = to_pci_dev(dev);
895 struct drm_device *drm_dev = pci_get_drvdata(pdev);
896
897 if (!drm_dev || !drm_dev->dev_private) {
898 dev_err(dev, "DRM not initialized, aborting suspend.\n");
899 return -ENODEV;
900 }
901
902 return i915_drm_freeze(drm_dev);
903}
904
Imre Deak76c4b252014-04-01 19:55:22 +0300905static int i915_pm_thaw_early(struct device *dev)
906{
907 struct pci_dev *pdev = to_pci_dev(dev);
908 struct drm_device *drm_dev = pci_get_drvdata(pdev);
909
910 return i915_drm_thaw_early(drm_dev);
911}
912
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100913static int i915_pm_thaw(struct device *dev)
914{
915 struct pci_dev *pdev = to_pci_dev(dev);
916 struct drm_device *drm_dev = pci_get_drvdata(pdev);
917
918 return i915_drm_thaw(drm_dev);
919}
920
921static int i915_pm_poweroff(struct device *dev)
922{
923 struct pci_dev *pdev = to_pci_dev(dev);
924 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100925
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100926 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800927}
928
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300929static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300930{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300931 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300932
933 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300934}
935
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300936static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300937{
938 struct drm_device *dev = dev_priv->dev;
939
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300940 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300941
942 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300943}
944
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300945static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300946{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300947 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300948
949 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300950}
951
Imre Deakddeea5b2014-05-05 15:19:56 +0300952/*
953 * Save all Gunit registers that may be lost after a D3 and a subsequent
954 * S0i[R123] transition. The list of registers needing a save/restore is
955 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
956 * registers in the following way:
957 * - Driver: saved/restored by the driver
958 * - Punit : saved/restored by the Punit firmware
959 * - No, w/o marking: no need to save/restore, since the register is R/O or
960 * used internally by the HW in a way that doesn't depend
961 * keeping the content across a suspend/resume.
962 * - Debug : used for debugging
963 *
964 * We save/restore all registers marked with 'Driver', with the following
965 * exceptions:
966 * - Registers out of use, including also registers marked with 'Debug'.
967 * These have no effect on the driver's operation, so we don't save/restore
968 * them to reduce the overhead.
969 * - Registers that are fully setup by an initialization function called from
970 * the resume path. For example many clock gating and RPS/RC6 registers.
971 * - Registers that provide the right functionality with their reset defaults.
972 *
973 * TODO: Except for registers that based on the above 3 criteria can be safely
974 * ignored, we save/restore all others, practically treating the HW context as
975 * a black-box for the driver. Further investigation is needed to reduce the
976 * saved/restored registers even further, by following the same 3 criteria.
977 */
978static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
979{
980 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
981 int i;
982
983 /* GAM 0x4000-0x4770 */
984 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
985 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
986 s->arb_mode = I915_READ(ARB_MODE);
987 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
988 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
989
990 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
991 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
992
993 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
994 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
995
996 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
997 s->ecochk = I915_READ(GAM_ECOCHK);
998 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
999 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1000
1001 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1002
1003 /* MBC 0x9024-0x91D0, 0x8500 */
1004 s->g3dctl = I915_READ(VLV_G3DCTL);
1005 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1006 s->mbctl = I915_READ(GEN6_MBCTL);
1007
1008 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1009 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1010 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1011 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1012 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1013 s->rstctl = I915_READ(GEN6_RSTCTL);
1014 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1015
1016 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1017 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1018 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1019 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1020 s->ecobus = I915_READ(ECOBUS);
1021 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1022 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1023 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1024 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1025 s->rcedata = I915_READ(VLV_RCEDATA);
1026 s->spare2gh = I915_READ(VLV_SPAREG2H);
1027
1028 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1029 s->gt_imr = I915_READ(GTIMR);
1030 s->gt_ier = I915_READ(GTIER);
1031 s->pm_imr = I915_READ(GEN6_PMIMR);
1032 s->pm_ier = I915_READ(GEN6_PMIER);
1033
1034 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1035 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1036
1037 /* GT SA CZ domain, 0x100000-0x138124 */
1038 s->tilectl = I915_READ(TILECTL);
1039 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1040 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1041 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1042 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1043
1044 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1045 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1046 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1047 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1048
1049 /*
1050 * Not saving any of:
1051 * DFT, 0x9800-0x9EC0
1052 * SARB, 0xB000-0xB1FC
1053 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1054 * PCI CFG
1055 */
1056}
1057
1058static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1059{
1060 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1061 u32 val;
1062 int i;
1063
1064 /* GAM 0x4000-0x4770 */
1065 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1066 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1067 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1068 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1069 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1070
1071 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1072 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1073
1074 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1075 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1076
1077 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1078 I915_WRITE(GAM_ECOCHK, s->ecochk);
1079 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1080 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1081
1082 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1083
1084 /* MBC 0x9024-0x91D0, 0x8500 */
1085 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1086 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1087 I915_WRITE(GEN6_MBCTL, s->mbctl);
1088
1089 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1090 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1091 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1092 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1093 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1094 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1095 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1096
1097 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1098 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1099 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1100 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1101 I915_WRITE(ECOBUS, s->ecobus);
1102 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1103 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1104 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1105 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1106 I915_WRITE(VLV_RCEDATA, s->rcedata);
1107 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1108
1109 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1110 I915_WRITE(GTIMR, s->gt_imr);
1111 I915_WRITE(GTIER, s->gt_ier);
1112 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1113 I915_WRITE(GEN6_PMIER, s->pm_ier);
1114
1115 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1116 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1117
1118 /* GT SA CZ domain, 0x100000-0x138124 */
1119 I915_WRITE(TILECTL, s->tilectl);
1120 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1121 /*
1122 * Preserve the GT allow wake and GFX force clock bit, they are not
1123 * be restored, as they are used to control the s0ix suspend/resume
1124 * sequence by the caller.
1125 */
1126 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1127 val &= VLV_GTLC_ALLOWWAKEREQ;
1128 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1129 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1130
1131 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1132 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1133 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1134 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1135
1136 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1137
1138 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1139 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1140 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1141 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1142}
1143
Imre Deak650ad972014-04-18 16:35:02 +03001144int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1145{
1146 u32 val;
1147 int err;
1148
1149 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1150 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1151
1152#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1153 /* Wait for a previous force-off to settle */
1154 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001155 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001156 if (err) {
1157 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1158 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1159 return err;
1160 }
1161 }
1162
1163 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1164 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1165 if (force_on)
1166 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1167 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1168
1169 if (!force_on)
1170 return 0;
1171
Imre Deak8d4eee92014-04-14 20:24:43 +03001172 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001173 if (err)
1174 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1175 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1176
1177 return err;
1178#undef COND
1179}
1180
Imre Deakddeea5b2014-05-05 15:19:56 +03001181static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1182{
1183 u32 val;
1184 int err = 0;
1185
1186 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1187 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1188 if (allow)
1189 val |= VLV_GTLC_ALLOWWAKEREQ;
1190 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1191 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1192
1193#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1194 allow)
1195 err = wait_for(COND, 1);
1196 if (err)
1197 DRM_ERROR("timeout disabling GT waking\n");
1198 return err;
1199#undef COND
1200}
1201
1202static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1203 bool wait_for_on)
1204{
1205 u32 mask;
1206 u32 val;
1207 int err;
1208
1209 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1210 val = wait_for_on ? mask : 0;
1211#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1212 if (COND)
1213 return 0;
1214
1215 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1216 wait_for_on ? "on" : "off",
1217 I915_READ(VLV_GTLC_PW_STATUS));
1218
1219 /*
1220 * RC6 transitioning can be delayed up to 2 msec (see
1221 * valleyview_enable_rps), use 3 msec for safety.
1222 */
1223 err = wait_for(COND, 3);
1224 if (err)
1225 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1226 wait_for_on ? "on" : "off");
1227
1228 return err;
1229#undef COND
1230}
1231
1232static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1233{
1234 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1235 return;
1236
1237 DRM_ERROR("GT register access while GT waking disabled\n");
1238 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1239}
1240
1241static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1242{
1243 u32 mask;
1244 int err;
1245
1246 /*
1247 * Bspec defines the following GT well on flags as debug only, so
1248 * don't treat them as hard failures.
1249 */
1250 (void)vlv_wait_for_gt_wells(dev_priv, false);
1251
1252 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1253 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1254
1255 vlv_check_no_gt_access(dev_priv);
1256
1257 err = vlv_force_gfx_clock(dev_priv, true);
1258 if (err)
1259 goto err1;
1260
1261 err = vlv_allow_gt_wake(dev_priv, false);
1262 if (err)
1263 goto err2;
1264 vlv_save_gunit_s0ix_state(dev_priv);
1265
1266 err = vlv_force_gfx_clock(dev_priv, false);
1267 if (err)
1268 goto err2;
1269
1270 return 0;
1271
1272err2:
1273 /* For safety always re-enable waking and disable gfx clock forcing */
1274 vlv_allow_gt_wake(dev_priv, true);
1275err1:
1276 vlv_force_gfx_clock(dev_priv, false);
1277
1278 return err;
1279}
1280
1281static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1282{
1283 struct drm_device *dev = dev_priv->dev;
1284 int err;
1285 int ret;
1286
1287 /*
1288 * If any of the steps fail just try to continue, that's the best we
1289 * can do at this point. Return the first error code (which will also
1290 * leave RPM permanently disabled).
1291 */
1292 ret = vlv_force_gfx_clock(dev_priv, true);
1293
1294 vlv_restore_gunit_s0ix_state(dev_priv);
1295
1296 err = vlv_allow_gt_wake(dev_priv, true);
1297 if (!ret)
1298 ret = err;
1299
1300 err = vlv_force_gfx_clock(dev_priv, false);
1301 if (!ret)
1302 ret = err;
1303
1304 vlv_check_no_gt_access(dev_priv);
1305
1306 intel_init_clock_gating(dev);
1307 i915_gem_restore_fences(dev);
1308
1309 return ret;
1310}
1311
Paulo Zanoni97bea202014-03-07 20:12:33 -03001312static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001313{
1314 struct pci_dev *pdev = to_pci_dev(device);
1315 struct drm_device *dev = pci_get_drvdata(pdev);
1316 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001317 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001318
Imre Deakaeab0b52014-04-14 20:24:36 +03001319 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001320 return -ENODEV;
1321
Paulo Zanoni8a187452013-12-06 20:32:13 -02001322 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001323 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001324
1325 DRM_DEBUG_KMS("Suspending device\n");
1326
Imre Deak9486db62014-04-22 20:21:07 +03001327 /*
1328 * rps.work can't be rearmed here, since we get here only after making
1329 * sure the GPU is idle and the RPS freq is set to the minimum. See
1330 * intel_mark_idle().
1331 */
1332 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001333 intel_runtime_pm_disable_interrupts(dev);
1334
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001335 if (IS_GEN6(dev)) {
1336 ret = 0;
1337 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1338 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001339 } else if (IS_VALLEYVIEW(dev)) {
1340 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001341 } else {
1342 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001343 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001344 }
1345
1346 if (ret) {
1347 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1348 intel_runtime_pm_restore_interrupts(dev);
1349
1350 return ret;
1351 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001352
Paulo Zanoni48018a52013-12-13 15:22:31 -02001353 i915_gem_release_all_mmaps(dev_priv);
1354
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001355 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001356 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001357
1358 /*
1359 * current versions of firmware which depend on this opregion
1360 * notification have repurposed the D1 definition to mean
1361 * "runtime suspended" vs. what you would normally expect (D3)
1362 * to distinguish it from notifications that might be sent
1363 * via the suspend path.
1364 */
1365 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001366
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001367 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001368 return 0;
1369}
1370
Paulo Zanoni97bea202014-03-07 20:12:33 -03001371static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001372{
1373 struct pci_dev *pdev = to_pci_dev(device);
1374 struct drm_device *dev = pci_get_drvdata(pdev);
1375 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001376 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001377
1378 WARN_ON(!HAS_RUNTIME_PM(dev));
1379
1380 DRM_DEBUG_KMS("Resuming device\n");
1381
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001382 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001383 dev_priv->pm.suspended = false;
1384
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001385 if (IS_GEN6(dev)) {
1386 ret = snb_runtime_resume(dev_priv);
1387 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1388 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001389 } else if (IS_VALLEYVIEW(dev)) {
1390 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001391 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001392 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001393 ret = -ENODEV;
1394 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001395
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001396 /*
1397 * No point of rolling back things in case of an error, as the best
1398 * we can do is to hope that things will still work (and disable RPM).
1399 */
Imre Deak92b806d2014-04-14 20:24:39 +03001400 i915_gem_init_swizzling(dev);
1401 gen6_update_ring_freq(dev);
1402
Imre Deakb5478bc2014-04-14 20:24:37 +03001403 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001404 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001405
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001406 if (ret)
1407 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1408 else
1409 DRM_DEBUG_KMS("Device resumed\n");
1410
1411 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001412}
1413
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001414static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001415 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001416 .suspend_late = i915_pm_suspend_late,
1417 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001418 .resume = i915_pm_resume,
1419 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001420 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001421 .thaw = i915_pm_thaw,
1422 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001423 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001424 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001425 .runtime_suspend = intel_runtime_suspend,
1426 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001427};
1428
Laurent Pinchart78b68552012-05-17 13:27:22 +02001429static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001430 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001431 .open = drm_gem_vm_open,
1432 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001433};
1434
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001435static const struct file_operations i915_driver_fops = {
1436 .owner = THIS_MODULE,
1437 .open = drm_open,
1438 .release = drm_release,
1439 .unlocked_ioctl = drm_ioctl,
1440 .mmap = drm_gem_mmap,
1441 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001442 .read = drm_read,
1443#ifdef CONFIG_COMPAT
1444 .compat_ioctl = i915_compat_ioctl,
1445#endif
1446 .llseek = noop_llseek,
1447};
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001450 /* Don't use MTRRs here; the Xserver or userspace app should
1451 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001452 */
Eric Anholt673a3942008-07-30 12:06:12 -07001453 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001454 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001455 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1456 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001457 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001458 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001459 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001460 .lastclose = i915_driver_lastclose,
1461 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001462 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001463
1464 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1465 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001466 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001467
Dave Airliecda17382005-07-10 17:31:26 +10001468 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001469 .master_create = i915_master_create,
1470 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001471#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001472 .debugfs_init = i915_debugfs_init,
1473 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001474#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001475 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001477
1478 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1479 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1480 .gem_prime_export = i915_gem_prime_export,
1481 .gem_prime_import = i915_gem_prime_import,
1482
Dave Airlieff72145b2011-02-07 12:16:14 +10001483 .dumb_create = i915_gem_dumb_create,
1484 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001485 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001487 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001488 .name = DRIVER_NAME,
1489 .desc = DRIVER_DESC,
1490 .date = DRIVER_DATE,
1491 .major = DRIVER_MAJOR,
1492 .minor = DRIVER_MINOR,
1493 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494};
1495
Dave Airlie8410ea32010-12-15 03:16:38 +10001496static struct pci_driver i915_pci_driver = {
1497 .name = DRIVER_NAME,
1498 .id_table = pciidlist,
1499 .probe = i915_pci_probe,
1500 .remove = i915_pci_remove,
1501 .driver.pm = &i915_pm_ops,
1502};
1503
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504static int __init i915_init(void)
1505{
1506 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001507
1508 /*
1509 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1510 * explicitly disabled with the module pararmeter.
1511 *
1512 * Otherwise, just follow the parameter (defaulting to off).
1513 *
1514 * Allow optional vga_text_mode_force boot option to override
1515 * the default behavior.
1516 */
1517#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001518 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001519 driver.driver_features |= DRIVER_MODESET;
1520#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001521 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001522 driver.driver_features |= DRIVER_MODESET;
1523
1524#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001525 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001526 driver.driver_features &= ~DRIVER_MODESET;
1527#endif
1528
Daniel Vetterb30324a2013-11-13 22:11:25 +01001529 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001530 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001531#ifndef CONFIG_DRM_I915_UMS
1532 /* Silently fail loading to not upset userspace. */
1533 return 0;
1534#endif
1535 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001536
Dave Airlie8410ea32010-12-15 03:16:38 +10001537 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538}
1539
1540static void __exit i915_exit(void)
1541{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001542#ifndef CONFIG_DRM_I915_UMS
1543 if (!(driver.driver_features & DRIVER_MODESET))
1544 return; /* Never loaded a driver. */
1545#endif
1546
Dave Airlie8410ea32010-12-15 03:16:38 +10001547 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548}
1549
1550module_init(i915_init);
1551module_exit(i915_exit);
1552
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001553MODULE_AUTHOR(DRIVER_AUTHOR);
1554MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555MODULE_LICENSE("GPL and additional rights");