blob: 18b3565f431a032ed6733c42649f5cc0f3c16f9f [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
82 struct drm_info_node *node = (struct drm_info_node *) m->private;
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100173}
174
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700175static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
Ben Gamari433e12f2009-02-17 20:08:51 -0500182static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500183{
184 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500187 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700190 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500197
Ben Widawskyca191b12013-07-31 17:00:14 -0700198 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 switch (list) {
200 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
204 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 }
212
Chris Wilson8f2480f2010-09-26 11:44:19 +0100213 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500221 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100222 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700223
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500226 return 0;
227}
228
Chris Wilson6d2b8882013-08-07 18:30:54 +0100229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
242 struct drm_info_node *node = (struct drm_info_node *) m->private;
243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
Chris Wilson6299f992010-11-24 12:23:44 +0000290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700292 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000293 ++count; \
294 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++mappable_count; \
297 } \
298 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400299} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000300
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000302 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000313 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314
315 stats->count++;
316 stats->total += obj->base.size;
317
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson6313c202014-03-19 13:45:45 +0000321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100344 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100353 }
354
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100358 return 0;
359}
360
Ben Widawskyca191b12013-07-31 17:00:14 -0700361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
374 struct drm_info_node *node = (struct drm_info_node *) m->private;
375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700380 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700382 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
Chris Wilson6299f992010-11-24 12:23:44 +0000389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700394 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700399 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
403 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700404 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
Chris Wilsonb7abb712012-08-20 11:33:30 +0200408 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200410 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
Chris Wilson6299f992010-11-24 12:23:44 +0000416 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000418 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000420 ++count;
421 }
422 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700423 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 ++mappable_count;
425 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
Chris Wilson6299f992010-11-24 12:23:44 +0000430 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
Ben Widawsky93d18792013-01-17 12:45:17 -0800438 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900445 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100446
447 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000448 stats.file_priv = file->driver_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100449 idr_for_each(&file->object_idr, per_file_stats, &stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900459 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000464 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000465 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468 }
469
Chris Wilson73aa8082010-09-30 11:46:12 +0100470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100475static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000476{
477 struct drm_info_node *node = (struct drm_info_node *) m->private;
478 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100479 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100492 continue;
493
Damien Lespiau267f0c92013-06-24 22:59:48 +0100494 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000495 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100496 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000497 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
512 struct drm_info_node *node = (struct drm_info_node *) m->private;
513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526 pipe, plane);
527 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 pipe, plane);
531 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100533 pipe, plane);
534 }
535 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100540
541 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 }
547 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
Ben Gamari20172632009-02-17 20:08:50 -0500560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
562 struct drm_info_node *node = (struct drm_info_node *) m->private;
563 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100565 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500566 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100567 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500572
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100573 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100579 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100580 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500587 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100588 mutex_unlock(&dev->struct_mutex);
589
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100591 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592
Ben Gamari20172632009-02-17 20:08:50 -0500593 return 0;
594}
595
Chris Wilsonb2223492010-10-27 15:27:33 +0100596static void i915_ring_seqno_info(struct seq_file *m,
597 struct intel_ring_buffer *ring)
598{
599 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200600 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100601 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100602 }
603}
604
Ben Gamari20172632009-02-17 20:08:50 -0500605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100610 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200616 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500617
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200621 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100622 mutex_unlock(&dev->struct_mutex);
623
Ben Gamari20172632009-02-17 20:08:50 -0500624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
630 struct drm_info_node *node = (struct drm_info_node *) m->private;
631 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100633 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800634 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200639 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500640
Ben Widawskya123f152013-11-02 21:07:10 -0700641 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700642 seq_printf(m, "Master Interrupt Control:\t%08x\n",
643 I915_READ(GEN8_MASTER_IRQ));
644
645 for (i = 0; i < 4; i++) {
646 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
647 i, I915_READ(GEN8_GT_IMR(i)));
648 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
649 i, I915_READ(GEN8_GT_IIR(i)));
650 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
651 i, I915_READ(GEN8_GT_IER(i)));
652 }
653
Damien Lespiau07d27e22014-03-03 17:31:46 +0000654 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700655 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000656 pipe_name(pipe),
657 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700658 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000659 pipe_name(pipe),
660 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700661 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000662 pipe_name(pipe),
663 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700664 }
665
666 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
667 I915_READ(GEN8_DE_PORT_IMR));
668 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
669 I915_READ(GEN8_DE_PORT_IIR));
670 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
671 I915_READ(GEN8_DE_PORT_IER));
672
673 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
674 I915_READ(GEN8_DE_MISC_IMR));
675 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
676 I915_READ(GEN8_DE_MISC_IIR));
677 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
678 I915_READ(GEN8_DE_MISC_IER));
679
680 seq_printf(m, "PCU interrupt mask:\t%08x\n",
681 I915_READ(GEN8_PCU_IMR));
682 seq_printf(m, "PCU interrupt identity:\t%08x\n",
683 I915_READ(GEN8_PCU_IIR));
684 seq_printf(m, "PCU interrupt enable:\t%08x\n",
685 I915_READ(GEN8_PCU_IER));
686 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700687 seq_printf(m, "Display IER:\t%08x\n",
688 I915_READ(VLV_IER));
689 seq_printf(m, "Display IIR:\t%08x\n",
690 I915_READ(VLV_IIR));
691 seq_printf(m, "Display IIR_RW:\t%08x\n",
692 I915_READ(VLV_IIR_RW));
693 seq_printf(m, "Display IMR:\t%08x\n",
694 I915_READ(VLV_IMR));
695 for_each_pipe(pipe)
696 seq_printf(m, "Pipe %c stat:\t%08x\n",
697 pipe_name(pipe),
698 I915_READ(PIPESTAT(pipe)));
699
700 seq_printf(m, "Master IER:\t%08x\n",
701 I915_READ(VLV_MASTER_IER));
702
703 seq_printf(m, "Render IER:\t%08x\n",
704 I915_READ(GTIER));
705 seq_printf(m, "Render IIR:\t%08x\n",
706 I915_READ(GTIIR));
707 seq_printf(m, "Render IMR:\t%08x\n",
708 I915_READ(GTIMR));
709
710 seq_printf(m, "PM IER:\t\t%08x\n",
711 I915_READ(GEN6_PMIER));
712 seq_printf(m, "PM IIR:\t\t%08x\n",
713 I915_READ(GEN6_PMIIR));
714 seq_printf(m, "PM IMR:\t\t%08x\n",
715 I915_READ(GEN6_PMIMR));
716
717 seq_printf(m, "Port hotplug:\t%08x\n",
718 I915_READ(PORT_HOTPLUG_EN));
719 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
720 I915_READ(VLV_DPFLIPSTAT));
721 seq_printf(m, "DPINVGTT:\t%08x\n",
722 I915_READ(DPINVGTT));
723
724 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800725 seq_printf(m, "Interrupt enable: %08x\n",
726 I915_READ(IER));
727 seq_printf(m, "Interrupt identity: %08x\n",
728 I915_READ(IIR));
729 seq_printf(m, "Interrupt mask: %08x\n",
730 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800731 for_each_pipe(pipe)
732 seq_printf(m, "Pipe %c stat: %08x\n",
733 pipe_name(pipe),
734 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800735 } else {
736 seq_printf(m, "North Display Interrupt enable: %08x\n",
737 I915_READ(DEIER));
738 seq_printf(m, "North Display Interrupt identity: %08x\n",
739 I915_READ(DEIIR));
740 seq_printf(m, "North Display Interrupt mask: %08x\n",
741 I915_READ(DEIMR));
742 seq_printf(m, "South Display Interrupt enable: %08x\n",
743 I915_READ(SDEIER));
744 seq_printf(m, "South Display Interrupt identity: %08x\n",
745 I915_READ(SDEIIR));
746 seq_printf(m, "South Display Interrupt mask: %08x\n",
747 I915_READ(SDEIMR));
748 seq_printf(m, "Graphics Interrupt enable: %08x\n",
749 I915_READ(GTIER));
750 seq_printf(m, "Graphics Interrupt identity: %08x\n",
751 I915_READ(GTIIR));
752 seq_printf(m, "Graphics Interrupt mask: %08x\n",
753 I915_READ(GTIMR));
754 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100755 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700756 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100757 seq_printf(m,
758 "Graphics Interrupt mask (%s): %08x\n",
759 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000760 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100761 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000762 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200763 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100764 mutex_unlock(&dev->struct_mutex);
765
Ben Gamari20172632009-02-17 20:08:50 -0500766 return 0;
767}
768
Chris Wilsona6172a82009-02-11 14:26:38 +0000769static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
770{
771 struct drm_info_node *node = (struct drm_info_node *) m->private;
772 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100774 int i, ret;
775
776 ret = mutex_lock_interruptible(&dev->struct_mutex);
777 if (ret)
778 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000779
780 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
781 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
782 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000783 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000784
Chris Wilson6c085a72012-08-20 11:40:46 +0200785 seq_printf(m, "Fence %d, pin count = %d, object = ",
786 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100787 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100788 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100789 else
Chris Wilson05394f32010-11-08 19:18:58 +0000790 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100791 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000792 }
793
Chris Wilson05394f32010-11-08 19:18:58 +0000794 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000795 return 0;
796}
797
Ben Gamari20172632009-02-17 20:08:50 -0500798static int i915_hws_info(struct seq_file *m, void *data)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300802 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100803 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100804 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100805 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500806
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000807 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100808 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500809 if (hws == NULL)
810 return 0;
811
812 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
813 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
814 i * 4,
815 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
816 }
817 return 0;
818}
819
Daniel Vetterd5442302012-04-27 15:17:40 +0200820static ssize_t
821i915_error_state_write(struct file *filp,
822 const char __user *ubuf,
823 size_t cnt,
824 loff_t *ppos)
825{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300826 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200827 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200828 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200829
830 DRM_DEBUG_DRIVER("Resetting error state\n");
831
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
835
Daniel Vetterd5442302012-04-27 15:17:40 +0200836 i915_destroy_error_state(dev);
837 mutex_unlock(&dev->struct_mutex);
838
839 return cnt;
840}
841
842static int i915_error_state_open(struct inode *inode, struct file *file)
843{
844 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200845 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200846
847 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
848 if (!error_priv)
849 return -ENOMEM;
850
851 error_priv->dev = dev;
852
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300853 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200854
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300855 file->private_data = error_priv;
856
857 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200858}
859
860static int i915_error_state_release(struct inode *inode, struct file *file)
861{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300862 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200863
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300864 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200865 kfree(error_priv);
866
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300867 return 0;
868}
869
870static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
871 size_t count, loff_t *pos)
872{
873 struct i915_error_state_file_priv *error_priv = file->private_data;
874 struct drm_i915_error_state_buf error_str;
875 loff_t tmp_pos = 0;
876 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300877 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300878
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300879 ret = i915_error_state_buf_init(&error_str, count, *pos);
880 if (ret)
881 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300882
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300883 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300884 if (ret)
885 goto out;
886
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300887 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
888 error_str.buf,
889 error_str.bytes);
890
891 if (ret_count < 0)
892 ret = ret_count;
893 else
894 *pos = error_str.start + ret_count;
895out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300896 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300897 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200898}
899
900static const struct file_operations i915_error_state_fops = {
901 .owner = THIS_MODULE,
902 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300903 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200904 .write = i915_error_state_write,
905 .llseek = default_llseek,
906 .release = i915_error_state_release,
907};
908
Kees Cook647416f2013-03-10 14:10:06 -0700909static int
910i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200911{
Kees Cook647416f2013-03-10 14:10:06 -0700912 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300913 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200914 int ret;
915
916 ret = mutex_lock_interruptible(&dev->struct_mutex);
917 if (ret)
918 return ret;
919
Kees Cook647416f2013-03-10 14:10:06 -0700920 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200921 mutex_unlock(&dev->struct_mutex);
922
Kees Cook647416f2013-03-10 14:10:06 -0700923 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200924}
925
Kees Cook647416f2013-03-10 14:10:06 -0700926static int
927i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200928{
Kees Cook647416f2013-03-10 14:10:06 -0700929 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200930 int ret;
931
Mika Kuoppala40633212012-12-04 15:12:00 +0200932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
935
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200936 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200937 mutex_unlock(&dev->struct_mutex);
938
Kees Cook647416f2013-03-10 14:10:06 -0700939 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200940}
941
Kees Cook647416f2013-03-10 14:10:06 -0700942DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
943 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300944 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200945
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946static int i915_rstdby_delays(struct seq_file *m, void *unused)
947{
948 struct drm_info_node *node = (struct drm_info_node *) m->private;
949 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300950 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700951 u16 crstanddelay;
952 int ret;
953
954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
956 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200957 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700958
959 crstanddelay = I915_READ16(CRSTANDVID);
960
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200961 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700962 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963
964 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
965
966 return 0;
967}
968
Deepak Sadb4bd12014-03-31 11:30:02 +0530969static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970{
971 struct drm_info_node *node = (struct drm_info_node *) m->private;
972 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300973 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200974 int ret = 0;
975
976 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800977
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700978 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
979
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800980 if (IS_GEN5(dev)) {
981 u16 rgvswctl = I915_READ16(MEMSWCTL);
982 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
983
984 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
985 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
986 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
987 MEMSTAT_VID_SHIFT);
988 seq_printf(m, "Current P-state: %d\n",
989 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700990 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800991 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
992 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
993 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +0000994 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300995 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800996 u32 rpupei, rpcurup, rpprevup;
997 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800998 int max_freq;
999
1000 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001001 ret = mutex_lock_interruptible(&dev->struct_mutex);
1002 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001003 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001004
Deepak Sc8d9a592013-11-23 14:55:42 +05301005 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001006
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001007 reqf = I915_READ(GEN6_RPNSWREQ);
1008 reqf &= ~GEN6_TURBO_DISABLE;
1009 if (IS_HASWELL(dev))
1010 reqf >>= 24;
1011 else
1012 reqf >>= 25;
1013 reqf *= GT_FREQUENCY_MULTIPLIER;
1014
Chris Wilson0d8f9492014-03-27 09:06:14 +00001015 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1016 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1017 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1018
Jesse Barnesccab5c82011-01-18 15:49:25 -08001019 rpstat = I915_READ(GEN6_RPSTAT1);
1020 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1021 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1022 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1023 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1024 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1025 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001026 if (IS_HASWELL(dev))
1027 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1028 else
1029 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1030 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001031
Deepak Sc8d9a592013-11-23 14:55:42 +05301032 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001033 mutex_unlock(&dev->struct_mutex);
1034
Chris Wilson0d8f9492014-03-27 09:06:14 +00001035 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1036 I915_READ(GEN6_PMIER),
1037 I915_READ(GEN6_PMIMR),
1038 I915_READ(GEN6_PMISR),
1039 I915_READ(GEN6_PMIIR),
1040 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001041 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001042 seq_printf(m, "Render p-state ratio: %d\n",
1043 (gt_perf_status & 0xff00) >> 8);
1044 seq_printf(m, "Render p-state VID: %d\n",
1045 gt_perf_status & 0xff);
1046 seq_printf(m, "Render p-state limit: %d\n",
1047 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001048 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1049 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1050 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1051 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001052 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001053 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001054 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1055 GEN6_CURICONT_MASK);
1056 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1057 GEN6_CURBSYTAVG_MASK);
1058 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1059 GEN6_CURBSYTAVG_MASK);
1060 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1061 GEN6_CURIAVG_MASK);
1062 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1063 GEN6_CURBSYTAVG_MASK);
1064 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1065 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001066
1067 max_freq = (rp_state_cap & 0xff0000) >> 16;
1068 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001069 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001070
1071 max_freq = (rp_state_cap & 0xff00) >> 8;
1072 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001073 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
1075 max_freq = rp_state_cap & 0xff;
1076 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001077 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001078
1079 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001080 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001081 } else if (IS_VALLEYVIEW(dev)) {
1082 u32 freq_sts, val;
1083
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001084 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001085 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001086 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1087 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1088
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001089 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001090 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001091 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001092
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001093 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001094 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001095 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001096
1097 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001098 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001099 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001100 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001101 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001102 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001103
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001104out:
1105 intel_runtime_pm_put(dev_priv);
1106 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107}
1108
1109static int i915_delayfreq_table(struct seq_file *m, void *unused)
1110{
1111 struct drm_info_node *node = (struct drm_info_node *) m->private;
1112 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001113 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001114 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001115 int ret, i;
1116
1117 ret = mutex_lock_interruptible(&dev->struct_mutex);
1118 if (ret)
1119 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001120 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001121
1122 for (i = 0; i < 16; i++) {
1123 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001124 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1125 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001126 }
1127
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001128 intel_runtime_pm_put(dev_priv);
1129
Ben Widawsky616fdb52011-10-05 11:44:54 -07001130 mutex_unlock(&dev->struct_mutex);
1131
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132 return 0;
1133}
1134
1135static inline int MAP_TO_MV(int map)
1136{
1137 return 1250 - (map * 25);
1138}
1139
1140static int i915_inttoext_table(struct seq_file *m, void *unused)
1141{
1142 struct drm_info_node *node = (struct drm_info_node *) m->private;
1143 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001145 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001146 int ret, i;
1147
1148 ret = mutex_lock_interruptible(&dev->struct_mutex);
1149 if (ret)
1150 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001151 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001152
1153 for (i = 1; i <= 32; i++) {
1154 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1155 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1156 }
1157
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001158 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001159 mutex_unlock(&dev->struct_mutex);
1160
Jesse Barnesf97108d2010-01-29 11:27:07 -08001161 return 0;
1162}
1163
Ben Widawsky4d855292011-12-12 19:34:16 -08001164static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001165{
1166 struct drm_info_node *node = (struct drm_info_node *) m->private;
1167 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001168 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001169 u32 rgvmodectl, rstdbyctl;
1170 u16 crstandvid;
1171 int ret;
1172
1173 ret = mutex_lock_interruptible(&dev->struct_mutex);
1174 if (ret)
1175 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001176 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001177
1178 rgvmodectl = I915_READ(MEMMODECTL);
1179 rstdbyctl = I915_READ(RSTDBYCTL);
1180 crstandvid = I915_READ16(CRSTANDVID);
1181
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001182 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001183 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001184
1185 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1186 "yes" : "no");
1187 seq_printf(m, "Boost freq: %d\n",
1188 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1189 MEMMODE_BOOST_FREQ_SHIFT);
1190 seq_printf(m, "HW control enabled: %s\n",
1191 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1192 seq_printf(m, "SW control enabled: %s\n",
1193 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1194 seq_printf(m, "Gated voltage change: %s\n",
1195 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1196 seq_printf(m, "Starting frequency: P%d\n",
1197 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001198 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001199 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001200 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1201 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1202 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1203 seq_printf(m, "Render standby enabled: %s\n",
1204 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001205 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001206 switch (rstdbyctl & RSX_STATUS_MASK) {
1207 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001208 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001209 break;
1210 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001211 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001212 break;
1213 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001215 break;
1216 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001217 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001218 break;
1219 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001220 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001221 break;
1222 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001223 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001224 break;
1225 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001226 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001227 break;
1228 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001229
1230 return 0;
1231}
1232
Deepak S669ab5a2014-01-10 15:18:26 +05301233static int vlv_drpc_info(struct seq_file *m)
1234{
1235
1236 struct drm_info_node *node = (struct drm_info_node *) m->private;
1237 struct drm_device *dev = node->minor->dev;
1238 struct drm_i915_private *dev_priv = dev->dev_private;
1239 u32 rpmodectl1, rcctl1;
1240 unsigned fw_rendercount = 0, fw_mediacount = 0;
1241
Imre Deakd46c0512014-04-14 20:24:27 +03001242 intel_runtime_pm_get(dev_priv);
1243
Deepak S669ab5a2014-01-10 15:18:26 +05301244 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1245 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1246
Imre Deakd46c0512014-04-14 20:24:27 +03001247 intel_runtime_pm_put(dev_priv);
1248
Deepak S669ab5a2014-01-10 15:18:26 +05301249 seq_printf(m, "Video Turbo Mode: %s\n",
1250 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1251 seq_printf(m, "Turbo enabled: %s\n",
1252 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1253 seq_printf(m, "HW control enabled: %s\n",
1254 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1255 seq_printf(m, "SW control enabled: %s\n",
1256 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1257 GEN6_RP_MEDIA_SW_MODE));
1258 seq_printf(m, "RC6 Enabled: %s\n",
1259 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1260 GEN6_RC_CTL_EI_MODE(1))));
1261 seq_printf(m, "Render Power Well: %s\n",
1262 (I915_READ(VLV_GTLC_PW_STATUS) &
1263 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1264 seq_printf(m, "Media Power Well: %s\n",
1265 (I915_READ(VLV_GTLC_PW_STATUS) &
1266 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1267
Imre Deak9cc19be2014-04-14 20:24:24 +03001268 seq_printf(m, "Render RC6 residency since boot: %u\n",
1269 I915_READ(VLV_GT_RENDER_RC6));
1270 seq_printf(m, "Media RC6 residency since boot: %u\n",
1271 I915_READ(VLV_GT_MEDIA_RC6));
1272
Deepak S669ab5a2014-01-10 15:18:26 +05301273 spin_lock_irq(&dev_priv->uncore.lock);
1274 fw_rendercount = dev_priv->uncore.fw_rendercount;
1275 fw_mediacount = dev_priv->uncore.fw_mediacount;
1276 spin_unlock_irq(&dev_priv->uncore.lock);
1277
1278 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1279 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1280
1281
1282 return 0;
1283}
1284
1285
Ben Widawsky4d855292011-12-12 19:34:16 -08001286static int gen6_drpc_info(struct seq_file *m)
1287{
1288
1289 struct drm_info_node *node = (struct drm_info_node *) m->private;
1290 struct drm_device *dev = node->minor->dev;
1291 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001292 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001293 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001294 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001295
1296 ret = mutex_lock_interruptible(&dev->struct_mutex);
1297 if (ret)
1298 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001299 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001300
Chris Wilson907b28c2013-07-19 20:36:52 +01001301 spin_lock_irq(&dev_priv->uncore.lock);
1302 forcewake_count = dev_priv->uncore.forcewake_count;
1303 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001304
1305 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001306 seq_puts(m, "RC information inaccurate because somebody "
1307 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001308 } else {
1309 /* NB: we cannot use forcewake, else we read the wrong values */
1310 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1311 udelay(10);
1312 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1313 }
1314
1315 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001316 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001317
1318 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1319 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1320 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001321 mutex_lock(&dev_priv->rps.hw_lock);
1322 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1323 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001324
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001325 intel_runtime_pm_put(dev_priv);
1326
Ben Widawsky4d855292011-12-12 19:34:16 -08001327 seq_printf(m, "Video Turbo Mode: %s\n",
1328 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1329 seq_printf(m, "HW control enabled: %s\n",
1330 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1331 seq_printf(m, "SW control enabled: %s\n",
1332 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1333 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001334 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001335 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1336 seq_printf(m, "RC6 Enabled: %s\n",
1337 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1338 seq_printf(m, "Deep RC6 Enabled: %s\n",
1339 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1340 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1341 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001342 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001343 switch (gt_core_status & GEN6_RCn_MASK) {
1344 case GEN6_RC0:
1345 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001346 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001347 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001348 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001349 break;
1350 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001351 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001352 break;
1353 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001354 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001355 break;
1356 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001357 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001358 break;
1359 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001360 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001361 break;
1362 }
1363
1364 seq_printf(m, "Core Power Down: %s\n",
1365 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001366
1367 /* Not exactly sure what this is */
1368 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1369 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1370 seq_printf(m, "RC6 residency since boot: %u\n",
1371 I915_READ(GEN6_GT_GFX_RC6));
1372 seq_printf(m, "RC6+ residency since boot: %u\n",
1373 I915_READ(GEN6_GT_GFX_RC6p));
1374 seq_printf(m, "RC6++ residency since boot: %u\n",
1375 I915_READ(GEN6_GT_GFX_RC6pp));
1376
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001377 seq_printf(m, "RC6 voltage: %dmV\n",
1378 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1379 seq_printf(m, "RC6+ voltage: %dmV\n",
1380 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1381 seq_printf(m, "RC6++ voltage: %dmV\n",
1382 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001383 return 0;
1384}
1385
1386static int i915_drpc_info(struct seq_file *m, void *unused)
1387{
1388 struct drm_info_node *node = (struct drm_info_node *) m->private;
1389 struct drm_device *dev = node->minor->dev;
1390
Deepak S669ab5a2014-01-10 15:18:26 +05301391 if (IS_VALLEYVIEW(dev))
1392 return vlv_drpc_info(m);
1393 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001394 return gen6_drpc_info(m);
1395 else
1396 return ironlake_drpc_info(m);
1397}
1398
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399static int i915_fbc_status(struct seq_file *m, void *unused)
1400{
1401 struct drm_info_node *node = (struct drm_info_node *) m->private;
1402 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001403 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001404
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001405 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 return 0;
1408 }
1409
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001410 intel_runtime_pm_get(dev_priv);
1411
Adam Jacksonee5382a2010-04-23 11:17:39 -04001412 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001414 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001415 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001416 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001417 case FBC_OK:
1418 seq_puts(m, "FBC actived, but currently disabled in hardware");
1419 break;
1420 case FBC_UNSUPPORTED:
1421 seq_puts(m, "unsupported by this chipset");
1422 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001423 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001425 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001426 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001427 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001428 break;
1429 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 break;
1432 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001434 break;
1435 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001437 break;
1438 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001440 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001441 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001443 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001444 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001446 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001447 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001449 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001450 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001452 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001455
1456 intel_runtime_pm_put(dev_priv);
1457
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001458 return 0;
1459}
1460
Paulo Zanoni92d44622013-05-31 16:33:24 -03001461static int i915_ips_status(struct seq_file *m, void *unused)
1462{
1463 struct drm_info_node *node = (struct drm_info_node *) m->private;
1464 struct drm_device *dev = node->minor->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466
Damien Lespiauf5adf942013-06-24 18:29:34 +01001467 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001468 seq_puts(m, "not supported\n");
1469 return 0;
1470 }
1471
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001472 intel_runtime_pm_get(dev_priv);
1473
Jesse Barnese59150d2014-01-07 13:30:45 -08001474 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
Paulo Zanoni92d44622013-05-31 16:33:24 -03001475 seq_puts(m, "enabled\n");
1476 else
1477 seq_puts(m, "disabled\n");
1478
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001479 intel_runtime_pm_put(dev_priv);
1480
Paulo Zanoni92d44622013-05-31 16:33:24 -03001481 return 0;
1482}
1483
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001484static int i915_sr_status(struct seq_file *m, void *unused)
1485{
1486 struct drm_info_node *node = (struct drm_info_node *) m->private;
1487 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001488 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001489 bool sr_enabled = false;
1490
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001491 intel_runtime_pm_get(dev_priv);
1492
Yuanhan Liu13982612010-12-15 15:42:31 +08001493 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001494 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001495 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001496 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1497 else if (IS_I915GM(dev))
1498 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1499 else if (IS_PINEVIEW(dev))
1500 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1501
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001502 intel_runtime_pm_put(dev_priv);
1503
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001504 seq_printf(m, "self-refresh: %s\n",
1505 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001506
1507 return 0;
1508}
1509
Jesse Barnes7648fa92010-05-20 14:28:11 -07001510static int i915_emon_status(struct seq_file *m, void *unused)
1511{
1512 struct drm_info_node *node = (struct drm_info_node *) m->private;
1513 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001514 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001515 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001516 int ret;
1517
Chris Wilson582be6b2012-04-30 19:35:02 +01001518 if (!IS_GEN5(dev))
1519 return -ENODEV;
1520
Chris Wilsonde227ef2010-07-03 07:58:38 +01001521 ret = mutex_lock_interruptible(&dev->struct_mutex);
1522 if (ret)
1523 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001524
1525 temp = i915_mch_val(dev_priv);
1526 chipset = i915_chipset_val(dev_priv);
1527 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001528 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001529
1530 seq_printf(m, "GMCH temp: %ld\n", temp);
1531 seq_printf(m, "Chipset power: %ld\n", chipset);
1532 seq_printf(m, "GFX power: %ld\n", gfx);
1533 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1534
1535 return 0;
1536}
1537
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001538static int i915_ring_freq_table(struct seq_file *m, void *unused)
1539{
1540 struct drm_info_node *node = (struct drm_info_node *) m->private;
1541 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001542 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001543 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001544 int gpu_freq, ia_freq;
1545
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001546 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001547 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001548 return 0;
1549 }
1550
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001551 intel_runtime_pm_get(dev_priv);
1552
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001553 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1554
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001555 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001556 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001557 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001558
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001560
Ben Widawskyb39fb292014-03-19 18:31:11 -07001561 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1562 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001563 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001564 ia_freq = gpu_freq;
1565 sandybridge_pcode_read(dev_priv,
1566 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1567 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001568 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1569 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1570 ((ia_freq >> 0) & 0xff) * 100,
1571 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001572 }
1573
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001574 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001575
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001576out:
1577 intel_runtime_pm_put(dev_priv);
1578 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001579}
1580
Jesse Barnes7648fa92010-05-20 14:28:11 -07001581static int i915_gfxec(struct seq_file *m, void *unused)
1582{
1583 struct drm_info_node *node = (struct drm_info_node *) m->private;
1584 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001585 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001586 int ret;
1587
1588 ret = mutex_lock_interruptible(&dev->struct_mutex);
1589 if (ret)
1590 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001591 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001592
1593 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001594 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001595
Ben Widawsky616fdb52011-10-05 11:44:54 -07001596 mutex_unlock(&dev->struct_mutex);
1597
Jesse Barnes7648fa92010-05-20 14:28:11 -07001598 return 0;
1599}
1600
Chris Wilson44834a62010-08-19 16:09:23 +01001601static int i915_opregion(struct seq_file *m, void *unused)
1602{
1603 struct drm_info_node *node = (struct drm_info_node *) m->private;
1604 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001606 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001607 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001608 int ret;
1609
Daniel Vetter0d38f002012-04-21 22:49:10 +02001610 if (data == NULL)
1611 return -ENOMEM;
1612
Chris Wilson44834a62010-08-19 16:09:23 +01001613 ret = mutex_lock_interruptible(&dev->struct_mutex);
1614 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001615 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001616
Daniel Vetter0d38f002012-04-21 22:49:10 +02001617 if (opregion->header) {
1618 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1619 seq_write(m, data, OPREGION_SIZE);
1620 }
Chris Wilson44834a62010-08-19 16:09:23 +01001621
1622 mutex_unlock(&dev->struct_mutex);
1623
Daniel Vetter0d38f002012-04-21 22:49:10 +02001624out:
1625 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001626 return 0;
1627}
1628
Chris Wilson37811fc2010-08-25 22:45:57 +01001629static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1630{
1631 struct drm_info_node *node = (struct drm_info_node *) m->private;
1632 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001633 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001634 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001635
Daniel Vetter4520f532013-10-09 09:18:51 +02001636#ifdef CONFIG_DRM_I915_FBDEV
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001639 if (ret)
1640 return ret;
1641
1642 ifbdev = dev_priv->fbdev;
1643 fb = to_intel_framebuffer(ifbdev->helper.fb);
1644
Daniel Vetter623f9782012-12-11 16:21:38 +01001645 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001646 fb->base.width,
1647 fb->base.height,
1648 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001649 fb->base.bits_per_pixel,
1650 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001651 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001653 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001654#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001655
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001656 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001657 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001658 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001659 continue;
1660
Daniel Vetter623f9782012-12-11 16:21:38 +01001661 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001662 fb->base.width,
1663 fb->base.height,
1664 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001665 fb->base.bits_per_pixel,
1666 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001667 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001668 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001669 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001670 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001671
1672 return 0;
1673}
1674
Ben Widawskye76d3632011-03-19 18:14:29 -07001675static int i915_context_status(struct seq_file *m, void *unused)
1676{
1677 struct drm_info_node *node = (struct drm_info_node *) m->private;
1678 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001679 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001680 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001681 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001682 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001683
1684 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1685 if (ret)
1686 return ret;
1687
Daniel Vetter3e373942012-11-02 19:55:04 +01001688 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001689 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001690 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001691 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001692 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001693
Daniel Vetter3e373942012-11-02 19:55:04 +01001694 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001695 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001696 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001697 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001698 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001699
Ben Widawskya33afea2013-09-17 21:12:45 -07001700 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilsonb77f6992014-04-30 08:30:00 +01001701 if (ctx->obj == NULL)
1702 continue;
1703
Ben Widawskya33afea2013-09-17 21:12:45 -07001704 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001705 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001706 for_each_ring(ring, dev_priv, i)
1707 if (ring->default_context == ctx)
1708 seq_printf(m, "(default context %s) ", ring->name);
1709
1710 describe_obj(m, ctx->obj);
1711 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001712 }
1713
Ben Widawskye76d3632011-03-19 18:14:29 -07001714 mutex_unlock(&dev->mode_config.mutex);
1715
1716 return 0;
1717}
1718
Ben Widawsky6d794d42011-04-25 11:25:56 -07001719static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1720{
1721 struct drm_info_node *node = (struct drm_info_node *) m->private;
1722 struct drm_device *dev = node->minor->dev;
1723 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301724 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001725
Chris Wilson907b28c2013-07-19 20:36:52 +01001726 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301727 if (IS_VALLEYVIEW(dev)) {
1728 fw_rendercount = dev_priv->uncore.fw_rendercount;
1729 fw_mediacount = dev_priv->uncore.fw_mediacount;
1730 } else
1731 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001732 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001733
Deepak S43709ba2013-11-23 14:55:44 +05301734 if (IS_VALLEYVIEW(dev)) {
1735 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1736 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1737 } else
1738 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001739
1740 return 0;
1741}
1742
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001743static const char *swizzle_string(unsigned swizzle)
1744{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001745 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001746 case I915_BIT_6_SWIZZLE_NONE:
1747 return "none";
1748 case I915_BIT_6_SWIZZLE_9:
1749 return "bit9";
1750 case I915_BIT_6_SWIZZLE_9_10:
1751 return "bit9/bit10";
1752 case I915_BIT_6_SWIZZLE_9_11:
1753 return "bit9/bit11";
1754 case I915_BIT_6_SWIZZLE_9_10_11:
1755 return "bit9/bit10/bit11";
1756 case I915_BIT_6_SWIZZLE_9_17:
1757 return "bit9/bit17";
1758 case I915_BIT_6_SWIZZLE_9_10_17:
1759 return "bit9/bit10/bit17";
1760 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001761 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001762 }
1763
1764 return "bug";
1765}
1766
1767static int i915_swizzle_info(struct seq_file *m, void *data)
1768{
1769 struct drm_info_node *node = (struct drm_info_node *) m->private;
1770 struct drm_device *dev = node->minor->dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001772 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001773
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001774 ret = mutex_lock_interruptible(&dev->struct_mutex);
1775 if (ret)
1776 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001777 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001778
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001779 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1780 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1781 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1782 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1783
1784 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1785 seq_printf(m, "DDC = 0x%08x\n",
1786 I915_READ(DCC));
1787 seq_printf(m, "C0DRB3 = 0x%04x\n",
1788 I915_READ16(C0DRB3));
1789 seq_printf(m, "C1DRB3 = 0x%04x\n",
1790 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001791 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001792 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1793 I915_READ(MAD_DIMM_C0));
1794 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1795 I915_READ(MAD_DIMM_C1));
1796 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1797 I915_READ(MAD_DIMM_C2));
1798 seq_printf(m, "TILECTL = 0x%08x\n",
1799 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001800 if (IS_GEN8(dev))
1801 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1802 I915_READ(GAMTARBMODE));
1803 else
1804 seq_printf(m, "ARB_MODE = 0x%08x\n",
1805 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001806 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1807 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001808 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001809 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001810 mutex_unlock(&dev->struct_mutex);
1811
1812 return 0;
1813}
1814
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001815static int per_file_ctx(int id, void *ptr, void *data)
1816{
1817 struct i915_hw_context *ctx = ptr;
1818 struct seq_file *m = data;
1819 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1820
1821 ppgtt->debug_dump(ppgtt, m);
1822
1823 return 0;
1824}
1825
Ben Widawsky77df6772013-11-02 21:07:30 -07001826static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001827{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001828 struct drm_i915_private *dev_priv = dev->dev_private;
1829 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001830 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1831 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001832
Ben Widawsky77df6772013-11-02 21:07:30 -07001833 if (!ppgtt)
1834 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001835
Ben Widawsky77df6772013-11-02 21:07:30 -07001836 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001837 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001838 for_each_ring(ring, dev_priv, unused) {
1839 seq_printf(m, "%s\n", ring->name);
1840 for (i = 0; i < 4; i++) {
1841 u32 offset = 0x270 + i * 8;
1842 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1843 pdp <<= 32;
1844 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001845 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001846 }
1847 }
1848}
1849
1850static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1851{
1852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 struct intel_ring_buffer *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001854 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001855 int i;
1856
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001857 if (INTEL_INFO(dev)->gen == 6)
1858 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1859
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001860 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001861 seq_printf(m, "%s\n", ring->name);
1862 if (INTEL_INFO(dev)->gen == 7)
1863 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1864 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1865 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1866 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1867 }
1868 if (dev_priv->mm.aliasing_ppgtt) {
1869 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1870
Damien Lespiau267f0c92013-06-24 22:59:48 +01001871 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001872 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001873
Ben Widawsky87d60b62013-12-06 14:11:29 -08001874 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001875 } else
1876 return;
1877
1878 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1879 struct drm_i915_file_private *file_priv = file->driver_priv;
1880 struct i915_hw_ppgtt *pvt_ppgtt;
1881
1882 pvt_ppgtt = ctx_to_ppgtt(file_priv->private_default_ctx);
1883 seq_printf(m, "proc: %s\n",
1884 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1885 seq_puts(m, " default context:\n");
1886 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001887 }
1888 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001889}
1890
1891static int i915_ppgtt_info(struct seq_file *m, void *data)
1892{
1893 struct drm_info_node *node = (struct drm_info_node *) m->private;
1894 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001895 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001896
1897 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1898 if (ret)
1899 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001900 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001901
1902 if (INTEL_INFO(dev)->gen >= 8)
1903 gen8_ppgtt_info(m, dev);
1904 else if (INTEL_INFO(dev)->gen >= 6)
1905 gen6_ppgtt_info(m, dev);
1906
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001907 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001908 mutex_unlock(&dev->struct_mutex);
1909
1910 return 0;
1911}
1912
Ben Widawsky63573eb2013-07-04 11:02:07 -07001913static int i915_llc(struct seq_file *m, void *data)
1914{
1915 struct drm_info_node *node = (struct drm_info_node *) m->private;
1916 struct drm_device *dev = node->minor->dev;
1917 struct drm_i915_private *dev_priv = dev->dev_private;
1918
1919 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1920 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1921 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1922
1923 return 0;
1924}
1925
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001926static int i915_edp_psr_status(struct seq_file *m, void *data)
1927{
1928 struct drm_info_node *node = m->private;
1929 struct drm_device *dev = node->minor->dev;
1930 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001931 u32 psrperf = 0;
1932 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001933
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001934 intel_runtime_pm_get(dev_priv);
1935
Rodrigo Vivia031d702013-10-03 16:15:06 -03001936 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1937 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001938
Rodrigo Vivia031d702013-10-03 16:15:06 -03001939 enabled = HAS_PSR(dev) &&
1940 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1941 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001942
Rodrigo Vivia031d702013-10-03 16:15:06 -03001943 if (HAS_PSR(dev))
1944 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1945 EDP_PSR_PERF_CNT_MASK;
1946 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001947
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001948 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001949 return 0;
1950}
1951
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001952static int i915_sink_crc(struct seq_file *m, void *data)
1953{
1954 struct drm_info_node *node = m->private;
1955 struct drm_device *dev = node->minor->dev;
1956 struct intel_encoder *encoder;
1957 struct intel_connector *connector;
1958 struct intel_dp *intel_dp = NULL;
1959 int ret;
1960 u8 crc[6];
1961
1962 drm_modeset_lock_all(dev);
1963 list_for_each_entry(connector, &dev->mode_config.connector_list,
1964 base.head) {
1965
1966 if (connector->base.dpms != DRM_MODE_DPMS_ON)
1967 continue;
1968
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02001969 if (!connector->base.encoder)
1970 continue;
1971
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001972 encoder = to_intel_encoder(connector->base.encoder);
1973 if (encoder->type != INTEL_OUTPUT_EDP)
1974 continue;
1975
1976 intel_dp = enc_to_intel_dp(&encoder->base);
1977
1978 ret = intel_dp_sink_crc(intel_dp, crc);
1979 if (ret)
1980 goto out;
1981
1982 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
1983 crc[0], crc[1], crc[2],
1984 crc[3], crc[4], crc[5]);
1985 goto out;
1986 }
1987 ret = -ENODEV;
1988out:
1989 drm_modeset_unlock_all(dev);
1990 return ret;
1991}
1992
Jesse Barnesec013e72013-08-20 10:29:23 +01001993static int i915_energy_uJ(struct seq_file *m, void *data)
1994{
1995 struct drm_info_node *node = m->private;
1996 struct drm_device *dev = node->minor->dev;
1997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 u64 power;
1999 u32 units;
2000
2001 if (INTEL_INFO(dev)->gen < 6)
2002 return -ENODEV;
2003
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002004 intel_runtime_pm_get(dev_priv);
2005
Jesse Barnesec013e72013-08-20 10:29:23 +01002006 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2007 power = (power & 0x1f00) >> 8;
2008 units = 1000000 / (1 << power); /* convert to uJ */
2009 power = I915_READ(MCH_SECP_NRG_STTS);
2010 power *= units;
2011
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002012 intel_runtime_pm_put(dev_priv);
2013
Jesse Barnesec013e72013-08-20 10:29:23 +01002014 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002015
2016 return 0;
2017}
2018
2019static int i915_pc8_status(struct seq_file *m, void *unused)
2020{
2021 struct drm_info_node *node = (struct drm_info_node *) m->private;
2022 struct drm_device *dev = node->minor->dev;
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002025 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002026 seq_puts(m, "not supported\n");
2027 return 0;
2028 }
2029
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002030 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002031 seq_printf(m, "IRQs disabled: %s\n",
Paulo Zanoni5d584b22014-03-07 20:08:15 -03002032 yesno(dev_priv->pm.irqs_disabled));
Paulo Zanoni371db662013-08-19 13:18:10 -03002033
Jesse Barnesec013e72013-08-20 10:29:23 +01002034 return 0;
2035}
2036
Imre Deak1da51582013-11-25 17:15:35 +02002037static const char *power_domain_str(enum intel_display_power_domain domain)
2038{
2039 switch (domain) {
2040 case POWER_DOMAIN_PIPE_A:
2041 return "PIPE_A";
2042 case POWER_DOMAIN_PIPE_B:
2043 return "PIPE_B";
2044 case POWER_DOMAIN_PIPE_C:
2045 return "PIPE_C";
2046 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2047 return "PIPE_A_PANEL_FITTER";
2048 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2049 return "PIPE_B_PANEL_FITTER";
2050 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2051 return "PIPE_C_PANEL_FITTER";
2052 case POWER_DOMAIN_TRANSCODER_A:
2053 return "TRANSCODER_A";
2054 case POWER_DOMAIN_TRANSCODER_B:
2055 return "TRANSCODER_B";
2056 case POWER_DOMAIN_TRANSCODER_C:
2057 return "TRANSCODER_C";
2058 case POWER_DOMAIN_TRANSCODER_EDP:
2059 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002060 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2061 return "PORT_DDI_A_2_LANES";
2062 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2063 return "PORT_DDI_A_4_LANES";
2064 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2065 return "PORT_DDI_B_2_LANES";
2066 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2067 return "PORT_DDI_B_4_LANES";
2068 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2069 return "PORT_DDI_C_2_LANES";
2070 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2071 return "PORT_DDI_C_4_LANES";
2072 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2073 return "PORT_DDI_D_2_LANES";
2074 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2075 return "PORT_DDI_D_4_LANES";
2076 case POWER_DOMAIN_PORT_DSI:
2077 return "PORT_DSI";
2078 case POWER_DOMAIN_PORT_CRT:
2079 return "PORT_CRT";
2080 case POWER_DOMAIN_PORT_OTHER:
2081 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002082 case POWER_DOMAIN_VGA:
2083 return "VGA";
2084 case POWER_DOMAIN_AUDIO:
2085 return "AUDIO";
2086 case POWER_DOMAIN_INIT:
2087 return "INIT";
2088 default:
2089 WARN_ON(1);
2090 return "?";
2091 }
2092}
2093
2094static int i915_power_domain_info(struct seq_file *m, void *unused)
2095{
2096 struct drm_info_node *node = (struct drm_info_node *) m->private;
2097 struct drm_device *dev = node->minor->dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2100 int i;
2101
2102 mutex_lock(&power_domains->lock);
2103
2104 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2105 for (i = 0; i < power_domains->power_well_count; i++) {
2106 struct i915_power_well *power_well;
2107 enum intel_display_power_domain power_domain;
2108
2109 power_well = &power_domains->power_wells[i];
2110 seq_printf(m, "%-25s %d\n", power_well->name,
2111 power_well->count);
2112
2113 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2114 power_domain++) {
2115 if (!(BIT(power_domain) & power_well->domains))
2116 continue;
2117
2118 seq_printf(m, " %-23s %d\n",
2119 power_domain_str(power_domain),
2120 power_domains->domain_use_count[power_domain]);
2121 }
2122 }
2123
2124 mutex_unlock(&power_domains->lock);
2125
2126 return 0;
2127}
2128
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002129static void intel_seq_print_mode(struct seq_file *m, int tabs,
2130 struct drm_display_mode *mode)
2131{
2132 int i;
2133
2134 for (i = 0; i < tabs; i++)
2135 seq_putc(m, '\t');
2136
2137 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2138 mode->base.id, mode->name,
2139 mode->vrefresh, mode->clock,
2140 mode->hdisplay, mode->hsync_start,
2141 mode->hsync_end, mode->htotal,
2142 mode->vdisplay, mode->vsync_start,
2143 mode->vsync_end, mode->vtotal,
2144 mode->type, mode->flags);
2145}
2146
2147static void intel_encoder_info(struct seq_file *m,
2148 struct intel_crtc *intel_crtc,
2149 struct intel_encoder *intel_encoder)
2150{
2151 struct drm_info_node *node = (struct drm_info_node *) m->private;
2152 struct drm_device *dev = node->minor->dev;
2153 struct drm_crtc *crtc = &intel_crtc->base;
2154 struct intel_connector *intel_connector;
2155 struct drm_encoder *encoder;
2156
2157 encoder = &intel_encoder->base;
2158 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2159 encoder->base.id, drm_get_encoder_name(encoder));
2160 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2161 struct drm_connector *connector = &intel_connector->base;
2162 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2163 connector->base.id,
2164 drm_get_connector_name(connector),
2165 drm_get_connector_status_name(connector->status));
2166 if (connector->status == connector_status_connected) {
2167 struct drm_display_mode *mode = &crtc->mode;
2168 seq_printf(m, ", mode:\n");
2169 intel_seq_print_mode(m, 2, mode);
2170 } else {
2171 seq_putc(m, '\n');
2172 }
2173 }
2174}
2175
2176static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2177{
2178 struct drm_info_node *node = (struct drm_info_node *) m->private;
2179 struct drm_device *dev = node->minor->dev;
2180 struct drm_crtc *crtc = &intel_crtc->base;
2181 struct intel_encoder *intel_encoder;
2182
2183 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Matt Roperf4510a22014-04-01 15:22:40 -07002184 crtc->primary->fb->base.id, crtc->x, crtc->y,
2185 crtc->primary->fb->width, crtc->primary->fb->height);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002186 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2187 intel_encoder_info(m, intel_crtc, intel_encoder);
2188}
2189
2190static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2191{
2192 struct drm_display_mode *mode = panel->fixed_mode;
2193
2194 seq_printf(m, "\tfixed mode:\n");
2195 intel_seq_print_mode(m, 2, mode);
2196}
2197
2198static void intel_dp_info(struct seq_file *m,
2199 struct intel_connector *intel_connector)
2200{
2201 struct intel_encoder *intel_encoder = intel_connector->encoder;
2202 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2203
2204 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2205 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2206 "no");
2207 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2208 intel_panel_info(m, &intel_connector->panel);
2209}
2210
2211static void intel_hdmi_info(struct seq_file *m,
2212 struct intel_connector *intel_connector)
2213{
2214 struct intel_encoder *intel_encoder = intel_connector->encoder;
2215 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2216
2217 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2218 "no");
2219}
2220
2221static void intel_lvds_info(struct seq_file *m,
2222 struct intel_connector *intel_connector)
2223{
2224 intel_panel_info(m, &intel_connector->panel);
2225}
2226
2227static void intel_connector_info(struct seq_file *m,
2228 struct drm_connector *connector)
2229{
2230 struct intel_connector *intel_connector = to_intel_connector(connector);
2231 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002232 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002233
2234 seq_printf(m, "connector %d: type %s, status: %s\n",
2235 connector->base.id, drm_get_connector_name(connector),
2236 drm_get_connector_status_name(connector->status));
2237 if (connector->status == connector_status_connected) {
2238 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2239 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2240 connector->display_info.width_mm,
2241 connector->display_info.height_mm);
2242 seq_printf(m, "\tsubpixel order: %s\n",
2243 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2244 seq_printf(m, "\tCEA rev: %d\n",
2245 connector->display_info.cea_rev);
2246 }
2247 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2248 intel_encoder->type == INTEL_OUTPUT_EDP)
2249 intel_dp_info(m, intel_connector);
2250 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2251 intel_hdmi_info(m, intel_connector);
2252 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2253 intel_lvds_info(m, intel_connector);
2254
Jesse Barnesf103fc72014-02-20 12:39:57 -08002255 seq_printf(m, "\tmodes:\n");
2256 list_for_each_entry(mode, &connector->modes, head)
2257 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002258}
2259
Chris Wilson065f2ec2014-03-12 09:13:13 +00002260static bool cursor_active(struct drm_device *dev, int pipe)
2261{
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 u32 state;
2264
2265 if (IS_845G(dev) || IS_I865G(dev))
2266 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
2267 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
2268 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2269 else
2270 state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
2271
2272 return state;
2273}
2274
2275static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2276{
2277 struct drm_i915_private *dev_priv = dev->dev_private;
2278 u32 pos;
2279
2280 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
2281 pos = I915_READ(CURPOS_IVB(pipe));
2282 else
2283 pos = I915_READ(CURPOS(pipe));
2284
2285 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2286 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2287 *x = -*x;
2288
2289 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2290 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2291 *y = -*y;
2292
2293 return cursor_active(dev, pipe);
2294}
2295
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002296static int i915_display_info(struct seq_file *m, void *unused)
2297{
2298 struct drm_info_node *node = (struct drm_info_node *) m->private;
2299 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002300 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002301 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002302 struct drm_connector *connector;
2303
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002304 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002305 drm_modeset_lock_all(dev);
2306 seq_printf(m, "CRTC info\n");
2307 seq_printf(m, "---------\n");
Chris Wilson065f2ec2014-03-12 09:13:13 +00002308 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2309 bool active;
2310 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002311
2312 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002313 crtc->base.base.id, pipe_name(crtc->pipe),
2314 yesno(crtc->active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002315 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002316 intel_crtc_info(m, crtc);
2317
Paulo Zanonia23dc652014-04-01 14:55:11 -03002318 active = cursor_position(dev, crtc->pipe, &x, &y);
2319 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2320 yesno(crtc->cursor_visible),
2321 x, y, crtc->cursor_addr,
2322 yesno(active));
2323 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002324 }
2325
2326 seq_printf(m, "\n");
2327 seq_printf(m, "Connector info\n");
2328 seq_printf(m, "--------------\n");
2329 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2330 intel_connector_info(m, connector);
2331 }
2332 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002333 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002334
2335 return 0;
2336}
2337
Damien Lespiau07144422013-10-15 18:55:40 +01002338struct pipe_crc_info {
2339 const char *name;
2340 struct drm_device *dev;
2341 enum pipe pipe;
2342};
2343
2344static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002345{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002346 struct pipe_crc_info *info = inode->i_private;
2347 struct drm_i915_private *dev_priv = info->dev->dev_private;
2348 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2349
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002350 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2351 return -ENODEV;
2352
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002353 spin_lock_irq(&pipe_crc->lock);
2354
2355 if (pipe_crc->opened) {
2356 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002357 return -EBUSY; /* already open */
2358 }
2359
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002360 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002361 filep->private_data = inode->i_private;
2362
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002363 spin_unlock_irq(&pipe_crc->lock);
2364
Damien Lespiau07144422013-10-15 18:55:40 +01002365 return 0;
2366}
2367
2368static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2369{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002370 struct pipe_crc_info *info = inode->i_private;
2371 struct drm_i915_private *dev_priv = info->dev->dev_private;
2372 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2373
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002374 spin_lock_irq(&pipe_crc->lock);
2375 pipe_crc->opened = false;
2376 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002377
Damien Lespiau07144422013-10-15 18:55:40 +01002378 return 0;
2379}
2380
2381/* (6 fields, 8 chars each, space separated (5) + '\n') */
2382#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2383/* account for \'0' */
2384#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2385
2386static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2387{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002388 assert_spin_locked(&pipe_crc->lock);
2389 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2390 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002391}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002392
Damien Lespiau07144422013-10-15 18:55:40 +01002393static ssize_t
2394i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2395 loff_t *pos)
2396{
2397 struct pipe_crc_info *info = filep->private_data;
2398 struct drm_device *dev = info->dev;
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2401 char buf[PIPE_CRC_BUFFER_LEN];
2402 int head, tail, n_entries, n;
2403 ssize_t bytes_read;
2404
2405 /*
2406 * Don't allow user space to provide buffers not big enough to hold
2407 * a line of data.
2408 */
2409 if (count < PIPE_CRC_LINE_LEN)
2410 return -EINVAL;
2411
2412 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2413 return 0;
2414
2415 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002416 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002417 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002418 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002419
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002420 if (filep->f_flags & O_NONBLOCK) {
2421 spin_unlock_irq(&pipe_crc->lock);
2422 return -EAGAIN;
2423 }
2424
2425 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2426 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2427 if (ret) {
2428 spin_unlock_irq(&pipe_crc->lock);
2429 return ret;
2430 }
Damien Lespiau07144422013-10-15 18:55:40 +01002431 }
2432
2433 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002434 head = pipe_crc->head;
2435 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002436 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2437 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002438 spin_unlock_irq(&pipe_crc->lock);
2439
Damien Lespiau07144422013-10-15 18:55:40 +01002440 bytes_read = 0;
2441 n = 0;
2442 do {
2443 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2444 int ret;
2445
2446 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2447 "%8u %8x %8x %8x %8x %8x\n",
2448 entry->frame, entry->crc[0],
2449 entry->crc[1], entry->crc[2],
2450 entry->crc[3], entry->crc[4]);
2451
2452 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2453 buf, PIPE_CRC_LINE_LEN);
2454 if (ret == PIPE_CRC_LINE_LEN)
2455 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002456
2457 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2458 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002459 n++;
2460 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002461
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002462 spin_lock_irq(&pipe_crc->lock);
2463 pipe_crc->tail = tail;
2464 spin_unlock_irq(&pipe_crc->lock);
2465
Damien Lespiau07144422013-10-15 18:55:40 +01002466 return bytes_read;
2467}
2468
2469static const struct file_operations i915_pipe_crc_fops = {
2470 .owner = THIS_MODULE,
2471 .open = i915_pipe_crc_open,
2472 .read = i915_pipe_crc_read,
2473 .release = i915_pipe_crc_release,
2474};
2475
2476static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2477 {
2478 .name = "i915_pipe_A_crc",
2479 .pipe = PIPE_A,
2480 },
2481 {
2482 .name = "i915_pipe_B_crc",
2483 .pipe = PIPE_B,
2484 },
2485 {
2486 .name = "i915_pipe_C_crc",
2487 .pipe = PIPE_C,
2488 },
2489};
2490
2491static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2492 enum pipe pipe)
2493{
2494 struct drm_device *dev = minor->dev;
2495 struct dentry *ent;
2496 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2497
2498 info->dev = dev;
2499 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2500 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002501 if (!ent)
2502 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002503
2504 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002505}
2506
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002507static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002508 "none",
2509 "plane1",
2510 "plane2",
2511 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002512 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002513 "TV",
2514 "DP-B",
2515 "DP-C",
2516 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002517 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002518};
2519
2520static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2521{
2522 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2523 return pipe_crc_sources[source];
2524}
2525
Damien Lespiaubd9db022013-10-15 18:55:36 +01002526static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002527{
2528 struct drm_device *dev = m->private;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 int i;
2531
2532 for (i = 0; i < I915_MAX_PIPES; i++)
2533 seq_printf(m, "%c %s\n", pipe_name(i),
2534 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2535
2536 return 0;
2537}
2538
Damien Lespiaubd9db022013-10-15 18:55:36 +01002539static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002540{
2541 struct drm_device *dev = inode->i_private;
2542
Damien Lespiaubd9db022013-10-15 18:55:36 +01002543 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002544}
2545
Daniel Vetter46a19182013-11-01 10:50:20 +01002546static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002547 uint32_t *val)
2548{
Daniel Vetter46a19182013-11-01 10:50:20 +01002549 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2550 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2551
2552 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002553 case INTEL_PIPE_CRC_SOURCE_PIPE:
2554 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2555 break;
2556 case INTEL_PIPE_CRC_SOURCE_NONE:
2557 *val = 0;
2558 break;
2559 default:
2560 return -EINVAL;
2561 }
2562
2563 return 0;
2564}
2565
Daniel Vetter46a19182013-11-01 10:50:20 +01002566static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2567 enum intel_pipe_crc_source *source)
2568{
2569 struct intel_encoder *encoder;
2570 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002571 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002572 int ret = 0;
2573
2574 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2575
2576 mutex_lock(&dev->mode_config.mutex);
2577 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2578 base.head) {
2579 if (!encoder->base.crtc)
2580 continue;
2581
2582 crtc = to_intel_crtc(encoder->base.crtc);
2583
2584 if (crtc->pipe != pipe)
2585 continue;
2586
2587 switch (encoder->type) {
2588 case INTEL_OUTPUT_TVOUT:
2589 *source = INTEL_PIPE_CRC_SOURCE_TV;
2590 break;
2591 case INTEL_OUTPUT_DISPLAYPORT:
2592 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002593 dig_port = enc_to_dig_port(&encoder->base);
2594 switch (dig_port->port) {
2595 case PORT_B:
2596 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2597 break;
2598 case PORT_C:
2599 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2600 break;
2601 case PORT_D:
2602 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2603 break;
2604 default:
2605 WARN(1, "nonexisting DP port %c\n",
2606 port_name(dig_port->port));
2607 break;
2608 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002609 break;
2610 }
2611 }
2612 mutex_unlock(&dev->mode_config.mutex);
2613
2614 return ret;
2615}
2616
2617static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2618 enum pipe pipe,
2619 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002620 uint32_t *val)
2621{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002622 struct drm_i915_private *dev_priv = dev->dev_private;
2623 bool need_stable_symbols = false;
2624
Daniel Vetter46a19182013-11-01 10:50:20 +01002625 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2626 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2627 if (ret)
2628 return ret;
2629 }
2630
2631 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002632 case INTEL_PIPE_CRC_SOURCE_PIPE:
2633 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2634 break;
2635 case INTEL_PIPE_CRC_SOURCE_DP_B:
2636 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002637 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002638 break;
2639 case INTEL_PIPE_CRC_SOURCE_DP_C:
2640 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002641 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002642 break;
2643 case INTEL_PIPE_CRC_SOURCE_NONE:
2644 *val = 0;
2645 break;
2646 default:
2647 return -EINVAL;
2648 }
2649
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002650 /*
2651 * When the pipe CRC tap point is after the transcoders we need
2652 * to tweak symbol-level features to produce a deterministic series of
2653 * symbols for a given frame. We need to reset those features only once
2654 * a frame (instead of every nth symbol):
2655 * - DC-balance: used to ensure a better clock recovery from the data
2656 * link (SDVO)
2657 * - DisplayPort scrambling: used for EMI reduction
2658 */
2659 if (need_stable_symbols) {
2660 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2661
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002662 tmp |= DC_BALANCE_RESET_VLV;
2663 if (pipe == PIPE_A)
2664 tmp |= PIPE_A_SCRAMBLE_RESET;
2665 else
2666 tmp |= PIPE_B_SCRAMBLE_RESET;
2667
2668 I915_WRITE(PORT_DFT2_G4X, tmp);
2669 }
2670
Daniel Vetter7ac01292013-10-18 16:37:06 +02002671 return 0;
2672}
2673
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002674static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002675 enum pipe pipe,
2676 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002677 uint32_t *val)
2678{
Daniel Vetter84093602013-11-01 10:50:21 +01002679 struct drm_i915_private *dev_priv = dev->dev_private;
2680 bool need_stable_symbols = false;
2681
Daniel Vetter46a19182013-11-01 10:50:20 +01002682 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2683 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2684 if (ret)
2685 return ret;
2686 }
2687
2688 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002689 case INTEL_PIPE_CRC_SOURCE_PIPE:
2690 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2691 break;
2692 case INTEL_PIPE_CRC_SOURCE_TV:
2693 if (!SUPPORTS_TV(dev))
2694 return -EINVAL;
2695 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2696 break;
2697 case INTEL_PIPE_CRC_SOURCE_DP_B:
2698 if (!IS_G4X(dev))
2699 return -EINVAL;
2700 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002701 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002702 break;
2703 case INTEL_PIPE_CRC_SOURCE_DP_C:
2704 if (!IS_G4X(dev))
2705 return -EINVAL;
2706 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002707 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002708 break;
2709 case INTEL_PIPE_CRC_SOURCE_DP_D:
2710 if (!IS_G4X(dev))
2711 return -EINVAL;
2712 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002713 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002714 break;
2715 case INTEL_PIPE_CRC_SOURCE_NONE:
2716 *val = 0;
2717 break;
2718 default:
2719 return -EINVAL;
2720 }
2721
Daniel Vetter84093602013-11-01 10:50:21 +01002722 /*
2723 * When the pipe CRC tap point is after the transcoders we need
2724 * to tweak symbol-level features to produce a deterministic series of
2725 * symbols for a given frame. We need to reset those features only once
2726 * a frame (instead of every nth symbol):
2727 * - DC-balance: used to ensure a better clock recovery from the data
2728 * link (SDVO)
2729 * - DisplayPort scrambling: used for EMI reduction
2730 */
2731 if (need_stable_symbols) {
2732 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2733
2734 WARN_ON(!IS_G4X(dev));
2735
2736 I915_WRITE(PORT_DFT_I9XX,
2737 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2738
2739 if (pipe == PIPE_A)
2740 tmp |= PIPE_A_SCRAMBLE_RESET;
2741 else
2742 tmp |= PIPE_B_SCRAMBLE_RESET;
2743
2744 I915_WRITE(PORT_DFT2_G4X, tmp);
2745 }
2746
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002747 return 0;
2748}
2749
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002750static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2751 enum pipe pipe)
2752{
2753 struct drm_i915_private *dev_priv = dev->dev_private;
2754 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2755
2756 if (pipe == PIPE_A)
2757 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2758 else
2759 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2760 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2761 tmp &= ~DC_BALANCE_RESET_VLV;
2762 I915_WRITE(PORT_DFT2_G4X, tmp);
2763
2764}
2765
Daniel Vetter84093602013-11-01 10:50:21 +01002766static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2767 enum pipe pipe)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2771
2772 if (pipe == PIPE_A)
2773 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2774 else
2775 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2776 I915_WRITE(PORT_DFT2_G4X, tmp);
2777
2778 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2779 I915_WRITE(PORT_DFT_I9XX,
2780 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2781 }
2782}
2783
Daniel Vetter46a19182013-11-01 10:50:20 +01002784static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002785 uint32_t *val)
2786{
Daniel Vetter46a19182013-11-01 10:50:20 +01002787 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2788 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2789
2790 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002791 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2792 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2793 break;
2794 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2795 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2796 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002797 case INTEL_PIPE_CRC_SOURCE_PIPE:
2798 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2799 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002800 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002801 *val = 0;
2802 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002803 default:
2804 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002805 }
2806
2807 return 0;
2808}
2809
Daniel Vetter46a19182013-11-01 10:50:20 +01002810static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002811 uint32_t *val)
2812{
Daniel Vetter46a19182013-11-01 10:50:20 +01002813 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2814 *source = INTEL_PIPE_CRC_SOURCE_PF;
2815
2816 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002817 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2818 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2819 break;
2820 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2821 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2822 break;
2823 case INTEL_PIPE_CRC_SOURCE_PF:
2824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2825 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002826 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002827 *val = 0;
2828 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002829 default:
2830 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002831 }
2832
2833 return 0;
2834}
2835
Daniel Vetter926321d2013-10-16 13:30:34 +02002836static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2837 enum intel_pipe_crc_source source)
2838{
2839 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002840 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002841 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002842 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002843
Damien Lespiaucc3da172013-10-15 18:55:31 +01002844 if (pipe_crc->source == source)
2845 return 0;
2846
Damien Lespiauae676fc2013-10-15 18:55:32 +01002847 /* forbid changing the source without going back to 'none' */
2848 if (pipe_crc->source && source)
2849 return -EINVAL;
2850
Daniel Vetter52f843f2013-10-21 17:26:38 +02002851 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002852 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002853 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002854 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002855 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002856 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002857 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002858 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002859 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002860 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002861
2862 if (ret != 0)
2863 return ret;
2864
Damien Lespiau4b584362013-10-15 18:55:33 +01002865 /* none -> real source transition */
2866 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002867 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2868 pipe_name(pipe), pipe_crc_source_name(source));
2869
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002870 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2871 INTEL_PIPE_CRC_ENTRIES_NR,
2872 GFP_KERNEL);
2873 if (!pipe_crc->entries)
2874 return -ENOMEM;
2875
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002876 spin_lock_irq(&pipe_crc->lock);
2877 pipe_crc->head = 0;
2878 pipe_crc->tail = 0;
2879 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002880 }
2881
Damien Lespiaucc3da172013-10-15 18:55:31 +01002882 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002883
Daniel Vetter926321d2013-10-16 13:30:34 +02002884 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2885 POSTING_READ(PIPE_CRC_CTL(pipe));
2886
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002887 /* real source -> none transition */
2888 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002889 struct intel_pipe_crc_entry *entries;
2890
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002891 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2892 pipe_name(pipe));
2893
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002894 intel_wait_for_vblank(dev, pipe);
2895
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002896 spin_lock_irq(&pipe_crc->lock);
2897 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002898 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002899 spin_unlock_irq(&pipe_crc->lock);
2900
2901 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002902
2903 if (IS_G4X(dev))
2904 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002905 else if (IS_VALLEYVIEW(dev))
2906 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002907 }
2908
Daniel Vetter926321d2013-10-16 13:30:34 +02002909 return 0;
2910}
2911
2912/*
2913 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002914 * command: wsp* object wsp+ name wsp+ source wsp*
2915 * object: 'pipe'
2916 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002917 * source: (none | plane1 | plane2 | pf)
2918 * wsp: (#0x20 | #0x9 | #0xA)+
2919 *
2920 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002921 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2922 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002923 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002924static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002925{
2926 int n_words = 0;
2927
2928 while (*buf) {
2929 char *end;
2930
2931 /* skip leading white space */
2932 buf = skip_spaces(buf);
2933 if (!*buf)
2934 break; /* end of buffer */
2935
2936 /* find end of word */
2937 for (end = buf; *end && !isspace(*end); end++)
2938 ;
2939
2940 if (n_words == max_words) {
2941 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2942 max_words);
2943 return -EINVAL; /* ran out of words[] before bytes */
2944 }
2945
2946 if (*end)
2947 *end++ = '\0';
2948 words[n_words++] = buf;
2949 buf = end;
2950 }
2951
2952 return n_words;
2953}
2954
Damien Lespiaub94dec82013-10-15 18:55:35 +01002955enum intel_pipe_crc_object {
2956 PIPE_CRC_OBJECT_PIPE,
2957};
2958
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002959static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002960 "pipe",
2961};
2962
2963static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002964display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002965{
2966 int i;
2967
2968 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2969 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002970 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002971 return 0;
2972 }
2973
2974 return -EINVAL;
2975}
2976
Damien Lespiaubd9db022013-10-15 18:55:36 +01002977static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002978{
2979 const char name = buf[0];
2980
2981 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2982 return -EINVAL;
2983
2984 *pipe = name - 'A';
2985
2986 return 0;
2987}
2988
2989static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002990display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002991{
2992 int i;
2993
2994 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2995 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002996 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002997 return 0;
2998 }
2999
3000 return -EINVAL;
3001}
3002
Damien Lespiaubd9db022013-10-15 18:55:36 +01003003static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003004{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003005#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003006 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003007 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003008 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003009 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003010 enum intel_pipe_crc_source source;
3011
Damien Lespiaubd9db022013-10-15 18:55:36 +01003012 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003013 if (n_words != N_WORDS) {
3014 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3015 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003016 return -EINVAL;
3017 }
3018
Damien Lespiaubd9db022013-10-15 18:55:36 +01003019 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003020 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003021 return -EINVAL;
3022 }
3023
Damien Lespiaubd9db022013-10-15 18:55:36 +01003024 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003025 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3026 return -EINVAL;
3027 }
3028
Damien Lespiaubd9db022013-10-15 18:55:36 +01003029 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003030 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003031 return -EINVAL;
3032 }
3033
3034 return pipe_crc_set_source(dev, pipe, source);
3035}
3036
Damien Lespiaubd9db022013-10-15 18:55:36 +01003037static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3038 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003039{
3040 struct seq_file *m = file->private_data;
3041 struct drm_device *dev = m->private;
3042 char *tmpbuf;
3043 int ret;
3044
3045 if (len == 0)
3046 return 0;
3047
3048 if (len > PAGE_SIZE - 1) {
3049 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3050 PAGE_SIZE);
3051 return -E2BIG;
3052 }
3053
3054 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3055 if (!tmpbuf)
3056 return -ENOMEM;
3057
3058 if (copy_from_user(tmpbuf, ubuf, len)) {
3059 ret = -EFAULT;
3060 goto out;
3061 }
3062 tmpbuf[len] = '\0';
3063
Damien Lespiaubd9db022013-10-15 18:55:36 +01003064 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003065
3066out:
3067 kfree(tmpbuf);
3068 if (ret < 0)
3069 return ret;
3070
3071 *offp += len;
3072 return len;
3073}
3074
Damien Lespiaubd9db022013-10-15 18:55:36 +01003075static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003076 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003077 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003078 .read = seq_read,
3079 .llseek = seq_lseek,
3080 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003081 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003082};
3083
Ville Syrjälä369a1342014-01-22 14:36:08 +02003084static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3085{
3086 struct drm_device *dev = m->private;
3087 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3088 int level;
3089
3090 drm_modeset_lock_all(dev);
3091
3092 for (level = 0; level < num_levels; level++) {
3093 unsigned int latency = wm[level];
3094
3095 /* WM1+ latency values in 0.5us units */
3096 if (level > 0)
3097 latency *= 5;
3098
3099 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3100 level, wm[level],
3101 latency / 10, latency % 10);
3102 }
3103
3104 drm_modeset_unlock_all(dev);
3105}
3106
3107static int pri_wm_latency_show(struct seq_file *m, void *data)
3108{
3109 struct drm_device *dev = m->private;
3110
3111 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3112
3113 return 0;
3114}
3115
3116static int spr_wm_latency_show(struct seq_file *m, void *data)
3117{
3118 struct drm_device *dev = m->private;
3119
3120 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3121
3122 return 0;
3123}
3124
3125static int cur_wm_latency_show(struct seq_file *m, void *data)
3126{
3127 struct drm_device *dev = m->private;
3128
3129 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3130
3131 return 0;
3132}
3133
3134static int pri_wm_latency_open(struct inode *inode, struct file *file)
3135{
3136 struct drm_device *dev = inode->i_private;
3137
3138 if (!HAS_PCH_SPLIT(dev))
3139 return -ENODEV;
3140
3141 return single_open(file, pri_wm_latency_show, dev);
3142}
3143
3144static int spr_wm_latency_open(struct inode *inode, struct file *file)
3145{
3146 struct drm_device *dev = inode->i_private;
3147
3148 if (!HAS_PCH_SPLIT(dev))
3149 return -ENODEV;
3150
3151 return single_open(file, spr_wm_latency_show, dev);
3152}
3153
3154static int cur_wm_latency_open(struct inode *inode, struct file *file)
3155{
3156 struct drm_device *dev = inode->i_private;
3157
3158 if (!HAS_PCH_SPLIT(dev))
3159 return -ENODEV;
3160
3161 return single_open(file, cur_wm_latency_show, dev);
3162}
3163
3164static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3165 size_t len, loff_t *offp, uint16_t wm[5])
3166{
3167 struct seq_file *m = file->private_data;
3168 struct drm_device *dev = m->private;
3169 uint16_t new[5] = { 0 };
3170 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3171 int level;
3172 int ret;
3173 char tmp[32];
3174
3175 if (len >= sizeof(tmp))
3176 return -EINVAL;
3177
3178 if (copy_from_user(tmp, ubuf, len))
3179 return -EFAULT;
3180
3181 tmp[len] = '\0';
3182
3183 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3184 if (ret != num_levels)
3185 return -EINVAL;
3186
3187 drm_modeset_lock_all(dev);
3188
3189 for (level = 0; level < num_levels; level++)
3190 wm[level] = new[level];
3191
3192 drm_modeset_unlock_all(dev);
3193
3194 return len;
3195}
3196
3197
3198static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3199 size_t len, loff_t *offp)
3200{
3201 struct seq_file *m = file->private_data;
3202 struct drm_device *dev = m->private;
3203
3204 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3205}
3206
3207static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3208 size_t len, loff_t *offp)
3209{
3210 struct seq_file *m = file->private_data;
3211 struct drm_device *dev = m->private;
3212
3213 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3214}
3215
3216static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3217 size_t len, loff_t *offp)
3218{
3219 struct seq_file *m = file->private_data;
3220 struct drm_device *dev = m->private;
3221
3222 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3223}
3224
3225static const struct file_operations i915_pri_wm_latency_fops = {
3226 .owner = THIS_MODULE,
3227 .open = pri_wm_latency_open,
3228 .read = seq_read,
3229 .llseek = seq_lseek,
3230 .release = single_release,
3231 .write = pri_wm_latency_write
3232};
3233
3234static const struct file_operations i915_spr_wm_latency_fops = {
3235 .owner = THIS_MODULE,
3236 .open = spr_wm_latency_open,
3237 .read = seq_read,
3238 .llseek = seq_lseek,
3239 .release = single_release,
3240 .write = spr_wm_latency_write
3241};
3242
3243static const struct file_operations i915_cur_wm_latency_fops = {
3244 .owner = THIS_MODULE,
3245 .open = cur_wm_latency_open,
3246 .read = seq_read,
3247 .llseek = seq_lseek,
3248 .release = single_release,
3249 .write = cur_wm_latency_write
3250};
3251
Kees Cook647416f2013-03-10 14:10:06 -07003252static int
3253i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003254{
Kees Cook647416f2013-03-10 14:10:06 -07003255 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003256 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003257
Kees Cook647416f2013-03-10 14:10:06 -07003258 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003259
Kees Cook647416f2013-03-10 14:10:06 -07003260 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003261}
3262
Kees Cook647416f2013-03-10 14:10:06 -07003263static int
3264i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003265{
Kees Cook647416f2013-03-10 14:10:06 -07003266 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003267 struct drm_i915_private *dev_priv = dev->dev_private;
3268
3269 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003270
Mika Kuoppala58174462014-02-25 17:11:26 +02003271 i915_handle_error(dev, val,
3272 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003273
3274 intel_runtime_pm_put(dev_priv);
3275
Kees Cook647416f2013-03-10 14:10:06 -07003276 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003277}
3278
Kees Cook647416f2013-03-10 14:10:06 -07003279DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3280 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003281 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003282
Kees Cook647416f2013-03-10 14:10:06 -07003283static int
3284i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003285{
Kees Cook647416f2013-03-10 14:10:06 -07003286 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003287 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003288
Kees Cook647416f2013-03-10 14:10:06 -07003289 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003290
Kees Cook647416f2013-03-10 14:10:06 -07003291 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003292}
3293
Kees Cook647416f2013-03-10 14:10:06 -07003294static int
3295i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003296{
Kees Cook647416f2013-03-10 14:10:06 -07003297 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003298 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003299 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003300
Kees Cook647416f2013-03-10 14:10:06 -07003301 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003302
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003303 ret = mutex_lock_interruptible(&dev->struct_mutex);
3304 if (ret)
3305 return ret;
3306
Daniel Vetter99584db2012-11-14 17:14:04 +01003307 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003308 mutex_unlock(&dev->struct_mutex);
3309
Kees Cook647416f2013-03-10 14:10:06 -07003310 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003311}
3312
Kees Cook647416f2013-03-10 14:10:06 -07003313DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3314 i915_ring_stop_get, i915_ring_stop_set,
3315 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003316
Chris Wilson094f9a52013-09-25 17:34:55 +01003317static int
3318i915_ring_missed_irq_get(void *data, u64 *val)
3319{
3320 struct drm_device *dev = data;
3321 struct drm_i915_private *dev_priv = dev->dev_private;
3322
3323 *val = dev_priv->gpu_error.missed_irq_rings;
3324 return 0;
3325}
3326
3327static int
3328i915_ring_missed_irq_set(void *data, u64 val)
3329{
3330 struct drm_device *dev = data;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 int ret;
3333
3334 /* Lock against concurrent debugfs callers */
3335 ret = mutex_lock_interruptible(&dev->struct_mutex);
3336 if (ret)
3337 return ret;
3338 dev_priv->gpu_error.missed_irq_rings = val;
3339 mutex_unlock(&dev->struct_mutex);
3340
3341 return 0;
3342}
3343
3344DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3345 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3346 "0x%08llx\n");
3347
3348static int
3349i915_ring_test_irq_get(void *data, u64 *val)
3350{
3351 struct drm_device *dev = data;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353
3354 *val = dev_priv->gpu_error.test_irq_rings;
3355
3356 return 0;
3357}
3358
3359static int
3360i915_ring_test_irq_set(void *data, u64 val)
3361{
3362 struct drm_device *dev = data;
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 int ret;
3365
3366 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3367
3368 /* Lock against concurrent debugfs callers */
3369 ret = mutex_lock_interruptible(&dev->struct_mutex);
3370 if (ret)
3371 return ret;
3372
3373 dev_priv->gpu_error.test_irq_rings = val;
3374 mutex_unlock(&dev->struct_mutex);
3375
3376 return 0;
3377}
3378
3379DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3380 i915_ring_test_irq_get, i915_ring_test_irq_set,
3381 "0x%08llx\n");
3382
Chris Wilsondd624af2013-01-15 12:39:35 +00003383#define DROP_UNBOUND 0x1
3384#define DROP_BOUND 0x2
3385#define DROP_RETIRE 0x4
3386#define DROP_ACTIVE 0x8
3387#define DROP_ALL (DROP_UNBOUND | \
3388 DROP_BOUND | \
3389 DROP_RETIRE | \
3390 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003391static int
3392i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003393{
Kees Cook647416f2013-03-10 14:10:06 -07003394 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003395
Kees Cook647416f2013-03-10 14:10:06 -07003396 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003397}
3398
Kees Cook647416f2013-03-10 14:10:06 -07003399static int
3400i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003401{
Kees Cook647416f2013-03-10 14:10:06 -07003402 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003403 struct drm_i915_private *dev_priv = dev->dev_private;
3404 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003405 struct i915_address_space *vm;
3406 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003407 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003408
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003409 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003410
3411 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3412 * on ioctls on -EAGAIN. */
3413 ret = mutex_lock_interruptible(&dev->struct_mutex);
3414 if (ret)
3415 return ret;
3416
3417 if (val & DROP_ACTIVE) {
3418 ret = i915_gpu_idle(dev);
3419 if (ret)
3420 goto unlock;
3421 }
3422
3423 if (val & (DROP_RETIRE | DROP_ACTIVE))
3424 i915_gem_retire_requests(dev);
3425
3426 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003427 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3428 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3429 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003430 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003431 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003432
Ben Widawskyca191b12013-07-31 17:00:14 -07003433 ret = i915_vma_unbind(vma);
3434 if (ret)
3435 goto unlock;
3436 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003437 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003438 }
3439
3440 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003441 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3442 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003443 if (obj->pages_pin_count == 0) {
3444 ret = i915_gem_object_put_pages(obj);
3445 if (ret)
3446 goto unlock;
3447 }
3448 }
3449
3450unlock:
3451 mutex_unlock(&dev->struct_mutex);
3452
Kees Cook647416f2013-03-10 14:10:06 -07003453 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003454}
3455
Kees Cook647416f2013-03-10 14:10:06 -07003456DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3457 i915_drop_caches_get, i915_drop_caches_set,
3458 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003459
Kees Cook647416f2013-03-10 14:10:06 -07003460static int
3461i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003462{
Kees Cook647416f2013-03-10 14:10:06 -07003463 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003464 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003465 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003466
3467 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3468 return -ENODEV;
3469
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003470 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3471
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003472 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003473 if (ret)
3474 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003475
Jesse Barnes0a073b82013-04-17 15:54:58 -07003476 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003477 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003478 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003479 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003480 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003481
Kees Cook647416f2013-03-10 14:10:06 -07003482 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003483}
3484
Kees Cook647416f2013-03-10 14:10:06 -07003485static int
3486i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003487{
Kees Cook647416f2013-03-10 14:10:06 -07003488 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003489 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003490 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003491 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003492
3493 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3494 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003495
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003496 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3497
Kees Cook647416f2013-03-10 14:10:06 -07003498 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003499
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003500 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003501 if (ret)
3502 return ret;
3503
Jesse Barnes358733e2011-07-27 11:53:01 -07003504 /*
3505 * Turbo will still be enabled, but won't go above the set value.
3506 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003507 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003508 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003509
3510 hw_max = valleyview_rps_max_freq(dev_priv);
3511 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003512 } else {
3513 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003514
3515 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003516 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003517 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003518 }
3519
Ben Widawskyb39fb292014-03-19 18:31:11 -07003520 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003521 mutex_unlock(&dev_priv->rps.hw_lock);
3522 return -EINVAL;
3523 }
3524
Ben Widawskyb39fb292014-03-19 18:31:11 -07003525 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003526
3527 if (IS_VALLEYVIEW(dev))
3528 valleyview_set_rps(dev, val);
3529 else
3530 gen6_set_rps(dev, val);
3531
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003532 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003533
Kees Cook647416f2013-03-10 14:10:06 -07003534 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003535}
3536
Kees Cook647416f2013-03-10 14:10:06 -07003537DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3538 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003539 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003540
Kees Cook647416f2013-03-10 14:10:06 -07003541static int
3542i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003543{
Kees Cook647416f2013-03-10 14:10:06 -07003544 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003545 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003546 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003547
3548 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3549 return -ENODEV;
3550
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003551 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3552
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003553 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003554 if (ret)
3555 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003556
Jesse Barnes0a073b82013-04-17 15:54:58 -07003557 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003558 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003559 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003560 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003561 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003562
Kees Cook647416f2013-03-10 14:10:06 -07003563 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003564}
3565
Kees Cook647416f2013-03-10 14:10:06 -07003566static int
3567i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003568{
Kees Cook647416f2013-03-10 14:10:06 -07003569 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003570 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003571 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003572 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003573
3574 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3575 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003576
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003577 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3578
Kees Cook647416f2013-03-10 14:10:06 -07003579 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003580
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003581 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003582 if (ret)
3583 return ret;
3584
Jesse Barnes1523c312012-05-25 12:34:54 -07003585 /*
3586 * Turbo will still be enabled, but won't go below the set value.
3587 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003588 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003589 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003590
3591 hw_max = valleyview_rps_max_freq(dev_priv);
3592 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003593 } else {
3594 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003595
3596 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003597 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003598 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003599 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003600
Ben Widawskyb39fb292014-03-19 18:31:11 -07003601 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003602 mutex_unlock(&dev_priv->rps.hw_lock);
3603 return -EINVAL;
3604 }
3605
Ben Widawskyb39fb292014-03-19 18:31:11 -07003606 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003607
3608 if (IS_VALLEYVIEW(dev))
3609 valleyview_set_rps(dev, val);
3610 else
3611 gen6_set_rps(dev, val);
3612
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003613 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003614
Kees Cook647416f2013-03-10 14:10:06 -07003615 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003616}
3617
Kees Cook647416f2013-03-10 14:10:06 -07003618DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3619 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003620 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003621
Kees Cook647416f2013-03-10 14:10:06 -07003622static int
3623i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003624{
Kees Cook647416f2013-03-10 14:10:06 -07003625 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003627 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003628 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003629
Daniel Vetter004777c2012-08-09 15:07:01 +02003630 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3631 return -ENODEV;
3632
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003633 ret = mutex_lock_interruptible(&dev->struct_mutex);
3634 if (ret)
3635 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003636 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003637
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003638 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003639
3640 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003641 mutex_unlock(&dev_priv->dev->struct_mutex);
3642
Kees Cook647416f2013-03-10 14:10:06 -07003643 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003644
Kees Cook647416f2013-03-10 14:10:06 -07003645 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003646}
3647
Kees Cook647416f2013-03-10 14:10:06 -07003648static int
3649i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003650{
Kees Cook647416f2013-03-10 14:10:06 -07003651 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003653 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003654
Daniel Vetter004777c2012-08-09 15:07:01 +02003655 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3656 return -ENODEV;
3657
Kees Cook647416f2013-03-10 14:10:06 -07003658 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003659 return -EINVAL;
3660
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003661 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003662 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003663
3664 /* Update the cache sharing policy here as well */
3665 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3666 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3667 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3668 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3669
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003670 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003671 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003672}
3673
Kees Cook647416f2013-03-10 14:10:06 -07003674DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3675 i915_cache_sharing_get, i915_cache_sharing_set,
3676 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003677
Ben Widawsky6d794d42011-04-25 11:25:56 -07003678static int i915_forcewake_open(struct inode *inode, struct file *file)
3679{
3680 struct drm_device *dev = inode->i_private;
3681 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003682
Daniel Vetter075edca2012-01-24 09:44:28 +01003683 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003684 return 0;
3685
Deepak Sc8d9a592013-11-23 14:55:42 +05303686 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003687
3688 return 0;
3689}
3690
Ben Widawskyc43b5632012-04-16 14:07:40 -07003691static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003692{
3693 struct drm_device *dev = inode->i_private;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695
Daniel Vetter075edca2012-01-24 09:44:28 +01003696 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003697 return 0;
3698
Deepak Sc8d9a592013-11-23 14:55:42 +05303699 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003700
3701 return 0;
3702}
3703
3704static const struct file_operations i915_forcewake_fops = {
3705 .owner = THIS_MODULE,
3706 .open = i915_forcewake_open,
3707 .release = i915_forcewake_release,
3708};
3709
3710static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3711{
3712 struct drm_device *dev = minor->dev;
3713 struct dentry *ent;
3714
3715 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003716 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003717 root, dev,
3718 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003719 if (!ent)
3720 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003721
Ben Widawsky8eb57292011-05-11 15:10:58 -07003722 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003723}
3724
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003725static int i915_debugfs_create(struct dentry *root,
3726 struct drm_minor *minor,
3727 const char *name,
3728 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003729{
3730 struct drm_device *dev = minor->dev;
3731 struct dentry *ent;
3732
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003733 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003734 S_IRUGO | S_IWUSR,
3735 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003736 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003737 if (!ent)
3738 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003739
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003740 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003741}
3742
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003743static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003744 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003745 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003746 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003747 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003748 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003749 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003750 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003751 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003752 {"i915_gem_request", i915_gem_request_info, 0},
3753 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003754 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003755 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003756 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3757 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3758 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003759 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003760 {"i915_rstdby_delays", i915_rstdby_delays, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05303761 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003762 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3763 {"i915_inttoext_table", i915_inttoext_table, 0},
3764 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003765 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003766 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003767 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003768 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003769 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003770 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003771 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003772 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003773 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003774 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003775 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003776 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003777 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003778 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003779 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003780 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003781 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003782 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003783 {"i915_display_info", i915_display_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003784};
Ben Gamari27c202a2009-07-01 22:26:52 -04003785#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003786
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003787static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003788 const char *name;
3789 const struct file_operations *fops;
3790} i915_debugfs_files[] = {
3791 {"i915_wedged", &i915_wedged_fops},
3792 {"i915_max_freq", &i915_max_freq_fops},
3793 {"i915_min_freq", &i915_min_freq_fops},
3794 {"i915_cache_sharing", &i915_cache_sharing_fops},
3795 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003796 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3797 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003798 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3799 {"i915_error_state", &i915_error_state_fops},
3800 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003801 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003802 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3803 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3804 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003805};
3806
Damien Lespiau07144422013-10-15 18:55:40 +01003807void intel_display_crc_init(struct drm_device *dev)
3808{
3809 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003810 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003811
Daniel Vetterb3783602013-11-14 11:30:42 +01003812 for_each_pipe(pipe) {
3813 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003814
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003815 pipe_crc->opened = false;
3816 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003817 init_waitqueue_head(&pipe_crc->wq);
3818 }
3819}
3820
Ben Gamari27c202a2009-07-01 22:26:52 -04003821int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003822{
Daniel Vetter34b96742013-07-04 20:49:44 +02003823 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003824
Ben Widawsky6d794d42011-04-25 11:25:56 -07003825 ret = i915_forcewake_create(minor->debugfs_root, minor);
3826 if (ret)
3827 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003828
Damien Lespiau07144422013-10-15 18:55:40 +01003829 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3830 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3831 if (ret)
3832 return ret;
3833 }
3834
Daniel Vetter34b96742013-07-04 20:49:44 +02003835 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3836 ret = i915_debugfs_create(minor->debugfs_root, minor,
3837 i915_debugfs_files[i].name,
3838 i915_debugfs_files[i].fops);
3839 if (ret)
3840 return ret;
3841 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003842
Ben Gamari27c202a2009-07-01 22:26:52 -04003843 return drm_debugfs_create_files(i915_debugfs_list,
3844 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003845 minor->debugfs_root, minor);
3846}
3847
Ben Gamari27c202a2009-07-01 22:26:52 -04003848void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003849{
Daniel Vetter34b96742013-07-04 20:49:44 +02003850 int i;
3851
Ben Gamari27c202a2009-07-01 22:26:52 -04003852 drm_debugfs_remove_files(i915_debugfs_list,
3853 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003854
Ben Widawsky6d794d42011-04-25 11:25:56 -07003855 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3856 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003857
Daniel Vettere309a992013-10-16 22:55:51 +02003858 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003859 struct drm_info_list *info_list =
3860 (struct drm_info_list *)&i915_pipe_crc_data[i];
3861
3862 drm_debugfs_remove_files(info_list, 1, minor);
3863 }
3864
Daniel Vetter34b96742013-07-04 20:49:44 +02003865 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3866 struct drm_info_list *info_list =
3867 (struct drm_info_list *) i915_debugfs_files[i].fops;
3868
3869 drm_debugfs_remove_files(info_list, 1, minor);
3870 }
Ben Gamari20172632009-02-17 20:08:50 -05003871}