blob: 3bfc9d3e3c6e2e0619a33a65298056652fceb1c1 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerfaf60e72007-09-19 15:36:47 -070054#define DRV_VERSION "1.18"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136 { 0 }
137};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139MODULE_DEVICE_TABLE(pci, sky2_id_table);
140
141/* Avoid conditionals by using array */
142static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700144static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800146/* This driver supports yukon2 chipset only */
147static const char *yukon2_name[] = {
148 "XL", /* 0xb3 */
149 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800150 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800151 "EC", /* 0xb6 */
152 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700153 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100156static void sky2_set_multicast(struct net_device *dev);
157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160{
161 int i;
162
163 gma_write16(hw, port, GM_SMI_DATA, val);
164 gma_write16(hw, port, GM_SMI_CTRL,
165 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700170 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175}
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178{
179 int i;
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183
184 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
186 *val = gma_read16(hw, port, GM_SMI_DATA);
187 return 0;
188 }
189
Stephen Hemminger793b8832005-09-14 16:06:14 -0700190 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191 }
192
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 return -ETIMEDOUT;
194}
195
196static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
197{
198 u16 v;
199
200 if (__gm_phy_read(hw, port, reg, &v) != 0)
201 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
202 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203}
204
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800205
206static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700207{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800208 /* switch power to VCC (WA for VAUX problem) */
209 sky2_write8(hw, B0_POWER_CTRL,
210 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800212 /* disable Core Clock Division, */
213 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
216 /* enable bits are inverted */
217 sky2_write8(hw, B2_Y2_CLK_GATE,
218 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
219 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
220 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
221 else
222 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700224 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700227 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
228
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700229 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
230 /* set all bits to 0 except bits 15..12 and 8 */
231 reg &= P_ASPM_CONTROL_MSK;
232 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
233
234 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
235 /* set all bits to 0 except bits 28 & 27 */
236 reg &= P_CTL_TIM_VMAIN_AV_MSK;
237 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
238
239 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700240
241 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
242 reg = sky2_read32(hw, B2_GP_IO);
243 reg |= GLB_GPIO_STAT_RACE_DIS;
244 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
246 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800248}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250static void sky2_power_aux(struct sky2_hw *hw)
251{
252 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
253 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
254 else
255 /* enable bits are inverted */
256 sky2_write8(hw, B2_Y2_CLK_GATE,
257 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
258 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
259 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
260
261 /* switch power to VAUX */
262 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
263 sky2_write8(hw, B0_POWER_CTRL,
264 (PC_VAUX_ENA | PC_VCC_ENA |
265 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700287/* flow control to advertise bits */
288static const u16 copper_fc_adv[] = {
289 [FC_NONE] = 0,
290 [FC_TX] = PHY_M_AN_ASP,
291 [FC_RX] = PHY_M_AN_PC,
292 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
293};
294
295/* flow control to advertise bits when using 1000BaseX */
296static const u16 fiber_fc_adv[] = {
297 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
298 [FC_TX] = PHY_M_P_ASYM_MD_X,
299 [FC_RX] = PHY_M_P_SYM_MD_X,
300 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
301};
302
303/* flow control to GMA disable bits */
304static const u16 gm_fc_disable[] = {
305 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
306 [FC_TX] = GM_GPCR_FC_RX_DIS,
307 [FC_RX] = GM_GPCR_FC_TX_DIS,
308 [FC_BOTH] = 0,
309};
310
311
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
313{
314 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700315 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700317 if (sky2->autoneg == AUTONEG_ENABLE &&
318 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
320
321 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700322 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
324
Stephen Hemminger53419c62007-05-14 12:38:11 -0700325 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
329 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700330 /* set master & slave downshift counter to 1x */
331 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
333 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
334 }
335
336 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700337 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700338 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 /* enable automatic crossover */
340 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700341
342 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
343 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
344 u16 spec;
345
346 /* Enable Class A driver for FE+ A0 */
347 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
348 spec |= PHY_M_FESC_SEL_CL_A;
349 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 } else {
352 /* disable energy detect */
353 ctrl &= ~PHY_M_PC_EN_DET_MSK;
354
355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
357
Stephen Hemminger53419c62007-05-14 12:38:11 -0700358 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800359 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700360 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700361 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 ctrl &= ~PHY_M_PC_DSC_MSK;
363 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
364 }
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* workaround for deviation #4.88 (CRC errors) */
368 /* disable Automatic Crossover */
369
370 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700371 }
372
373 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
374
375 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700377 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
378
379 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
381 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
382 ctrl &= ~PHY_M_MAC_MD_MSK;
383 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
385
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 /* select page 1 to access Fiber registers */
388 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389
390 /* for SFP-module set SIGDET polarity to low */
391 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
392 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 }
398
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700399 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 ct1000 = 0;
401 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700402 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403
404 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 if (sky2->advertising & ADVERTISED_1000baseT_Full)
407 ct1000 |= PHY_M_1000C_AFD;
408 if (sky2->advertising & ADVERTISED_1000baseT_Half)
409 ct1000 |= PHY_M_1000C_AHD;
410 if (sky2->advertising & ADVERTISED_100baseT_Full)
411 adv |= PHY_M_AN_100_FD;
412 if (sky2->advertising & ADVERTISED_100baseT_Half)
413 adv |= PHY_M_AN_100_HD;
414 if (sky2->advertising & ADVERTISED_10baseT_Full)
415 adv |= PHY_M_AN_10_FD;
416 if (sky2->advertising & ADVERTISED_10baseT_Half)
417 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700418
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700419 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 } else { /* special defines for FIBER (88E1040S only) */
421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 adv |= PHY_M_AN_1000X_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700426 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700428
429 /* Restart Auto-negotiation */
430 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
431 } else {
432 /* forced speed/duplex settings */
433 ct1000 = PHY_M_1000C_MSE;
434
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700435 /* Disable auto update for duplex flow control and speed */
436 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 switch (sky2->speed) {
439 case SPEED_1000:
440 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700441 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442 break;
443 case SPEED_100:
444 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 }
448
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 if (sky2->duplex == DUPLEX_FULL) {
450 reg |= GM_GPCR_DUP_FULL;
451 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700452 } else if (sky2->speed < SPEED_1000)
453 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457
458 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700459 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
461 else
462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 }
464
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465 gma_write16(hw, port, GM_GP_CTRL, reg);
466
Stephen Hemminger05745c42007-09-19 15:36:45 -0700467 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700468 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
469
470 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
471 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
472
473 /* Setup Phy LED's */
474 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
475 ledover = 0;
476
477 switch (hw->chip_id) {
478 case CHIP_ID_YUKON_FE:
479 /* on 88E3082 these bits are at 11..9 (shifted left) */
480 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
481
482 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
483
484 /* delete ACT LED control bits */
485 ctrl &= ~PHY_M_FELP_LED1_MSK;
486 /* change ACT LED control to blink mode */
487 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
488 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
489 break;
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 case CHIP_ID_YUKON_FE_P:
492 /* Enable Link Partner Next Page */
493 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
494 ctrl |= PHY_M_PC_ENA_LIP_NP;
495
496 /* disable Energy Detect and enable scrambler */
497 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
498 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
499
500 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
501 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
502 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
503 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
504
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700509 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510
511 /* select page 3 to access LED control register */
512 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
513
514 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
516 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
517 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
518 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
519 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520
521 /* set Polarity Control register */
522 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700523 (PHY_M_POLC_LS1_P_MIX(4) |
524 PHY_M_POLC_IS0_P_MIX(4) |
525 PHY_M_POLC_LOS_CTRL(2) |
526 PHY_M_POLC_INIT_CTRL(2) |
527 PHY_M_POLC_STA1_CTRL(2) |
528 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529
530 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800533
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800535 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
537
538 /* select page 3 to access LED control register */
539 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
540
541 /* set LED Function Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
543 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
544 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
545 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
546 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
547
548 /* set Blink Rate in LED Timer Control Register */
549 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
550 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
551 /* restore page register */
552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
553 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 default:
556 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
557 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
558 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800559 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560 }
561
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700562 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
563 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800564 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700565 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
566
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800567 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700568 gm_phy_write(hw, port, 0x18, 0xaa99);
569 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800571 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700572 gm_phy_write(hw, port, 0x18, 0xa204);
573 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800574
575 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700577 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
578 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
579 /* apply workaround for integrated resistors calibration */
580 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
581 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800582 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700583 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
585
586 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
587 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800588 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 }
590
591 if (ledover)
592 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700595
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700596 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 if (sky2->autoneg == AUTONEG_ENABLE)
598 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
599 else
600 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
601}
602
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700603static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
604{
605 u32 reg1;
606 static const u32 phy_power[]
607 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
608
609 /* looks like this XL is back asswards .. */
610 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
611 onoff = !onoff;
612
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800613 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700614 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700615 if (onoff)
616 /* Turn off phy power saving */
617 reg1 &= ~phy_power[port];
618 else
619 reg1 |= phy_power[port];
620
621 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700622 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800623 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700624 udelay(100);
625}
626
Stephen Hemminger1b537562005-12-20 15:08:07 -0800627/* Force a renegotiation */
628static void sky2_phy_reinit(struct sky2_port *sky2)
629{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800630 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800631 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800632 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800633}
634
Stephen Hemmingere3173832007-02-06 10:45:39 -0800635/* Put device in state to listen for Wake On Lan */
636static void sky2_wol_init(struct sky2_port *sky2)
637{
638 struct sky2_hw *hw = sky2->hw;
639 unsigned port = sky2->port;
640 enum flow_control save_mode;
641 u16 ctrl;
642 u32 reg1;
643
644 /* Bring hardware out of reset */
645 sky2_write16(hw, B0_CTST, CS_RST_CLR);
646 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
647
648 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
649 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
650
651 /* Force to 10/100
652 * sky2_reset will re-enable on resume
653 */
654 save_mode = sky2->flow_mode;
655 ctrl = sky2->advertising;
656
657 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
658 sky2->flow_mode = FC_NONE;
659 sky2_phy_power(hw, port, 1);
660 sky2_phy_reinit(sky2);
661
662 sky2->flow_mode = save_mode;
663 sky2->advertising = ctrl;
664
665 /* Set GMAC to no flow control and auto update for speed/duplex */
666 gma_write16(hw, port, GM_GP_CTRL,
667 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
668 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
669
670 /* Set WOL address */
671 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
672 sky2->netdev->dev_addr, ETH_ALEN);
673
674 /* Turn on appropriate WOL control bits */
675 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
676 ctrl = 0;
677 if (sky2->wol & WAKE_PHY)
678 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
679 else
680 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
681
682 if (sky2->wol & WAKE_MAGIC)
683 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
684 else
685 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
686
687 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
688 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
689
690 /* Turn on legacy PCI-Express PME mode */
691 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
692 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
693 reg1 |= PCI_Y2_PME_LEGACY;
694 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
696
697 /* block receiver */
698 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
699
700}
701
Stephen Hemminger69161612007-06-04 17:23:26 -0700702static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
703{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700704 struct net_device *dev = hw->dev[port];
705
706 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700707 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700708 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700709
Stephen Hemminger05745c42007-09-19 15:36:45 -0700710 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
711 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
712 TX_STFW_ENA | TX_JUMBO_ENA);
713 else {
714 /* set Tx GMAC FIFO Almost Empty Threshold */
715 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
716 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700717
Stephen Hemminger05745c42007-09-19 15:36:45 -0700718 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
719 TX_JUMBO_ENA | TX_STFW_DIS);
720
721 /* Can't do offload because of lack of store/forward */
722 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700723 }
724}
725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
727{
728 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
729 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100730 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 int i;
732 const u8 *addr = hw->dev[port]->dev_addr;
733
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700734 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
735 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736
737 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
738
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 /* WA DEV_472 -- looks like crossed wires on port 2 */
741 /* clear GMAC 1 Control reset */
742 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
743 do {
744 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
745 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
746 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
747 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
748 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
749 }
750
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700753 /* Enable Transmit FIFO Underrun */
754 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
755
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800756 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800758 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759
760 /* MIB clear */
761 reg = gma_read16(hw, port, GM_PHY_ADDR);
762 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
763
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700764 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
765 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766 gma_write16(hw, port, GM_PHY_ADDR, reg);
767
768 /* transmit control */
769 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
770
771 /* receive control reg: unicast + multicast + no FCS */
772 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700773 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700774
775 /* transmit flow control */
776 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
777
778 /* transmit parameter */
779 gma_write16(hw, port, GM_TX_PARAM,
780 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
781 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
782 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
783 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
784
785 /* serial mode register */
786 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700787 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700789 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790 reg |= GM_SMOD_JUMBO_ENA;
791
792 gma_write16(hw, port, GM_SERIAL_MODE, reg);
793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 /* virtual address for data */
795 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
796
Stephen Hemminger793b8832005-09-14 16:06:14 -0700797 /* physical address: used for pause frames */
798 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
799
800 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
802 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
803 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
804
805 /* Configure Rx MAC FIFO */
806 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100807 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808 if (hw->chip_id == CHIP_ID_YUKON_EX ||
809 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100810 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700811
Al Viro25cccec2007-07-20 16:07:33 +0100812 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700814 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800815 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800817 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700818 reg = RX_GMF_FL_THR_DEF + 1;
819 /* Another magic mystery workaround from sk98lin */
820 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
821 hw->chip_rev == CHIP_REV_YU_FE2_A0)
822 reg = 0x178;
823 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824
825 /* Configure Tx MAC FIFO */
826 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
827 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800828
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700829 /* On chips without ram buffer, pause is controled by MAC level */
830 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800831 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800832 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700833
Stephen Hemminger69161612007-06-04 17:23:26 -0700834 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800835 }
836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837}
838
Stephen Hemminger67712902006-12-04 15:53:45 -0800839/* Assign Ram Buffer allocation to queue */
840static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841{
Stephen Hemminger67712902006-12-04 15:53:45 -0800842 u32 end;
843
844 /* convert from K bytes to qwords used for hw register */
845 start *= 1024/8;
846 space *= 1024/8;
847 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
850 sky2_write32(hw, RB_ADDR(q, RB_START), start);
851 sky2_write32(hw, RB_ADDR(q, RB_END), end);
852 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
853 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
854
855 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800856 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700857
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800858 /* On receive queue's set the thresholds
859 * give receiver priority when > 3/4 full
860 * send pause when down to 2K
861 */
862 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
863 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800865 tp = space - 2048/8;
866 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
867 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868 } else {
869 /* Enable store & forward on Tx queue's because
870 * Tx FIFO is only 1K on Yukon
871 */
872 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
873 }
874
875 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877}
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800880static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881{
882 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
883 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
884 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800885 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886}
887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888/* Setup prefetch unit registers. This is the interface between
889 * hardware and driver list elements
890 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800891static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700892 u64 addr, u32 last)
893{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
895 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
896 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
897 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
898 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
899 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900
901 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902}
903
Stephen Hemminger793b8832005-09-14 16:06:14 -0700904static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
905{
906 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
907
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700908 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700909 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700910 return le;
911}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
Stephen Hemminger291ea612006-09-26 11:57:41 -0700913static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
914 struct sky2_tx_le *le)
915{
916 return sky2->tx_ring + (le - sky2->tx_le);
917}
918
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800919/* Update chip's next pointer */
920static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700922 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800923 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700924 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
925
926 /* Synchronize I/O on since next processor may write to tail */
927 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928}
929
Stephen Hemminger793b8832005-09-14 16:06:14 -0700930
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
932{
933 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700934 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700935 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936 return le;
937}
938
Stephen Hemminger14d02632006-09-26 11:57:43 -0700939/* Build description to hardware for one receive segment */
940static void sky2_rx_add(struct sky2_port *sky2, u8 op,
941 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942{
943 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700944 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945
Stephen Hemminger793b8832005-09-14 16:06:14 -0700946 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700948 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700950 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800954 le->addr = cpu_to_le32((u32) map);
955 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700956 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957}
958
Stephen Hemminger14d02632006-09-26 11:57:43 -0700959/* Build description to hardware for one possibly fragmented skb */
960static void sky2_rx_submit(struct sky2_port *sky2,
961 const struct rx_ring_info *re)
962{
963 int i;
964
965 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
966
967 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
968 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
969}
970
971
972static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
973 unsigned size)
974{
975 struct sk_buff *skb = re->skb;
976 int i;
977
978 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
979 pci_unmap_len_set(re, data_size, size);
980
981 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
982 re->frag_addr[i] = pci_map_page(pdev,
983 skb_shinfo(skb)->frags[i].page,
984 skb_shinfo(skb)->frags[i].page_offset,
985 skb_shinfo(skb)->frags[i].size,
986 PCI_DMA_FROMDEVICE);
987}
988
989static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
990{
991 struct sk_buff *skb = re->skb;
992 int i;
993
994 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
995 PCI_DMA_FROMDEVICE);
996
997 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
998 pci_unmap_page(pdev, re->frag_addr[i],
999 skb_shinfo(skb)->frags[i].size,
1000 PCI_DMA_FROMDEVICE);
1001}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003/* Tell chip where to start receive checksum.
1004 * Actually has two checksums, but set both same to avoid possible byte
1005 * order problems.
1006 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001007static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001009 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001010
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001011 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1012 le->ctrl = 0;
1013 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001014
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001015 sky2_write32(sky2->hw,
1016 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1017 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018}
1019
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001020/*
1021 * The RX Stop command will not work for Yukon-2 if the BMU does not
1022 * reach the end of packet and since we can't make sure that we have
1023 * incoming data, we must reset the BMU while it is not doing a DMA
1024 * transfer. Since it is possible that the RX path is still active,
1025 * the RX RAM buffer will be stopped first, so any possible incoming
1026 * data will not trigger a DMA. After the RAM buffer is stopped, the
1027 * BMU is polled until any DMA in progress is ended and only then it
1028 * will be reset.
1029 */
1030static void sky2_rx_stop(struct sky2_port *sky2)
1031{
1032 struct sky2_hw *hw = sky2->hw;
1033 unsigned rxq = rxqaddr[sky2->port];
1034 int i;
1035
1036 /* disable the RAM Buffer receive queue */
1037 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1038
1039 for (i = 0; i < 0xffff; i++)
1040 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1041 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1042 goto stopped;
1043
1044 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1045 sky2->netdev->name);
1046stopped:
1047 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1048
1049 /* reset the Rx prefetch unit */
1050 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001051 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001052}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001053
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001054/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055static void sky2_rx_clean(struct sky2_port *sky2)
1056{
1057 unsigned i;
1058
1059 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001060 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001061 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062
1063 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001064 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 kfree_skb(re->skb);
1066 re->skb = NULL;
1067 }
1068 }
1069}
1070
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001071/* Basic MII support */
1072static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1073{
1074 struct mii_ioctl_data *data = if_mii(ifr);
1075 struct sky2_port *sky2 = netdev_priv(dev);
1076 struct sky2_hw *hw = sky2->hw;
1077 int err = -EOPNOTSUPP;
1078
1079 if (!netif_running(dev))
1080 return -ENODEV; /* Phy still in reset */
1081
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001082 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001083 case SIOCGMIIPHY:
1084 data->phy_id = PHY_ADDR_MARV;
1085
1086 /* fallthru */
1087 case SIOCGMIIREG: {
1088 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001089
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001090 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001091 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001092 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001093
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001094 data->val_out = val;
1095 break;
1096 }
1097
1098 case SIOCSMIIREG:
1099 if (!capable(CAP_NET_ADMIN))
1100 return -EPERM;
1101
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001102 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001103 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1104 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001105 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001106 break;
1107 }
1108 return err;
1109}
1110
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001111#ifdef SKY2_VLAN_TAG_USED
1112static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1113{
1114 struct sky2_port *sky2 = netdev_priv(dev);
1115 struct sky2_hw *hw = sky2->hw;
1116 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001117
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001118 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001119 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001120
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001121 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001122 if (grp) {
1123 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1124 RX_VLAN_STRIP_ON);
1125 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1126 TX_VLAN_TAG_ON);
1127 } else {
1128 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1129 RX_VLAN_STRIP_OFF);
1130 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1131 TX_VLAN_TAG_OFF);
1132 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001133
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001134 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001135 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001136}
1137#endif
1138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001139/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001140 * Allocate an skb for receiving. If the MTU is large enough
1141 * make the skb non-linear with a fragment list of pages.
1142 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001143 * It appears the hardware has a bug in the FIFO logic that
1144 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001145 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1146 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001147 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001148static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001149{
1150 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001151 unsigned long p;
1152 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001153
Stephen Hemminger14d02632006-09-26 11:57:43 -07001154 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1155 if (!skb)
1156 goto nomem;
1157
1158 p = (unsigned long) skb->data;
1159 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1160
1161 for (i = 0; i < sky2->rx_nfrags; i++) {
1162 struct page *page = alloc_page(GFP_ATOMIC);
1163
1164 if (!page)
1165 goto free_partial;
1166 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001167 }
1168
1169 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001170free_partial:
1171 kfree_skb(skb);
1172nomem:
1173 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001174}
1175
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001176static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1177{
1178 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1179}
1180
Stephen Hemminger82788c72006-01-17 13:43:10 -08001181/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001183 * Normal case this ends up creating one list element for skb
1184 * in the receive ring. Worst case if using large MTU and each
1185 * allocation falls on a different 64 bit region, that results
1186 * in 6 list elements per ring entry.
1187 * One element is used for checksum enable/disable, and one
1188 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001190static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001191{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001192 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001193 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001194 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001195 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001197 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001198 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001199
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001200 /* On PCI express lowering the watermark gives better performance */
1201 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1202 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1203
1204 /* These chips have no ram buffer?
1205 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001206 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001207 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1208 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001209 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001210
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001211 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1212
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001213 if (!(hw->flags & SKY2_HW_NEW_LE))
1214 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215
Stephen Hemminger14d02632006-09-26 11:57:43 -07001216 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001217 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001218
1219 /* Stopping point for hardware truncation */
1220 thresh = (size - 8) / sizeof(u32);
1221
1222 /* Account for overhead of skb - to avoid order > 0 allocation */
1223 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1224 + sizeof(struct skb_shared_info);
1225
1226 sky2->rx_nfrags = space >> PAGE_SHIFT;
1227 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1228
1229 if (sky2->rx_nfrags != 0) {
1230 /* Compute residue after pages */
1231 space = sky2->rx_nfrags << PAGE_SHIFT;
1232
1233 if (space < size)
1234 size -= space;
1235 else
1236 size = 0;
1237
1238 /* Optimize to handle small packets and headers */
1239 if (size < copybreak)
1240 size = copybreak;
1241 if (size < ETH_HLEN)
1242 size = ETH_HLEN;
1243 }
1244 sky2->rx_data_size = size;
1245
1246 /* Fill Rx ring */
1247 for (i = 0; i < sky2->rx_pending; i++) {
1248 re = sky2->rx_ring + i;
1249
1250 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001251 if (!re->skb)
1252 goto nomem;
1253
Stephen Hemminger14d02632006-09-26 11:57:43 -07001254 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1255 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256 }
1257
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001258 /*
1259 * The receiver hangs if it receives frames larger than the
1260 * packet buffer. As a workaround, truncate oversize frames, but
1261 * the register is limited to 9 bits, so if you do frames > 2052
1262 * you better get the MTU right!
1263 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001264 if (thresh > 0x1ff)
1265 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1266 else {
1267 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1268 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1269 }
1270
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001271 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001272 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273 return 0;
1274nomem:
1275 sky2_rx_clean(sky2);
1276 return -ENOMEM;
1277}
1278
1279/* Bring up network interface. */
1280static int sky2_up(struct net_device *dev)
1281{
1282 struct sky2_port *sky2 = netdev_priv(dev);
1283 struct sky2_hw *hw = sky2->hw;
1284 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001285 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001286 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001287 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001288
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001289 /*
1290 * On dual port PCI-X card, there is an problem where status
1291 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001292 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001293 if (otherdev && netif_running(otherdev) &&
1294 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1295 struct sky2_port *osky2 = netdev_priv(otherdev);
1296 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001297
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001298 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1299 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1300 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1301
1302 sky2->rx_csum = 0;
1303 osky2->rx_csum = 0;
1304 }
1305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306 if (netif_msg_ifup(sky2))
1307 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1308
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001309 netif_carrier_off(dev);
1310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311 /* must be power of 2 */
1312 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313 TX_RING_SIZE *
1314 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 &sky2->tx_le_map);
1316 if (!sky2->tx_le)
1317 goto err_out;
1318
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001319 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 GFP_KERNEL);
1321 if (!sky2->tx_ring)
1322 goto err_out;
1323 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324
1325 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1326 &sky2->rx_le_map);
1327 if (!sky2->rx_le)
1328 goto err_out;
1329 memset(sky2->rx_le, 0, RX_LE_BYTES);
1330
Stephen Hemminger291ea612006-09-26 11:57:41 -07001331 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001332 GFP_KERNEL);
1333 if (!sky2->rx_ring)
1334 goto err_out;
1335
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001336 sky2_phy_power(hw, port, 1);
1337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 sky2_mac_init(hw, port);
1339
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001340 /* Register is number of 4K blocks on internal RAM buffer. */
1341 ramsize = sky2_read8(hw, B2_E_0) * 4;
1342 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001343 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001345 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001346 if (ramsize < 16)
1347 rxspace = ramsize / 2;
1348 else
1349 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350
Stephen Hemminger67712902006-12-04 15:53:45 -08001351 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1352 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1353
1354 /* Make sure SyncQ is disabled */
1355 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1356 RB_RST_SET);
1357 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001358
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001359 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001360
Stephen Hemminger69161612007-06-04 17:23:26 -07001361 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1362 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1363 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1364
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001365 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001366 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1367 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001368 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1371 TX_RING_SIZE - 1);
1372
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001373 err = sky2_rx_start(sky2);
1374 if (err)
1375 goto err_out;
1376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001378 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001379 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001380 sky2_write32(hw, B0_IMSK, imask);
1381
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382 return 0;
1383
1384err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001385 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001386 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1387 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001388 sky2->rx_le = NULL;
1389 }
1390 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391 pci_free_consistent(hw->pdev,
1392 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1393 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001394 sky2->tx_le = NULL;
1395 }
1396 kfree(sky2->tx_ring);
1397 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398
Stephen Hemminger1b537562005-12-20 15:08:07 -08001399 sky2->tx_ring = NULL;
1400 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 return err;
1402}
1403
Stephen Hemminger793b8832005-09-14 16:06:14 -07001404/* Modular subtraction in ring */
1405static inline int tx_dist(unsigned tail, unsigned head)
1406{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001407 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001408}
1409
1410/* Number of list elements available for next tx */
1411static inline int tx_avail(const struct sky2_port *sky2)
1412{
1413 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1414}
1415
1416/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001417static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001418{
1419 unsigned count;
1420
1421 count = sizeof(dma_addr_t) / sizeof(u32);
1422 count += skb_shinfo(skb)->nr_frags * count;
1423
Herbert Xu89114af2006-07-08 13:34:32 -07001424 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001425 ++count;
1426
Patrick McHardy84fa7932006-08-29 16:44:56 -07001427 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001428 ++count;
1429
1430 return count;
1431}
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434 * Put one packet in ring for transmit.
1435 * A single packet can generate multiple list elements, and
1436 * the number of ring elements will probably be less than the number
1437 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1440{
1441 struct sky2_port *sky2 = netdev_priv(dev);
1442 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001443 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001444 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 unsigned i, len;
1446 dma_addr_t mapping;
1447 u32 addr64;
1448 u16 mss;
1449 u8 ctrl;
1450
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001451 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1452 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1456 dev->name, sky2->tx_prod, skb->len);
1457
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458 len = skb_headlen(skb);
1459 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001460 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001462 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001463 if (addr64 != sky2->tx_addr64 ||
1464 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001465 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001466 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001467 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001468 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001469 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001470
1471 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001472 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001473 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001474
1475 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001476 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477
Stephen Hemminger69161612007-06-04 17:23:26 -07001478 if (mss != sky2->tx_last_mss) {
1479 le = get_tx_le(sky2);
1480 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001481
1482 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001483 le->opcode = OP_MSS | HW_OWNER;
1484 else
1485 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001486 sky2->tx_last_mss = mss;
1487 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488 }
1489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001490 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001491#ifdef SKY2_VLAN_TAG_USED
1492 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1493 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1494 if (!le) {
1495 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001496 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001497 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001498 } else
1499 le->opcode |= OP_VLAN;
1500 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1501 ctrl |= INS_VLAN;
1502 }
1503#endif
1504
1505 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001506 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001507 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001508 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001509 ctrl |= CALSUM; /* auto checksum */
1510 else {
1511 const unsigned offset = skb_transport_offset(skb);
1512 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001513
Stephen Hemminger69161612007-06-04 17:23:26 -07001514 tcpsum = offset << 16; /* sum start */
1515 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516
Stephen Hemminger69161612007-06-04 17:23:26 -07001517 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1518 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1519 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520
Stephen Hemminger69161612007-06-04 17:23:26 -07001521 if (tcpsum != sky2->tx_tcpsum) {
1522 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001523
Stephen Hemminger69161612007-06-04 17:23:26 -07001524 le = get_tx_le(sky2);
1525 le->addr = cpu_to_le32(tcpsum);
1526 le->length = 0; /* initial checksum value */
1527 le->ctrl = 1; /* one packet */
1528 le->opcode = OP_TCPLISW | HW_OWNER;
1529 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001530 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 }
1532
1533 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001534 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535 le->length = cpu_to_le16(len);
1536 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
Stephen Hemminger291ea612006-09-26 11:57:41 -07001539 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001541 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001542 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
1544 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001545 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546
1547 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1548 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001549 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001550 if (addr64 != sky2->tx_addr64) {
1551 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001552 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553 le->ctrl = 0;
1554 le->opcode = OP_ADDR64 | HW_OWNER;
1555 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 }
1557
1558 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001559 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560 le->length = cpu_to_le16(frag->size);
1561 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001562 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563
Stephen Hemminger291ea612006-09-26 11:57:41 -07001564 re = tx_le_re(sky2, le);
1565 re->skb = skb;
1566 pci_unmap_addr_set(re, mapaddr, mapping);
1567 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001569
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570 le->ctrl |= EOP;
1571
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001572 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1573 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001574
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001575 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 dev->trans_start = jiffies;
1578 return NETDEV_TX_OK;
1579}
1580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001581/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001582 * Free ring elements from starting at tx_cons until "done"
1583 *
1584 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001585 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001587static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001589 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001590 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001591 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001593 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001594
Stephen Hemminger291ea612006-09-26 11:57:41 -07001595 for (idx = sky2->tx_cons; idx != done;
1596 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1597 struct sky2_tx_le *le = sky2->tx_le + idx;
1598 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599
Stephen Hemminger291ea612006-09-26 11:57:41 -07001600 switch(le->opcode & ~HW_OWNER) {
1601 case OP_LARGESEND:
1602 case OP_PACKET:
1603 pci_unmap_single(pdev,
1604 pci_unmap_addr(re, mapaddr),
1605 pci_unmap_len(re, maplen),
1606 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001607 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001608 case OP_BUFFER:
1609 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1610 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001611 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001612 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613 }
1614
Stephen Hemminger291ea612006-09-26 11:57:41 -07001615 if (le->ctrl & EOP) {
1616 if (unlikely(netif_msg_tx_done(sky2)))
1617 printk(KERN_DEBUG "%s: tx done %u\n",
1618 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001619
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001620 sky2->net_stats.tx_packets++;
1621 sky2->net_stats.tx_bytes += re->skb->len;
1622
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001623 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001624 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001625 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001626 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001627
Stephen Hemminger291ea612006-09-26 11:57:41 -07001628 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001629 smp_mb();
1630
Stephen Hemminger22e11702006-07-12 15:23:48 -07001631 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001633}
1634
1635/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001636static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001638 struct sky2_port *sky2 = netdev_priv(dev);
1639
1640 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001641 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001642 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643}
1644
1645/* Network shutdown */
1646static int sky2_down(struct net_device *dev)
1647{
1648 struct sky2_port *sky2 = netdev_priv(dev);
1649 struct sky2_hw *hw = sky2->hw;
1650 unsigned port = sky2->port;
1651 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001652 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653
Stephen Hemminger1b537562005-12-20 15:08:07 -08001654 /* Never really got started! */
1655 if (!sky2->tx_le)
1656 return 0;
1657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658 if (netif_msg_ifdown(sky2))
1659 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1660
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001661 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 netif_stop_queue(dev);
1663
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001664 /* Disable port IRQ */
1665 imask = sky2_read32(hw, B0_IMSK);
1666 imask &= ~portirq_msk[port];
1667 sky2_write32(hw, B0_IMSK, imask);
1668
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001669 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 /* Stop transmitter */
1672 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1673 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1674
1675 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001676 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677
1678 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1681
1682 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1683
1684 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1686 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1688
1689 /* Disable Force Sync bit and Enable Alloc bit */
1690 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1691 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1692
1693 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1694 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1695 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1696
1697 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001698 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1699 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700
1701 /* Reset the Tx prefetch units */
1702 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1703 PREF_UNIT_RST_SET);
1704
1705 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1706
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001707 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708
1709 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1710 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1711
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001712 sky2_phy_power(hw, port, 0);
1713
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001714 netif_carrier_off(dev);
1715
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001716 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1718
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001719 synchronize_irq(hw->pdev->irq);
1720
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001721 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722 sky2_rx_clean(sky2);
1723
1724 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1725 sky2->rx_le, sky2->rx_le_map);
1726 kfree(sky2->rx_ring);
1727
1728 pci_free_consistent(hw->pdev,
1729 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1730 sky2->tx_le, sky2->tx_le_map);
1731 kfree(sky2->tx_ring);
1732
Stephen Hemminger1b537562005-12-20 15:08:07 -08001733 sky2->tx_le = NULL;
1734 sky2->rx_le = NULL;
1735
1736 sky2->rx_ring = NULL;
1737 sky2->tx_ring = NULL;
1738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 return 0;
1740}
1741
1742static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1743{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001744 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001745 return SPEED_1000;
1746
Stephen Hemminger05745c42007-09-19 15:36:45 -07001747 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1748 if (aux & PHY_M_PS_SPEED_100)
1749 return SPEED_100;
1750 else
1751 return SPEED_10;
1752 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753
1754 switch (aux & PHY_M_PS_SPEED_MSK) {
1755 case PHY_M_PS_SPEED_1000:
1756 return SPEED_1000;
1757 case PHY_M_PS_SPEED_100:
1758 return SPEED_100;
1759 default:
1760 return SPEED_10;
1761 }
1762}
1763
1764static void sky2_link_up(struct sky2_port *sky2)
1765{
1766 struct sky2_hw *hw = sky2->hw;
1767 unsigned port = sky2->port;
1768 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001769 static const char *fc_name[] = {
1770 [FC_NONE] = "none",
1771 [FC_TX] = "tx",
1772 [FC_RX] = "rx",
1773 [FC_BOTH] = "both",
1774 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001777 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001778 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1779 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780
1781 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1782
1783 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784
Stephen Hemminger75e80682007-09-19 15:36:46 -07001785 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1790
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001791 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001793 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1794
1795 switch(sky2->speed) {
1796 case SPEED_10:
1797 led |= PHY_M_LEDC_INIT_CTRL(7);
1798 break;
1799
1800 case SPEED_100:
1801 led |= PHY_M_LEDC_STA1_CTRL(7);
1802 break;
1803
1804 case SPEED_1000:
1805 led |= PHY_M_LEDC_STA0_CTRL(7);
1806 break;
1807 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001808
1809 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001810 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1812 }
1813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 if (netif_msg_link(sky2))
1815 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001816 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 sky2->netdev->name, sky2->speed,
1818 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001819 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820}
1821
1822static void sky2_link_down(struct sky2_port *sky2)
1823{
1824 struct sky2_hw *hw = sky2->hw;
1825 unsigned port = sky2->port;
1826 u16 reg;
1827
1828 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1829
1830 reg = gma_read16(hw, port, GM_GP_CTRL);
1831 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1832 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835
1836 /* Turn on link LED */
1837 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1838
1839 if (netif_msg_link(sky2))
1840 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842 sky2_phy_init(hw, port);
1843}
1844
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001845static enum flow_control sky2_flow(int rx, int tx)
1846{
1847 if (rx)
1848 return tx ? FC_BOTH : FC_RX;
1849 else
1850 return tx ? FC_TX : FC_NONE;
1851}
1852
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1854{
1855 struct sky2_hw *hw = sky2->hw;
1856 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001857 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001858
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001859 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861 if (lpa & PHY_M_AN_RF) {
1862 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1863 return -1;
1864 }
1865
Stephen Hemminger793b8832005-09-14 16:06:14 -07001866 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1867 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1868 sky2->netdev->name);
1869 return -1;
1870 }
1871
Stephen Hemminger793b8832005-09-14 16:06:14 -07001872 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001873 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001875 /* Since the pause result bits seem to in different positions on
1876 * different chips. look at registers.
1877 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001878 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001879 /* Shift for bits in fiber PHY */
1880 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1881 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001883 if (advert & ADVERTISE_1000XPAUSE)
1884 advert |= ADVERTISE_PAUSE_CAP;
1885 if (advert & ADVERTISE_1000XPSE_ASYM)
1886 advert |= ADVERTISE_PAUSE_ASYM;
1887 if (lpa & LPA_1000XPAUSE)
1888 lpa |= LPA_PAUSE_CAP;
1889 if (lpa & LPA_1000XPAUSE_ASYM)
1890 lpa |= LPA_PAUSE_ASYM;
1891 }
1892
1893 sky2->flow_status = FC_NONE;
1894 if (advert & ADVERTISE_PAUSE_CAP) {
1895 if (lpa & LPA_PAUSE_CAP)
1896 sky2->flow_status = FC_BOTH;
1897 else if (advert & ADVERTISE_PAUSE_ASYM)
1898 sky2->flow_status = FC_RX;
1899 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1900 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1901 sky2->flow_status = FC_TX;
1902 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001903
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001904 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001905 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001906 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001907
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001908 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001909 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1910 else
1911 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1912
1913 return 0;
1914}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001916/* Interrupt from PHY */
1917static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001919 struct net_device *dev = hw->dev[port];
1920 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921 u16 istatus, phystat;
1922
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001923 if (!netif_running(dev))
1924 return;
1925
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001926 spin_lock(&sky2->phy_lock);
1927 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1928 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1929
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930 if (netif_msg_intr(sky2))
1931 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1932 sky2->netdev->name, istatus, phystat);
1933
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001934 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001935 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001937 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938 }
1939
Stephen Hemminger793b8832005-09-14 16:06:14 -07001940 if (istatus & PHY_M_IS_LSP_CHANGE)
1941 sky2->speed = sky2_phy_speed(hw, phystat);
1942
1943 if (istatus & PHY_M_IS_DUP_CHANGE)
1944 sky2->duplex =
1945 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1946
1947 if (istatus & PHY_M_IS_LST_CHANGE) {
1948 if (phystat & PHY_M_PS_LINK_UP)
1949 sky2_link_up(sky2);
1950 else
1951 sky2_link_down(sky2);
1952 }
1953out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001954 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955}
1956
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001957/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001958 * and tx queue is full (stopped).
1959 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960static void sky2_tx_timeout(struct net_device *dev)
1961{
1962 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001963 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964
1965 if (netif_msg_timer(sky2))
1966 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1967
Stephen Hemminger8f246642006-03-20 15:48:21 -08001968 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001969 dev->name, sky2->tx_cons, sky2->tx_prod,
1970 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1971 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001972
Stephen Hemminger81906792007-02-15 16:40:33 -08001973 /* can't restart safely under softirq */
1974 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975}
1976
1977static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1978{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001979 struct sky2_port *sky2 = netdev_priv(dev);
1980 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001981 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001982 int err;
1983 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001984 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985
1986 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1987 return -EINVAL;
1988
Stephen Hemminger05745c42007-09-19 15:36:45 -07001989 if (new_mtu > ETH_DATA_LEN &&
1990 (hw->chip_id == CHIP_ID_YUKON_FE ||
1991 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001992 return -EINVAL;
1993
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001994 if (!netif_running(dev)) {
1995 dev->mtu = new_mtu;
1996 return 0;
1997 }
1998
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001999 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002000 sky2_write32(hw, B0_IMSK, 0);
2001
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002002 dev->trans_start = jiffies; /* prevent tx timeout */
2003 netif_stop_queue(dev);
2004 netif_poll_disable(hw->dev[0]);
2005
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002006 synchronize_irq(hw->pdev->irq);
2007
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002008 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002009 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002010
2011 ctl = gma_read16(hw, port, GM_GP_CTRL);
2012 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002013 sky2_rx_stop(sky2);
2014 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015
2016 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002017
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002018 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2019 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002020
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002021 if (dev->mtu > ETH_DATA_LEN)
2022 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002024 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002025
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002026 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002027
2028 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002029 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002030
Stephen Hemminger1b537562005-12-20 15:08:07 -08002031 if (err)
2032 dev_close(dev);
2033 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002034 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002035
2036 netif_poll_enable(hw->dev[0]);
2037 netif_wake_queue(dev);
2038 }
2039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040 return err;
2041}
2042
Stephen Hemminger14d02632006-09-26 11:57:43 -07002043/* For small just reuse existing skb for next receive */
2044static struct sk_buff *receive_copy(struct sky2_port *sky2,
2045 const struct rx_ring_info *re,
2046 unsigned length)
2047{
2048 struct sk_buff *skb;
2049
2050 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2051 if (likely(skb)) {
2052 skb_reserve(skb, 2);
2053 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2054 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002055 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002056 skb->ip_summed = re->skb->ip_summed;
2057 skb->csum = re->skb->csum;
2058 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2059 length, PCI_DMA_FROMDEVICE);
2060 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002061 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002062 }
2063 return skb;
2064}
2065
2066/* Adjust length of skb with fragments to match received data */
2067static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2068 unsigned int length)
2069{
2070 int i, num_frags;
2071 unsigned int size;
2072
2073 /* put header into skb */
2074 size = min(length, hdr_space);
2075 skb->tail += size;
2076 skb->len += size;
2077 length -= size;
2078
2079 num_frags = skb_shinfo(skb)->nr_frags;
2080 for (i = 0; i < num_frags; i++) {
2081 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2082
2083 if (length == 0) {
2084 /* don't need this page */
2085 __free_page(frag->page);
2086 --skb_shinfo(skb)->nr_frags;
2087 } else {
2088 size = min(length, (unsigned) PAGE_SIZE);
2089
2090 frag->size = size;
2091 skb->data_len += size;
2092 skb->truesize += size;
2093 skb->len += size;
2094 length -= size;
2095 }
2096 }
2097}
2098
2099/* Normal packet - take skb from ring element and put in a new one */
2100static struct sk_buff *receive_new(struct sky2_port *sky2,
2101 struct rx_ring_info *re,
2102 unsigned int length)
2103{
2104 struct sk_buff *skb, *nskb;
2105 unsigned hdr_space = sky2->rx_data_size;
2106
Stephen Hemminger14d02632006-09-26 11:57:43 -07002107 /* Don't be tricky about reusing pages (yet) */
2108 nskb = sky2_rx_alloc(sky2);
2109 if (unlikely(!nskb))
2110 return NULL;
2111
2112 skb = re->skb;
2113 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2114
2115 prefetch(skb->data);
2116 re->skb = nskb;
2117 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2118
2119 if (skb_shinfo(skb)->nr_frags)
2120 skb_put_frags(skb, hdr_space, length);
2121 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002122 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002123 return skb;
2124}
2125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126/*
2127 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002128 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002130static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002131 u16 length, u32 status)
2132{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002133 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002134 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002135 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002136 u16 count = (status & GMR_FS_LEN) >> 16;
2137
2138#ifdef SKY2_VLAN_TAG_USED
2139 /* Account for vlan tag */
2140 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2141 count -= VLAN_HLEN;
2142#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143
2144 if (unlikely(netif_msg_rx_status(sky2)))
2145 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002146 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147
Stephen Hemminger793b8832005-09-14 16:06:14 -07002148 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002149 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002151 if (length < ETH_ZLEN || length > sky2->rx_data_size)
2152 goto len_error;
2153
2154 /* This chip has hardware problems that generates bogus status.
2155 * So do only marginal checking and expect higher level protocols
2156 * to handle crap frames.
2157 */
2158 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2159 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2160 length != count)
2161 goto okay;
2162
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002163 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164 goto error;
2165
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002166 if (!(status & GMR_FS_RX_OK))
2167 goto resubmit;
2168
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002169 /* if length reported by DMA does not match PHY, packet was truncated */
2170 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002171 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002172
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002173okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002174 if (length < copybreak)
2175 skb = receive_copy(sky2, re, length);
2176 else
2177 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002178resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002179 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002180
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 return skb;
2182
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002183len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002184 /* Truncation of overlength packets
2185 causes PHY length to not match MAC length */
2186 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002187 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002188 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2189 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002190 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002191
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002192error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002193 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002194 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002195 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002196 goto resubmit;
2197 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002198
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002199 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002201 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002202
2203 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 sky2->net_stats.rx_length_errors++;
2205 if (status & GMR_FS_FRAGMENT)
2206 sky2->net_stats.rx_frame_errors++;
2207 if (status & GMR_FS_CRC_ERR)
2208 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002209
Stephen Hemminger793b8832005-09-14 16:06:14 -07002210 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211}
2212
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002213/* Transmit complete */
2214static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002215{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002216 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002217
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002218 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002219 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002220 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002221 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002222 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223}
2224
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002225/* Process status response ring */
2226static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002228 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002229 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002230 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002232 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002233
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002234 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002235 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002236 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002237 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002238 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002239 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002240 u32 status;
2241 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002242
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002243 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002244
Stephen Hemminger69161612007-06-04 17:23:26 -07002245 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002246 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002247 length = le16_to_cpu(le->length);
2248 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002250 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002252 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002253 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002254 if (unlikely(!skb)) {
2255 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002256 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002257 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002258
Stephen Hemminger69161612007-06-04 17:23:26 -07002259 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002260 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002261 if (sky2->rx_csum &&
2262 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2263 (le->css & CSS_TCPUDPCSOK))
2264 skb->ip_summed = CHECKSUM_UNNECESSARY;
2265 else
2266 skb->ip_summed = CHECKSUM_NONE;
2267 }
2268
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002269 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002270 sky2->net_stats.rx_packets++;
2271 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002272 dev->last_rx = jiffies;
2273
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002274#ifdef SKY2_VLAN_TAG_USED
2275 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2276 vlan_hwaccel_receive_skb(skb,
2277 sky2->vlgrp,
2278 be16_to_cpu(sky2->rx_tag));
2279 } else
2280#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002282
Stephen Hemminger22e11702006-07-12 15:23:48 -07002283 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002284 if (++work_done >= to_do)
2285 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 break;
2287
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002288#ifdef SKY2_VLAN_TAG_USED
2289 case OP_RXVLAN:
2290 sky2->rx_tag = length;
2291 break;
2292
2293 case OP_RXCHKSVLAN:
2294 sky2->rx_tag = length;
2295 /* fall through */
2296#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002298 if (!sky2->rx_csum)
2299 break;
2300
Stephen Hemminger05745c42007-09-19 15:36:45 -07002301 /* If this happens then driver assuming wrong format */
2302 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2303 if (net_ratelimit())
2304 printk(KERN_NOTICE "%s: unexpected"
2305 " checksum status\n",
2306 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002307 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002308 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002309
Stephen Hemminger87418302007-03-08 12:42:30 -08002310 /* Both checksum counters are programmed to start at
2311 * the same offset, so unless there is a problem they
2312 * should match. This failure is an early indication that
2313 * hardware receive checksumming won't work.
2314 */
2315 if (likely(status >> 16 == (status & 0xffff))) {
2316 skb = sky2->rx_ring[sky2->rx_next].skb;
2317 skb->ip_summed = CHECKSUM_COMPLETE;
2318 skb->csum = status & 0xffff;
2319 } else {
2320 printk(KERN_NOTICE PFX "%s: hardware receive "
2321 "checksum problem (status = %#x)\n",
2322 dev->name, status);
2323 sky2->rx_csum = 0;
2324 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002325 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002326 BMU_DIS_RX_CHKSUM);
2327 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002328 break;
2329
2330 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002331 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002332 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2333 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002334 if (hw->dev[1])
2335 sky2_tx_done(hw->dev[1],
2336 ((status >> 24) & 0xff)
2337 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002338 break;
2339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 default:
2341 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002342 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002343 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002344 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002345 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002347 /* Fully processed status ring so clear irq */
2348 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2349
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002350exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002351 if (rx[0])
2352 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002353
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002354 if (rx[1])
2355 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002356
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002357 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358}
2359
2360static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2361{
2362 struct net_device *dev = hw->dev[port];
2363
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002364 if (net_ratelimit())
2365 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2366 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367
2368 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002369 if (net_ratelimit())
2370 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2371 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372 /* Clear IRQ */
2373 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2374 }
2375
2376 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002377 if (net_ratelimit())
2378 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2379 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380
2381 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2382 }
2383
2384 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002385 if (net_ratelimit())
2386 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2388 }
2389
2390 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002391 if (net_ratelimit())
2392 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2394 }
2395
2396 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002397 if (net_ratelimit())
2398 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2399 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2401 }
2402}
2403
2404static void sky2_hw_intr(struct sky2_hw *hw)
2405{
2406 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2407
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410
2411 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002412 u16 pci_err;
2413
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002414 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002415 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002416 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2417 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418
2419 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002420 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002421 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2423 }
2424
2425 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002426 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002429 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002430
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002431 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002432 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2433 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434
2435 /* clear the interrupt */
2436 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002437 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2438 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2440
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002441 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2443 hwmsk &= ~Y2_IS_PCI_EXP;
2444 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2445 }
2446 }
2447
2448 if (status & Y2_HWE_L1_MASK)
2449 sky2_hw_error(hw, 0, status);
2450 status >>= 8;
2451 if (status & Y2_HWE_L1_MASK)
2452 sky2_hw_error(hw, 1, status);
2453}
2454
2455static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2456{
2457 struct net_device *dev = hw->dev[port];
2458 struct sky2_port *sky2 = netdev_priv(dev);
2459 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2460
2461 if (netif_msg_intr(sky2))
2462 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2463 dev->name, status);
2464
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002465 if (status & GM_IS_RX_CO_OV)
2466 gma_read16(hw, port, GM_RX_IRQ_SRC);
2467
2468 if (status & GM_IS_TX_CO_OV)
2469 gma_read16(hw, port, GM_TX_IRQ_SRC);
2470
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002471 if (status & GM_IS_RX_FF_OR) {
2472 ++sky2->net_stats.rx_fifo_errors;
2473 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2474 }
2475
2476 if (status & GM_IS_TX_FF_UR) {
2477 ++sky2->net_stats.tx_fifo_errors;
2478 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2479 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480}
2481
Stephen Hemminger40b01722007-04-11 14:47:59 -07002482/* This should never happen it is a bug. */
2483static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2484 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002485{
2486 struct net_device *dev = hw->dev[port];
2487 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002488 unsigned idx;
2489 const u64 *le = (q == Q_R1 || q == Q_R2)
2490 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002491
Stephen Hemminger40b01722007-04-11 14:47:59 -07002492 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2493 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2494 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2495 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002496
Stephen Hemminger40b01722007-04-11 14:47:59 -07002497 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002498}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002499
Stephen Hemminger75e80682007-09-19 15:36:46 -07002500static int sky2_rx_hung(struct net_device *dev)
2501{
2502 struct sky2_port *sky2 = netdev_priv(dev);
2503 struct sky2_hw *hw = sky2->hw;
2504 unsigned port = sky2->port;
2505 unsigned rxq = rxqaddr[port];
2506 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2507 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2508 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2509 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2510
2511 /* If idle and MAC or PCI is stuck */
2512 if (sky2->check.last == dev->last_rx &&
2513 ((mac_rp == sky2->check.mac_rp &&
2514 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2515 /* Check if the PCI RX hang */
2516 (fifo_rp == sky2->check.fifo_rp &&
2517 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2518 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2519 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2520 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2521 return 1;
2522 } else {
2523 sky2->check.last = dev->last_rx;
2524 sky2->check.mac_rp = mac_rp;
2525 sky2->check.mac_lev = mac_lev;
2526 sky2->check.fifo_rp = fifo_rp;
2527 sky2->check.fifo_lev = fifo_lev;
2528 return 0;
2529 }
2530}
2531
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002532static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002533{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002534 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemminger75e80682007-09-19 15:36:46 -07002535 struct net_device *dev;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002536
Stephen Hemminger75e80682007-09-19 15:36:46 -07002537 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002538 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemminger75e80682007-09-19 15:36:46 -07002539 dev = hw->dev[0];
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002540 if (__netif_rx_schedule_prep(dev))
2541 __netif_rx_schedule(dev);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002542 } else {
2543 int i, active = 0;
2544
2545 for (i = 0; i < hw->ports; i++) {
2546 dev = hw->dev[i];
2547 if (!netif_running(dev))
2548 continue;
2549 ++active;
2550
2551 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002552 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002553 sky2_rx_hung(dev)) {
2554 pr_info(PFX "%s: receiver hang detected\n",
2555 dev->name);
2556 schedule_work(&hw->restart_work);
2557 return;
2558 }
2559 }
2560
2561 if (active == 0)
2562 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002563 }
2564
Stephen Hemminger75e80682007-09-19 15:36:46 -07002565 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002566}
2567
Stephen Hemminger40b01722007-04-11 14:47:59 -07002568/* Hardware/software error handling */
2569static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002571 if (net_ratelimit())
2572 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002574 if (status & Y2_IS_HW_ERR)
2575 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002577 if (status & Y2_IS_IRQ_MAC1)
2578 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002580 if (status & Y2_IS_IRQ_MAC2)
2581 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002584 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002587 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002590 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2594}
2595
2596static int sky2_poll(struct net_device *dev0, int *budget)
2597{
2598 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002599 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002600 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2601
2602 if (unlikely(status & Y2_IS_ERROR))
2603 sky2_err_intr(hw, status);
2604
2605 if (status & Y2_IS_IRQ_PHY1)
2606 sky2_phy_intr(hw, 0);
2607
2608 if (status & Y2_IS_IRQ_PHY2)
2609 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002611 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2612 *budget -= work_done;
2613 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002614
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002615 /* More work? */
2616 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002617 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002618
2619 /* Bug/Errata workaround?
2620 * Need to kick the TX irq moderation timer.
2621 */
2622 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2623 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2624 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002625 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002626 netif_rx_complete(dev0);
2627
2628 sky2_read32(hw, B0_Y2_SP_LISR);
2629 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002630}
2631
David Howells7d12e782006-10-05 14:55:46 +01002632static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002633{
2634 struct sky2_hw *hw = dev_id;
2635 struct net_device *dev0 = hw->dev[0];
2636 u32 status;
2637
2638 /* Reading this mask interrupts as side effect */
2639 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2640 if (status == 0 || status == ~0)
2641 return IRQ_NONE;
2642
2643 prefetch(&hw->st_le[hw->st_idx]);
2644 if (likely(__netif_rx_schedule_prep(dev0)))
2645 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 return IRQ_HANDLED;
2648}
2649
2650#ifdef CONFIG_NET_POLL_CONTROLLER
2651static void sky2_netpoll(struct net_device *dev)
2652{
2653 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002654 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655
Stephen Hemminger88d11362006-06-16 12:10:46 -07002656 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2657 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658}
2659#endif
2660
2661/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002662static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002664 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002666 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002667 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002668 return 125;
2669
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002671 return 100;
2672
2673 case CHIP_ID_YUKON_FE_P:
2674 return 50;
2675
2676 case CHIP_ID_YUKON_XL:
2677 return 156;
2678
2679 default:
2680 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681 }
2682}
2683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2685{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002686 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687}
2688
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002689static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2690{
2691 return clk / sky2_mhz(hw);
2692}
2693
2694
Stephen Hemmingere3173832007-02-06 10:45:39 -08002695static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002697 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002698
Stephen Hemminger451af332007-06-04 17:23:24 -07002699 /* Enable all clocks */
2700 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2701
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002705 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2706
2707 switch(hw->chip_id) {
2708 case CHIP_ID_YUKON_XL:
2709 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002710 | SKY2_HW_NEWER_PHY;
2711 if (hw->chip_rev < 3)
2712 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2713
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002714 break;
2715
2716 case CHIP_ID_YUKON_EC_U:
2717 hw->flags = SKY2_HW_GIGABIT
2718 | SKY2_HW_NEWER_PHY
2719 | SKY2_HW_ADV_POWER_CTL;
2720 break;
2721
2722 case CHIP_ID_YUKON_EX:
2723 hw->flags = SKY2_HW_GIGABIT
2724 | SKY2_HW_NEWER_PHY
2725 | SKY2_HW_NEW_LE
2726 | SKY2_HW_ADV_POWER_CTL;
2727
2728 /* New transmit checksum */
2729 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2730 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2731 break;
2732
2733 case CHIP_ID_YUKON_EC:
2734 /* This rev is really old, and requires untested workarounds */
2735 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2736 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2737 return -EOPNOTSUPP;
2738 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002739 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002740 break;
2741
2742 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002743 break;
2744
Stephen Hemminger05745c42007-09-19 15:36:45 -07002745 case CHIP_ID_YUKON_FE_P:
2746 hw->flags = SKY2_HW_NEWER_PHY
2747 | SKY2_HW_NEW_LE
2748 | SKY2_HW_AUTO_TX_SUM
2749 | SKY2_HW_ADV_POWER_CTL;
2750 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002751 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002752 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2753 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 return -EOPNOTSUPP;
2755 }
2756
Stephen Hemmingere3173832007-02-06 10:45:39 -08002757 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002758 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2759 hw->flags |= SKY2_HW_FIBRE_PHY;
2760
2761
Stephen Hemmingere3173832007-02-06 10:45:39 -08002762 hw->ports = 1;
2763 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2764 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2765 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2766 ++hw->ports;
2767 }
2768
2769 return 0;
2770}
2771
2772static void sky2_reset(struct sky2_hw *hw)
2773{
2774 u16 status;
2775 int i;
2776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002778 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2779 status = sky2_read16(hw, HCU_CCSR);
2780 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2781 HCU_CCSR_UC_STATE_MSK);
2782 sky2_write16(hw, HCU_CCSR, status);
2783 } else
2784 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2785 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786
2787 /* do a SW reset */
2788 sky2_write8(hw, B0_CTST, CS_RST_SET);
2789 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2790
2791 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002792 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002795 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797
2798 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2799
2800 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002801 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2802 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002805 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
2807 for (i = 0; i < hw->ports; i++) {
2808 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2809 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002810
2811 if (hw->chip_id == CHIP_ID_YUKON_EX)
2812 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2813 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2814 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 }
2816
2817 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2818
Stephen Hemminger793b8832005-09-14 16:06:14 -07002819 /* Clear I2C IRQ noise */
2820 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821
2822 /* turn off hardware timer (unused) */
2823 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2824 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2827
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002828 /* Turn off descriptor polling */
2829 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
2831 /* Turn off receive timestamp */
2832 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
2835 /* enable the Tx Arbiters */
2836 for (i = 0; i < hw->ports; i++)
2837 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2838
2839 /* Initialize ram interface */
2840 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002841 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2844 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2845 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2846 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2847 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2848 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2849 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2850 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2851 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2852 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2853 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2854 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2855 }
2856
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002857 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002860 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 memset(hw->st_le, 0, STATUS_LE_BYTES);
2863 hw->st_idx = 0;
2864
2865 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2866 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2867
2868 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
2871 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002872 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002874 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2875 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002877 /* set Status-FIFO ISR watermark */
2878 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2879 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2880 else
2881 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002883 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002884 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2885 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
Stephen Hemminger793b8832005-09-14 16:06:14 -07002887 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2889
2890 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2891 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2892 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002893}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894
Stephen Hemminger81906792007-02-15 16:40:33 -08002895static void sky2_restart(struct work_struct *work)
2896{
2897 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2898 struct net_device *dev;
2899 int i, err;
2900
Stephen Hemminger81906792007-02-15 16:40:33 -08002901 rtnl_lock();
2902 sky2_write32(hw, B0_IMSK, 0);
2903 sky2_read32(hw, B0_IMSK);
2904
2905 netif_poll_disable(hw->dev[0]);
2906
2907 for (i = 0; i < hw->ports; i++) {
2908 dev = hw->dev[i];
2909 if (netif_running(dev))
2910 sky2_down(dev);
2911 }
2912
2913 sky2_reset(hw);
2914 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2915 netif_poll_enable(hw->dev[0]);
2916
2917 for (i = 0; i < hw->ports; i++) {
2918 dev = hw->dev[i];
2919 if (netif_running(dev)) {
2920 err = sky2_up(dev);
2921 if (err) {
2922 printk(KERN_INFO PFX "%s: could not restart %d\n",
2923 dev->name, err);
2924 dev_close(dev);
2925 }
2926 }
2927 }
2928
Stephen Hemminger81906792007-02-15 16:40:33 -08002929 rtnl_unlock();
2930}
2931
Stephen Hemmingere3173832007-02-06 10:45:39 -08002932static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2933{
2934 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2935}
2936
2937static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2938{
2939 const struct sky2_port *sky2 = netdev_priv(dev);
2940
2941 wol->supported = sky2_wol_supported(sky2->hw);
2942 wol->wolopts = sky2->wol;
2943}
2944
2945static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2946{
2947 struct sky2_port *sky2 = netdev_priv(dev);
2948 struct sky2_hw *hw = sky2->hw;
2949
2950 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2951 return -EOPNOTSUPP;
2952
2953 sky2->wol = wol->wolopts;
2954
Stephen Hemminger05745c42007-09-19 15:36:45 -07002955 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2956 hw->chip_id == CHIP_ID_YUKON_EX ||
2957 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002958 sky2_write32(hw, B0_CTST, sky2->wol
2959 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2960
2961 if (!netif_running(dev))
2962 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963 return 0;
2964}
2965
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002966static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002968 if (sky2_is_copper(hw)) {
2969 u32 modes = SUPPORTED_10baseT_Half
2970 | SUPPORTED_10baseT_Full
2971 | SUPPORTED_100baseT_Half
2972 | SUPPORTED_100baseT_Full
2973 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002975 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002977 | SUPPORTED_1000baseT_Full;
2978 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002980 return SUPPORTED_1000baseT_Half
2981 | SUPPORTED_1000baseT_Full
2982 | SUPPORTED_Autoneg
2983 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002984}
2985
Stephen Hemminger793b8832005-09-14 16:06:14 -07002986static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002987{
2988 struct sky2_port *sky2 = netdev_priv(dev);
2989 struct sky2_hw *hw = sky2->hw;
2990
2991 ecmd->transceiver = XCVR_INTERNAL;
2992 ecmd->supported = sky2_supported_modes(hw);
2993 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002994 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002996 ecmd->speed = sky2->speed;
2997 } else {
2998 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003000 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001
3002 ecmd->advertising = sky2->advertising;
3003 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 ecmd->duplex = sky2->duplex;
3005 return 0;
3006}
3007
3008static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3009{
3010 struct sky2_port *sky2 = netdev_priv(dev);
3011 const struct sky2_hw *hw = sky2->hw;
3012 u32 supported = sky2_supported_modes(hw);
3013
3014 if (ecmd->autoneg == AUTONEG_ENABLE) {
3015 ecmd->advertising = supported;
3016 sky2->duplex = -1;
3017 sky2->speed = -1;
3018 } else {
3019 u32 setting;
3020
Stephen Hemminger793b8832005-09-14 16:06:14 -07003021 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 case SPEED_1000:
3023 if (ecmd->duplex == DUPLEX_FULL)
3024 setting = SUPPORTED_1000baseT_Full;
3025 else if (ecmd->duplex == DUPLEX_HALF)
3026 setting = SUPPORTED_1000baseT_Half;
3027 else
3028 return -EINVAL;
3029 break;
3030 case SPEED_100:
3031 if (ecmd->duplex == DUPLEX_FULL)
3032 setting = SUPPORTED_100baseT_Full;
3033 else if (ecmd->duplex == DUPLEX_HALF)
3034 setting = SUPPORTED_100baseT_Half;
3035 else
3036 return -EINVAL;
3037 break;
3038
3039 case SPEED_10:
3040 if (ecmd->duplex == DUPLEX_FULL)
3041 setting = SUPPORTED_10baseT_Full;
3042 else if (ecmd->duplex == DUPLEX_HALF)
3043 setting = SUPPORTED_10baseT_Half;
3044 else
3045 return -EINVAL;
3046 break;
3047 default:
3048 return -EINVAL;
3049 }
3050
3051 if ((setting & supported) == 0)
3052 return -EINVAL;
3053
3054 sky2->speed = ecmd->speed;
3055 sky2->duplex = ecmd->duplex;
3056 }
3057
3058 sky2->autoneg = ecmd->autoneg;
3059 sky2->advertising = ecmd->advertising;
3060
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003061 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003062 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003063 sky2_set_multicast(dev);
3064 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003065
3066 return 0;
3067}
3068
3069static void sky2_get_drvinfo(struct net_device *dev,
3070 struct ethtool_drvinfo *info)
3071{
3072 struct sky2_port *sky2 = netdev_priv(dev);
3073
3074 strcpy(info->driver, DRV_NAME);
3075 strcpy(info->version, DRV_VERSION);
3076 strcpy(info->fw_version, "N/A");
3077 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3078}
3079
3080static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003081 char name[ETH_GSTRING_LEN];
3082 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083} sky2_stats[] = {
3084 { "tx_bytes", GM_TXO_OK_HI },
3085 { "rx_bytes", GM_RXO_OK_HI },
3086 { "tx_broadcast", GM_TXF_BC_OK },
3087 { "rx_broadcast", GM_RXF_BC_OK },
3088 { "tx_multicast", GM_TXF_MC_OK },
3089 { "rx_multicast", GM_RXF_MC_OK },
3090 { "tx_unicast", GM_TXF_UC_OK },
3091 { "rx_unicast", GM_RXF_UC_OK },
3092 { "tx_mac_pause", GM_TXF_MPAUSE },
3093 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003094 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095 { "late_collision",GM_TXF_LAT_COL },
3096 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003097 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003099
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003100 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003102 { "rx_64_byte_packets", GM_RXF_64B },
3103 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3104 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3105 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3106 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3107 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3108 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003109 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003110 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3111 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003113
3114 { "tx_64_byte_packets", GM_TXF_64B },
3115 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3116 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3117 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3118 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3119 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3120 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3121 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122};
3123
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124static u32 sky2_get_rx_csum(struct net_device *dev)
3125{
3126 struct sky2_port *sky2 = netdev_priv(dev);
3127
3128 return sky2->rx_csum;
3129}
3130
3131static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3132{
3133 struct sky2_port *sky2 = netdev_priv(dev);
3134
3135 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3138 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3139
3140 return 0;
3141}
3142
3143static u32 sky2_get_msglevel(struct net_device *netdev)
3144{
3145 struct sky2_port *sky2 = netdev_priv(netdev);
3146 return sky2->msg_enable;
3147}
3148
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003149static int sky2_nway_reset(struct net_device *dev)
3150{
3151 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003152
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003153 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003154 return -EINVAL;
3155
Stephen Hemminger1b537562005-12-20 15:08:07 -08003156 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003157 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003158
3159 return 0;
3160}
3161
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163{
3164 struct sky2_hw *hw = sky2->hw;
3165 unsigned port = sky2->port;
3166 int i;
3167
3168 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003169 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003171 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172
Stephen Hemminger793b8832005-09-14 16:06:14 -07003173 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3175}
3176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3178{
3179 struct sky2_port *sky2 = netdev_priv(netdev);
3180 sky2->msg_enable = value;
3181}
3182
3183static int sky2_get_stats_count(struct net_device *dev)
3184{
3185 return ARRAY_SIZE(sky2_stats);
3186}
3187
3188static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003189 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190{
3191 struct sky2_port *sky2 = netdev_priv(dev);
3192
Stephen Hemminger793b8832005-09-14 16:06:14 -07003193 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194}
3195
Stephen Hemminger793b8832005-09-14 16:06:14 -07003196static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197{
3198 int i;
3199
3200 switch (stringset) {
3201 case ETH_SS_STATS:
3202 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3203 memcpy(data + i * ETH_GSTRING_LEN,
3204 sky2_stats[i].name, ETH_GSTRING_LEN);
3205 break;
3206 }
3207}
3208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3210{
3211 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 return &sky2->net_stats;
3213}
3214
3215static int sky2_set_mac_address(struct net_device *dev, void *p)
3216{
3217 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003218 struct sky2_hw *hw = sky2->hw;
3219 unsigned port = sky2->port;
3220 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
3222 if (!is_valid_ether_addr(addr->sa_data))
3223 return -EADDRNOTAVAIL;
3224
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003226 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003228 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003230
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003231 /* virtual address for data */
3232 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3233
3234 /* physical address: used for pause frames */
3235 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003236
3237 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003238}
3239
Stephen Hemmingera052b522006-10-17 10:24:23 -07003240static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3241{
3242 u32 bit;
3243
3244 bit = ether_crc(ETH_ALEN, addr) & 63;
3245 filter[bit >> 3] |= 1 << (bit & 7);
3246}
3247
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248static void sky2_set_multicast(struct net_device *dev)
3249{
3250 struct sky2_port *sky2 = netdev_priv(dev);
3251 struct sky2_hw *hw = sky2->hw;
3252 unsigned port = sky2->port;
3253 struct dev_mc_list *list = dev->mc_list;
3254 u16 reg;
3255 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003256 int rx_pause;
3257 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258
Stephen Hemmingera052b522006-10-17 10:24:23 -07003259 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260 memset(filter, 0, sizeof(filter));
3261
3262 reg = gma_read16(hw, port, GM_RX_CTRL);
3263 reg |= GM_RXCR_UCF_ENA;
3264
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003265 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003267 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003269 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 reg &= ~GM_RXCR_MCF_ENA;
3271 else {
3272 int i;
3273 reg |= GM_RXCR_MCF_ENA;
3274
Stephen Hemmingera052b522006-10-17 10:24:23 -07003275 if (rx_pause)
3276 sky2_add_filter(filter, pause_mc_addr);
3277
3278 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3279 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 }
3281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003283 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003285 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003286 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003289 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290
3291 gma_write16(hw, port, GM_RX_CTRL, reg);
3292}
3293
3294/* Can have one global because blinking is controlled by
3295 * ethtool and that is always under RTNL mutex
3296 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003297static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300
Stephen Hemminger793b8832005-09-14 16:06:14 -07003301 switch (hw->chip_id) {
3302 case CHIP_ID_YUKON_XL:
3303 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3304 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3305 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3306 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3307 PHY_M_LEDC_INIT_CTRL(7) |
3308 PHY_M_LEDC_STA1_CTRL(7) |
3309 PHY_M_LEDC_STA0_CTRL(7))
3310 : 0);
3311
3312 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3313 break;
3314
3315 default:
3316 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003317 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3318 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003319 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320}
3321
3322/* blink LED's for finding board */
3323static int sky2_phys_id(struct net_device *dev, u32 data)
3324{
3325 struct sky2_port *sky2 = netdev_priv(dev);
3326 struct sky2_hw *hw = sky2->hw;
3327 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003328 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003330 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003331 int onoff = 1;
3332
Stephen Hemminger793b8832005-09-14 16:06:14 -07003333 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003334 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3335 else
3336 ms = data * 1000;
3337
3338 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003339 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003340 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3341 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3343 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3344 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3345 } else {
3346 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3347 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3348 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003350 interrupted = 0;
3351 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 sky2_led(hw, port, onoff);
3353 onoff = !onoff;
3354
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003355 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003356 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003357 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003358
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359 ms -= 250;
3360 }
3361
3362 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003363 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3364 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3366 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3367 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3368 } else {
3369 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3370 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3371 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003372 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373
3374 return 0;
3375}
3376
3377static void sky2_get_pauseparam(struct net_device *dev,
3378 struct ethtool_pauseparam *ecmd)
3379{
3380 struct sky2_port *sky2 = netdev_priv(dev);
3381
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003382 switch (sky2->flow_mode) {
3383 case FC_NONE:
3384 ecmd->tx_pause = ecmd->rx_pause = 0;
3385 break;
3386 case FC_TX:
3387 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3388 break;
3389 case FC_RX:
3390 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3391 break;
3392 case FC_BOTH:
3393 ecmd->tx_pause = ecmd->rx_pause = 1;
3394 }
3395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003396 ecmd->autoneg = sky2->autoneg;
3397}
3398
3399static int sky2_set_pauseparam(struct net_device *dev,
3400 struct ethtool_pauseparam *ecmd)
3401{
3402 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403
3404 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003405 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003407 if (netif_running(dev))
3408 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003410 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411}
3412
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003413static int sky2_get_coalesce(struct net_device *dev,
3414 struct ethtool_coalesce *ecmd)
3415{
3416 struct sky2_port *sky2 = netdev_priv(dev);
3417 struct sky2_hw *hw = sky2->hw;
3418
3419 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3420 ecmd->tx_coalesce_usecs = 0;
3421 else {
3422 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3423 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3424 }
3425 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3426
3427 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3428 ecmd->rx_coalesce_usecs = 0;
3429 else {
3430 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3431 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3432 }
3433 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3434
3435 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3436 ecmd->rx_coalesce_usecs_irq = 0;
3437 else {
3438 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3439 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3440 }
3441
3442 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3443
3444 return 0;
3445}
3446
3447/* Note: this affect both ports */
3448static int sky2_set_coalesce(struct net_device *dev,
3449 struct ethtool_coalesce *ecmd)
3450{
3451 struct sky2_port *sky2 = netdev_priv(dev);
3452 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003453 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003454
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003455 if (ecmd->tx_coalesce_usecs > tmax ||
3456 ecmd->rx_coalesce_usecs > tmax ||
3457 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003458 return -EINVAL;
3459
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003460 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003461 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003462 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003463 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003464 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003465 return -EINVAL;
3466
3467 if (ecmd->tx_coalesce_usecs == 0)
3468 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3469 else {
3470 sky2_write32(hw, STAT_TX_TIMER_INI,
3471 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3472 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3473 }
3474 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3475
3476 if (ecmd->rx_coalesce_usecs == 0)
3477 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3478 else {
3479 sky2_write32(hw, STAT_LEV_TIMER_INI,
3480 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3481 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3482 }
3483 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3484
3485 if (ecmd->rx_coalesce_usecs_irq == 0)
3486 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3487 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003488 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003489 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3490 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3491 }
3492 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3493 return 0;
3494}
3495
Stephen Hemminger793b8832005-09-14 16:06:14 -07003496static void sky2_get_ringparam(struct net_device *dev,
3497 struct ethtool_ringparam *ering)
3498{
3499 struct sky2_port *sky2 = netdev_priv(dev);
3500
3501 ering->rx_max_pending = RX_MAX_PENDING;
3502 ering->rx_mini_max_pending = 0;
3503 ering->rx_jumbo_max_pending = 0;
3504 ering->tx_max_pending = TX_RING_SIZE - 1;
3505
3506 ering->rx_pending = sky2->rx_pending;
3507 ering->rx_mini_pending = 0;
3508 ering->rx_jumbo_pending = 0;
3509 ering->tx_pending = sky2->tx_pending;
3510}
3511
3512static int sky2_set_ringparam(struct net_device *dev,
3513 struct ethtool_ringparam *ering)
3514{
3515 struct sky2_port *sky2 = netdev_priv(dev);
3516 int err = 0;
3517
3518 if (ering->rx_pending > RX_MAX_PENDING ||
3519 ering->rx_pending < 8 ||
3520 ering->tx_pending < MAX_SKB_TX_LE ||
3521 ering->tx_pending > TX_RING_SIZE - 1)
3522 return -EINVAL;
3523
3524 if (netif_running(dev))
3525 sky2_down(dev);
3526
3527 sky2->rx_pending = ering->rx_pending;
3528 sky2->tx_pending = ering->tx_pending;
3529
Stephen Hemminger1b537562005-12-20 15:08:07 -08003530 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003532 if (err)
3533 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003534 else
3535 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003536 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003537
3538 return err;
3539}
3540
Stephen Hemminger793b8832005-09-14 16:06:14 -07003541static int sky2_get_regs_len(struct net_device *dev)
3542{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003543 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003544}
3545
3546/*
3547 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003548 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003549 */
3550static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3551 void *p)
3552{
3553 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003554 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003555
3556 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003557 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003559 memcpy_fromio(p, io, B3_RAM_ADDR);
3560
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003561 /* skip diagnostic ram region */
3562 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3563
3564 /* copy GMAC registers */
3565 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3566 if (sky2->hw->ports > 1)
3567 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3568
Stephen Hemminger793b8832005-09-14 16:06:14 -07003569}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003571/* In order to do Jumbo packets on these chips, need to turn off the
3572 * transmit store/forward. Therefore checksum offload won't work.
3573 */
3574static int no_tx_offload(struct net_device *dev)
3575{
3576 const struct sky2_port *sky2 = netdev_priv(dev);
3577 const struct sky2_hw *hw = sky2->hw;
3578
Stephen Hemminger69161612007-06-04 17:23:26 -07003579 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003580}
3581
3582static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3583{
3584 if (data && no_tx_offload(dev))
3585 return -EINVAL;
3586
3587 return ethtool_op_set_tx_csum(dev, data);
3588}
3589
3590
3591static int sky2_set_tso(struct net_device *dev, u32 data)
3592{
3593 if (data && no_tx_offload(dev))
3594 return -EINVAL;
3595
3596 return ethtool_op_set_tso(dev, data);
3597}
3598
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003599static int sky2_get_eeprom_len(struct net_device *dev)
3600{
3601 struct sky2_port *sky2 = netdev_priv(dev);
3602 u16 reg2;
3603
3604 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3605 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3606}
3607
3608static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3609{
3610 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3611
3612 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3613 cpu_relax();
3614 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3615}
3616
3617static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3618{
3619 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3620 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3621 do {
3622 cpu_relax();
3623 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3624}
3625
3626static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3627 u8 *data)
3628{
3629 struct sky2_port *sky2 = netdev_priv(dev);
3630 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3631 int length = eeprom->len;
3632 u16 offset = eeprom->offset;
3633
3634 if (!cap)
3635 return -EINVAL;
3636
3637 eeprom->magic = SKY2_EEPROM_MAGIC;
3638
3639 while (length > 0) {
3640 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3641 int n = min_t(int, length, sizeof(val));
3642
3643 memcpy(data, &val, n);
3644 length -= n;
3645 data += n;
3646 offset += n;
3647 }
3648 return 0;
3649}
3650
3651static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3652 u8 *data)
3653{
3654 struct sky2_port *sky2 = netdev_priv(dev);
3655 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3656 int length = eeprom->len;
3657 u16 offset = eeprom->offset;
3658
3659 if (!cap)
3660 return -EINVAL;
3661
3662 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3663 return -EINVAL;
3664
3665 while (length > 0) {
3666 u32 val;
3667 int n = min_t(int, length, sizeof(val));
3668
3669 if (n < sizeof(val))
3670 val = sky2_vpd_read(sky2->hw, cap, offset);
3671 memcpy(&val, data, n);
3672
3673 sky2_vpd_write(sky2->hw, cap, offset, val);
3674
3675 length -= n;
3676 data += n;
3677 offset += n;
3678 }
3679 return 0;
3680}
3681
3682
Jeff Garzik7282d492006-09-13 14:30:00 -04003683static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003684 .get_settings = sky2_get_settings,
3685 .set_settings = sky2_set_settings,
3686 .get_drvinfo = sky2_get_drvinfo,
3687 .get_wol = sky2_get_wol,
3688 .set_wol = sky2_set_wol,
3689 .get_msglevel = sky2_get_msglevel,
3690 .set_msglevel = sky2_set_msglevel,
3691 .nway_reset = sky2_nway_reset,
3692 .get_regs_len = sky2_get_regs_len,
3693 .get_regs = sky2_get_regs,
3694 .get_link = ethtool_op_get_link,
3695 .get_eeprom_len = sky2_get_eeprom_len,
3696 .get_eeprom = sky2_get_eeprom,
3697 .set_eeprom = sky2_set_eeprom,
3698 .get_sg = ethtool_op_get_sg,
3699 .set_sg = ethtool_op_set_sg,
3700 .get_tx_csum = ethtool_op_get_tx_csum,
3701 .set_tx_csum = sky2_set_tx_csum,
3702 .get_tso = ethtool_op_get_tso,
3703 .set_tso = sky2_set_tso,
3704 .get_rx_csum = sky2_get_rx_csum,
3705 .set_rx_csum = sky2_set_rx_csum,
3706 .get_strings = sky2_get_strings,
3707 .get_coalesce = sky2_get_coalesce,
3708 .set_coalesce = sky2_set_coalesce,
3709 .get_ringparam = sky2_get_ringparam,
3710 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003711 .get_pauseparam = sky2_get_pauseparam,
3712 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003713 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003714 .get_stats_count = sky2_get_stats_count,
3715 .get_ethtool_stats = sky2_get_ethtool_stats,
3716};
3717
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003718#ifdef CONFIG_SKY2_DEBUG
3719
3720static struct dentry *sky2_debug;
3721
3722static int sky2_debug_show(struct seq_file *seq, void *v)
3723{
3724 struct net_device *dev = seq->private;
3725 const struct sky2_port *sky2 = netdev_priv(dev);
3726 const struct sky2_hw *hw = sky2->hw;
3727 unsigned port = sky2->port;
3728 unsigned idx, last;
3729 int sop;
3730
3731 if (!netif_running(dev))
3732 return -ENETDOWN;
3733
3734 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3735 sky2_read32(hw, B0_ISRC),
3736 sky2_read32(hw, B0_IMSK),
3737 sky2_read32(hw, B0_Y2_SP_ICR));
3738
3739 netif_poll_disable(hw->dev[0]);
3740 last = sky2_read16(hw, STAT_PUT_IDX);
3741
3742 if (hw->st_idx == last)
3743 seq_puts(seq, "Status ring (empty)\n");
3744 else {
3745 seq_puts(seq, "Status ring\n");
3746 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3747 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3748 const struct sky2_status_le *le = hw->st_le + idx;
3749 seq_printf(seq, "[%d] %#x %d %#x\n",
3750 idx, le->opcode, le->length, le->status);
3751 }
3752 seq_puts(seq, "\n");
3753 }
3754
3755 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3756 sky2->tx_cons, sky2->tx_prod,
3757 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3758 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3759
3760 /* Dump contents of tx ring */
3761 sop = 1;
3762 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3763 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3764 const struct sky2_tx_le *le = sky2->tx_le + idx;
3765 u32 a = le32_to_cpu(le->addr);
3766
3767 if (sop)
3768 seq_printf(seq, "%u:", idx);
3769 sop = 0;
3770
3771 switch(le->opcode & ~HW_OWNER) {
3772 case OP_ADDR64:
3773 seq_printf(seq, " %#x:", a);
3774 break;
3775 case OP_LRGLEN:
3776 seq_printf(seq, " mtu=%d", a);
3777 break;
3778 case OP_VLAN:
3779 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3780 break;
3781 case OP_TCPLISW:
3782 seq_printf(seq, " csum=%#x", a);
3783 break;
3784 case OP_LARGESEND:
3785 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3786 break;
3787 case OP_PACKET:
3788 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3789 break;
3790 case OP_BUFFER:
3791 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3792 break;
3793 default:
3794 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3795 a, le16_to_cpu(le->length));
3796 }
3797
3798 if (le->ctrl & EOP) {
3799 seq_putc(seq, '\n');
3800 sop = 1;
3801 }
3802 }
3803
3804 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3805 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3806 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3807 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3808
3809 netif_poll_enable(hw->dev[0]);
3810 return 0;
3811}
3812
3813static int sky2_debug_open(struct inode *inode, struct file *file)
3814{
3815 return single_open(file, sky2_debug_show, inode->i_private);
3816}
3817
3818static const struct file_operations sky2_debug_fops = {
3819 .owner = THIS_MODULE,
3820 .open = sky2_debug_open,
3821 .read = seq_read,
3822 .llseek = seq_lseek,
3823 .release = single_release,
3824};
3825
3826/*
3827 * Use network device events to create/remove/rename
3828 * debugfs file entries
3829 */
3830static int sky2_device_event(struct notifier_block *unused,
3831 unsigned long event, void *ptr)
3832{
3833 struct net_device *dev = ptr;
3834
3835 if (dev->open == sky2_up) {
3836 struct sky2_port *sky2 = netdev_priv(dev);
3837
3838 switch(event) {
3839 case NETDEV_CHANGENAME:
3840 if (!netif_running(dev))
3841 break;
3842 /* fallthrough */
3843 case NETDEV_DOWN:
3844 case NETDEV_GOING_DOWN:
3845 if (sky2->debugfs) {
3846 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3847 dev->name);
3848 debugfs_remove(sky2->debugfs);
3849 sky2->debugfs = NULL;
3850 }
3851
3852 if (event != NETDEV_CHANGENAME)
3853 break;
3854 /* fallthrough for changename */
3855 case NETDEV_UP:
3856 if (sky2_debug) {
3857 struct dentry *d;
3858 d = debugfs_create_file(dev->name, S_IRUGO,
3859 sky2_debug, dev,
3860 &sky2_debug_fops);
3861 if (d == NULL || IS_ERR(d))
3862 printk(KERN_INFO PFX
3863 "%s: debugfs create failed\n",
3864 dev->name);
3865 else
3866 sky2->debugfs = d;
3867 }
3868 break;
3869 }
3870 }
3871
3872 return NOTIFY_DONE;
3873}
3874
3875static struct notifier_block sky2_notifier = {
3876 .notifier_call = sky2_device_event,
3877};
3878
3879
3880static __init void sky2_debug_init(void)
3881{
3882 struct dentry *ent;
3883
3884 ent = debugfs_create_dir("sky2", NULL);
3885 if (!ent || IS_ERR(ent))
3886 return;
3887
3888 sky2_debug = ent;
3889 register_netdevice_notifier(&sky2_notifier);
3890}
3891
3892static __exit void sky2_debug_cleanup(void)
3893{
3894 if (sky2_debug) {
3895 unregister_netdevice_notifier(&sky2_notifier);
3896 debugfs_remove(sky2_debug);
3897 sky2_debug = NULL;
3898 }
3899}
3900
3901#else
3902#define sky2_debug_init()
3903#define sky2_debug_cleanup()
3904#endif
3905
3906
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003907/* Initialize network device */
3908static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003909 unsigned port,
3910 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003911{
3912 struct sky2_port *sky2;
3913 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3914
3915 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003916 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003917 return NULL;
3918 }
3919
3920 SET_MODULE_OWNER(dev);
3921 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003922 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003923 dev->open = sky2_up;
3924 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003925 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003926 dev->hard_start_xmit = sky2_xmit_frame;
3927 dev->get_stats = sky2_get_stats;
3928 dev->set_multicast_list = sky2_set_multicast;
3929 dev->set_mac_address = sky2_set_mac_address;
3930 dev->change_mtu = sky2_change_mtu;
3931 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3932 dev->tx_timeout = sky2_tx_timeout;
3933 dev->watchdog_timeo = TX_WATCHDOG;
3934 if (port == 0)
3935 dev->poll = sky2_poll;
3936 dev->weight = NAPI_WEIGHT;
3937#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003938 /* Network console (only works on port 0)
3939 * because netpoll makes assumptions about NAPI
3940 */
3941 if (port == 0)
3942 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003943#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944
3945 sky2 = netdev_priv(dev);
3946 sky2->netdev = dev;
3947 sky2->hw = hw;
3948 sky2->msg_enable = netif_msg_init(debug, default_msg);
3949
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003950 /* Auto speed and flow control */
3951 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003952 sky2->flow_mode = FC_BOTH;
3953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954 sky2->duplex = -1;
3955 sky2->speed = -1;
3956 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003957 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003958 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003959
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003960 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003961 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003962 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003963
3964 hw->dev[port] = dev;
3965
3966 sky2->port = port;
3967
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003968 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003969 if (highmem)
3970 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003971
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003972#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07003973 /* The workaround for FE+ status conflicts with VLAN tag detection. */
3974 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
3975 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
3976 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3977 dev->vlan_rx_register = sky2_vlan_rx_register;
3978 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003979#endif
3980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003981 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003982 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003983 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003985 return dev;
3986}
3987
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003988static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003989{
3990 const struct sky2_port *sky2 = netdev_priv(dev);
3991
3992 if (netif_msg_probe(sky2))
3993 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3994 dev->name,
3995 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3996 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3997}
3998
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003999/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004000static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004001{
4002 struct sky2_hw *hw = dev_id;
4003 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4004
4005 if (status == 0)
4006 return IRQ_NONE;
4007
4008 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004009 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004010 wake_up(&hw->msi_wait);
4011 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4012 }
4013 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4014
4015 return IRQ_HANDLED;
4016}
4017
4018/* Test interrupt path by forcing a a software IRQ */
4019static int __devinit sky2_test_msi(struct sky2_hw *hw)
4020{
4021 struct pci_dev *pdev = hw->pdev;
4022 int err;
4023
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004024 init_waitqueue_head (&hw->msi_wait);
4025
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004026 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4027
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004028 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004029 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004030 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004031 return err;
4032 }
4033
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004034 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004035 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004036
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004037 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004038
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004039 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004040 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004041 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4042 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004043
4044 err = -EOPNOTSUPP;
4045 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4046 }
4047
4048 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004049 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004050
4051 free_irq(pdev->irq, hw);
4052
4053 return err;
4054}
4055
Stephen Hemmingere3173832007-02-06 10:45:39 -08004056static int __devinit pci_wake_enabled(struct pci_dev *dev)
4057{
4058 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4059 u16 value;
4060
4061 if (!pm)
4062 return 0;
4063 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4064 return 0;
4065 return value & PCI_PM_CTRL_PME_ENABLE;
4066}
4067
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004068static int __devinit sky2_probe(struct pci_dev *pdev,
4069 const struct pci_device_id *ent)
4070{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004071 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004072 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004073 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004074
Stephen Hemminger793b8832005-09-14 16:06:14 -07004075 err = pci_enable_device(pdev);
4076 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004077 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004078 goto err_out;
4079 }
4080
Stephen Hemminger793b8832005-09-14 16:06:14 -07004081 err = pci_request_regions(pdev, DRV_NAME);
4082 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004083 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004084 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004085 }
4086
4087 pci_set_master(pdev);
4088
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004089 if (sizeof(dma_addr_t) > sizeof(u32) &&
4090 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4091 using_dac = 1;
4092 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4093 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004094 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4095 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004096 goto err_out_free_regions;
4097 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004098 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004099 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4100 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004101 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004102 goto err_out_free_regions;
4103 }
4104 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004105
Stephen Hemmingere3173832007-02-06 10:45:39 -08004106 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004108 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004109 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004110 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004111 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004112 goto err_out_free_regions;
4113 }
4114
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004115 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004116
4117 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4118 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004119 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004120 goto err_out_free_hw;
4121 }
4122
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004123#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004124 /* The sk98lin vendor driver uses hardware byte swapping but
4125 * this driver uses software swapping.
4126 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004127 {
4128 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004129 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004130 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004131 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4132 }
4133#endif
4134
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004135 /* ring for status responses */
4136 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
4137 &hw->st_dma);
4138 if (!hw->st_le)
4139 goto err_out_iounmap;
4140
Stephen Hemmingere3173832007-02-06 10:45:39 -08004141 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004142 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004143 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004144
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004145 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004146 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4147 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004148 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004149
Stephen Hemmingere3173832007-02-06 10:45:39 -08004150 sky2_reset(hw);
4151
4152 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004153 if (!dev) {
4154 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004155 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004156 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004158 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4159 err = sky2_test_msi(hw);
4160 if (err == -EOPNOTSUPP)
4161 pci_disable_msi(pdev);
4162 else if (err)
4163 goto err_out_free_netdev;
4164 }
4165
Stephen Hemminger793b8832005-09-14 16:06:14 -07004166 err = register_netdev(dev);
4167 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004168 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004169 goto err_out_free_netdev;
4170 }
4171
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004172 err = request_irq(pdev->irq, sky2_intr,
4173 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004174 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004175 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004176 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004177 goto err_out_unregister;
4178 }
4179 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4180
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004181 sky2_show_addr(dev);
4182
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004183 if (hw->ports > 1) {
4184 struct net_device *dev1;
4185
Stephen Hemmingere3173832007-02-06 10:45:39 -08004186 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004187 if (!dev1)
4188 dev_warn(&pdev->dev, "allocation for second device failed\n");
4189 else if ((err = register_netdev(dev1))) {
4190 dev_warn(&pdev->dev,
4191 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004192 hw->dev[1] = NULL;
4193 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004194 } else
4195 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196 }
4197
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004198 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004199 INIT_WORK(&hw->restart_work, sky2_restart);
4200
Stephen Hemminger793b8832005-09-14 16:06:14 -07004201 pci_set_drvdata(pdev, hw);
4202
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004203 return 0;
4204
Stephen Hemminger793b8832005-09-14 16:06:14 -07004205err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004206 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004207 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004208 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209err_out_free_netdev:
4210 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004211err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004212 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004213 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4214err_out_iounmap:
4215 iounmap(hw->regs);
4216err_out_free_hw:
4217 kfree(hw);
4218err_out_free_regions:
4219 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004220err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004222err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004223 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004224 return err;
4225}
4226
4227static void __devexit sky2_remove(struct pci_dev *pdev)
4228{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004229 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004230 struct net_device *dev0, *dev1;
4231
Stephen Hemminger793b8832005-09-14 16:06:14 -07004232 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233 return;
4234
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004235 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004236
Stephen Hemminger81906792007-02-15 16:40:33 -08004237 flush_scheduled_work();
4238
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004239 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004240 synchronize_irq(hw->pdev->irq);
4241
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004242 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004243 dev1 = hw->dev[1];
4244 if (dev1)
4245 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004246 unregister_netdev(dev0);
4247
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004248 sky2_power_aux(hw);
4249
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004250 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004252 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004253
4254 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004255 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004256 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004257 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 pci_release_regions(pdev);
4259 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004260
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261 if (dev1)
4262 free_netdev(dev1);
4263 free_netdev(dev0);
4264 iounmap(hw->regs);
4265 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004267 pci_set_drvdata(pdev, NULL);
4268}
4269
4270#ifdef CONFIG_PM
4271static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4272{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004273 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004274 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004276 if (!hw)
4277 return 0;
4278
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004279 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004280
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004281 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004282 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004283 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284
Stephen Hemmingere3173832007-02-06 10:45:39 -08004285 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004286 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004287
4288 if (sky2->wol)
4289 sky2_wol_init(sky2);
4290
4291 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004292 }
4293
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004294 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004295 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004296
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004297 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004298 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004299 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4300
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004301 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302}
4303
4304static int sky2_resume(struct pci_dev *pdev)
4305{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004306 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004307 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004308
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004309 if (!hw)
4310 return 0;
4311
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004312 err = pci_set_power_state(pdev, PCI_D0);
4313 if (err)
4314 goto out;
4315
4316 err = pci_restore_state(pdev);
4317 if (err)
4318 goto out;
4319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004320 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004321
4322 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004323 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4324 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4325 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004326 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4327
Stephen Hemmingere3173832007-02-06 10:45:39 -08004328 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004329
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004330 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4331
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004332 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004333 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004334 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004335 err = sky2_up(dev);
4336 if (err) {
4337 printk(KERN_ERR PFX "%s: could not up: %d\n",
4338 dev->name, err);
4339 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004340 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004341 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004342
4343 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344 }
4345 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004346
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004347 netif_poll_enable(hw->dev[0]);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004348
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004349 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004350out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004351 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004352 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004353 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004354}
4355#endif
4356
Stephen Hemmingere3173832007-02-06 10:45:39 -08004357static void sky2_shutdown(struct pci_dev *pdev)
4358{
4359 struct sky2_hw *hw = pci_get_drvdata(pdev);
4360 int i, wol = 0;
4361
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004362 if (!hw)
4363 return;
4364
Stephen Hemmingere3173832007-02-06 10:45:39 -08004365 netif_poll_disable(hw->dev[0]);
4366
4367 for (i = 0; i < hw->ports; i++) {
4368 struct net_device *dev = hw->dev[i];
4369 struct sky2_port *sky2 = netdev_priv(dev);
4370
4371 if (sky2->wol) {
4372 wol = 1;
4373 sky2_wol_init(sky2);
4374 }
4375 }
4376
4377 if (wol)
4378 sky2_power_aux(hw);
4379
4380 pci_enable_wake(pdev, PCI_D3hot, wol);
4381 pci_enable_wake(pdev, PCI_D3cold, wol);
4382
4383 pci_disable_device(pdev);
4384 pci_set_power_state(pdev, PCI_D3hot);
4385
4386}
4387
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004388static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004389 .name = DRV_NAME,
4390 .id_table = sky2_id_table,
4391 .probe = sky2_probe,
4392 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004393#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004394 .suspend = sky2_suspend,
4395 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004396#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004397 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004398};
4399
4400static int __init sky2_init_module(void)
4401{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004402 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004403 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004404}
4405
4406static void __exit sky2_cleanup_module(void)
4407{
4408 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004409 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004410}
4411
4412module_init(sky2_init_module);
4413module_exit(sky2_cleanup_module);
4414
4415MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004416MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004418MODULE_VERSION(DRV_VERSION);