blob: c32de53a00d3eb26bd436165b2e3eb7c1a40959c [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
Jose Abreu4dbbe8d2018-05-04 10:01:38 +010048#include <net/pkt_cls.h>
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000049#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000050#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080051#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070052#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080053#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010054#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020057#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070062module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070066module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070070module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071MODULE_PARM_DESC(phyaddr, "Physical device address");
72
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010073#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010074#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070077module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070078MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070081module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070082MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070086module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070091module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700102module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Pavel Machek22d3efe2016-11-28 12:55:59 +0100106/* By default the driver will use the ring mode to manage tx and rx descriptors,
107 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108 */
109static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700110module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100144 * stmmac_disable_all_queues - Disable all queues
145 * @priv: driver private structure
146 */
147static void stmmac_disable_all_queues(struct stmmac_priv *priv)
148{
149 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
150 u32 queue;
151
152 for (queue = 0; queue < rx_queues_cnt; queue++) {
153 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
154
155 napi_disable(&rx_q->napi);
156 }
157}
158
159/**
160 * stmmac_enable_all_queues - Enable all queues
161 * @priv: driver private structure
162 */
163static void stmmac_enable_all_queues(struct stmmac_priv *priv)
164{
165 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
166 u32 queue;
167
168 for (queue = 0; queue < rx_queues_cnt; queue++) {
169 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
170
171 napi_enable(&rx_q->napi);
172 }
173}
174
175/**
176 * stmmac_stop_all_queues - Stop all queues
177 * @priv: driver private structure
178 */
179static void stmmac_stop_all_queues(struct stmmac_priv *priv)
180{
181 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
182 u32 queue;
183
184 for (queue = 0; queue < tx_queues_cnt; queue++)
185 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
186}
187
188/**
189 * stmmac_start_all_queues - Start all queues
190 * @priv: driver private structure
191 */
192static void stmmac_start_all_queues(struct stmmac_priv *priv)
193{
194 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
195 u32 queue;
196
197 for (queue = 0; queue < tx_queues_cnt; queue++)
198 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
199}
200
Jose Abreu34877a12018-03-29 10:40:18 +0100201static void stmmac_service_event_schedule(struct stmmac_priv *priv)
202{
203 if (!test_bit(STMMAC_DOWN, &priv->state) &&
204 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
205 queue_work(priv->wq, &priv->service_task);
206}
207
208static void stmmac_global_err(struct stmmac_priv *priv)
209{
210 netif_carrier_off(priv->dev);
211 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
212 stmmac_service_event_schedule(priv);
213}
214
Joao Pintoc22a3f42017-04-06 09:49:11 +0100215/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * stmmac_clk_csr_set - dynamically set the MDC clock
217 * @priv: driver private structure
218 * Description: this is to dynamically set the MDC clock according to the csr
219 * clock input.
220 * Note:
221 * If a specific clk_csr value is passed from the platform
222 * this means that the CSR Clock Range selection cannot be
223 * changed at run-time and it is fixed (as reported in the driver
224 * documentation). Viceversa the driver will try to set the MDC
225 * clock dynamically according to the actual clock input.
226 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000227static void stmmac_clk_csr_set(struct stmmac_priv *priv)
228{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000229 u32 clk_rate;
230
jpintof573c0b2017-01-09 12:35:09 +0000231 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000232
233 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234 * for all other cases except for the below mentioned ones.
235 * For values higher than the IEEE 802.3 specified frequency
236 * we can not estimate the proper divider as it is not known
237 * the frequency of clk_csr_i. So we do not change the default
238 * divider.
239 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000240 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
241 if (clk_rate < CSR_F_35M)
242 priv->clk_csr = STMMAC_CSR_20_35M;
243 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
244 priv->clk_csr = STMMAC_CSR_35_60M;
245 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
246 priv->clk_csr = STMMAC_CSR_60_100M;
247 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
248 priv->clk_csr = STMMAC_CSR_100_150M;
249 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
250 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800251 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000252 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200254
255 if (priv->plat->has_sun8i) {
256 if (clk_rate > 160000000)
257 priv->clk_csr = 0x03;
258 else if (clk_rate > 80000000)
259 priv->clk_csr = 0x02;
260 else if (clk_rate > 40000000)
261 priv->clk_csr = 0x01;
262 else
263 priv->clk_csr = 0;
264 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000265}
266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700267static void print_pkt(unsigned char *buf, int len)
268{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200269 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
270 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700272
Joao Pintoce736782017-04-06 09:49:10 +0100273static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274{
Joao Pintoce736782017-04-06 09:49:10 +0100275 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100276 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100277
Joao Pintoce736782017-04-06 09:49:10 +0100278 if (tx_q->dirty_tx > tx_q->cur_tx)
279 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100280 else
Joao Pintoce736782017-04-06 09:49:10 +0100281 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282
283 return avail;
284}
285
Joao Pinto54139cf2017-04-06 09:49:09 +0100286/**
287 * stmmac_rx_dirty - Get RX queue dirty
288 * @priv: driver private structure
289 * @queue: RX queue index
290 */
291static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100292{
Joao Pinto54139cf2017-04-06 09:49:09 +0100293 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100294 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100295
Joao Pinto54139cf2017-04-06 09:49:09 +0100296 if (rx_q->dirty_rx <= rx_q->cur_rx)
297 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100298 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100299 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100300
301 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700302}
303
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000304/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100305 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000306 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100307 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000309 */
310static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
311{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200312 struct net_device *ndev = priv->dev;
313 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000314
315 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000316 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000317}
318
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100320 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000321 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100322 * Description: this function is to verify and enter in LPI mode in case of
323 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000324 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
326{
Joao Pintoce736782017-04-06 09:49:10 +0100327 u32 tx_cnt = priv->plat->tx_queues_to_use;
328 u32 queue;
329
330 /* check if all TX queues have the work finished */
331 for (queue = 0; queue < tx_cnt; queue++) {
332 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
333
334 if (tx_q->dirty_tx != tx_q->cur_tx)
335 return; /* still unfinished work */
336 }
337
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100339 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100340 stmmac_set_eee_mode(priv, priv->hw,
341 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000342}
343
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100345 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000346 * @priv: driver private structure
347 * Description: this function is to exit and disable EEE in case of
348 * LPI state is true. This is called by the xmit.
349 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350void stmmac_disable_eee_mode(struct stmmac_priv *priv)
351{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100352 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 del_timer_sync(&priv->eee_ctrl_timer);
354 priv->tx_path_in_lpi_mode = false;
355}
356
357/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100358 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * @arg : data hook
360 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000361 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000362 * then MAC Transmitter can be moved to LPI state.
363 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700364static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000365{
Kees Cooke99e88a2017-10-16 14:43:17 -0700366 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367
368 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200369 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370}
371
372/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100373 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000374 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000375 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100376 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
377 * can also manage EEE, this function enable the LPI state and start related
378 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000379 */
380bool stmmac_eee_init(struct stmmac_priv *priv)
381{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200382 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100383 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100384 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000385 bool ret = false;
386
Jerome Brunet879626e2018-01-03 16:46:29 +0100387 if ((interface != PHY_INTERFACE_MODE_MII) &&
388 (interface != PHY_INTERFACE_MODE_GMII) &&
389 !phy_interface_mode_is_rgmii(interface))
390 goto out;
391
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200392 /* Using PCS we cannot dial with the phy registers at this stage
393 * so we do not support extra feature like EEE.
394 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200395 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
396 (priv->hw->pcs == STMMAC_PCS_TBI) ||
397 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200398 goto out;
399
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000400 /* MAC core supports the EEE feature. */
401 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100402 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000403
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100404 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200405 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100406 /* To manage at run-time if the EEE cannot be supported
407 * anymore (for example because the lp caps have been
408 * changed).
409 * In that case the driver disable own timers.
410 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100411 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100412 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100413 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100414 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100415 stmmac_set_eee_timer(priv, priv->hw, 0,
416 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100417 }
418 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100419 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100420 goto out;
421 }
422 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100423 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200424 if (!priv->eee_active) {
425 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700426 timer_setup(&priv->eee_ctrl_timer,
427 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530428 mod_timer(&priv->eee_ctrl_timer,
429 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000430
Jose Abreuc10d4c82018-04-16 16:08:14 +0100431 stmmac_set_eee_timer(priv, priv->hw,
432 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200433 }
434 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100435 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000437 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100438 spin_unlock_irqrestore(&priv->lock, flags);
439
LABBE Corentin38ddc592016-11-16 20:09:39 +0100440 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000441 }
442out:
443 return ret;
444}
445
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100446/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000447 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100448 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 * @skb : the socket buffer
450 * Description :
451 * This function will read timestamp from the descriptor & pass it to stack.
452 * and also perform some sanity checks.
453 */
454static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100455 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456{
457 struct skb_shared_hwtstamps shhwtstamp;
458 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
460 if (!priv->hwts_tx_en)
461 return;
462
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000463 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800464 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return;
466
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100468 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100469 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100470 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
473 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474
Mario Molitor33d4c482017-06-08 23:03:09 +0200475 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100476 /* pass tstamp to stack */
477 skb_tstamp_tx(skb, &shhwtstamp);
478 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479
480 return;
481}
482
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100483/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000484 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100485 * @p : descriptor pointer
486 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 * @skb : the socket buffer
488 * Description :
489 * This function will read received packet's timestamp from the descriptor
490 * and pass it to stack. It also perform some sanity checks.
491 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100492static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
493 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494{
495 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100496 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000498
499 if (!priv->hwts_rx_en)
500 return;
Jose Abreu98870942017-10-20 14:37:35 +0100501 /* For GMAC4, the valid timestamp is from CTX next desc. */
502 if (priv->plat->has_gmac4)
503 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100505 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100506 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
507 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200508 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100509 shhwtstamp = skb_hwtstamps(skb);
510 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
511 shhwtstamp->hwtstamp = ns_to_ktime(ns);
512 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200513 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100514 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000515}
516
517/**
518 * stmmac_hwtstamp_ioctl - control hardware timestamping.
519 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100520 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 * a proprietary structure used to pass information to the driver.
522 * Description:
523 * This function configures the MAC to enable/disable both outgoing(TX)
524 * and incoming(RX) packets time stamping based on user input.
525 * Return Value:
526 * 0 on success and an appropriate -ve integer on failure.
527 */
528static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
529{
530 struct stmmac_priv *priv = netdev_priv(dev);
531 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200532 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 u64 temp = 0;
534 u32 ptp_v2 = 0;
535 u32 tstamp_all = 0;
536 u32 ptp_over_ipv4_udp = 0;
537 u32 ptp_over_ipv6_udp = 0;
538 u32 ptp_over_ethernet = 0;
539 u32 snap_type_sel = 0;
540 u32 ts_master_en = 0;
541 u32 ts_event_en = 0;
542 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800543 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544
545 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
546 netdev_alert(priv->dev, "No support for HW time stamping\n");
547 priv->hwts_tx_en = 0;
548 priv->hwts_rx_en = 0;
549
550 return -EOPNOTSUPP;
551 }
552
553 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000554 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 return -EFAULT;
556
LABBE Corentin38ddc592016-11-16 20:09:39 +0100557 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
558 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559
560 /* reserved for future extensions */
561 if (config.flags)
562 return -EINVAL;
563
Ben Hutchings5f3da322013-11-14 00:43:41 +0000564 if (config.tx_type != HWTSTAMP_TX_OFF &&
565 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567
568 if (priv->adv_ts) {
569 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000571 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 config.rx_filter = HWTSTAMP_FILTER_NONE;
573 break;
574
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000576 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
578 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200579 if (priv->plat->has_gmac4)
580 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
581 else
582 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583
584 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
585 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
586 break;
587
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000588 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000589 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000590 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
591 /* take time stamp for SYNC messages only */
592 ts_event_en = PTP_TCR_TSEVNTENA;
593
594 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
595 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
596 break;
597
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
601 /* take time stamp for Delay_Req messages only */
602 ts_master_en = PTP_TCR_TSMSTRENA;
603 ts_event_en = PTP_TCR_TSEVNTENA;
604
605 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
606 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
607 break;
608
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000610 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000611 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
612 ptp_v2 = PTP_TCR_TSVER2ENA;
613 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200614 if (priv->plat->has_gmac4)
615 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
616 else
617 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618
619 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
620 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
621 break;
622
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000624 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
626 ptp_v2 = PTP_TCR_TSVER2ENA;
627 /* take time stamp for SYNC messages only */
628 ts_event_en = PTP_TCR_TSEVNTENA;
629
630 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
631 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
632 break;
633
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000635 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
637 ptp_v2 = PTP_TCR_TSVER2ENA;
638 /* take time stamp for Delay_Req messages only */
639 ts_master_en = PTP_TCR_TSMSTRENA;
640 ts_event_en = PTP_TCR_TSEVNTENA;
641
642 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
643 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
644 break;
645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000647 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
649 ptp_v2 = PTP_TCR_TSVER2ENA;
650 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200651 if (priv->plat->has_gmac4)
652 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
653 else
654 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000655
656 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
657 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
658 ptp_over_ethernet = PTP_TCR_TSIPENA;
659 break;
660
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000661 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000662 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000663 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
664 ptp_v2 = PTP_TCR_TSVER2ENA;
665 /* take time stamp for SYNC messages only */
666 ts_event_en = PTP_TCR_TSEVNTENA;
667
668 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
669 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
670 ptp_over_ethernet = PTP_TCR_TSIPENA;
671 break;
672
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000674 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000675 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
676 ptp_v2 = PTP_TCR_TSVER2ENA;
677 /* take time stamp for Delay_Req messages only */
678 ts_master_en = PTP_TCR_TSMSTRENA;
679 ts_event_en = PTP_TCR_TSEVNTENA;
680
681 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
682 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
683 ptp_over_ethernet = PTP_TCR_TSIPENA;
684 break;
685
Miroslav Lichvare3412572017-05-19 17:52:36 +0200686 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000687 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000688 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689 config.rx_filter = HWTSTAMP_FILTER_ALL;
690 tstamp_all = PTP_TCR_TSENALL;
691 break;
692
693 default:
694 return -ERANGE;
695 }
696 } else {
697 switch (config.rx_filter) {
698 case HWTSTAMP_FILTER_NONE:
699 config.rx_filter = HWTSTAMP_FILTER_NONE;
700 break;
701 default:
702 /* PTP v1, UDP, any kind of event packet */
703 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
704 break;
705 }
706 }
707 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000708 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709
710 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100711 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000712 else {
713 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000714 tstamp_all | ptp_v2 | ptp_over_ethernet |
715 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
716 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100717 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000718
719 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100720 stmmac_config_sub_second_increment(priv,
721 priv->ptpaddr, priv->plat->clk_ptp_rate,
722 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800723 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000724
725 /* calculate default added value:
726 * formula is :
727 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800728 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000729 */
Phil Reid19d857c2015-12-14 11:32:01 +0800730 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000731 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100732 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000733
734 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200735 ktime_get_real_ts64(&now);
736
737 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100738 stmmac_init_systime(priv, priv->ptpaddr,
739 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000740 }
741
742 return copy_to_user(ifr->ifr_data, &config,
743 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
744}
745
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000746/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100747 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100749 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000750 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100751 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000752 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000753static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000754{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000755 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
756 return -EOPNOTSUPP;
757
Vince Bridgers7cd01392013-12-20 11:19:34 -0600758 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200759 /* Check if adv_ts can be enabled for dwmac 4.x core */
760 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
761 priv->adv_ts = 1;
762 /* Dwmac 3.x core with extend_desc can support adv_ts */
763 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600764 priv->adv_ts = 1;
765
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200766 if (priv->dma_cap.time_stamp)
767 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->adv_ts)
770 netdev_info(priv->dev,
771 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000772
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000773 priv->hwts_tx_en = 0;
774 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000775
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200776 stmmac_ptp_register(priv);
777
778 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000779}
780
781static void stmmac_release_ptp(struct stmmac_priv *priv)
782{
jpintof573c0b2017-01-09 12:35:09 +0000783 if (priv->plat->clk_ptp_ref)
784 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000785 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000786}
787
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700788/**
Joao Pinto29feff32017-03-10 18:24:56 +0000789 * stmmac_mac_flow_ctrl - Configure flow control in all queues
790 * @priv: driver private structure
791 * Description: It is used for configuring the flow control in all queues
792 */
793static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
794{
795 u32 tx_cnt = priv->plat->tx_queues_to_use;
796
Jose Abreuc10d4c82018-04-16 16:08:14 +0100797 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
798 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000799}
800
801/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100802 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100804 * Description: this is the helper called by the physical abstraction layer
805 * drivers to communicate the phy link status. According the speed and duplex
806 * this driver can invoke registered glue-logic as well.
807 * It also invoke the eee initialization because it could happen when switch
808 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 */
810static void stmmac_adjust_link(struct net_device *dev)
811{
812 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200813 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100817 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 return;
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000823 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824
825 /* Now we make sure that we can be in full duplex mode.
826 * If not, we operate in half-duplex mode. */
827 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200828 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200829 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 priv->oldduplex = phydev->duplex;
834 }
835 /* Flow Control operation */
836 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000837 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
839 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200840 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200841 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200843 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200844 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200846 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200847 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100848 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200849 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200850 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 break;
852 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100853 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100854 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100855 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 break;
857 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100858 if (phydev->speed != SPEED_UNKNOWN)
859 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 priv->speed = phydev->speed;
861 }
862
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000863 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864
865 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200866 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200867 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 }
869 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200870 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200871 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100872 priv->speed = SPEED_UNKNOWN;
873 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 }
875
876 if (new_state && netif_msg_link(priv))
877 phy_print_status(phydev);
878
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100879 spin_unlock_irqrestore(&priv->lock, flags);
880
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200881 if (phydev->is_pseudo_fixed_link)
882 /* Stop PHY layer to call the hook to adjust the link in case
883 * of a switch is attached to the stmmac driver.
884 */
885 phydev->irq = PHY_IGNORE_INTERRUPT;
886 else
887 /* At this stage, init the EEE if supported.
888 * Never called in case of fixed_link.
889 */
890 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891}
892
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100894 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895 * @priv: driver private structure
896 * Description: this is to verify if the HW supports the PCS.
897 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
898 * configured for the TBI, RTBI, or SGMII PHY interface.
899 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000900static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
901{
902 int interface = priv->plat->interface;
903
904 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900905 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100909 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200910 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900911 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100912 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200913 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000914 }
915 }
916}
917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918/**
919 * stmmac_init_phy - PHY initialization
920 * @dev: net device structure
921 * Description: it initializes the driver's PHY state, and attaches the PHY
922 * to the mac driver.
923 * Return value:
924 * 0 on success
925 */
926static int stmmac_init_phy(struct net_device *dev)
927{
928 struct stmmac_priv *priv = netdev_priv(dev);
929 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000930 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000931 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000932 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000933 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200934 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100935 priv->speed = SPEED_UNKNOWN;
936 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700938 if (priv->plat->phy_node) {
939 phydev = of_phy_connect(dev, priv->plat->phy_node,
940 &stmmac_adjust_link, 0, interface);
941 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200942 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
943 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000944
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700945 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
946 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100947 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100948 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700949
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700950 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
951 interface);
952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300954 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100955 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (!phydev)
957 return -ENODEV;
958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 return PTR_ERR(phydev);
960 }
961
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000962 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000963 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000964 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200965 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
967 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969 /*
970 * Broken HW is sometimes missing the pull-up resistor on the
971 * MDIO line, which results in reads to non-existent devices returning
972 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
973 * device as well.
974 * Note: phydev->phy_id is the result of reading the UID PHY registers.
975 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700976 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700977 phy_disconnect(phydev);
978 return -ENODEV;
979 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100980
Florian Fainellic51e4242016-11-13 17:50:35 -0800981 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
982 * subsequent PHY polling, make sure we force a link transition if
983 * we have a UP/DOWN/UP transition
984 */
985 if (phydev->is_pseudo_fixed_link)
986 phydev->irq = PHY_POLL;
987
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100988 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 return 0;
990}
991
Joao Pinto71fedb02017-04-06 09:49:08 +0100992static void stmmac_display_rx_rings(struct stmmac_priv *priv)
993{
Joao Pinto54139cf2017-04-06 09:49:09 +0100994 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 /* Display RX rings */
999 for (queue = 0; queue < rx_cnt; queue++) {
1000 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pinto54139cf2017-04-06 09:49:09 +01001002 pr_info("\tRX Queue %u rings\n", queue);
1003
1004 if (priv->extend_desc)
1005 head_rx = (void *)rx_q->dma_erx;
1006 else
1007 head_rx = (void *)rx_q->dma_rx;
1008
1009 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001010 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001011 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001012}
1013
1014static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1015{
Joao Pintoce736782017-04-06 09:49:10 +01001016 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001017 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019
Joao Pintoce736782017-04-06 09:49:10 +01001020 /* Display TX rings */
1021 for (queue = 0; queue < tx_cnt; queue++) {
1022 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001023
Joao Pintoce736782017-04-06 09:49:10 +01001024 pr_info("\tTX Queue %d rings\n", queue);
1025
1026 if (priv->extend_desc)
1027 head_tx = (void *)tx_q->dma_etx;
1028 else
1029 head_tx = (void *)tx_q->dma_tx;
1030
Jose Abreu42de0472018-04-16 16:08:12 +01001031 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001032 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001033}
1034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035static void stmmac_display_rings(struct stmmac_priv *priv)
1036{
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 /* Display RX ring */
1038 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001039
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 /* Display TX ring */
1041 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042}
1043
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044static int stmmac_set_bfsize(int mtu, int bufsize)
1045{
1046 int ret = bufsize;
1047
1048 if (mtu >= BUF_SIZE_4KiB)
1049 ret = BUF_SIZE_8KiB;
1050 else if (mtu >= BUF_SIZE_2KiB)
1051 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001052 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053 ret = BUF_SIZE_2KiB;
1054 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001055 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056
1057 return ret;
1058}
1059
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001060/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001061 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001067static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068{
Joao Pinto54139cf2017-04-06 09:49:09 +01001069 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001070 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_RX_SIZE; i++)
1074 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001075 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1076 priv->use_riwt, priv->mode,
1077 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 else
Jose Abreu42de0472018-04-16 16:08:12 +01001079 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1080 priv->use_riwt, priv->mode,
1081 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001082}
1083
1084/**
1085 * stmmac_clear_tx_descriptors - clear tx descriptors
1086 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001087 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001088 * Description: this function is called to clear the TX descriptors
1089 * in case of both basic and extended descriptors are used.
1090 */
Joao Pintoce736782017-04-06 09:49:10 +01001091static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001092{
Joao Pintoce736782017-04-06 09:49:10 +01001093 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001094 int i;
1095
1096 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001097 for (i = 0; i < DMA_TX_SIZE; i++)
1098 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001099 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1100 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001101 else
Jose Abreu42de0472018-04-16 16:08:12 +01001102 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1103 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104}
1105
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 * stmmac_clear_descriptors - clear descriptors
1108 * @priv: driver private structure
1109 * Description: this function is called to clear the TX and RX descriptors
1110 * in case of both basic and extended descriptors are used.
1111 */
1112static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1113{
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001115 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 queue;
1117
Joao Pinto71fedb02017-04-06 09:49:08 +01001118 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001119 for (queue = 0; queue < rx_queue_cnt; queue++)
1120 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001121
1122 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001123 for (queue = 0; queue < tx_queue_cnt; queue++)
1124 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001125}
1126
1127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001128 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1129 * @priv: driver private structure
1130 * @p: descriptor pointer
1131 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 * @flags: gfp flag
1133 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134 * Description: this function is called to allocate a receive buffer, perform
1135 * the DMA mapping and init the descriptor.
1136 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139{
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141 struct sk_buff *skb;
1142
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301143 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001145 netdev_err(priv->dev,
1146 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001147 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 rx_q->rx_skbuff[i] = skb;
1150 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 priv->dma_buf_sz,
1152 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001153 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001154 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 dev_kfree_skb_any(skb);
1156 return -EINVAL;
1157 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001158
Jose Abreu68441712018-05-18 14:56:00 +01001159 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001160
Jose Abreu2c520b12018-04-16 16:08:16 +01001161 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1162 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163
1164 return 0;
1165}
1166
Joao Pinto71fedb02017-04-06 09:49:08 +01001167/**
1168 * stmmac_free_rx_buffer - free RX dma buffers
1169 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001170 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001171 * @i: buffer index.
1172 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001173static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001174{
Joao Pinto54139cf2017-04-06 09:49:09 +01001175 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1176
1177 if (rx_q->rx_skbuff[i]) {
1178 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001179 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001180 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001181 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001182 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001183}
1184
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001185/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001186 * stmmac_free_tx_buffer - free RX dma buffers
1187 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001188 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 * @i: buffer index.
1190 */
Joao Pintoce736782017-04-06 09:49:10 +01001191static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001192{
Joao Pintoce736782017-04-06 09:49:10 +01001193 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1194
1195 if (tx_q->tx_skbuff_dma[i].buf) {
1196 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001197 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001198 tx_q->tx_skbuff_dma[i].buf,
1199 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001200 DMA_TO_DEVICE);
1201 else
1202 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001203 tx_q->tx_skbuff_dma[i].buf,
1204 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001205 DMA_TO_DEVICE);
1206 }
1207
Joao Pintoce736782017-04-06 09:49:10 +01001208 if (tx_q->tx_skbuff[i]) {
1209 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1210 tx_q->tx_skbuff[i] = NULL;
1211 tx_q->tx_skbuff_dma[i].buf = 0;
1212 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001213 }
1214}
1215
1216/**
1217 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001218 * @dev: net device structure
1219 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001220 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001221 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001222 * modes.
1223 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001224static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001225{
1226 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001227 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001228 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001229 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001230 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001231 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001232
Jose Abreu2c520b12018-04-16 16:08:16 +01001233 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1234 if (bfsize < 0)
1235 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001236
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001237 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001238 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001239
Vince Bridgers2618abb2014-01-20 05:39:01 -06001240 priv->dma_buf_sz = bfsize;
1241
Joao Pinto54139cf2017-04-06 09:49:09 +01001242 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001243 netif_dbg(priv, probe, priv->dev,
1244 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1245
Joao Pinto54139cf2017-04-06 09:49:09 +01001246 for (queue = 0; queue < rx_count; queue++) {
1247 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001248
Joao Pinto54139cf2017-04-06 09:49:09 +01001249 netif_dbg(priv, probe, priv->dev,
1250 "(%s) dma_rx_phy=0x%08x\n", __func__,
1251 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001252
Joao Pinto54139cf2017-04-06 09:49:09 +01001253 for (i = 0; i < DMA_RX_SIZE; i++) {
1254 struct dma_desc *p;
1255
1256 if (priv->extend_desc)
1257 p = &((rx_q->dma_erx + i)->basic);
1258 else
1259 p = rx_q->dma_rx + i;
1260
1261 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1262 queue);
1263 if (ret)
1264 goto err_init_rx_buffers;
1265
1266 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1267 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1268 (unsigned int)rx_q->rx_skbuff_dma[i]);
1269 }
1270
1271 rx_q->cur_rx = 0;
1272 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1273
1274 stmmac_clear_rx_descriptors(priv, queue);
1275
1276 /* Setup the chained descriptor addresses */
1277 if (priv->mode == STMMAC_CHAIN_MODE) {
1278 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001279 stmmac_mode_init(priv, rx_q->dma_erx,
1280 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001281 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001282 stmmac_mode_init(priv, rx_q->dma_rx,
1283 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001284 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001286
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 buf_sz = bfsize;
1288
Joao Pinto54139cf2017-04-06 09:49:09 +01001289 return 0;
1290
1291err_init_rx_buffers:
1292 while (queue >= 0) {
1293 while (--i >= 0)
1294 stmmac_free_rx_buffer(priv, queue, i);
1295
1296 if (queue == 0)
1297 break;
1298
1299 i = DMA_RX_SIZE;
1300 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001302
Joao Pinto71fedb02017-04-06 09:49:08 +01001303 return ret;
1304}
1305
1306/**
1307 * init_dma_tx_desc_rings - init the TX descriptor rings
1308 * @dev: net device structure.
1309 * Description: this function initializes the DMA TX descriptors
1310 * and allocates the socket buffers. It supports the chained and ring
1311 * modes.
1312 */
1313static int init_dma_tx_desc_rings(struct net_device *dev)
1314{
1315 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001316 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1317 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001318 int i;
1319
Joao Pintoce736782017-04-06 09:49:10 +01001320 for (queue = 0; queue < tx_queue_cnt; queue++) {
1321 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001322
Joao Pintoce736782017-04-06 09:49:10 +01001323 netif_dbg(priv, probe, priv->dev,
1324 "(%s) dma_tx_phy=0x%08x\n", __func__,
1325 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001326
Joao Pintoce736782017-04-06 09:49:10 +01001327 /* Setup the chained descriptor addresses */
1328 if (priv->mode == STMMAC_CHAIN_MODE) {
1329 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001330 stmmac_mode_init(priv, tx_q->dma_etx,
1331 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001332 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001333 stmmac_mode_init(priv, tx_q->dma_tx,
1334 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001335 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001336
Joao Pintoce736782017-04-06 09:49:10 +01001337 for (i = 0; i < DMA_TX_SIZE; i++) {
1338 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001339 if (priv->extend_desc)
1340 p = &((tx_q->dma_etx + i)->basic);
1341 else
1342 p = tx_q->dma_tx + i;
1343
Jose Abreu44c67f82018-05-18 14:56:01 +01001344 stmmac_clear_desc(priv, p);
Joao Pintoce736782017-04-06 09:49:10 +01001345
1346 tx_q->tx_skbuff_dma[i].buf = 0;
1347 tx_q->tx_skbuff_dma[i].map_as_page = false;
1348 tx_q->tx_skbuff_dma[i].len = 0;
1349 tx_q->tx_skbuff_dma[i].last_segment = false;
1350 tx_q->tx_skbuff[i] = NULL;
1351 }
1352
1353 tx_q->dirty_tx = 0;
1354 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001355 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001356
Joao Pintoc22a3f42017-04-06 09:49:11 +01001357 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1358 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001359
Joao Pinto71fedb02017-04-06 09:49:08 +01001360 return 0;
1361}
1362
1363/**
1364 * init_dma_desc_rings - init the RX/TX descriptor rings
1365 * @dev: net device structure
1366 * @flags: gfp flag.
1367 * Description: this function initializes the DMA RX/TX descriptors
1368 * and allocates the socket buffers. It supports the chained and ring
1369 * modes.
1370 */
1371static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1372{
1373 struct stmmac_priv *priv = netdev_priv(dev);
1374 int ret;
1375
1376 ret = init_dma_rx_desc_rings(dev, flags);
1377 if (ret)
1378 return ret;
1379
1380 ret = init_dma_tx_desc_rings(dev);
1381
LABBE Corentin5bacd772017-03-29 07:05:40 +02001382 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001384 if (netif_msg_hw(priv))
1385 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001386
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001387 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388}
1389
Joao Pinto71fedb02017-04-06 09:49:08 +01001390/**
1391 * dma_free_rx_skbufs - free RX dma buffers
1392 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001393 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001394 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001395static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396{
1397 int i;
1398
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001399 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001400 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401}
1402
Joao Pinto71fedb02017-04-06 09:49:08 +01001403/**
1404 * dma_free_tx_skbufs - free TX dma buffers
1405 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001406 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001407 */
Joao Pintoce736782017-04-06 09:49:10 +01001408static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409{
1410 int i;
1411
Joao Pinto71fedb02017-04-06 09:49:08 +01001412 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001413 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414}
1415
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001416/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001417 * free_dma_rx_desc_resources - free RX dma desc resources
1418 * @priv: private structure
1419 */
1420static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1421{
1422 u32 rx_count = priv->plat->rx_queues_to_use;
1423 u32 queue;
1424
1425 /* Free RX queue resources */
1426 for (queue = 0; queue < rx_count; queue++) {
1427 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1428
1429 /* Release the DMA RX socket buffers */
1430 dma_free_rx_skbufs(priv, queue);
1431
1432 /* Free DMA regions of consistent memory previously allocated */
1433 if (!priv->extend_desc)
1434 dma_free_coherent(priv->device,
1435 DMA_RX_SIZE * sizeof(struct dma_desc),
1436 rx_q->dma_rx, rx_q->dma_rx_phy);
1437 else
1438 dma_free_coherent(priv->device, DMA_RX_SIZE *
1439 sizeof(struct dma_extended_desc),
1440 rx_q->dma_erx, rx_q->dma_rx_phy);
1441
1442 kfree(rx_q->rx_skbuff_dma);
1443 kfree(rx_q->rx_skbuff);
1444 }
1445}
1446
1447/**
Joao Pintoce736782017-04-06 09:49:10 +01001448 * free_dma_tx_desc_resources - free TX dma desc resources
1449 * @priv: private structure
1450 */
1451static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1452{
1453 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001454 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001455
1456 /* Free TX queue resources */
1457 for (queue = 0; queue < tx_count; queue++) {
1458 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1459
1460 /* Release the DMA TX socket buffers */
1461 dma_free_tx_skbufs(priv, queue);
1462
1463 /* Free DMA regions of consistent memory previously allocated */
1464 if (!priv->extend_desc)
1465 dma_free_coherent(priv->device,
1466 DMA_TX_SIZE * sizeof(struct dma_desc),
1467 tx_q->dma_tx, tx_q->dma_tx_phy);
1468 else
1469 dma_free_coherent(priv->device, DMA_TX_SIZE *
1470 sizeof(struct dma_extended_desc),
1471 tx_q->dma_etx, tx_q->dma_tx_phy);
1472
1473 kfree(tx_q->tx_skbuff_dma);
1474 kfree(tx_q->tx_skbuff);
1475 }
1476}
1477
1478/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001479 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001480 * @priv: private structure
1481 * Description: according to which descriptor can be used (extend or basic)
1482 * this function allocates the resources for TX and RX paths. In case of
1483 * reception, for example, it pre-allocated the RX socket buffer in order to
1484 * allow zero-copy mechanism.
1485 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001486static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001487{
Joao Pinto54139cf2017-04-06 09:49:09 +01001488 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001489 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001490 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001491
Joao Pinto54139cf2017-04-06 09:49:09 +01001492 /* RX queues buffers and DMA */
1493 for (queue = 0; queue < rx_count; queue++) {
1494 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001495
Joao Pinto54139cf2017-04-06 09:49:09 +01001496 rx_q->queue_index = queue;
1497 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001498
Joao Pinto54139cf2017-04-06 09:49:09 +01001499 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1500 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001501 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001503 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001504
1505 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1506 sizeof(struct sk_buff *),
1507 GFP_KERNEL);
1508 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001509 goto err_dma;
1510
Joao Pinto54139cf2017-04-06 09:49:09 +01001511 if (priv->extend_desc) {
1512 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1513 DMA_RX_SIZE *
1514 sizeof(struct
1515 dma_extended_desc),
1516 &rx_q->dma_rx_phy,
1517 GFP_KERNEL);
1518 if (!rx_q->dma_erx)
1519 goto err_dma;
1520
1521 } else {
1522 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1523 DMA_RX_SIZE *
1524 sizeof(struct
1525 dma_desc),
1526 &rx_q->dma_rx_phy,
1527 GFP_KERNEL);
1528 if (!rx_q->dma_rx)
1529 goto err_dma;
1530 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001531 }
1532
1533 return 0;
1534
1535err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001536 free_dma_rx_desc_resources(priv);
1537
Joao Pinto71fedb02017-04-06 09:49:08 +01001538 return ret;
1539}
1540
1541/**
1542 * alloc_dma_tx_desc_resources - alloc TX resources.
1543 * @priv: private structure
1544 * Description: according to which descriptor can be used (extend or basic)
1545 * this function allocates the resources for TX and RX paths. In case of
1546 * reception, for example, it pre-allocated the RX socket buffer in order to
1547 * allow zero-copy mechanism.
1548 */
1549static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1550{
Joao Pintoce736782017-04-06 09:49:10 +01001551 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001552 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001553 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001554
Joao Pintoce736782017-04-06 09:49:10 +01001555 /* TX queues buffers and DMA */
1556 for (queue = 0; queue < tx_count; queue++) {
1557 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001558
Joao Pintoce736782017-04-06 09:49:10 +01001559 tx_q->queue_index = queue;
1560 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001561
Joao Pintoce736782017-04-06 09:49:10 +01001562 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1563 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001564 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001565 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001566 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001567
1568 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1569 sizeof(struct sk_buff *),
1570 GFP_KERNEL);
1571 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001572 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001573
1574 if (priv->extend_desc) {
1575 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1576 DMA_TX_SIZE *
1577 sizeof(struct
1578 dma_extended_desc),
1579 &tx_q->dma_tx_phy,
1580 GFP_KERNEL);
1581 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001582 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001583 } else {
1584 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1585 DMA_TX_SIZE *
1586 sizeof(struct
1587 dma_desc),
1588 &tx_q->dma_tx_phy,
1589 GFP_KERNEL);
1590 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001591 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001592 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001593 }
1594
1595 return 0;
1596
Christophe Jaillet62242262017-07-08 09:46:54 +02001597err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001598 free_dma_tx_desc_resources(priv);
1599
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001600 return ret;
1601}
1602
Joao Pinto71fedb02017-04-06 09:49:08 +01001603/**
1604 * alloc_dma_desc_resources - alloc TX/RX resources.
1605 * @priv: private structure
1606 * Description: according to which descriptor can be used (extend or basic)
1607 * this function allocates the resources for TX and RX paths. In case of
1608 * reception, for example, it pre-allocated the RX socket buffer in order to
1609 * allow zero-copy mechanism.
1610 */
1611static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001612{
Joao Pinto54139cf2017-04-06 09:49:09 +01001613 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001614 int ret = alloc_dma_rx_desc_resources(priv);
1615
1616 if (ret)
1617 return ret;
1618
1619 ret = alloc_dma_tx_desc_resources(priv);
1620
1621 return ret;
1622}
1623
1624/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001625 * free_dma_desc_resources - free dma desc resources
1626 * @priv: private structure
1627 */
1628static void free_dma_desc_resources(struct stmmac_priv *priv)
1629{
1630 /* Release the DMA RX socket buffers */
1631 free_dma_rx_desc_resources(priv);
1632
1633 /* Release the DMA TX socket buffers */
1634 free_dma_tx_desc_resources(priv);
1635}
1636
1637/**
jpinto9eb12472016-12-28 12:57:48 +00001638 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1639 * @priv: driver private structure
1640 * Description: It is used for enabling the rx queues in the MAC
1641 */
1642static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1643{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001644 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1645 int queue;
1646 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001647
Joao Pinto4f6046f2017-03-10 18:24:54 +00001648 for (queue = 0; queue < rx_queues_count; queue++) {
1649 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001650 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001651 }
jpinto9eb12472016-12-28 12:57:48 +00001652}
1653
1654/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001655 * stmmac_start_rx_dma - start RX DMA channel
1656 * @priv: driver private structure
1657 * @chan: RX channel index
1658 * Description:
1659 * This starts a RX DMA channel
1660 */
1661static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1662{
1663 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001664 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001665}
1666
1667/**
1668 * stmmac_start_tx_dma - start TX DMA channel
1669 * @priv: driver private structure
1670 * @chan: TX channel index
1671 * Description:
1672 * This starts a TX DMA channel
1673 */
1674static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1675{
1676 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001677 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001678}
1679
1680/**
1681 * stmmac_stop_rx_dma - stop RX DMA channel
1682 * @priv: driver private structure
1683 * @chan: RX channel index
1684 * Description:
1685 * This stops a RX DMA channel
1686 */
1687static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1688{
1689 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001690 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001691}
1692
1693/**
1694 * stmmac_stop_tx_dma - stop TX DMA channel
1695 * @priv: driver private structure
1696 * @chan: TX channel index
1697 * Description:
1698 * This stops a TX DMA channel
1699 */
1700static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1701{
1702 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001703 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001704}
1705
1706/**
1707 * stmmac_start_all_dma - start all RX and TX DMA channels
1708 * @priv: driver private structure
1709 * Description:
1710 * This starts all the RX and TX DMA channels
1711 */
1712static void stmmac_start_all_dma(struct stmmac_priv *priv)
1713{
1714 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1715 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1716 u32 chan = 0;
1717
1718 for (chan = 0; chan < rx_channels_count; chan++)
1719 stmmac_start_rx_dma(priv, chan);
1720
1721 for (chan = 0; chan < tx_channels_count; chan++)
1722 stmmac_start_tx_dma(priv, chan);
1723}
1724
1725/**
1726 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1727 * @priv: driver private structure
1728 * Description:
1729 * This stops the RX and TX DMA channels
1730 */
1731static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1732{
1733 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1734 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1735 u32 chan = 0;
1736
1737 for (chan = 0; chan < rx_channels_count; chan++)
1738 stmmac_stop_rx_dma(priv, chan);
1739
1740 for (chan = 0; chan < tx_channels_count; chan++)
1741 stmmac_stop_tx_dma(priv, chan);
1742}
1743
1744/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001745 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001746 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001747 * Description: it is used for configuring the DMA operation mode register in
1748 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001749 */
1750static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1751{
Joao Pinto6deee222017-03-15 11:04:45 +00001752 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1753 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001754 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001755 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001756 u32 txmode = 0;
1757 u32 rxmode = 0;
1758 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001759 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001760
Thierry Reding11fbf812017-03-10 17:34:58 +01001761 if (rxfifosz == 0)
1762 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001763 if (txfifosz == 0)
1764 txfifosz = priv->dma_cap.tx_fifo_size;
1765
1766 /* Adjust for real per queue fifo size */
1767 rxfifosz /= rx_channels_count;
1768 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001769
Joao Pinto6deee222017-03-15 11:04:45 +00001770 if (priv->plat->force_thresh_dma_mode) {
1771 txmode = tc;
1772 rxmode = tc;
1773 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001774 /*
1775 * In case of GMAC, SF mode can be enabled
1776 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001777 * 1) TX COE if actually supported
1778 * 2) There is no bugged Jumbo frame support
1779 * that needs to not insert csum in the TDES.
1780 */
Joao Pinto6deee222017-03-15 11:04:45 +00001781 txmode = SF_DMA_MODE;
1782 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001783 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001784 } else {
1785 txmode = tc;
1786 rxmode = SF_DMA_MODE;
1787 }
1788
1789 /* configure all channels */
Jose Abreuab0204e2018-05-18 14:56:02 +01001790 for (chan = 0; chan < rx_channels_count; chan++) {
1791 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001792
Jose Abreuab0204e2018-05-18 14:56:02 +01001793 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1794 rxfifosz, qmode);
1795 }
Jose Abreua0daae12017-10-13 10:58:37 +01001796
Jose Abreuab0204e2018-05-18 14:56:02 +01001797 for (chan = 0; chan < tx_channels_count; chan++) {
1798 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreua0daae12017-10-13 10:58:37 +01001799
Jose Abreuab0204e2018-05-18 14:56:02 +01001800 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1801 txfifosz, qmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001802 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001803}
1804
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001806 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001807 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001808 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001809 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001810 */
Joao Pintoce736782017-04-06 09:49:10 +01001811static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812{
Joao Pintoce736782017-04-06 09:49:10 +01001813 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001814 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001815 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001816
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001817 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001818
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001819 priv->xstats.tx_clean++;
1820
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001821 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001822 while (entry != tx_q->cur_tx) {
1823 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001824 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001825 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001826
1827 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001828 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001829 else
Joao Pintoce736782017-04-06 09:49:10 +01001830 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001831
Jose Abreu42de0472018-04-16 16:08:12 +01001832 status = stmmac_tx_status(priv, &priv->dev->stats,
1833 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001834 /* Check if the descriptor is owned by the DMA */
1835 if (unlikely(status & tx_dma_own))
1836 break;
1837
Niklas Cassela6b25da2018-02-26 22:47:08 +01001838 /* Make sure descriptor fields are read after reading
1839 * the own bit.
1840 */
1841 dma_rmb();
1842
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001843 /* Just consider the last segment and ...*/
1844 if (likely(!(status & tx_not_ls))) {
1845 /* ... verify the status error condition */
1846 if (unlikely(status & tx_err)) {
1847 priv->dev->stats.tx_errors++;
1848 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001849 priv->dev->stats.tx_packets++;
1850 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001851 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001852 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001853 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854
Joao Pintoce736782017-04-06 09:49:10 +01001855 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1856 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001857 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001858 tx_q->tx_skbuff_dma[entry].buf,
1859 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001860 DMA_TO_DEVICE);
1861 else
1862 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001863 tx_q->tx_skbuff_dma[entry].buf,
1864 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001865 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001866 tx_q->tx_skbuff_dma[entry].buf = 0;
1867 tx_q->tx_skbuff_dma[entry].len = 0;
1868 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001869 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001870
Jose Abreu2c520b12018-04-16 16:08:16 +01001871 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001872
Joao Pintoce736782017-04-06 09:49:10 +01001873 tx_q->tx_skbuff_dma[entry].last_segment = false;
1874 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001875
1876 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001877 pkts_compl++;
1878 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001879 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001880 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001881 }
1882
Jose Abreu42de0472018-04-16 16:08:12 +01001883 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001885 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886 }
Joao Pintoce736782017-04-06 09:49:10 +01001887 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001888
Joao Pintoc22a3f42017-04-06 09:49:11 +01001889 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1890 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001891
Joao Pintoc22a3f42017-04-06 09:49:11 +01001892 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1893 queue))) &&
1894 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1895
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001896 netif_dbg(priv, tx_done, priv->dev,
1897 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001898 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001900
1901 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1902 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001903 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001904 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001905 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001906}
1907
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001909 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001910 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001911 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001913 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001915static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916{
Joao Pintoce736782017-04-06 09:49:10 +01001917 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001918 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001919
Joao Pintoc22a3f42017-04-06 09:49:11 +01001920 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921
Joao Pintoae4f0d42017-03-15 11:04:47 +00001922 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001923 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001924 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001925 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001926 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1927 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001928 else
Jose Abreu42de0472018-04-16 16:08:12 +01001929 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1930 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001931 tx_q->dirty_tx = 0;
1932 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001933 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001934 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001935 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936
1937 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001938 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939}
1940
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001941/**
Joao Pinto6deee222017-03-15 11:04:45 +00001942 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1943 * @priv: driver private structure
1944 * @txmode: TX operating mode
1945 * @rxmode: RX operating mode
1946 * @chan: channel index
1947 * Description: it is used for configuring of the DMA operation mode in
1948 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1949 * mode.
1950 */
1951static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1952 u32 rxmode, u32 chan)
1953{
Jose Abreua0daae12017-10-13 10:58:37 +01001954 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1955 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001956 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1957 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001958 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001959 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001960
1961 if (rxfifosz == 0)
1962 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001963 if (txfifosz == 0)
1964 txfifosz = priv->dma_cap.tx_fifo_size;
1965
1966 /* Adjust for real per queue fifo size */
1967 rxfifosz /= rx_channels_count;
1968 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001969
Jose Abreuab0204e2018-05-18 14:56:02 +01001970 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
1971 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001972}
1973
Jose Abreu8bf993a2018-03-29 10:40:19 +01001974static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1975{
Jose Abreu63a550f2018-05-18 14:56:03 +01001976 int ret;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001977
Jose Abreuc10d4c82018-04-16 16:08:14 +01001978 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
1979 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
1980 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01001981 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01001982 return true;
1983 }
1984
1985 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001986}
1987
Joao Pinto6deee222017-03-15 11:04:45 +00001988/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001989 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001990 * @priv: driver private structure
1991 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001992 * It calls the dwmac dma routine and schedule poll method in case of some
1993 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001994 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001995static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001996{
Joao Pintod62a1072017-03-15 11:04:49 +00001997 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01001998 u32 rx_channel_count = priv->plat->rx_queues_to_use;
1999 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2000 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002001 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002002 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002003 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2004
2005 /* Make sure we never check beyond our status buffer. */
2006 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2007 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002008
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002009 /* Each DMA channel can be used for rx and tx simultaneously, yet
2010 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2011 * stmmac_channel struct.
2012 * Because of this, stmmac_poll currently checks (and possibly wakes)
2013 * all tx queues rather than just a single tx queue.
2014 */
2015 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002016 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2017 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002018
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002019 for (chan = 0; chan < rx_channel_count; chan++) {
2020 if (likely(status[chan] & handle_rx)) {
2021 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2022
Joao Pintoc22a3f42017-04-06 09:49:11 +01002023 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002024 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002025 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002026 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002027 }
2028 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002029 }
Joao Pintod62a1072017-03-15 11:04:49 +00002030
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 /* If we scheduled poll, we already know that tx queues will be checked.
2032 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2033 * completed transmission, if so, call stmmac_poll (once).
2034 */
2035 if (!poll_scheduled) {
2036 for (chan = 0; chan < tx_channel_count; chan++) {
2037 if (status[chan] & handle_tx) {
2038 /* It doesn't matter what rx queue we choose
2039 * here. We use 0 since it always exists.
2040 */
2041 struct stmmac_rx_queue *rx_q =
2042 &priv->rx_queue[0];
2043
2044 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002045 stmmac_disable_dma_irq(priv,
2046 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002047 __napi_schedule(&rx_q->napi);
2048 }
2049 break;
2050 }
2051 }
2052 }
2053
2054 for (chan = 0; chan < tx_channel_count; chan++) {
2055 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002056 /* Try to bump up the dma threshold on this failure */
2057 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2058 (tc <= 256)) {
2059 tc += 64;
2060 if (priv->plat->force_thresh_dma_mode)
2061 stmmac_set_dma_operation_mode(priv,
2062 tc,
2063 tc,
2064 chan);
2065 else
2066 stmmac_set_dma_operation_mode(priv,
2067 tc,
2068 SF_DMA_MODE,
2069 chan);
2070 priv->xstats.threshold = tc;
2071 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002072 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002073 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002074 }
2075 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002076}
2077
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002078/**
2079 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2080 * @priv: driver private structure
2081 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2082 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002083static void stmmac_mmc_setup(struct stmmac_priv *priv)
2084{
2085 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002086 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002087
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002088 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002089
2090 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002091 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002092 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2093 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002094 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002095}
2096
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002097/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002098 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002099 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002100 * Description:
2101 * new GMAC chip generations have a new register to indicate the
2102 * presence of the optional feature/functions.
2103 * This can be also used to override the value passed through the
2104 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002105 */
2106static int stmmac_get_hw_features(struct stmmac_priv *priv)
2107{
Jose Abreua4e887f2018-04-16 16:08:13 +01002108 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002109}
2110
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002111/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002112 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002113 * @priv: driver private structure
2114 * Description:
2115 * it is to verify if the MAC address is valid, in case of failures it
2116 * generates a random MAC address
2117 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002118static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2119{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002120 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002121 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002122 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002123 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002124 netdev_info(priv->dev, "device MAC address %pM\n",
2125 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002126 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002127}
2128
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002129/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002130 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002131 * @priv: driver private structure
2132 * Description:
2133 * It inits the DMA invoking the specific MAC/GMAC callback.
2134 * Some DMA parameters can be passed from the platform;
2135 * in case of these are not passed a default is kept for the MAC or GMAC.
2136 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002137static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2138{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002139 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2140 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Jose Abreu24aaed02018-05-18 14:56:05 +01002141 u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
Joao Pinto54139cf2017-04-06 09:49:09 +01002142 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002143 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002144 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002145 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002146 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002147
Niklas Cassela332e2f2016-12-07 15:20:05 +01002148 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2149 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002150 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002151 }
2152
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002153 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2154 atds = 1;
2155
Jose Abreua4e887f2018-04-16 16:08:13 +01002156 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002157 if (ret) {
2158 dev_err(priv->device, "Failed to reset the dma\n");
2159 return ret;
2160 }
2161
Jose Abreu24aaed02018-05-18 14:56:05 +01002162 /* DMA RX Channel Configuration */
2163 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002164 rx_q = &priv->rx_queue[chan];
Jose Abreu24aaed02018-05-18 14:56:05 +01002165
2166 stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2167 rx_q->dma_rx_phy, chan);
2168
2169 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2170 (DMA_RX_SIZE * sizeof(struct dma_desc));
2171 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2172 rx_q->rx_tail_addr, chan);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002173 }
2174
Jose Abreu24aaed02018-05-18 14:56:05 +01002175 /* DMA TX Channel Configuration */
2176 for (chan = 0; chan < tx_channels_count; chan++) {
2177 tx_q = &priv->tx_queue[chan];
2178
2179 stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2180 tx_q->dma_tx_phy, chan);
2181
2182 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2183 (DMA_TX_SIZE * sizeof(struct dma_desc));
2184 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2185 tx_q->tx_tail_addr, chan);
2186 }
2187
2188 /* DMA CSR Channel configuration */
2189 for (chan = 0; chan < dma_csr_ch; chan++)
2190 stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2191
2192 /* DMA Configuration */
2193 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);
2194
Jose Abreua4e887f2018-04-16 16:08:13 +01002195 if (priv->plat->axi)
2196 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002197
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002198 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002199}
2200
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002201/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002202 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002203 * @data: data pointer
2204 * Description:
2205 * This is the timer handler to directly invoke the stmmac_tx_clean.
2206 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002207static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002208{
Kees Cooke99e88a2017-10-16 14:43:17 -07002209 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002210 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2211 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002212
Joao Pintoce736782017-04-06 09:49:10 +01002213 /* let's scan all the tx queues */
2214 for (queue = 0; queue < tx_queues_count; queue++)
2215 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002216}
2217
2218/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002219 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002220 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002221 * Description:
2222 * This inits the transmit coalesce parameters: i.e. timer rate,
2223 * timer handler and default threshold used for enabling the
2224 * interrupt on completion bit.
2225 */
2226static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2227{
2228 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2229 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002230 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002231 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002232 add_timer(&priv->txtimer);
2233}
2234
Joao Pinto4854ab92017-03-15 11:04:51 +00002235static void stmmac_set_rings_length(struct stmmac_priv *priv)
2236{
2237 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2238 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2239 u32 chan;
2240
2241 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002242 for (chan = 0; chan < tx_channels_count; chan++)
2243 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2244 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002245
2246 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002247 for (chan = 0; chan < rx_channels_count; chan++)
2248 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2249 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002250}
2251
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002252/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002253 * stmmac_set_tx_queue_weight - Set TX queue weight
2254 * @priv: driver private structure
2255 * Description: It is used for setting TX queues weight
2256 */
2257static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2258{
2259 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2260 u32 weight;
2261 u32 queue;
2262
2263 for (queue = 0; queue < tx_queues_count; queue++) {
2264 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002265 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002266 }
2267}
2268
2269/**
Joao Pinto19d91872017-03-10 18:24:59 +00002270 * stmmac_configure_cbs - Configure CBS in TX queue
2271 * @priv: driver private structure
2272 * Description: It is used for configuring CBS in AVB TX queues
2273 */
2274static void stmmac_configure_cbs(struct stmmac_priv *priv)
2275{
2276 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2277 u32 mode_to_use;
2278 u32 queue;
2279
Joao Pinto44781fe2017-03-31 14:22:02 +01002280 /* queue 0 is reserved for legacy traffic */
2281 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002282 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2283 if (mode_to_use == MTL_QUEUE_DCB)
2284 continue;
2285
Jose Abreuc10d4c82018-04-16 16:08:14 +01002286 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002287 priv->plat->tx_queues_cfg[queue].send_slope,
2288 priv->plat->tx_queues_cfg[queue].idle_slope,
2289 priv->plat->tx_queues_cfg[queue].high_credit,
2290 priv->plat->tx_queues_cfg[queue].low_credit,
2291 queue);
2292 }
2293}
2294
2295/**
Joao Pintod43042f2017-03-10 18:24:55 +00002296 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2297 * @priv: driver private structure
2298 * Description: It is used for mapping RX queues to RX dma channels
2299 */
2300static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2301{
2302 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2303 u32 queue;
2304 u32 chan;
2305
2306 for (queue = 0; queue < rx_queues_count; queue++) {
2307 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002308 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002309 }
2310}
2311
2312/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002313 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2314 * @priv: driver private structure
2315 * Description: It is used for configuring the RX Queue Priority
2316 */
2317static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2318{
2319 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2320 u32 queue;
2321 u32 prio;
2322
2323 for (queue = 0; queue < rx_queues_count; queue++) {
2324 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2325 continue;
2326
2327 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002328 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002329 }
2330}
2331
2332/**
2333 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2334 * @priv: driver private structure
2335 * Description: It is used for configuring the TX Queue Priority
2336 */
2337static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2338{
2339 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2340 u32 queue;
2341 u32 prio;
2342
2343 for (queue = 0; queue < tx_queues_count; queue++) {
2344 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2345 continue;
2346
2347 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002348 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002349 }
2350}
2351
2352/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002353 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2354 * @priv: driver private structure
2355 * Description: It is used for configuring the RX queue routing
2356 */
2357static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2358{
2359 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2360 u32 queue;
2361 u8 packet;
2362
2363 for (queue = 0; queue < rx_queues_count; queue++) {
2364 /* no specific packet type routing specified for the queue */
2365 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2366 continue;
2367
2368 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002369 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002370 }
2371}
2372
2373/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002374 * stmmac_mtl_configuration - Configure MTL
2375 * @priv: driver private structure
2376 * Description: It is used for configurring MTL
2377 */
2378static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2379{
2380 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2381 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2382
Jose Abreuc10d4c82018-04-16 16:08:14 +01002383 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002384 stmmac_set_tx_queue_weight(priv);
2385
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002386 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002387 if (rx_queues_count > 1)
2388 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2389 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002390
2391 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002392 if (tx_queues_count > 1)
2393 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2394 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002395
Joao Pinto19d91872017-03-10 18:24:59 +00002396 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002397 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002398 stmmac_configure_cbs(priv);
2399
Joao Pintod43042f2017-03-10 18:24:55 +00002400 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002401 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002402
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002403 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002404 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002405
Joao Pintoa8f51022017-03-17 16:11:06 +00002406 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002407 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002408 stmmac_mac_config_rx_queues_prio(priv);
2409
2410 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002411 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002412 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002413
2414 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002415 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002416 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002417}
2418
Jose Abreu8bf993a2018-03-29 10:40:19 +01002419static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2420{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002421 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002422 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002423 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002424 } else {
2425 netdev_info(priv->dev, "No Safety Features support found\n");
2426 }
2427}
2428
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002429/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002430 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002431 * @dev : pointer to the device structure.
2432 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002433 * this is the main function to setup the HW in a usable state because the
2434 * dma engine is reset, the core registers are configured (e.g. AXI,
2435 * Checksum features, timers). The DMA is ready to start receiving and
2436 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002437 * Return value:
2438 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2439 * file on failure.
2440 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002441static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002442{
2443 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002444 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002445 u32 tx_cnt = priv->plat->tx_queues_to_use;
2446 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002447 int ret;
2448
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002449 /* DMA initialization and SW reset */
2450 ret = stmmac_init_dma_engine(priv);
2451 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002452 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2453 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002454 return ret;
2455 }
2456
2457 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002458 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002459
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002460 /* PS and related bits will be programmed according to the speed */
2461 if (priv->hw->pcs) {
2462 int speed = priv->plat->mac_port_sel_speed;
2463
2464 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2465 (speed == SPEED_1000)) {
2466 priv->hw->ps = speed;
2467 } else {
2468 dev_warn(priv->device, "invalid port speed\n");
2469 priv->hw->ps = 0;
2470 }
2471 }
2472
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002473 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002474 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002475
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002476 /* Initialize MTL*/
Jose Abreu63a550f2018-05-18 14:56:03 +01002477 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002478
Jose Abreu8bf993a2018-03-29 10:40:19 +01002479 /* Initialize Safety Features */
Jose Abreu63a550f2018-05-18 14:56:03 +01002480 stmmac_safety_feat_configuration(priv);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002481
Jose Abreuc10d4c82018-04-16 16:08:14 +01002482 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002483 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002484 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002485 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002486 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002487 }
2488
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002489 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002490 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002491
Joao Pintob4f0a662017-03-22 11:56:05 +00002492 /* Set the HW DMA mode and the COE */
2493 stmmac_dma_operation_mode(priv);
2494
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002495 stmmac_mmc_setup(priv);
2496
Huacai Chenfe1319292014-12-19 22:38:18 +08002497 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002498 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2499 if (ret < 0)
2500 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2501
Huacai Chenfe1319292014-12-19 22:38:18 +08002502 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002503 if (ret == -EOPNOTSUPP)
2504 netdev_warn(priv->dev, "PTP not supported by HW\n");
2505 else if (ret)
2506 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002507 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002508
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002509#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510 ret = stmmac_init_fs(dev);
2511 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002512 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2513 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002514#endif
2515 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002516 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002517
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002518 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2519
Jose Abreua4e887f2018-04-16 16:08:13 +01002520 if (priv->use_riwt) {
2521 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2522 if (!ret)
2523 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002524 }
2525
Jose Abreuc10d4c82018-04-16 16:08:14 +01002526 if (priv->hw->pcs)
2527 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002528
Joao Pinto4854ab92017-03-15 11:04:51 +00002529 /* set TX and RX rings length */
2530 stmmac_set_rings_length(priv);
2531
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002532 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002533 if (priv->tso) {
2534 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002535 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002536 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002537
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002538 return 0;
2539}
2540
Thierry Redingc66f6c32017-03-10 17:34:55 +01002541static void stmmac_hw_teardown(struct net_device *dev)
2542{
2543 struct stmmac_priv *priv = netdev_priv(dev);
2544
2545 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2546}
2547
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002548/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002549 * stmmac_open - open entry point of the driver
2550 * @dev : pointer to the device structure.
2551 * Description:
2552 * This function is the open entry point of the driver.
2553 * Return value:
2554 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2555 * file on failure.
2556 */
2557static int stmmac_open(struct net_device *dev)
2558{
2559 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002560 int ret;
2561
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002562 stmmac_check_ether_addr(priv);
2563
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002564 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2565 priv->hw->pcs != STMMAC_PCS_TBI &&
2566 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002567 ret = stmmac_init_phy(dev);
2568 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002569 netdev_err(priv->dev,
2570 "%s: Cannot attach to PHY (error: %d)\n",
2571 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002572 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002573 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002574 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002575
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002576 /* Extra statistics */
2577 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2578 priv->xstats.threshold = tc;
2579
LABBE Corentin5bacd772017-03-29 07:05:40 +02002580 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002581 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002582
LABBE Corentin5bacd772017-03-29 07:05:40 +02002583 ret = alloc_dma_desc_resources(priv);
2584 if (ret < 0) {
2585 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2586 __func__);
2587 goto dma_desc_error;
2588 }
2589
2590 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2591 if (ret < 0) {
2592 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2593 __func__);
2594 goto init_error;
2595 }
2596
Huacai Chenfe1319292014-12-19 22:38:18 +08002597 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002598 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002599 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002600 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002601 }
2602
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002603 stmmac_init_tx_coalesce(priv);
2604
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002605 if (dev->phydev)
2606 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002607
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002608 /* Request the IRQ lines */
2609 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002610 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002611 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002612 netdev_err(priv->dev,
2613 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2614 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002615 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002616 }
2617
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002618 /* Request the Wake IRQ in case of another line is used for WoL */
2619 if (priv->wol_irq != dev->irq) {
2620 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2621 IRQF_SHARED, dev->name, dev);
2622 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002623 netdev_err(priv->dev,
2624 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2625 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002626 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002627 }
2628 }
2629
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002630 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002631 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002632 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2633 dev->name, dev);
2634 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002635 netdev_err(priv->dev,
2636 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2637 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002638 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002639 }
2640 }
2641
Joao Pintoc22a3f42017-04-06 09:49:11 +01002642 stmmac_enable_all_queues(priv);
2643 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002644
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002646
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002647lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002648 if (priv->wol_irq != dev->irq)
2649 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002650wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002651 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002652irq_error:
2653 if (dev->phydev)
2654 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002655
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002656 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002657 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002658init_error:
2659 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002660dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002661 if (dev->phydev)
2662 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002663
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002664 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002665}
2666
2667/**
2668 * stmmac_release - close entry point of the driver
2669 * @dev : device pointer.
2670 * Description:
2671 * This is the stop entry point of the driver.
2672 */
2673static int stmmac_release(struct net_device *dev)
2674{
2675 struct stmmac_priv *priv = netdev_priv(dev);
2676
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002677 if (priv->eee_enabled)
2678 del_timer_sync(&priv->eee_ctrl_timer);
2679
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002680 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002681 if (dev->phydev) {
2682 phy_stop(dev->phydev);
2683 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002684 }
2685
Joao Pintoc22a3f42017-04-06 09:49:11 +01002686 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002687
Joao Pintoc22a3f42017-04-06 09:49:11 +01002688 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002689
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002690 del_timer_sync(&priv->txtimer);
2691
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692 /* Free the IRQ lines */
2693 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002694 if (priv->wol_irq != dev->irq)
2695 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002696 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002697 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002698
2699 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002700 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002701
2702 /* Release and free the Rx/Tx resources */
2703 free_dma_desc_resources(priv);
2704
avisconti19449bf2010-10-25 18:58:14 +00002705 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002706 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707
2708 netif_carrier_off(dev);
2709
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002710#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002711 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002712#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002713
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002714 stmmac_release_ptp(priv);
2715
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716 return 0;
2717}
2718
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002720 * stmmac_tso_allocator - close entry point of the driver
2721 * @priv: driver private structure
2722 * @des: buffer start address
2723 * @total_len: total length to fill in descriptors
2724 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002725 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002726 * Description:
2727 * This function fills descriptor and request new descriptors according to
2728 * buffer length to fill
2729 */
2730static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002731 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002732{
Joao Pintoce736782017-04-06 09:49:10 +01002733 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002734 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002735 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002736 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002737
2738 tmp_len = total_len;
2739
2740 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002741 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002742 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002743 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002744
Michael Weiserf8be0d72016-11-14 18:58:05 +01002745 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2747 TSO_MAX_BUFF_SIZE : tmp_len;
2748
Jose Abreu42de0472018-04-16 16:08:12 +01002749 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2750 0, 1,
2751 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2752 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002753
2754 tmp_len -= TSO_MAX_BUFF_SIZE;
2755 }
2756}
2757
2758/**
2759 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2760 * @skb : the socket buffer
2761 * @dev : device pointer
2762 * Description: this is the transmit function that is called on TSO frames
2763 * (support available on GMAC4 and newer chips).
2764 * Diagram below show the ring programming in case of TSO frames:
2765 *
2766 * First Descriptor
2767 * --------
2768 * | DES0 |---> buffer1 = L2/L3/L4 header
2769 * | DES1 |---> TCP Payload (can continue on next descr...)
2770 * | DES2 |---> buffer 1 and 2 len
2771 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2772 * --------
2773 * |
2774 * ...
2775 * |
2776 * --------
2777 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2778 * | DES1 | --|
2779 * | DES2 | --> buffer 1 and 2 len
2780 * | DES3 |
2781 * --------
2782 *
2783 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2784 */
2785static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2786{
Joao Pintoce736782017-04-06 09:49:10 +01002787 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002788 struct stmmac_priv *priv = netdev_priv(dev);
2789 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002790 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002792 struct stmmac_tx_queue *tx_q;
2793 int tmp_pay_len = 0;
2794 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002795 u8 proto_hdr_len;
2796 int i;
2797
Joao Pintoce736782017-04-06 09:49:10 +01002798 tx_q = &priv->tx_queue[queue];
2799
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002800 /* Compute header lengths */
2801 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2802
2803 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002804 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002805 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002806 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2807 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2808 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002810 netdev_err(priv->dev,
2811 "%s: Tx Ring full when queue awake\n",
2812 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002813 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002814 return NETDEV_TX_BUSY;
2815 }
2816
2817 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2818
2819 mss = skb_shinfo(skb)->gso_size;
2820
2821 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002822 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002823 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002824 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002825 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002826 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002827 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002828 }
2829
2830 if (netif_msg_tx_queued(priv)) {
2831 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2832 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2833 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2834 skb->data_len);
2835 }
2836
Joao Pintoce736782017-04-06 09:49:10 +01002837 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002838 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002839
Joao Pintoce736782017-04-06 09:49:10 +01002840 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002841 first = desc;
2842
2843 /* first descriptor: fill Headers on Buf1 */
2844 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2845 DMA_TO_DEVICE);
2846 if (dma_mapping_error(priv->device, des))
2847 goto dma_map_err;
2848
Joao Pintoce736782017-04-06 09:49:10 +01002849 tx_q->tx_skbuff_dma[first_entry].buf = des;
2850 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002851
Michael Weiserf8be0d72016-11-14 18:58:05 +01002852 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853
2854 /* Fill start of payload in buff2 of first descriptor */
2855 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002856 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002857
2858 /* If needed take extra descriptors to fill the remaining payload */
2859 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2860
Joao Pintoce736782017-04-06 09:49:10 +01002861 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002862
2863 /* Prepare fragments */
2864 for (i = 0; i < nfrags; i++) {
2865 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2866
2867 des = skb_frag_dma_map(priv->device, frag, 0,
2868 skb_frag_size(frag),
2869 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002870 if (dma_mapping_error(priv->device, des))
2871 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002872
2873 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002874 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002875
Joao Pintoce736782017-04-06 09:49:10 +01002876 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2877 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002878 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002879 }
2880
Joao Pintoce736782017-04-06 09:49:10 +01002881 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002882
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002883 /* Only the last descriptor gets to point to the skb. */
2884 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2885
2886 /* We've used all descriptors we need for this skb, however,
2887 * advance cur_tx so that it references a fresh descriptor.
2888 * ndo_start_xmit will fill this descriptor the next time it's
2889 * called and stmmac_tx_clean may clean up to this descriptor.
2890 */
Joao Pintoce736782017-04-06 09:49:10 +01002891 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002892
Joao Pintoce736782017-04-06 09:49:10 +01002893 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002894 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2895 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002896 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002897 }
2898
2899 dev->stats.tx_bytes += skb->len;
2900 priv->xstats.tx_tso_frames++;
2901 priv->xstats.tx_tso_nfrags += nfrags;
2902
2903 /* Manage tx mitigation */
2904 priv->tx_count_frames += nfrags + 1;
2905 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2906 mod_timer(&priv->txtimer,
2907 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2908 } else {
2909 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002910 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002911 priv->xstats.tx_set_ic_bit++;
2912 }
2913
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002914 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002915
2916 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2917 priv->hwts_tx_en)) {
2918 /* declare that device is doing timestamping */
2919 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002920 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002921 }
2922
2923 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002924 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002925 proto_hdr_len,
2926 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002927 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002928 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2929
2930 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002931 if (mss_desc) {
2932 /* Make sure that first descriptor has been completely
2933 * written, including its own bit. This is because MSS is
2934 * actually before first descriptor, so we need to make
2935 * sure that MSS's own bit is the last thing written.
2936 */
2937 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002938 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002939 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002940
2941 /* The own bit must be the latest setting done when prepare the
2942 * descriptor and then barrier is needed to make sure that
2943 * all is coherent before granting the DMA engine.
2944 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002945 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002946
2947 if (netif_msg_pktdata(priv)) {
2948 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002949 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2950 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002951
Jose Abreu42de0472018-04-16 16:08:12 +01002952 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002953
2954 pr_info(">>> frame to be transmitted: ");
2955 print_pkt(skb->data, skb_headlen(skb));
2956 }
2957
Joao Pintoc22a3f42017-04-06 09:49:11 +01002958 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002959
Jose Abreua4e887f2018-04-16 16:08:13 +01002960 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002961
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002962 return NETDEV_TX_OK;
2963
2964dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002965 dev_err(priv->device, "Tx dma map failed\n");
2966 dev_kfree_skb(skb);
2967 priv->dev->stats.tx_dropped++;
2968 return NETDEV_TX_OK;
2969}
2970
2971/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002972 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002973 * @skb : the socket buffer
2974 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002975 * Description : this is the tx entry point of the driver.
2976 * It programs the chain or the ring and supports oversized frames
2977 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978 */
2979static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2980{
2981 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002982 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002983 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002984 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002985 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002986 int entry;
2987 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002988 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002989 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002990 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002991 unsigned int des;
2992
Joao Pintoce736782017-04-06 09:49:10 +01002993 tx_q = &priv->tx_queue[queue];
2994
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002995 /* Manage oversized TCP frames for GMAC4 device */
2996 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02002997 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 return stmmac_tso_xmit(skb, dev);
2999 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000
Joao Pintoce736782017-04-06 09:49:10 +01003001 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003002 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3003 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3004 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003005 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003006 netdev_err(priv->dev,
3007 "%s: Tx Ring full when queue awake\n",
3008 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003009 }
3010 return NETDEV_TX_BUSY;
3011 }
3012
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003013 if (priv->tx_path_in_lpi_mode)
3014 stmmac_disable_eee_mode(priv);
3015
Joao Pintoce736782017-04-06 09:49:10 +01003016 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003017 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003018 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003019
Michał Mirosław5e982f32011-04-09 02:46:55 +00003020 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003022 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003023 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003024 else
Joao Pintoce736782017-04-06 09:49:10 +01003025 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003026
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003027 first = desc;
3028
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003029 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003030 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003031 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003032 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003033
Jose Abreu63a550f2018-05-18 14:56:03 +01003034 if (unlikely(is_jumbo)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003035 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Jose Abreu63a550f2018-05-18 14:56:03 +01003036 if (unlikely(entry < 0) && (entry != -EINVAL))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003037 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003038 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003039
3040 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003041 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3042 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003043 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003045 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003046 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003047
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003048 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003049 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003050 else
Joao Pintoce736782017-04-06 09:49:10 +01003051 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003052
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003053 des = skb_frag_dma_map(priv->device, frag, 0, len,
3054 DMA_TO_DEVICE);
3055 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003056 goto dma_map_err; /* should reuse desc w/o issues */
3057
Joao Pintoce736782017-04-06 09:49:10 +01003058 tx_q->tx_skbuff_dma[entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003059
3060 stmmac_set_desc_addr(priv, desc, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003061
Joao Pintoce736782017-04-06 09:49:10 +01003062 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3063 tx_q->tx_skbuff_dma[entry].len = len;
3064 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003065
3066 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003067 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3068 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003069 }
3070
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003071 /* Only the last descriptor gets to point to the skb. */
3072 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003073
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003074 /* We've used all descriptors we need for this skb, however,
3075 * advance cur_tx so that it references a fresh descriptor.
3076 * ndo_start_xmit will fill this descriptor the next time it's
3077 * called and stmmac_tx_clean may clean up to this descriptor.
3078 */
3079 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003080 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003081
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003082 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003083 void *tx_head;
3084
LABBE Corentin38ddc592016-11-16 20:09:39 +01003085 netdev_dbg(priv->dev,
3086 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003087 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003088 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003089
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003090 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003091 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003092 else
Joao Pintoce736782017-04-06 09:49:10 +01003093 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003094
Jose Abreu42de0472018-04-16 16:08:12 +01003095 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003096
LABBE Corentin38ddc592016-11-16 20:09:39 +01003097 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003098 print_pkt(skb->data, skb->len);
3099 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003100
Joao Pintoce736782017-04-06 09:49:10 +01003101 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003102 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3103 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003104 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105 }
3106
3107 dev->stats.tx_bytes += skb->len;
3108
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003109 /* According to the coalesce parameter the IC bit for the latest
3110 * segment is reset and the timer re-started to clean the tx status.
3111 * This approach takes care about the fragments: desc is the first
3112 * element in case of no SG.
3113 */
3114 priv->tx_count_frames += nfrags + 1;
Jose Abreu4ae01692018-05-18 14:55:59 +01003115 if (likely(priv->tx_coal_frames > priv->tx_count_frames) &&
3116 !priv->tx_timer_armed) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003117 mod_timer(&priv->txtimer,
3118 STMMAC_COAL_TIMER(priv->tx_coal_timer));
Jose Abreu4ae01692018-05-18 14:55:59 +01003119 priv->tx_timer_armed = true;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003120 } else {
3121 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003122 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003123 priv->xstats.tx_set_ic_bit++;
Jose Abreu4ae01692018-05-18 14:55:59 +01003124 priv->tx_timer_armed = false;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003125 }
3126
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003127 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003128
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003129 /* Ready to fill the first descriptor and set the OWN bit w/o any
3130 * problems because all the descriptors are actually ready to be
3131 * passed to the DMA engine.
3132 */
3133 if (likely(!is_jumbo)) {
3134 bool last_segment = (nfrags == 0);
3135
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 des = dma_map_single(priv->device, skb->data,
3137 nopaged_len, DMA_TO_DEVICE);
3138 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003139 goto dma_map_err;
3140
Joao Pintoce736782017-04-06 09:49:10 +01003141 tx_q->tx_skbuff_dma[first_entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003142
3143 stmmac_set_desc_addr(priv, first, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003144
Joao Pintoce736782017-04-06 09:49:10 +01003145 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3146 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003147
3148 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3149 priv->hwts_tx_en)) {
3150 /* declare that device is doing timestamping */
3151 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003152 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003153 }
3154
3155 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003156 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3157 csum_insertion, priv->mode, 1, last_segment,
3158 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003159
3160 /* The own bit must be the latest setting done when prepare the
3161 * descriptor and then barrier is needed to make sure that
3162 * all is coherent before granting the DMA engine.
3163 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003164 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003165 }
3166
Joao Pintoc22a3f42017-04-06 09:49:11 +01003167 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003168
Jose Abreuf1565c62018-05-18 14:56:06 +01003169 stmmac_enable_dma_transmission(priv, priv->ioaddr);
3170 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003171
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003172 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003173
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003174dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003175 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003176 dev_kfree_skb(skb);
3177 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003178 return NETDEV_TX_OK;
3179}
3180
Vince Bridgersb9381982014-01-14 13:42:05 -06003181static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3182{
3183 struct ethhdr *ehdr;
3184 u16 vlanid;
3185
3186 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3187 NETIF_F_HW_VLAN_CTAG_RX &&
3188 !__vlan_get_tag(skb, &vlanid)) {
3189 /* pop the vlan tag */
3190 ehdr = (struct ethhdr *)skb->data;
3191 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3192 skb_pull(skb, VLAN_HLEN);
3193 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3194 }
3195}
3196
3197
Joao Pinto54139cf2017-04-06 09:49:09 +01003198static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003199{
Joao Pinto54139cf2017-04-06 09:49:09 +01003200 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003201 return 0;
3202
3203 return 1;
3204}
3205
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003206/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003207 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003208 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003209 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003210 * Description : this is to reallocate the skb for the reception process
3211 * that is based on zero-copy.
3212 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003213static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003214{
Joao Pinto54139cf2017-04-06 09:49:09 +01003215 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3216 int dirty = stmmac_rx_dirty(priv, queue);
3217 unsigned int entry = rx_q->dirty_rx;
3218
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003220
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003221 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003222 struct dma_desc *p;
3223
3224 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003225 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003226 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003227 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003228
Joao Pinto54139cf2017-04-06 09:49:09 +01003229 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003230 struct sk_buff *skb;
3231
Eric Dumazetacb600d2012-10-05 06:23:55 +00003232 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003233 if (unlikely(!skb)) {
3234 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003235 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003236 if (unlikely(net_ratelimit()))
3237 dev_err(priv->device,
3238 "fail to alloc skb entry %d\n",
3239 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003240 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003241 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003242
Joao Pinto54139cf2017-04-06 09:49:09 +01003243 rx_q->rx_skbuff[entry] = skb;
3244 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003245 dma_map_single(priv->device, skb->data, bfsize,
3246 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003247 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003248 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003249 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003250 dev_kfree_skb(skb);
3251 break;
3252 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003253
Jose Abreu68441712018-05-18 14:56:00 +01003254 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
Jose Abreu2c520b12018-04-16 16:08:16 +01003255 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003256
Joao Pinto54139cf2017-04-06 09:49:09 +01003257 if (rx_q->rx_zeroc_thresh > 0)
3258 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003259
LABBE Corentinb3e51062016-11-16 20:09:41 +01003260 netif_dbg(priv, rx_status, priv->dev,
3261 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003262 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003263 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003264
Jose Abreu357951c2018-05-18 14:56:07 +01003265 stmmac_set_rx_owner(priv, p, priv->use_riwt);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003266
Pavel Machekad688cd2016-12-18 21:38:12 +01003267 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003268
3269 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003270 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003271 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003272}
3273
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003274/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003275 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003276 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003277 * @limit: napi bugget
3278 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003279 * Description : this the function called by the napi poll method.
3280 * It gets all the frames inside the ring.
3281 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003282static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003283{
Joao Pinto54139cf2017-04-06 09:49:09 +01003284 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3285 unsigned int entry = rx_q->cur_rx;
3286 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003287 unsigned int next_entry;
3288 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003290 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003291 void *rx_head;
3292
LABBE Corentin38ddc592016-11-16 20:09:39 +01003293 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003295 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003296 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003297 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003298
Jose Abreu42de0472018-04-16 16:08:12 +01003299 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003300 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003301 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003302 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003303 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003304 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003305
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003306 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003307 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003308 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003309 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003310
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003311 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003312 status = stmmac_rx_status(priv, &priv->dev->stats,
3313 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003314 /* check if managed by the DMA otherwise go ahead */
3315 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003316 break;
3317
3318 count++;
3319
Joao Pinto54139cf2017-04-06 09:49:09 +01003320 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3321 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003322
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003323 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003324 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003325 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003326 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003327
3328 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003329
Jose Abreu42de0472018-04-16 16:08:12 +01003330 if (priv->extend_desc)
3331 stmmac_rx_extended_status(priv, &priv->dev->stats,
3332 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003333 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003335 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003336 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003337 * with timestamp value, hence reinitialize
3338 * them in stmmac_rx_refill() function so that
3339 * device can reuse it.
3340 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003341 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003342 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003343 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003344 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003345 priv->dma_buf_sz,
3346 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003347 }
3348 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003350 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003351 unsigned int des;
3352
Jose Abreud2df9ea2018-05-18 14:56:08 +01003353 stmmac_get_desc_addr(priv, p, &des);
Jose Abreu42de0472018-04-16 16:08:12 +01003354 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003355
LABBE Corentin8d45e422017-02-08 09:31:08 +01003356 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003357 * (preallocated during init) then the packet is
3358 * ignored
3359 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003360 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003361 netdev_err(priv->dev,
3362 "len %d larger than size (%d)\n",
3363 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003364 priv->dev->stats.rx_length_errors++;
3365 break;
3366 }
3367
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003368 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003369 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003370 *
3371 * llc_snap is never checked in GMAC >= 4, so this ACS
3372 * feature is always disabled and packets need to be
3373 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003374 */
Jose Abreu565020a2018-04-18 10:57:55 +01003375 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3376 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003377 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003379 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003380 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3381 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003382 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3383 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003384 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003385
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003386 /* The zero-copy is always used for all the sizes
3387 * in case of GMAC4 because it needs
3388 * to refill the used descriptors, always.
3389 */
3390 if (unlikely(!priv->plat->has_gmac4 &&
3391 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003392 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003393 skb = netdev_alloc_skb_ip_align(priv->dev,
3394 frame_len);
3395 if (unlikely(!skb)) {
3396 if (net_ratelimit())
3397 dev_warn(priv->device,
3398 "packet dropped\n");
3399 priv->dev->stats.rx_dropped++;
3400 break;
3401 }
3402
3403 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003404 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003405 [entry], frame_len,
3406 DMA_FROM_DEVICE);
3407 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003408 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003409 rx_skbuff[entry]->data,
3410 frame_len);
3411
3412 skb_put(skb, frame_len);
3413 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003414 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003415 [entry], frame_len,
3416 DMA_FROM_DEVICE);
3417 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003418 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003419 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003420 netdev_err(priv->dev,
3421 "%s: Inconsistent Rx chain\n",
3422 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003423 priv->dev->stats.rx_dropped++;
3424 break;
3425 }
3426 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003427 rx_q->rx_skbuff[entry] = NULL;
3428 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003429
3430 skb_put(skb, frame_len);
3431 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003432 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003433 priv->dma_buf_sz,
3434 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003435 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003436
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003438 netdev_dbg(priv->dev, "frame received (%dbytes)",
3439 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003440 print_pkt(skb->data, frame_len);
3441 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003442
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003443 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3444
Vince Bridgersb9381982014-01-14 13:42:05 -06003445 stmmac_rx_vlan(priv->dev, skb);
3446
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003447 skb->protocol = eth_type_trans(skb, priv->dev);
3448
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003449 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003450 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003451 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003452 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003453
Joao Pintoc22a3f42017-04-06 09:49:11 +01003454 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455
3456 priv->dev->stats.rx_packets++;
3457 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003458 }
3459 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460 }
3461
Joao Pinto54139cf2017-04-06 09:49:09 +01003462 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003463
3464 priv->xstats.rx_pkt_n += count;
3465
3466 return count;
3467}
3468
3469/**
3470 * stmmac_poll - stmmac poll method (NAPI)
3471 * @napi : pointer to the napi structure.
3472 * @budget : maximum number of packets that the current CPU can receive from
3473 * all interfaces.
3474 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003475 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003476 */
3477static int stmmac_poll(struct napi_struct *napi, int budget)
3478{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003479 struct stmmac_rx_queue *rx_q =
3480 container_of(napi, struct stmmac_rx_queue, napi);
3481 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003482 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003483 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003484 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003485 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003486
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003487 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003488
3489 /* check all the queues */
3490 for (queue = 0; queue < tx_count; queue++)
3491 stmmac_tx_clean(priv, queue);
3492
Joao Pintoc22a3f42017-04-06 09:49:11 +01003493 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003494 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003495 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003496 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003497 }
3498 return work_done;
3499}
3500
3501/**
3502 * stmmac_tx_timeout
3503 * @dev : Pointer to net device structure
3504 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003505 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506 * netdev structure and arrange for the device to be reset to a sane state
3507 * in order to transmit a new packet.
3508 */
3509static void stmmac_tx_timeout(struct net_device *dev)
3510{
3511 struct stmmac_priv *priv = netdev_priv(dev);
3512
Jose Abreu34877a12018-03-29 10:40:18 +01003513 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514}
3515
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003516/**
Jiri Pirko01789342011-08-16 06:29:00 +00003517 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 * @dev : pointer to the device structure
3519 * Description:
3520 * This function is a driver entry point which gets called by the kernel
3521 * whenever multicast addresses must be enabled/disabled.
3522 * Return value:
3523 * void.
3524 */
Jiri Pirko01789342011-08-16 06:29:00 +00003525static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003526{
3527 struct stmmac_priv *priv = netdev_priv(dev);
3528
Jose Abreuc10d4c82018-04-16 16:08:14 +01003529 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530}
3531
3532/**
3533 * stmmac_change_mtu - entry point to change MTU size for the device.
3534 * @dev : device pointer.
3535 * @new_mtu : the new MTU size for the device.
3536 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3537 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3538 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3539 * Return value:
3540 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3541 * file on failure.
3542 */
3543static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3544{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003545 struct stmmac_priv *priv = netdev_priv(dev);
3546
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003548 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003549 return -EBUSY;
3550 }
3551
Michał Mirosław5e982f32011-04-09 02:46:55 +00003552 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003553
Michał Mirosław5e982f32011-04-09 02:46:55 +00003554 netdev_update_features(dev);
3555
3556 return 0;
3557}
3558
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003559static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003560 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003561{
3562 struct stmmac_priv *priv = netdev_priv(dev);
3563
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003564 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003565 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003566
Michał Mirosław5e982f32011-04-09 02:46:55 +00003567 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003568 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003569
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003570 /* Some GMAC devices have a bugged Jumbo frame support that
3571 * needs to have the Tx COE disabled for oversized frames
3572 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003573 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003574 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003575 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003576 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003577
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003578 /* Disable tso if asked by ethtool */
3579 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3580 if (features & NETIF_F_TSO)
3581 priv->tso = true;
3582 else
3583 priv->tso = false;
3584 }
3585
Michał Mirosław5e982f32011-04-09 02:46:55 +00003586 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003587}
3588
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003589static int stmmac_set_features(struct net_device *netdev,
3590 netdev_features_t features)
3591{
3592 struct stmmac_priv *priv = netdev_priv(netdev);
3593
3594 /* Keep the COE Type in case of csum is supporting */
3595 if (features & NETIF_F_RXCSUM)
3596 priv->hw->rx_csum = priv->plat->rx_coe;
3597 else
3598 priv->hw->rx_csum = 0;
3599 /* No check needed because rx_coe has been set before and it will be
3600 * fixed in case of issue.
3601 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003602 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003603
3604 return 0;
3605}
3606
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003607/**
3608 * stmmac_interrupt - main ISR
3609 * @irq: interrupt number.
3610 * @dev_id: to pass the net device pointer.
3611 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003612 * It can call:
3613 * o DMA service routine (to manage incoming frame reception and transmission
3614 * status)
3615 * o Core interrupts to manage: remote wake-up, management counter, LPI
3616 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003617 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003618static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3619{
3620 struct net_device *dev = (struct net_device *)dev_id;
3621 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003622 u32 rx_cnt = priv->plat->rx_queues_to_use;
3623 u32 tx_cnt = priv->plat->tx_queues_to_use;
3624 u32 queues_count;
3625 u32 queue;
3626
3627 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003628
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003629 if (priv->irq_wake)
3630 pm_wakeup_event(priv->device, 0);
3631
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003632 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003633 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003634 return IRQ_NONE;
3635 }
3636
Jose Abreu34877a12018-03-29 10:40:18 +01003637 /* Check if adapter is up */
3638 if (test_bit(STMMAC_DOWN, &priv->state))
3639 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003640 /* Check if a fatal error happened */
3641 if (stmmac_safety_feat_interrupt(priv))
3642 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003643
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003644 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003645 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003646 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Jose Abreu61fac602018-05-18 14:56:09 +01003647 int mtl_status;
Joao Pinto8f71a882017-03-10 18:24:57 +00003648
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003649 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003650 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003651 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003652 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003653 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003654 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003655 }
3656
Jose Abreu61fac602018-05-18 14:56:09 +01003657 for (queue = 0; queue < queues_count; queue++) {
3658 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto54139cf2017-04-06 09:49:09 +01003659
Jose Abreu61fac602018-05-18 14:56:09 +01003660 mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
3661 queue);
3662 if (mtl_status != -EINVAL)
3663 status |= mtl_status;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003664
Jose Abreu61fac602018-05-18 14:56:09 +01003665 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3666 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
3667 rx_q->rx_tail_addr,
3668 queue);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003669 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003670
3671 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003672 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003673 if (priv->xstats.pcs_link)
3674 netif_carrier_on(dev);
3675 else
3676 netif_carrier_off(dev);
3677 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003678 }
3679
3680 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003681 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003682
3683 return IRQ_HANDLED;
3684}
3685
3686#ifdef CONFIG_NET_POLL_CONTROLLER
3687/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003688 * to allow network I/O with interrupts disabled.
3689 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003690static void stmmac_poll_controller(struct net_device *dev)
3691{
3692 disable_irq(dev->irq);
3693 stmmac_interrupt(dev->irq, dev);
3694 enable_irq(dev->irq);
3695}
3696#endif
3697
3698/**
3699 * stmmac_ioctl - Entry point for the Ioctl
3700 * @dev: Device pointer.
3701 * @rq: An IOCTL specefic structure, that can contain a pointer to
3702 * a proprietary structure used to pass information to the driver.
3703 * @cmd: IOCTL command
3704 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003705 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003706 */
3707static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3708{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003709 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003710
3711 if (!netif_running(dev))
3712 return -EINVAL;
3713
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003714 switch (cmd) {
3715 case SIOCGMIIPHY:
3716 case SIOCGMIIREG:
3717 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003718 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003719 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003720 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003721 break;
3722 case SIOCSHWTSTAMP:
3723 ret = stmmac_hwtstamp_ioctl(dev, rq);
3724 break;
3725 default:
3726 break;
3727 }
Richard Cochran28b04112010-07-17 08:48:55 +00003728
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003729 return ret;
3730}
3731
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01003732static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
3733 void *cb_priv)
3734{
3735 struct stmmac_priv *priv = cb_priv;
3736 int ret = -EOPNOTSUPP;
3737
3738 stmmac_disable_all_queues(priv);
3739
3740 switch (type) {
3741 case TC_SETUP_CLSU32:
3742 if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3743 ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
3744 break;
3745 default:
3746 break;
3747 }
3748
3749 stmmac_enable_all_queues(priv);
3750 return ret;
3751}
3752
3753static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3754 struct tc_block_offload *f)
3755{
3756 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3757 return -EOPNOTSUPP;
3758
3759 switch (f->command) {
3760 case TC_BLOCK_BIND:
3761 return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3762 priv, priv);
3763 case TC_BLOCK_UNBIND:
3764 tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3765 return 0;
3766 default:
3767 return -EOPNOTSUPP;
3768 }
3769}
3770
3771static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
3772 void *type_data)
3773{
3774 struct stmmac_priv *priv = netdev_priv(ndev);
3775
3776 switch (type) {
3777 case TC_SETUP_BLOCK:
3778 return stmmac_setup_tc_block(priv, type_data);
3779 default:
3780 return -EOPNOTSUPP;
3781 }
3782}
3783
Bhadram Varkaa8304052017-10-27 08:22:02 +05303784static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3785{
3786 struct stmmac_priv *priv = netdev_priv(ndev);
3787 int ret = 0;
3788
3789 ret = eth_mac_addr(ndev, addr);
3790 if (ret)
3791 return ret;
3792
Jose Abreuc10d4c82018-04-16 16:08:14 +01003793 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303794
3795 return ret;
3796}
3797
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003798#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003799static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003800
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003801static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003802 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003803{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003804 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003805 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3806 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003807
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003808 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003809 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003810 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003811 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003812 le32_to_cpu(ep->basic.des0),
3813 le32_to_cpu(ep->basic.des1),
3814 le32_to_cpu(ep->basic.des2),
3815 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003816 ep++;
3817 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003818 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003819 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003820 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3821 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003822 p++;
3823 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003824 seq_printf(seq, "\n");
3825 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003826}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003827
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003828static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3829{
3830 struct net_device *dev = seq->private;
3831 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003832 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003833 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003834 u32 queue;
3835
3836 for (queue = 0; queue < rx_count; queue++) {
3837 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3838
3839 seq_printf(seq, "RX Queue %d:\n", queue);
3840
3841 if (priv->extend_desc) {
3842 seq_printf(seq, "Extended descriptor ring:\n");
3843 sysfs_display_ring((void *)rx_q->dma_erx,
3844 DMA_RX_SIZE, 1, seq);
3845 } else {
3846 seq_printf(seq, "Descriptor ring:\n");
3847 sysfs_display_ring((void *)rx_q->dma_rx,
3848 DMA_RX_SIZE, 0, seq);
3849 }
3850 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003851
Joao Pintoce736782017-04-06 09:49:10 +01003852 for (queue = 0; queue < tx_count; queue++) {
3853 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3854
3855 seq_printf(seq, "TX Queue %d:\n", queue);
3856
3857 if (priv->extend_desc) {
3858 seq_printf(seq, "Extended descriptor ring:\n");
3859 sysfs_display_ring((void *)tx_q->dma_etx,
3860 DMA_TX_SIZE, 1, seq);
3861 } else {
3862 seq_printf(seq, "Descriptor ring:\n");
3863 sysfs_display_ring((void *)tx_q->dma_tx,
3864 DMA_TX_SIZE, 0, seq);
3865 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003866 }
3867
3868 return 0;
3869}
3870
3871static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3872{
3873 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3874}
3875
Pavel Machek22d3efe2016-11-28 12:55:59 +01003876/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3877
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003878static const struct file_operations stmmac_rings_status_fops = {
3879 .owner = THIS_MODULE,
3880 .open = stmmac_sysfs_ring_open,
3881 .read = seq_read,
3882 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003883 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003884};
3885
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003886static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3887{
3888 struct net_device *dev = seq->private;
3889 struct stmmac_priv *priv = netdev_priv(dev);
3890
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003891 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003892 seq_printf(seq, "DMA HW features not supported\n");
3893 return 0;
3894 }
3895
3896 seq_printf(seq, "==============================\n");
3897 seq_printf(seq, "\tDMA HW features\n");
3898 seq_printf(seq, "==============================\n");
3899
Pavel Machek22d3efe2016-11-28 12:55:59 +01003900 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003901 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003902 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003903 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003904 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003905 (priv->dma_cap.half_duplex) ? "Y" : "N");
3906 seq_printf(seq, "\tHash Filter: %s\n",
3907 (priv->dma_cap.hash_filter) ? "Y" : "N");
3908 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3909 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003910 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003911 (priv->dma_cap.pcs) ? "Y" : "N");
3912 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3913 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3914 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3915 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3916 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3917 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3918 seq_printf(seq, "\tRMON module: %s\n",
3919 (priv->dma_cap.rmon) ? "Y" : "N");
3920 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3921 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003922 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003923 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003924 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003925 (priv->dma_cap.eee) ? "Y" : "N");
3926 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3927 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3928 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003929 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3930 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3931 (priv->dma_cap.rx_coe) ? "Y" : "N");
3932 } else {
3933 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3934 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3935 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3936 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3937 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003938 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3939 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3940 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3941 priv->dma_cap.number_rx_channel);
3942 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3943 priv->dma_cap.number_tx_channel);
3944 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3945 (priv->dma_cap.enh_desc) ? "Y" : "N");
3946
3947 return 0;
3948}
3949
3950static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3951{
3952 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3953}
3954
3955static const struct file_operations stmmac_dma_cap_fops = {
3956 .owner = THIS_MODULE,
3957 .open = stmmac_sysfs_dma_cap_open,
3958 .read = seq_read,
3959 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003960 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003961};
3962
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003963static int stmmac_init_fs(struct net_device *dev)
3964{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003965 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003966
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003967 /* Create per netdev entries */
3968 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3969
3970 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003971 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003972
3973 return -ENOMEM;
3974 }
3975
3976 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003977 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07003978 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003979 priv->dbgfs_dir, dev,
3980 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003981
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003982 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003983 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003984 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003985
3986 return -ENOMEM;
3987 }
3988
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003989 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07003990 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
3991 priv->dbgfs_dir,
3992 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003993
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003994 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003995 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003996 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003997
3998 return -ENOMEM;
3999 }
4000
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004001 return 0;
4002}
4003
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004004static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004005{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004006 struct stmmac_priv *priv = netdev_priv(dev);
4007
4008 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004009}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004010#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004011
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004012static const struct net_device_ops stmmac_netdev_ops = {
4013 .ndo_open = stmmac_open,
4014 .ndo_start_xmit = stmmac_xmit,
4015 .ndo_stop = stmmac_release,
4016 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004017 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004018 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004019 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004020 .ndo_tx_timeout = stmmac_tx_timeout,
4021 .ndo_do_ioctl = stmmac_ioctl,
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004022 .ndo_setup_tc = stmmac_setup_tc,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004023#ifdef CONFIG_NET_POLL_CONTROLLER
4024 .ndo_poll_controller = stmmac_poll_controller,
4025#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304026 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004027};
4028
Jose Abreu34877a12018-03-29 10:40:18 +01004029static void stmmac_reset_subtask(struct stmmac_priv *priv)
4030{
4031 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4032 return;
4033 if (test_bit(STMMAC_DOWN, &priv->state))
4034 return;
4035
4036 netdev_err(priv->dev, "Reset adapter.\n");
4037
4038 rtnl_lock();
4039 netif_trans_update(priv->dev);
4040 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4041 usleep_range(1000, 2000);
4042
4043 set_bit(STMMAC_DOWN, &priv->state);
4044 dev_close(priv->dev);
4045 dev_open(priv->dev);
4046 clear_bit(STMMAC_DOWN, &priv->state);
4047 clear_bit(STMMAC_RESETING, &priv->state);
4048 rtnl_unlock();
4049}
4050
4051static void stmmac_service_task(struct work_struct *work)
4052{
4053 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4054 service_task);
4055
4056 stmmac_reset_subtask(priv);
4057 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4058}
4059
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004060/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004061 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004062 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004063 * Description: this function is to configure the MAC device according to
4064 * some platform parameters or the HW capability register. It prepares the
4065 * driver to use either ring or chain modes and to setup either enhanced or
4066 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004067 */
4068static int stmmac_hw_init(struct stmmac_priv *priv)
4069{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004070 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004071
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004072 /* dwmac-sun8i only work in chain mode */
4073 if (priv->plat->has_sun8i)
4074 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004075 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004076
Jose Abreu5f0456b2018-04-23 09:05:15 +01004077 /* Initialize HW Interface */
4078 ret = stmmac_hwif_init(priv);
4079 if (ret)
4080 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004081
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004082 /* Get the HW capability (new GMAC newer than 3.50a) */
4083 priv->hw_cap_support = stmmac_get_hw_features(priv);
4084 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004085 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004086
4087 /* We can override some gmac/dma configuration fields: e.g.
4088 * enh_desc, tx_coe (e.g. that are passed through the
4089 * platform) with the values from the HW capability
4090 * register (if supported).
4091 */
4092 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004094 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004095
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004096 /* TXCOE doesn't work in thresh DMA mode */
4097 if (priv->plat->force_thresh_dma_mode)
4098 priv->plat->tx_coe = 0;
4099 else
4100 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4101
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004102 /* In case of GMAC4 rx_coe is from HW cap register. */
4103 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004104
4105 if (priv->dma_cap.rx_coe_type2)
4106 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4107 else if (priv->dma_cap.rx_coe_type1)
4108 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4109
LABBE Corentin38ddc592016-11-16 20:09:39 +01004110 } else {
4111 dev_info(priv->device, "No HW DMA feature register supported\n");
4112 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004113
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004114 if (priv->plat->rx_coe) {
4115 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004116 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004117 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004118 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004119 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004120 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004121 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004122
4123 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004124 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004125 device_set_wakeup_capable(priv->device, 1);
4126 }
4127
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004128 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004129 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004130
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004131 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004132}
4133
4134/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004135 * stmmac_dvr_probe
4136 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004137 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004138 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004139 * Description: this is the main probe function used to
4140 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004141 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004142 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004143 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004144int stmmac_dvr_probe(struct device *device,
4145 struct plat_stmmacenet_data *plat_dat,
4146 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004147{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004148 struct net_device *ndev = NULL;
4149 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004150 int ret = 0;
4151 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004152
Joao Pintoc22a3f42017-04-06 09:49:11 +01004153 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4154 MTL_MAX_TX_QUEUES,
4155 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004156 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004157 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004158
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004159 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004160
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004161 priv = netdev_priv(ndev);
4162 priv->device = device;
4163 priv->dev = ndev;
4164
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004165 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004166 priv->pause = pause;
4167 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004168 priv->ioaddr = res->addr;
4169 priv->dev->base_addr = (unsigned long)res->addr;
4170
4171 priv->dev->irq = res->irq;
4172 priv->wol_irq = res->wol_irq;
4173 priv->lpi_irq = res->lpi_irq;
4174
4175 if (res->mac)
4176 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004177
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004178 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004179
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004180 /* Verify driver arguments */
4181 stmmac_verify_args();
4182
Jose Abreu34877a12018-03-29 10:40:18 +01004183 /* Allocate workqueue */
4184 priv->wq = create_singlethread_workqueue("stmmac_wq");
4185 if (!priv->wq) {
4186 dev_err(priv->device, "failed to create workqueue\n");
4187 goto error_wq;
4188 }
4189
4190 INIT_WORK(&priv->service_task, stmmac_service_task);
4191
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004192 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004193 * this needs to have multiple instances
4194 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004195 if ((phyaddr >= 0) && (phyaddr <= 31))
4196 priv->plat->phy_addr = phyaddr;
4197
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004198 if (priv->plat->stmmac_rst) {
4199 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004200 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004201 /* Some reset controllers have only reset callback instead of
4202 * assert + deassert callbacks pair.
4203 */
4204 if (ret == -ENOTSUPP)
4205 reset_control_reset(priv->plat->stmmac_rst);
4206 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004207
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004208 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004209 ret = stmmac_hw_init(priv);
4210 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004211 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004212
Joao Pintoc22a3f42017-04-06 09:49:11 +01004213 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004214 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4215 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004216
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004217 ndev->netdev_ops = &stmmac_netdev_ops;
4218
4219 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4220 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004221
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004222 ret = stmmac_tc_init(priv, priv);
4223 if (!ret) {
4224 ndev->hw_features |= NETIF_F_HW_TC;
4225 }
4226
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004227 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004228 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004229 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004230 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004231 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004232 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4233 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004234#ifdef STMMAC_VLAN_TAG_USED
4235 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004236 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004237#endif
4238 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4239
Jarod Wilson44770e12016-10-17 15:54:17 -04004240 /* MTU range: 46 - hw-specific max */
4241 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4242 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4243 ndev->max_mtu = JUMBO_LEN;
4244 else
4245 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004246 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4247 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4248 */
4249 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4250 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004251 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004252 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004253 dev_warn(priv->device,
4254 "%s: warning: maxmtu having invalid value (%d)\n",
4255 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004256
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004257 if (flow_ctrl)
4258 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4259
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004260 /* Rx Watchdog is available in the COREs newer than the 3.40.
4261 * In some case, for example on bugged HW this feature
4262 * has to be disable and this can be done by passing the
4263 * riwt_off field from the platform.
4264 */
4265 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4266 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004267 dev_info(priv->device,
4268 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004269 }
4270
Joao Pintoc22a3f42017-04-06 09:49:11 +01004271 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4272 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4273
4274 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4275 (8 * priv->plat->rx_queues_to_use));
4276 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004277
Vlad Lunguf8e96162010-11-29 22:52:52 +00004278 spin_lock_init(&priv->lock);
4279
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004280 /* If a specific clk_csr value is passed from the platform
4281 * this means that the CSR Clock Range selection cannot be
4282 * changed at run-time and it is fixed. Viceversa the driver'll try to
4283 * set the MDC clock dynamically according to the csr actual
4284 * clock input.
4285 */
4286 if (!priv->plat->clk_csr)
4287 stmmac_clk_csr_set(priv);
4288 else
4289 priv->clk_csr = priv->plat->clk_csr;
4290
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004291 stmmac_check_pcs_mode(priv);
4292
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004293 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4294 priv->hw->pcs != STMMAC_PCS_TBI &&
4295 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004296 /* MDIO bus Registration */
4297 ret = stmmac_mdio_register(ndev);
4298 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004299 dev_err(priv->device,
4300 "%s: MDIO bus (id: %d) registration failed",
4301 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004302 goto error_mdio_register;
4303 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004304 }
4305
Florian Fainelli57016592016-12-27 18:23:06 -08004306 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004307 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004308 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4309 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004310 goto error_netdev_register;
4311 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004312
Florian Fainelli57016592016-12-27 18:23:06 -08004313 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004314
Viresh Kumar6a81c262012-07-30 14:39:41 -07004315error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004316 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4317 priv->hw->pcs != STMMAC_PCS_TBI &&
4318 priv->hw->pcs != STMMAC_PCS_RTBI)
4319 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004320error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004321 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4322 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4323
4324 netif_napi_del(&rx_q->napi);
4325 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004326error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004327 destroy_workqueue(priv->wq);
4328error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004329 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004330
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004331 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004332}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004333EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004334
4335/**
4336 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004337 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004338 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004339 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004340 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004341int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004342{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004343 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004344 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004345
LABBE Corentin38ddc592016-11-16 20:09:39 +01004346 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004347
Joao Pintoae4f0d42017-03-15 11:04:47 +00004348 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004349
Jose Abreuc10d4c82018-04-16 16:08:14 +01004350 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004351 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004352 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004353 if (priv->plat->stmmac_rst)
4354 reset_control_assert(priv->plat->stmmac_rst);
4355 clk_disable_unprepare(priv->plat->pclk);
4356 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004357 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4358 priv->hw->pcs != STMMAC_PCS_TBI &&
4359 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004360 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004361 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004362 free_netdev(ndev);
4363
4364 return 0;
4365}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004366EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004367
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004368/**
4369 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004370 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004371 * Description: this is the function to suspend the device and it is called
4372 * by the platform driver to stop the network queue, release the resources,
4373 * program the PMT register (for WoL), clean and release driver resources.
4374 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004375int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004376{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004377 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004378 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004379 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004380
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004381 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382 return 0;
4383
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004384 if (ndev->phydev)
4385 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004386
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004387 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004388
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004389 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004390 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004391
Joao Pintoc22a3f42017-04-06 09:49:11 +01004392 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004393
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004394 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004395 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004396
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004397 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004398 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004399 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004400 priv->irq_wake = 1;
4401 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004402 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004403 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004404 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004405 clk_disable(priv->plat->pclk);
4406 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004407 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004408 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004409
LABBE Corentin4d869b02017-05-24 09:16:46 +02004410 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004411 priv->speed = SPEED_UNKNOWN;
4412 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413 return 0;
4414}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004415EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004416
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004417/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004418 * stmmac_reset_queues_param - reset queue parameters
4419 * @dev: device pointer
4420 */
4421static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4422{
4423 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004424 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004425 u32 queue;
4426
4427 for (queue = 0; queue < rx_cnt; queue++) {
4428 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4429
4430 rx_q->cur_rx = 0;
4431 rx_q->dirty_rx = 0;
4432 }
4433
Joao Pintoce736782017-04-06 09:49:10 +01004434 for (queue = 0; queue < tx_cnt; queue++) {
4435 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4436
4437 tx_q->cur_tx = 0;
4438 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004439 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004440 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004441}
4442
4443/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004444 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004445 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004446 * Description: when resume this function is invoked to setup the DMA and CORE
4447 * in a usable state.
4448 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004449int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004450{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004451 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004452 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004453 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004454
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004455 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004456 return 0;
4457
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004458 /* Power Down bit, into the PM register, is cleared
4459 * automatically as soon as a magic packet or a Wake-up frame
4460 * is received. Anyway, it's better to manually clear
4461 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004462 * from another devices (e.g. serial console).
4463 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004464 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004465 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004466 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004467 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004468 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004469 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004470 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004471 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004472 clk_enable(priv->plat->stmmac_clk);
4473 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004474 /* reset the phy so that it's ready */
4475 if (priv->mii)
4476 stmmac_mdio_reset(priv->mii);
4477 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004478
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004479 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004480
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004481 spin_lock_irqsave(&priv->lock, flags);
4482
Joao Pinto54139cf2017-04-06 09:49:09 +01004483 stmmac_reset_queues_param(priv);
4484
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004485 stmmac_clear_descriptors(priv);
4486
Huacai Chenfe1319292014-12-19 22:38:18 +08004487 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004488 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004489 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004490
Joao Pintoc22a3f42017-04-06 09:49:11 +01004491 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004492
Joao Pintoc22a3f42017-04-06 09:49:11 +01004493 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004494
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004495 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004496
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004497 if (ndev->phydev)
4498 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004499
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004500 return 0;
4501}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004502EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004503
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004504#ifndef MODULE
4505static int __init stmmac_cmdline_opt(char *str)
4506{
4507 char *opt;
4508
4509 if (!str || !*str)
4510 return -EINVAL;
4511 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004512 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004513 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004514 goto err;
4515 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004516 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004517 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004518 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004519 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004520 goto err;
4521 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004522 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004523 goto err;
4524 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004525 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004526 goto err;
4527 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004528 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004529 goto err;
4530 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004531 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004532 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004533 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004534 if (kstrtoint(opt + 10, 0, &eee_timer))
4535 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004536 } else if (!strncmp(opt, "chain_mode:", 11)) {
4537 if (kstrtoint(opt + 11, 0, &chain_mode))
4538 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004539 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004540 }
4541 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004542
4543err:
4544 pr_err("%s: ERROR broken module parameter conversion", __func__);
4545 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004546}
4547
4548__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004549#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004550
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004551static int __init stmmac_init(void)
4552{
4553#ifdef CONFIG_DEBUG_FS
4554 /* Create debugfs main directory if it doesn't exist yet */
4555 if (!stmmac_fs_dir) {
4556 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4557
4558 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4559 pr_err("ERROR %s, debugfs create directory failed\n",
4560 STMMAC_RESOURCE_NAME);
4561
4562 return -ENOMEM;
4563 }
4564 }
4565#endif
4566
4567 return 0;
4568}
4569
4570static void __exit stmmac_exit(void)
4571{
4572#ifdef CONFIG_DEBUG_FS
4573 debugfs_remove_recursive(stmmac_fs_dir);
4574#endif
4575}
4576
4577module_init(stmmac_init)
4578module_exit(stmmac_exit)
4579
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004580MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4581MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4582MODULE_LICENSE("GPL");