blob: ebb725851998cd2a89bd6ecd3c3912c2526eb49c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Vijay Purushothaman9505e012015-02-16 15:07:59 +0530393 .vco = { .min = 4860000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002193intel_fb_align_height(struct drm_device *dev, int height,
2194 uint32_t pixel_format,
2195 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196{
2197 int tile_height;
2198
Daniel Vetter091df6c2015-02-10 17:16:10 +00002199 tile_height = fb_format_modifier == I915_FORMAT_MOD_X_TILED ?
2200 (IS_GEN2(dev) ? 16 : 8) : 1;
2201
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002202 return ALIGN(height, tile_height);
2203}
2204
Chris Wilson127bd2a2010-07-23 23:32:05 +01002205int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2207 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002208 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002210 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002211 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002212 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 u32 alignment;
2214 int ret;
2215
Matt Roperebcdd392014-07-09 16:22:11 -07002216 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2217
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002218 switch (fb->modifier[0]) {
2219 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002220 if (INTEL_INFO(dev)->gen >= 9)
2221 alignment = 256 * 1024;
2222 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002223 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002224 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002225 alignment = 4 * 1024;
2226 else
2227 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002229 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002230 if (INTEL_INFO(dev)->gen >= 9)
2231 alignment = 256 * 1024;
2232 else {
2233 /* pin() will align the object as required by fence */
2234 alignment = 0;
2235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002237 case I915_FORMAT_MOD_Y_TILED:
Daniel Vetter80075d42013-10-09 21:23:52 +02002238 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239 return -EINVAL;
2240 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002241 MISSING_CASE(fb->modifier[0]);
2242 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243 }
2244
Chris Wilson693db182013-03-05 14:52:39 +00002245 /* Note that the w/a also requires 64 PTE of padding following the
2246 * bo. We currently fill all unused PTE with the shadow page and so
2247 * we should always have valid PTE following the scanout preventing
2248 * the VT-d warning.
2249 */
2250 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2251 alignment = 256 * 1024;
2252
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002253 /*
2254 * Global gtt pte registers are special registers which actually forward
2255 * writes to a chunk of system memory. Which means that there is no risk
2256 * that the register values disappear as soon as we call
2257 * intel_runtime_pm_put(), so it is correct to wrap only the
2258 * pin/unpin/fence and not more.
2259 */
2260 intel_runtime_pm_get(dev_priv);
2261
Chris Wilsonce453d82011-02-21 14:43:56 +00002262 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002263 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002264 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002265 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002266
2267 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2268 * fence, whereas 965+ only requires a fence if using
2269 * framebuffer compression. For simplicity, we always install
2270 * a fence as the cost is not that onerous.
2271 */
Chris Wilson06d98132012-04-17 15:31:24 +01002272 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002273 if (ret)
2274 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002275
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002276 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002277
Chris Wilsonce453d82011-02-21 14:43:56 +00002278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002280 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002281
2282err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002283 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002284err_interruptible:
2285 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002287 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002288}
2289
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002290static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291{
Matt Roperebcdd392014-07-09 16:22:11 -07002292 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2293
Chris Wilson1690e1e2011-12-14 13:57:08 +01002294 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002295 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002296}
2297
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2299 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002300unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2301 unsigned int tiling_mode,
2302 unsigned int cpp,
2303 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304{
Chris Wilsonbc752862013-02-21 20:04:31 +00002305 if (tiling_mode != I915_TILING_NONE) {
2306 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307
Chris Wilsonbc752862013-02-21 20:04:31 +00002308 tile_rows = *y / 8;
2309 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002310
Chris Wilsonbc752862013-02-21 20:04:31 +00002311 tiles = *x / (512/cpp);
2312 *x %= 512/cpp;
2313
2314 return tile_rows * pitch * 8 + tiles * 4096;
2315 } else {
2316 unsigned int offset;
2317
2318 offset = *y * pitch + *x * cpp;
2319 *y = 0;
2320 *x = (offset & 4095) / cpp;
2321 return offset & -4096;
2322 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002323}
2324
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002325static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326{
2327 switch (format) {
2328 case DISPPLANE_8BPP:
2329 return DRM_FORMAT_C8;
2330 case DISPPLANE_BGRX555:
2331 return DRM_FORMAT_XRGB1555;
2332 case DISPPLANE_BGRX565:
2333 return DRM_FORMAT_RGB565;
2334 default:
2335 case DISPPLANE_BGRX888:
2336 return DRM_FORMAT_XRGB8888;
2337 case DISPPLANE_RGBX888:
2338 return DRM_FORMAT_XBGR8888;
2339 case DISPPLANE_BGRX101010:
2340 return DRM_FORMAT_XRGB2101010;
2341 case DISPPLANE_RGBX101010:
2342 return DRM_FORMAT_XBGR2101010;
2343 }
2344}
2345
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002346static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2347{
2348 switch (format) {
2349 case PLANE_CTL_FORMAT_RGB_565:
2350 return DRM_FORMAT_RGB565;
2351 default:
2352 case PLANE_CTL_FORMAT_XRGB_8888:
2353 if (rgb_order) {
2354 if (alpha)
2355 return DRM_FORMAT_ABGR8888;
2356 else
2357 return DRM_FORMAT_XBGR8888;
2358 } else {
2359 if (alpha)
2360 return DRM_FORMAT_ARGB8888;
2361 else
2362 return DRM_FORMAT_XRGB8888;
2363 }
2364 case PLANE_CTL_FORMAT_XRGB_2101010:
2365 if (rgb_order)
2366 return DRM_FORMAT_XBGR2101010;
2367 else
2368 return DRM_FORMAT_XRGB2101010;
2369 }
2370}
2371
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002372static bool
2373intel_alloc_plane_obj(struct intel_crtc *crtc,
2374 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375{
2376 struct drm_device *dev = crtc->base.dev;
2377 struct drm_i915_gem_object *obj = NULL;
2378 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002379 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 u32 base = plane_config->base;
2381
Chris Wilsonff2652e2014-03-10 08:07:02 +00002382 if (plane_config->size == 0)
2383 return false;
2384
Jesse Barnes46f297f2014-03-07 08:57:48 -08002385 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2386 plane_config->size);
2387 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002389
Damien Lespiau49af4492015-01-20 12:51:44 +00002390 obj->tiling_mode = plane_config->tiling;
2391 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002392 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002394 mode_cmd.pixel_format = fb->pixel_format;
2395 mode_cmd.width = fb->width;
2396 mode_cmd.height = fb->height;
2397 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002398 mode_cmd.modifier[0] = fb->modifier[0];
2399 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002400
2401 mutex_lock(&dev->struct_mutex);
2402
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002403 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405 DRM_DEBUG_KMS("intel fb init failed\n");
2406 goto out_unref_obj;
2407 }
2408
Daniel Vettera071fa02014-06-18 23:28:09 +02002409 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411
2412 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2413 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414
2415out_unref_obj:
2416 drm_gem_object_unreference(&obj->base);
2417 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002418 return false;
2419}
2420
Matt Roperafd65eb2015-02-03 13:10:04 -08002421/* Update plane->state->fb to match plane->fb after driver-internal updates */
2422static void
2423update_state_fb(struct drm_plane *plane)
2424{
2425 if (plane->fb == plane->state->fb)
2426 return;
2427
2428 if (plane->state->fb)
2429 drm_framebuffer_unreference(plane->state->fb);
2430 plane->state->fb = plane->fb;
2431 if (plane->state->fb)
2432 drm_framebuffer_reference(plane->state->fb);
2433}
2434
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002435static void
2436intel_find_plane_obj(struct intel_crtc *intel_crtc,
2437 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002438{
2439 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002440 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002441 struct drm_crtc *c;
2442 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002443 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002444
Damien Lespiau2d140302015-02-05 17:22:18 +00002445 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002446 return;
2447
Damien Lespiauf55548b2015-02-05 18:30:20 +00002448 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002449 struct drm_plane *primary = intel_crtc->base.primary;
2450
2451 primary->fb = &plane_config->fb->base;
2452 primary->state->crtc = &intel_crtc->base;
2453 update_state_fb(primary);
2454
Jesse Barnes484b41d2014-03-07 08:57:55 -08002455 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002456 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002457
Damien Lespiau2d140302015-02-05 17:22:18 +00002458 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002459
2460 /*
2461 * Failed to alloc the obj, check to see if we should share
2462 * an fb with another CRTC instead
2463 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002464 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002465 i = to_intel_crtc(c);
2466
2467 if (c == &intel_crtc->base)
2468 continue;
2469
Matt Roper2ff8fde2014-07-08 07:50:07 -07002470 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002471 continue;
2472
Matt Roper2ff8fde2014-07-08 07:50:07 -07002473 obj = intel_fb_obj(c->primary->fb);
2474 if (obj == NULL)
2475 continue;
2476
2477 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002478 struct drm_plane *primary = intel_crtc->base.primary;
2479
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002480 if (obj->tiling_mode != I915_TILING_NONE)
2481 dev_priv->preserve_bios_swizzle = true;
2482
Dave Airlie66e514c2014-04-03 07:51:54 +10002483 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002484 primary->fb = c->primary->fb;
2485 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002486 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002487 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002488 break;
2489 }
2490 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002491
Jesse Barnes46f297f2014-03-07 08:57:48 -08002492}
2493
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002494static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2495 struct drm_framebuffer *fb,
2496 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002497{
2498 struct drm_device *dev = crtc->dev;
2499 struct drm_i915_private *dev_priv = dev->dev_private;
2500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002501 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002502 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002503 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002504 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002505 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302506 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002507
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002508 if (!intel_crtc->primary_enabled) {
2509 I915_WRITE(reg, 0);
2510 if (INTEL_INFO(dev)->gen >= 4)
2511 I915_WRITE(DSPSURF(plane), 0);
2512 else
2513 I915_WRITE(DSPADDR(plane), 0);
2514 POSTING_READ(reg);
2515 return;
2516 }
2517
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002518 obj = intel_fb_obj(fb);
2519 if (WARN_ON(obj == NULL))
2520 return;
2521
2522 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2523
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002524 dspcntr = DISPPLANE_GAMMA_ENABLE;
2525
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002526 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002527
2528 if (INTEL_INFO(dev)->gen < 4) {
2529 if (intel_crtc->pipe == PIPE_B)
2530 dspcntr |= DISPPLANE_SEL_PIPE_B;
2531
2532 /* pipesrc and dspsize control the size that is scaled from,
2533 * which should always be the user's requested size.
2534 */
2535 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002536 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2537 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002539 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2540 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002541 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2542 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002543 I915_WRITE(PRIMPOS(plane), 0);
2544 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002545 }
2546
Ville Syrjälä57779d02012-10-31 17:50:14 +02002547 switch (fb->pixel_format) {
2548 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002549 dspcntr |= DISPPLANE_8BPP;
2550 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002551 case DRM_FORMAT_XRGB1555:
2552 case DRM_FORMAT_ARGB1555:
2553 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002555 case DRM_FORMAT_RGB565:
2556 dspcntr |= DISPPLANE_BGRX565;
2557 break;
2558 case DRM_FORMAT_XRGB8888:
2559 case DRM_FORMAT_ARGB8888:
2560 dspcntr |= DISPPLANE_BGRX888;
2561 break;
2562 case DRM_FORMAT_XBGR8888:
2563 case DRM_FORMAT_ABGR8888:
2564 dspcntr |= DISPPLANE_RGBX888;
2565 break;
2566 case DRM_FORMAT_XRGB2101010:
2567 case DRM_FORMAT_ARGB2101010:
2568 dspcntr |= DISPPLANE_BGRX101010;
2569 break;
2570 case DRM_FORMAT_XBGR2101010:
2571 case DRM_FORMAT_ABGR2101010:
2572 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002573 break;
2574 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002575 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002576 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002577
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002578 if (INTEL_INFO(dev)->gen >= 4 &&
2579 obj->tiling_mode != I915_TILING_NONE)
2580 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002581
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002582 if (IS_G4X(dev))
2583 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2584
Ville Syrjäläb98971272014-08-27 16:51:22 +03002585 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002586
Daniel Vetterc2c75132012-07-05 12:17:30 +02002587 if (INTEL_INFO(dev)->gen >= 4) {
2588 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002589 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002590 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002591 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002592 linear_offset -= intel_crtc->dspaddr_offset;
2593 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002594 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002595 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002596
Matt Roper8e7d6882015-01-21 16:35:41 -08002597 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302598 dspcntr |= DISPPLANE_ROTATE_180;
2599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002600 x += (intel_crtc->config->pipe_src_w - 1);
2601 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302602
2603 /* Finding the last pixel of the last line of the display
2604 data and adding to linear_offset*/
2605 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002606 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2607 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302608 }
2609
2610 I915_WRITE(reg, dspcntr);
2611
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002612 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2613 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2614 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002615 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002616 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002617 I915_WRITE(DSPSURF(plane),
2618 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002620 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002622 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624}
2625
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002626static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2627 struct drm_framebuffer *fb,
2628 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002633 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002634 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002635 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002637 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302638 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002639
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002640 if (!intel_crtc->primary_enabled) {
2641 I915_WRITE(reg, 0);
2642 I915_WRITE(DSPSURF(plane), 0);
2643 POSTING_READ(reg);
2644 return;
2645 }
2646
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002647 obj = intel_fb_obj(fb);
2648 if (WARN_ON(obj == NULL))
2649 return;
2650
2651 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2652
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 dspcntr = DISPPLANE_GAMMA_ENABLE;
2654
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002655 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656
2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2658 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2659
Ville Syrjälä57779d02012-10-31 17:50:14 +02002660 switch (fb->pixel_format) {
2661 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662 dspcntr |= DISPPLANE_8BPP;
2663 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002664 case DRM_FORMAT_RGB565:
2665 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 case DRM_FORMAT_XRGB8888:
2668 case DRM_FORMAT_ARGB8888:
2669 dspcntr |= DISPPLANE_BGRX888;
2670 break;
2671 case DRM_FORMAT_XBGR8888:
2672 case DRM_FORMAT_ABGR8888:
2673 dspcntr |= DISPPLANE_RGBX888;
2674 break;
2675 case DRM_FORMAT_XRGB2101010:
2676 case DRM_FORMAT_ARGB2101010:
2677 dspcntr |= DISPPLANE_BGRX101010;
2678 break;
2679 case DRM_FORMAT_XBGR2101010:
2680 case DRM_FORMAT_ABGR2101010:
2681 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002682 break;
2683 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002684 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685 }
2686
2687 if (obj->tiling_mode != I915_TILING_NONE)
2688 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002689
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002691 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002692
Ville Syrjäläb98971272014-08-27 16:51:22 +03002693 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002694 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002695 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002696 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002697 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002698 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002699 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302700 dspcntr |= DISPPLANE_ROTATE_180;
2701
2702 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002703 x += (intel_crtc->config->pipe_src_w - 1);
2704 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302705
2706 /* Finding the last pixel of the last line of the display
2707 data and adding to linear_offset*/
2708 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2710 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302711 }
2712 }
2713
2714 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002715
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002716 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2717 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2718 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002719 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002720 I915_WRITE(DSPSURF(plane),
2721 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002722 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002723 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2724 } else {
2725 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2726 I915_WRITE(DSPLINOFF(plane), linear_offset);
2727 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002728 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002729}
2730
Damien Lespiau70d21f02013-07-03 21:06:04 +01002731static void skylake_update_primary_plane(struct drm_crtc *crtc,
2732 struct drm_framebuffer *fb,
2733 int x, int y)
2734{
2735 struct drm_device *dev = crtc->dev;
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2738 struct intel_framebuffer *intel_fb;
2739 struct drm_i915_gem_object *obj;
2740 int pipe = intel_crtc->pipe;
2741 u32 plane_ctl, stride;
2742
2743 if (!intel_crtc->primary_enabled) {
2744 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2745 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2746 POSTING_READ(PLANE_CTL(pipe, 0));
2747 return;
2748 }
2749
2750 plane_ctl = PLANE_CTL_ENABLE |
2751 PLANE_CTL_PIPE_GAMMA_ENABLE |
2752 PLANE_CTL_PIPE_CSC_ENABLE;
2753
2754 switch (fb->pixel_format) {
2755 case DRM_FORMAT_RGB565:
2756 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2757 break;
2758 case DRM_FORMAT_XRGB8888:
2759 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2760 break;
2761 case DRM_FORMAT_XBGR8888:
2762 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2763 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2764 break;
2765 case DRM_FORMAT_XRGB2101010:
2766 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2767 break;
2768 case DRM_FORMAT_XBGR2101010:
2769 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2770 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2771 break;
2772 default:
2773 BUG();
2774 }
2775
2776 intel_fb = to_intel_framebuffer(fb);
2777 obj = intel_fb->obj;
2778
2779 /*
2780 * The stride is either expressed as a multiple of 64 bytes chunks for
2781 * linear buffers or in number of tiles for tiled buffers.
2782 */
Daniel Vetter30af77c2015-02-10 17:16:11 +00002783 switch (fb->modifier[0]) {
2784 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002785 stride = fb->pitches[0] >> 6;
2786 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002787 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002788 plane_ctl |= PLANE_CTL_TILED_X;
2789 stride = fb->pitches[0] >> 9;
2790 break;
2791 default:
2792 BUG();
2793 }
2794
2795 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002796 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002797 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002798
2799 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2800
2801 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2802 i915_gem_obj_ggtt_offset(obj),
2803 x, y, fb->width, fb->height,
2804 fb->pitches[0]);
2805
2806 I915_WRITE(PLANE_POS(pipe, 0), 0);
2807 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2808 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002809 (intel_crtc->config->pipe_src_h - 1) << 16 |
2810 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002811 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2812 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2813
2814 POSTING_READ(PLANE_SURF(pipe, 0));
2815}
2816
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817/* Assume fb object is pinned & idle & fenced and just update base pointers */
2818static int
2819intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2820 int x, int y, enum mode_set_atomic state)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002825 if (dev_priv->display.disable_fbc)
2826 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002827
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002828 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2829
2830 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002831}
2832
Ville Syrjälä75147472014-11-24 18:28:11 +02002833static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002834{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002835 struct drm_crtc *crtc;
2836
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002837 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2839 enum plane plane = intel_crtc->plane;
2840
2841 intel_prepare_page_flip(dev, plane);
2842 intel_finish_page_flip_plane(dev, plane);
2843 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002844}
2845
2846static void intel_update_primary_planes(struct drm_device *dev)
2847{
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002850
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002851 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2853
Rob Clark51fd3712013-11-19 12:10:12 -05002854 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002855 /*
2856 * FIXME: Once we have proper support for primary planes (and
2857 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002858 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002859 */
Matt Roperf4510a22014-04-01 15:22:40 -07002860 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002861 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002862 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002863 crtc->x,
2864 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002865 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002866 }
2867}
2868
Ville Syrjälä75147472014-11-24 18:28:11 +02002869void intel_prepare_reset(struct drm_device *dev)
2870{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002871 struct drm_i915_private *dev_priv = to_i915(dev);
2872 struct intel_crtc *crtc;
2873
Ville Syrjälä75147472014-11-24 18:28:11 +02002874 /* no reset support for gen2 */
2875 if (IS_GEN2(dev))
2876 return;
2877
2878 /* reset doesn't touch the display */
2879 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2880 return;
2881
2882 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002883
2884 /*
2885 * Disabling the crtcs gracefully seems nicer. Also the
2886 * g33 docs say we should at least disable all the planes.
2887 */
2888 for_each_intel_crtc(dev, crtc) {
2889 if (crtc->active)
2890 dev_priv->display.crtc_disable(&crtc->base);
2891 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002892}
2893
2894void intel_finish_reset(struct drm_device *dev)
2895{
2896 struct drm_i915_private *dev_priv = to_i915(dev);
2897
2898 /*
2899 * Flips in the rings will be nuked by the reset,
2900 * so complete all pending flips so that user space
2901 * will get its events and not get stuck.
2902 */
2903 intel_complete_page_flips(dev);
2904
2905 /* no reset support for gen2 */
2906 if (IS_GEN2(dev))
2907 return;
2908
2909 /* reset doesn't touch the display */
2910 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2911 /*
2912 * Flips in the rings have been nuked by the reset,
2913 * so update the base address of all primary
2914 * planes to the the last fb to make sure we're
2915 * showing the correct fb after a reset.
2916 */
2917 intel_update_primary_planes(dev);
2918 return;
2919 }
2920
2921 /*
2922 * The display has been reset as well,
2923 * so need a full re-initialization.
2924 */
2925 intel_runtime_pm_disable_interrupts(dev_priv);
2926 intel_runtime_pm_enable_interrupts(dev_priv);
2927
2928 intel_modeset_init_hw(dev);
2929
2930 spin_lock_irq(&dev_priv->irq_lock);
2931 if (dev_priv->display.hpd_irq_setup)
2932 dev_priv->display.hpd_irq_setup(dev);
2933 spin_unlock_irq(&dev_priv->irq_lock);
2934
2935 intel_modeset_setup_hw_state(dev, true);
2936
2937 intel_hpd_init(dev_priv);
2938
2939 drm_modeset_unlock_all(dev);
2940}
2941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002942static int
Chris Wilson14667a42012-04-03 17:58:35 +01002943intel_finish_fb(struct drm_framebuffer *old_fb)
2944{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002945 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002946 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2947 bool was_interruptible = dev_priv->mm.interruptible;
2948 int ret;
2949
Chris Wilson14667a42012-04-03 17:58:35 +01002950 /* Big Hammer, we also need to ensure that any pending
2951 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2952 * current scanout is retired before unpinning the old
2953 * framebuffer.
2954 *
2955 * This should only fail upon a hung GPU, in which case we
2956 * can safely continue.
2957 */
2958 dev_priv->mm.interruptible = false;
2959 ret = i915_gem_object_finish_gpu(obj);
2960 dev_priv->mm.interruptible = was_interruptible;
2961
2962 return ret;
2963}
2964
Chris Wilson7d5e3792014-03-04 13:15:08 +00002965static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2966{
2967 struct drm_device *dev = crtc->dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002970 bool pending;
2971
2972 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2973 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2974 return false;
2975
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002976 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002977 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002978 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002979
2980 return pending;
2981}
2982
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002983static void intel_update_pipe_size(struct intel_crtc *crtc)
2984{
2985 struct drm_device *dev = crtc->base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 const struct drm_display_mode *adjusted_mode;
2988
2989 if (!i915.fastboot)
2990 return;
2991
2992 /*
2993 * Update pipe size and adjust fitter if needed: the reason for this is
2994 * that in compute_mode_changes we check the native mode (not the pfit
2995 * mode) to see if we can flip rather than do a full mode set. In the
2996 * fastboot case, we'll flip, but if we don't update the pipesrc and
2997 * pfit state, we'll end up with a big fb scanned out into the wrong
2998 * sized surface.
2999 *
3000 * To fix this properly, we need to hoist the checks up into
3001 * compute_mode_changes (or above), check the actual pfit state and
3002 * whether the platform allows pfit disable with pipe active, and only
3003 * then update the pipesrc and pfit state, even on the flip path.
3004 */
3005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003006 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003007
3008 I915_WRITE(PIPESRC(crtc->pipe),
3009 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3010 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003011 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003012 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3013 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003014 I915_WRITE(PF_CTL(crtc->pipe), 0);
3015 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3016 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3017 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003018 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3019 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003020}
3021
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003022static void intel_fdi_normal_train(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
3028 u32 reg, temp;
3029
3030 /* enable normal train */
3031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003033 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003034 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3035 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003036 } else {
3037 temp &= ~FDI_LINK_TRAIN_NONE;
3038 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003039 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003040 I915_WRITE(reg, temp);
3041
3042 reg = FDI_RX_CTL(pipe);
3043 temp = I915_READ(reg);
3044 if (HAS_PCH_CPT(dev)) {
3045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3046 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3047 } else {
3048 temp &= ~FDI_LINK_TRAIN_NONE;
3049 temp |= FDI_LINK_TRAIN_NONE;
3050 }
3051 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3052
3053 /* wait one idle pattern time */
3054 POSTING_READ(reg);
3055 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003056
3057 /* IVB wants error correction enabled */
3058 if (IS_IVYBRIDGE(dev))
3059 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3060 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003061}
3062
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003063static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003064{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003065 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003066 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003067}
3068
Daniel Vetter01a415f2012-10-27 15:58:40 +02003069static void ivb_modeset_global_resources(struct drm_device *dev)
3070{
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *pipe_B_crtc =
3073 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3074 struct intel_crtc *pipe_C_crtc =
3075 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3076 uint32_t temp;
3077
Daniel Vetter1e833f42013-02-19 22:31:57 +01003078 /*
3079 * When everything is off disable fdi C so that we could enable fdi B
3080 * with all lanes. Note that we don't care about enabled pipes without
3081 * an enabled pch encoder.
3082 */
3083 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3084 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003085 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3086 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3087
3088 temp = I915_READ(SOUTH_CHICKEN1);
3089 temp &= ~FDI_BC_BIFURCATION_SELECT;
3090 DRM_DEBUG_KMS("disabling fdi C rx\n");
3091 I915_WRITE(SOUTH_CHICKEN1, temp);
3092 }
3093}
3094
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095/* The FDI link training functions for ILK/Ibexpeak. */
3096static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3097{
3098 struct drm_device *dev = crtc->dev;
3099 struct drm_i915_private *dev_priv = dev->dev_private;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3101 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003103
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003104 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003105 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003106
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3108 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 reg = FDI_RX_IMR(pipe);
3110 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003111 temp &= ~FDI_RX_SYMBOL_LOCK;
3112 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp);
3114 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003115 udelay(150);
3116
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 reg = FDI_TX_CTL(pipe);
3119 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003120 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003121 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003122 temp &= ~FDI_LINK_TRAIN_NONE;
3123 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 reg = FDI_RX_CTL(pipe);
3127 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128 temp &= ~FDI_LINK_TRAIN_NONE;
3129 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3131
3132 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003133 udelay(150);
3134
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003135 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003136 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3137 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3138 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003139
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3144
3145 if ((temp & FDI_RX_BIT_LOCK)) {
3146 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148 break;
3149 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153
3154 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003160
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 reg = FDI_RX_CTL(pipe);
3162 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163 temp &= ~FDI_LINK_TRAIN_NONE;
3164 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 I915_WRITE(reg, temp);
3166
3167 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 udelay(150);
3169
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003171 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3174
3175 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 DRM_DEBUG_KMS("FDI train 2 done.\n");
3178 break;
3179 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003181 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183
3184 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003185
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003186}
3187
Akshay Joshi0206e352011-08-16 15:34:10 -04003188static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3190 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3191 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3192 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3193};
3194
3195/* The FDI link training functions for SNB/Cougarpoint. */
3196static void gen6_fdi_link_train(struct drm_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3201 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003202 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203
Adam Jacksone1a44742010-06-25 15:32:14 -04003204 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3205 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 reg = FDI_RX_IMR(pipe);
3207 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003208 temp &= ~FDI_RX_SYMBOL_LOCK;
3209 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp);
3211
3212 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003213 udelay(150);
3214
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003215 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = FDI_TX_CTL(pipe);
3217 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003218 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003219 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 temp &= ~FDI_LINK_TRAIN_NONE;
3221 temp |= FDI_LINK_TRAIN_PATTERN_1;
3222 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3223 /* SNB-B */
3224 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226
Daniel Vetterd74cf322012-10-26 10:58:13 +02003227 I915_WRITE(FDI_RX_MISC(pipe),
3228 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3229
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 reg = FDI_RX_CTL(pipe);
3231 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 if (HAS_PCH_CPT(dev)) {
3233 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3234 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3235 } else {
3236 temp &= ~FDI_LINK_TRAIN_NONE;
3237 temp |= FDI_LINK_TRAIN_PATTERN_1;
3238 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(150);
3243
Akshay Joshi0206e352011-08-16 15:34:10 -04003244 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 reg = FDI_TX_CTL(pipe);
3246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3248 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 I915_WRITE(reg, temp);
3250
3251 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252 udelay(500);
3253
Sean Paulfa37d392012-03-02 12:53:39 -05003254 for (retry = 0; retry < 5; retry++) {
3255 reg = FDI_RX_IIR(pipe);
3256 temp = I915_READ(reg);
3257 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3258 if (temp & FDI_RX_BIT_LOCK) {
3259 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3260 DRM_DEBUG_KMS("FDI train 1 done.\n");
3261 break;
3262 }
3263 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003264 }
Sean Paulfa37d392012-03-02 12:53:39 -05003265 if (retry < 5)
3266 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267 }
3268 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003270
3271 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 reg = FDI_TX_CTL(pipe);
3273 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2;
3276 if (IS_GEN6(dev)) {
3277 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3278 /* SNB-B */
3279 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3280 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003282
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 reg = FDI_RX_CTL(pipe);
3284 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003285 if (HAS_PCH_CPT(dev)) {
3286 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3287 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3288 } else {
3289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_2;
3291 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003292 I915_WRITE(reg, temp);
3293
3294 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 udelay(150);
3296
Akshay Joshi0206e352011-08-16 15:34:10 -04003297 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 reg = FDI_TX_CTL(pipe);
3299 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3301 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003302 I915_WRITE(reg, temp);
3303
3304 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 udelay(500);
3306
Sean Paulfa37d392012-03-02 12:53:39 -05003307 for (retry = 0; retry < 5; retry++) {
3308 reg = FDI_RX_IIR(pipe);
3309 temp = I915_READ(reg);
3310 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3311 if (temp & FDI_RX_SYMBOL_LOCK) {
3312 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3313 DRM_DEBUG_KMS("FDI train 2 done.\n");
3314 break;
3315 }
3316 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003317 }
Sean Paulfa37d392012-03-02 12:53:39 -05003318 if (retry < 5)
3319 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 }
3321 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323
3324 DRM_DEBUG_KMS("FDI train done.\n");
3325}
3326
Jesse Barnes357555c2011-04-28 15:09:55 -07003327/* Manual link training for Ivy Bridge A0 parts */
3328static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3329{
3330 struct drm_device *dev = crtc->dev;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3333 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003334 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003335
3336 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3337 for train result */
3338 reg = FDI_RX_IMR(pipe);
3339 temp = I915_READ(reg);
3340 temp &= ~FDI_RX_SYMBOL_LOCK;
3341 temp &= ~FDI_RX_BIT_LOCK;
3342 I915_WRITE(reg, temp);
3343
3344 POSTING_READ(reg);
3345 udelay(150);
3346
Daniel Vetter01a415f2012-10-27 15:58:40 +02003347 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3348 I915_READ(FDI_RX_IIR(pipe)));
3349
Jesse Barnes139ccd32013-08-19 11:04:55 -07003350 /* Try each vswing and preemphasis setting twice before moving on */
3351 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3352 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003355 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3356 temp &= ~FDI_TX_ENABLE;
3357 I915_WRITE(reg, temp);
3358
3359 reg = FDI_RX_CTL(pipe);
3360 temp = I915_READ(reg);
3361 temp &= ~FDI_LINK_TRAIN_AUTO;
3362 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3363 temp &= ~FDI_RX_ENABLE;
3364 I915_WRITE(reg, temp);
3365
3366 /* enable CPU FDI TX and PCH FDI RX */
3367 reg = FDI_TX_CTL(pipe);
3368 temp = I915_READ(reg);
3369 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003370 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003371 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003372 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003373 temp |= snb_b_fdi_train_param[j/2];
3374 temp |= FDI_COMPOSITE_SYNC;
3375 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3376
3377 I915_WRITE(FDI_RX_MISC(pipe),
3378 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3379
3380 reg = FDI_RX_CTL(pipe);
3381 temp = I915_READ(reg);
3382 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3383 temp |= FDI_COMPOSITE_SYNC;
3384 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3385
3386 POSTING_READ(reg);
3387 udelay(1); /* should be 0.5us */
3388
3389 for (i = 0; i < 4; i++) {
3390 reg = FDI_RX_IIR(pipe);
3391 temp = I915_READ(reg);
3392 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3393
3394 if (temp & FDI_RX_BIT_LOCK ||
3395 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3396 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3397 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3398 i);
3399 break;
3400 }
3401 udelay(1); /* should be 0.5us */
3402 }
3403 if (i == 4) {
3404 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3405 continue;
3406 }
3407
3408 /* Train 2 */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3412 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3413 I915_WRITE(reg, temp);
3414
3415 reg = FDI_RX_CTL(pipe);
3416 temp = I915_READ(reg);
3417 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3418 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003419 I915_WRITE(reg, temp);
3420
3421 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003422 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003423
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 for (i = 0; i < 4; i++) {
3425 reg = FDI_RX_IIR(pipe);
3426 temp = I915_READ(reg);
3427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003428
Jesse Barnes139ccd32013-08-19 11:04:55 -07003429 if (temp & FDI_RX_SYMBOL_LOCK ||
3430 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3432 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3433 i);
3434 goto train_done;
3435 }
3436 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003437 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003438 if (i == 4)
3439 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003440 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003441
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003443 DRM_DEBUG_KMS("FDI train done.\n");
3444}
3445
Daniel Vetter88cefb62012-08-12 19:27:14 +02003446static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003447{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003448 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003450 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003452
Jesse Barnesc64e3112010-09-10 11:27:03 -07003453
Jesse Barnes0e23b992010-09-10 11:10:00 -07003454 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003457 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003458 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003459 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3461
3462 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003463 udelay(200);
3464
3465 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 temp = I915_READ(reg);
3467 I915_WRITE(reg, temp | FDI_PCDCLK);
3468
3469 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003470 udelay(200);
3471
Paulo Zanoni20749732012-11-23 15:30:38 -02003472 /* Enable CPU FDI TX PLL, always on for Ironlake */
3473 reg = FDI_TX_CTL(pipe);
3474 temp = I915_READ(reg);
3475 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3476 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003477
Paulo Zanoni20749732012-11-23 15:30:38 -02003478 POSTING_READ(reg);
3479 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003480 }
3481}
3482
Daniel Vetter88cefb62012-08-12 19:27:14 +02003483static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3484{
3485 struct drm_device *dev = intel_crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = intel_crtc->pipe;
3488 u32 reg, temp;
3489
3490 /* Switch from PCDclk to Rawclk */
3491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3494
3495 /* Disable CPU FDI TX PLL */
3496 reg = FDI_TX_CTL(pipe);
3497 temp = I915_READ(reg);
3498 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3499
3500 POSTING_READ(reg);
3501 udelay(100);
3502
3503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
3505 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3506
3507 /* Wait for the clocks to turn off. */
3508 POSTING_READ(reg);
3509 udelay(100);
3510}
3511
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003512static void ironlake_fdi_disable(struct drm_crtc *crtc)
3513{
3514 struct drm_device *dev = crtc->dev;
3515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3517 int pipe = intel_crtc->pipe;
3518 u32 reg, temp;
3519
3520 /* disable CPU FDI tx and PCH FDI rx */
3521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
3523 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3524 POSTING_READ(reg);
3525
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
3528 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003529 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003530 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3531
3532 POSTING_READ(reg);
3533 udelay(100);
3534
3535 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003536 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003538
3539 /* still set train pattern 1 */
3540 reg = FDI_TX_CTL(pipe);
3541 temp = I915_READ(reg);
3542 temp &= ~FDI_LINK_TRAIN_NONE;
3543 temp |= FDI_LINK_TRAIN_PATTERN_1;
3544 I915_WRITE(reg, temp);
3545
3546 reg = FDI_RX_CTL(pipe);
3547 temp = I915_READ(reg);
3548 if (HAS_PCH_CPT(dev)) {
3549 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3551 } else {
3552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_1;
3554 }
3555 /* BPC in FDI rx is consistent with that in PIPECONF */
3556 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003557 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003558 I915_WRITE(reg, temp);
3559
3560 POSTING_READ(reg);
3561 udelay(100);
3562}
3563
Chris Wilson5dce5b932014-01-20 10:17:36 +00003564bool intel_has_pending_fb_unpin(struct drm_device *dev)
3565{
3566 struct intel_crtc *crtc;
3567
3568 /* Note that we don't need to be called with mode_config.lock here
3569 * as our list of CRTC objects is static for the lifetime of the
3570 * device and so cannot disappear as we iterate. Similarly, we can
3571 * happily treat the predicates as racy, atomic checks as userspace
3572 * cannot claim and pin a new fb without at least acquring the
3573 * struct_mutex and so serialising with us.
3574 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003575 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003576 if (atomic_read(&crtc->unpin_work_count) == 0)
3577 continue;
3578
3579 if (crtc->unpin_work)
3580 intel_wait_for_vblank(dev, crtc->pipe);
3581
3582 return true;
3583 }
3584
3585 return false;
3586}
3587
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003588static void page_flip_completed(struct intel_crtc *intel_crtc)
3589{
3590 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3591 struct intel_unpin_work *work = intel_crtc->unpin_work;
3592
3593 /* ensure that the unpin work is consistent wrt ->pending. */
3594 smp_rmb();
3595 intel_crtc->unpin_work = NULL;
3596
3597 if (work->event)
3598 drm_send_vblank_event(intel_crtc->base.dev,
3599 intel_crtc->pipe,
3600 work->event);
3601
3602 drm_crtc_vblank_put(&intel_crtc->base);
3603
3604 wake_up_all(&dev_priv->pending_flip_queue);
3605 queue_work(dev_priv->wq, &work->work);
3606
3607 trace_i915_flip_complete(intel_crtc->plane,
3608 work->pending_flip_obj);
3609}
3610
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003611void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003612{
Chris Wilson0f911282012-04-17 10:05:38 +01003613 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003615
Daniel Vetter2c10d572012-12-20 21:24:07 +01003616 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003617 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3618 !intel_crtc_has_pending_flip(crtc),
3619 60*HZ) == 0)) {
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003621
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003622 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003623 if (intel_crtc->unpin_work) {
3624 WARN_ONCE(1, "Removing stuck page flip\n");
3625 page_flip_completed(intel_crtc);
3626 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003627 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003628 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003629
Chris Wilson975d5682014-08-20 13:13:34 +01003630 if (crtc->primary->fb) {
3631 mutex_lock(&dev->struct_mutex);
3632 intel_finish_fb(crtc->primary->fb);
3633 mutex_unlock(&dev->struct_mutex);
3634 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003635}
3636
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637/* Program iCLKIP clock to the desired frequency */
3638static void lpt_program_iclkip(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003642 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3644 u32 temp;
3645
Daniel Vetter09153002012-12-12 14:06:44 +01003646 mutex_lock(&dev_priv->dpio_lock);
3647
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003648 /* It is necessary to ungate the pixclk gate prior to programming
3649 * the divisors, and gate it back when it is done.
3650 */
3651 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3652
3653 /* Disable SSCCTL */
3654 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003655 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3656 SBI_SSCCTL_DISABLE,
3657 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003658
3659 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003660 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661 auxdiv = 1;
3662 divsel = 0x41;
3663 phaseinc = 0x20;
3664 } else {
3665 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003666 * but the adjusted_mode->crtc_clock in in KHz. To get the
3667 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003668 * convert the virtual clock precision to KHz here for higher
3669 * precision.
3670 */
3671 u32 iclk_virtual_root_freq = 172800 * 1000;
3672 u32 iclk_pi_range = 64;
3673 u32 desired_divisor, msb_divisor_value, pi_value;
3674
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003675 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003676 msb_divisor_value = desired_divisor / iclk_pi_range;
3677 pi_value = desired_divisor % iclk_pi_range;
3678
3679 auxdiv = 0;
3680 divsel = msb_divisor_value - 2;
3681 phaseinc = pi_value;
3682 }
3683
3684 /* This should not happen with any sane values */
3685 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3686 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3687 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3688 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3689
3690 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003691 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692 auxdiv,
3693 divsel,
3694 phasedir,
3695 phaseinc);
3696
3697 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003698 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003699 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3700 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3701 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3702 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3703 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3704 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003705 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003706
3707 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003708 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003709 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3710 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003711 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712
3713 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003714 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003715 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003716 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717
3718 /* Wait for initialization time */
3719 udelay(24);
3720
3721 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003722
3723 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003724}
3725
Daniel Vetter275f01b22013-05-03 11:49:47 +02003726static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3727 enum pipe pch_transcoder)
3728{
3729 struct drm_device *dev = crtc->base.dev;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003731 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003732
3733 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3734 I915_READ(HTOTAL(cpu_transcoder)));
3735 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3736 I915_READ(HBLANK(cpu_transcoder)));
3737 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3738 I915_READ(HSYNC(cpu_transcoder)));
3739
3740 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3741 I915_READ(VTOTAL(cpu_transcoder)));
3742 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3743 I915_READ(VBLANK(cpu_transcoder)));
3744 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3745 I915_READ(VSYNC(cpu_transcoder)));
3746 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3747 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3748}
3749
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003750static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3751{
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 uint32_t temp;
3754
3755 temp = I915_READ(SOUTH_CHICKEN1);
3756 if (temp & FDI_BC_BIFURCATION_SELECT)
3757 return;
3758
3759 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3760 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3761
3762 temp |= FDI_BC_BIFURCATION_SELECT;
3763 DRM_DEBUG_KMS("enabling fdi C rx\n");
3764 I915_WRITE(SOUTH_CHICKEN1, temp);
3765 POSTING_READ(SOUTH_CHICKEN1);
3766}
3767
3768static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3769{
3770 struct drm_device *dev = intel_crtc->base.dev;
3771 struct drm_i915_private *dev_priv = dev->dev_private;
3772
3773 switch (intel_crtc->pipe) {
3774 case PIPE_A:
3775 break;
3776 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003777 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003778 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3779 else
3780 cpt_enable_fdi_bc_bifurcation(dev);
3781
3782 break;
3783 case PIPE_C:
3784 cpt_enable_fdi_bc_bifurcation(dev);
3785
3786 break;
3787 default:
3788 BUG();
3789 }
3790}
3791
Jesse Barnesf67a5592011-01-05 10:31:48 -08003792/*
3793 * Enable PCH resources required for PCH ports:
3794 * - PCH PLLs
3795 * - FDI training & RX/TX
3796 * - update transcoder timings
3797 * - DP transcoding bits
3798 * - transcoder
3799 */
3800static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003801{
3802 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003803 struct drm_i915_private *dev_priv = dev->dev_private;
3804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3805 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003806 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Daniel Vetterab9412b2013-05-03 11:49:46 +02003808 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003809
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003810 if (IS_IVYBRIDGE(dev))
3811 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3812
Daniel Vettercd986ab2012-10-26 10:58:12 +02003813 /* Write the TU size bits before fdi link training, so that error
3814 * detection works. */
3815 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3816 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3817
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003819 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003820
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003821 /* We need to program the right clock selection before writing the pixel
3822 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003823 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003824 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003825
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003826 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003827 temp |= TRANS_DPLL_ENABLE(pipe);
3828 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003829 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 temp |= sel;
3831 else
3832 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003833 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003834 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003835
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003836 /* XXX: pch pll's can be enabled any time before we enable the PCH
3837 * transcoder, and we actually should do this to not upset any PCH
3838 * transcoder that already use the clock when we share it.
3839 *
3840 * Note that enable_shared_dpll tries to do the right thing, but
3841 * get_shared_dpll unconditionally resets the pll - we need that to have
3842 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003843 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003844
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003845 /* set transcoder timing, panel must allow it */
3846 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003847 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003848
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003849 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003850
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003851 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003852 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003853 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 reg = TRANS_DP_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003857 TRANS_DP_SYNC_MASK |
3858 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= (TRANS_DP_OUTPUT_ENABLE |
3860 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003861 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003862
3863 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003865 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003867
3868 switch (intel_trans_dp_port_sel(crtc)) {
3869 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003871 break;
3872 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003874 break;
3875 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003877 break;
3878 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003879 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003880 }
3881
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003883 }
3884
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003885 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003886}
3887
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003888static void lpt_pch_enable(struct drm_crtc *crtc)
3889{
3890 struct drm_device *dev = crtc->dev;
3891 struct drm_i915_private *dev_priv = dev->dev_private;
3892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003893 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003894
Daniel Vetterab9412b2013-05-03 11:49:46 +02003895 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003896
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003897 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003898
Paulo Zanoni0540e482012-10-31 18:12:40 -02003899 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003900 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003901
Paulo Zanoni937bb612012-10-31 18:12:47 -02003902 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003903}
3904
Daniel Vetter716c2e52014-06-25 22:02:02 +03003905void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003906{
Daniel Vettere2b78262013-06-07 23:10:03 +02003907 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908
3909 if (pll == NULL)
3910 return;
3911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003912 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003913 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003914 return;
3915 }
3916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003917 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3918 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003919 WARN_ON(pll->on);
3920 WARN_ON(pll->active);
3921 }
3922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003923 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924}
3925
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003926struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3927 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003928{
Daniel Vettere2b78262013-06-07 23:10:03 +02003929 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003930 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003931 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003932
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003933 if (HAS_PCH_IBX(dev_priv->dev)) {
3934 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003935 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003936 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003937
Daniel Vetter46edb022013-06-05 13:34:12 +02003938 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3939 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003940
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003941 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003942
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003943 goto found;
3944 }
3945
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003946 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3947 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003948
3949 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003950 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003951 continue;
3952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003953 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003954 &pll->new_config->hw_state,
3955 sizeof(pll->new_config->hw_state)) == 0) {
3956 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003957 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003958 pll->new_config->crtc_mask,
3959 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003960 goto found;
3961 }
3962 }
3963
3964 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003965 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3966 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003967 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003968 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3969 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003970 goto found;
3971 }
3972 }
3973
3974 return NULL;
3975
3976found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003977 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003978 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003979
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003980 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003981 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3982 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003983
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003984 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003985
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003986 return pll;
3987}
3988
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003989/**
3990 * intel_shared_dpll_start_config - start a new PLL staged config
3991 * @dev_priv: DRM device
3992 * @clear_pipes: mask of pipes that will have their PLLs freed
3993 *
3994 * Starts a new PLL staged config, copying the current config but
3995 * releasing the references of pipes specified in clear_pipes.
3996 */
3997static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3998 unsigned clear_pipes)
3999{
4000 struct intel_shared_dpll *pll;
4001 enum intel_dpll_id i;
4002
4003 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4004 pll = &dev_priv->shared_dplls[i];
4005
4006 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4007 GFP_KERNEL);
4008 if (!pll->new_config)
4009 goto cleanup;
4010
4011 pll->new_config->crtc_mask &= ~clear_pipes;
4012 }
4013
4014 return 0;
4015
4016cleanup:
4017 while (--i >= 0) {
4018 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004019 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004020 pll->new_config = NULL;
4021 }
4022
4023 return -ENOMEM;
4024}
4025
4026static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4027{
4028 struct intel_shared_dpll *pll;
4029 enum intel_dpll_id i;
4030
4031 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4032 pll = &dev_priv->shared_dplls[i];
4033
4034 WARN_ON(pll->new_config == &pll->config);
4035
4036 pll->config = *pll->new_config;
4037 kfree(pll->new_config);
4038 pll->new_config = NULL;
4039 }
4040}
4041
4042static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4043{
4044 struct intel_shared_dpll *pll;
4045 enum intel_dpll_id i;
4046
4047 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4048 pll = &dev_priv->shared_dplls[i];
4049
4050 WARN_ON(pll->new_config == &pll->config);
4051
4052 kfree(pll->new_config);
4053 pll->new_config = NULL;
4054 }
4055}
4056
Daniel Vettera1520312013-05-03 11:49:50 +02004057static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004058{
4059 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004060 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004061 u32 temp;
4062
4063 temp = I915_READ(dslreg);
4064 udelay(500);
4065 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004066 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004067 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004068 }
4069}
4070
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004071static void skylake_pfit_enable(struct intel_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 int pipe = crtc->pipe;
4076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004078 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004079 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4080 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004081 }
4082}
4083
Jesse Barnesb074cec2013-04-25 12:55:02 -07004084static void ironlake_pfit_enable(struct intel_crtc *crtc)
4085{
4086 struct drm_device *dev = crtc->base.dev;
4087 struct drm_i915_private *dev_priv = dev->dev_private;
4088 int pipe = crtc->pipe;
4089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004090 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004091 /* Force use of hard-coded filter coefficients
4092 * as some pre-programmed values are broken,
4093 * e.g. x201.
4094 */
4095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4096 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4097 PF_PIPE_SEL_IVB(pipe));
4098 else
4099 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004100 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4101 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004102 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004103}
4104
Matt Roper4a3b8762014-12-23 10:41:51 -08004105static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004106{
4107 struct drm_device *dev = crtc->dev;
4108 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004109 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004110 struct intel_plane *intel_plane;
4111
Matt Roperaf2b6532014-04-01 15:22:32 -07004112 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4113 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004114 if (intel_plane->pipe == pipe)
4115 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004116 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004117}
4118
Matt Roper4a3b8762014-12-23 10:41:51 -08004119static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004120{
4121 struct drm_device *dev = crtc->dev;
4122 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004123 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004124 struct intel_plane *intel_plane;
4125
Matt Roperaf2b6532014-04-01 15:22:32 -07004126 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4127 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004128 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004129 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004130 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004131}
4132
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004133void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004134{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004135 struct drm_device *dev = crtc->base.dev;
4136 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004139 return;
4140
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004141 /* We can only enable IPS after we enable a plane and wait for a vblank */
4142 intel_wait_for_vblank(dev, crtc->pipe);
4143
Paulo Zanonid77e4532013-09-24 13:52:55 -03004144 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004145 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004146 mutex_lock(&dev_priv->rps.hw_lock);
4147 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4148 mutex_unlock(&dev_priv->rps.hw_lock);
4149 /* Quoting Art Runyan: "its not safe to expect any particular
4150 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004151 * mailbox." Moreover, the mailbox may return a bogus state,
4152 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004153 */
4154 } else {
4155 I915_WRITE(IPS_CTL, IPS_ENABLE);
4156 /* The bit only becomes 1 in the next vblank, so this wait here
4157 * is essentially intel_wait_for_vblank. If we don't have this
4158 * and don't wait for vblanks until the end of crtc_enable, then
4159 * the HW state readout code will complain that the expected
4160 * IPS_CTL value is not the one we read. */
4161 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4162 DRM_ERROR("Timed out waiting for IPS enable\n");
4163 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004164}
4165
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004166void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004167{
4168 struct drm_device *dev = crtc->base.dev;
4169 struct drm_i915_private *dev_priv = dev->dev_private;
4170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004171 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004172 return;
4173
4174 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004175 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004176 mutex_lock(&dev_priv->rps.hw_lock);
4177 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4178 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004179 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4180 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4181 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004182 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004183 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004184 POSTING_READ(IPS_CTL);
4185 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004186
4187 /* We need to wait for a vblank before we can disable the plane. */
4188 intel_wait_for_vblank(dev, crtc->pipe);
4189}
4190
4191/** Loads the palette/gamma unit for the CRTC with the prepared values */
4192static void intel_crtc_load_lut(struct drm_crtc *crtc)
4193{
4194 struct drm_device *dev = crtc->dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 enum pipe pipe = intel_crtc->pipe;
4198 int palreg = PALETTE(pipe);
4199 int i;
4200 bool reenable_ips = false;
4201
4202 /* The clocks have to be on to load the palette. */
4203 if (!crtc->enabled || !intel_crtc->active)
4204 return;
4205
4206 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004207 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004208 assert_dsi_pll_enabled(dev_priv);
4209 else
4210 assert_pll_enabled(dev_priv, pipe);
4211 }
4212
4213 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304214 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004215 palreg = LGC_PALETTE(pipe);
4216
4217 /* Workaround : Do not read or write the pipe palette/gamma data while
4218 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4219 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004220 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004221 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4222 GAMMA_MODE_MODE_SPLIT)) {
4223 hsw_disable_ips(intel_crtc);
4224 reenable_ips = true;
4225 }
4226
4227 for (i = 0; i < 256; i++) {
4228 I915_WRITE(palreg + 4 * i,
4229 (intel_crtc->lut_r[i] << 16) |
4230 (intel_crtc->lut_g[i] << 8) |
4231 intel_crtc->lut_b[i]);
4232 }
4233
4234 if (reenable_ips)
4235 hsw_enable_ips(intel_crtc);
4236}
4237
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004238static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4239{
4240 if (!enable && intel_crtc->overlay) {
4241 struct drm_device *dev = intel_crtc->base.dev;
4242 struct drm_i915_private *dev_priv = dev->dev_private;
4243
4244 mutex_lock(&dev->struct_mutex);
4245 dev_priv->mm.interruptible = false;
4246 (void) intel_overlay_switch_off(intel_crtc->overlay);
4247 dev_priv->mm.interruptible = true;
4248 mutex_unlock(&dev->struct_mutex);
4249 }
4250
4251 /* Let userspace switch the overlay on again. In most cases userspace
4252 * has to recompute where to put it anyway.
4253 */
4254}
4255
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004256static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004257{
4258 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4260 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004261
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004262 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004263 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004264 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004265 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004266
4267 hsw_enable_ips(intel_crtc);
4268
4269 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004270 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004271 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004272
4273 /*
4274 * FIXME: Once we grow proper nuclear flip support out of this we need
4275 * to compute the mask of flip planes precisely. For the time being
4276 * consider this a flip from a NULL plane.
4277 */
4278 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004279}
4280
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004281static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004282{
4283 struct drm_device *dev = crtc->dev;
4284 struct drm_i915_private *dev_priv = dev->dev_private;
4285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4286 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004287
4288 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004289
Paulo Zanonie35fef22015-02-09 14:46:29 -02004290 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004291 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004292
4293 hsw_disable_ips(intel_crtc);
4294
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004295 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004296 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004297 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004298 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004299
Daniel Vetterf99d7062014-06-19 16:01:59 +02004300 /*
4301 * FIXME: Once we grow proper nuclear flip support out of this we need
4302 * to compute the mask of flip planes precisely. For the time being
4303 * consider this a flip to a NULL plane.
4304 */
4305 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004306}
4307
Jesse Barnesf67a5592011-01-05 10:31:48 -08004308static void ironlake_crtc_enable(struct drm_crtc *crtc)
4309{
4310 struct drm_device *dev = crtc->dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004313 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004314 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004315
Daniel Vetter08a48462012-07-02 11:43:47 +02004316 WARN_ON(!crtc->enabled);
4317
Jesse Barnesf67a5592011-01-05 10:31:48 -08004318 if (intel_crtc->active)
4319 return;
4320
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004321 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004322 intel_prepare_shared_dpll(intel_crtc);
4323
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004324 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304325 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004326
4327 intel_set_pipe_timings(intel_crtc);
4328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004329 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004330 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004331 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004332 }
4333
4334 ironlake_set_pipeconf(crtc);
4335
Jesse Barnesf67a5592011-01-05 10:31:48 -08004336 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004337
Daniel Vettera72e4c92014-09-30 10:56:47 +02004338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4339 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004340
Daniel Vetterf6736a12013-06-05 13:34:30 +02004341 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004342 if (encoder->pre_enable)
4343 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004345 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004346 /* Note: FDI PLL enabling _must_ be done before we enable the
4347 * cpu pipes, hence this is separate from all the other fdi/pch
4348 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004349 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004350 } else {
4351 assert_fdi_tx_disabled(dev_priv, pipe);
4352 assert_fdi_rx_disabled(dev_priv, pipe);
4353 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004354
Jesse Barnesb074cec2013-04-25 12:55:02 -07004355 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004356
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004357 /*
4358 * On ILK+ LUT must be loaded before the pipe is running but with
4359 * clocks enabled
4360 */
4361 intel_crtc_load_lut(crtc);
4362
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004363 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004364 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004365
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004366 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004367 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004368
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004369 assert_vblank_disabled(crtc);
4370 drm_crtc_vblank_on(crtc);
4371
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004372 for_each_encoder_on_crtc(dev, crtc, encoder)
4373 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004374
4375 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004376 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004377
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004378 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004379}
4380
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004381/* IPS only exists on ULT machines and is tied to pipe A. */
4382static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4383{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004384 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004385}
4386
Paulo Zanonie4916942013-09-20 16:21:19 -03004387/*
4388 * This implements the workaround described in the "notes" section of the mode
4389 * set sequence documentation. When going from no pipes or single pipe to
4390 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4391 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4392 */
4393static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->base.dev;
4396 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4397
4398 /* We want to get the other_active_crtc only if there's only 1 other
4399 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004400 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004401 if (!crtc_it->active || crtc_it == crtc)
4402 continue;
4403
4404 if (other_active_crtc)
4405 return;
4406
4407 other_active_crtc = crtc_it;
4408 }
4409 if (!other_active_crtc)
4410 return;
4411
4412 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4413 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4414}
4415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004416static void haswell_crtc_enable(struct drm_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4421 struct intel_encoder *encoder;
4422 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004423
4424 WARN_ON(!crtc->enabled);
4425
4426 if (intel_crtc->active)
4427 return;
4428
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004429 if (intel_crtc_to_shared_dpll(intel_crtc))
4430 intel_enable_shared_dpll(intel_crtc);
4431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304433 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004434
4435 intel_set_pipe_timings(intel_crtc);
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4438 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4439 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004440 }
4441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004443 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004444 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004445 }
4446
4447 haswell_set_pipeconf(crtc);
4448
4449 intel_set_pipe_csc(crtc);
4450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004451 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004452
Daniel Vettera72e4c92014-09-30 10:56:47 +02004453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004454 for_each_encoder_on_crtc(dev, crtc, encoder)
4455 if (encoder->pre_enable)
4456 encoder->pre_enable(encoder);
4457
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004458 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004459 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4460 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004461 dev_priv->display.fdi_link_train(crtc);
4462 }
4463
Paulo Zanoni1f544382012-10-24 11:32:00 -02004464 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004465
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004466 if (IS_SKYLAKE(dev))
4467 skylake_pfit_enable(intel_crtc);
4468 else
4469 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004470
4471 /*
4472 * On ILK+ LUT must be loaded before the pipe is running but with
4473 * clocks enabled
4474 */
4475 intel_crtc_load_lut(crtc);
4476
Paulo Zanoni1f544382012-10-24 11:32:00 -02004477 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004478 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004479
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004480 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004481 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004483 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004484 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004486 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004487 intel_ddi_set_vc_payload_alloc(crtc, true);
4488
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004489 assert_vblank_disabled(crtc);
4490 drm_crtc_vblank_on(crtc);
4491
Jani Nikula8807e552013-08-30 19:40:32 +03004492 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004493 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004494 intel_opregion_notify_encoder(encoder, true);
4495 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004496
Paulo Zanonie4916942013-09-20 16:21:19 -03004497 /* If we change the relative order between pipe/planes enabling, we need
4498 * to change the workaround. */
4499 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004500 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004501}
4502
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004503static void skylake_pfit_disable(struct intel_crtc *crtc)
4504{
4505 struct drm_device *dev = crtc->base.dev;
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507 int pipe = crtc->pipe;
4508
4509 /* To avoid upsetting the power well on haswell only disable the pfit if
4510 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004511 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004512 I915_WRITE(PS_CTL(pipe), 0);
4513 I915_WRITE(PS_WIN_POS(pipe), 0);
4514 I915_WRITE(PS_WIN_SZ(pipe), 0);
4515 }
4516}
4517
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004518static void ironlake_pfit_disable(struct intel_crtc *crtc)
4519{
4520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 int pipe = crtc->pipe;
4523
4524 /* To avoid upsetting the power well on haswell only disable the pfit if
4525 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004527 I915_WRITE(PF_CTL(pipe), 0);
4528 I915_WRITE(PF_WIN_POS(pipe), 0);
4529 I915_WRITE(PF_WIN_SZ(pipe), 0);
4530 }
4531}
4532
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533static void ironlake_crtc_disable(struct drm_crtc *crtc)
4534{
4535 struct drm_device *dev = crtc->dev;
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004538 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004539 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004541
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004542 if (!intel_crtc->active)
4543 return;
4544
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004545 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004546
Daniel Vetterea9d7582012-07-10 10:42:52 +02004547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 encoder->disable(encoder);
4549
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004550 drm_crtc_vblank_off(crtc);
4551 assert_vblank_disabled(crtc);
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004554 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004555
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004556 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004557
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004558 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004559
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004560 for_each_encoder_on_crtc(dev, crtc, encoder)
4561 if (encoder->post_disable)
4562 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004564 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004565 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004566
Daniel Vetterd925c592013-06-05 13:34:04 +02004567 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004568
Daniel Vetterd925c592013-06-05 13:34:04 +02004569 if (HAS_PCH_CPT(dev)) {
4570 /* disable TRANS_DP_CTL */
4571 reg = TRANS_DP_CTL(pipe);
4572 temp = I915_READ(reg);
4573 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4574 TRANS_DP_PORT_SEL_MASK);
4575 temp |= TRANS_DP_PORT_SEL_NONE;
4576 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004577
Daniel Vetterd925c592013-06-05 13:34:04 +02004578 /* disable DPLL_SEL */
4579 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004580 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004581 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004582 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004583
4584 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004585 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004586
4587 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004588 }
4589
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004590 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004591 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004592
4593 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004594 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004595 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004596}
4597
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004598static void haswell_crtc_disable(struct drm_crtc *crtc)
4599{
4600 struct drm_device *dev = crtc->dev;
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4603 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004605
4606 if (!intel_crtc->active)
4607 return;
4608
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004609 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004610
Jani Nikula8807e552013-08-30 19:40:32 +03004611 for_each_encoder_on_crtc(dev, crtc, encoder) {
4612 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004613 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004614 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004615
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004616 drm_crtc_vblank_off(crtc);
4617 assert_vblank_disabled(crtc);
4618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004620 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4621 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004622 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004623
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004624 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004625 intel_ddi_set_vc_payload_alloc(crtc, false);
4626
Paulo Zanoniad80a812012-10-24 16:06:19 -02004627 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004628
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004629 if (IS_SKYLAKE(dev))
4630 skylake_pfit_disable(intel_crtc);
4631 else
4632 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004633
Paulo Zanoni1f544382012-10-24 11:32:00 -02004634 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004635
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004636 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004637 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004638 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004639 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004640
Imre Deak97b040a2014-06-25 22:01:50 +03004641 for_each_encoder_on_crtc(dev, crtc, encoder)
4642 if (encoder->post_disable)
4643 encoder->post_disable(encoder);
4644
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004645 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004646 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004647
4648 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004649 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004650 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004651
4652 if (intel_crtc_to_shared_dpll(intel_crtc))
4653 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004654}
4655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004656static void ironlake_crtc_off(struct drm_crtc *crtc)
4657{
4658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004659 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004660}
4661
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004662
Jesse Barnes2dd24552013-04-25 12:55:01 -07004663static void i9xx_pfit_enable(struct intel_crtc *crtc)
4664{
4665 struct drm_device *dev = crtc->base.dev;
4666 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004667 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004668
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004669 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004670 return;
4671
Daniel Vetterc0b03412013-05-28 12:05:54 +02004672 /*
4673 * The panel fitter should only be adjusted whilst the pipe is disabled,
4674 * according to register description and PRM.
4675 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004676 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4677 assert_pipe_disabled(dev_priv, crtc->pipe);
4678
Jesse Barnesb074cec2013-04-25 12:55:02 -07004679 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4680 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004681
4682 /* Border color in case we don't scale up to the full screen. Black by
4683 * default, change to something else for debugging. */
4684 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004685}
4686
Dave Airlied05410f2014-06-05 13:22:59 +10004687static enum intel_display_power_domain port_to_power_domain(enum port port)
4688{
4689 switch (port) {
4690 case PORT_A:
4691 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4692 case PORT_B:
4693 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4694 case PORT_C:
4695 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4696 case PORT_D:
4697 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4698 default:
4699 WARN_ON_ONCE(1);
4700 return POWER_DOMAIN_PORT_OTHER;
4701 }
4702}
4703
Imre Deak77d22dc2014-03-05 16:20:52 +02004704#define for_each_power_domain(domain, mask) \
4705 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4706 if ((1 << (domain)) & (mask))
4707
Imre Deak319be8a2014-03-04 19:22:57 +02004708enum intel_display_power_domain
4709intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004710{
Imre Deak319be8a2014-03-04 19:22:57 +02004711 struct drm_device *dev = intel_encoder->base.dev;
4712 struct intel_digital_port *intel_dig_port;
4713
4714 switch (intel_encoder->type) {
4715 case INTEL_OUTPUT_UNKNOWN:
4716 /* Only DDI platforms should ever use this output type */
4717 WARN_ON_ONCE(!HAS_DDI(dev));
4718 case INTEL_OUTPUT_DISPLAYPORT:
4719 case INTEL_OUTPUT_HDMI:
4720 case INTEL_OUTPUT_EDP:
4721 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004722 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004723 case INTEL_OUTPUT_DP_MST:
4724 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4725 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004726 case INTEL_OUTPUT_ANALOG:
4727 return POWER_DOMAIN_PORT_CRT;
4728 case INTEL_OUTPUT_DSI:
4729 return POWER_DOMAIN_PORT_DSI;
4730 default:
4731 return POWER_DOMAIN_PORT_OTHER;
4732 }
4733}
4734
4735static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4736{
4737 struct drm_device *dev = crtc->dev;
4738 struct intel_encoder *intel_encoder;
4739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4740 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004741 unsigned long mask;
4742 enum transcoder transcoder;
4743
4744 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4745
4746 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4747 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004748 if (intel_crtc->config->pch_pfit.enabled ||
4749 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004750 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4751
Imre Deak319be8a2014-03-04 19:22:57 +02004752 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4753 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4754
Imre Deak77d22dc2014-03-05 16:20:52 +02004755 return mask;
4756}
4757
Imre Deak77d22dc2014-03-05 16:20:52 +02004758static void modeset_update_crtc_power_domains(struct drm_device *dev)
4759{
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4762 struct intel_crtc *crtc;
4763
4764 /*
4765 * First get all needed power domains, then put all unneeded, to avoid
4766 * any unnecessary toggling of the power wells.
4767 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004768 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004769 enum intel_display_power_domain domain;
4770
4771 if (!crtc->base.enabled)
4772 continue;
4773
Imre Deak319be8a2014-03-04 19:22:57 +02004774 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004775
4776 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4777 intel_display_power_get(dev_priv, domain);
4778 }
4779
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004780 if (dev_priv->display.modeset_global_resources)
4781 dev_priv->display.modeset_global_resources(dev);
4782
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004783 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004784 enum intel_display_power_domain domain;
4785
4786 for_each_power_domain(domain, crtc->enabled_power_domains)
4787 intel_display_power_put(dev_priv, domain);
4788
4789 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4790 }
4791
4792 intel_display_set_init_power(dev_priv, false);
4793}
4794
Ville Syrjälädfcab172014-06-13 13:37:47 +03004795/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004796static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004797{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004798 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799
Jesse Barnes586f49d2013-11-04 16:06:59 -08004800 /* Obtain SKU information */
4801 mutex_lock(&dev_priv->dpio_lock);
4802 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4803 CCK_FUSE_HPLL_FREQ_MASK;
4804 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004805
Ville Syrjälädfcab172014-06-13 13:37:47 +03004806 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004807}
4808
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004809static void vlv_update_cdclk(struct drm_device *dev)
4810{
4811 struct drm_i915_private *dev_priv = dev->dev_private;
4812
4813 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004814 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004815 dev_priv->vlv_cdclk_freq);
4816
4817 /*
4818 * Program the gmbus_freq based on the cdclk frequency.
4819 * BSpec erroneously claims we should aim for 4MHz, but
4820 * in fact 1MHz is the correct frequency.
4821 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004822 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004823}
4824
Jesse Barnes30a970c2013-11-04 13:48:12 -08004825/* Adjust CDclk dividers to allow high res or save power if possible */
4826static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4827{
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 u32 val, cmd;
4830
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004831 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004832
Ville Syrjälädfcab172014-06-13 13:37:47 +03004833 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004834 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004835 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004836 cmd = 1;
4837 else
4838 cmd = 0;
4839
4840 mutex_lock(&dev_priv->rps.hw_lock);
4841 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4842 val &= ~DSPFREQGUAR_MASK;
4843 val |= (cmd << DSPFREQGUAR_SHIFT);
4844 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4845 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4846 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4847 50)) {
4848 DRM_ERROR("timed out waiting for CDclk change\n");
4849 }
4850 mutex_unlock(&dev_priv->rps.hw_lock);
4851
Ville Syrjälädfcab172014-06-13 13:37:47 +03004852 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004853 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004854
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004855 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004856
4857 mutex_lock(&dev_priv->dpio_lock);
4858 /* adjust cdclk divider */
4859 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004860 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004861 val |= divider;
4862 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004863
4864 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4865 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4866 50))
4867 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004868 mutex_unlock(&dev_priv->dpio_lock);
4869 }
4870
4871 mutex_lock(&dev_priv->dpio_lock);
4872 /* adjust self-refresh exit latency value */
4873 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4874 val &= ~0x7f;
4875
4876 /*
4877 * For high bandwidth configs, we set a higher latency in the bunit
4878 * so that the core display fetch happens in time to avoid underruns.
4879 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004880 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004881 val |= 4500 / 250; /* 4.5 usec */
4882 else
4883 val |= 3000 / 250; /* 3.0 usec */
4884 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4885 mutex_unlock(&dev_priv->dpio_lock);
4886
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004887 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004888}
4889
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004890static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4891{
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893 u32 val, cmd;
4894
4895 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4896
4897 switch (cdclk) {
4898 case 400000:
4899 cmd = 3;
4900 break;
4901 case 333333:
4902 case 320000:
4903 cmd = 2;
4904 break;
4905 case 266667:
4906 cmd = 1;
4907 break;
4908 case 200000:
4909 cmd = 0;
4910 break;
4911 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004912 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004913 return;
4914 }
4915
4916 mutex_lock(&dev_priv->rps.hw_lock);
4917 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4918 val &= ~DSPFREQGUAR_MASK_CHV;
4919 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4920 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4921 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4922 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4923 50)) {
4924 DRM_ERROR("timed out waiting for CDclk change\n");
4925 }
4926 mutex_unlock(&dev_priv->rps.hw_lock);
4927
4928 vlv_update_cdclk(dev);
4929}
4930
Jesse Barnes30a970c2013-11-04 13:48:12 -08004931static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4932 int max_pixclk)
4933{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004934 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004935
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004936 /* FIXME: Punit isn't quite ready yet */
4937 if (IS_CHERRYVIEW(dev_priv->dev))
4938 return 400000;
4939
Jesse Barnes30a970c2013-11-04 13:48:12 -08004940 /*
4941 * Really only a few cases to deal with, as only 4 CDclks are supported:
4942 * 200MHz
4943 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004944 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004945 * 400MHz
4946 * So we check to see whether we're above 90% of the lower bin and
4947 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004948 *
4949 * We seem to get an unstable or solid color picture at 200MHz.
4950 * Not sure what's wrong. For now use 200MHz only when all pipes
4951 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004953 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004954 return 400000;
4955 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004956 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004957 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004958 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004959 else
4960 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004961}
4962
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004963/* compute the max pixel clock for new configuration */
4964static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004965{
4966 struct drm_device *dev = dev_priv->dev;
4967 struct intel_crtc *intel_crtc;
4968 int max_pixclk = 0;
4969
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004970 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004971 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004973 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974 }
4975
4976 return max_pixclk;
4977}
4978
4979static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004980 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004981{
4982 struct drm_i915_private *dev_priv = dev->dev_private;
4983 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004984 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004985
Imre Deakd60c4472014-03-27 17:45:10 +02004986 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4987 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004988 return;
4989
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004990 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004991 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004992 if (intel_crtc->base.enabled)
4993 *prepare_pipes |= (1 << intel_crtc->pipe);
4994}
4995
4996static void valleyview_modeset_global_resources(struct drm_device *dev)
4997{
4998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004999 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005000 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5001
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005002 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005003 /*
5004 * FIXME: We can end up here with all power domains off, yet
5005 * with a CDCLK frequency other than the minimum. To account
5006 * for this take the PIPE-A power domain, which covers the HW
5007 * blocks needed for the following programming. This can be
5008 * removed once it's guaranteed that we get here either with
5009 * the minimum CDCLK set, or the required power domains
5010 * enabled.
5011 */
5012 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5013
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005014 if (IS_CHERRYVIEW(dev))
5015 cherryview_set_cdclk(dev, req_cdclk);
5016 else
5017 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005018
5019 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005020 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005021}
5022
Jesse Barnes89b667f2013-04-18 14:51:36 -07005023static void valleyview_crtc_enable(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005026 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 struct intel_encoder *encoder;
5029 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005030 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031
5032 WARN_ON(!crtc->enabled);
5033
5034 if (intel_crtc->active)
5035 return;
5036
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005037 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305038
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005039 if (!is_dsi) {
5040 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005042 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005043 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005044 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005046 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305047 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005048
5049 intel_set_pipe_timings(intel_crtc);
5050
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005051 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053
5054 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5055 I915_WRITE(CHV_CANVAS(pipe), 0);
5056 }
5057
Daniel Vetter5b18e572014-04-24 23:55:06 +02005058 i9xx_set_pipeconf(intel_crtc);
5059
Jesse Barnes89b667f2013-04-18 14:51:36 -07005060 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005061
Daniel Vettera72e4c92014-09-30 10:56:47 +02005062 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005063
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 if (encoder->pre_pll_enable)
5066 encoder->pre_pll_enable(encoder);
5067
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005068 if (!is_dsi) {
5069 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005070 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005071 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005072 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005073 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005074
5075 for_each_encoder_on_crtc(dev, crtc, encoder)
5076 if (encoder->pre_enable)
5077 encoder->pre_enable(encoder);
5078
Jesse Barnes2dd24552013-04-25 12:55:01 -07005079 i9xx_pfit_enable(intel_crtc);
5080
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005081 intel_crtc_load_lut(crtc);
5082
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005083 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005084 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005085
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005086 assert_vblank_disabled(crtc);
5087 drm_crtc_vblank_on(crtc);
5088
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005089 for_each_encoder_on_crtc(dev, crtc, encoder)
5090 encoder->enable(encoder);
5091
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005092 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005093
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005094 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005095 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005096}
5097
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005098static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5099{
5100 struct drm_device *dev = crtc->base.dev;
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5104 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005105}
5106
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005107static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005108{
5109 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005110 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005112 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005113 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005114
Daniel Vetter08a48462012-07-02 11:43:47 +02005115 WARN_ON(!crtc->enabled);
5116
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005117 if (intel_crtc->active)
5118 return;
5119
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005120 i9xx_set_pll_dividers(intel_crtc);
5121
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005122 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305123 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005124
5125 intel_set_pipe_timings(intel_crtc);
5126
Daniel Vetter5b18e572014-04-24 23:55:06 +02005127 i9xx_set_pipeconf(intel_crtc);
5128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005129 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005130
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005131 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005133
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005134 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005135 if (encoder->pre_enable)
5136 encoder->pre_enable(encoder);
5137
Daniel Vetterf6736a12013-06-05 13:34:30 +02005138 i9xx_enable_pll(intel_crtc);
5139
Jesse Barnes2dd24552013-04-25 12:55:01 -07005140 i9xx_pfit_enable(intel_crtc);
5141
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005142 intel_crtc_load_lut(crtc);
5143
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005144 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005145 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005146
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005147 assert_vblank_disabled(crtc);
5148 drm_crtc_vblank_on(crtc);
5149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005150 for_each_encoder_on_crtc(dev, crtc, encoder)
5151 encoder->enable(encoder);
5152
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005153 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005154
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005155 /*
5156 * Gen2 reports pipe underruns whenever all planes are disabled.
5157 * So don't enable underrun reporting before at least some planes
5158 * are enabled.
5159 * FIXME: Need to fix the logic to work when we turn off all planes
5160 * but leave the pipe running.
5161 */
5162 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005163 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005164
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005165 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005166 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005167}
5168
Daniel Vetter87476d62013-04-11 16:29:06 +02005169static void i9xx_pfit_disable(struct intel_crtc *crtc)
5170{
5171 struct drm_device *dev = crtc->base.dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005174 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005175 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005176
5177 assert_pipe_disabled(dev_priv, crtc->pipe);
5178
Daniel Vetter328d8e82013-05-08 10:36:31 +02005179 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5180 I915_READ(PFIT_CONTROL));
5181 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005182}
5183
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005184static void i9xx_crtc_disable(struct drm_crtc *crtc)
5185{
5186 struct drm_device *dev = crtc->dev;
5187 struct drm_i915_private *dev_priv = dev->dev_private;
5188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005189 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005190 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005191
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005192 if (!intel_crtc->active)
5193 return;
5194
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005195 /*
5196 * Gen2 reports pipe underruns whenever all planes are disabled.
5197 * So diasble underrun reporting before all the planes get disabled.
5198 * FIXME: Need to fix the logic to work when we turn off all planes
5199 * but leave the pipe running.
5200 */
5201 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005202 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005203
Imre Deak564ed192014-06-13 14:54:21 +03005204 /*
5205 * Vblank time updates from the shadow to live plane control register
5206 * are blocked if the memory self-refresh mode is active at that
5207 * moment. So to make sure the plane gets truly disabled, disable
5208 * first the self-refresh mode. The self-refresh enable bit in turn
5209 * will be checked/applied by the HW only at the next frame start
5210 * event which is after the vblank start event, so we need to have a
5211 * wait-for-vblank between disabling the plane and the pipe.
5212 */
5213 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005214 intel_crtc_disable_planes(crtc);
5215
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005216 /*
5217 * On gen2 planes are double buffered but the pipe isn't, so we must
5218 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005219 * We also need to wait on all gmch platforms because of the
5220 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005221 */
Imre Deak564ed192014-06-13 14:54:21 +03005222 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005223
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005224 for_each_encoder_on_crtc(dev, crtc, encoder)
5225 encoder->disable(encoder);
5226
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005227 drm_crtc_vblank_off(crtc);
5228 assert_vblank_disabled(crtc);
5229
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005230 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005231
Daniel Vetter87476d62013-04-11 16:29:06 +02005232 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005233
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 for_each_encoder_on_crtc(dev, crtc, encoder)
5235 if (encoder->post_disable)
5236 encoder->post_disable(encoder);
5237
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005238 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005239 if (IS_CHERRYVIEW(dev))
5240 chv_disable_pll(dev_priv, pipe);
5241 else if (IS_VALLEYVIEW(dev))
5242 vlv_disable_pll(dev_priv, pipe);
5243 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005244 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005245 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005246
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005247 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005248 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005250 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005251 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005252
Daniel Vetterefa96242014-04-24 23:55:02 +02005253 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005254 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005255 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005256}
5257
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005258static void i9xx_crtc_off(struct drm_crtc *crtc)
5259{
5260}
5261
Borun Fub04c5bd2014-07-12 10:02:27 +05305262/* Master function to enable/disable CRTC and corresponding power wells */
5263void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005264{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005265 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005266 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005268 enum intel_display_power_domain domain;
5269 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005270
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005271 if (enable) {
5272 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005273 domains = get_crtc_power_domains(crtc);
5274 for_each_power_domain(domain, domains)
5275 intel_display_power_get(dev_priv, domain);
5276 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005277
5278 dev_priv->display.crtc_enable(crtc);
5279 }
5280 } else {
5281 if (intel_crtc->active) {
5282 dev_priv->display.crtc_disable(crtc);
5283
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005284 domains = intel_crtc->enabled_power_domains;
5285 for_each_power_domain(domain, domains)
5286 intel_display_power_put(dev_priv, domain);
5287 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005288 }
5289 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305290}
5291
5292/**
5293 * Sets the power management mode of the pipe and plane.
5294 */
5295void intel_crtc_update_dpms(struct drm_crtc *crtc)
5296{
5297 struct drm_device *dev = crtc->dev;
5298 struct intel_encoder *intel_encoder;
5299 bool enable = false;
5300
5301 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5302 enable |= intel_encoder->connectors_active;
5303
5304 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005305}
5306
Daniel Vetter976f8a22012-07-08 22:34:21 +02005307static void intel_crtc_disable(struct drm_crtc *crtc)
5308{
5309 struct drm_device *dev = crtc->dev;
5310 struct drm_connector *connector;
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312
5313 /* crtc should still be enabled when we disable it. */
5314 WARN_ON(!crtc->enabled);
5315
5316 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005317 dev_priv->display.off(crtc);
5318
Gustavo Padovan455a6802014-12-01 15:40:11 -08005319 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005320
5321 /* Update computed state. */
5322 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5323 if (!connector->encoder || !connector->encoder->crtc)
5324 continue;
5325
5326 if (connector->encoder->crtc != crtc)
5327 continue;
5328
5329 connector->dpms = DRM_MODE_DPMS_OFF;
5330 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005331 }
5332}
5333
Chris Wilsonea5b2132010-08-04 13:50:23 +01005334void intel_encoder_destroy(struct drm_encoder *encoder)
5335{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005337
Chris Wilsonea5b2132010-08-04 13:50:23 +01005338 drm_encoder_cleanup(encoder);
5339 kfree(intel_encoder);
5340}
5341
Damien Lespiau92373292013-08-08 22:28:57 +01005342/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005343 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5344 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005345static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005346{
5347 if (mode == DRM_MODE_DPMS_ON) {
5348 encoder->connectors_active = true;
5349
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005350 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005351 } else {
5352 encoder->connectors_active = false;
5353
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005354 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005355 }
5356}
5357
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005358/* Cross check the actual hw state with our own modeset state tracking (and it's
5359 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005360static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005361{
5362 if (connector->get_hw_state(connector)) {
5363 struct intel_encoder *encoder = connector->encoder;
5364 struct drm_crtc *crtc;
5365 bool encoder_enabled;
5366 enum pipe pipe;
5367
5368 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5369 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005370 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005371
Dave Airlie0e32b392014-05-02 14:02:48 +10005372 /* there is no real hw state for MST connectors */
5373 if (connector->mst_port)
5374 return;
5375
Rob Clarke2c719b2014-12-15 13:56:32 -05005376 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005377 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005378 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005379 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005380
Dave Airlie36cd7442014-05-02 13:44:18 +10005381 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005382 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005383 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005384
Dave Airlie36cd7442014-05-02 13:44:18 +10005385 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005386 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5387 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005388 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005389
Dave Airlie36cd7442014-05-02 13:44:18 +10005390 crtc = encoder->base.crtc;
5391
Rob Clarke2c719b2014-12-15 13:56:32 -05005392 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5393 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5394 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005395 "encoder active on the wrong pipe\n");
5396 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005397 }
5398}
5399
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005400/* Even simpler default implementation, if there's really no special case to
5401 * consider. */
5402void intel_connector_dpms(struct drm_connector *connector, int mode)
5403{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005404 /* All the simple cases only support two dpms states. */
5405 if (mode != DRM_MODE_DPMS_ON)
5406 mode = DRM_MODE_DPMS_OFF;
5407
5408 if (mode == connector->dpms)
5409 return;
5410
5411 connector->dpms = mode;
5412
5413 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005414 if (connector->encoder)
5415 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005416
Daniel Vetterb9805142012-08-31 17:37:33 +02005417 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005418}
5419
Daniel Vetterf0947c32012-07-02 13:10:34 +02005420/* Simple connector->get_hw_state implementation for encoders that support only
5421 * one connector and no cloning and hence the encoder state determines the state
5422 * of the connector. */
5423bool intel_connector_get_hw_state(struct intel_connector *connector)
5424{
Daniel Vetter24929352012-07-02 20:28:59 +02005425 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005426 struct intel_encoder *encoder = connector->encoder;
5427
5428 return encoder->get_hw_state(encoder, &pipe);
5429}
5430
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005431static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005432 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct intel_crtc *pipe_B_crtc =
5436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5437
5438 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5439 pipe_name(pipe), pipe_config->fdi_lanes);
5440 if (pipe_config->fdi_lanes > 4) {
5441 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5442 pipe_name(pipe), pipe_config->fdi_lanes);
5443 return false;
5444 }
5445
Paulo Zanonibafb6552013-11-02 21:07:44 -07005446 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005447 if (pipe_config->fdi_lanes > 2) {
5448 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5449 pipe_config->fdi_lanes);
5450 return false;
5451 } else {
5452 return true;
5453 }
5454 }
5455
5456 if (INTEL_INFO(dev)->num_pipes == 2)
5457 return true;
5458
5459 /* Ivybridge 3 pipe is really complicated */
5460 switch (pipe) {
5461 case PIPE_A:
5462 return true;
5463 case PIPE_B:
5464 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5465 pipe_config->fdi_lanes > 2) {
5466 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5467 pipe_name(pipe), pipe_config->fdi_lanes);
5468 return false;
5469 }
5470 return true;
5471 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005472 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005473 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005474 if (pipe_config->fdi_lanes > 2) {
5475 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5476 pipe_name(pipe), pipe_config->fdi_lanes);
5477 return false;
5478 }
5479 } else {
5480 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5481 return false;
5482 }
5483 return true;
5484 default:
5485 BUG();
5486 }
5487}
5488
Daniel Vettere29c22c2013-02-21 00:00:16 +01005489#define RETRY 1
5490static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005491 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005492{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005493 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005494 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005495 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005496 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005497
Daniel Vettere29c22c2013-02-21 00:00:16 +01005498retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005499 /* FDI is a binary signal running at ~2.7GHz, encoding
5500 * each output octet as 10 bits. The actual frequency
5501 * is stored as a divider into a 100MHz clock, and the
5502 * mode pixel clock is stored in units of 1KHz.
5503 * Hence the bw of each lane in terms of the mode signal
5504 * is:
5505 */
5506 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5507
Damien Lespiau241bfc32013-09-25 16:45:37 +01005508 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005509
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005510 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005511 pipe_config->pipe_bpp);
5512
5513 pipe_config->fdi_lanes = lane;
5514
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005515 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005516 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005517
Daniel Vettere29c22c2013-02-21 00:00:16 +01005518 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5519 intel_crtc->pipe, pipe_config);
5520 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5521 pipe_config->pipe_bpp -= 2*3;
5522 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5523 pipe_config->pipe_bpp);
5524 needs_recompute = true;
5525 pipe_config->bw_constrained = true;
5526
5527 goto retry;
5528 }
5529
5530 if (needs_recompute)
5531 return RETRY;
5532
5533 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005534}
5535
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005536static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005537 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005538{
Jani Nikulad330a952014-01-21 11:24:25 +02005539 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005540 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005541 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005542}
5543
Daniel Vettera43f6e02013-06-07 23:10:32 +02005544static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005545 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005546{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005547 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005548 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005549 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005550
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005551 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005552 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005553 int clock_limit =
5554 dev_priv->display.get_display_clock_speed(dev);
5555
5556 /*
5557 * Enable pixel doubling when the dot clock
5558 * is > 90% of the (display) core speed.
5559 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005560 * GDG double wide on either pipe,
5561 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005562 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005563 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005564 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005565 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005566 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005567 }
5568
Damien Lespiau241bfc32013-09-25 16:45:37 +01005569 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005570 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005571 }
Chris Wilson89749352010-09-12 18:25:19 +01005572
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005573 /*
5574 * Pipe horizontal size must be even in:
5575 * - DVO ganged mode
5576 * - LVDS dual channel mode
5577 * - Double wide pipe
5578 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005579 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5581 pipe_config->pipe_src_w &= ~1;
5582
Damien Lespiau8693a822013-05-03 18:48:11 +01005583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005585 */
5586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5587 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005588 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005589
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005590 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005591 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005592 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005593 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5594 * for lvds. */
5595 pipe_config->pipe_bpp = 8*3;
5596 }
5597
Damien Lespiauf5adf942013-06-24 18:29:34 +01005598 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005599 hsw_compute_ips_config(crtc, pipe_config);
5600
Daniel Vetter877d48d2013-04-19 11:24:43 +02005601 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005602 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005603
Daniel Vettere29c22c2013-02-21 00:00:16 +01005604 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005605}
5606
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005607static int valleyview_get_display_clock_speed(struct drm_device *dev)
5608{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005610 u32 val;
5611 int divider;
5612
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005613 /* FIXME: Punit isn't quite ready yet */
5614 if (IS_CHERRYVIEW(dev))
5615 return 400000;
5616
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005617 if (dev_priv->hpll_freq == 0)
5618 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5619
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005620 mutex_lock(&dev_priv->dpio_lock);
5621 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5622 mutex_unlock(&dev_priv->dpio_lock);
5623
5624 divider = val & DISPLAY_FREQUENCY_VALUES;
5625
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005626 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5627 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5628 "cdclk change in progress\n");
5629
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005630 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005631}
5632
Jesse Barnese70236a2009-09-21 10:42:27 -07005633static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005634{
Jesse Barnese70236a2009-09-21 10:42:27 -07005635 return 400000;
5636}
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Jesse Barnese70236a2009-09-21 10:42:27 -07005638static int i915_get_display_clock_speed(struct drm_device *dev)
5639{
5640 return 333000;
5641}
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Jesse Barnese70236a2009-09-21 10:42:27 -07005643static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5644{
5645 return 200000;
5646}
Jesse Barnes79e53942008-11-07 14:24:08 -08005647
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005648static int pnv_get_display_clock_speed(struct drm_device *dev)
5649{
5650 u16 gcfgc = 0;
5651
5652 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5653
5654 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5655 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5656 return 267000;
5657 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5658 return 333000;
5659 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5660 return 444000;
5661 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5662 return 200000;
5663 default:
5664 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5665 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5666 return 133000;
5667 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5668 return 167000;
5669 }
5670}
5671
Jesse Barnese70236a2009-09-21 10:42:27 -07005672static int i915gm_get_display_clock_speed(struct drm_device *dev)
5673{
5674 u16 gcfgc = 0;
5675
5676 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5677
5678 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005680 else {
5681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5682 case GC_DISPLAY_CLOCK_333_MHZ:
5683 return 333000;
5684 default:
5685 case GC_DISPLAY_CLOCK_190_200_MHZ:
5686 return 190000;
5687 }
5688 }
5689}
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
Jesse Barnese70236a2009-09-21 10:42:27 -07005691static int i865_get_display_clock_speed(struct drm_device *dev)
5692{
5693 return 266000;
5694}
5695
5696static int i855_get_display_clock_speed(struct drm_device *dev)
5697{
5698 u16 hpllcc = 0;
5699 /* Assume that the hardware is in the high speed state. This
5700 * should be the default.
5701 */
5702 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5703 case GC_CLOCK_133_200:
5704 case GC_CLOCK_100_200:
5705 return 200000;
5706 case GC_CLOCK_166_250:
5707 return 250000;
5708 case GC_CLOCK_100_133:
5709 return 133000;
5710 }
5711
5712 /* Shouldn't happen */
5713 return 0;
5714}
5715
5716static int i830_get_display_clock_speed(struct drm_device *dev)
5717{
5718 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719}
5720
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005722intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005723{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005724 while (*num > DATA_LINK_M_N_MASK ||
5725 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005726 *num >>= 1;
5727 *den >>= 1;
5728 }
5729}
5730
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005731static void compute_m_n(unsigned int m, unsigned int n,
5732 uint32_t *ret_m, uint32_t *ret_n)
5733{
5734 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5735 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5736 intel_reduce_m_n_ratio(ret_m, ret_n);
5737}
5738
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005739void
5740intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5741 int pixel_clock, int link_clock,
5742 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005743{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005744 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005745
5746 compute_m_n(bits_per_pixel * pixel_clock,
5747 link_clock * nlanes * 8,
5748 &m_n->gmch_m, &m_n->gmch_n);
5749
5750 compute_m_n(pixel_clock, link_clock,
5751 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005752}
5753
Chris Wilsona7615032011-01-12 17:04:08 +00005754static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5755{
Jani Nikulad330a952014-01-21 11:24:25 +02005756 if (i915.panel_use_ssc >= 0)
5757 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005758 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005759 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005760}
5761
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005762static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005763{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005764 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 int refclk;
5767
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005768 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005769 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005770 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005771 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005772 refclk = dev_priv->vbt.lvds_ssc_freq;
5773 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005774 } else if (!IS_GEN2(dev)) {
5775 refclk = 96000;
5776 } else {
5777 refclk = 48000;
5778 }
5779
5780 return refclk;
5781}
5782
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005783static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005784{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005785 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005786}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005788static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5789{
5790 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005791}
5792
Daniel Vetterf47709a2013-03-28 10:42:02 +01005793static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005794 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005795 intel_clock_t *reduced_clock)
5796{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005797 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005798 u32 fp, fp2 = 0;
5799
5800 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005801 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005802 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005803 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005804 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005805 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005806 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005807 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005808 }
5809
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005810 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005811
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005813 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005814 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005815 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005816 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005817 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005818 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005819 }
5820}
5821
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005822static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5823 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824{
5825 u32 reg_val;
5826
5827 /*
5828 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5829 * and set it to a reasonable value instead.
5830 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832 reg_val &= 0xffffff00;
5833 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005836 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837 reg_val &= 0x8cffffff;
5838 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005841 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005842 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005843 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005844
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005845 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005846 reg_val &= 0x00ffffff;
5847 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005848 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005849}
5850
Daniel Vetterb5518422013-05-03 11:49:48 +02005851static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5852 struct intel_link_m_n *m_n)
5853{
5854 struct drm_device *dev = crtc->base.dev;
5855 struct drm_i915_private *dev_priv = dev->dev_private;
5856 int pipe = crtc->pipe;
5857
Daniel Vettere3b95f12013-05-03 11:49:49 +02005858 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5859 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5860 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5861 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005862}
5863
5864static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005865 struct intel_link_m_n *m_n,
5866 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005867{
5868 struct drm_device *dev = crtc->base.dev;
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005871 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005872
5873 if (INTEL_INFO(dev)->gen >= 5) {
5874 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5875 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5876 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5877 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005878 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5879 * for gen < 8) and if DRRS is supported (to make sure the
5880 * registers are not unnecessarily accessed).
5881 */
5882 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005883 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005884 I915_WRITE(PIPE_DATA_M2(transcoder),
5885 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5886 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5887 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5888 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5889 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005890 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005891 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5892 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5893 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5894 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005895 }
5896}
5897
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305898void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005899{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305900 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
5901
5902 if (m_n == M1_N1) {
5903 dp_m_n = &crtc->config->dp_m_n;
5904 dp_m2_n2 = &crtc->config->dp_m2_n2;
5905 } else if (m_n == M2_N2) {
5906
5907 /*
5908 * M2_N2 registers are not supported. Hence m2_n2 divider value
5909 * needs to be programmed into M1_N1.
5910 */
5911 dp_m_n = &crtc->config->dp_m2_n2;
5912 } else {
5913 DRM_ERROR("Unsupported divider value\n");
5914 return;
5915 }
5916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005917 if (crtc->config->has_pch_encoder)
5918 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005919 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305920 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005921}
5922
Ville Syrjäläd288f652014-10-28 13:20:22 +02005923static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005924 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005925{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005926 u32 dpll, dpll_md;
5927
5928 /*
5929 * Enable DPIO clock input. We should never disable the reference
5930 * clock for pipe B, since VGA hotplug / manual detection depends
5931 * on it.
5932 */
5933 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5934 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5935 /* We should never disable this, set it here for state tracking */
5936 if (crtc->pipe == PIPE_B)
5937 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5938 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005939 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005940
Ville Syrjäläd288f652014-10-28 13:20:22 +02005941 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005942 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005943 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005944}
5945
Ville Syrjäläd288f652014-10-28 13:20:22 +02005946static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005947 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005948{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005949 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005950 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005951 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005952 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005953 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005954 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005955
Daniel Vetter09153002012-12-12 14:06:44 +01005956 mutex_lock(&dev_priv->dpio_lock);
5957
Ville Syrjäläd288f652014-10-28 13:20:22 +02005958 bestn = pipe_config->dpll.n;
5959 bestm1 = pipe_config->dpll.m1;
5960 bestm2 = pipe_config->dpll.m2;
5961 bestp1 = pipe_config->dpll.p1;
5962 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005963
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964 /* See eDP HDMI DPIO driver vbios notes doc */
5965
5966 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005967 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005968 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969
5970 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972
5973 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005974 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005975 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977
5978 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005979 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005980
5981 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005982 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5983 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5984 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005985 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005986
5987 /*
5988 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5989 * but we don't support that).
5990 * Note: don't use the DAC post divider as it seems unstable.
5991 */
5992 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005994
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005995 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005996 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005997
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005999 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006000 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6001 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006002 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006003 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006006 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006007
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006008 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006010 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006012 0x0df40000);
6013 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015 0x0df70000);
6016 } else { /* HDMI or VGA */
6017 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006018 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006019 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006020 0x0df70000);
6021 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006022 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023 0x0df40000);
6024 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006025
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006026 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006027 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006028 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6029 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006030 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006031 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006032
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006033 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006034 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006035}
6036
Ville Syrjäläd288f652014-10-28 13:20:22 +02006037static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006038 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006039{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006040 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006041 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6042 DPLL_VCO_ENABLE;
6043 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006044 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006045
Ville Syrjäläd288f652014-10-28 13:20:22 +02006046 pipe_config->dpll_hw_state.dpll_md =
6047 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006048}
6049
Ville Syrjäläd288f652014-10-28 13:20:22 +02006050static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006051 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006052{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006053 struct drm_device *dev = crtc->base.dev;
6054 struct drm_i915_private *dev_priv = dev->dev_private;
6055 int pipe = crtc->pipe;
6056 int dpll_reg = DPLL(crtc->pipe);
6057 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006058 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006059 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6060 int refclk;
6061
Ville Syrjäläd288f652014-10-28 13:20:22 +02006062 bestn = pipe_config->dpll.n;
6063 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6064 bestm1 = pipe_config->dpll.m1;
6065 bestm2 = pipe_config->dpll.m2 >> 22;
6066 bestp1 = pipe_config->dpll.p1;
6067 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006068
6069 /*
6070 * Enable Refclk and SSC
6071 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006072 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006073 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006074
6075 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006076
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006077 /* p1 and p2 divider */
6078 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6079 5 << DPIO_CHV_S1_DIV_SHIFT |
6080 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6081 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6082 1 << DPIO_CHV_K_DIV_SHIFT);
6083
6084 /* Feedback post-divider - m2 */
6085 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6086
6087 /* Feedback refclk divider - n and m1 */
6088 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6089 DPIO_CHV_M1_DIV_BY_2 |
6090 1 << DPIO_CHV_N_DIV_SHIFT);
6091
6092 /* M2 fraction division */
6093 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6094
6095 /* M2 fraction division enable */
6096 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6097 DPIO_CHV_FRAC_DIV_EN |
6098 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6099
6100 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006101 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006102 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6103 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6104 if (refclk == 100000)
6105 intcoeff = 11;
6106 else if (refclk == 38400)
6107 intcoeff = 10;
6108 else
6109 intcoeff = 9;
6110 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6111 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6112
6113 /* AFC Recal */
6114 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6115 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6116 DPIO_AFC_RECAL);
6117
6118 mutex_unlock(&dev_priv->dpio_lock);
6119}
6120
Ville Syrjäläd288f652014-10-28 13:20:22 +02006121/**
6122 * vlv_force_pll_on - forcibly enable just the PLL
6123 * @dev_priv: i915 private structure
6124 * @pipe: pipe PLL to enable
6125 * @dpll: PLL configuration
6126 *
6127 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6128 * in cases where we need the PLL enabled even when @pipe is not going to
6129 * be enabled.
6130 */
6131void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6132 const struct dpll *dpll)
6133{
6134 struct intel_crtc *crtc =
6135 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006136 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006137 .pixel_multiplier = 1,
6138 .dpll = *dpll,
6139 };
6140
6141 if (IS_CHERRYVIEW(dev)) {
6142 chv_update_pll(crtc, &pipe_config);
6143 chv_prepare_pll(crtc, &pipe_config);
6144 chv_enable_pll(crtc, &pipe_config);
6145 } else {
6146 vlv_update_pll(crtc, &pipe_config);
6147 vlv_prepare_pll(crtc, &pipe_config);
6148 vlv_enable_pll(crtc, &pipe_config);
6149 }
6150}
6151
6152/**
6153 * vlv_force_pll_off - forcibly disable just the PLL
6154 * @dev_priv: i915 private structure
6155 * @pipe: pipe PLL to disable
6156 *
6157 * Disable the PLL for @pipe. To be used in cases where we need
6158 * the PLL enabled even when @pipe is not going to be enabled.
6159 */
6160void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6161{
6162 if (IS_CHERRYVIEW(dev))
6163 chv_disable_pll(to_i915(dev), pipe);
6164 else
6165 vlv_disable_pll(to_i915(dev), pipe);
6166}
6167
Daniel Vetterf47709a2013-03-28 10:42:02 +01006168static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006169 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006170 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006171 int num_connectors)
6172{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006173 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006174 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006175 u32 dpll;
6176 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006177 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006178
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006179 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306180
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006181 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6182 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006183
6184 dpll = DPLL_VGA_MODE_DIS;
6185
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006186 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006187 dpll |= DPLLB_MODE_LVDS;
6188 else
6189 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006190
Daniel Vetteref1b4602013-06-01 17:17:04 +02006191 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006192 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006193 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006194 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006195
6196 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006197 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006198
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006199 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006200 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006201
6202 /* compute bitmask from p1 value */
6203 if (IS_PINEVIEW(dev))
6204 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6205 else {
6206 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6207 if (IS_G4X(dev) && reduced_clock)
6208 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6209 }
6210 switch (clock->p2) {
6211 case 5:
6212 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6213 break;
6214 case 7:
6215 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6216 break;
6217 case 10:
6218 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6219 break;
6220 case 14:
6221 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6222 break;
6223 }
6224 if (INTEL_INFO(dev)->gen >= 4)
6225 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6226
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006227 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006228 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006229 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006230 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6231 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6232 else
6233 dpll |= PLL_REF_INPUT_DREFCLK;
6234
6235 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006236 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006237
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006238 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006239 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006240 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006241 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006242 }
6243}
6244
Daniel Vetterf47709a2013-03-28 10:42:02 +01006245static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006246 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006247 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006248 int num_connectors)
6249{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006250 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006251 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006252 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006253 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006254
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006255 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306256
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006257 dpll = DPLL_VGA_MODE_DIS;
6258
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006259 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006260 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6261 } else {
6262 if (clock->p1 == 2)
6263 dpll |= PLL_P1_DIVIDE_BY_TWO;
6264 else
6265 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6266 if (clock->p2 == 4)
6267 dpll |= PLL_P2_DIVIDE_BY_4;
6268 }
6269
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006270 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006271 dpll |= DPLL_DVO_2X_MODE;
6272
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006273 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006274 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6275 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6276 else
6277 dpll |= PLL_REF_INPUT_DREFCLK;
6278
6279 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006280 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006281}
6282
Daniel Vetter8a654f32013-06-01 17:16:22 +02006283static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006284{
6285 struct drm_device *dev = intel_crtc->base.dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006288 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006289 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006290 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006291 uint32_t crtc_vtotal, crtc_vblank_end;
6292 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006293
6294 /* We need to be careful not to changed the adjusted mode, for otherwise
6295 * the hw state checker will get angry at the mismatch. */
6296 crtc_vtotal = adjusted_mode->crtc_vtotal;
6297 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006298
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006299 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006300 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006301 crtc_vtotal -= 1;
6302 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006303
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006304 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006305 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6306 else
6307 vsyncshift = adjusted_mode->crtc_hsync_start -
6308 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006309 if (vsyncshift < 0)
6310 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006311 }
6312
6313 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006314 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006315
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006316 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006317 (adjusted_mode->crtc_hdisplay - 1) |
6318 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006319 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006320 (adjusted_mode->crtc_hblank_start - 1) |
6321 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006322 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006323 (adjusted_mode->crtc_hsync_start - 1) |
6324 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6325
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006326 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006327 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006328 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006329 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006330 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006331 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006332 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006333 (adjusted_mode->crtc_vsync_start - 1) |
6334 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6335
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006336 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6337 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6338 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6339 * bits. */
6340 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6341 (pipe == PIPE_B || pipe == PIPE_C))
6342 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6343
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006344 /* pipesrc controls the size that is scaled from, which should
6345 * always be the user's requested size.
6346 */
6347 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006348 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6349 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006350}
6351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006352static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006353 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006354{
6355 struct drm_device *dev = crtc->base.dev;
6356 struct drm_i915_private *dev_priv = dev->dev_private;
6357 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6358 uint32_t tmp;
6359
6360 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006361 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6362 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006363 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006364 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6365 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006366 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006367 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6368 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006369
6370 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006371 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6372 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006373 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006374 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6375 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006376 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006377 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6378 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006379
6380 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006381 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6382 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6383 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006384 }
6385
6386 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006387 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6388 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006390 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6391 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006392}
6393
Daniel Vetterf6a83282014-02-11 15:28:57 -08006394void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006395 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006396{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006397 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6398 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6399 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6400 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006401
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006402 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6403 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6404 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6405 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006406
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006407 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006408
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006409 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6410 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006411}
6412
Daniel Vetter84b046f2013-02-19 18:48:54 +01006413static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6414{
6415 struct drm_device *dev = intel_crtc->base.dev;
6416 struct drm_i915_private *dev_priv = dev->dev_private;
6417 uint32_t pipeconf;
6418
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006419 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006420
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006421 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6422 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6423 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006425 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006426 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006427
Daniel Vetterff9ce462013-04-24 14:57:17 +02006428 /* only g4x and later have fancy bpc/dither controls */
6429 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006430 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006431 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006432 pipeconf |= PIPECONF_DITHER_EN |
6433 PIPECONF_DITHER_TYPE_SP;
6434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006435 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006436 case 18:
6437 pipeconf |= PIPECONF_6BPC;
6438 break;
6439 case 24:
6440 pipeconf |= PIPECONF_8BPC;
6441 break;
6442 case 30:
6443 pipeconf |= PIPECONF_10BPC;
6444 break;
6445 default:
6446 /* Case prevented by intel_choose_pipe_bpp_dither. */
6447 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006448 }
6449 }
6450
6451 if (HAS_PIPE_CXSR(dev)) {
6452 if (intel_crtc->lowfreq_avail) {
6453 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6454 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6455 } else {
6456 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006457 }
6458 }
6459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006460 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006461 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006462 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006463 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6464 else
6465 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6466 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006467 pipeconf |= PIPECONF_PROGRESSIVE;
6468
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006469 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006470 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006471
Daniel Vetter84b046f2013-02-19 18:48:54 +01006472 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6473 POSTING_READ(PIPECONF(intel_crtc->pipe));
6474}
6475
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006476static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6477 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006478{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006479 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006481 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006482 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006483 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006484 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006485 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006486 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006487
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006488 for_each_intel_encoder(dev, encoder) {
6489 if (encoder->new_crtc != crtc)
6490 continue;
6491
Chris Wilson5eddb702010-09-11 13:48:45 +01006492 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 case INTEL_OUTPUT_LVDS:
6494 is_lvds = true;
6495 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006496 case INTEL_OUTPUT_DSI:
6497 is_dsi = true;
6498 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006499 default:
6500 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006501 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006502
Eric Anholtc751ce42010-03-25 11:48:48 -07006503 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 }
6505
Jani Nikulaf2335332013-09-13 11:03:09 +03006506 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006507 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006509 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006510 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006511
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006512 /*
6513 * Returns a set of divisors for the desired target clock with
6514 * the given refclk, or FALSE. The returned values represent
6515 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6516 * 2) / p1 / p2.
6517 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006518 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006519 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006520 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006521 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006522 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006523 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6524 return -EINVAL;
6525 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006526
Jani Nikulaf2335332013-09-13 11:03:09 +03006527 if (is_lvds && dev_priv->lvds_downclock_avail) {
6528 /*
6529 * Ensure we match the reduced clock's P to the target
6530 * clock. If the clocks don't match, we can't switch
6531 * the display clock by using the FP0/FP1. In such case
6532 * we will disable the LVDS downclock feature.
6533 */
6534 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006535 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006536 dev_priv->lvds_downclock,
6537 refclk, &clock,
6538 &reduced_clock);
6539 }
6540 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006541 crtc_state->dpll.n = clock.n;
6542 crtc_state->dpll.m1 = clock.m1;
6543 crtc_state->dpll.m2 = clock.m2;
6544 crtc_state->dpll.p1 = clock.p1;
6545 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006546 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006547
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006548 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006549 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306550 has_reduced_clock ? &reduced_clock : NULL,
6551 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006552 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006553 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006554 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006555 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006556 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006557 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006558 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006559 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006560 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006561
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006562 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006563}
6564
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006565static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006566 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006567{
6568 struct drm_device *dev = crtc->base.dev;
6569 struct drm_i915_private *dev_priv = dev->dev_private;
6570 uint32_t tmp;
6571
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006572 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6573 return;
6574
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006575 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006576 if (!(tmp & PFIT_ENABLE))
6577 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006578
Daniel Vetter06922822013-07-11 13:35:40 +02006579 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006580 if (INTEL_INFO(dev)->gen < 4) {
6581 if (crtc->pipe != PIPE_B)
6582 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006583 } else {
6584 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6585 return;
6586 }
6587
Daniel Vetter06922822013-07-11 13:35:40 +02006588 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006589 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6590 if (INTEL_INFO(dev)->gen < 5)
6591 pipe_config->gmch_pfit.lvds_border_bits =
6592 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6593}
6594
Jesse Barnesacbec812013-09-20 11:29:32 -07006595static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006596 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006597{
6598 struct drm_device *dev = crtc->base.dev;
6599 struct drm_i915_private *dev_priv = dev->dev_private;
6600 int pipe = pipe_config->cpu_transcoder;
6601 intel_clock_t clock;
6602 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006603 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006604
Shobhit Kumarf573de52014-07-30 20:32:37 +05306605 /* In case of MIPI DPLL will not even be used */
6606 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6607 return;
6608
Jesse Barnesacbec812013-09-20 11:29:32 -07006609 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006610 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006611 mutex_unlock(&dev_priv->dpio_lock);
6612
6613 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6614 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6615 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6616 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6617 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6618
Ville Syrjäläf6466282013-10-14 14:50:31 +03006619 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006620
Ville Syrjäläf6466282013-10-14 14:50:31 +03006621 /* clock.dot is the fast clock */
6622 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006623}
6624
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006625static void
6626i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6627 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006628{
6629 struct drm_device *dev = crtc->base.dev;
6630 struct drm_i915_private *dev_priv = dev->dev_private;
6631 u32 val, base, offset;
6632 int pipe = crtc->pipe, plane = crtc->plane;
6633 int fourcc, pixel_format;
6634 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006635 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006636 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006637
Damien Lespiau42a7b082015-02-05 19:35:13 +00006638 val = I915_READ(DSPCNTR(plane));
6639 if (!(val & DISPLAY_PLANE_ENABLE))
6640 return;
6641
Damien Lespiaud9806c92015-01-21 14:07:19 +00006642 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006643 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006644 DRM_DEBUG_KMS("failed to alloc fb\n");
6645 return;
6646 }
6647
Damien Lespiau1b842c82015-01-21 13:50:54 +00006648 fb = &intel_fb->base;
6649
Daniel Vetter18c52472015-02-10 17:16:09 +00006650 if (INTEL_INFO(dev)->gen >= 4) {
6651 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006652 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006653 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6654 }
6655 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006656
6657 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006658 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006659 fb->pixel_format = fourcc;
6660 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006661
6662 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006663 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006664 offset = I915_READ(DSPTILEOFF(plane));
6665 else
6666 offset = I915_READ(DSPLINOFF(plane));
6667 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6668 } else {
6669 base = I915_READ(DSPADDR(plane));
6670 }
6671 plane_config->base = base;
6672
6673 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006674 fb->width = ((val >> 16) & 0xfff) + 1;
6675 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006676
6677 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006678 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006679
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006680 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006681 fb->pixel_format,
6682 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006683
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006684 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006685
Damien Lespiau2844a922015-01-20 12:51:48 +00006686 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6687 pipe_name(pipe), plane, fb->width, fb->height,
6688 fb->bits_per_pixel, base, fb->pitches[0],
6689 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006690
Damien Lespiau2d140302015-02-05 17:22:18 +00006691 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006692}
6693
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006694static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006695 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006696{
6697 struct drm_device *dev = crtc->base.dev;
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699 int pipe = pipe_config->cpu_transcoder;
6700 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6701 intel_clock_t clock;
6702 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6703 int refclk = 100000;
6704
6705 mutex_lock(&dev_priv->dpio_lock);
6706 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6707 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6708 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6709 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6710 mutex_unlock(&dev_priv->dpio_lock);
6711
6712 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6713 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6714 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6715 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6716 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6717
6718 chv_clock(refclk, &clock);
6719
6720 /* clock.dot is the fast clock */
6721 pipe_config->port_clock = clock.dot / 5;
6722}
6723
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006724static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006725 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006726{
6727 struct drm_device *dev = crtc->base.dev;
6728 struct drm_i915_private *dev_priv = dev->dev_private;
6729 uint32_t tmp;
6730
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006731 if (!intel_display_power_is_enabled(dev_priv,
6732 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006733 return false;
6734
Daniel Vettere143a212013-07-04 12:01:15 +02006735 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006736 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006737
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006738 tmp = I915_READ(PIPECONF(crtc->pipe));
6739 if (!(tmp & PIPECONF_ENABLE))
6740 return false;
6741
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006742 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6743 switch (tmp & PIPECONF_BPC_MASK) {
6744 case PIPECONF_6BPC:
6745 pipe_config->pipe_bpp = 18;
6746 break;
6747 case PIPECONF_8BPC:
6748 pipe_config->pipe_bpp = 24;
6749 break;
6750 case PIPECONF_10BPC:
6751 pipe_config->pipe_bpp = 30;
6752 break;
6753 default:
6754 break;
6755 }
6756 }
6757
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006758 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6759 pipe_config->limited_color_range = true;
6760
Ville Syrjälä282740f2013-09-04 18:30:03 +03006761 if (INTEL_INFO(dev)->gen < 4)
6762 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6763
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006764 intel_get_pipe_timings(crtc, pipe_config);
6765
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006766 i9xx_get_pfit_config(crtc, pipe_config);
6767
Daniel Vetter6c49f242013-06-06 12:45:25 +02006768 if (INTEL_INFO(dev)->gen >= 4) {
6769 tmp = I915_READ(DPLL_MD(crtc->pipe));
6770 pipe_config->pixel_multiplier =
6771 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6772 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006773 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006774 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6775 tmp = I915_READ(DPLL(crtc->pipe));
6776 pipe_config->pixel_multiplier =
6777 ((tmp & SDVO_MULTIPLIER_MASK)
6778 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6779 } else {
6780 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6781 * port and will be fixed up in the encoder->get_config
6782 * function. */
6783 pipe_config->pixel_multiplier = 1;
6784 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006785 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6786 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006787 /*
6788 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6789 * on 830. Filter it out here so that we don't
6790 * report errors due to that.
6791 */
6792 if (IS_I830(dev))
6793 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6794
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006795 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6796 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006797 } else {
6798 /* Mask out read-only status bits. */
6799 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6800 DPLL_PORTC_READY_MASK |
6801 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006802 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006803
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006804 if (IS_CHERRYVIEW(dev))
6805 chv_crtc_clock_get(crtc, pipe_config);
6806 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006807 vlv_crtc_clock_get(crtc, pipe_config);
6808 else
6809 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006810
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006811 return true;
6812}
6813
Paulo Zanonidde86e22012-12-01 12:04:25 -02006814static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006815{
6816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006817 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006818 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006819 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006820 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006821 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006822 bool has_ck505 = false;
6823 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006824
6825 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006826 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006827 switch (encoder->type) {
6828 case INTEL_OUTPUT_LVDS:
6829 has_panel = true;
6830 has_lvds = true;
6831 break;
6832 case INTEL_OUTPUT_EDP:
6833 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006834 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006835 has_cpu_edp = true;
6836 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006837 default:
6838 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006839 }
6840 }
6841
Keith Packard99eb6a02011-09-26 14:29:12 -07006842 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006843 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006844 can_ssc = has_ck505;
6845 } else {
6846 has_ck505 = false;
6847 can_ssc = true;
6848 }
6849
Imre Deak2de69052013-05-08 13:14:04 +03006850 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6851 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006852
6853 /* Ironlake: try to setup display ref clock before DPLL
6854 * enabling. This is only under driver's control after
6855 * PCH B stepping, previous chipset stepping should be
6856 * ignoring this setting.
6857 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006859
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 /* As we must carefully and slowly disable/enable each source in turn,
6861 * compute the final state we want first and check if we need to
6862 * make any changes at all.
6863 */
6864 final = val;
6865 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006866 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006867 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006868 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006869 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6870
6871 final &= ~DREF_SSC_SOURCE_MASK;
6872 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6873 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006874
Keith Packard199e5d72011-09-22 12:01:57 -07006875 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006876 final |= DREF_SSC_SOURCE_ENABLE;
6877
6878 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6879 final |= DREF_SSC1_ENABLE;
6880
6881 if (has_cpu_edp) {
6882 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6883 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6884 else
6885 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6886 } else
6887 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6888 } else {
6889 final |= DREF_SSC_SOURCE_DISABLE;
6890 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6891 }
6892
6893 if (final == val)
6894 return;
6895
6896 /* Always enable nonspread source */
6897 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6898
6899 if (has_ck505)
6900 val |= DREF_NONSPREAD_CK505_ENABLE;
6901 else
6902 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6903
6904 if (has_panel) {
6905 val &= ~DREF_SSC_SOURCE_MASK;
6906 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006907
Keith Packard199e5d72011-09-22 12:01:57 -07006908 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006909 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006910 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006911 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006912 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006913 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006914
6915 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006916 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006917 POSTING_READ(PCH_DREF_CONTROL);
6918 udelay(200);
6919
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006920 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006921
6922 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006923 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006924 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006925 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006926 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006927 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006928 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006929 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006930 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006931
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006932 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006933 POSTING_READ(PCH_DREF_CONTROL);
6934 udelay(200);
6935 } else {
6936 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6937
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006938 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006939
6940 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006941 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006942
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006943 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006944 POSTING_READ(PCH_DREF_CONTROL);
6945 udelay(200);
6946
6947 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006948 val &= ~DREF_SSC_SOURCE_MASK;
6949 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006950
6951 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006952 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006953
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006954 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006955 POSTING_READ(PCH_DREF_CONTROL);
6956 udelay(200);
6957 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006958
6959 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006960}
6961
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006962static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006963{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006964 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006965
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006966 tmp = I915_READ(SOUTH_CHICKEN2);
6967 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6968 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006969
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006970 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6971 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6972 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006973
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006974 tmp = I915_READ(SOUTH_CHICKEN2);
6975 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6976 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006977
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006978 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6979 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6980 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006981}
6982
6983/* WaMPhyProgramming:hsw */
6984static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6985{
6986 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006987
6988 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6989 tmp &= ~(0xFF << 24);
6990 tmp |= (0x12 << 24);
6991 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6992
Paulo Zanonidde86e22012-12-01 12:04:25 -02006993 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6994 tmp |= (1 << 11);
6995 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6996
6997 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6998 tmp |= (1 << 11);
6999 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7000
Paulo Zanonidde86e22012-12-01 12:04:25 -02007001 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7002 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7003 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7004
7005 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7006 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7007 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7008
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007009 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7010 tmp &= ~(7 << 13);
7011 tmp |= (5 << 13);
7012 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007013
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007014 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7015 tmp &= ~(7 << 13);
7016 tmp |= (5 << 13);
7017 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007018
7019 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7020 tmp &= ~0xFF;
7021 tmp |= 0x1C;
7022 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7023
7024 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7025 tmp &= ~0xFF;
7026 tmp |= 0x1C;
7027 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7028
7029 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7030 tmp &= ~(0xFF << 16);
7031 tmp |= (0x1C << 16);
7032 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7033
7034 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7035 tmp &= ~(0xFF << 16);
7036 tmp |= (0x1C << 16);
7037 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7038
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007039 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7040 tmp |= (1 << 27);
7041 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007042
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007043 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7044 tmp |= (1 << 27);
7045 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007046
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007047 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7048 tmp &= ~(0xF << 28);
7049 tmp |= (4 << 28);
7050 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007051
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007052 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7053 tmp &= ~(0xF << 28);
7054 tmp |= (4 << 28);
7055 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007056}
7057
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007058/* Implements 3 different sequences from BSpec chapter "Display iCLK
7059 * Programming" based on the parameters passed:
7060 * - Sequence to enable CLKOUT_DP
7061 * - Sequence to enable CLKOUT_DP without spread
7062 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7063 */
7064static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7065 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007066{
7067 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007068 uint32_t reg, tmp;
7069
7070 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7071 with_spread = true;
7072 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7073 with_fdi, "LP PCH doesn't have FDI\n"))
7074 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007075
7076 mutex_lock(&dev_priv->dpio_lock);
7077
7078 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7079 tmp &= ~SBI_SSCCTL_DISABLE;
7080 tmp |= SBI_SSCCTL_PATHALT;
7081 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7082
7083 udelay(24);
7084
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007085 if (with_spread) {
7086 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7087 tmp &= ~SBI_SSCCTL_PATHALT;
7088 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007089
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007090 if (with_fdi) {
7091 lpt_reset_fdi_mphy(dev_priv);
7092 lpt_program_fdi_mphy(dev_priv);
7093 }
7094 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007095
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007096 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7097 SBI_GEN0 : SBI_DBUFF0;
7098 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7099 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7100 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007101
7102 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007103}
7104
Paulo Zanoni47701c32013-07-23 11:19:25 -03007105/* Sequence to disable CLKOUT_DP */
7106static void lpt_disable_clkout_dp(struct drm_device *dev)
7107{
7108 struct drm_i915_private *dev_priv = dev->dev_private;
7109 uint32_t reg, tmp;
7110
7111 mutex_lock(&dev_priv->dpio_lock);
7112
7113 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7114 SBI_GEN0 : SBI_DBUFF0;
7115 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7116 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7117 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7118
7119 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7120 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7121 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7122 tmp |= SBI_SSCCTL_PATHALT;
7123 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7124 udelay(32);
7125 }
7126 tmp |= SBI_SSCCTL_DISABLE;
7127 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7128 }
7129
7130 mutex_unlock(&dev_priv->dpio_lock);
7131}
7132
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007133static void lpt_init_pch_refclk(struct drm_device *dev)
7134{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007135 struct intel_encoder *encoder;
7136 bool has_vga = false;
7137
Damien Lespiaub2784e12014-08-05 11:29:37 +01007138 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007139 switch (encoder->type) {
7140 case INTEL_OUTPUT_ANALOG:
7141 has_vga = true;
7142 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007143 default:
7144 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007145 }
7146 }
7147
Paulo Zanoni47701c32013-07-23 11:19:25 -03007148 if (has_vga)
7149 lpt_enable_clkout_dp(dev, true, true);
7150 else
7151 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007152}
7153
Paulo Zanonidde86e22012-12-01 12:04:25 -02007154/*
7155 * Initialize reference clocks when the driver loads
7156 */
7157void intel_init_pch_refclk(struct drm_device *dev)
7158{
7159 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7160 ironlake_init_pch_refclk(dev);
7161 else if (HAS_PCH_LPT(dev))
7162 lpt_init_pch_refclk(dev);
7163}
7164
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007165static int ironlake_get_refclk(struct drm_crtc *crtc)
7166{
7167 struct drm_device *dev = crtc->dev;
7168 struct drm_i915_private *dev_priv = dev->dev_private;
7169 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007170 int num_connectors = 0;
7171 bool is_lvds = false;
7172
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007173 for_each_intel_encoder(dev, encoder) {
7174 if (encoder->new_crtc != to_intel_crtc(crtc))
7175 continue;
7176
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007177 switch (encoder->type) {
7178 case INTEL_OUTPUT_LVDS:
7179 is_lvds = true;
7180 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007181 default:
7182 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007183 }
7184 num_connectors++;
7185 }
7186
7187 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007188 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007189 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007190 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007191 }
7192
7193 return 120000;
7194}
7195
Daniel Vetter6ff93602013-04-19 11:24:36 +02007196static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007197{
7198 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7200 int pipe = intel_crtc->pipe;
7201 uint32_t val;
7202
Daniel Vetter78114072013-06-13 00:54:57 +02007203 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007204
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007205 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007206 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007207 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007208 break;
7209 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007210 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007211 break;
7212 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007213 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007214 break;
7215 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007216 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007217 break;
7218 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007219 /* Case prevented by intel_choose_pipe_bpp_dither. */
7220 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007221 }
7222
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007223 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007224 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7225
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007226 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007227 val |= PIPECONF_INTERLACED_ILK;
7228 else
7229 val |= PIPECONF_PROGRESSIVE;
7230
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007231 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007232 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007233
Paulo Zanonic8203562012-09-12 10:06:29 -03007234 I915_WRITE(PIPECONF(pipe), val);
7235 POSTING_READ(PIPECONF(pipe));
7236}
7237
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007238/*
7239 * Set up the pipe CSC unit.
7240 *
7241 * Currently only full range RGB to limited range RGB conversion
7242 * is supported, but eventually this should handle various
7243 * RGB<->YCbCr scenarios as well.
7244 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007245static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007246{
7247 struct drm_device *dev = crtc->dev;
7248 struct drm_i915_private *dev_priv = dev->dev_private;
7249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7250 int pipe = intel_crtc->pipe;
7251 uint16_t coeff = 0x7800; /* 1.0 */
7252
7253 /*
7254 * TODO: Check what kind of values actually come out of the pipe
7255 * with these coeff/postoff values and adjust to get the best
7256 * accuracy. Perhaps we even need to take the bpc value into
7257 * consideration.
7258 */
7259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007260 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007261 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7262
7263 /*
7264 * GY/GU and RY/RU should be the other way around according
7265 * to BSpec, but reality doesn't agree. Just set them up in
7266 * a way that results in the correct picture.
7267 */
7268 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7269 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7270
7271 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7272 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7273
7274 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7275 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7276
7277 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7278 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7279 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7280
7281 if (INTEL_INFO(dev)->gen > 6) {
7282 uint16_t postoff = 0;
7283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007284 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007285 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007286
7287 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7288 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7289 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7290
7291 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7292 } else {
7293 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7294
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007295 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007296 mode |= CSC_BLACK_SCREEN_OFFSET;
7297
7298 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7299 }
7300}
7301
Daniel Vetter6ff93602013-04-19 11:24:36 +02007302static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007303{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007304 struct drm_device *dev = crtc->dev;
7305 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007307 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007308 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007309 uint32_t val;
7310
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007311 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007313 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007314 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007316 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007317 val |= PIPECONF_INTERLACED_ILK;
7318 else
7319 val |= PIPECONF_PROGRESSIVE;
7320
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007321 I915_WRITE(PIPECONF(cpu_transcoder), val);
7322 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007323
7324 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7325 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007326
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307327 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007328 val = 0;
7329
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007330 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007331 case 18:
7332 val |= PIPEMISC_DITHER_6_BPC;
7333 break;
7334 case 24:
7335 val |= PIPEMISC_DITHER_8_BPC;
7336 break;
7337 case 30:
7338 val |= PIPEMISC_DITHER_10_BPC;
7339 break;
7340 case 36:
7341 val |= PIPEMISC_DITHER_12_BPC;
7342 break;
7343 default:
7344 /* Case prevented by pipe_config_set_bpp. */
7345 BUG();
7346 }
7347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007348 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007349 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7350
7351 I915_WRITE(PIPEMISC(pipe), val);
7352 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007353}
7354
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007355static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007356 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007357 intel_clock_t *clock,
7358 bool *has_reduced_clock,
7359 intel_clock_t *reduced_clock)
7360{
7361 struct drm_device *dev = crtc->dev;
7362 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007364 int refclk;
7365 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007366 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007367
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007368 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007369
7370 refclk = ironlake_get_refclk(crtc);
7371
7372 /*
7373 * Returns a set of divisors for the desired target clock with the given
7374 * refclk, or FALSE. The returned values represent the clock equation:
7375 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7376 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007377 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007378 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007379 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007380 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007381 if (!ret)
7382 return false;
7383
7384 if (is_lvds && dev_priv->lvds_downclock_avail) {
7385 /*
7386 * Ensure we match the reduced clock's P to the target clock.
7387 * If the clocks don't match, we can't switch the display clock
7388 * by using the FP0/FP1. In such case we will disable the LVDS
7389 * downclock feature.
7390 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007391 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007392 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007393 dev_priv->lvds_downclock,
7394 refclk, clock,
7395 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007396 }
7397
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007398 return true;
7399}
7400
Paulo Zanonid4b19312012-11-29 11:29:32 -02007401int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7402{
7403 /*
7404 * Account for spread spectrum to avoid
7405 * oversubscribing the link. Max center spread
7406 * is 2.5%; use 5% for safety's sake.
7407 */
7408 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007409 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007410}
7411
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007412static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007413{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007414 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007415}
7416
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007417static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007418 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007419 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007420 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007421{
7422 struct drm_crtc *crtc = &intel_crtc->base;
7423 struct drm_device *dev = crtc->dev;
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425 struct intel_encoder *intel_encoder;
7426 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007427 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007428 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007429
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007430 for_each_intel_encoder(dev, intel_encoder) {
7431 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7432 continue;
7433
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007434 switch (intel_encoder->type) {
7435 case INTEL_OUTPUT_LVDS:
7436 is_lvds = true;
7437 break;
7438 case INTEL_OUTPUT_SDVO:
7439 case INTEL_OUTPUT_HDMI:
7440 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007441 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007442 default:
7443 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007444 }
7445
7446 num_connectors++;
7447 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007448
Chris Wilsonc1858122010-12-03 21:35:48 +00007449 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007450 factor = 21;
7451 if (is_lvds) {
7452 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007453 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007454 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007455 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007456 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007457 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007458
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007459 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007460 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007461
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007462 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7463 *fp2 |= FP_CB_TUNE;
7464
Chris Wilson5eddb702010-09-11 13:48:45 +01007465 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007466
Eric Anholta07d6782011-03-30 13:01:08 -07007467 if (is_lvds)
7468 dpll |= DPLLB_MODE_LVDS;
7469 else
7470 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007471
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007472 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007473 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007474
7475 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007476 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007477 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007478 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007479
Eric Anholta07d6782011-03-30 13:01:08 -07007480 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007481 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007482 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007483 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007484
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007485 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007486 case 5:
7487 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7488 break;
7489 case 7:
7490 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7491 break;
7492 case 10:
7493 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7494 break;
7495 case 14:
7496 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7497 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007498 }
7499
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007500 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007501 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007502 else
7503 dpll |= PLL_REF_INPUT_DREFCLK;
7504
Daniel Vetter959e16d2013-06-05 13:34:21 +02007505 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007506}
7507
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007508static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7509 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007510{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007511 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007512 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007513 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007514 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007515 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007516 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007517
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007518 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007519
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007520 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7521 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7522
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007523 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007524 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007525 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007526 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7527 return -EINVAL;
7528 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007529 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 if (!crtc_state->clock_set) {
7531 crtc_state->dpll.n = clock.n;
7532 crtc_state->dpll.m1 = clock.m1;
7533 crtc_state->dpll.m2 = clock.m2;
7534 crtc_state->dpll.p1 = clock.p1;
7535 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007536 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007537
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007538 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007539 if (crtc_state->has_pch_encoder) {
7540 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007541 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007542 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007543
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007545 &fp, &reduced_clock,
7546 has_reduced_clock ? &fp2 : NULL);
7547
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007548 crtc_state->dpll_hw_state.dpll = dpll;
7549 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007550 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007552 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007554
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007556 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007557 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007558 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007559 return -EINVAL;
7560 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007561 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007562
Jani Nikulad330a952014-01-21 11:24:25 +02007563 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007564 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007565 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007566 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007567
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007568 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007569}
7570
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007571static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7572 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007573{
7574 struct drm_device *dev = crtc->base.dev;
7575 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007576 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007577
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007578 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7579 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7580 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7581 & ~TU_SIZE_MASK;
7582 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7583 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7584 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7585}
7586
7587static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7588 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007589 struct intel_link_m_n *m_n,
7590 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007591{
7592 struct drm_device *dev = crtc->base.dev;
7593 struct drm_i915_private *dev_priv = dev->dev_private;
7594 enum pipe pipe = crtc->pipe;
7595
7596 if (INTEL_INFO(dev)->gen >= 5) {
7597 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7598 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7599 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7600 & ~TU_SIZE_MASK;
7601 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7602 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7603 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007604 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7605 * gen < 8) and if DRRS is supported (to make sure the
7606 * registers are not unnecessarily read).
7607 */
7608 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007609 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007610 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7611 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7612 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7613 & ~TU_SIZE_MASK;
7614 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7615 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7616 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7617 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007618 } else {
7619 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7620 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7621 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7622 & ~TU_SIZE_MASK;
7623 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7624 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7625 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7626 }
7627}
7628
7629void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007630 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007631{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007632 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007633 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7634 else
7635 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007636 &pipe_config->dp_m_n,
7637 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007638}
7639
Daniel Vetter72419202013-04-04 13:28:53 +02007640static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007641 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007642{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007643 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007644 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007645}
7646
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007647static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007648 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007649{
7650 struct drm_device *dev = crtc->base.dev;
7651 struct drm_i915_private *dev_priv = dev->dev_private;
7652 uint32_t tmp;
7653
7654 tmp = I915_READ(PS_CTL(crtc->pipe));
7655
7656 if (tmp & PS_ENABLE) {
7657 pipe_config->pch_pfit.enabled = true;
7658 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7659 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7660 }
7661}
7662
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007663static void
7664skylake_get_initial_plane_config(struct intel_crtc *crtc,
7665 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007666{
7667 struct drm_device *dev = crtc->base.dev;
7668 struct drm_i915_private *dev_priv = dev->dev_private;
7669 u32 val, base, offset, stride_mult;
7670 int pipe = crtc->pipe;
7671 int fourcc, pixel_format;
7672 int aligned_height;
7673 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007674 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007675
Damien Lespiaud9806c92015-01-21 14:07:19 +00007676 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007677 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007678 DRM_DEBUG_KMS("failed to alloc fb\n");
7679 return;
7680 }
7681
Damien Lespiau1b842c82015-01-21 13:50:54 +00007682 fb = &intel_fb->base;
7683
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007684 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007685 if (!(val & PLANE_CTL_ENABLE))
7686 goto error;
7687
Daniel Vetter18c52472015-02-10 17:16:09 +00007688 if (val & PLANE_CTL_TILED_MASK) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007689 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007690 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7691 }
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007692
7693 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7694 fourcc = skl_format_to_fourcc(pixel_format,
7695 val & PLANE_CTL_ORDER_RGBX,
7696 val & PLANE_CTL_ALPHA_MASK);
7697 fb->pixel_format = fourcc;
7698 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7699
7700 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7701 plane_config->base = base;
7702
7703 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7704
7705 val = I915_READ(PLANE_SIZE(pipe, 0));
7706 fb->height = ((val >> 16) & 0xfff) + 1;
7707 fb->width = ((val >> 0) & 0x1fff) + 1;
7708
7709 val = I915_READ(PLANE_STRIDE(pipe, 0));
7710 switch (plane_config->tiling) {
7711 case I915_TILING_NONE:
7712 stride_mult = 64;
7713 break;
7714 case I915_TILING_X:
7715 stride_mult = 512;
7716 break;
7717 default:
7718 MISSING_CASE(plane_config->tiling);
7719 goto error;
7720 }
7721 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7722
7723 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007724 fb->pixel_format,
7725 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007726
7727 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7728
7729 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7730 pipe_name(pipe), fb->width, fb->height,
7731 fb->bits_per_pixel, base, fb->pitches[0],
7732 plane_config->size);
7733
Damien Lespiau2d140302015-02-05 17:22:18 +00007734 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007735 return;
7736
7737error:
7738 kfree(fb);
7739}
7740
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007741static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007742 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007743{
7744 struct drm_device *dev = crtc->base.dev;
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 uint32_t tmp;
7747
7748 tmp = I915_READ(PF_CTL(crtc->pipe));
7749
7750 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007751 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007752 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7753 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007754
7755 /* We currently do not free assignements of panel fitters on
7756 * ivb/hsw (since we don't use the higher upscaling modes which
7757 * differentiates them) so just WARN about this case for now. */
7758 if (IS_GEN7(dev)) {
7759 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7760 PF_PIPE_SEL_IVB(crtc->pipe));
7761 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007762 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007763}
7764
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007765static void
7766ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7767 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007768{
7769 struct drm_device *dev = crtc->base.dev;
7770 struct drm_i915_private *dev_priv = dev->dev_private;
7771 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007772 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007773 int fourcc, pixel_format;
7774 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007775 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007776 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007777
Damien Lespiau42a7b082015-02-05 19:35:13 +00007778 val = I915_READ(DSPCNTR(pipe));
7779 if (!(val & DISPLAY_PLANE_ENABLE))
7780 return;
7781
Damien Lespiaud9806c92015-01-21 14:07:19 +00007782 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007783 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007784 DRM_DEBUG_KMS("failed to alloc fb\n");
7785 return;
7786 }
7787
Damien Lespiau1b842c82015-01-21 13:50:54 +00007788 fb = &intel_fb->base;
7789
Daniel Vetter18c52472015-02-10 17:16:09 +00007790 if (INTEL_INFO(dev)->gen >= 4) {
7791 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007792 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007793 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7794 }
7795 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007796
7797 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007798 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007799 fb->pixel_format = fourcc;
7800 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007801
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007802 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007803 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007804 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007805 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007806 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007807 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007808 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007809 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007810 }
7811 plane_config->base = base;
7812
7813 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007814 fb->width = ((val >> 16) & 0xfff) + 1;
7815 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007816
7817 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007818 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007819
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007820 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007821 fb->pixel_format,
7822 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007823
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007824 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007825
Damien Lespiau2844a922015-01-20 12:51:48 +00007826 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7827 pipe_name(pipe), fb->width, fb->height,
7828 fb->bits_per_pixel, base, fb->pitches[0],
7829 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007830
Damien Lespiau2d140302015-02-05 17:22:18 +00007831 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007832}
7833
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007834static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007835 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007836{
7837 struct drm_device *dev = crtc->base.dev;
7838 struct drm_i915_private *dev_priv = dev->dev_private;
7839 uint32_t tmp;
7840
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007841 if (!intel_display_power_is_enabled(dev_priv,
7842 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007843 return false;
7844
Daniel Vettere143a212013-07-04 12:01:15 +02007845 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007846 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007847
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007848 tmp = I915_READ(PIPECONF(crtc->pipe));
7849 if (!(tmp & PIPECONF_ENABLE))
7850 return false;
7851
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007852 switch (tmp & PIPECONF_BPC_MASK) {
7853 case PIPECONF_6BPC:
7854 pipe_config->pipe_bpp = 18;
7855 break;
7856 case PIPECONF_8BPC:
7857 pipe_config->pipe_bpp = 24;
7858 break;
7859 case PIPECONF_10BPC:
7860 pipe_config->pipe_bpp = 30;
7861 break;
7862 case PIPECONF_12BPC:
7863 pipe_config->pipe_bpp = 36;
7864 break;
7865 default:
7866 break;
7867 }
7868
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007869 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7870 pipe_config->limited_color_range = true;
7871
Daniel Vetterab9412b2013-05-03 11:49:46 +02007872 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007873 struct intel_shared_dpll *pll;
7874
Daniel Vetter88adfff2013-03-28 10:42:01 +01007875 pipe_config->has_pch_encoder = true;
7876
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007877 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7878 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7879 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007880
7881 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007882
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007883 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007884 pipe_config->shared_dpll =
7885 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007886 } else {
7887 tmp = I915_READ(PCH_DPLL_SEL);
7888 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7889 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7890 else
7891 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7892 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007893
7894 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7895
7896 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7897 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007898
7899 tmp = pipe_config->dpll_hw_state.dpll;
7900 pipe_config->pixel_multiplier =
7901 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7902 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007903
7904 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007905 } else {
7906 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007907 }
7908
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007909 intel_get_pipe_timings(crtc, pipe_config);
7910
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007911 ironlake_get_pfit_config(crtc, pipe_config);
7912
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007913 return true;
7914}
7915
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007916static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7917{
7918 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007919 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007920
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007921 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007922 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007923 pipe_name(crtc->pipe));
7924
Rob Clarke2c719b2014-12-15 13:56:32 -05007925 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7926 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7927 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7928 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7929 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7930 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007931 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007932 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007933 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007934 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007935 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007936 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007937 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007938 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007939 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007940
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007941 /*
7942 * In theory we can still leave IRQs enabled, as long as only the HPD
7943 * interrupts remain enabled. We used to check for that, but since it's
7944 * gen-specific and since we only disable LCPLL after we fully disable
7945 * the interrupts, the check below should be enough.
7946 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007947 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007948}
7949
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007950static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7951{
7952 struct drm_device *dev = dev_priv->dev;
7953
7954 if (IS_HASWELL(dev))
7955 return I915_READ(D_COMP_HSW);
7956 else
7957 return I915_READ(D_COMP_BDW);
7958}
7959
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007960static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7961{
7962 struct drm_device *dev = dev_priv->dev;
7963
7964 if (IS_HASWELL(dev)) {
7965 mutex_lock(&dev_priv->rps.hw_lock);
7966 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7967 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007968 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007969 mutex_unlock(&dev_priv->rps.hw_lock);
7970 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007971 I915_WRITE(D_COMP_BDW, val);
7972 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007973 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007974}
7975
7976/*
7977 * This function implements pieces of two sequences from BSpec:
7978 * - Sequence for display software to disable LCPLL
7979 * - Sequence for display software to allow package C8+
7980 * The steps implemented here are just the steps that actually touch the LCPLL
7981 * register. Callers should take care of disabling all the display engine
7982 * functions, doing the mode unset, fixing interrupts, etc.
7983 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007984static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7985 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007986{
7987 uint32_t val;
7988
7989 assert_can_disable_lcpll(dev_priv);
7990
7991 val = I915_READ(LCPLL_CTL);
7992
7993 if (switch_to_fclk) {
7994 val |= LCPLL_CD_SOURCE_FCLK;
7995 I915_WRITE(LCPLL_CTL, val);
7996
7997 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7998 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7999 DRM_ERROR("Switching to FCLK failed\n");
8000
8001 val = I915_READ(LCPLL_CTL);
8002 }
8003
8004 val |= LCPLL_PLL_DISABLE;
8005 I915_WRITE(LCPLL_CTL, val);
8006 POSTING_READ(LCPLL_CTL);
8007
8008 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8009 DRM_ERROR("LCPLL still locked\n");
8010
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008011 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008012 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008013 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008014 ndelay(100);
8015
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008016 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8017 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008018 DRM_ERROR("D_COMP RCOMP still in progress\n");
8019
8020 if (allow_power_down) {
8021 val = I915_READ(LCPLL_CTL);
8022 val |= LCPLL_POWER_DOWN_ALLOW;
8023 I915_WRITE(LCPLL_CTL, val);
8024 POSTING_READ(LCPLL_CTL);
8025 }
8026}
8027
8028/*
8029 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8030 * source.
8031 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008032static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008033{
8034 uint32_t val;
8035
8036 val = I915_READ(LCPLL_CTL);
8037
8038 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8039 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8040 return;
8041
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008042 /*
8043 * Make sure we're not on PC8 state before disabling PC8, otherwise
8044 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008045 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008046 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008047
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008048 if (val & LCPLL_POWER_DOWN_ALLOW) {
8049 val &= ~LCPLL_POWER_DOWN_ALLOW;
8050 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008051 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008052 }
8053
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008054 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008055 val |= D_COMP_COMP_FORCE;
8056 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008057 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008058
8059 val = I915_READ(LCPLL_CTL);
8060 val &= ~LCPLL_PLL_DISABLE;
8061 I915_WRITE(LCPLL_CTL, val);
8062
8063 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8064 DRM_ERROR("LCPLL not locked yet\n");
8065
8066 if (val & LCPLL_CD_SOURCE_FCLK) {
8067 val = I915_READ(LCPLL_CTL);
8068 val &= ~LCPLL_CD_SOURCE_FCLK;
8069 I915_WRITE(LCPLL_CTL, val);
8070
8071 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8072 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8073 DRM_ERROR("Switching back to LCPLL failed\n");
8074 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008075
Mika Kuoppala59bad942015-01-16 11:34:40 +02008076 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008077}
8078
Paulo Zanoni765dab672014-03-07 20:08:18 -03008079/*
8080 * Package states C8 and deeper are really deep PC states that can only be
8081 * reached when all the devices on the system allow it, so even if the graphics
8082 * device allows PC8+, it doesn't mean the system will actually get to these
8083 * states. Our driver only allows PC8+ when going into runtime PM.
8084 *
8085 * The requirements for PC8+ are that all the outputs are disabled, the power
8086 * well is disabled and most interrupts are disabled, and these are also
8087 * requirements for runtime PM. When these conditions are met, we manually do
8088 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8089 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8090 * hang the machine.
8091 *
8092 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8093 * the state of some registers, so when we come back from PC8+ we need to
8094 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8095 * need to take care of the registers kept by RC6. Notice that this happens even
8096 * if we don't put the device in PCI D3 state (which is what currently happens
8097 * because of the runtime PM support).
8098 *
8099 * For more, read "Display Sequences for Package C8" on the hardware
8100 * documentation.
8101 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008102void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008103{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008104 struct drm_device *dev = dev_priv->dev;
8105 uint32_t val;
8106
Paulo Zanonic67a4702013-08-19 13:18:09 -03008107 DRM_DEBUG_KMS("Enabling package C8+\n");
8108
Paulo Zanonic67a4702013-08-19 13:18:09 -03008109 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8110 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8111 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8112 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8113 }
8114
8115 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008116 hsw_disable_lcpll(dev_priv, true, true);
8117}
8118
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008119void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008120{
8121 struct drm_device *dev = dev_priv->dev;
8122 uint32_t val;
8123
Paulo Zanonic67a4702013-08-19 13:18:09 -03008124 DRM_DEBUG_KMS("Disabling package C8+\n");
8125
8126 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008127 lpt_init_pch_refclk(dev);
8128
8129 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8130 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8131 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8132 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8133 }
8134
8135 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008136}
8137
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008138static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8139 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008140{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008141 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008142 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008143
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008144 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008145
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008146 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147}
8148
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008149static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8150 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008151 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008152{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008153 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008154
8155 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8156 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8157
8158 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008159 case SKL_DPLL0:
8160 /*
8161 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8162 * of the shared DPLL framework and thus needs to be read out
8163 * separately
8164 */
8165 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8166 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8167 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008168 case SKL_DPLL1:
8169 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8170 break;
8171 case SKL_DPLL2:
8172 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8173 break;
8174 case SKL_DPLL3:
8175 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8176 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008177 }
8178}
8179
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008180static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8181 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008182 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008183{
8184 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8185
8186 switch (pipe_config->ddi_pll_sel) {
8187 case PORT_CLK_SEL_WRPLL1:
8188 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8189 break;
8190 case PORT_CLK_SEL_WRPLL2:
8191 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8192 break;
8193 }
8194}
8195
Daniel Vetter26804af2014-06-25 22:01:55 +03008196static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008197 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008198{
8199 struct drm_device *dev = crtc->base.dev;
8200 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008201 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008202 enum port port;
8203 uint32_t tmp;
8204
8205 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8206
8207 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8208
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008209 if (IS_SKYLAKE(dev))
8210 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8211 else
8212 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008213
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008214 if (pipe_config->shared_dpll >= 0) {
8215 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8216
8217 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8218 &pipe_config->dpll_hw_state));
8219 }
8220
Daniel Vetter26804af2014-06-25 22:01:55 +03008221 /*
8222 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8223 * DDI E. So just check whether this pipe is wired to DDI E and whether
8224 * the PCH transcoder is on.
8225 */
Damien Lespiauca370452013-12-03 13:56:24 +00008226 if (INTEL_INFO(dev)->gen < 9 &&
8227 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008228 pipe_config->has_pch_encoder = true;
8229
8230 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8231 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8232 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8233
8234 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8235 }
8236}
8237
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008238static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008239 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008240{
8241 struct drm_device *dev = crtc->base.dev;
8242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008243 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008244 uint32_t tmp;
8245
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008246 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008247 POWER_DOMAIN_PIPE(crtc->pipe)))
8248 return false;
8249
Daniel Vettere143a212013-07-04 12:01:15 +02008250 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008251 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8252
Daniel Vettereccb1402013-05-22 00:50:22 +02008253 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8254 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8255 enum pipe trans_edp_pipe;
8256 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8257 default:
8258 WARN(1, "unknown pipe linked to edp transcoder\n");
8259 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8260 case TRANS_DDI_EDP_INPUT_A_ON:
8261 trans_edp_pipe = PIPE_A;
8262 break;
8263 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8264 trans_edp_pipe = PIPE_B;
8265 break;
8266 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8267 trans_edp_pipe = PIPE_C;
8268 break;
8269 }
8270
8271 if (trans_edp_pipe == crtc->pipe)
8272 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8273 }
8274
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008275 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008276 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008277 return false;
8278
Daniel Vettereccb1402013-05-22 00:50:22 +02008279 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008280 if (!(tmp & PIPECONF_ENABLE))
8281 return false;
8282
Daniel Vetter26804af2014-06-25 22:01:55 +03008283 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008284
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008285 intel_get_pipe_timings(crtc, pipe_config);
8286
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008287 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008288 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8289 if (IS_SKYLAKE(dev))
8290 skylake_get_pfit_config(crtc, pipe_config);
8291 else
8292 ironlake_get_pfit_config(crtc, pipe_config);
8293 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008294
Jesse Barnese59150d2014-01-07 13:30:45 -08008295 if (IS_HASWELL(dev))
8296 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8297 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008298
Clint Taylorebb69c92014-09-30 10:30:22 -07008299 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8300 pipe_config->pixel_multiplier =
8301 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8302 } else {
8303 pipe_config->pixel_multiplier = 1;
8304 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008305
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008306 return true;
8307}
8308
Chris Wilson560b85b2010-08-07 11:01:38 +01008309static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8310{
8311 struct drm_device *dev = crtc->dev;
8312 struct drm_i915_private *dev_priv = dev->dev_private;
8313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008314 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008315
Ville Syrjälädc41c152014-08-13 11:57:05 +03008316 if (base) {
8317 unsigned int width = intel_crtc->cursor_width;
8318 unsigned int height = intel_crtc->cursor_height;
8319 unsigned int stride = roundup_pow_of_two(width) * 4;
8320
8321 switch (stride) {
8322 default:
8323 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8324 width, stride);
8325 stride = 256;
8326 /* fallthrough */
8327 case 256:
8328 case 512:
8329 case 1024:
8330 case 2048:
8331 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008332 }
8333
Ville Syrjälädc41c152014-08-13 11:57:05 +03008334 cntl |= CURSOR_ENABLE |
8335 CURSOR_GAMMA_ENABLE |
8336 CURSOR_FORMAT_ARGB |
8337 CURSOR_STRIDE(stride);
8338
8339 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008340 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008341
Ville Syrjälädc41c152014-08-13 11:57:05 +03008342 if (intel_crtc->cursor_cntl != 0 &&
8343 (intel_crtc->cursor_base != base ||
8344 intel_crtc->cursor_size != size ||
8345 intel_crtc->cursor_cntl != cntl)) {
8346 /* On these chipsets we can only modify the base/size/stride
8347 * whilst the cursor is disabled.
8348 */
8349 I915_WRITE(_CURACNTR, 0);
8350 POSTING_READ(_CURACNTR);
8351 intel_crtc->cursor_cntl = 0;
8352 }
8353
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008354 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008355 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008356 intel_crtc->cursor_base = base;
8357 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008358
8359 if (intel_crtc->cursor_size != size) {
8360 I915_WRITE(CURSIZE, size);
8361 intel_crtc->cursor_size = size;
8362 }
8363
Chris Wilson4b0e3332014-05-30 16:35:26 +03008364 if (intel_crtc->cursor_cntl != cntl) {
8365 I915_WRITE(_CURACNTR, cntl);
8366 POSTING_READ(_CURACNTR);
8367 intel_crtc->cursor_cntl = cntl;
8368 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008369}
8370
8371static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8372{
8373 struct drm_device *dev = crtc->dev;
8374 struct drm_i915_private *dev_priv = dev->dev_private;
8375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8376 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008377 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008378
Chris Wilson4b0e3332014-05-30 16:35:26 +03008379 cntl = 0;
8380 if (base) {
8381 cntl = MCURSOR_GAMMA_ENABLE;
8382 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308383 case 64:
8384 cntl |= CURSOR_MODE_64_ARGB_AX;
8385 break;
8386 case 128:
8387 cntl |= CURSOR_MODE_128_ARGB_AX;
8388 break;
8389 case 256:
8390 cntl |= CURSOR_MODE_256_ARGB_AX;
8391 break;
8392 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008393 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308394 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008395 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008396 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008397
8398 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8399 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008400 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008401
Matt Roper8e7d6882015-01-21 16:35:41 -08008402 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008403 cntl |= CURSOR_ROTATE_180;
8404
Chris Wilson4b0e3332014-05-30 16:35:26 +03008405 if (intel_crtc->cursor_cntl != cntl) {
8406 I915_WRITE(CURCNTR(pipe), cntl);
8407 POSTING_READ(CURCNTR(pipe));
8408 intel_crtc->cursor_cntl = cntl;
8409 }
8410
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008411 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008412 I915_WRITE(CURBASE(pipe), base);
8413 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008414
8415 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008416}
8417
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008418/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008419static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8420 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008421{
8422 struct drm_device *dev = crtc->dev;
8423 struct drm_i915_private *dev_priv = dev->dev_private;
8424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8425 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008426 int x = crtc->cursor_x;
8427 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008428 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008429
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008430 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008431 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008432
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008433 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008434 base = 0;
8435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008436 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008437 base = 0;
8438
8439 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008440 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008441 base = 0;
8442
8443 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8444 x = -x;
8445 }
8446 pos |= x << CURSOR_X_SHIFT;
8447
8448 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008449 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008450 base = 0;
8451
8452 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8453 y = -y;
8454 }
8455 pos |= y << CURSOR_Y_SHIFT;
8456
Chris Wilson4b0e3332014-05-30 16:35:26 +03008457 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008458 return;
8459
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008460 I915_WRITE(CURPOS(pipe), pos);
8461
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008462 /* ILK+ do this automagically */
8463 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008464 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008465 base += (intel_crtc->cursor_height *
8466 intel_crtc->cursor_width - 1) * 4;
8467 }
8468
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008469 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008470 i845_update_cursor(crtc, base);
8471 else
8472 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008473}
8474
Ville Syrjälädc41c152014-08-13 11:57:05 +03008475static bool cursor_size_ok(struct drm_device *dev,
8476 uint32_t width, uint32_t height)
8477{
8478 if (width == 0 || height == 0)
8479 return false;
8480
8481 /*
8482 * 845g/865g are special in that they are only limited by
8483 * the width of their cursors, the height is arbitrary up to
8484 * the precision of the register. Everything else requires
8485 * square cursors, limited to a few power-of-two sizes.
8486 */
8487 if (IS_845G(dev) || IS_I865G(dev)) {
8488 if ((width & 63) != 0)
8489 return false;
8490
8491 if (width > (IS_845G(dev) ? 64 : 512))
8492 return false;
8493
8494 if (height > 1023)
8495 return false;
8496 } else {
8497 switch (width | height) {
8498 case 256:
8499 case 128:
8500 if (IS_GEN2(dev))
8501 return false;
8502 case 64:
8503 break;
8504 default:
8505 return false;
8506 }
8507 }
8508
8509 return true;
8510}
8511
Jesse Barnes79e53942008-11-07 14:24:08 -08008512static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008513 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008514{
James Simmons72034252010-08-03 01:33:19 +01008515 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008517
James Simmons72034252010-08-03 01:33:19 +01008518 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008519 intel_crtc->lut_r[i] = red[i] >> 8;
8520 intel_crtc->lut_g[i] = green[i] >> 8;
8521 intel_crtc->lut_b[i] = blue[i] >> 8;
8522 }
8523
8524 intel_crtc_load_lut(crtc);
8525}
8526
Jesse Barnes79e53942008-11-07 14:24:08 -08008527/* VESA 640x480x72Hz mode to set on the pipe */
8528static struct drm_display_mode load_detect_mode = {
8529 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8530 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8531};
8532
Daniel Vettera8bb6812014-02-10 18:00:39 +01008533struct drm_framebuffer *
8534__intel_framebuffer_create(struct drm_device *dev,
8535 struct drm_mode_fb_cmd2 *mode_cmd,
8536 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008537{
8538 struct intel_framebuffer *intel_fb;
8539 int ret;
8540
8541 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8542 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008543 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008544 return ERR_PTR(-ENOMEM);
8545 }
8546
8547 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008548 if (ret)
8549 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008550
8551 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008552err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008553 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008554 kfree(intel_fb);
8555
8556 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008557}
8558
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008559static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008560intel_framebuffer_create(struct drm_device *dev,
8561 struct drm_mode_fb_cmd2 *mode_cmd,
8562 struct drm_i915_gem_object *obj)
8563{
8564 struct drm_framebuffer *fb;
8565 int ret;
8566
8567 ret = i915_mutex_lock_interruptible(dev);
8568 if (ret)
8569 return ERR_PTR(ret);
8570 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8571 mutex_unlock(&dev->struct_mutex);
8572
8573 return fb;
8574}
8575
Chris Wilsond2dff872011-04-19 08:36:26 +01008576static u32
8577intel_framebuffer_pitch_for_width(int width, int bpp)
8578{
8579 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8580 return ALIGN(pitch, 64);
8581}
8582
8583static u32
8584intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8585{
8586 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008587 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008588}
8589
8590static struct drm_framebuffer *
8591intel_framebuffer_create_for_mode(struct drm_device *dev,
8592 struct drm_display_mode *mode,
8593 int depth, int bpp)
8594{
8595 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008596 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008597
8598 obj = i915_gem_alloc_object(dev,
8599 intel_framebuffer_size_for_mode(mode, bpp));
8600 if (obj == NULL)
8601 return ERR_PTR(-ENOMEM);
8602
8603 mode_cmd.width = mode->hdisplay;
8604 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008605 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8606 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008607 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008608
8609 return intel_framebuffer_create(dev, &mode_cmd, obj);
8610}
8611
8612static struct drm_framebuffer *
8613mode_fits_in_fbdev(struct drm_device *dev,
8614 struct drm_display_mode *mode)
8615{
Daniel Vetter4520f532013-10-09 09:18:51 +02008616#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008617 struct drm_i915_private *dev_priv = dev->dev_private;
8618 struct drm_i915_gem_object *obj;
8619 struct drm_framebuffer *fb;
8620
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008621 if (!dev_priv->fbdev)
8622 return NULL;
8623
8624 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008625 return NULL;
8626
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008627 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008628 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008629
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008630 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008631 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8632 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008633 return NULL;
8634
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008635 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008636 return NULL;
8637
8638 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008639#else
8640 return NULL;
8641#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008642}
8643
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008644bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008645 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008646 struct intel_load_detect_pipe *old,
8647 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008648{
8649 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008650 struct intel_encoder *intel_encoder =
8651 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008652 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008653 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008654 struct drm_crtc *crtc = NULL;
8655 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008656 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008657 struct drm_mode_config *config = &dev->mode_config;
8658 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008659
Chris Wilsond2dff872011-04-19 08:36:26 +01008660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008661 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008662 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008663
Rob Clark51fd3712013-11-19 12:10:12 -05008664retry:
8665 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8666 if (ret)
8667 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008668
Jesse Barnes79e53942008-11-07 14:24:08 -08008669 /*
8670 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008671 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008672 * - if the connector already has an assigned crtc, use it (but make
8673 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008674 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008675 * - try to find the first unused crtc that can drive this connector,
8676 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 */
8678
8679 /* See if we already have a CRTC for this connector */
8680 if (encoder->crtc) {
8681 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008682
Rob Clark51fd3712013-11-19 12:10:12 -05008683 ret = drm_modeset_lock(&crtc->mutex, ctx);
8684 if (ret)
8685 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008686 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8687 if (ret)
8688 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008689
Daniel Vetter24218aa2012-08-12 19:27:11 +02008690 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008691 old->load_detect_temp = false;
8692
8693 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008694 if (connector->dpms != DRM_MODE_DPMS_ON)
8695 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008696
Chris Wilson71731882011-04-19 23:10:58 +01008697 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008698 }
8699
8700 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008701 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 i++;
8703 if (!(encoder->possible_crtcs & (1 << i)))
8704 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008705 if (possible_crtc->enabled)
8706 continue;
8707 /* This can occur when applying the pipe A quirk on resume. */
8708 if (to_intel_crtc(possible_crtc)->new_enabled)
8709 continue;
8710
8711 crtc = possible_crtc;
8712 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008713 }
8714
8715 /*
8716 * If we didn't find an unused CRTC, don't use any.
8717 */
8718 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008719 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008720 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008721 }
8722
Rob Clark51fd3712013-11-19 12:10:12 -05008723 ret = drm_modeset_lock(&crtc->mutex, ctx);
8724 if (ret)
8725 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008726 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8727 if (ret)
8728 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008729 intel_encoder->new_crtc = to_intel_crtc(crtc);
8730 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008731
8732 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008733 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008734 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008735 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008736 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008737 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008738
Chris Wilson64927112011-04-20 07:25:26 +01008739 if (!mode)
8740 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008741
Chris Wilsond2dff872011-04-19 08:36:26 +01008742 /* We need a framebuffer large enough to accommodate all accesses
8743 * that the plane may generate whilst we perform load detection.
8744 * We can not rely on the fbcon either being present (we get called
8745 * during its initialisation to detect all boot displays, or it may
8746 * not even exist) or that it is large enough to satisfy the
8747 * requested mode.
8748 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008749 fb = mode_fits_in_fbdev(dev, mode);
8750 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008751 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008752 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8753 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008754 } else
8755 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008756 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008757 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008758 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008759 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008760
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008761 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008762 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008763 if (old->release_fb)
8764 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008765 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008766 }
Chris Wilson71731882011-04-19 23:10:58 +01008767
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008769 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008770 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008771
8772 fail:
8773 intel_crtc->new_enabled = crtc->enabled;
8774 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008775 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008776 else
8777 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008778fail_unlock:
8779 if (ret == -EDEADLK) {
8780 drm_modeset_backoff(ctx);
8781 goto retry;
8782 }
8783
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008784 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008785}
8786
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008787void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008788 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008789{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008790 struct intel_encoder *intel_encoder =
8791 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008792 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008793 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008795
Chris Wilsond2dff872011-04-19 08:36:26 +01008796 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008797 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008798 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008799
Chris Wilson8261b192011-04-19 23:18:09 +01008800 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008801 to_intel_connector(connector)->new_encoder = NULL;
8802 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008803 intel_crtc->new_enabled = false;
8804 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008805 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008806
Daniel Vetter36206362012-12-10 20:42:17 +01008807 if (old->release_fb) {
8808 drm_framebuffer_unregister_private(old->release_fb);
8809 drm_framebuffer_unreference(old->release_fb);
8810 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008811
Chris Wilson0622a532011-04-21 09:32:11 +01008812 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 }
8814
Eric Anholtc751ce42010-03-25 11:48:48 -07008815 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008816 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8817 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008818}
8819
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008820static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008821 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008822{
8823 struct drm_i915_private *dev_priv = dev->dev_private;
8824 u32 dpll = pipe_config->dpll_hw_state.dpll;
8825
8826 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008827 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008828 else if (HAS_PCH_SPLIT(dev))
8829 return 120000;
8830 else if (!IS_GEN2(dev))
8831 return 96000;
8832 else
8833 return 48000;
8834}
8835
Jesse Barnes79e53942008-11-07 14:24:08 -08008836/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008837static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008838 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008839{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008840 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008842 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008843 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008844 u32 fp;
8845 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008846 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008847
8848 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008849 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008850 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008851 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
8853 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008854 if (IS_PINEVIEW(dev)) {
8855 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8856 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008857 } else {
8858 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8859 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8860 }
8861
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008862 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008863 if (IS_PINEVIEW(dev))
8864 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8865 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008866 else
8867 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 DPLL_FPA01_P1_POST_DIV_SHIFT);
8869
8870 switch (dpll & DPLL_MODE_MASK) {
8871 case DPLLB_MODE_DAC_SERIAL:
8872 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8873 5 : 10;
8874 break;
8875 case DPLLB_MODE_LVDS:
8876 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8877 7 : 14;
8878 break;
8879 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008880 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008882 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883 }
8884
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008885 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008886 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008887 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008888 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008890 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008891 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008892
8893 if (is_lvds) {
8894 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8895 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008896
8897 if (lvds & LVDS_CLKB_POWER_UP)
8898 clock.p2 = 7;
8899 else
8900 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008901 } else {
8902 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8903 clock.p1 = 2;
8904 else {
8905 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8906 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8907 }
8908 if (dpll & PLL_P2_DIVIDE_BY_4)
8909 clock.p2 = 4;
8910 else
8911 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008913
8914 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008915 }
8916
Ville Syrjälä18442d02013-09-13 16:00:08 +03008917 /*
8918 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008919 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008920 * encoder's get_config() function.
8921 */
8922 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008923}
8924
Ville Syrjälä6878da02013-09-13 15:59:11 +03008925int intel_dotclock_calculate(int link_freq,
8926 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008927{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008928 /*
8929 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008930 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008931 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008932 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008933 *
8934 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008935 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008936 */
8937
Ville Syrjälä6878da02013-09-13 15:59:11 +03008938 if (!m_n->link_n)
8939 return 0;
8940
8941 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8942}
8943
Ville Syrjälä18442d02013-09-13 16:00:08 +03008944static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008945 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008946{
8947 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008948
8949 /* read out port_clock from the DPLL */
8950 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008951
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008952 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008953 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008954 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008955 * agree once we know their relationship in the encoder's
8956 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008957 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008958 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008959 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8960 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008961}
8962
8963/** Returns the currently programmed mode of the given pipe. */
8964struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8965 struct drm_crtc *crtc)
8966{
Jesse Barnes548f2452011-02-17 10:40:53 -08008967 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008969 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008970 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008971 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008972 int htot = I915_READ(HTOTAL(cpu_transcoder));
8973 int hsync = I915_READ(HSYNC(cpu_transcoder));
8974 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8975 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008976 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008977
8978 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8979 if (!mode)
8980 return NULL;
8981
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008982 /*
8983 * Construct a pipe_config sufficient for getting the clock info
8984 * back out of crtc_clock_get.
8985 *
8986 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8987 * to use a real value here instead.
8988 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008989 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008990 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008991 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8992 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8993 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008994 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8995
Ville Syrjälä773ae032013-09-23 17:48:20 +03008996 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997 mode->hdisplay = (htot & 0xffff) + 1;
8998 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8999 mode->hsync_start = (hsync & 0xffff) + 1;
9000 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9001 mode->vdisplay = (vtot & 0xffff) + 1;
9002 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9003 mode->vsync_start = (vsync & 0xffff) + 1;
9004 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9005
9006 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009007
9008 return mode;
9009}
9010
Jesse Barnes652c3932009-08-17 13:31:43 -07009011static void intel_decrease_pllclock(struct drm_crtc *crtc)
9012{
9013 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009016
Sonika Jindalbaff2962014-07-22 11:16:35 +05309017 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009018 return;
9019
9020 if (!dev_priv->lvds_downclock_avail)
9021 return;
9022
9023 /*
9024 * Since this is called by a timer, we should never get here in
9025 * the manual case.
9026 */
9027 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009028 int pipe = intel_crtc->pipe;
9029 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009030 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009031
Zhao Yakui44d98a62009-10-09 11:39:40 +08009032 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009033
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009034 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009035
Chris Wilson074b5e12012-05-02 12:07:06 +01009036 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009037 dpll |= DISPLAY_RATE_SELECT_FPA1;
9038 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009039 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009040 dpll = I915_READ(dpll_reg);
9041 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009042 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009043 }
9044
9045}
9046
Chris Wilsonf047e392012-07-21 12:31:41 +01009047void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009048{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009049 struct drm_i915_private *dev_priv = dev->dev_private;
9050
Chris Wilsonf62a0072014-02-21 17:55:39 +00009051 if (dev_priv->mm.busy)
9052 return;
9053
Paulo Zanoni43694d62014-03-07 20:08:08 -03009054 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009055 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009056 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009057}
9058
9059void intel_mark_idle(struct drm_device *dev)
9060{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009061 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009062 struct drm_crtc *crtc;
9063
Chris Wilsonf62a0072014-02-21 17:55:39 +00009064 if (!dev_priv->mm.busy)
9065 return;
9066
9067 dev_priv->mm.busy = false;
9068
Jani Nikulad330a952014-01-21 11:24:25 +02009069 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009070 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009071
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009072 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009073 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009074 continue;
9075
9076 intel_decrease_pllclock(crtc);
9077 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009078
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009079 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009080 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009081
9082out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009083 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009084}
9085
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009086static void intel_crtc_set_state(struct intel_crtc *crtc,
9087 struct intel_crtc_state *crtc_state)
9088{
9089 kfree(crtc->config);
9090 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009091 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009092}
9093
Jesse Barnes79e53942008-11-07 14:24:08 -08009094static void intel_crtc_destroy(struct drm_crtc *crtc)
9095{
9096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009097 struct drm_device *dev = crtc->dev;
9098 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009099
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009100 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009101 work = intel_crtc->unpin_work;
9102 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009103 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009104
9105 if (work) {
9106 cancel_work_sync(&work->work);
9107 kfree(work);
9108 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009109
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009110 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009111 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009112
Jesse Barnes79e53942008-11-07 14:24:08 -08009113 kfree(intel_crtc);
9114}
9115
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009116static void intel_unpin_work_fn(struct work_struct *__work)
9117{
9118 struct intel_unpin_work *work =
9119 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009120 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009121 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009122
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009123 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009124 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009125 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009126 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009127
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009128 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009129
9130 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009131 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009132 mutex_unlock(&dev->struct_mutex);
9133
Daniel Vetterf99d7062014-06-19 16:01:59 +02009134 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9135
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009136 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9137 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9138
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009139 kfree(work);
9140}
9141
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009142static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009143 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009144{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9146 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009147 unsigned long flags;
9148
9149 /* Ignore early vblank irqs */
9150 if (intel_crtc == NULL)
9151 return;
9152
Daniel Vetterf3260382014-09-15 14:55:23 +02009153 /*
9154 * This is called both by irq handlers and the reset code (to complete
9155 * lost pageflips) so needs the full irqsave spinlocks.
9156 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009157 spin_lock_irqsave(&dev->event_lock, flags);
9158 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009159
9160 /* Ensure we don't miss a work->pending update ... */
9161 smp_rmb();
9162
9163 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164 spin_unlock_irqrestore(&dev->event_lock, flags);
9165 return;
9166 }
9167
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009168 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009169
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009170 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171}
9172
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009173void intel_finish_page_flip(struct drm_device *dev, int pipe)
9174{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009176 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9177
Mario Kleiner49b14a52010-12-09 07:00:07 +01009178 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009179}
9180
9181void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9182{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009183 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009184 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9185
Mario Kleiner49b14a52010-12-09 07:00:07 +01009186 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009187}
9188
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009189/* Is 'a' after or equal to 'b'? */
9190static bool g4x_flip_count_after_eq(u32 a, u32 b)
9191{
9192 return !((a - b) & 0x80000000);
9193}
9194
9195static bool page_flip_finished(struct intel_crtc *crtc)
9196{
9197 struct drm_device *dev = crtc->base.dev;
9198 struct drm_i915_private *dev_priv = dev->dev_private;
9199
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009200 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9201 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9202 return true;
9203
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009204 /*
9205 * The relevant registers doen't exist on pre-ctg.
9206 * As the flip done interrupt doesn't trigger for mmio
9207 * flips on gmch platforms, a flip count check isn't
9208 * really needed there. But since ctg has the registers,
9209 * include it in the check anyway.
9210 */
9211 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9212 return true;
9213
9214 /*
9215 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9216 * used the same base address. In that case the mmio flip might
9217 * have completed, but the CS hasn't even executed the flip yet.
9218 *
9219 * A flip count check isn't enough as the CS might have updated
9220 * the base address just after start of vblank, but before we
9221 * managed to process the interrupt. This means we'd complete the
9222 * CS flip too soon.
9223 *
9224 * Combining both checks should get us a good enough result. It may
9225 * still happen that the CS flip has been executed, but has not
9226 * yet actually completed. But in case the base address is the same
9227 * anyway, we don't really care.
9228 */
9229 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9230 crtc->unpin_work->gtt_offset &&
9231 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9232 crtc->unpin_work->flip_count);
9233}
9234
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235void intel_prepare_page_flip(struct drm_device *dev, int plane)
9236{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009237 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009238 struct intel_crtc *intel_crtc =
9239 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9240 unsigned long flags;
9241
Daniel Vetterf3260382014-09-15 14:55:23 +02009242
9243 /*
9244 * This is called both by irq handlers and the reset code (to complete
9245 * lost pageflips) so needs the full irqsave spinlocks.
9246 *
9247 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009248 * generate a page-flip completion irq, i.e. every modeset
9249 * is also accompanied by a spurious intel_prepare_page_flip().
9250 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009251 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009252 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009253 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009254 spin_unlock_irqrestore(&dev->event_lock, flags);
9255}
9256
Robin Schroereba905b2014-05-18 02:24:50 +02009257static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009258{
9259 /* Ensure that the work item is consistent when activating it ... */
9260 smp_wmb();
9261 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9262 /* and that it is marked active as soon as the irq could fire. */
9263 smp_wmb();
9264}
9265
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266static int intel_gen2_queue_flip(struct drm_device *dev,
9267 struct drm_crtc *crtc,
9268 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009269 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009270 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009271 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009272{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274 u32 flip_mask;
9275 int ret;
9276
Daniel Vetter6d90c952012-04-26 23:28:05 +02009277 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009278 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009279 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009280
9281 /* Can't queue multiple flips, so wait for the previous
9282 * one to finish before executing the next.
9283 */
9284 if (intel_crtc->plane)
9285 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9286 else
9287 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009288 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9289 intel_ring_emit(ring, MI_NOOP);
9290 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9291 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9292 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009293 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009294 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009295
9296 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009297 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009298 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299}
9300
9301static int intel_gen3_queue_flip(struct drm_device *dev,
9302 struct drm_crtc *crtc,
9303 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009304 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009305 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009306 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309 u32 flip_mask;
9310 int ret;
9311
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009314 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315
9316 if (intel_crtc->plane)
9317 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9318 else
9319 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009320 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9321 intel_ring_emit(ring, MI_NOOP);
9322 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9323 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9324 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009325 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009326 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009327
Chris Wilsone7d841c2012-12-03 11:36:30 +00009328 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009329 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009330 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009331}
9332
9333static int intel_gen4_queue_flip(struct drm_device *dev,
9334 struct drm_crtc *crtc,
9335 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009336 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009337 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009338 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009339{
9340 struct drm_i915_private *dev_priv = dev->dev_private;
9341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9342 uint32_t pf, pipesrc;
9343 int ret;
9344
Daniel Vetter6d90c952012-04-26 23:28:05 +02009345 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009346 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009347 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009348
9349 /* i965+ uses the linear or tiled offsets from the
9350 * Display Registers (which do not change across a page-flip)
9351 * so we need only reprogram the base address.
9352 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009353 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9354 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9355 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009356 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009357 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009358
9359 /* XXX Enabling the panel-fitter across page-flip is so far
9360 * untested on non-native modes, so ignore it for now.
9361 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9362 */
9363 pf = 0;
9364 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009365 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009366
9367 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009368 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009369 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370}
9371
9372static int intel_gen6_queue_flip(struct drm_device *dev,
9373 struct drm_crtc *crtc,
9374 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009375 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009376 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009377 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009378{
9379 struct drm_i915_private *dev_priv = dev->dev_private;
9380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9381 uint32_t pf, pipesrc;
9382 int ret;
9383
Daniel Vetter6d90c952012-04-26 23:28:05 +02009384 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009386 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009387
Daniel Vetter6d90c952012-04-26 23:28:05 +02009388 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9389 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9390 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009391 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009392
Chris Wilson99d9acd2012-04-17 20:37:00 +01009393 /* Contrary to the suggestions in the documentation,
9394 * "Enable Panel Fitter" does not seem to be required when page
9395 * flipping with a non-native mode, and worse causes a normal
9396 * modeset to fail.
9397 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9398 */
9399 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009400 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009401 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009402
9403 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009404 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009405 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009406}
9407
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009408static int intel_gen7_queue_flip(struct drm_device *dev,
9409 struct drm_crtc *crtc,
9410 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009411 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009412 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009413 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009414{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009416 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009417 int len, ret;
9418
Robin Schroereba905b2014-05-18 02:24:50 +02009419 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009420 case PLANE_A:
9421 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9422 break;
9423 case PLANE_B:
9424 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9425 break;
9426 case PLANE_C:
9427 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9428 break;
9429 default:
9430 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009431 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009432 }
9433
Chris Wilsonffe74d72013-08-26 20:58:12 +01009434 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009435 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009436 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009437 /*
9438 * On Gen 8, SRM is now taking an extra dword to accommodate
9439 * 48bits addresses, and we need a NOOP for the batch size to
9440 * stay even.
9441 */
9442 if (IS_GEN8(dev))
9443 len += 2;
9444 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009445
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009446 /*
9447 * BSpec MI_DISPLAY_FLIP for IVB:
9448 * "The full packet must be contained within the same cache line."
9449 *
9450 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9451 * cacheline, if we ever start emitting more commands before
9452 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9453 * then do the cacheline alignment, and finally emit the
9454 * MI_DISPLAY_FLIP.
9455 */
9456 ret = intel_ring_cacheline_align(ring);
9457 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009458 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009459
Chris Wilsonffe74d72013-08-26 20:58:12 +01009460 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009461 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009462 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009463
Chris Wilsonffe74d72013-08-26 20:58:12 +01009464 /* Unmask the flip-done completion message. Note that the bspec says that
9465 * we should do this for both the BCS and RCS, and that we must not unmask
9466 * more than one flip event at any time (or ensure that one flip message
9467 * can be sent by waiting for flip-done prior to queueing new flips).
9468 * Experimentation says that BCS works despite DERRMR masking all
9469 * flip-done completion events and that unmasking all planes at once
9470 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9471 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9472 */
9473 if (ring->id == RCS) {
9474 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9475 intel_ring_emit(ring, DERRMR);
9476 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9477 DERRMR_PIPEB_PRI_FLIP_DONE |
9478 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009479 if (IS_GEN8(dev))
9480 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9481 MI_SRM_LRM_GLOBAL_GTT);
9482 else
9483 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9484 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009485 intel_ring_emit(ring, DERRMR);
9486 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009487 if (IS_GEN8(dev)) {
9488 intel_ring_emit(ring, 0);
9489 intel_ring_emit(ring, MI_NOOP);
9490 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009491 }
9492
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009493 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009494 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009495 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009496 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009497
9498 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009499 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009500 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009501}
9502
Sourab Gupta84c33a62014-06-02 16:47:17 +05309503static bool use_mmio_flip(struct intel_engine_cs *ring,
9504 struct drm_i915_gem_object *obj)
9505{
9506 /*
9507 * This is not being used for older platforms, because
9508 * non-availability of flip done interrupt forces us to use
9509 * CS flips. Older platforms derive flip done using some clever
9510 * tricks involving the flip_pending status bits and vblank irqs.
9511 * So using MMIO flips there would disrupt this mechanism.
9512 */
9513
Chris Wilson8e09bf82014-07-08 10:40:30 +01009514 if (ring == NULL)
9515 return true;
9516
Sourab Gupta84c33a62014-06-02 16:47:17 +05309517 if (INTEL_INFO(ring->dev)->gen < 5)
9518 return false;
9519
9520 if (i915.use_mmio_flip < 0)
9521 return false;
9522 else if (i915.use_mmio_flip > 0)
9523 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009524 else if (i915.enable_execlists)
9525 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309526 else
John Harrison41c52412014-11-24 18:49:43 +00009527 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309528}
9529
Damien Lespiauff944562014-11-20 14:58:16 +00009530static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9531{
9532 struct drm_device *dev = intel_crtc->base.dev;
9533 struct drm_i915_private *dev_priv = dev->dev_private;
9534 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9535 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9536 struct drm_i915_gem_object *obj = intel_fb->obj;
9537 const enum pipe pipe = intel_crtc->pipe;
9538 u32 ctl, stride;
9539
9540 ctl = I915_READ(PLANE_CTL(pipe, 0));
9541 ctl &= ~PLANE_CTL_TILED_MASK;
9542 if (obj->tiling_mode == I915_TILING_X)
9543 ctl |= PLANE_CTL_TILED_X;
9544
9545 /*
9546 * The stride is either expressed as a multiple of 64 bytes chunks for
9547 * linear buffers or in number of tiles for tiled buffers.
9548 */
9549 stride = fb->pitches[0] >> 6;
9550 if (obj->tiling_mode == I915_TILING_X)
9551 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9552
9553 /*
9554 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9555 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9556 */
9557 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9558 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9559
9560 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9561 POSTING_READ(PLANE_SURF(pipe, 0));
9562}
9563
9564static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309565{
9566 struct drm_device *dev = intel_crtc->base.dev;
9567 struct drm_i915_private *dev_priv = dev->dev_private;
9568 struct intel_framebuffer *intel_fb =
9569 to_intel_framebuffer(intel_crtc->base.primary->fb);
9570 struct drm_i915_gem_object *obj = intel_fb->obj;
9571 u32 dspcntr;
9572 u32 reg;
9573
Sourab Gupta84c33a62014-06-02 16:47:17 +05309574 reg = DSPCNTR(intel_crtc->plane);
9575 dspcntr = I915_READ(reg);
9576
Damien Lespiauc5d97472014-10-25 00:11:11 +01009577 if (obj->tiling_mode != I915_TILING_NONE)
9578 dspcntr |= DISPPLANE_TILED;
9579 else
9580 dspcntr &= ~DISPPLANE_TILED;
9581
Sourab Gupta84c33a62014-06-02 16:47:17 +05309582 I915_WRITE(reg, dspcntr);
9583
9584 I915_WRITE(DSPSURF(intel_crtc->plane),
9585 intel_crtc->unpin_work->gtt_offset);
9586 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009587
Damien Lespiauff944562014-11-20 14:58:16 +00009588}
9589
9590/*
9591 * XXX: This is the temporary way to update the plane registers until we get
9592 * around to using the usual plane update functions for MMIO flips
9593 */
9594static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9595{
9596 struct drm_device *dev = intel_crtc->base.dev;
9597 bool atomic_update;
9598 u32 start_vbl_count;
9599
9600 intel_mark_page_flip_active(intel_crtc);
9601
9602 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9603
9604 if (INTEL_INFO(dev)->gen >= 9)
9605 skl_do_mmio_flip(intel_crtc);
9606 else
9607 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9608 ilk_do_mmio_flip(intel_crtc);
9609
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009610 if (atomic_update)
9611 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309612}
9613
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009614static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309615{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009616 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009617 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009618 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309619
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009620 mmio_flip = &crtc->mmio_flip;
9621 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009622 WARN_ON(__i915_wait_request(mmio_flip->req,
9623 crtc->reset_counter,
9624 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309625
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009626 intel_do_mmio_flip(crtc);
9627 if (mmio_flip->req) {
9628 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009629 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009630 mutex_unlock(&crtc->base.dev->struct_mutex);
9631 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309632}
9633
9634static int intel_queue_mmio_flip(struct drm_device *dev,
9635 struct drm_crtc *crtc,
9636 struct drm_framebuffer *fb,
9637 struct drm_i915_gem_object *obj,
9638 struct intel_engine_cs *ring,
9639 uint32_t flags)
9640{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309642
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009643 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9644 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309645
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009646 schedule_work(&intel_crtc->mmio_flip.work);
9647
Sourab Gupta84c33a62014-06-02 16:47:17 +05309648 return 0;
9649}
9650
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009651static int intel_default_queue_flip(struct drm_device *dev,
9652 struct drm_crtc *crtc,
9653 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009654 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009655 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009656 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009657{
9658 return -ENODEV;
9659}
9660
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009661static bool __intel_pageflip_stall_check(struct drm_device *dev,
9662 struct drm_crtc *crtc)
9663{
9664 struct drm_i915_private *dev_priv = dev->dev_private;
9665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9666 struct intel_unpin_work *work = intel_crtc->unpin_work;
9667 u32 addr;
9668
9669 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9670 return true;
9671
9672 if (!work->enable_stall_check)
9673 return false;
9674
9675 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009676 if (work->flip_queued_req &&
9677 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009678 return false;
9679
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009680 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009681 }
9682
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009683 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009684 return false;
9685
9686 /* Potential stall - if we see that the flip has happened,
9687 * assume a missed interrupt. */
9688 if (INTEL_INFO(dev)->gen >= 4)
9689 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9690 else
9691 addr = I915_READ(DSPADDR(intel_crtc->plane));
9692
9693 /* There is a potential issue here with a false positive after a flip
9694 * to the same address. We could address this by checking for a
9695 * non-incrementing frame counter.
9696 */
9697 return addr == work->gtt_offset;
9698}
9699
9700void intel_check_page_flip(struct drm_device *dev, int pipe)
9701{
9702 struct drm_i915_private *dev_priv = dev->dev_private;
9703 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009705
9706 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009707
9708 if (crtc == NULL)
9709 return;
9710
Daniel Vetterf3260382014-09-15 14:55:23 +02009711 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009712 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9713 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009714 intel_crtc->unpin_work->flip_queued_vblank,
9715 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009716 page_flip_completed(intel_crtc);
9717 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009718 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009719}
9720
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009721static int intel_crtc_page_flip(struct drm_crtc *crtc,
9722 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009723 struct drm_pending_vblank_event *event,
9724 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009725{
9726 struct drm_device *dev = crtc->dev;
9727 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009728 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009729 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009731 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009732 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009734 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009735 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009736
Matt Roper2ff8fde2014-07-08 07:50:07 -07009737 /*
9738 * drm_mode_page_flip_ioctl() should already catch this, but double
9739 * check to be safe. In the future we may enable pageflipping from
9740 * a disabled primary plane.
9741 */
9742 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9743 return -EBUSY;
9744
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009745 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009746 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009747 return -EINVAL;
9748
9749 /*
9750 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9751 * Note that pitch changes could also affect these register.
9752 */
9753 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009754 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9755 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009756 return -EINVAL;
9757
Chris Wilsonf900db42014-02-20 09:26:13 +00009758 if (i915_terminally_wedged(&dev_priv->gpu_error))
9759 goto out_hang;
9760
Daniel Vetterb14c5672013-09-19 12:18:32 +02009761 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009762 if (work == NULL)
9763 return -ENOMEM;
9764
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009765 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009766 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009767 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009768 INIT_WORK(&work->work, intel_unpin_work_fn);
9769
Daniel Vetter87b6b102014-05-15 15:33:46 +02009770 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009771 if (ret)
9772 goto free_work;
9773
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009774 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009775 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009776 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009777 /* Before declaring the flip queue wedged, check if
9778 * the hardware completed the operation behind our backs.
9779 */
9780 if (__intel_pageflip_stall_check(dev, crtc)) {
9781 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9782 page_flip_completed(intel_crtc);
9783 } else {
9784 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009785 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009786
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009787 drm_crtc_vblank_put(crtc);
9788 kfree(work);
9789 return -EBUSY;
9790 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791 }
9792 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009793 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009794
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009795 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9796 flush_workqueue(dev_priv->wq);
9797
Chris Wilson79158102012-05-23 11:13:58 +01009798 ret = i915_mutex_lock_interruptible(dev);
9799 if (ret)
9800 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009801
Jesse Barnes75dfca82010-02-10 15:09:44 -08009802 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009803 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009804 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009805
Matt Roperf4510a22014-04-01 15:22:40 -07009806 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009807 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009808
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009809 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009810
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009811 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009812 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009813
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009814 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009815 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009816
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009817 if (IS_VALLEYVIEW(dev)) {
9818 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009819 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009820 /* vlv: DISPLAY_FLIP fails to change tiling */
9821 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009822 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009823 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009824 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009825 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009826 if (ring == NULL || ring->id != RCS)
9827 ring = &dev_priv->ring[BCS];
9828 } else {
9829 ring = &dev_priv->ring[RCS];
9830 }
9831
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009832 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009833 if (ret)
9834 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009835
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009836 work->gtt_offset =
9837 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9838
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009839 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309840 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9841 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009842 if (ret)
9843 goto cleanup_unpin;
9844
John Harrisonf06cc1b2014-11-24 18:49:37 +00009845 i915_gem_request_assign(&work->flip_queued_req,
9846 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009847 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309848 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009849 page_flip_flags);
9850 if (ret)
9851 goto cleanup_unpin;
9852
John Harrisonf06cc1b2014-11-24 18:49:37 +00009853 i915_gem_request_assign(&work->flip_queued_req,
9854 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009855 }
9856
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009857 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009858 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009859
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009860 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009861 INTEL_FRONTBUFFER_PRIMARY(pipe));
9862
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009863 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009864 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009865 mutex_unlock(&dev->struct_mutex);
9866
Jesse Barnese5510fa2010-07-01 16:48:37 -07009867 trace_i915_flip_request(intel_crtc->plane, obj);
9868
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009869 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009870
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009871cleanup_unpin:
9872 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009873cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009874 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009875 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009876 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009877 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009878 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009879 mutex_unlock(&dev->struct_mutex);
9880
Chris Wilson79158102012-05-23 11:13:58 +01009881cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009882 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009883 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009884 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009885
Daniel Vetter87b6b102014-05-15 15:33:46 +02009886 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009887free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009888 kfree(work);
9889
Chris Wilsonf900db42014-02-20 09:26:13 +00009890 if (ret == -EIO) {
9891out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009892 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009893 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009894 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009895 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009896 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009897 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009898 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009899 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009900}
9901
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009902static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009903 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9904 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009905 .atomic_begin = intel_begin_crtc_commit,
9906 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009907};
9908
Daniel Vetter9a935852012-07-05 22:34:27 +02009909/**
9910 * intel_modeset_update_staged_output_state
9911 *
9912 * Updates the staged output configuration state, e.g. after we've read out the
9913 * current hw state.
9914 */
9915static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9916{
Ville Syrjälä76688512014-01-10 11:28:06 +02009917 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009918 struct intel_encoder *encoder;
9919 struct intel_connector *connector;
9920
9921 list_for_each_entry(connector, &dev->mode_config.connector_list,
9922 base.head) {
9923 connector->new_encoder =
9924 to_intel_encoder(connector->base.encoder);
9925 }
9926
Damien Lespiaub2784e12014-08-05 11:29:37 +01009927 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009928 encoder->new_crtc =
9929 to_intel_crtc(encoder->base.crtc);
9930 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009931
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009932 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009933 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009934
9935 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009936 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009937 else
9938 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009939 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009940}
9941
9942/**
9943 * intel_modeset_commit_output_state
9944 *
9945 * This function copies the stage display pipe configuration to the real one.
9946 */
9947static void intel_modeset_commit_output_state(struct drm_device *dev)
9948{
Ville Syrjälä76688512014-01-10 11:28:06 +02009949 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009950 struct intel_encoder *encoder;
9951 struct intel_connector *connector;
9952
9953 list_for_each_entry(connector, &dev->mode_config.connector_list,
9954 base.head) {
9955 connector->base.encoder = &connector->new_encoder->base;
9956 }
9957
Damien Lespiaub2784e12014-08-05 11:29:37 +01009958 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009959 encoder->base.crtc = &encoder->new_crtc->base;
9960 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009961
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009962 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009963 crtc->base.enabled = crtc->new_enabled;
9964 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009965}
9966
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009967static void
Robin Schroereba905b2014-05-18 02:24:50 +02009968connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009969 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009970{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009971 int bpp = pipe_config->pipe_bpp;
9972
9973 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9974 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009975 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009976
9977 /* Don't use an invalid EDID bpc value */
9978 if (connector->base.display_info.bpc &&
9979 connector->base.display_info.bpc * 3 < bpp) {
9980 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9981 bpp, connector->base.display_info.bpc*3);
9982 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9983 }
9984
9985 /* Clamp bpp to 8 on screens without EDID 1.4 */
9986 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9987 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9988 bpp);
9989 pipe_config->pipe_bpp = 24;
9990 }
9991}
9992
9993static int
9994compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9995 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009996 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009997{
9998 struct drm_device *dev = crtc->base.dev;
9999 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010000 int bpp;
10001
Daniel Vetterd42264b2013-03-28 16:38:08 +010010002 switch (fb->pixel_format) {
10003 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010004 bpp = 8*3; /* since we go through a colormap */
10005 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010006 case DRM_FORMAT_XRGB1555:
10007 case DRM_FORMAT_ARGB1555:
10008 /* checked in intel_framebuffer_init already */
10009 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10010 return -EINVAL;
10011 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010012 bpp = 6*3; /* min is 18bpp */
10013 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010014 case DRM_FORMAT_XBGR8888:
10015 case DRM_FORMAT_ABGR8888:
10016 /* checked in intel_framebuffer_init already */
10017 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10018 return -EINVAL;
10019 case DRM_FORMAT_XRGB8888:
10020 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010021 bpp = 8*3;
10022 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010023 case DRM_FORMAT_XRGB2101010:
10024 case DRM_FORMAT_ARGB2101010:
10025 case DRM_FORMAT_XBGR2101010:
10026 case DRM_FORMAT_ABGR2101010:
10027 /* checked in intel_framebuffer_init already */
10028 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010029 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010030 bpp = 10*3;
10031 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010032 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010033 default:
10034 DRM_DEBUG_KMS("unsupported depth\n");
10035 return -EINVAL;
10036 }
10037
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010038 pipe_config->pipe_bpp = bpp;
10039
10040 /* Clamp display bpp to EDID value */
10041 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010042 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010043 if (!connector->new_encoder ||
10044 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010045 continue;
10046
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010047 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010048 }
10049
10050 return bpp;
10051}
10052
Daniel Vetter644db712013-09-19 14:53:58 +020010053static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10054{
10055 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10056 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010057 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010058 mode->crtc_hdisplay, mode->crtc_hsync_start,
10059 mode->crtc_hsync_end, mode->crtc_htotal,
10060 mode->crtc_vdisplay, mode->crtc_vsync_start,
10061 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10062}
10063
Daniel Vetterc0b03412013-05-28 12:05:54 +020010064static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010065 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010066 const char *context)
10067{
10068 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10069 context, pipe_name(crtc->pipe));
10070
10071 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10072 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10073 pipe_config->pipe_bpp, pipe_config->dither);
10074 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10075 pipe_config->has_pch_encoder,
10076 pipe_config->fdi_lanes,
10077 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10078 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10079 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010080 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10081 pipe_config->has_dp_encoder,
10082 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10083 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10084 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010085
10086 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10087 pipe_config->has_dp_encoder,
10088 pipe_config->dp_m2_n2.gmch_m,
10089 pipe_config->dp_m2_n2.gmch_n,
10090 pipe_config->dp_m2_n2.link_m,
10091 pipe_config->dp_m2_n2.link_n,
10092 pipe_config->dp_m2_n2.tu);
10093
Daniel Vetter55072d12014-11-20 16:10:28 +010010094 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10095 pipe_config->has_audio,
10096 pipe_config->has_infoframe);
10097
Daniel Vetterc0b03412013-05-28 12:05:54 +020010098 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010099 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010100 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010101 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10102 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010103 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010104 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10105 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010106 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10107 pipe_config->gmch_pfit.control,
10108 pipe_config->gmch_pfit.pgm_ratios,
10109 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010110 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010111 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010112 pipe_config->pch_pfit.size,
10113 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010114 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010115 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010116}
10117
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010118static bool encoders_cloneable(const struct intel_encoder *a,
10119 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010120{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010121 /* masks could be asymmetric, so check both ways */
10122 return a == b || (a->cloneable & (1 << b->type) &&
10123 b->cloneable & (1 << a->type));
10124}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010125
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010126static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10127 struct intel_encoder *encoder)
10128{
10129 struct drm_device *dev = crtc->base.dev;
10130 struct intel_encoder *source_encoder;
10131
Damien Lespiaub2784e12014-08-05 11:29:37 +010010132 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010133 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010134 continue;
10135
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010136 if (!encoders_cloneable(encoder, source_encoder))
10137 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010138 }
10139
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010140 return true;
10141}
10142
10143static bool check_encoder_cloning(struct intel_crtc *crtc)
10144{
10145 struct drm_device *dev = crtc->base.dev;
10146 struct intel_encoder *encoder;
10147
Damien Lespiaub2784e12014-08-05 11:29:37 +010010148 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010149 if (encoder->new_crtc != crtc)
10150 continue;
10151
10152 if (!check_single_encoder_cloning(crtc, encoder))
10153 return false;
10154 }
10155
10156 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010157}
10158
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010159static bool check_digital_port_conflicts(struct drm_device *dev)
10160{
10161 struct intel_connector *connector;
10162 unsigned int used_ports = 0;
10163
10164 /*
10165 * Walk the connector list instead of the encoder
10166 * list to detect the problem on ddi platforms
10167 * where there's just one encoder per digital port.
10168 */
10169 list_for_each_entry(connector,
10170 &dev->mode_config.connector_list, base.head) {
10171 struct intel_encoder *encoder = connector->new_encoder;
10172
10173 if (!encoder)
10174 continue;
10175
10176 WARN_ON(!encoder->new_crtc);
10177
10178 switch (encoder->type) {
10179 unsigned int port_mask;
10180 case INTEL_OUTPUT_UNKNOWN:
10181 if (WARN_ON(!HAS_DDI(dev)))
10182 break;
10183 case INTEL_OUTPUT_DISPLAYPORT:
10184 case INTEL_OUTPUT_HDMI:
10185 case INTEL_OUTPUT_EDP:
10186 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10187
10188 /* the same port mustn't appear more than once */
10189 if (used_ports & port_mask)
10190 return false;
10191
10192 used_ports |= port_mask;
10193 default:
10194 break;
10195 }
10196 }
10197
10198 return true;
10199}
10200
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010201static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010202intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010203 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010204 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010205{
10206 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010207 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010208 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010209 int plane_bpp, ret = -EINVAL;
10210 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010211
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010212 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010213 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10214 return ERR_PTR(-EINVAL);
10215 }
10216
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010217 if (!check_digital_port_conflicts(dev)) {
10218 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10219 return ERR_PTR(-EINVAL);
10220 }
10221
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010222 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10223 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010224 return ERR_PTR(-ENOMEM);
10225
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010226 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10227 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010228
Daniel Vettere143a212013-07-04 12:01:15 +020010229 pipe_config->cpu_transcoder =
10230 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010231 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010232
Imre Deak2960bc92013-07-30 13:36:32 +030010233 /*
10234 * Sanitize sync polarity flags based on requested ones. If neither
10235 * positive or negative polarity is requested, treat this as meaning
10236 * negative polarity.
10237 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010238 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010239 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010240 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010241
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010242 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010243 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010244 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010245
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010246 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10247 * plane pixel format and any sink constraints into account. Returns the
10248 * source plane bpp so that dithering can be selected on mismatches
10249 * after encoders and crtc also have had their say. */
10250 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10251 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010252 if (plane_bpp < 0)
10253 goto fail;
10254
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010255 /*
10256 * Determine the real pipe dimensions. Note that stereo modes can
10257 * increase the actual pipe size due to the frame doubling and
10258 * insertion of additional space for blanks between the frame. This
10259 * is stored in the crtc timings. We use the requested mode to do this
10260 * computation to clearly distinguish it from the adjusted mode, which
10261 * can be changed by the connectors in the below retry loop.
10262 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010263 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010264 &pipe_config->pipe_src_w,
10265 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010266
Daniel Vettere29c22c2013-02-21 00:00:16 +010010267encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010268 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010269 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010270 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010271
Daniel Vetter135c81b2013-07-21 21:37:09 +020010272 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010273 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10274 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010275
Daniel Vetter7758a112012-07-08 19:40:39 +020010276 /* Pass our mode to the connectors and the CRTC to give them a chance to
10277 * adjust it according to limitations or connector properties, and also
10278 * a chance to reject the mode entirely.
10279 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010280 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010281
10282 if (&encoder->new_crtc->base != crtc)
10283 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010284
Daniel Vetterefea6e82013-07-21 21:36:59 +020010285 if (!(encoder->compute_config(encoder, pipe_config))) {
10286 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010287 goto fail;
10288 }
10289 }
10290
Daniel Vetterff9a6752013-06-01 17:16:21 +020010291 /* Set default port clock if not overwritten by the encoder. Needs to be
10292 * done afterwards in case the encoder adjusts the mode. */
10293 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010294 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010295 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010296
Daniel Vettera43f6e02013-06-07 23:10:32 +020010297 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010298 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010299 DRM_DEBUG_KMS("CRTC fixup failed\n");
10300 goto fail;
10301 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010302
10303 if (ret == RETRY) {
10304 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10305 ret = -EINVAL;
10306 goto fail;
10307 }
10308
10309 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10310 retry = false;
10311 goto encoder_retry;
10312 }
10313
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010314 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10315 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10316 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10317
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010318 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010319fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010320 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010321 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010322}
10323
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010324/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10325 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10326static void
10327intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10328 unsigned *prepare_pipes, unsigned *disable_pipes)
10329{
10330 struct intel_crtc *intel_crtc;
10331 struct drm_device *dev = crtc->dev;
10332 struct intel_encoder *encoder;
10333 struct intel_connector *connector;
10334 struct drm_crtc *tmp_crtc;
10335
10336 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10337
10338 /* Check which crtcs have changed outputs connected to them, these need
10339 * to be part of the prepare_pipes mask. We don't (yet) support global
10340 * modeset across multiple crtcs, so modeset_pipes will only have one
10341 * bit set at most. */
10342 list_for_each_entry(connector, &dev->mode_config.connector_list,
10343 base.head) {
10344 if (connector->base.encoder == &connector->new_encoder->base)
10345 continue;
10346
10347 if (connector->base.encoder) {
10348 tmp_crtc = connector->base.encoder->crtc;
10349
10350 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10351 }
10352
10353 if (connector->new_encoder)
10354 *prepare_pipes |=
10355 1 << connector->new_encoder->new_crtc->pipe;
10356 }
10357
Damien Lespiaub2784e12014-08-05 11:29:37 +010010358 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010359 if (encoder->base.crtc == &encoder->new_crtc->base)
10360 continue;
10361
10362 if (encoder->base.crtc) {
10363 tmp_crtc = encoder->base.crtc;
10364
10365 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10366 }
10367
10368 if (encoder->new_crtc)
10369 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10370 }
10371
Ville Syrjälä76688512014-01-10 11:28:06 +020010372 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010373 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010374 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010375 continue;
10376
Ville Syrjälä76688512014-01-10 11:28:06 +020010377 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010378 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010379 else
10380 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010381 }
10382
10383
10384 /* set_mode is also used to update properties on life display pipes. */
10385 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010386 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010387 *prepare_pipes |= 1 << intel_crtc->pipe;
10388
Daniel Vetterb6c51642013-04-12 18:48:43 +020010389 /*
10390 * For simplicity do a full modeset on any pipe where the output routing
10391 * changed. We could be more clever, but that would require us to be
10392 * more careful with calling the relevant encoder->mode_set functions.
10393 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010394 if (*prepare_pipes)
10395 *modeset_pipes = *prepare_pipes;
10396
10397 /* ... and mask these out. */
10398 *modeset_pipes &= ~(*disable_pipes);
10399 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010400
10401 /*
10402 * HACK: We don't (yet) fully support global modesets. intel_set_config
10403 * obies this rule, but the modeset restore mode of
10404 * intel_modeset_setup_hw_state does not.
10405 */
10406 *modeset_pipes &= 1 << intel_crtc->pipe;
10407 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010408
10409 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10410 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010411}
10412
Daniel Vetterea9d7582012-07-10 10:42:52 +020010413static bool intel_crtc_in_use(struct drm_crtc *crtc)
10414{
10415 struct drm_encoder *encoder;
10416 struct drm_device *dev = crtc->dev;
10417
10418 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10419 if (encoder->crtc == crtc)
10420 return true;
10421
10422 return false;
10423}
10424
10425static void
10426intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10427{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010429 struct intel_encoder *intel_encoder;
10430 struct intel_crtc *intel_crtc;
10431 struct drm_connector *connector;
10432
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010433 intel_shared_dpll_commit(dev_priv);
10434
Damien Lespiaub2784e12014-08-05 11:29:37 +010010435 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010436 if (!intel_encoder->base.crtc)
10437 continue;
10438
10439 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10440
10441 if (prepare_pipes & (1 << intel_crtc->pipe))
10442 intel_encoder->connectors_active = false;
10443 }
10444
10445 intel_modeset_commit_output_state(dev);
10446
Ville Syrjälä76688512014-01-10 11:28:06 +020010447 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010448 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010449 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010450 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010451 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010452 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010453 }
10454
10455 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10456 if (!connector->encoder || !connector->encoder->crtc)
10457 continue;
10458
10459 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10460
10461 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010462 struct drm_property *dpms_property =
10463 dev->mode_config.dpms_property;
10464
Daniel Vetterea9d7582012-07-10 10:42:52 +020010465 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010466 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010467 dpms_property,
10468 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010469
10470 intel_encoder = to_intel_encoder(connector->encoder);
10471 intel_encoder->connectors_active = true;
10472 }
10473 }
10474
10475}
10476
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010477static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010478{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010479 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010480
10481 if (clock1 == clock2)
10482 return true;
10483
10484 if (!clock1 || !clock2)
10485 return false;
10486
10487 diff = abs(clock1 - clock2);
10488
10489 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10490 return true;
10491
10492 return false;
10493}
10494
Daniel Vetter25c5b262012-07-08 22:08:04 +020010495#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10496 list_for_each_entry((intel_crtc), \
10497 &(dev)->mode_config.crtc_list, \
10498 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010499 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010500
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010501static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010502intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010503 struct intel_crtc_state *current_config,
10504 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010505{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010506#define PIPE_CONF_CHECK_X(name) \
10507 if (current_config->name != pipe_config->name) { \
10508 DRM_ERROR("mismatch in " #name " " \
10509 "(expected 0x%08x, found 0x%08x)\n", \
10510 current_config->name, \
10511 pipe_config->name); \
10512 return false; \
10513 }
10514
Daniel Vetter08a24032013-04-19 11:25:34 +020010515#define PIPE_CONF_CHECK_I(name) \
10516 if (current_config->name != pipe_config->name) { \
10517 DRM_ERROR("mismatch in " #name " " \
10518 "(expected %i, found %i)\n", \
10519 current_config->name, \
10520 pipe_config->name); \
10521 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010522 }
10523
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010524/* This is required for BDW+ where there is only one set of registers for
10525 * switching between high and low RR.
10526 * This macro can be used whenever a comparison has to be made between one
10527 * hw state and multiple sw state variables.
10528 */
10529#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10530 if ((current_config->name != pipe_config->name) && \
10531 (current_config->alt_name != pipe_config->name)) { \
10532 DRM_ERROR("mismatch in " #name " " \
10533 "(expected %i or %i, found %i)\n", \
10534 current_config->name, \
10535 current_config->alt_name, \
10536 pipe_config->name); \
10537 return false; \
10538 }
10539
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010540#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10541 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010542 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010543 "(expected %i, found %i)\n", \
10544 current_config->name & (mask), \
10545 pipe_config->name & (mask)); \
10546 return false; \
10547 }
10548
Ville Syrjälä5e550652013-09-06 23:29:07 +030010549#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10550 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10551 DRM_ERROR("mismatch in " #name " " \
10552 "(expected %i, found %i)\n", \
10553 current_config->name, \
10554 pipe_config->name); \
10555 return false; \
10556 }
10557
Daniel Vetterbb760062013-06-06 14:55:52 +020010558#define PIPE_CONF_QUIRK(quirk) \
10559 ((current_config->quirks | pipe_config->quirks) & (quirk))
10560
Daniel Vettereccb1402013-05-22 00:50:22 +020010561 PIPE_CONF_CHECK_I(cpu_transcoder);
10562
Daniel Vetter08a24032013-04-19 11:25:34 +020010563 PIPE_CONF_CHECK_I(has_pch_encoder);
10564 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010565 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10566 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10567 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10568 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10569 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010570
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010571 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010572
10573 if (INTEL_INFO(dev)->gen < 8) {
10574 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10575 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10576 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10577 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10578 PIPE_CONF_CHECK_I(dp_m_n.tu);
10579
10580 if (current_config->has_drrs) {
10581 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10582 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10583 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10584 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10585 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10586 }
10587 } else {
10588 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10589 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10590 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10591 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10592 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10593 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010594
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10596 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10599 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10600 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010601
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010602 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10603 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10604 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10605 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10606 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10607 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010608
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010609 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010610 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010611 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10612 IS_VALLEYVIEW(dev))
10613 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010614 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010615
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010616 PIPE_CONF_CHECK_I(has_audio);
10617
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010618 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010619 DRM_MODE_FLAG_INTERLACE);
10620
Daniel Vetterbb760062013-06-06 14:55:52 +020010621 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010622 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010623 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010624 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010625 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010626 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010627 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010628 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010629 DRM_MODE_FLAG_NVSYNC);
10630 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010631
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010632 PIPE_CONF_CHECK_I(pipe_src_w);
10633 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010634
Daniel Vetter99535992014-04-13 12:00:33 +020010635 /*
10636 * FIXME: BIOS likes to set up a cloned config with lvds+external
10637 * screen. Since we don't yet re-compute the pipe config when moving
10638 * just the lvds port away to another pipe the sw tracking won't match.
10639 *
10640 * Proper atomic modesets with recomputed global state will fix this.
10641 * Until then just don't check gmch state for inherited modes.
10642 */
10643 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10644 PIPE_CONF_CHECK_I(gmch_pfit.control);
10645 /* pfit ratios are autocomputed by the hw on gen4+ */
10646 if (INTEL_INFO(dev)->gen < 4)
10647 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10648 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10649 }
10650
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010651 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10652 if (current_config->pch_pfit.enabled) {
10653 PIPE_CONF_CHECK_I(pch_pfit.pos);
10654 PIPE_CONF_CHECK_I(pch_pfit.size);
10655 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010656
Jesse Barnese59150d2014-01-07 13:30:45 -080010657 /* BDW+ don't expose a synchronous way to read the state */
10658 if (IS_HASWELL(dev))
10659 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010660
Ville Syrjälä282740f2013-09-04 18:30:03 +030010661 PIPE_CONF_CHECK_I(double_wide);
10662
Daniel Vetter26804af2014-06-25 22:01:55 +030010663 PIPE_CONF_CHECK_X(ddi_pll_sel);
10664
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010665 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010666 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010667 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010668 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10669 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010670 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010671 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10672 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10673 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010674
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010675 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10676 PIPE_CONF_CHECK_I(pipe_bpp);
10677
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010678 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010679 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010680
Daniel Vetter66e985c2013-06-05 13:34:20 +020010681#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010682#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010683#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010684#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010685#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010686#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010687
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010688 return true;
10689}
10690
Damien Lespiau08db6652014-11-04 17:06:52 +000010691static void check_wm_state(struct drm_device *dev)
10692{
10693 struct drm_i915_private *dev_priv = dev->dev_private;
10694 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10695 struct intel_crtc *intel_crtc;
10696 int plane;
10697
10698 if (INTEL_INFO(dev)->gen < 9)
10699 return;
10700
10701 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10702 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10703
10704 for_each_intel_crtc(dev, intel_crtc) {
10705 struct skl_ddb_entry *hw_entry, *sw_entry;
10706 const enum pipe pipe = intel_crtc->pipe;
10707
10708 if (!intel_crtc->active)
10709 continue;
10710
10711 /* planes */
10712 for_each_plane(pipe, plane) {
10713 hw_entry = &hw_ddb.plane[pipe][plane];
10714 sw_entry = &sw_ddb->plane[pipe][plane];
10715
10716 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10717 continue;
10718
10719 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10720 "(expected (%u,%u), found (%u,%u))\n",
10721 pipe_name(pipe), plane + 1,
10722 sw_entry->start, sw_entry->end,
10723 hw_entry->start, hw_entry->end);
10724 }
10725
10726 /* cursor */
10727 hw_entry = &hw_ddb.cursor[pipe];
10728 sw_entry = &sw_ddb->cursor[pipe];
10729
10730 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10731 continue;
10732
10733 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10734 "(expected (%u,%u), found (%u,%u))\n",
10735 pipe_name(pipe),
10736 sw_entry->start, sw_entry->end,
10737 hw_entry->start, hw_entry->end);
10738 }
10739}
10740
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010741static void
10742check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010743{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010744 struct intel_connector *connector;
10745
10746 list_for_each_entry(connector, &dev->mode_config.connector_list,
10747 base.head) {
10748 /* This also checks the encoder/connector hw state with the
10749 * ->get_hw_state callbacks. */
10750 intel_connector_check_state(connector);
10751
Rob Clarke2c719b2014-12-15 13:56:32 -050010752 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010753 "connector's staged encoder doesn't match current encoder\n");
10754 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010755}
10756
10757static void
10758check_encoder_state(struct drm_device *dev)
10759{
10760 struct intel_encoder *encoder;
10761 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010762
Damien Lespiaub2784e12014-08-05 11:29:37 +010010763 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010764 bool enabled = false;
10765 bool active = false;
10766 enum pipe pipe, tracked_pipe;
10767
10768 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10769 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010770 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010771
Rob Clarke2c719b2014-12-15 13:56:32 -050010772 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010774 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010775 "encoder's active_connectors set, but no crtc\n");
10776
10777 list_for_each_entry(connector, &dev->mode_config.connector_list,
10778 base.head) {
10779 if (connector->base.encoder != &encoder->base)
10780 continue;
10781 enabled = true;
10782 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10783 active = true;
10784 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010785 /*
10786 * for MST connectors if we unplug the connector is gone
10787 * away but the encoder is still connected to a crtc
10788 * until a modeset happens in response to the hotplug.
10789 */
10790 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10791 continue;
10792
Rob Clarke2c719b2014-12-15 13:56:32 -050010793 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010794 "encoder's enabled state mismatch "
10795 "(expected %i, found %i)\n",
10796 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010797 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010798 "active encoder with no crtc\n");
10799
Rob Clarke2c719b2014-12-15 13:56:32 -050010800 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010801 "encoder's computed active state doesn't match tracked active state "
10802 "(expected %i, found %i)\n", active, encoder->connectors_active);
10803
10804 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010805 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010806 "encoder's hw state doesn't match sw tracking "
10807 "(expected %i, found %i)\n",
10808 encoder->connectors_active, active);
10809
10810 if (!encoder->base.crtc)
10811 continue;
10812
10813 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010814 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010815 "active encoder's pipe doesn't match"
10816 "(expected %i, found %i)\n",
10817 tracked_pipe, pipe);
10818
10819 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010820}
10821
10822static void
10823check_crtc_state(struct drm_device *dev)
10824{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010826 struct intel_crtc *crtc;
10827 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010828 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010829
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010830 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010831 bool enabled = false;
10832 bool active = false;
10833
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010834 memset(&pipe_config, 0, sizeof(pipe_config));
10835
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836 DRM_DEBUG_KMS("[CRTC:%d]\n",
10837 crtc->base.base.id);
10838
Rob Clarke2c719b2014-12-15 13:56:32 -050010839 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010840 "active crtc, but not enabled in sw tracking\n");
10841
Damien Lespiaub2784e12014-08-05 11:29:37 +010010842 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010843 if (encoder->base.crtc != &crtc->base)
10844 continue;
10845 enabled = true;
10846 if (encoder->connectors_active)
10847 active = true;
10848 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010849
Rob Clarke2c719b2014-12-15 13:56:32 -050010850 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010851 "crtc's computed active state doesn't match tracked active state "
10852 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010853 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010854 "crtc's computed enabled state doesn't match tracked enabled state "
10855 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10856
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010857 active = dev_priv->display.get_pipe_config(crtc,
10858 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010859
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010860 /* hw state is inconsistent with the pipe quirk */
10861 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10862 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010863 active = crtc->active;
10864
Damien Lespiaub2784e12014-08-05 11:29:37 +010010865 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010866 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010867 if (encoder->base.crtc != &crtc->base)
10868 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010869 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010870 encoder->get_config(encoder, &pipe_config);
10871 }
10872
Rob Clarke2c719b2014-12-15 13:56:32 -050010873 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010874 "crtc active state doesn't match with hw state "
10875 "(expected %i, found %i)\n", crtc->active, active);
10876
Daniel Vetterc0b03412013-05-28 12:05:54 +020010877 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010878 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010879 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010880 intel_dump_pipe_config(crtc, &pipe_config,
10881 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010882 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010883 "[sw state]");
10884 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010885 }
10886}
10887
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010888static void
10889check_shared_dpll_state(struct drm_device *dev)
10890{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010891 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010892 struct intel_crtc *crtc;
10893 struct intel_dpll_hw_state dpll_hw_state;
10894 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010895
10896 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10897 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10898 int enabled_crtcs = 0, active_crtcs = 0;
10899 bool active;
10900
10901 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10902
10903 DRM_DEBUG_KMS("%s\n", pll->name);
10904
10905 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10906
Rob Clarke2c719b2014-12-15 13:56:32 -050010907 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010908 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010909 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010910 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010911 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010912 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010913 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010914 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010915 "pll on state mismatch (expected %i, found %i)\n",
10916 pll->on, active);
10917
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010918 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010919 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10920 enabled_crtcs++;
10921 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10922 active_crtcs++;
10923 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010924 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010925 "pll active crtcs mismatch (expected %i, found %i)\n",
10926 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010927 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010928 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010929 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010930
Rob Clarke2c719b2014-12-15 13:56:32 -050010931 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010932 sizeof(dpll_hw_state)),
10933 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010934 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010935}
10936
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010937void
10938intel_modeset_check_state(struct drm_device *dev)
10939{
Damien Lespiau08db6652014-11-04 17:06:52 +000010940 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010941 check_connector_state(dev);
10942 check_encoder_state(dev);
10943 check_crtc_state(dev);
10944 check_shared_dpll_state(dev);
10945}
10946
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010947void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010948 int dotclock)
10949{
10950 /*
10951 * FDI already provided one idea for the dotclock.
10952 * Yell if the encoder disagrees.
10953 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010954 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010955 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010956 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010957}
10958
Ville Syrjälä80715b22014-05-15 20:23:23 +030010959static void update_scanline_offset(struct intel_crtc *crtc)
10960{
10961 struct drm_device *dev = crtc->base.dev;
10962
10963 /*
10964 * The scanline counter increments at the leading edge of hsync.
10965 *
10966 * On most platforms it starts counting from vtotal-1 on the
10967 * first active line. That means the scanline counter value is
10968 * always one less than what we would expect. Ie. just after
10969 * start of vblank, which also occurs at start of hsync (on the
10970 * last active line), the scanline counter will read vblank_start-1.
10971 *
10972 * On gen2 the scanline counter starts counting from 1 instead
10973 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10974 * to keep the value positive), instead of adding one.
10975 *
10976 * On HSW+ the behaviour of the scanline counter depends on the output
10977 * type. For DP ports it behaves like most other platforms, but on HDMI
10978 * there's an extra 1 line difference. So we need to add two instead of
10979 * one to the value.
10980 */
10981 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010982 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010983 int vtotal;
10984
10985 vtotal = mode->crtc_vtotal;
10986 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10987 vtotal /= 2;
10988
10989 crtc->scanline_offset = vtotal - 1;
10990 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010991 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010992 crtc->scanline_offset = 2;
10993 } else
10994 crtc->scanline_offset = 1;
10995}
10996
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010997static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010998intel_modeset_compute_config(struct drm_crtc *crtc,
10999 struct drm_display_mode *mode,
11000 struct drm_framebuffer *fb,
11001 unsigned *modeset_pipes,
11002 unsigned *prepare_pipes,
11003 unsigned *disable_pipes)
11004{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011005 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011006
11007 intel_modeset_affected_pipes(crtc, modeset_pipes,
11008 prepare_pipes, disable_pipes);
11009
11010 if ((*modeset_pipes) == 0)
11011 goto out;
11012
11013 /*
11014 * Note this needs changes when we start tracking multiple modes
11015 * and crtcs. At that point we'll need to compute the whole config
11016 * (i.e. one pipe_config for each crtc) rather than just the one
11017 * for this crtc.
11018 */
11019 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11020 if (IS_ERR(pipe_config)) {
11021 goto out;
11022 }
11023 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11024 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011025
11026out:
11027 return pipe_config;
11028}
11029
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011030static int __intel_set_mode_setup_plls(struct drm_device *dev,
11031 unsigned modeset_pipes,
11032 unsigned disable_pipes)
11033{
11034 struct drm_i915_private *dev_priv = to_i915(dev);
11035 unsigned clear_pipes = modeset_pipes | disable_pipes;
11036 struct intel_crtc *intel_crtc;
11037 int ret = 0;
11038
11039 if (!dev_priv->display.crtc_compute_clock)
11040 return 0;
11041
11042 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11043 if (ret)
11044 goto done;
11045
11046 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11047 struct intel_crtc_state *state = intel_crtc->new_config;
11048 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11049 state);
11050 if (ret) {
11051 intel_shared_dpll_abort_config(dev_priv);
11052 goto done;
11053 }
11054 }
11055
11056done:
11057 return ret;
11058}
11059
Daniel Vetterf30da182013-04-11 20:22:50 +020011060static int __intel_set_mode(struct drm_crtc *crtc,
11061 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011062 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011063 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011064 unsigned modeset_pipes,
11065 unsigned prepare_pipes,
11066 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011067{
11068 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011069 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011070 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011071 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011072 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011073
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011074 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011075 if (!saved_mode)
11076 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011077
Tim Gardner3ac18232012-12-07 07:54:26 -070011078 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011079
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011080 if (modeset_pipes)
11081 to_intel_crtc(crtc)->new_config = pipe_config;
11082
Jesse Barnes30a970c2013-11-04 13:48:12 -080011083 /*
11084 * See if the config requires any additional preparation, e.g.
11085 * to adjust global state with pipes off. We need to do this
11086 * here so we can get the modeset_pipe updated config for the new
11087 * mode set on this crtc. For other crtcs we need to use the
11088 * adjusted_mode bits in the crtc directly.
11089 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011090 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011091 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011092
Ville Syrjäläc164f832013-11-05 22:34:12 +020011093 /* may have added more to prepare_pipes than we should */
11094 prepare_pipes &= ~disable_pipes;
11095 }
11096
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011097 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11098 if (ret)
11099 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011100
Daniel Vetter460da9162013-03-27 00:44:51 +010011101 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11102 intel_crtc_disable(&intel_crtc->base);
11103
Daniel Vetterea9d7582012-07-10 10:42:52 +020011104 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11105 if (intel_crtc->base.enabled)
11106 dev_priv->display.crtc_disable(&intel_crtc->base);
11107 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011108
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011109 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11110 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011111 *
11112 * Note we'll need to fix this up when we start tracking multiple
11113 * pipes; here we assume a single modeset_pipe and only track the
11114 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011115 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011116 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011117 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011118 /* mode_set/enable/disable functions rely on a correct pipe
11119 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011120 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011121
11122 /*
11123 * Calculate and store various constants which
11124 * are later needed by vblank and swap-completion
11125 * timestamping. They are derived from true hwmode.
11126 */
11127 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011128 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011129 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011130
Daniel Vetterea9d7582012-07-10 10:42:52 +020011131 /* Only after disabling all output pipelines that will be changed can we
11132 * update the the output configuration. */
11133 intel_modeset_update_state(dev, prepare_pipes);
11134
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011135 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011136
Daniel Vettera6778b32012-07-02 09:56:42 +020011137 /* Set up the DPLL and any encoders state that needs to adjust or depend
11138 * on the DPLL.
11139 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011140 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011141 struct drm_plane *primary = intel_crtc->base.primary;
11142 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011143
Gustavo Padovan455a6802014-12-01 15:40:11 -080011144 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11145 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11146 fb, 0, 0,
11147 hdisplay, vdisplay,
11148 x << 16, y << 16,
11149 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011150 }
11151
11152 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011153 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11154 update_scanline_offset(intel_crtc);
11155
Daniel Vetter25c5b262012-07-08 22:08:04 +020011156 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011157 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011158
Daniel Vettera6778b32012-07-02 09:56:42 +020011159 /* FIXME: add subpixel order */
11160done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011161 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011162 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011163
Tim Gardner3ac18232012-12-07 07:54:26 -070011164 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011165 return ret;
11166}
11167
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011168static int intel_set_mode_pipes(struct drm_crtc *crtc,
11169 struct drm_display_mode *mode,
11170 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011171 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011172 unsigned modeset_pipes,
11173 unsigned prepare_pipes,
11174 unsigned disable_pipes)
11175{
11176 int ret;
11177
11178 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11179 prepare_pipes, disable_pipes);
11180
11181 if (ret == 0)
11182 intel_modeset_check_state(crtc->dev);
11183
11184 return ret;
11185}
11186
Damien Lespiaue7457a92013-08-08 22:28:59 +010011187static int intel_set_mode(struct drm_crtc *crtc,
11188 struct drm_display_mode *mode,
11189 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011190{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011191 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011192 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011193
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011194 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11195 &modeset_pipes,
11196 &prepare_pipes,
11197 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011198
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011199 if (IS_ERR(pipe_config))
11200 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011201
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011202 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11203 modeset_pipes, prepare_pipes,
11204 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011205}
11206
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011207void intel_crtc_restore_mode(struct drm_crtc *crtc)
11208{
Matt Roperf4510a22014-04-01 15:22:40 -070011209 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011210}
11211
Daniel Vetter25c5b262012-07-08 22:08:04 +020011212#undef for_each_intel_crtc_masked
11213
Daniel Vetterd9e55602012-07-04 22:16:09 +020011214static void intel_set_config_free(struct intel_set_config *config)
11215{
11216 if (!config)
11217 return;
11218
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011219 kfree(config->save_connector_encoders);
11220 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011221 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011222 kfree(config);
11223}
11224
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011225static int intel_set_config_save_state(struct drm_device *dev,
11226 struct intel_set_config *config)
11227{
Ville Syrjälä76688512014-01-10 11:28:06 +020011228 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011229 struct drm_encoder *encoder;
11230 struct drm_connector *connector;
11231 int count;
11232
Ville Syrjälä76688512014-01-10 11:28:06 +020011233 config->save_crtc_enabled =
11234 kcalloc(dev->mode_config.num_crtc,
11235 sizeof(bool), GFP_KERNEL);
11236 if (!config->save_crtc_enabled)
11237 return -ENOMEM;
11238
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011239 config->save_encoder_crtcs =
11240 kcalloc(dev->mode_config.num_encoder,
11241 sizeof(struct drm_crtc *), GFP_KERNEL);
11242 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011243 return -ENOMEM;
11244
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011245 config->save_connector_encoders =
11246 kcalloc(dev->mode_config.num_connector,
11247 sizeof(struct drm_encoder *), GFP_KERNEL);
11248 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011249 return -ENOMEM;
11250
11251 /* Copy data. Note that driver private data is not affected.
11252 * Should anything bad happen only the expected state is
11253 * restored, not the drivers personal bookkeeping.
11254 */
11255 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011256 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011257 config->save_crtc_enabled[count++] = crtc->enabled;
11258 }
11259
11260 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011261 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011262 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011263 }
11264
11265 count = 0;
11266 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011267 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011268 }
11269
11270 return 0;
11271}
11272
11273static void intel_set_config_restore_state(struct drm_device *dev,
11274 struct intel_set_config *config)
11275{
Ville Syrjälä76688512014-01-10 11:28:06 +020011276 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011277 struct intel_encoder *encoder;
11278 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011279 int count;
11280
11281 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011282 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011283 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011284
11285 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011286 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011287 else
11288 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011289 }
11290
11291 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011292 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011293 encoder->new_crtc =
11294 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011295 }
11296
11297 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011298 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11299 connector->new_encoder =
11300 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011301 }
11302}
11303
Imre Deake3de42b2013-05-03 19:44:07 +020011304static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011305is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011306{
11307 int i;
11308
Chris Wilson2e57f472013-07-17 12:14:40 +010011309 if (set->num_connectors == 0)
11310 return false;
11311
11312 if (WARN_ON(set->connectors == NULL))
11313 return false;
11314
11315 for (i = 0; i < set->num_connectors; i++)
11316 if (set->connectors[i]->encoder &&
11317 set->connectors[i]->encoder->crtc == set->crtc &&
11318 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011319 return true;
11320
11321 return false;
11322}
11323
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011324static void
11325intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11326 struct intel_set_config *config)
11327{
11328
11329 /* We should be able to check here if the fb has the same properties
11330 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011331 if (is_crtc_connector_off(set)) {
11332 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011333 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011334 /*
11335 * If we have no fb, we can only flip as long as the crtc is
11336 * active, otherwise we need a full mode set. The crtc may
11337 * be active if we've only disabled the primary plane, or
11338 * in fastboot situations.
11339 */
Matt Roperf4510a22014-04-01 15:22:40 -070011340 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011341 struct intel_crtc *intel_crtc =
11342 to_intel_crtc(set->crtc);
11343
Matt Roper3b150f02014-05-29 08:06:53 -070011344 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011345 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11346 config->fb_changed = true;
11347 } else {
11348 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11349 config->mode_changed = true;
11350 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011351 } else if (set->fb == NULL) {
11352 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011353 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011354 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011355 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011356 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011357 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011358 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011359 }
11360
Daniel Vetter835c5872012-07-10 18:11:08 +020011361 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011362 config->fb_changed = true;
11363
11364 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11365 DRM_DEBUG_KMS("modes are different, full mode set\n");
11366 drm_mode_debug_printmodeline(&set->crtc->mode);
11367 drm_mode_debug_printmodeline(set->mode);
11368 config->mode_changed = true;
11369 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011370
11371 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11372 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011373}
11374
Daniel Vetter2e431052012-07-04 22:42:15 +020011375static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011376intel_modeset_stage_output_state(struct drm_device *dev,
11377 struct drm_mode_set *set,
11378 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011379{
Daniel Vetter9a935852012-07-05 22:34:27 +020011380 struct intel_connector *connector;
11381 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011382 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011383 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011384
Damien Lespiau9abdda72013-02-13 13:29:23 +000011385 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011386 * of connectors. For paranoia, double-check this. */
11387 WARN_ON(!set->fb && (set->num_connectors != 0));
11388 WARN_ON(set->fb && (set->num_connectors == 0));
11389
Daniel Vetter9a935852012-07-05 22:34:27 +020011390 list_for_each_entry(connector, &dev->mode_config.connector_list,
11391 base.head) {
11392 /* Otherwise traverse passed in connector list and get encoders
11393 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011394 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011395 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011396 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011397 break;
11398 }
11399 }
11400
Daniel Vetter9a935852012-07-05 22:34:27 +020011401 /* If we disable the crtc, disable all its connectors. Also, if
11402 * the connector is on the changing crtc but not on the new
11403 * connector list, disable it. */
11404 if ((!set->fb || ro == set->num_connectors) &&
11405 connector->base.encoder &&
11406 connector->base.encoder->crtc == set->crtc) {
11407 connector->new_encoder = NULL;
11408
11409 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11410 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011411 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011412 }
11413
11414
11415 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011416 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011417 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011418 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011419 }
11420 /* connector->new_encoder is now updated for all connectors. */
11421
11422 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011423 list_for_each_entry(connector, &dev->mode_config.connector_list,
11424 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011425 struct drm_crtc *new_crtc;
11426
Daniel Vetter9a935852012-07-05 22:34:27 +020011427 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011428 continue;
11429
Daniel Vetter9a935852012-07-05 22:34:27 +020011430 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011431
11432 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011433 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011434 new_crtc = set->crtc;
11435 }
11436
11437 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011438 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11439 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011440 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011441 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011442 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011443
11444 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11445 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011446 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011447 new_crtc->base.id);
11448 }
11449
11450 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011451 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011452 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011453 list_for_each_entry(connector,
11454 &dev->mode_config.connector_list,
11455 base.head) {
11456 if (connector->new_encoder == encoder) {
11457 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011458 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011459 }
11460 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011461
11462 if (num_connectors == 0)
11463 encoder->new_crtc = NULL;
11464 else if (num_connectors > 1)
11465 return -EINVAL;
11466
Daniel Vetter9a935852012-07-05 22:34:27 +020011467 /* Only now check for crtc changes so we don't miss encoders
11468 * that will be disabled. */
11469 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011470 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011471 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011472 }
11473 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011474 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011475 list_for_each_entry(connector, &dev->mode_config.connector_list,
11476 base.head) {
11477 if (connector->new_encoder)
11478 if (connector->new_encoder != connector->encoder)
11479 connector->encoder = connector->new_encoder;
11480 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011481 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011482 crtc->new_enabled = false;
11483
Damien Lespiaub2784e12014-08-05 11:29:37 +010011484 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011485 if (encoder->new_crtc == crtc) {
11486 crtc->new_enabled = true;
11487 break;
11488 }
11489 }
11490
11491 if (crtc->new_enabled != crtc->base.enabled) {
11492 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11493 crtc->new_enabled ? "en" : "dis");
11494 config->mode_changed = true;
11495 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011496
11497 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011498 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011499 else
11500 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011501 }
11502
Daniel Vetter2e431052012-07-04 22:42:15 +020011503 return 0;
11504}
11505
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011506static void disable_crtc_nofb(struct intel_crtc *crtc)
11507{
11508 struct drm_device *dev = crtc->base.dev;
11509 struct intel_encoder *encoder;
11510 struct intel_connector *connector;
11511
11512 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11513 pipe_name(crtc->pipe));
11514
11515 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11516 if (connector->new_encoder &&
11517 connector->new_encoder->new_crtc == crtc)
11518 connector->new_encoder = NULL;
11519 }
11520
Damien Lespiaub2784e12014-08-05 11:29:37 +010011521 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011522 if (encoder->new_crtc == crtc)
11523 encoder->new_crtc = NULL;
11524 }
11525
11526 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011527 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011528}
11529
Daniel Vetter2e431052012-07-04 22:42:15 +020011530static int intel_crtc_set_config(struct drm_mode_set *set)
11531{
11532 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011533 struct drm_mode_set save_set;
11534 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011535 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011536 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011537 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011538
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011539 BUG_ON(!set);
11540 BUG_ON(!set->crtc);
11541 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011542
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011543 /* Enforce sane interface api - has been abused by the fb helper. */
11544 BUG_ON(!set->mode && set->fb);
11545 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011546
Daniel Vetter2e431052012-07-04 22:42:15 +020011547 if (set->fb) {
11548 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11549 set->crtc->base.id, set->fb->base.id,
11550 (int)set->num_connectors, set->x, set->y);
11551 } else {
11552 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011553 }
11554
11555 dev = set->crtc->dev;
11556
11557 ret = -ENOMEM;
11558 config = kzalloc(sizeof(*config), GFP_KERNEL);
11559 if (!config)
11560 goto out_config;
11561
11562 ret = intel_set_config_save_state(dev, config);
11563 if (ret)
11564 goto out_config;
11565
11566 save_set.crtc = set->crtc;
11567 save_set.mode = &set->crtc->mode;
11568 save_set.x = set->crtc->x;
11569 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011570 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011571
11572 /* Compute whether we need a full modeset, only an fb base update or no
11573 * change at all. In the future we might also check whether only the
11574 * mode changed, e.g. for LVDS where we only change the panel fitter in
11575 * such cases. */
11576 intel_set_config_compute_mode_changes(set, config);
11577
Daniel Vetter9a935852012-07-05 22:34:27 +020011578 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011579 if (ret)
11580 goto fail;
11581
Jesse Barnes50f52752014-11-07 13:11:00 -080011582 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11583 set->fb,
11584 &modeset_pipes,
11585 &prepare_pipes,
11586 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011587 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011588 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011589 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011590 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011591 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011592 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011593 config->mode_changed = true;
11594
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011595 /*
11596 * Note we have an issue here with infoframes: current code
11597 * only updates them on the full mode set path per hw
11598 * requirements. So here we should be checking for any
11599 * required changes and forcing a mode set.
11600 */
Jesse Barnes20664592014-11-05 14:26:09 -080011601 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011602
11603 /* set_mode will free it in the mode_changed case */
11604 if (!config->mode_changed)
11605 kfree(pipe_config);
11606
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011607 intel_update_pipe_size(to_intel_crtc(set->crtc));
11608
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011609 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011610 ret = intel_set_mode_pipes(set->crtc, set->mode,
11611 set->x, set->y, set->fb, pipe_config,
11612 modeset_pipes, prepare_pipes,
11613 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011614 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011615 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011616 struct drm_plane *primary = set->crtc->primary;
11617 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011618
Gustavo Padovan455a6802014-12-01 15:40:11 -080011619 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11620 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11621 0, 0, hdisplay, vdisplay,
11622 set->x << 16, set->y << 16,
11623 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011624
11625 /*
11626 * We need to make sure the primary plane is re-enabled if it
11627 * has previously been turned off.
11628 */
11629 if (!intel_crtc->primary_enabled && ret == 0) {
11630 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011631 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011632 }
11633
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011634 /*
11635 * In the fastboot case this may be our only check of the
11636 * state after boot. It would be better to only do it on
11637 * the first update, but we don't have a nice way of doing that
11638 * (and really, set_config isn't used much for high freq page
11639 * flipping, so increasing its cost here shouldn't be a big
11640 * deal).
11641 */
Jani Nikulad330a952014-01-21 11:24:25 +020011642 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011643 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011644 }
11645
Chris Wilson2d05eae2013-05-03 17:36:25 +010011646 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011647 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11648 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011649fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011650 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011651
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011652 /*
11653 * HACK: if the pipe was on, but we didn't have a framebuffer,
11654 * force the pipe off to avoid oopsing in the modeset code
11655 * due to fb==NULL. This should only happen during boot since
11656 * we don't yet reconstruct the FB from the hardware state.
11657 */
11658 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11659 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11660
Chris Wilson2d05eae2013-05-03 17:36:25 +010011661 /* Try to restore the config */
11662 if (config->mode_changed &&
11663 intel_set_mode(save_set.crtc, save_set.mode,
11664 save_set.x, save_set.y, save_set.fb))
11665 DRM_ERROR("failed to restore config after modeset failure\n");
11666 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011667
Daniel Vetterd9e55602012-07-04 22:16:09 +020011668out_config:
11669 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011670 return ret;
11671}
11672
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011673static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011674 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011675 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011676 .destroy = intel_crtc_destroy,
11677 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011678 .atomic_duplicate_state = intel_crtc_duplicate_state,
11679 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011680};
11681
Daniel Vetter53589012013-06-05 13:34:16 +020011682static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11683 struct intel_shared_dpll *pll,
11684 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011685{
Daniel Vetter53589012013-06-05 13:34:16 +020011686 uint32_t val;
11687
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011688 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011689 return false;
11690
Daniel Vetter53589012013-06-05 13:34:16 +020011691 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011692 hw_state->dpll = val;
11693 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11694 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011695
11696 return val & DPLL_VCO_ENABLE;
11697}
11698
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011699static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11700 struct intel_shared_dpll *pll)
11701{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011702 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11703 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011704}
11705
Daniel Vettere7b903d2013-06-05 13:34:14 +020011706static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11707 struct intel_shared_dpll *pll)
11708{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011709 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011710 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011711
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011712 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011713
11714 /* Wait for the clocks to stabilize. */
11715 POSTING_READ(PCH_DPLL(pll->id));
11716 udelay(150);
11717
11718 /* The pixel multiplier can only be updated once the
11719 * DPLL is enabled and the clocks are stable.
11720 *
11721 * So write it again.
11722 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011723 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011724 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011725 udelay(200);
11726}
11727
11728static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11729 struct intel_shared_dpll *pll)
11730{
11731 struct drm_device *dev = dev_priv->dev;
11732 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011733
11734 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011735 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011736 if (intel_crtc_to_shared_dpll(crtc) == pll)
11737 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11738 }
11739
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011740 I915_WRITE(PCH_DPLL(pll->id), 0);
11741 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011742 udelay(200);
11743}
11744
Daniel Vetter46edb022013-06-05 13:34:12 +020011745static char *ibx_pch_dpll_names[] = {
11746 "PCH DPLL A",
11747 "PCH DPLL B",
11748};
11749
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011750static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011751{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011753 int i;
11754
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011755 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011756
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011757 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011758 dev_priv->shared_dplls[i].id = i;
11759 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011760 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011761 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11762 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011763 dev_priv->shared_dplls[i].get_hw_state =
11764 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011765 }
11766}
11767
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011768static void intel_shared_dpll_init(struct drm_device *dev)
11769{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011770 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011771
Daniel Vetter9cd86932014-06-25 22:01:57 +030011772 if (HAS_DDI(dev))
11773 intel_ddi_pll_init(dev);
11774 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011775 ibx_pch_dpll_init(dev);
11776 else
11777 dev_priv->num_shared_dpll = 0;
11778
11779 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011780}
11781
Matt Roper6beb8c232014-12-01 15:40:14 -080011782/**
11783 * intel_prepare_plane_fb - Prepare fb for usage on plane
11784 * @plane: drm plane to prepare for
11785 * @fb: framebuffer to prepare for presentation
11786 *
11787 * Prepares a framebuffer for usage on a display plane. Generally this
11788 * involves pinning the underlying object and updating the frontbuffer tracking
11789 * bits. Some older platforms need special physical address handling for
11790 * cursor planes.
11791 *
11792 * Returns 0 on success, negative error code on failure.
11793 */
11794int
11795intel_prepare_plane_fb(struct drm_plane *plane,
11796 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011797{
11798 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011799 struct intel_plane *intel_plane = to_intel_plane(plane);
11800 enum pipe pipe = intel_plane->pipe;
11801 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11802 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11803 unsigned frontbuffer_bits = 0;
11804 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011805
Matt Roperea2c67b2014-12-23 10:41:52 -080011806 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011807 return 0;
11808
Matt Roper6beb8c232014-12-01 15:40:14 -080011809 switch (plane->type) {
11810 case DRM_PLANE_TYPE_PRIMARY:
11811 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11812 break;
11813 case DRM_PLANE_TYPE_CURSOR:
11814 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11815 break;
11816 case DRM_PLANE_TYPE_OVERLAY:
11817 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11818 break;
11819 }
Matt Roper465c1202014-05-29 08:06:54 -070011820
Matt Roper4c345742014-07-09 16:22:10 -070011821 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011822
Matt Roper6beb8c232014-12-01 15:40:14 -080011823 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11824 INTEL_INFO(dev)->cursor_needs_physical) {
11825 int align = IS_I830(dev) ? 16 * 1024 : 256;
11826 ret = i915_gem_object_attach_phys(obj, align);
11827 if (ret)
11828 DRM_DEBUG_KMS("failed to attach phys object\n");
11829 } else {
11830 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11831 }
11832
11833 if (ret == 0)
11834 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11835
11836 mutex_unlock(&dev->struct_mutex);
11837
11838 return ret;
11839}
11840
Matt Roper38f3ce32014-12-02 07:45:25 -080011841/**
11842 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11843 * @plane: drm plane to clean up for
11844 * @fb: old framebuffer that was on plane
11845 *
11846 * Cleans up a framebuffer that has just been removed from a plane.
11847 */
11848void
11849intel_cleanup_plane_fb(struct drm_plane *plane,
11850 struct drm_framebuffer *fb)
11851{
11852 struct drm_device *dev = plane->dev;
11853 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11854
11855 if (WARN_ON(!obj))
11856 return;
11857
11858 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11859 !INTEL_INFO(dev)->cursor_needs_physical) {
11860 mutex_lock(&dev->struct_mutex);
11861 intel_unpin_fb_obj(obj);
11862 mutex_unlock(&dev->struct_mutex);
11863 }
Matt Roper465c1202014-05-29 08:06:54 -070011864}
11865
11866static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011867intel_check_primary_plane(struct drm_plane *plane,
11868 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011869{
Matt Roper32b7eee2014-12-24 07:59:06 -080011870 struct drm_device *dev = plane->dev;
11871 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011872 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011873 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011874 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011875 struct drm_rect *dest = &state->dst;
11876 struct drm_rect *src = &state->src;
11877 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011878 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011879
Matt Roperea2c67b2014-12-23 10:41:52 -080011880 crtc = crtc ? crtc : plane->crtc;
11881 intel_crtc = to_intel_crtc(crtc);
11882
Matt Roperc59cb172014-12-01 15:40:16 -080011883 ret = drm_plane_helper_check_update(plane, crtc, fb,
11884 src, dest, clip,
11885 DRM_PLANE_HELPER_NO_SCALING,
11886 DRM_PLANE_HELPER_NO_SCALING,
11887 false, true, &state->visible);
11888 if (ret)
11889 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011890
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011891 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011892 intel_crtc->atomic.wait_for_flips = true;
11893
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011894 /*
11895 * FBC does not work on some platforms for rotated
11896 * planes, so disable it when rotation is not 0 and
11897 * update it when rotation is set back to 0.
11898 *
11899 * FIXME: This is redundant with the fbc update done in
11900 * the primary plane enable function except that that
11901 * one is done too late. We eventually need to unify
11902 * this.
11903 */
11904 if (intel_crtc->primary_enabled &&
11905 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011906 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011907 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011908 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011909 }
11910
11911 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011912 /*
11913 * BDW signals flip done immediately if the plane
11914 * is disabled, even if the plane enable is already
11915 * armed to occur at the next vblank :(
11916 */
11917 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11918 intel_crtc->atomic.wait_vblank = true;
11919 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011920
Matt Roper32b7eee2014-12-24 07:59:06 -080011921 intel_crtc->atomic.fb_bits |=
11922 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11923
11924 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011925 }
11926
11927 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011928}
11929
Sonika Jindal48404c12014-08-22 14:06:04 +053011930static void
11931intel_commit_primary_plane(struct drm_plane *plane,
11932 struct intel_plane_state *state)
11933{
Matt Roper2b875c22014-12-01 15:40:13 -080011934 struct drm_crtc *crtc = state->base.crtc;
11935 struct drm_framebuffer *fb = state->base.fb;
11936 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011937 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011938 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011939 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011940 struct intel_plane *intel_plane = to_intel_plane(plane);
11941 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011942
Matt Roperea2c67b2014-12-23 10:41:52 -080011943 crtc = crtc ? crtc : plane->crtc;
11944 intel_crtc = to_intel_crtc(crtc);
11945
Matt Ropercf4c7c12014-12-04 10:27:42 -080011946 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011947 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011948 crtc->y = src->y1 >> 16;
11949
Sonika Jindalce54d852014-08-21 11:44:39 +053011950 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011951
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011952 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011953 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011954 /* FIXME: kill this fastboot hack */
11955 intel_update_pipe_size(intel_crtc);
11956
11957 intel_crtc->primary_enabled = true;
11958
11959 dev_priv->display.update_primary_plane(crtc, plane->fb,
11960 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011961 } else {
11962 /*
11963 * If clipping results in a non-visible primary plane,
11964 * we'll disable the primary plane. Note that this is
11965 * a bit different than what happens if userspace
11966 * explicitly disables the plane by passing fb=0
11967 * because plane->fb still gets set and pinned.
11968 */
11969 intel_disable_primary_hw_plane(plane, crtc);
11970 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011971 }
11972}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011973
Matt Roper32b7eee2014-12-24 07:59:06 -080011974static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11975{
11976 struct drm_device *dev = crtc->dev;
11977 struct drm_i915_private *dev_priv = dev->dev_private;
11978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011979 struct intel_plane *intel_plane;
11980 struct drm_plane *p;
11981 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011982
Matt Roperea2c67b2014-12-23 10:41:52 -080011983 /* Track fb's for any planes being disabled */
11984 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11985 intel_plane = to_intel_plane(p);
11986
11987 if (intel_crtc->atomic.disabled_planes &
11988 (1 << drm_plane_index(p))) {
11989 switch (p->type) {
11990 case DRM_PLANE_TYPE_PRIMARY:
11991 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11992 break;
11993 case DRM_PLANE_TYPE_CURSOR:
11994 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11995 break;
11996 case DRM_PLANE_TYPE_OVERLAY:
11997 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11998 break;
11999 }
12000
12001 mutex_lock(&dev->struct_mutex);
12002 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12003 mutex_unlock(&dev->struct_mutex);
12004 }
12005 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012006
Matt Roper32b7eee2014-12-24 07:59:06 -080012007 if (intel_crtc->atomic.wait_for_flips)
12008 intel_crtc_wait_for_pending_flips(crtc);
12009
12010 if (intel_crtc->atomic.disable_fbc)
12011 intel_fbc_disable(dev);
12012
12013 if (intel_crtc->atomic.pre_disable_primary)
12014 intel_pre_disable_primary(crtc);
12015
12016 if (intel_crtc->atomic.update_wm)
12017 intel_update_watermarks(crtc);
12018
12019 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012020
12021 /* Perform vblank evasion around commit operation */
12022 if (intel_crtc->active)
12023 intel_crtc->atomic.evade =
12024 intel_pipe_update_start(intel_crtc,
12025 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012026}
12027
12028static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12029{
12030 struct drm_device *dev = crtc->dev;
12031 struct drm_i915_private *dev_priv = dev->dev_private;
12032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12033 struct drm_plane *p;
12034
Matt Roperc34c9ee2014-12-23 10:41:50 -080012035 if (intel_crtc->atomic.evade)
12036 intel_pipe_update_end(intel_crtc,
12037 intel_crtc->atomic.start_vbl_count);
12038
Matt Roper32b7eee2014-12-24 07:59:06 -080012039 intel_runtime_pm_put(dev_priv);
12040
12041 if (intel_crtc->atomic.wait_vblank)
12042 intel_wait_for_vblank(dev, intel_crtc->pipe);
12043
12044 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12045
12046 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012047 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012048 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012049 mutex_unlock(&dev->struct_mutex);
12050 }
Matt Roper465c1202014-05-29 08:06:54 -070012051
Matt Roper32b7eee2014-12-24 07:59:06 -080012052 if (intel_crtc->atomic.post_enable_primary)
12053 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012054
Matt Roper32b7eee2014-12-24 07:59:06 -080012055 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12056 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12057 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12058 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012059
Matt Roper32b7eee2014-12-24 07:59:06 -080012060 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012061}
12062
Matt Ropercf4c7c12014-12-04 10:27:42 -080012063/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012064 * intel_plane_destroy - destroy a plane
12065 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012066 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012067 * Common destruction function for all types of planes (primary, cursor,
12068 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012069 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012070void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012071{
12072 struct intel_plane *intel_plane = to_intel_plane(plane);
12073 drm_plane_cleanup(plane);
12074 kfree(intel_plane);
12075}
12076
Matt Roper65a3fea2015-01-21 16:35:42 -080012077const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012078 .update_plane = drm_atomic_helper_update_plane,
12079 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012080 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012081 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012082 .atomic_get_property = intel_plane_atomic_get_property,
12083 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012084 .atomic_duplicate_state = intel_plane_duplicate_state,
12085 .atomic_destroy_state = intel_plane_destroy_state,
12086
Matt Roper465c1202014-05-29 08:06:54 -070012087};
12088
12089static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12090 int pipe)
12091{
12092 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012093 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012094 const uint32_t *intel_primary_formats;
12095 int num_formats;
12096
12097 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12098 if (primary == NULL)
12099 return NULL;
12100
Matt Roper8e7d6882015-01-21 16:35:41 -080012101 state = intel_create_plane_state(&primary->base);
12102 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012103 kfree(primary);
12104 return NULL;
12105 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012106 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012107
Matt Roper465c1202014-05-29 08:06:54 -070012108 primary->can_scale = false;
12109 primary->max_downscale = 1;
12110 primary->pipe = pipe;
12111 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012112 primary->check_plane = intel_check_primary_plane;
12113 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012114 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12115 primary->plane = !pipe;
12116
12117 if (INTEL_INFO(dev)->gen <= 3) {
12118 intel_primary_formats = intel_primary_formats_gen2;
12119 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12120 } else {
12121 intel_primary_formats = intel_primary_formats_gen4;
12122 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12123 }
12124
12125 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012126 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012127 intel_primary_formats, num_formats,
12128 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012129
12130 if (INTEL_INFO(dev)->gen >= 4) {
12131 if (!dev->mode_config.rotation_property)
12132 dev->mode_config.rotation_property =
12133 drm_mode_create_rotation_property(dev,
12134 BIT(DRM_ROTATE_0) |
12135 BIT(DRM_ROTATE_180));
12136 if (dev->mode_config.rotation_property)
12137 drm_object_attach_property(&primary->base.base,
12138 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012139 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012140 }
12141
Matt Roperea2c67b2014-12-23 10:41:52 -080012142 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12143
Matt Roper465c1202014-05-29 08:06:54 -070012144 return &primary->base;
12145}
12146
Matt Roper3d7d6512014-06-10 08:28:13 -070012147static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012148intel_check_cursor_plane(struct drm_plane *plane,
12149 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012150{
Matt Roper2b875c22014-12-01 15:40:13 -080012151 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012152 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012153 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012154 struct drm_rect *dest = &state->dst;
12155 struct drm_rect *src = &state->src;
12156 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012157 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012158 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012159 unsigned stride;
12160 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012161
Matt Roperea2c67b2014-12-23 10:41:52 -080012162 crtc = crtc ? crtc : plane->crtc;
12163 intel_crtc = to_intel_crtc(crtc);
12164
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012165 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012166 src, dest, clip,
12167 DRM_PLANE_HELPER_NO_SCALING,
12168 DRM_PLANE_HELPER_NO_SCALING,
12169 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012170 if (ret)
12171 return ret;
12172
12173
12174 /* if we want to turn off the cursor ignore width and height */
12175 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012176 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012177
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012178 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012179 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12180 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12181 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012182 return -EINVAL;
12183 }
12184
Matt Roperea2c67b2014-12-23 10:41:52 -080012185 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12186 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012187 DRM_DEBUG_KMS("buffer is too small\n");
12188 return -ENOMEM;
12189 }
12190
Gustavo Padovane391ea82014-09-24 14:20:25 -030012191 if (fb == crtc->cursor->fb)
12192 return 0;
12193
Tvrtko Ursulin6a418fc2015-02-10 17:16:14 +000012194 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012195 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12196 ret = -EINVAL;
12197 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012198
Matt Roper32b7eee2014-12-24 07:59:06 -080012199finish:
12200 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012201 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012202 intel_crtc->atomic.update_wm = true;
12203
12204 intel_crtc->atomic.fb_bits |=
12205 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12206 }
12207
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012208 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012209}
12210
Matt Roperf4a2cf22014-12-01 15:40:12 -080012211static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012212intel_commit_cursor_plane(struct drm_plane *plane,
12213 struct intel_plane_state *state)
12214{
Matt Roper2b875c22014-12-01 15:40:13 -080012215 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012216 struct drm_device *dev = plane->dev;
12217 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012218 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012219 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012220 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012221
Matt Roperea2c67b2014-12-23 10:41:52 -080012222 crtc = crtc ? crtc : plane->crtc;
12223 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012224
Matt Roperea2c67b2014-12-23 10:41:52 -080012225 plane->fb = state->base.fb;
12226 crtc->cursor_x = state->base.crtc_x;
12227 crtc->cursor_y = state->base.crtc_y;
12228
Sonika Jindala919db92014-10-23 07:41:33 -070012229 intel_plane->obj = obj;
12230
Gustavo Padovana912f122014-12-01 15:40:10 -080012231 if (intel_crtc->cursor_bo == obj)
12232 goto update;
12233
Matt Roperf4a2cf22014-12-01 15:40:12 -080012234 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012235 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012236 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012237 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012238 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012239 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012240
Gustavo Padovana912f122014-12-01 15:40:10 -080012241 intel_crtc->cursor_addr = addr;
12242 intel_crtc->cursor_bo = obj;
12243update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012244 intel_crtc->cursor_width = state->base.crtc_w;
12245 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012246
Matt Roper32b7eee2014-12-24 07:59:06 -080012247 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012248 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012249}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012250
Matt Roper3d7d6512014-06-10 08:28:13 -070012251static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12252 int pipe)
12253{
12254 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012255 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012256
12257 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12258 if (cursor == NULL)
12259 return NULL;
12260
Matt Roper8e7d6882015-01-21 16:35:41 -080012261 state = intel_create_plane_state(&cursor->base);
12262 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012263 kfree(cursor);
12264 return NULL;
12265 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012266 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012267
Matt Roper3d7d6512014-06-10 08:28:13 -070012268 cursor->can_scale = false;
12269 cursor->max_downscale = 1;
12270 cursor->pipe = pipe;
12271 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012272 cursor->check_plane = intel_check_cursor_plane;
12273 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012274
12275 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012276 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012277 intel_cursor_formats,
12278 ARRAY_SIZE(intel_cursor_formats),
12279 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012280
12281 if (INTEL_INFO(dev)->gen >= 4) {
12282 if (!dev->mode_config.rotation_property)
12283 dev->mode_config.rotation_property =
12284 drm_mode_create_rotation_property(dev,
12285 BIT(DRM_ROTATE_0) |
12286 BIT(DRM_ROTATE_180));
12287 if (dev->mode_config.rotation_property)
12288 drm_object_attach_property(&cursor->base.base,
12289 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012290 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012291 }
12292
Matt Roperea2c67b2014-12-23 10:41:52 -080012293 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12294
Matt Roper3d7d6512014-06-10 08:28:13 -070012295 return &cursor->base;
12296}
12297
Hannes Ederb358d0a2008-12-18 21:18:47 +010012298static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012299{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012300 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012301 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012302 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012303 struct drm_plane *primary = NULL;
12304 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012305 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012306
Daniel Vetter955382f2013-09-19 14:05:45 +020012307 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012308 if (intel_crtc == NULL)
12309 return;
12310
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012311 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12312 if (!crtc_state)
12313 goto fail;
12314 intel_crtc_set_state(intel_crtc, crtc_state);
12315
Matt Roper465c1202014-05-29 08:06:54 -070012316 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012317 if (!primary)
12318 goto fail;
12319
12320 cursor = intel_cursor_plane_create(dev, pipe);
12321 if (!cursor)
12322 goto fail;
12323
Matt Roper465c1202014-05-29 08:06:54 -070012324 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012325 cursor, &intel_crtc_funcs);
12326 if (ret)
12327 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012328
12329 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012330 for (i = 0; i < 256; i++) {
12331 intel_crtc->lut_r[i] = i;
12332 intel_crtc->lut_g[i] = i;
12333 intel_crtc->lut_b[i] = i;
12334 }
12335
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012336 /*
12337 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012338 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012339 */
Jesse Barnes80824002009-09-10 15:28:06 -070012340 intel_crtc->pipe = pipe;
12341 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012342 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012343 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012344 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012345 }
12346
Chris Wilson4b0e3332014-05-30 16:35:26 +030012347 intel_crtc->cursor_base = ~0;
12348 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012349 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012350
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012351 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12352 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12353 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12354 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12355
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012356 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12357
Jesse Barnes79e53942008-11-07 14:24:08 -080012358 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012359
12360 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012361 return;
12362
12363fail:
12364 if (primary)
12365 drm_plane_cleanup(primary);
12366 if (cursor)
12367 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012368 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012369 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012370}
12371
Jesse Barnes752aa882013-10-31 18:55:49 +020012372enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12373{
12374 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012375 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012376
Rob Clark51fd3712013-11-19 12:10:12 -050012377 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012378
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012379 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012380 return INVALID_PIPE;
12381
12382 return to_intel_crtc(encoder->crtc)->pipe;
12383}
12384
Carl Worth08d7b3d2009-04-29 14:43:54 -070012385int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012386 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012387{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012388 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012389 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012390 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012391
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012392 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12393 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012394
Rob Clark7707e652014-07-17 23:30:04 -040012395 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012396
Rob Clark7707e652014-07-17 23:30:04 -040012397 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012398 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012399 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012400 }
12401
Rob Clark7707e652014-07-17 23:30:04 -040012402 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012403 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012404
Daniel Vetterc05422d2009-08-11 16:05:30 +020012405 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012406}
12407
Daniel Vetter66a92782012-07-12 20:08:18 +020012408static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012409{
Daniel Vetter66a92782012-07-12 20:08:18 +020012410 struct drm_device *dev = encoder->base.dev;
12411 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012412 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012413 int entry = 0;
12414
Damien Lespiaub2784e12014-08-05 11:29:37 +010012415 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012416 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012417 index_mask |= (1 << entry);
12418
Jesse Barnes79e53942008-11-07 14:24:08 -080012419 entry++;
12420 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012421
Jesse Barnes79e53942008-11-07 14:24:08 -080012422 return index_mask;
12423}
12424
Chris Wilson4d302442010-12-14 19:21:29 +000012425static bool has_edp_a(struct drm_device *dev)
12426{
12427 struct drm_i915_private *dev_priv = dev->dev_private;
12428
12429 if (!IS_MOBILE(dev))
12430 return false;
12431
12432 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12433 return false;
12434
Damien Lespiaue3589902014-02-07 19:12:50 +000012435 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012436 return false;
12437
12438 return true;
12439}
12440
Jesse Barnes84b4e042014-06-25 08:24:29 -070012441static bool intel_crt_present(struct drm_device *dev)
12442{
12443 struct drm_i915_private *dev_priv = dev->dev_private;
12444
Damien Lespiau884497e2013-12-03 13:56:23 +000012445 if (INTEL_INFO(dev)->gen >= 9)
12446 return false;
12447
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012448 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012449 return false;
12450
12451 if (IS_CHERRYVIEW(dev))
12452 return false;
12453
12454 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12455 return false;
12456
12457 return true;
12458}
12459
Jesse Barnes79e53942008-11-07 14:24:08 -080012460static void intel_setup_outputs(struct drm_device *dev)
12461{
Eric Anholt725e30a2009-01-22 13:01:02 -080012462 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012463 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012464 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012465 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012466
Daniel Vetterc9093352013-06-06 22:22:47 +020012467 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012468
Jesse Barnes84b4e042014-06-25 08:24:29 -070012469 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012470 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012471
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012472 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012473 int found;
12474
12475 /* Haswell uses DDI functions to detect digital outputs */
12476 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12477 /* DDI A only supports eDP */
12478 if (found)
12479 intel_ddi_init(dev, PORT_A);
12480
12481 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12482 * register */
12483 found = I915_READ(SFUSE_STRAP);
12484
12485 if (found & SFUSE_STRAP_DDIB_DETECTED)
12486 intel_ddi_init(dev, PORT_B);
12487 if (found & SFUSE_STRAP_DDIC_DETECTED)
12488 intel_ddi_init(dev, PORT_C);
12489 if (found & SFUSE_STRAP_DDID_DETECTED)
12490 intel_ddi_init(dev, PORT_D);
12491 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012492 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012493 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012494
12495 if (has_edp_a(dev))
12496 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012497
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012498 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012499 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012500 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012501 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012502 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012503 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012504 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012505 }
12506
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012507 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012508 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012509
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012510 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012511 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012512
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012513 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012514 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012515
Daniel Vetter270b3042012-10-27 15:52:05 +020012516 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012517 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012518 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012519 /*
12520 * The DP_DETECTED bit is the latched state of the DDC
12521 * SDA pin at boot. However since eDP doesn't require DDC
12522 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12523 * eDP ports may have been muxed to an alternate function.
12524 * Thus we can't rely on the DP_DETECTED bit alone to detect
12525 * eDP ports. Consult the VBT as well as DP_DETECTED to
12526 * detect eDP ports.
12527 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012528 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12529 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012530 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12531 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012532 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12533 intel_dp_is_edp(dev, PORT_B))
12534 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012535
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012536 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12537 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012538 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12539 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012540 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12541 intel_dp_is_edp(dev, PORT_C))
12542 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012543
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012544 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012545 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012546 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12547 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012548 /* eDP not supported on port D, so don't check VBT */
12549 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12550 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012551 }
12552
Jani Nikula3cfca972013-08-27 15:12:26 +030012553 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012554 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012555 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012556
Paulo Zanonie2debe92013-02-18 19:00:27 -030012557 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012558 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012559 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012560 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12561 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012562 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012563 }
Ma Ling27185ae2009-08-24 13:50:23 +080012564
Imre Deake7281ea2013-05-08 13:14:08 +030012565 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012566 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012567 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012568
12569 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012570
Paulo Zanonie2debe92013-02-18 19:00:27 -030012571 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012572 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012573 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012574 }
Ma Ling27185ae2009-08-24 13:50:23 +080012575
Paulo Zanonie2debe92013-02-18 19:00:27 -030012576 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012577
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012578 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12579 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012580 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012581 }
Imre Deake7281ea2013-05-08 13:14:08 +030012582 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012583 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012584 }
Ma Ling27185ae2009-08-24 13:50:23 +080012585
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012586 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012587 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012588 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012589 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012590 intel_dvo_init(dev);
12591
Zhenyu Wang103a1962009-11-27 11:44:36 +080012592 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012593 intel_tv_init(dev);
12594
Matt Roperc6f95f22015-01-22 16:50:32 -080012595 /*
12596 * FIXME: We don't have full atomic support yet, but we want to be
12597 * able to enable/test plane updates via the atomic interface in the
12598 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12599 * will take some atomic codepaths to lookup properties during
12600 * drmModeGetConnector() that unconditionally dereference
12601 * connector->state.
12602 *
12603 * We create a dummy connector state here for each connector to ensure
12604 * the DRM core doesn't try to dereference a NULL connector->state.
12605 * The actual connector properties will never be updated or contain
12606 * useful information, but since we're doing this specifically for
12607 * testing/debug of the plane operations (and only when a specific
12608 * kernel module option is given), that shouldn't really matter.
12609 *
12610 * Once atomic support for crtc's + connectors lands, this loop should
12611 * be removed since we'll be setting up real connector state, which
12612 * will contain Intel-specific properties.
12613 */
12614 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12615 list_for_each_entry(connector,
12616 &dev->mode_config.connector_list,
12617 head) {
12618 if (!WARN_ON(connector->state)) {
12619 connector->state =
12620 kzalloc(sizeof(*connector->state),
12621 GFP_KERNEL);
12622 }
12623 }
12624 }
12625
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012626 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012627
Damien Lespiaub2784e12014-08-05 11:29:37 +010012628 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012629 encoder->base.possible_crtcs = encoder->crtc_mask;
12630 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012631 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012632 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012633
Paulo Zanonidde86e22012-12-01 12:04:25 -020012634 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012635
12636 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012637}
12638
12639static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12640{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012641 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012642 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012643
Daniel Vetteref2d6332014-02-10 18:00:38 +010012644 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012645 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012646 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012647 drm_gem_object_unreference(&intel_fb->obj->base);
12648 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012649 kfree(intel_fb);
12650}
12651
12652static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012653 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012654 unsigned int *handle)
12655{
12656 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012657 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012658
Chris Wilson05394f32010-11-08 19:18:58 +000012659 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012660}
12661
12662static const struct drm_framebuffer_funcs intel_fb_funcs = {
12663 .destroy = intel_user_framebuffer_destroy,
12664 .create_handle = intel_user_framebuffer_create_handle,
12665};
12666
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012667static int intel_framebuffer_init(struct drm_device *dev,
12668 struct intel_framebuffer *intel_fb,
12669 struct drm_mode_fb_cmd2 *mode_cmd,
12670 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012671{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012672 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012673 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012674 int ret;
12675
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012676 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12677
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012678 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12679 /* Enforce that fb modifier and tiling mode match, but only for
12680 * X-tiled. This is needed for FBC. */
12681 if (!!(obj->tiling_mode == I915_TILING_X) !=
12682 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12683 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12684 return -EINVAL;
12685 }
12686 } else {
12687 if (obj->tiling_mode == I915_TILING_X)
12688 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12689 else if (obj->tiling_mode == I915_TILING_Y) {
12690 DRM_DEBUG("No Y tiling for legacy addfb\n");
12691 return -EINVAL;
12692 }
12693 }
12694
12695 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012696 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012697 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012698 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012699
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012700 if (mode_cmd->pitches[0] & 63) {
12701 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12702 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012703 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012704 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012705
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012706 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12707 pitch_limit = 32*1024;
12708 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012709 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012710 pitch_limit = 16*1024;
12711 else
12712 pitch_limit = 32*1024;
12713 } else if (INTEL_INFO(dev)->gen >= 3) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012714 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012715 pitch_limit = 8*1024;
12716 else
12717 pitch_limit = 16*1024;
12718 } else
12719 /* XXX DSPC is limited to 4k tiled */
12720 pitch_limit = 8*1024;
12721
12722 if (mode_cmd->pitches[0] > pitch_limit) {
12723 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012724 mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED ?
12725 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012726 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012727 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012728 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012729
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012730 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012731 mode_cmd->pitches[0] != obj->stride) {
12732 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12733 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012734 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012735 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012736
Ville Syrjälä57779d02012-10-31 17:50:14 +020012737 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012738 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012739 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012740 case DRM_FORMAT_RGB565:
12741 case DRM_FORMAT_XRGB8888:
12742 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012743 break;
12744 case DRM_FORMAT_XRGB1555:
12745 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012746 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012747 DRM_DEBUG("unsupported pixel format: %s\n",
12748 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012749 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012750 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012751 break;
12752 case DRM_FORMAT_XBGR8888:
12753 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012754 case DRM_FORMAT_XRGB2101010:
12755 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012756 case DRM_FORMAT_XBGR2101010:
12757 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012758 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012759 DRM_DEBUG("unsupported pixel format: %s\n",
12760 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012761 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012762 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012763 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012764 case DRM_FORMAT_YUYV:
12765 case DRM_FORMAT_UYVY:
12766 case DRM_FORMAT_YVYU:
12767 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012768 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012769 DRM_DEBUG("unsupported pixel format: %s\n",
12770 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012771 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012772 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012773 break;
12774 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012775 DRM_DEBUG("unsupported pixel format: %s\n",
12776 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012777 return -EINVAL;
12778 }
12779
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012780 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12781 if (mode_cmd->offsets[0] != 0)
12782 return -EINVAL;
12783
Damien Lespiauec2c9812015-01-20 12:51:45 +000012784 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012785 mode_cmd->pixel_format,
12786 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012787 /* FIXME drm helper for size checks (especially planar formats)? */
12788 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12789 return -EINVAL;
12790
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012791 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12792 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012793 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012794
Jesse Barnes79e53942008-11-07 14:24:08 -080012795 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12796 if (ret) {
12797 DRM_ERROR("framebuffer init failed %d\n", ret);
12798 return ret;
12799 }
12800
Jesse Barnes79e53942008-11-07 14:24:08 -080012801 return 0;
12802}
12803
Jesse Barnes79e53942008-11-07 14:24:08 -080012804static struct drm_framebuffer *
12805intel_user_framebuffer_create(struct drm_device *dev,
12806 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012807 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012808{
Chris Wilson05394f32010-11-08 19:18:58 +000012809 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012810
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012811 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12812 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012813 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012814 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012815
Chris Wilsond2dff872011-04-19 08:36:26 +010012816 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012817}
12818
Daniel Vetter4520f532013-10-09 09:18:51 +020012819#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012820static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012821{
12822}
12823#endif
12824
Jesse Barnes79e53942008-11-07 14:24:08 -080012825static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012826 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012827 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012828 .atomic_check = intel_atomic_check,
12829 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012830};
12831
Jesse Barnese70236a2009-09-21 10:42:27 -070012832/* Set up chip specific display functions */
12833static void intel_init_display(struct drm_device *dev)
12834{
12835 struct drm_i915_private *dev_priv = dev->dev_private;
12836
Daniel Vetteree9300b2013-06-03 22:40:22 +020012837 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12838 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012839 else if (IS_CHERRYVIEW(dev))
12840 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012841 else if (IS_VALLEYVIEW(dev))
12842 dev_priv->display.find_dpll = vlv_find_best_dpll;
12843 else if (IS_PINEVIEW(dev))
12844 dev_priv->display.find_dpll = pnv_find_best_dpll;
12845 else
12846 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12847
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012848 if (INTEL_INFO(dev)->gen >= 9) {
12849 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012850 dev_priv->display.get_initial_plane_config =
12851 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012852 dev_priv->display.crtc_compute_clock =
12853 haswell_crtc_compute_clock;
12854 dev_priv->display.crtc_enable = haswell_crtc_enable;
12855 dev_priv->display.crtc_disable = haswell_crtc_disable;
12856 dev_priv->display.off = ironlake_crtc_off;
12857 dev_priv->display.update_primary_plane =
12858 skylake_update_primary_plane;
12859 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012860 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012861 dev_priv->display.get_initial_plane_config =
12862 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012863 dev_priv->display.crtc_compute_clock =
12864 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012865 dev_priv->display.crtc_enable = haswell_crtc_enable;
12866 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012867 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012868 dev_priv->display.update_primary_plane =
12869 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012870 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012871 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012872 dev_priv->display.get_initial_plane_config =
12873 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012874 dev_priv->display.crtc_compute_clock =
12875 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012876 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12877 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012878 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012879 dev_priv->display.update_primary_plane =
12880 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012881 } else if (IS_VALLEYVIEW(dev)) {
12882 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012883 dev_priv->display.get_initial_plane_config =
12884 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012885 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012886 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12887 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12888 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012889 dev_priv->display.update_primary_plane =
12890 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012891 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012892 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012893 dev_priv->display.get_initial_plane_config =
12894 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012895 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012896 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12897 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012898 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012899 dev_priv->display.update_primary_plane =
12900 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012901 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012902
Jesse Barnese70236a2009-09-21 10:42:27 -070012903 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012904 if (IS_VALLEYVIEW(dev))
12905 dev_priv->display.get_display_clock_speed =
12906 valleyview_get_display_clock_speed;
12907 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012908 dev_priv->display.get_display_clock_speed =
12909 i945_get_display_clock_speed;
12910 else if (IS_I915G(dev))
12911 dev_priv->display.get_display_clock_speed =
12912 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012913 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012914 dev_priv->display.get_display_clock_speed =
12915 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012916 else if (IS_PINEVIEW(dev))
12917 dev_priv->display.get_display_clock_speed =
12918 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012919 else if (IS_I915GM(dev))
12920 dev_priv->display.get_display_clock_speed =
12921 i915gm_get_display_clock_speed;
12922 else if (IS_I865G(dev))
12923 dev_priv->display.get_display_clock_speed =
12924 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012925 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012926 dev_priv->display.get_display_clock_speed =
12927 i855_get_display_clock_speed;
12928 else /* 852, 830 */
12929 dev_priv->display.get_display_clock_speed =
12930 i830_get_display_clock_speed;
12931
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012932 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012933 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012934 } else if (IS_GEN6(dev)) {
12935 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012936 } else if (IS_IVYBRIDGE(dev)) {
12937 /* FIXME: detect B0+ stepping and use auto training */
12938 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012939 dev_priv->display.modeset_global_resources =
12940 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012941 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012942 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012943 } else if (IS_VALLEYVIEW(dev)) {
12944 dev_priv->display.modeset_global_resources =
12945 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012946 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012947
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012948 switch (INTEL_INFO(dev)->gen) {
12949 case 2:
12950 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12951 break;
12952
12953 case 3:
12954 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12955 break;
12956
12957 case 4:
12958 case 5:
12959 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12960 break;
12961
12962 case 6:
12963 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12964 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012965 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012966 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012967 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12968 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012969 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000012970 /* Drop through - unsupported since execlist only. */
12971 default:
12972 /* Default just returns -ENODEV to indicate unsupported */
12973 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012974 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012975
12976 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012977
12978 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012979}
12980
Jesse Barnesb690e962010-07-19 13:53:12 -070012981/*
12982 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12983 * resume, or other times. This quirk makes sure that's the case for
12984 * affected systems.
12985 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012986static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012987{
12988 struct drm_i915_private *dev_priv = dev->dev_private;
12989
12990 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012991 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012992}
12993
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012994static void quirk_pipeb_force(struct drm_device *dev)
12995{
12996 struct drm_i915_private *dev_priv = dev->dev_private;
12997
12998 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12999 DRM_INFO("applying pipe b force quirk\n");
13000}
13001
Keith Packard435793d2011-07-12 14:56:22 -070013002/*
13003 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13004 */
13005static void quirk_ssc_force_disable(struct drm_device *dev)
13006{
13007 struct drm_i915_private *dev_priv = dev->dev_private;
13008 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013009 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013010}
13011
Carsten Emde4dca20e2012-03-15 15:56:26 +010013012/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013013 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13014 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013015 */
13016static void quirk_invert_brightness(struct drm_device *dev)
13017{
13018 struct drm_i915_private *dev_priv = dev->dev_private;
13019 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013020 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013021}
13022
Scot Doyle9c72cc62014-07-03 23:27:50 +000013023/* Some VBT's incorrectly indicate no backlight is present */
13024static void quirk_backlight_present(struct drm_device *dev)
13025{
13026 struct drm_i915_private *dev_priv = dev->dev_private;
13027 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13028 DRM_INFO("applying backlight present quirk\n");
13029}
13030
Jesse Barnesb690e962010-07-19 13:53:12 -070013031struct intel_quirk {
13032 int device;
13033 int subsystem_vendor;
13034 int subsystem_device;
13035 void (*hook)(struct drm_device *dev);
13036};
13037
Egbert Eich5f85f172012-10-14 15:46:38 +020013038/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13039struct intel_dmi_quirk {
13040 void (*hook)(struct drm_device *dev);
13041 const struct dmi_system_id (*dmi_id_list)[];
13042};
13043
13044static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13045{
13046 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13047 return 1;
13048}
13049
13050static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13051 {
13052 .dmi_id_list = &(const struct dmi_system_id[]) {
13053 {
13054 .callback = intel_dmi_reverse_brightness,
13055 .ident = "NCR Corporation",
13056 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13057 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13058 },
13059 },
13060 { } /* terminating entry */
13061 },
13062 .hook = quirk_invert_brightness,
13063 },
13064};
13065
Ben Widawskyc43b5632012-04-16 14:07:40 -070013066static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013067 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013068 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013069
Jesse Barnesb690e962010-07-19 13:53:12 -070013070 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13071 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13072
Jesse Barnesb690e962010-07-19 13:53:12 -070013073 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13074 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13075
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013076 /* 830 needs to leave pipe A & dpll A up */
13077 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13078
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013079 /* 830 needs to leave pipe B & dpll B up */
13080 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13081
Keith Packard435793d2011-07-12 14:56:22 -070013082 /* Lenovo U160 cannot use SSC on LVDS */
13083 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013084
13085 /* Sony Vaio Y cannot use SSC on LVDS */
13086 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013087
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013088 /* Acer Aspire 5734Z must invert backlight brightness */
13089 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13090
13091 /* Acer/eMachines G725 */
13092 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13093
13094 /* Acer/eMachines e725 */
13095 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13096
13097 /* Acer/Packard Bell NCL20 */
13098 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13099
13100 /* Acer Aspire 4736Z */
13101 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013102
13103 /* Acer Aspire 5336 */
13104 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013105
13106 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13107 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013108
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013109 /* Acer C720 Chromebook (Core i3 4005U) */
13110 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13111
jens steinb2a96012014-10-28 20:25:53 +010013112 /* Apple Macbook 2,1 (Core 2 T7400) */
13113 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13114
Scot Doyled4967d82014-07-03 23:27:52 +000013115 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13116 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013117
13118 /* HP Chromebook 14 (Celeron 2955U) */
13119 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013120};
13121
13122static void intel_init_quirks(struct drm_device *dev)
13123{
13124 struct pci_dev *d = dev->pdev;
13125 int i;
13126
13127 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13128 struct intel_quirk *q = &intel_quirks[i];
13129
13130 if (d->device == q->device &&
13131 (d->subsystem_vendor == q->subsystem_vendor ||
13132 q->subsystem_vendor == PCI_ANY_ID) &&
13133 (d->subsystem_device == q->subsystem_device ||
13134 q->subsystem_device == PCI_ANY_ID))
13135 q->hook(dev);
13136 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013137 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13138 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13139 intel_dmi_quirks[i].hook(dev);
13140 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013141}
13142
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013143/* Disable the VGA plane that we never use */
13144static void i915_disable_vga(struct drm_device *dev)
13145{
13146 struct drm_i915_private *dev_priv = dev->dev_private;
13147 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013148 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013149
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013150 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013151 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013152 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013153 sr1 = inb(VGA_SR_DATA);
13154 outb(sr1 | 1<<5, VGA_SR_DATA);
13155 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13156 udelay(300);
13157
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013158 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013159 POSTING_READ(vga_reg);
13160}
13161
Daniel Vetterf8175862012-04-10 15:50:11 +020013162void intel_modeset_init_hw(struct drm_device *dev)
13163{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013164 intel_prepare_ddi(dev);
13165
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013166 if (IS_VALLEYVIEW(dev))
13167 vlv_update_cdclk(dev);
13168
Daniel Vetterf8175862012-04-10 15:50:11 +020013169 intel_init_clock_gating(dev);
13170
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013171 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013172}
13173
Jesse Barnes79e53942008-11-07 14:24:08 -080013174void intel_modeset_init(struct drm_device *dev)
13175{
Jesse Barnes652c3932009-08-17 13:31:43 -070013176 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013177 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013178 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013179 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013180
13181 drm_mode_config_init(dev);
13182
13183 dev->mode_config.min_width = 0;
13184 dev->mode_config.min_height = 0;
13185
Dave Airlie019d96c2011-09-29 16:20:42 +010013186 dev->mode_config.preferred_depth = 24;
13187 dev->mode_config.prefer_shadow = 1;
13188
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013189 dev->mode_config.allow_fb_modifiers = true;
13190
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013191 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013192
Jesse Barnesb690e962010-07-19 13:53:12 -070013193 intel_init_quirks(dev);
13194
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013195 intel_init_pm(dev);
13196
Ben Widawskye3c74752013-04-05 13:12:39 -070013197 if (INTEL_INFO(dev)->num_pipes == 0)
13198 return;
13199
Jesse Barnese70236a2009-09-21 10:42:27 -070013200 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013201 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013202
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013203 if (IS_GEN2(dev)) {
13204 dev->mode_config.max_width = 2048;
13205 dev->mode_config.max_height = 2048;
13206 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013207 dev->mode_config.max_width = 4096;
13208 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013209 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013210 dev->mode_config.max_width = 8192;
13211 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013212 }
Damien Lespiau068be562014-03-28 14:17:49 +000013213
Ville Syrjälädc41c152014-08-13 11:57:05 +030013214 if (IS_845G(dev) || IS_I865G(dev)) {
13215 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13216 dev->mode_config.cursor_height = 1023;
13217 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013218 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13219 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13220 } else {
13221 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13222 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13223 }
13224
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013225 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013226
Zhao Yakui28c97732009-10-09 11:39:41 +080013227 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013228 INTEL_INFO(dev)->num_pipes,
13229 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013230
Damien Lespiau055e3932014-08-18 13:49:10 +010013231 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013232 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013233 for_each_sprite(pipe, sprite) {
13234 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013235 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013236 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013237 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013238 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013239 }
13240
Jesse Barnesf42bb702013-12-16 16:34:23 -080013241 intel_init_dpio(dev);
13242
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013243 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013244
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013245 /* Just disable it once at startup */
13246 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013247 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013248
13249 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013250 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013251
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013252 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013253 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013254 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013255
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013256 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013257 if (!crtc->active)
13258 continue;
13259
Jesse Barnes46f297f2014-03-07 08:57:48 -080013260 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013261 * Note that reserving the BIOS fb up front prevents us
13262 * from stuffing other stolen allocations like the ring
13263 * on top. This prevents some ugliness at boot time, and
13264 * can even allow for smooth boot transitions if the BIOS
13265 * fb is large enough for the active pipe configuration.
13266 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013267 if (dev_priv->display.get_initial_plane_config) {
13268 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013269 &crtc->plane_config);
13270 /*
13271 * If the fb is shared between multiple heads, we'll
13272 * just get the first one.
13273 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013274 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013275 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013276 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013277}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013278
Daniel Vetter7fad7982012-07-04 17:51:47 +020013279static void intel_enable_pipe_a(struct drm_device *dev)
13280{
13281 struct intel_connector *connector;
13282 struct drm_connector *crt = NULL;
13283 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013284 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013285
13286 /* We can't just switch on the pipe A, we need to set things up with a
13287 * proper mode and output configuration. As a gross hack, enable pipe A
13288 * by enabling the load detect pipe once. */
13289 list_for_each_entry(connector,
13290 &dev->mode_config.connector_list,
13291 base.head) {
13292 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13293 crt = &connector->base;
13294 break;
13295 }
13296 }
13297
13298 if (!crt)
13299 return;
13300
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013301 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13302 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013303}
13304
Daniel Vetterfa555832012-10-10 23:14:00 +020013305static bool
13306intel_check_plane_mapping(struct intel_crtc *crtc)
13307{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013308 struct drm_device *dev = crtc->base.dev;
13309 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013310 u32 reg, val;
13311
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013312 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013313 return true;
13314
13315 reg = DSPCNTR(!crtc->plane);
13316 val = I915_READ(reg);
13317
13318 if ((val & DISPLAY_PLANE_ENABLE) &&
13319 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13320 return false;
13321
13322 return true;
13323}
13324
Daniel Vetter24929352012-07-02 20:28:59 +020013325static void intel_sanitize_crtc(struct intel_crtc *crtc)
13326{
13327 struct drm_device *dev = crtc->base.dev;
13328 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013329 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013330
Daniel Vetter24929352012-07-02 20:28:59 +020013331 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013332 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013333 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13334
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013335 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013336 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013337 if (crtc->active) {
13338 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013339 drm_crtc_vblank_on(&crtc->base);
13340 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013341
Daniel Vetter24929352012-07-02 20:28:59 +020013342 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013343 * disable the crtc (and hence change the state) if it is wrong. Note
13344 * that gen4+ has a fixed plane -> pipe mapping. */
13345 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013346 struct intel_connector *connector;
13347 bool plane;
13348
Daniel Vetter24929352012-07-02 20:28:59 +020013349 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13350 crtc->base.base.id);
13351
13352 /* Pipe has the wrong plane attached and the plane is active.
13353 * Temporarily change the plane mapping and disable everything
13354 * ... */
13355 plane = crtc->plane;
13356 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013357 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013358 dev_priv->display.crtc_disable(&crtc->base);
13359 crtc->plane = plane;
13360
13361 /* ... and break all links. */
13362 list_for_each_entry(connector, &dev->mode_config.connector_list,
13363 base.head) {
13364 if (connector->encoder->base.crtc != &crtc->base)
13365 continue;
13366
Egbert Eich7f1950f2014-04-25 10:56:22 +020013367 connector->base.dpms = DRM_MODE_DPMS_OFF;
13368 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013369 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013370 /* multiple connectors may have the same encoder:
13371 * handle them and break crtc link separately */
13372 list_for_each_entry(connector, &dev->mode_config.connector_list,
13373 base.head)
13374 if (connector->encoder->base.crtc == &crtc->base) {
13375 connector->encoder->base.crtc = NULL;
13376 connector->encoder->connectors_active = false;
13377 }
Daniel Vetter24929352012-07-02 20:28:59 +020013378
13379 WARN_ON(crtc->active);
13380 crtc->base.enabled = false;
13381 }
Daniel Vetter24929352012-07-02 20:28:59 +020013382
Daniel Vetter7fad7982012-07-04 17:51:47 +020013383 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13384 crtc->pipe == PIPE_A && !crtc->active) {
13385 /* BIOS forgot to enable pipe A, this mostly happens after
13386 * resume. Force-enable the pipe to fix this, the update_dpms
13387 * call below we restore the pipe to the right state, but leave
13388 * the required bits on. */
13389 intel_enable_pipe_a(dev);
13390 }
13391
Daniel Vetter24929352012-07-02 20:28:59 +020013392 /* Adjust the state of the output pipe according to whether we
13393 * have active connectors/encoders. */
13394 intel_crtc_update_dpms(&crtc->base);
13395
13396 if (crtc->active != crtc->base.enabled) {
13397 struct intel_encoder *encoder;
13398
13399 /* This can happen either due to bugs in the get_hw_state
13400 * functions or because the pipe is force-enabled due to the
13401 * pipe A quirk. */
13402 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13403 crtc->base.base.id,
13404 crtc->base.enabled ? "enabled" : "disabled",
13405 crtc->active ? "enabled" : "disabled");
13406
13407 crtc->base.enabled = crtc->active;
13408
13409 /* Because we only establish the connector -> encoder ->
13410 * crtc links if something is active, this means the
13411 * crtc is now deactivated. Break the links. connector
13412 * -> encoder links are only establish when things are
13413 * actually up, hence no need to break them. */
13414 WARN_ON(crtc->active);
13415
13416 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13417 WARN_ON(encoder->connectors_active);
13418 encoder->base.crtc = NULL;
13419 }
13420 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013421
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013422 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013423 /*
13424 * We start out with underrun reporting disabled to avoid races.
13425 * For correct bookkeeping mark this on active crtcs.
13426 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013427 * Also on gmch platforms we dont have any hardware bits to
13428 * disable the underrun reporting. Which means we need to start
13429 * out with underrun reporting disabled also on inactive pipes,
13430 * since otherwise we'll complain about the garbage we read when
13431 * e.g. coming up after runtime pm.
13432 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013433 * No protection against concurrent access is required - at
13434 * worst a fifo underrun happens which also sets this to false.
13435 */
13436 crtc->cpu_fifo_underrun_disabled = true;
13437 crtc->pch_fifo_underrun_disabled = true;
13438 }
Daniel Vetter24929352012-07-02 20:28:59 +020013439}
13440
13441static void intel_sanitize_encoder(struct intel_encoder *encoder)
13442{
13443 struct intel_connector *connector;
13444 struct drm_device *dev = encoder->base.dev;
13445
13446 /* We need to check both for a crtc link (meaning that the
13447 * encoder is active and trying to read from a pipe) and the
13448 * pipe itself being active. */
13449 bool has_active_crtc = encoder->base.crtc &&
13450 to_intel_crtc(encoder->base.crtc)->active;
13451
13452 if (encoder->connectors_active && !has_active_crtc) {
13453 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13454 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013455 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013456
13457 /* Connector is active, but has no active pipe. This is
13458 * fallout from our resume register restoring. Disable
13459 * the encoder manually again. */
13460 if (encoder->base.crtc) {
13461 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13462 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013463 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013464 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013465 if (encoder->post_disable)
13466 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013467 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013468 encoder->base.crtc = NULL;
13469 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013470
13471 /* Inconsistent output/port/pipe state happens presumably due to
13472 * a bug in one of the get_hw_state functions. Or someplace else
13473 * in our code, like the register restore mess on resume. Clamp
13474 * things to off as a safer default. */
13475 list_for_each_entry(connector,
13476 &dev->mode_config.connector_list,
13477 base.head) {
13478 if (connector->encoder != encoder)
13479 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013480 connector->base.dpms = DRM_MODE_DPMS_OFF;
13481 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013482 }
13483 }
13484 /* Enabled encoders without active connectors will be fixed in
13485 * the crtc fixup. */
13486}
13487
Imre Deak04098752014-02-18 00:02:16 +020013488void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013489{
13490 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013491 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013492
Imre Deak04098752014-02-18 00:02:16 +020013493 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13494 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13495 i915_disable_vga(dev);
13496 }
13497}
13498
13499void i915_redisable_vga(struct drm_device *dev)
13500{
13501 struct drm_i915_private *dev_priv = dev->dev_private;
13502
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013503 /* This function can be called both from intel_modeset_setup_hw_state or
13504 * at a very early point in our resume sequence, where the power well
13505 * structures are not yet restored. Since this function is at a very
13506 * paranoid "someone might have enabled VGA while we were not looking"
13507 * level, just check if the power well is enabled instead of trying to
13508 * follow the "don't touch the power well if we don't need it" policy
13509 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013510 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013511 return;
13512
Imre Deak04098752014-02-18 00:02:16 +020013513 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013514}
13515
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013516static bool primary_get_hw_state(struct intel_crtc *crtc)
13517{
13518 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13519
13520 if (!crtc->active)
13521 return false;
13522
13523 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13524}
13525
Daniel Vetter30e984d2013-06-05 13:34:17 +020013526static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013527{
13528 struct drm_i915_private *dev_priv = dev->dev_private;
13529 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013530 struct intel_crtc *crtc;
13531 struct intel_encoder *encoder;
13532 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013533 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013534
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013535 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013536 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013537
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013538 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013539
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013540 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013541 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013542
13543 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013544 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013545
13546 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13547 crtc->base.base.id,
13548 crtc->active ? "enabled" : "disabled");
13549 }
13550
Daniel Vetter53589012013-06-05 13:34:16 +020013551 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13552 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13553
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013554 pll->on = pll->get_hw_state(dev_priv, pll,
13555 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013556 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013557 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013558 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013559 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013560 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013561 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013562 }
Daniel Vetter53589012013-06-05 13:34:16 +020013563 }
Daniel Vetter53589012013-06-05 13:34:16 +020013564
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013565 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013566 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013567
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013568 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013569 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013570 }
13571
Damien Lespiaub2784e12014-08-05 11:29:37 +010013572 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013573 pipe = 0;
13574
13575 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013576 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13577 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013578 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013579 } else {
13580 encoder->base.crtc = NULL;
13581 }
13582
13583 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013584 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013585 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013586 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013587 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013588 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013589 }
13590
13591 list_for_each_entry(connector, &dev->mode_config.connector_list,
13592 base.head) {
13593 if (connector->get_hw_state(connector)) {
13594 connector->base.dpms = DRM_MODE_DPMS_ON;
13595 connector->encoder->connectors_active = true;
13596 connector->base.encoder = &connector->encoder->base;
13597 } else {
13598 connector->base.dpms = DRM_MODE_DPMS_OFF;
13599 connector->base.encoder = NULL;
13600 }
13601 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13602 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013603 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013604 connector->base.encoder ? "enabled" : "disabled");
13605 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013606}
13607
13608/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13609 * and i915 state tracking structures. */
13610void intel_modeset_setup_hw_state(struct drm_device *dev,
13611 bool force_restore)
13612{
13613 struct drm_i915_private *dev_priv = dev->dev_private;
13614 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013615 struct intel_crtc *crtc;
13616 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013617 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013618
13619 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013620
Jesse Barnesbabea612013-06-26 18:57:38 +030013621 /*
13622 * Now that we have the config, copy it to each CRTC struct
13623 * Note that this could go away if we move to using crtc_config
13624 * checking everywhere.
13625 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013626 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013627 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013628 intel_mode_from_pipe_config(&crtc->base.mode,
13629 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013630 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13631 crtc->base.base.id);
13632 drm_mode_debug_printmodeline(&crtc->base.mode);
13633 }
13634 }
13635
Daniel Vetter24929352012-07-02 20:28:59 +020013636 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013637 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013638 intel_sanitize_encoder(encoder);
13639 }
13640
Damien Lespiau055e3932014-08-18 13:49:10 +010013641 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013642 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13643 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013644 intel_dump_pipe_config(crtc, crtc->config,
13645 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013646 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013647
Daniel Vetter35c95372013-07-17 06:55:04 +020013648 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13649 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13650
13651 if (!pll->on || pll->active)
13652 continue;
13653
13654 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13655
13656 pll->disable(dev_priv, pll);
13657 pll->on = false;
13658 }
13659
Pradeep Bhat30789992014-11-04 17:06:45 +000013660 if (IS_GEN9(dev))
13661 skl_wm_get_hw_state(dev);
13662 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013663 ilk_wm_get_hw_state(dev);
13664
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013665 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013666 i915_redisable_vga(dev);
13667
Daniel Vetterf30da182013-04-11 20:22:50 +020013668 /*
13669 * We need to use raw interfaces for restoring state to avoid
13670 * checking (bogus) intermediate states.
13671 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013672 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013673 struct drm_crtc *crtc =
13674 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013675
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013676 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13677 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013678 }
13679 } else {
13680 intel_modeset_update_staged_output_state(dev);
13681 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013682
13683 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013684}
13685
13686void intel_modeset_gem_init(struct drm_device *dev)
13687{
Jesse Barnes92122782014-10-09 12:57:42 -070013688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013689 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013690 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013691
Imre Deakae484342014-03-31 15:10:44 +030013692 mutex_lock(&dev->struct_mutex);
13693 intel_init_gt_powersave(dev);
13694 mutex_unlock(&dev->struct_mutex);
13695
Jesse Barnes92122782014-10-09 12:57:42 -070013696 /*
13697 * There may be no VBT; and if the BIOS enabled SSC we can
13698 * just keep using it to avoid unnecessary flicker. Whereas if the
13699 * BIOS isn't using it, don't assume it will work even if the VBT
13700 * indicates as much.
13701 */
13702 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13703 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13704 DREF_SSC1_ENABLE);
13705
Chris Wilson1833b132012-05-09 11:56:28 +010013706 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013707
13708 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013709
13710 /*
13711 * Make sure any fbs we allocated at startup are properly
13712 * pinned & fenced. When we do the allocation it's too early
13713 * for this.
13714 */
13715 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013716 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013717 obj = intel_fb_obj(c->primary->fb);
13718 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013719 continue;
13720
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013721 if (intel_pin_and_fence_fb_obj(c->primary,
13722 c->primary->fb,
13723 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013724 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13725 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013726 drm_framebuffer_unreference(c->primary->fb);
13727 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013728 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013729 }
13730 }
13731 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013732
13733 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013734}
13735
Imre Deak4932e2c2014-02-11 17:12:48 +020013736void intel_connector_unregister(struct intel_connector *intel_connector)
13737{
13738 struct drm_connector *connector = &intel_connector->base;
13739
13740 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013741 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013742}
13743
Jesse Barnes79e53942008-11-07 14:24:08 -080013744void intel_modeset_cleanup(struct drm_device *dev)
13745{
Jesse Barnes652c3932009-08-17 13:31:43 -070013746 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013747 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013748
Imre Deak2eb52522014-11-19 15:30:05 +020013749 intel_disable_gt_powersave(dev);
13750
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013751 intel_backlight_unregister(dev);
13752
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013753 /*
13754 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013755 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013756 * experience fancy races otherwise.
13757 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013758 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013759
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013760 /*
13761 * Due to the hpd irq storm handling the hotplug work can re-arm the
13762 * poll handlers. Hence disable polling after hpd handling is shut down.
13763 */
Keith Packardf87ea762010-10-03 19:36:26 -070013764 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013765
Jesse Barnes652c3932009-08-17 13:31:43 -070013766 mutex_lock(&dev->struct_mutex);
13767
Jesse Barnes723bfd72010-10-07 16:01:13 -070013768 intel_unregister_dsm_handler();
13769
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013770 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013771
Daniel Vetter930ebb42012-06-29 23:32:16 +020013772 ironlake_teardown_rc6(dev);
13773
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013774 mutex_unlock(&dev->struct_mutex);
13775
Chris Wilson1630fe72011-07-08 12:22:42 +010013776 /* flush any delayed tasks or pending work */
13777 flush_scheduled_work();
13778
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013779 /* destroy the backlight and sysfs files before encoders/connectors */
13780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013781 struct intel_connector *intel_connector;
13782
13783 intel_connector = to_intel_connector(connector);
13784 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013785 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013786
Jesse Barnes79e53942008-11-07 14:24:08 -080013787 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013788
13789 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013790
13791 mutex_lock(&dev->struct_mutex);
13792 intel_cleanup_gt_powersave(dev);
13793 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013794}
13795
Dave Airlie28d52042009-09-21 14:33:58 +100013796/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013797 * Return which encoder is currently attached for connector.
13798 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013799struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013800{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013801 return &intel_attached_encoder(connector)->base;
13802}
Jesse Barnes79e53942008-11-07 14:24:08 -080013803
Chris Wilsondf0e9242010-09-09 16:20:55 +010013804void intel_connector_attach_encoder(struct intel_connector *connector,
13805 struct intel_encoder *encoder)
13806{
13807 connector->encoder = encoder;
13808 drm_mode_connector_attach_encoder(&connector->base,
13809 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013810}
Dave Airlie28d52042009-09-21 14:33:58 +100013811
13812/*
13813 * set vga decode state - true == enable VGA decode
13814 */
13815int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13816{
13817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013818 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013819 u16 gmch_ctrl;
13820
Chris Wilson75fa0412014-02-07 18:37:02 -020013821 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13822 DRM_ERROR("failed to read control word\n");
13823 return -EIO;
13824 }
13825
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013826 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13827 return 0;
13828
Dave Airlie28d52042009-09-21 14:33:58 +100013829 if (state)
13830 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13831 else
13832 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013833
13834 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13835 DRM_ERROR("failed to write control word\n");
13836 return -EIO;
13837 }
13838
Dave Airlie28d52042009-09-21 14:33:58 +100013839 return 0;
13840}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013841
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013842struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013843
13844 u32 power_well_driver;
13845
Chris Wilson63b66e52013-08-08 15:12:06 +020013846 int num_transcoders;
13847
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013848 struct intel_cursor_error_state {
13849 u32 control;
13850 u32 position;
13851 u32 base;
13852 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013853 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013854
13855 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013856 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013857 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013858 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013859 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013860
13861 struct intel_plane_error_state {
13862 u32 control;
13863 u32 stride;
13864 u32 size;
13865 u32 pos;
13866 u32 addr;
13867 u32 surface;
13868 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013869 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013870
13871 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013872 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013873 enum transcoder cpu_transcoder;
13874
13875 u32 conf;
13876
13877 u32 htotal;
13878 u32 hblank;
13879 u32 hsync;
13880 u32 vtotal;
13881 u32 vblank;
13882 u32 vsync;
13883 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013884};
13885
13886struct intel_display_error_state *
13887intel_display_capture_error_state(struct drm_device *dev)
13888{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013889 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013890 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013891 int transcoders[] = {
13892 TRANSCODER_A,
13893 TRANSCODER_B,
13894 TRANSCODER_C,
13895 TRANSCODER_EDP,
13896 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013897 int i;
13898
Chris Wilson63b66e52013-08-08 15:12:06 +020013899 if (INTEL_INFO(dev)->num_pipes == 0)
13900 return NULL;
13901
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013902 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013903 if (error == NULL)
13904 return NULL;
13905
Imre Deak190be112013-11-25 17:15:31 +020013906 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013907 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13908
Damien Lespiau055e3932014-08-18 13:49:10 +010013909 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013910 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013911 __intel_display_power_is_enabled(dev_priv,
13912 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013913 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013914 continue;
13915
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013916 error->cursor[i].control = I915_READ(CURCNTR(i));
13917 error->cursor[i].position = I915_READ(CURPOS(i));
13918 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013919
13920 error->plane[i].control = I915_READ(DSPCNTR(i));
13921 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013922 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013923 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013924 error->plane[i].pos = I915_READ(DSPPOS(i));
13925 }
Paulo Zanonica291362013-03-06 20:03:14 -030013926 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13927 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013928 if (INTEL_INFO(dev)->gen >= 4) {
13929 error->plane[i].surface = I915_READ(DSPSURF(i));
13930 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13931 }
13932
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013933 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013934
Sonika Jindal3abfce72014-07-21 15:23:43 +053013935 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013936 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013937 }
13938
13939 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13940 if (HAS_DDI(dev_priv->dev))
13941 error->num_transcoders++; /* Account for eDP. */
13942
13943 for (i = 0; i < error->num_transcoders; i++) {
13944 enum transcoder cpu_transcoder = transcoders[i];
13945
Imre Deakddf9c532013-11-27 22:02:02 +020013946 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013947 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013948 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013949 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013950 continue;
13951
Chris Wilson63b66e52013-08-08 15:12:06 +020013952 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13953
13954 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13955 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13956 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13957 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13958 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13959 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13960 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013961 }
13962
13963 return error;
13964}
13965
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013966#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13967
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013968void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013969intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013970 struct drm_device *dev,
13971 struct intel_display_error_state *error)
13972{
Damien Lespiau055e3932014-08-18 13:49:10 +010013973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013974 int i;
13975
Chris Wilson63b66e52013-08-08 15:12:06 +020013976 if (!error)
13977 return;
13978
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013979 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013980 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013981 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013982 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013983 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013984 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013985 err_printf(m, " Power: %s\n",
13986 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013987 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013988 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013989
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013990 err_printf(m, "Plane [%d]:\n", i);
13991 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13992 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013993 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013994 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13995 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013996 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013997 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013998 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013999 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014000 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14001 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014002 }
14003
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014004 err_printf(m, "Cursor [%d]:\n", i);
14005 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14006 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14007 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014008 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014009
14010 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014011 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014012 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014013 err_printf(m, " Power: %s\n",
14014 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014015 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14016 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14017 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14018 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14019 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14020 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14021 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14022 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014023}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014024
14025void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14026{
14027 struct intel_crtc *crtc;
14028
14029 for_each_intel_crtc(dev, crtc) {
14030 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014031
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014032 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014033
14034 work = crtc->unpin_work;
14035
14036 if (work && work->event &&
14037 work->event->base.file_priv == file) {
14038 kfree(work->event);
14039 work->event = NULL;
14040 }
14041
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014042 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014043 }
14044}