blob: 68891fa18db54fcf60f64831079e33d4955ff09d [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000063def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000064def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
65def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000066def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
67def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000068def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
69def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000070def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
71//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000072def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000075def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000079 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000080 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000081def X86psadbw : SDNode<"X86ISD::PSADBW",
82 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
83 SDTCisSameAs<0,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000084def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
85 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
86 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000087def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000088 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000089 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000090def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000091 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000092 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000093def X86pextrb : SDNode<"X86ISD::PEXTRB",
94 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
95def X86pextrw : SDNode<"X86ISD::PEXTRW",
96 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
97def X86pinsrb : SDNode<"X86ISD::PINSRB",
98 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
99 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
100def X86pinsrw : SDNode<"X86ISD::PINSRW",
101 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
102 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000103def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000104 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000105 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000106def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
107 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000108
David Greene03264ef2010-07-12 23:41:28 +0000109def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000110 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000111
Michael Liao1be96bb2012-10-23 17:34:00 +0000112def X86vzext : SDNode<"X86ISD::VZEXT",
113 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000114 SDTCisInt<0>, SDTCisInt<1>,
115 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000116
117def X86vsext : SDNode<"X86ISD::VSEXT",
118 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000119 SDTCisInt<0>, SDTCisInt<1>,
120 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000121
Igor Breger074a64e2015-07-24 17:24:15 +0000122def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
123 SDTCisInt<0>, SDTCisInt<1>,
124 SDTCisOpSmallerThanOp<0, 1>]>;
125
126def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
127def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
128def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
129
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000130def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000131 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
132 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000133def X86vfpext : SDNode<"X86ISD::VFPEXT",
134 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000135 SDTCisFP<0>, SDTCisFP<1>,
136 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000137def X86vfpround: SDNode<"X86ISD::VFPROUND",
138 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000139 SDTCisFP<0>, SDTCisFP<1>,
140 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000141
Asaf Badouh2744d212015-09-20 14:31:19 +0000142def X86fround: SDNode<"X86ISD::VFPROUND",
143 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
144 SDTCVecEltisVT<0, f32>,
145 SDTCVecEltisVT<1, f64>,
146 SDTCVecEltisVT<2, f64>,
147 SDTCisOpSmallerThanOp<0, 1>]>>;
148def X86froundRnd: SDNode<"X86ISD::VFPROUND",
149 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150 SDTCVecEltisVT<0, f32>,
151 SDTCVecEltisVT<1, f64>,
152 SDTCVecEltisVT<2, f64>,
153 SDTCisOpSmallerThanOp<0, 1>,
154 SDTCisInt<3>]>>;
155
156def X86fpext : SDNode<"X86ISD::VFPEXT",
157 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
158 SDTCVecEltisVT<0, f64>,
159 SDTCVecEltisVT<1, f32>,
160 SDTCVecEltisVT<2, f32>,
161 SDTCisOpSmallerThanOp<1, 0>]>>;
162
163def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
164 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
165 SDTCVecEltisVT<0, f64>,
166 SDTCVecEltisVT<1, f32>,
167 SDTCVecEltisVT<2, f32>,
168 SDTCisOpSmallerThanOp<1, 0>,
169 SDTCisInt<3>]>>;
170
Craig Topper09462642012-01-22 19:15:14 +0000171def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
172def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000173def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000174def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
175def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000176
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000177def X86IntCmpMask : SDTypeProfile<1, 2,
178 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
179def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
180def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
181
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000182def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000183 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
184 SDTCisVec<1>, SDTCisSameAs<2, 1>,
185 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
186def X86CmpMaskCCRound :
187 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
188 SDTCisVec<1>, SDTCisSameAs<2, 1>,
189 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
190 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000191def X86CmpMaskCCScalar :
192 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
193
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000194def X86CmpMaskCCScalarRound :
195 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
196 SDTCisInt<4>]>;
197
198def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
199def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
200def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
201def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
202def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000203
Craig Topper09462642012-01-22 19:15:14 +0000204def X86vshl : SDNode<"X86ISD::VSHL",
205 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
206 SDTCisVec<2>]>>;
207def X86vsrl : SDNode<"X86ISD::VSRL",
208 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
209 SDTCisVec<2>]>>;
210def X86vsra : SDNode<"X86ISD::VSRA",
211 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212 SDTCisVec<2>]>>;
213
214def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
215def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
216def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
217
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000218def X86vprot : SDNode<"X86ISD::VPROT",
219 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
220 SDTCisVec<2>]>>;
221def X86vproti : SDNode<"X86ISD::VPROTI",
222 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
223 SDTCisVT<2, i8>]>>;
224
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000225def X86vpshl : SDNode<"X86ISD::VPSHL",
226 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
227 SDTCisVec<2>]>>;
228def X86vpsha : SDNode<"X86ISD::VPSHA",
229 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
230 SDTCisVec<2>]>>;
231
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000232def X86vpcom : SDNode<"X86ISD::VPCOM",
233 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
234 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
235def X86vpcomu : SDNode<"X86ISD::VPCOMU",
236 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
237 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
238
David Greene03264ef2010-07-12 23:41:28 +0000239def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000240 SDTCisVec<1>,
241 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000242def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000243def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000244def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
245def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000246def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000247def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000248def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000249def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000250def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000251def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000252def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000253 SDTCisVec<1>, SDTCisSameAs<2, 1>,
254 SDTCVecEltisVT<0, i1>,
255 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000256def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000257 SDTCisVec<1>, SDTCisSameAs<2, 1>,
258 SDTCVecEltisVT<0, i1>,
259 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000260def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000261
Craig Topper1d471e32012-02-05 03:14:49 +0000262def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
263 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
264 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000265def X86pmuldq : SDNode<"X86ISD::PMULDQ",
266 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
267 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000268
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000269def X86extrqi : SDNode<"X86ISD::EXTRQI",
270 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
271 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
272def X86insertqi : SDNode<"X86ISD::INSERTQI",
273 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
274 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
275 SDTCisVT<4, i8>]>>;
276
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000277// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
278// translated into one of the target nodes below during lowering.
279// Note: this is a work in progress...
280def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
281def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
282 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000283def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
284 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000285
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000286def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
287 SDTCisVec<2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000288def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
289 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
290def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
291 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000292def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
293 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000294def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
295 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000296
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000297def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000298def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
299 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000300
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000301def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000302 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000303
Igor Bregerb4bb1902015-10-15 12:33:24 +0000304def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
305 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
306 SDTCisInt<4>]>;
307
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000308def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
309 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
310
Asaf Badouh402ebb32015-06-03 13:41:48 +0000311def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
312 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
313
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000314def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
315 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000316def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
317 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000318def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
319 SDTCisVec<0>, SDTCisInt<2>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000320def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
321 SDTCisVec<0>, SDTCisInt<3>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000322def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
323 SDTCisVec<0>, SDTCisInt<3>, SDTCisInt<4>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000324
Craig Topper8fb09f02013-01-28 06:48:25 +0000325def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000326def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000327
328def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
329def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000330
331def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
332def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
333def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
334
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000335def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
336def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000337
338def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
339def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
340def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
341
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000342def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
343def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
344
345def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000346def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000347def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000348
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000349def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
350def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000351
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000352def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<2, 1>]>;
353def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
354def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
355
Craig Topper8d4ba192011-12-06 08:21:25 +0000356def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
357def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000358
Igor Bregerf7fd5472015-07-21 07:11:28 +0000359def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
360def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
361
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000362def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000363def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
364def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
365def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
366def X86VPermv3 : SDNode<"X86ISD::VPERMV3", SDTShuff3Op>;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000367def X86VPermiv3 : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000368def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000369
Craig Topper0a672ea2011-11-30 07:47:51 +0000370def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000371
Igor Breger1e58e8a2015-09-02 11:18:55 +0000372def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
373def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
374def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
375def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
376def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Asaf Badouh572bbce2015-09-20 08:46:07 +0000377def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
378 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
379 SDTCisVec<1>, SDTCisInt<2>]>, []>;
Asaf Badouh696e8e02015-10-18 11:04:38 +0000380def X86Vfpclasss : SDNode<"X86ISD::VFPCLASS", SDTypeProfile<1, 2, [SDTCisInt<0>,
381 SDTCisFP<1>, SDTCisInt<2>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000382
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000383def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
384 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
385 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000386// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
387def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
388 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>]>, []>;
389
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000390def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000391def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000392def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
393 [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000394def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
395 [SDTCisVec<1>, SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000396
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000397def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000398
399def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
400
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000401def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
402def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
403def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
404def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000405def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
406def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
407def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
408def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
409def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000410def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
411def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000412
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000413def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
414def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
415def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
416def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000417def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
418def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000419
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000420def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
421def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
422def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
423def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
424def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
425def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
426
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000427def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
428def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000429def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
430
Igor Breger1e58e8a2015-09-02 11:18:55 +0000431def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
432def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000433def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000434def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
435def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000436
Craig Topperab47fe42012-08-06 06:22:36 +0000437def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
438 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
439 SDTCisVT<4, i8>]>;
440def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
441 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
442 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
443 SDTCisVT<6, i8>]>;
444
445def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
446def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
447
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000448def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
449 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
450def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
451 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000452
Igor Bregerabe4a792015-06-14 12:44:55 +0000453def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
454 SDTCisSameAs<0,1>, SDTCisInt<2>, SDTCisInt<3>]>;
455
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000456def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
457 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
458def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
459 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
460
461def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
462 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000463def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
464 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000465def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
466 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000467def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
468 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000469def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
470 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
471 SDTCisInt<2>]>;
472def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
473 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
474 SDTCisInt<2>]>;
475
476def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
477 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
478 SDTCisInt<2>]>;
479def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
480 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
481 SDTCisInt<2>]>;
482
483// Scalar
484def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
485def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
486
Asaf Badouh2744d212015-09-20 14:31:19 +0000487def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
488def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
489def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
490def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000491// Vector with rounding mode
492
493// cvtt fp-to-int staff
494def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
495def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
496def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
497def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
498
499def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
500def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
501def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
502def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
503
504// cvt fp-to-int staff
505def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
506def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
507def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
508def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
509
510// Vector without rounding mode
511def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
512def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
513def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
514def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
515
Asaf Badouh7c522452015-10-22 14:01:16 +0000516def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
517 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
518 SDTCVecEltisVT<0, f32>,
519 SDTCVecEltisVT<1, i16>,
520 SDTCisFP<0>, SDTCisInt<2>]> >;
521
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000522def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
523 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
524 SDTCVecEltisVT<0, i16>,
525 SDTCVecEltisVT<1, f32>,
526 SDTCisFP<1>, SDTCisInt<2>, SDTCisInt<3>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000527def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
528 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
529 SDTCisFP<0>, SDTCisFP<1>,
530 SDTCisOpSmallerThanOp<1, 0>,
531 SDTCisInt<2>]>>;
532def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
533 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
534 SDTCisFP<0>, SDTCisFP<1>,
535 SDTCVecEltisVT<0, f32>,
536 SDTCVecEltisVT<1, f64>,
537 SDTCisInt<2>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000538
David Greene03264ef2010-07-12 23:41:28 +0000539//===----------------------------------------------------------------------===//
540// SSE Complex Patterns
541//===----------------------------------------------------------------------===//
542
543// These are 'extloads' from a scalar to the low element of a vector, zeroing
544// the top elements. These are used for the SSE 'ss' and 'sd' instruction
545// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000546def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000547 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
548 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000549def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000550 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
551 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000552
553def ssmem : Operand<v4f32> {
554 let PrintMethod = "printf32mem";
555 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000556 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000557 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000558}
559def sdmem : Operand<v2f64> {
560 let PrintMethod = "printf64mem";
561 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000562 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000563 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000564}
565
566//===----------------------------------------------------------------------===//
567// SSE pattern fragments
568//===----------------------------------------------------------------------===//
569
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000570// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000571// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000572def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
573def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000574def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
575
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000576// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000577// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000578def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
579def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000580def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
581
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000582// 512-bit load pattern fragments
583def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
584def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000585def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
586def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000587def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000588def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
589
590// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000591def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
592def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000593def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000594
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000595// These are needed to match a scalar load that is used in a vector-only
596// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
597// The memory operand is required to be a 128-bit load, so it must be converted
598// from a vector to a scalar.
599def loadf32_128 : PatFrag<(ops node:$ptr),
600 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
601def loadf64_128 : PatFrag<(ops node:$ptr),
602 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
603
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000604// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000605def alignedstore : PatFrag<(ops node:$val, node:$ptr),
606 (store node:$val, node:$ptr), [{
607 return cast<StoreSDNode>(N)->getAlignment() >= 16;
608}]>;
609
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000610// Like 'store', but always requires 256-bit vector alignment.
611def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
612 (store node:$val, node:$ptr), [{
613 return cast<StoreSDNode>(N)->getAlignment() >= 32;
614}]>;
615
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000616// Like 'store', but always requires 512-bit vector alignment.
617def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
618 (store node:$val, node:$ptr), [{
619 return cast<StoreSDNode>(N)->getAlignment() >= 64;
620}]>;
621
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000622// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000623def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
624 return cast<LoadSDNode>(N)->getAlignment() >= 16;
625}]>;
626
Chad Rosiera281afc2012-03-09 02:00:48 +0000627// Like 'X86vzload', but always requires 128-bit vector alignment.
628def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
629 return cast<MemSDNode>(N)->getAlignment() >= 16;
630}]>;
631
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000632// Like 'load', but always requires 256-bit vector alignment.
633def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
634 return cast<LoadSDNode>(N)->getAlignment() >= 32;
635}]>;
636
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000637// Like 'load', but always requires 512-bit vector alignment.
638def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
639 return cast<LoadSDNode>(N)->getAlignment() >= 64;
640}]>;
641
David Greene03264ef2010-07-12 23:41:28 +0000642def alignedloadfsf32 : PatFrag<(ops node:$ptr),
643 (f32 (alignedload node:$ptr))>;
644def alignedloadfsf64 : PatFrag<(ops node:$ptr),
645 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000646
647// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000648// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000649def alignedloadv4f32 : PatFrag<(ops node:$ptr),
650 (v4f32 (alignedload node:$ptr))>;
651def alignedloadv2f64 : PatFrag<(ops node:$ptr),
652 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000653def alignedloadv2i64 : PatFrag<(ops node:$ptr),
654 (v2i64 (alignedload node:$ptr))>;
655
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000656// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000657// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000658def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000659 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000660def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000661 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000662def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000663 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000664
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000665// 512-bit aligned load pattern fragments
666def alignedloadv16f32 : PatFrag<(ops node:$ptr),
667 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000668def alignedloadv16i32 : PatFrag<(ops node:$ptr),
669 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000670def alignedloadv8f64 : PatFrag<(ops node:$ptr),
671 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000672def alignedloadv8i64 : PatFrag<(ops node:$ptr),
673 (v8i64 (alignedload512 node:$ptr))>;
674
David Greene03264ef2010-07-12 23:41:28 +0000675// Like 'load', but uses special alignment checks suitable for use in
676// memory operands in most SSE instructions, which are required to
677// be naturally aligned on some targets but not on others. If the subtarget
678// allows unaligned accesses, match any load, though this may require
679// setting a feature bit in the processor (on startup, for example).
680// Opteron 10h and later implement such a feature.
681def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000682 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000683 || cast<LoadSDNode>(N)->getAlignment() >= 16;
684}]>;
685
686def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
687def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000688
689// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000690// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000691def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
692def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000693def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000694
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000695// These are needed to match a scalar memop that is used in a vector-only
696// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
697// The memory operand is required to be a 128-bit load, so it must be converted
698// from a vector to a scalar.
699def memopfsf32_128 : PatFrag<(ops node:$ptr),
700 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
701def memopfsf64_128 : PatFrag<(ops node:$ptr),
702 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
703
704
David Greene03264ef2010-07-12 23:41:28 +0000705// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
706// 16-byte boundary.
707// FIXME: 8 byte alignment for mmx reads is not required
708def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
709 return cast<LoadSDNode>(N)->getAlignment() >= 8;
710}]>;
711
Dale Johannesendd224d22010-09-30 23:57:10 +0000712def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000713
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000714def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
715 (masked_gather node:$src1, node:$src2, node:$src3) , [{
716 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
717 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
718 Mgt->getBasePtr().getValueType() == MVT::v4i32);
719 return false;
720}]>;
721
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000722def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
723 (masked_gather node:$src1, node:$src2, node:$src3) , [{
724 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
725 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
726 Mgt->getBasePtr().getValueType() == MVT::v8i32);
727 return false;
728}]>;
729
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000730def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
731 (masked_gather node:$src1, node:$src2, node:$src3) , [{
732 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
733 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
734 Mgt->getBasePtr().getValueType() == MVT::v2i64);
735 return false;
736}]>;
737def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
738 (masked_gather node:$src1, node:$src2, node:$src3) , [{
739 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
740 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
741 Mgt->getBasePtr().getValueType() == MVT::v4i64);
742 return false;
743}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000744def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
745 (masked_gather node:$src1, node:$src2, node:$src3) , [{
746 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
747 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
748 Mgt->getBasePtr().getValueType() == MVT::v8i64);
749 return false;
750}]>;
751def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
752 (masked_gather node:$src1, node:$src2, node:$src3) , [{
753 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
754 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
755 Mgt->getBasePtr().getValueType() == MVT::v16i32);
756 return false;
757}]>;
758
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000759def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
760 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
761 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
762 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
763 Sc->getBasePtr().getValueType() == MVT::v2i64);
764 return false;
765}]>;
766
767def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
768 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
769 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
770 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
771 Sc->getBasePtr().getValueType() == MVT::v4i32);
772 return false;
773}]>;
774
775def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
776 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
777 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
778 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
779 Sc->getBasePtr().getValueType() == MVT::v4i64);
780 return false;
781}]>;
782
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000783def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
784 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
785 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
786 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
787 Sc->getBasePtr().getValueType() == MVT::v8i32);
788 return false;
789}]>;
790
791def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
792 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
793 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
794 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
795 Sc->getBasePtr().getValueType() == MVT::v8i64);
796 return false;
797}]>;
798def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
799 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
800 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
801 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
802 Sc->getBasePtr().getValueType() == MVT::v16i32);
803 return false;
804}]>;
805
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000806// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000807def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
808def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
809def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
810def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
811def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
812def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
813
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000814// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000815def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
816def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000817def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000818def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000819def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000820
Craig Topper8c929622013-08-16 06:07:34 +0000821// 512-bit bitconvert pattern fragments
822def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
823def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000824def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
825def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000826
David Greene03264ef2010-07-12 23:41:28 +0000827def vzmovl_v2i64 : PatFrag<(ops node:$src),
828 (bitconvert (v2i64 (X86vzmovl
829 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
830def vzmovl_v4i32 : PatFrag<(ops node:$src),
831 (bitconvert (v4i32 (X86vzmovl
832 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
833
834def vzload_v2i64 : PatFrag<(ops node:$src),
835 (bitconvert (v2i64 (X86vzload node:$src)))>;
836
837
838def fp32imm0 : PatLeaf<(f32 fpimm), [{
839 return N->isExactlyValue(+0.0);
840}]>;
841
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000842def I8Imm : SDNodeXForm<imm, [{
843 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000844 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000845}]>;
846
847def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000848def FROUND_CURRENT : ImmLeaf<i32, [{
849 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
850}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851
David Greene03264ef2010-07-12 23:41:28 +0000852// BYTE_imm - Transform bit immediates into byte immediates.
853def BYTE_imm : SDNodeXForm<imm, [{
854 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000855 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000856}]>;
857
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000858// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
859// to VEXTRACTF128/VEXTRACTI128 imm.
860def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000861 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000862}]>;
863
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000864// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
865// VINSERTF128/VINSERTI128 imm.
866def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000867 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000868}]>;
869
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000870// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
871// to VEXTRACTF64x4 imm.
872def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000873 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000874}]>;
875
876// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
877// VINSERTF64x4 imm.
878def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000879 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000880}]>;
881
882def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000883 (extract_subvector node:$bigvec,
884 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000885 return X86::isVEXTRACT128Index(N);
886}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000887
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000888def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000889 node:$index),
890 (insert_subvector node:$bigvec, node:$smallvec,
891 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000892 return X86::isVINSERT128Index(N);
893}], INSERT_get_vinsert128_imm>;
894
895
896def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
897 (extract_subvector node:$bigvec,
898 node:$index), [{
899 return X86::isVEXTRACT256Index(N);
900}], EXTRACT_get_vextract256_imm>;
901
902def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
903 node:$index),
904 (insert_subvector node:$bigvec, node:$smallvec,
905 node:$index), [{
906 return X86::isVINSERT256Index(N);
907}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000908
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000909def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
910 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000911 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
912 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000913 return false;
914}]>;
915
916def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
917 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000918 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
919 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000920 return false;
921}]>;
922
923def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
924 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000925 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
926 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000927 return false;
928}]>;
929
930def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
931 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000932 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000933}]>;
934
Igor Breger074a64e2015-07-24 17:24:15 +0000935// masked store fragments.
936// X86mstore can't be implemented in core DAG files because some targets
937// doesn't support vector type ( llvm-tblgen will fail)
938def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
939 (masked_store node:$src1, node:$src2, node:$src3), [{
940 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
941}]>;
942
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000943def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000944 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000945 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
946 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000947 return false;
948}]>;
949
950def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000951 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000952 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
953 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000954 return false;
955}]>;
956
957def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000958 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000959 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
960 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000961 return false;
962}]>;
963
964def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000965 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000966 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000967}]>;
968
Igor Breger074a64e2015-07-24 17:24:15 +0000969// masked truncstore fragments
970// X86mtruncstore can't be implemented in core DAG files because some targets
971// doesn't support vector type ( llvm-tblgen will fail)
972def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
973 (masked_store node:$src1, node:$src2, node:$src3), [{
974 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
975}]>;
976def masked_truncstorevi8 :
977 PatFrag<(ops node:$src1, node:$src2, node:$src3),
978 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
979 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
980}]>;
981def masked_truncstorevi16 :
982 PatFrag<(ops node:$src1, node:$src2, node:$src3),
983 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
984 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
985}]>;
986def masked_truncstorevi32 :
987 PatFrag<(ops node:$src1, node:$src2, node:$src3),
988 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
989 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
990}]>;