| Arnold Schwaighofer | e8d0bf2 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | #include "X86.h" | 
| Evan Cheng | 911c68d | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 16 | #include "X86InstrBuilder.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 17 | #include "X86ISelLowering.h" | 
| Evan Cheng | dc614c1 | 2006-06-06 23:30:24 +0000 | [diff] [blame] | 18 | #include "X86MachineFunctionInfo.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 19 | #include "X86TargetMachine.h" | 
|  | 20 | #include "llvm/CallingConv.h" | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 21 | #include "llvm/Constants.h" | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 22 | #include "llvm/DerivedTypes.h" | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/Function.h" | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 25 | #include "llvm/Intrinsics.h" | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" | 
| Evan Cheng | af598d2 | 2006-03-13 23:18:16 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" | 
| Chris Lattner | dc3adc8 | 2007-02-27 04:43:02 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 31 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Evan Cheng | efd142a | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAG.h" | 
| Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 36 | #include "llvm/Support/MathExtras.h" | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetOptions.h" | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/SmallSet.h" | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/StringExtras.h" | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 41 | #include "llvm/Support/CommandLine.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 42 | using namespace llvm; | 
|  | 43 |  | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | static cl::opt<bool> | 
| Mon P Wang | 35a70ec | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 45 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 |  | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 47 | // Forward declarations. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 48 | static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG); | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 49 |  | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 50 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 51 | : TargetLowering(TM) { | 
| Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 52 | Subtarget = &TM.getSubtarget<X86Subtarget>(); | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 53 | X86ScalarSSEf64 = Subtarget->hasSSE2(); | 
|  | 54 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 55 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 56 |  | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 57 | bool Fast = false; | 
| Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 58 |  | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 59 | RegInfo = TM.getRegisterInfo(); | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 60 | TD = getTargetData(); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 61 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 62 | // Set up the TargetLowering object. | 
|  | 63 |  | 
|  | 64 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | 
|  | 65 | setShiftAmountType(MVT::i8); | 
| Duncan Sands | 8d6e2e1 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 66 | setBooleanContents(ZeroOrOneBooleanContent); | 
| Evan Cheng | 83eeefb | 2006-01-25 09:15:17 +0000 | [diff] [blame] | 67 | setSchedulingPreference(SchedulingForRegPressure); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 68 | setShiftAmountFlavor(Mask);   // shl X, 32 == shl X, 0 | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 69 | setStackPointerRegisterToSaveRestore(X86StackPtr); | 
| Evan Cheng | 20931a7 | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 70 |  | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 71 | if (Subtarget->isTargetDarwin()) { | 
| Evan Cheng | b09a56f | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 72 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 73 | setUseUnderscoreSetJmp(false); | 
|  | 74 | setUseUnderscoreLongJmp(false); | 
| Anton Korobeynikov | 4efbbc9 | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 75 | } else if (Subtarget->isTargetMingw()) { | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 76 | // MS runtime is weird: it exports _setjmp, but longjmp! | 
|  | 77 | setUseUnderscoreSetJmp(true); | 
|  | 78 | setUseUnderscoreLongJmp(false); | 
|  | 79 | } else { | 
|  | 80 | setUseUnderscoreSetJmp(true); | 
|  | 81 | setUseUnderscoreLongJmp(true); | 
|  | 82 | } | 
|  | 83 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 84 | // Set up the register classes. | 
| Evan Cheng | 9fee442 | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 85 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); | 
|  | 86 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); | 
|  | 87 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 88 | if (Subtarget->is64Bit()) | 
|  | 89 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 90 |  | 
| Evan Cheng | 07d53b1 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 91 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); | 
| Evan Cheng | 5d9fd97 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 92 |  | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 93 | // We don't accept any truncstore of integer registers. | 
|  | 94 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); | 
|  | 95 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); | 
|  | 96 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); | 
|  | 97 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); | 
|  | 98 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); | 
| Evan Cheng | 3b0f5e4 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 99 | setTruncStoreAction(MVT::i16, MVT::i8,  Expand); | 
|  | 100 |  | 
|  | 101 | // SETOEQ and SETUNE require checking two conditions. | 
|  | 102 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); | 
|  | 103 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | 
|  | 104 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | 
|  | 105 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | 
|  | 106 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | 
|  | 107 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 108 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 109 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this | 
|  | 110 | // operation. | 
|  | 111 | setOperationAction(ISD::UINT_TO_FP       , MVT::i1   , Promote); | 
|  | 112 | setOperationAction(ISD::UINT_TO_FP       , MVT::i8   , Promote); | 
|  | 113 | setOperationAction(ISD::UINT_TO_FP       , MVT::i16  , Promote); | 
| Evan Cheng | 0d5b69f | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 114 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 115 | if (Subtarget->is64Bit()) { | 
|  | 116 | setOperationAction(ISD::UINT_TO_FP     , MVT::i64  , Expand); | 
| Evan Cheng | 0d5b69f | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 117 | setOperationAction(ISD::UINT_TO_FP     , MVT::i32  , Promote); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 118 | } else { | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 119 | if (X86ScalarSSEf64) { | 
|  | 120 | // We have an impenetrably clever algorithm for ui64->double only. | 
|  | 121 | setOperationAction(ISD::UINT_TO_FP   , MVT::i64  , Custom); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 122 |  | 
|  | 123 | // We have faster algorithm for ui32->single only. | 
|  | 124 | setOperationAction(ISD::UINT_TO_FP   , MVT::i32  , Custom); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 125 | } else | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 126 | setOperationAction(ISD::UINT_TO_FP   , MVT::i32  , Promote); | 
|  | 127 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 128 |  | 
|  | 129 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | 
|  | 130 | // this operation. | 
|  | 131 | setOperationAction(ISD::SINT_TO_FP       , MVT::i1   , Promote); | 
|  | 132 | setOperationAction(ISD::SINT_TO_FP       , MVT::i8   , Promote); | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 133 | // SSE has no i16 to fp conversion, only i32 | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 134 | if (X86ScalarSSEf32) { | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 135 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 136 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 137 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 138 | } else { | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 139 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Custom); | 
|  | 140 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 141 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 142 |  | 
| Dale Johannesen | 7d67e54 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 143 | // In 32-bit mode these are custom lowered.  In 64-bit mode F32 and F64 | 
|  | 144 | // are Legal, f80 is custom lowered. | 
|  | 145 | setOperationAction(ISD::FP_TO_SINT     , MVT::i64  , Custom); | 
|  | 146 | setOperationAction(ISD::SINT_TO_FP     , MVT::i64  , Custom); | 
| Evan Cheng | 5b97fcf | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 147 |  | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 148 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | 
|  | 149 | // this operation. | 
|  | 150 | setOperationAction(ISD::FP_TO_SINT       , MVT::i1   , Promote); | 
|  | 151 | setOperationAction(ISD::FP_TO_SINT       , MVT::i8   , Promote); | 
|  | 152 |  | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 153 | if (X86ScalarSSEf32) { | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 154 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Promote); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 155 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 156 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 157 | } else { | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Custom); | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 159 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 160 | } | 
|  | 161 |  | 
|  | 162 | // Handle FP_TO_UINT by promoting the destination to a larger signed | 
|  | 163 | // conversion. | 
|  | 164 | setOperationAction(ISD::FP_TO_UINT       , MVT::i1   , Promote); | 
|  | 165 | setOperationAction(ISD::FP_TO_UINT       , MVT::i8   , Promote); | 
|  | 166 | setOperationAction(ISD::FP_TO_UINT       , MVT::i16  , Promote); | 
|  | 167 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 168 | if (Subtarget->is64Bit()) { | 
|  | 169 | setOperationAction(ISD::FP_TO_UINT     , MVT::i64  , Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 170 | setOperationAction(ISD::FP_TO_UINT     , MVT::i32  , Promote); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 171 | } else { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 172 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 173 | // Expand FP_TO_UINT into a select. | 
|  | 174 | // FIXME: We would like to use a Custom expander here eventually to do | 
|  | 175 | // the optimal thing for SSE vs. the default expansion in the legalizer. | 
|  | 176 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Expand); | 
|  | 177 | else | 
|  | 178 | // With SSE3 we can use fisttpll to convert to a signed i64. | 
|  | 179 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Promote); | 
|  | 180 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 181 |  | 
| Chris Lattner | 55c17f9 | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 182 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 183 | if (!X86ScalarSSEf64) { | 
| Chris Lattner | c20b7e8 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 184 | setOperationAction(ISD::BIT_CONVERT      , MVT::f32  , Expand); | 
|  | 185 | setOperationAction(ISD::BIT_CONVERT      , MVT::i32  , Expand); | 
|  | 186 | } | 
| Chris Lattner | 30107e6 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 187 |  | 
| Dan Gohman | c589243 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 188 | // Scalar integer divide and remainder are lowered to use operations that | 
|  | 189 | // produce two results, to match the available instructions. This exposes | 
|  | 190 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | 
|  | 191 | // into a single instruction. | 
|  | 192 | // | 
|  | 193 | // Scalar integer multiply-high is also lowered to use two-result | 
|  | 194 | // operations, to match the available instructions. However, plain multiply | 
|  | 195 | // (low) operations are left as Legal, as there are single-result | 
|  | 196 | // instructions for this in x86. Using the two-result multiply instructions | 
|  | 197 | // when both high and low results are needed must be arranged by dagcombine. | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 198 | setOperationAction(ISD::MULHS           , MVT::i8    , Expand); | 
|  | 199 | setOperationAction(ISD::MULHU           , MVT::i8    , Expand); | 
|  | 200 | setOperationAction(ISD::SDIV            , MVT::i8    , Expand); | 
|  | 201 | setOperationAction(ISD::UDIV            , MVT::i8    , Expand); | 
|  | 202 | setOperationAction(ISD::SREM            , MVT::i8    , Expand); | 
|  | 203 | setOperationAction(ISD::UREM            , MVT::i8    , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 204 | setOperationAction(ISD::MULHS           , MVT::i16   , Expand); | 
|  | 205 | setOperationAction(ISD::MULHU           , MVT::i16   , Expand); | 
|  | 206 | setOperationAction(ISD::SDIV            , MVT::i16   , Expand); | 
|  | 207 | setOperationAction(ISD::UDIV            , MVT::i16   , Expand); | 
|  | 208 | setOperationAction(ISD::SREM            , MVT::i16   , Expand); | 
|  | 209 | setOperationAction(ISD::UREM            , MVT::i16   , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 210 | setOperationAction(ISD::MULHS           , MVT::i32   , Expand); | 
|  | 211 | setOperationAction(ISD::MULHU           , MVT::i32   , Expand); | 
|  | 212 | setOperationAction(ISD::SDIV            , MVT::i32   , Expand); | 
|  | 213 | setOperationAction(ISD::UDIV            , MVT::i32   , Expand); | 
|  | 214 | setOperationAction(ISD::SREM            , MVT::i32   , Expand); | 
|  | 215 | setOperationAction(ISD::UREM            , MVT::i32   , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 216 | setOperationAction(ISD::MULHS           , MVT::i64   , Expand); | 
|  | 217 | setOperationAction(ISD::MULHU           , MVT::i64   , Expand); | 
|  | 218 | setOperationAction(ISD::SDIV            , MVT::i64   , Expand); | 
|  | 219 | setOperationAction(ISD::UDIV            , MVT::i64   , Expand); | 
|  | 220 | setOperationAction(ISD::SREM            , MVT::i64   , Expand); | 
|  | 221 | setOperationAction(ISD::UREM            , MVT::i64   , Expand); | 
| Dan Gohman | 3159968 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 222 |  | 
| Evan Cheng | 0d41d19 | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 223 | setOperationAction(ISD::BR_JT            , MVT::Other, Expand); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 224 | setOperationAction(ISD::BRCOND           , MVT::Other, Custom); | 
| Nate Begeman | 7e7f439 | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 225 | setOperationAction(ISD::BR_CC            , MVT::Other, Expand); | 
|  | 226 | setOperationAction(ISD::SELECT_CC        , MVT::Other, Expand); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 227 | if (Subtarget->is64Bit()) | 
| Christopher Lamb | b372aba | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 228 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); | 
|  | 229 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16  , Legal); | 
|  | 230 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8   , Legal); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 231 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1   , Expand); | 
|  | 232 | setOperationAction(ISD::FP_ROUND_INREG   , MVT::f32  , Expand); | 
| Chris Lattner | d4defb0 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 233 | setOperationAction(ISD::FREM             , MVT::f32  , Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::FREM             , MVT::f64  , Expand); | 
| Chris Lattner | d4defb0 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 235 | setOperationAction(ISD::FREM             , MVT::f80  , Expand); | 
| Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::FLT_ROUNDS_      , MVT::i32  , Custom); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 237 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::CTPOP            , MVT::i8   , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::CTTZ             , MVT::i8   , Custom); | 
|  | 240 | setOperationAction(ISD::CTLZ             , MVT::i8   , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::CTPOP            , MVT::i16  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 242 | setOperationAction(ISD::CTTZ             , MVT::i16  , Custom); | 
|  | 243 | setOperationAction(ISD::CTLZ             , MVT::i16  , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::CTPOP            , MVT::i32  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 245 | setOperationAction(ISD::CTTZ             , MVT::i32  , Custom); | 
|  | 246 | setOperationAction(ISD::CTLZ             , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 247 | if (Subtarget->is64Bit()) { | 
|  | 248 | setOperationAction(ISD::CTPOP          , MVT::i64  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::CTTZ           , MVT::i64  , Custom); | 
|  | 250 | setOperationAction(ISD::CTLZ           , MVT::i64  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 251 | } | 
|  | 252 |  | 
| Andrew Lenharth | 0bf68ae | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 253 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64  , Custom); | 
| Nate Begeman | 2fba8a3 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 254 | setOperationAction(ISD::BSWAP            , MVT::i16  , Expand); | 
| Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 255 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 256 | // These should be promoted to a larger select which is supported. | 
|  | 257 | setOperationAction(ISD::SELECT           , MVT::i1   , Promote); | 
|  | 258 | setOperationAction(ISD::SELECT           , MVT::i8   , Promote); | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 259 | // X86 wants to expand cmov itself. | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 260 | setOperationAction(ISD::SELECT          , MVT::i16  , Custom); | 
|  | 261 | setOperationAction(ISD::SELECT          , MVT::i32  , Custom); | 
|  | 262 | setOperationAction(ISD::SELECT          , MVT::f32  , Custom); | 
|  | 263 | setOperationAction(ISD::SELECT          , MVT::f64  , Custom); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 264 | setOperationAction(ISD::SELECT          , MVT::f80  , Custom); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 265 | setOperationAction(ISD::SETCC           , MVT::i8   , Custom); | 
|  | 266 | setOperationAction(ISD::SETCC           , MVT::i16  , Custom); | 
|  | 267 | setOperationAction(ISD::SETCC           , MVT::i32  , Custom); | 
|  | 268 | setOperationAction(ISD::SETCC           , MVT::f32  , Custom); | 
|  | 269 | setOperationAction(ISD::SETCC           , MVT::f64  , Custom); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 270 | setOperationAction(ISD::SETCC           , MVT::f80  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 271 | if (Subtarget->is64Bit()) { | 
|  | 272 | setOperationAction(ISD::SELECT        , MVT::i64  , Custom); | 
|  | 273 | setOperationAction(ISD::SETCC         , MVT::i64  , Custom); | 
|  | 274 | } | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 275 | // X86 ret instruction may pop stack. | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 276 | setOperationAction(ISD::RET             , MVT::Other, Custom); | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 277 | setOperationAction(ISD::EH_RETURN       , MVT::Other, Custom); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 278 |  | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 279 | // Darwin ABI issue. | 
| Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 280 | setOperationAction(ISD::ConstantPool    , MVT::i32  , Custom); | 
| Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 281 | setOperationAction(ISD::JumpTable       , MVT::i32  , Custom); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::GlobalAddress   , MVT::i32  , Custom); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 283 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32  , Custom); | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 284 | if (Subtarget->is64Bit()) | 
|  | 285 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 286 | setOperationAction(ISD::ExternalSymbol  , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 287 | if (Subtarget->is64Bit()) { | 
|  | 288 | setOperationAction(ISD::ConstantPool  , MVT::i64  , Custom); | 
|  | 289 | setOperationAction(ISD::JumpTable     , MVT::i64  , Custom); | 
|  | 290 | setOperationAction(ISD::GlobalAddress , MVT::i64  , Custom); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 291 | setOperationAction(ISD::ExternalSymbol, MVT::i64  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 292 | } | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 293 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 294 | setOperationAction(ISD::SHL_PARTS       , MVT::i32  , Custom); | 
|  | 295 | setOperationAction(ISD::SRA_PARTS       , MVT::i32  , Custom); | 
|  | 296 | setOperationAction(ISD::SRL_PARTS       , MVT::i32  , Custom); | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 297 | if (Subtarget->is64Bit()) { | 
|  | 298 | setOperationAction(ISD::SHL_PARTS     , MVT::i64  , Custom); | 
|  | 299 | setOperationAction(ISD::SRA_PARTS     , MVT::i64  , Custom); | 
|  | 300 | setOperationAction(ISD::SRL_PARTS     , MVT::i64  , Custom); | 
|  | 301 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 302 |  | 
| Evan Cheng | ae2c56d | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 303 | if (Subtarget->hasSSE1()) | 
|  | 304 | setOperationAction(ISD::PREFETCH      , MVT::Other, Legal); | 
| Evan Cheng | 95cf661 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 305 |  | 
| Andrew Lenharth | fedcf47 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 306 | if (!Subtarget->hasSSE2()) | 
|  | 307 | setOperationAction(ISD::MEMBARRIER    , MVT::Other, Expand); | 
|  | 308 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 309 | // Expand certain atomics | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 310 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); | 
|  | 311 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | 
|  | 312 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | 
|  | 313 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | 
| Bill Wendling | f00f305 | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 314 |  | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 315 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); | 
|  | 316 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | 
|  | 317 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | 
|  | 318 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
| Andrew Lenharth | fedcf47 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 319 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 320 | if (!Subtarget->is64Bit()) { | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 321 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); | 
|  | 322 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
|  | 323 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | 
|  | 324 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | 
|  | 325 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | 
|  | 326 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | 
|  | 327 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 328 | } | 
|  | 329 |  | 
| Dan Gohman | 5c73a88 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 330 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. | 
|  | 331 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); | 
| Evan Cheng | 30d7b70 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 332 | // FIXME - use subtarget debug flags | 
| Anton Korobeynikov | aa4c0f9 | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 333 | if (!Subtarget->isTargetDarwin() && | 
|  | 334 | !Subtarget->isTargetELF() && | 
| Dan Gohman | fb19f94 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 335 | !Subtarget->isTargetCygMing()) { | 
|  | 336 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); | 
|  | 337 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); | 
|  | 338 | } | 
| Chris Lattner | 9c41536 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 339 |  | 
| Anton Korobeynikov | f1dcf69 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 340 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); | 
|  | 341 | setOperationAction(ISD::EHSELECTION,   MVT::i64, Expand); | 
|  | 342 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | 
|  | 343 | setOperationAction(ISD::EHSELECTION,   MVT::i32, Expand); | 
|  | 344 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | f1dcf69 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 345 | setExceptionPointerRegister(X86::RAX); | 
|  | 346 | setExceptionSelectorRegister(X86::RDX); | 
|  | 347 | } else { | 
|  | 348 | setExceptionPointerRegister(X86::EAX); | 
|  | 349 | setExceptionSelectorRegister(X86::EDX); | 
|  | 350 | } | 
| Anton Korobeynikov | 50ab26e | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 351 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 352 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | 
|  | 353 |  | 
| Duncan Sands | 86e0119 | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 354 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 355 |  | 
| Chris Lattner | 3c3fefd | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::TRAP, MVT::Other, Legal); | 
| Anton Korobeynikov | 6bbbc4c | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 357 |  | 
| Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 358 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex | 
|  | 359 | setOperationAction(ISD::VASTART           , MVT::Other, Custom); | 
| Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 360 | setOperationAction(ISD::VAEND             , MVT::Other, Expand); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 361 | if (Subtarget->is64Bit()) { | 
|  | 362 | setOperationAction(ISD::VAARG           , MVT::Other, Custom); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 363 | setOperationAction(ISD::VACOPY          , MVT::Other, Custom); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 364 | } else { | 
|  | 365 | setOperationAction(ISD::VAARG           , MVT::Other, Expand); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 366 | setOperationAction(ISD::VACOPY          , MVT::Other, Expand); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 367 | } | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 368 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 369 | setOperationAction(ISD::STACKSAVE,          MVT::Other, Expand); | 
| Chris Lattner | 78c358d | 2006-01-15 09:00:21 +0000 | [diff] [blame] | 370 | setOperationAction(ISD::STACKRESTORE,       MVT::Other, Expand); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 371 | if (Subtarget->is64Bit()) | 
|  | 372 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 373 | if (Subtarget->isTargetCygMing()) | 
|  | 374 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); | 
|  | 375 | else | 
|  | 376 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | 
| Chris Lattner | 8e2f52e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 377 |  | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 378 | if (X86ScalarSSEf64) { | 
|  | 379 | // f32 and f64 use SSE. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 380 | // Set up the FP register classes. | 
| Evan Cheng | 84dc9b5 | 2006-01-12 08:27:59 +0000 | [diff] [blame] | 381 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 382 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 383 |  | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 384 | // Use ANDPD to simulate FABS. | 
|  | 385 | setOperationAction(ISD::FABS , MVT::f64, Custom); | 
|  | 386 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 387 |  | 
|  | 388 | // Use XORP to simulate FNEG. | 
|  | 389 | setOperationAction(ISD::FNEG , MVT::f64, Custom); | 
|  | 390 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 391 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 392 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | 
|  | 393 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | 
|  | 394 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 395 |  | 
| Evan Cheng | d8fba3a | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 396 | // We don't support sin/cos/fmod | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 397 | setOperationAction(ISD::FSIN , MVT::f64, Expand); | 
|  | 398 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 399 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 400 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 401 |  | 
| Chris Lattner | 61c9a8e | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 402 | // Expand FP immediates into loads from the stack, except for the special | 
|  | 403 | // cases we handle. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 404 | addLegalFPImmediate(APFloat(+0.0)); // xorpd | 
|  | 405 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
| Dale Johannesen | ba1a98a | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 406 |  | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 407 | // Floating truncations from f80 and extensions to f80 go through memory. | 
|  | 408 | // If optimizing, we lie about this though and handle it in | 
|  | 409 | // InstructionSelectPreprocess so that dagcombine2 can hack on these. | 
|  | 410 | if (Fast) { | 
|  | 411 | setConvertAction(MVT::f32, MVT::f80, Expand); | 
|  | 412 | setConvertAction(MVT::f64, MVT::f80, Expand); | 
|  | 413 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
|  | 414 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 415 | } | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 416 | } else if (X86ScalarSSEf32) { | 
|  | 417 | // Use SSE for f32, x87 for f64. | 
|  | 418 | // Set up the FP register classes. | 
|  | 419 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 420 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 421 |  | 
|  | 422 | // Use ANDPS to simulate FABS. | 
|  | 423 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 424 |  | 
|  | 425 | // Use XORP to simulate FNEG. | 
|  | 426 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 427 |  | 
|  | 428 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
|  | 429 |  | 
|  | 430 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | 
|  | 431 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 432 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 433 |  | 
|  | 434 | // We don't support sin/cos/fmod | 
|  | 435 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 436 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 437 |  | 
| Nate Begeman | 53e1b3f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 438 | // Special cases we handle for FP constants. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 439 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
|  | 440 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 441 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 442 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 443 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
|  | 444 |  | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 445 | // SSE <-> X87 conversions go through memory.  If optimizing, we lie about | 
|  | 446 | // this though and handle it in InstructionSelectPreprocess so that | 
|  | 447 | // dagcombine2 can hack on these. | 
|  | 448 | if (Fast) { | 
|  | 449 | setConvertAction(MVT::f32, MVT::f64, Expand); | 
|  | 450 | setConvertAction(MVT::f32, MVT::f80, Expand); | 
|  | 451 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
|  | 452 | setConvertAction(MVT::f64, MVT::f32, Expand); | 
|  | 453 | // And x87->x87 truncations also. | 
|  | 454 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 455 | } | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 456 |  | 
|  | 457 | if (!UnsafeFPMath) { | 
|  | 458 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 459 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 460 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 461 | } else { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 462 | // f32 and f64 in x87. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 463 | // Set up the FP register classes. | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 464 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 465 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 466 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 467 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 468 | setOperationAction(ISD::UNDEF,     MVT::f32, Expand); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 469 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 470 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | 
| Dale Johannesen | ba1a98a | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 471 |  | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 472 | // Floating truncations go through memory.  If optimizing, we lie about | 
|  | 473 | // this though and handle it in InstructionSelectPreprocess so that | 
|  | 474 | // dagcombine2 can hack on these. | 
|  | 475 | if (Fast) { | 
|  | 476 | setConvertAction(MVT::f80, MVT::f32, Expand); | 
|  | 477 | setConvertAction(MVT::f64, MVT::f32, Expand); | 
|  | 478 | setConvertAction(MVT::f80, MVT::f64, Expand); | 
|  | 479 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 480 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 481 | if (!UnsafeFPMath) { | 
|  | 482 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 483 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 484 | } | 
| Dale Johannesen | d246b2c | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 485 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 486 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 487 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 488 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 489 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 | 
|  | 490 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | 
|  | 491 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | 
|  | 492 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 493 | } | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 494 |  | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 495 | // Long double always uses X87. | 
|  | 496 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 497 | setOperationAction(ISD::UNDEF,     MVT::f80, Expand); | 
|  | 498 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | 
| Chris Lattner | d05d201 | 2008-01-27 06:19:31 +0000 | [diff] [blame] | 499 | { | 
| Dale Johannesen | 4f0bd68 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 500 | bool ignored; | 
| Chris Lattner | d05d201 | 2008-01-27 06:19:31 +0000 | [diff] [blame] | 501 | APFloat TmpFlt(+0.0); | 
| Dale Johannesen | 4f0bd68 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 502 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 503 | &ignored); | 
| Chris Lattner | d05d201 | 2008-01-27 06:19:31 +0000 | [diff] [blame] | 504 | addLegalFPImmediate(TmpFlt);  // FLD0 | 
|  | 505 | TmpFlt.changeSign(); | 
|  | 506 | addLegalFPImmediate(TmpFlt);  // FLD0/FCHS | 
|  | 507 | APFloat TmpFlt2(+1.0); | 
| Dale Johannesen | 4f0bd68 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 508 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 509 | &ignored); | 
| Chris Lattner | d05d201 | 2008-01-27 06:19:31 +0000 | [diff] [blame] | 510 | addLegalFPImmediate(TmpFlt2);  // FLD1 | 
|  | 511 | TmpFlt2.changeSign(); | 
|  | 512 | addLegalFPImmediate(TmpFlt2);  // FLD1/FCHS | 
|  | 513 | } | 
|  | 514 |  | 
| Dale Johannesen | b6d5640 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 515 | if (!UnsafeFPMath) { | 
|  | 516 | setOperationAction(ISD::FSIN           , MVT::f80  , Expand); | 
|  | 517 | setOperationAction(ISD::FCOS           , MVT::f80  , Expand); | 
|  | 518 | } | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 519 |  | 
| Dan Gohman | 482732a | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 520 | // Always use a library call for pow. | 
|  | 521 | setOperationAction(ISD::FPOW             , MVT::f32  , Expand); | 
|  | 522 | setOperationAction(ISD::FPOW             , MVT::f64  , Expand); | 
|  | 523 | setOperationAction(ISD::FPOW             , MVT::f80  , Expand); | 
|  | 524 |  | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::FLOG, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 526 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 527 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 528 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 529 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | 
|  | 530 |  | 
| Mon P Wang | 9a8d60a | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 531 | // First set operation action for all vector types to either promote | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 532 | // (for widening) or expand (for scalarization). Then we will selectively | 
|  | 533 | // turn on ones that can be effectively codegen'd. | 
| Dan Gohman | eefa83e | 2007-05-18 18:44:07 +0000 | [diff] [blame] | 534 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 535 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 536 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | 
|  | 537 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | 
|  | 538 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | 
|  | 539 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | 
|  | 540 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | 
|  | 541 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | 
|  | 542 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | 
|  | 543 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 544 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 545 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 546 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 547 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 548 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 549 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | 
|  | 550 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | 
|  | 551 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 552 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | 
|  | 553 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | 
|  | 554 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | 
|  | 555 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 556 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | 
|  | 557 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | 
|  | 558 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | 
|  | 559 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 560 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 561 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 562 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 563 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | 
|  | 564 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | 
|  | 565 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 566 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 567 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | 
|  | 568 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | 
|  | 569 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | 
|  | 570 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | 
|  | 571 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | 
|  | 572 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | 
|  | 573 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | 
| Dale Johannesen | 4cc893b | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 574 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | 
|  | 575 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | 
|  | 576 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | 
|  | 577 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | 
|  | 578 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | 
| Evan Cheng | 1926427 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 579 | } | 
|  | 580 |  | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 581 | if (!DisableMMX && Subtarget->hasMMX()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 582 | addRegisterClass(MVT::v8i8,  X86::VR64RegisterClass); | 
|  | 583 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); | 
|  | 584 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 585 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 586 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 587 |  | 
| Evan Cheng | 1926427 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 588 | // FIXME: add MMX packed arithmetics | 
| Bill Wendling | 97905b4 | 2007-03-07 05:43:18 +0000 | [diff] [blame] | 589 |  | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 590 | setOperationAction(ISD::ADD,                MVT::v8i8,  Legal); | 
|  | 591 | setOperationAction(ISD::ADD,                MVT::v4i16, Legal); | 
|  | 592 | setOperationAction(ISD::ADD,                MVT::v2i32, Legal); | 
| Chris Lattner | 2805bce | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 593 | setOperationAction(ISD::ADD,                MVT::v1i64, Legal); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 594 |  | 
| Bill Wendling | e9b81f5 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 595 | setOperationAction(ISD::SUB,                MVT::v8i8,  Legal); | 
|  | 596 | setOperationAction(ISD::SUB,                MVT::v4i16, Legal); | 
|  | 597 | setOperationAction(ISD::SUB,                MVT::v2i32, Legal); | 
| Dale Johannesen | 6aa304e | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 598 | setOperationAction(ISD::SUB,                MVT::v1i64, Legal); | 
| Bill Wendling | e9b81f5 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 599 |  | 
| Bill Wendling | e310341 | 2007-03-15 21:24:36 +0000 | [diff] [blame] | 600 | setOperationAction(ISD::MULHS,              MVT::v4i16, Legal); | 
|  | 601 | setOperationAction(ISD::MUL,                MVT::v4i16, Legal); | 
|  | 602 |  | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 603 | setOperationAction(ISD::AND,                MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 604 | AddPromotedToType (ISD::AND,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 605 | setOperationAction(ISD::AND,                MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 606 | AddPromotedToType (ISD::AND,                MVT::v4i16, MVT::v1i64); | 
|  | 607 | setOperationAction(ISD::AND,                MVT::v2i32, Promote); | 
|  | 608 | AddPromotedToType (ISD::AND,                MVT::v2i32, MVT::v1i64); | 
|  | 609 | setOperationAction(ISD::AND,                MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 610 |  | 
|  | 611 | setOperationAction(ISD::OR,                 MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 612 | AddPromotedToType (ISD::OR,                 MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 613 | setOperationAction(ISD::OR,                 MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 614 | AddPromotedToType (ISD::OR,                 MVT::v4i16, MVT::v1i64); | 
|  | 615 | setOperationAction(ISD::OR,                 MVT::v2i32, Promote); | 
|  | 616 | AddPromotedToType (ISD::OR,                 MVT::v2i32, MVT::v1i64); | 
|  | 617 | setOperationAction(ISD::OR,                 MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 618 |  | 
|  | 619 | setOperationAction(ISD::XOR,                MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 620 | AddPromotedToType (ISD::XOR,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 621 | setOperationAction(ISD::XOR,                MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 622 | AddPromotedToType (ISD::XOR,                MVT::v4i16, MVT::v1i64); | 
|  | 623 | setOperationAction(ISD::XOR,                MVT::v2i32, Promote); | 
|  | 624 | AddPromotedToType (ISD::XOR,                MVT::v2i32, MVT::v1i64); | 
|  | 625 | setOperationAction(ISD::XOR,                MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 626 |  | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 627 | setOperationAction(ISD::LOAD,               MVT::v8i8,  Promote); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 628 | AddPromotedToType (ISD::LOAD,               MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 629 | setOperationAction(ISD::LOAD,               MVT::v4i16, Promote); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 630 | AddPromotedToType (ISD::LOAD,               MVT::v4i16, MVT::v1i64); | 
|  | 631 | setOperationAction(ISD::LOAD,               MVT::v2i32, Promote); | 
|  | 632 | AddPromotedToType (ISD::LOAD,               MVT::v2i32, MVT::v1i64); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 633 | setOperationAction(ISD::LOAD,               MVT::v2f32, Promote); | 
|  | 634 | AddPromotedToType (ISD::LOAD,               MVT::v2f32, MVT::v1i64); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 635 | setOperationAction(ISD::LOAD,               MVT::v1i64, Legal); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 636 |  | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 637 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v8i8,  Custom); | 
|  | 638 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4i16, Custom); | 
|  | 639 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i32, Custom); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 640 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f32, Custom); | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 641 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v1i64, Custom); | 
| Bill Wendling | d551a18 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 642 |  | 
|  | 643 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v8i8,  Custom); | 
|  | 644 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4i16, Custom); | 
|  | 645 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i32, Custom); | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 646 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v1i64, Custom); | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 647 |  | 
| Evan Cheng | 0384670 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 648 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v2f32, Custom); | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 649 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i8,  Custom); | 
|  | 650 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v4i16, Custom); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v1i64, Custom); | 
| Bill Wendling | 75840e6 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 652 |  | 
|  | 653 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i16, Custom); | 
| Mon P Wang | 9c2d26d | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 654 |  | 
|  | 655 | setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand); | 
|  | 656 | setOperationAction(ISD::TRUNCATE,           MVT::v8i8, Expand); | 
|  | 657 | setOperationAction(ISD::SELECT,             MVT::v8i8, Promote); | 
|  | 658 | setOperationAction(ISD::SELECT,             MVT::v4i16, Promote); | 
|  | 659 | setOperationAction(ISD::SELECT,             MVT::v2i32, Promote); | 
|  | 660 | setOperationAction(ISD::SELECT,             MVT::v1i64, Custom); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 661 | } | 
|  | 662 |  | 
| Evan Cheng | bc04722 | 2006-03-22 19:22:18 +0000 | [diff] [blame] | 663 | if (Subtarget->hasSSE1()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 664 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); | 
|  | 665 |  | 
| Evan Cheng | bf3df77 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 666 | setOperationAction(ISD::FADD,               MVT::v4f32, Legal); | 
|  | 667 | setOperationAction(ISD::FSUB,               MVT::v4f32, Legal); | 
|  | 668 | setOperationAction(ISD::FMUL,               MVT::v4f32, Legal); | 
|  | 669 | setOperationAction(ISD::FDIV,               MVT::v4f32, Legal); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 670 | setOperationAction(ISD::FSQRT,              MVT::v4f32, Legal); | 
|  | 671 | setOperationAction(ISD::FNEG,               MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 672 | setOperationAction(ISD::LOAD,               MVT::v4f32, Legal); | 
|  | 673 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f32, Custom); | 
|  | 674 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f32, Custom); | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 675 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 676 | setOperationAction(ISD::SELECT,             MVT::v4f32, Custom); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 677 | setOperationAction(ISD::VSETCC,             MVT::v4f32, Custom); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 678 | } | 
|  | 679 |  | 
| Evan Cheng | bc04722 | 2006-03-22 19:22:18 +0000 | [diff] [blame] | 680 | if (Subtarget->hasSSE2()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 681 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); | 
|  | 682 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); | 
|  | 683 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | 
|  | 684 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | 
|  | 685 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | 
|  | 686 |  | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 687 | setOperationAction(ISD::ADD,                MVT::v16i8, Legal); | 
|  | 688 | setOperationAction(ISD::ADD,                MVT::v8i16, Legal); | 
|  | 689 | setOperationAction(ISD::ADD,                MVT::v4i32, Legal); | 
| Evan Cheng | 57f261b | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 690 | setOperationAction(ISD::ADD,                MVT::v2i64, Legal); | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 691 | setOperationAction(ISD::MUL,                MVT::v2i64, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 692 | setOperationAction(ISD::SUB,                MVT::v16i8, Legal); | 
|  | 693 | setOperationAction(ISD::SUB,                MVT::v8i16, Legal); | 
|  | 694 | setOperationAction(ISD::SUB,                MVT::v4i32, Legal); | 
| Evan Cheng | 57f261b | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 695 | setOperationAction(ISD::SUB,                MVT::v2i64, Legal); | 
| Evan Cheng | e4f97cc | 2006-04-13 05:10:25 +0000 | [diff] [blame] | 696 | setOperationAction(ISD::MUL,                MVT::v8i16, Legal); | 
| Evan Cheng | bf3df77 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 697 | setOperationAction(ISD::FADD,               MVT::v2f64, Legal); | 
|  | 698 | setOperationAction(ISD::FSUB,               MVT::v2f64, Legal); | 
|  | 699 | setOperationAction(ISD::FMUL,               MVT::v2f64, Legal); | 
|  | 700 | setOperationAction(ISD::FDIV,               MVT::v2f64, Legal); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 701 | setOperationAction(ISD::FSQRT,              MVT::v2f64, Legal); | 
|  | 702 | setOperationAction(ISD::FNEG,               MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 703 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 704 | setOperationAction(ISD::VSETCC,             MVT::v2f64, Custom); | 
|  | 705 | setOperationAction(ISD::VSETCC,             MVT::v16i8, Custom); | 
|  | 706 | setOperationAction(ISD::VSETCC,             MVT::v8i16, Custom); | 
|  | 707 | setOperationAction(ISD::VSETCC,             MVT::v4i32, Custom); | 
| Nate Begeman | d875c3e | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 708 |  | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 709 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i8, Custom); | 
|  | 710 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i16, Custom); | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 711 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Evan Cheng | 6e5e205 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 712 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Evan Cheng | 6e5e205 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 713 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 714 |  | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 715 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 716 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { | 
|  | 717 | MVT VT = (MVT::SimpleValueType)i; | 
| Nate Begeman | a55a67a | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 718 | // Do not attempt to custom lower non-power-of-2 vectors | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 719 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
| Nate Begeman | a55a67a | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 720 | continue; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 721 | setOperationAction(ISD::BUILD_VECTOR,       VT, Custom); | 
|  | 722 | setOperationAction(ISD::VECTOR_SHUFFLE,     VT, Custom); | 
|  | 723 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 724 | } | 
|  | 725 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f64, Custom); | 
|  | 726 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i64, Custom); | 
|  | 727 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2f64, Custom); | 
|  | 728 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i64, Custom); | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 729 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 730 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 731 | if (Subtarget->is64Bit()) { | 
|  | 732 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Custom); | 
| Dale Johannesen | b066c1f | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 733 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 734 | } | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 735 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 736 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 737 | for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 738 | setOperationAction(ISD::AND,    (MVT::SimpleValueType)VT, Promote); | 
|  | 739 | AddPromotedToType (ISD::AND,    (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 740 | setOperationAction(ISD::OR,     (MVT::SimpleValueType)VT, Promote); | 
|  | 741 | AddPromotedToType (ISD::OR,     (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 742 | setOperationAction(ISD::XOR,    (MVT::SimpleValueType)VT, Promote); | 
|  | 743 | AddPromotedToType (ISD::XOR,    (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 744 | setOperationAction(ISD::LOAD,   (MVT::SimpleValueType)VT, Promote); | 
|  | 745 | AddPromotedToType (ISD::LOAD,   (MVT::SimpleValueType)VT, MVT::v2i64); | 
|  | 746 | setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote); | 
|  | 747 | AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 748 | } | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 749 |  | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 750 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 751 |  | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 752 | // Custom lower v2i64 and v2f64 selects. | 
|  | 753 | setOperationAction(ISD::LOAD,               MVT::v2f64, Legal); | 
| Evan Cheng | e2157c6 | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 754 | setOperationAction(ISD::LOAD,               MVT::v2i64, Legal); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 755 | setOperationAction(ISD::SELECT,             MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 756 | setOperationAction(ISD::SELECT,             MVT::v2i64, Custom); | 
| Nate Begeman | d875c3e | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 757 |  | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 758 | } | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 759 |  | 
|  | 760 | if (Subtarget->hasSSE41()) { | 
|  | 761 | // FIXME: Do we need to handle scalar-to-vector here? | 
|  | 762 | setOperationAction(ISD::MUL,                MVT::v4i32, Legal); | 
|  | 763 |  | 
|  | 764 | // i8 and i16 vectors are custom , because the source register and source | 
|  | 765 | // source memory operand types are not the same width.  f32 vectors are | 
|  | 766 | // custom since the immediate controlling the insert encodes additional | 
|  | 767 | // information. | 
|  | 768 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i8, Custom); | 
|  | 769 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 770 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 771 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
|  | 772 |  | 
|  | 773 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); | 
|  | 774 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 775 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 776 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 777 |  | 
|  | 778 | if (Subtarget->is64Bit()) { | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 779 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Legal); | 
|  | 780 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 781 | } | 
|  | 782 | } | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 783 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 784 | if (Subtarget->hasSSE42()) { | 
|  | 785 | setOperationAction(ISD::VSETCC,             MVT::v2i64, Custom); | 
|  | 786 | } | 
|  | 787 |  | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 788 | // We want to custom lower some of our intrinsics. | 
|  | 789 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | 
|  | 790 |  | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 791 | // Add/Sub/Mul with overflow operations are custom lowered. | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 792 | setOperationAction(ISD::SADDO, MVT::i32, Custom); | 
|  | 793 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | 
|  | 794 | setOperationAction(ISD::UADDO, MVT::i32, Custom); | 
|  | 795 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 796 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); | 
|  | 797 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | 
|  | 798 | setOperationAction(ISD::USUBO, MVT::i32, Custom); | 
|  | 799 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | 
|  | 800 | setOperationAction(ISD::SMULO, MVT::i32, Custom); | 
|  | 801 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | 
|  | 802 | setOperationAction(ISD::UMULO, MVT::i32, Custom); | 
|  | 803 | setOperationAction(ISD::UMULO, MVT::i64, Custom); | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 804 |  | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 805 | // We have target-specific dag combine patterns for the following nodes: | 
|  | 806 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 807 | setTargetDAGCombine(ISD::BUILD_VECTOR); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 808 | setTargetDAGCombine(ISD::SELECT); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 809 | setTargetDAGCombine(ISD::SHL); | 
|  | 810 | setTargetDAGCombine(ISD::SRA); | 
|  | 811 | setTargetDAGCombine(ISD::SRL); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 812 | setTargetDAGCombine(ISD::STORE); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 813 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 814 | computeRegisterProperties(); | 
|  | 815 |  | 
| Evan Cheng | 6a37456 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 816 | // FIXME: These should be based on subtarget info. Plus, the values should | 
|  | 817 | // be smaller when we are in optimizing for size mode. | 
| Dan Gohman | 4246cf8 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 818 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores | 
|  | 819 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores | 
|  | 820 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 821 | allowUnalignedMemoryAccesses = true; // x86 supports it! | 
| Evan Cheng | c799065 | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 822 | setPrefLoopAlignment(16); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 823 | } | 
|  | 824 |  | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 825 |  | 
| Duncan Sands | 8feb694 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 826 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 827 | return MVT::i8; | 
|  | 828 | } | 
|  | 829 |  | 
|  | 830 |  | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 831 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine | 
|  | 832 | /// the desired ByVal argument alignment. | 
|  | 833 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | 
|  | 834 | if (MaxAlign == 16) | 
|  | 835 | return; | 
|  | 836 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | 
|  | 837 | if (VTy->getBitWidth() == 128) | 
|  | 838 | MaxAlign = 16; | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 839 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { | 
|  | 840 | unsigned EltAlign = 0; | 
|  | 841 | getMaxByValAlign(ATy->getElementType(), EltAlign); | 
|  | 842 | if (EltAlign > MaxAlign) | 
|  | 843 | MaxAlign = EltAlign; | 
|  | 844 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | 
|  | 845 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | 
|  | 846 | unsigned EltAlign = 0; | 
|  | 847 | getMaxByValAlign(STy->getElementType(i), EltAlign); | 
|  | 848 | if (EltAlign > MaxAlign) | 
|  | 849 | MaxAlign = EltAlign; | 
|  | 850 | if (MaxAlign == 16) | 
|  | 851 | break; | 
|  | 852 | } | 
|  | 853 | } | 
|  | 854 | return; | 
|  | 855 | } | 
|  | 856 |  | 
|  | 857 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | 
|  | 858 | /// function arguments in the caller parameter area. For X86, aggregates | 
| Dale Johannesen | 36c2967 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 859 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest | 
|  | 860 | /// are at 4-byte boundaries. | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 861 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 862 | if (Subtarget->is64Bit()) { | 
|  | 863 | // Max of 8 and alignment of type. | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 864 | unsigned TyAlign = TD->getABITypeAlignment(Ty); | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 865 | if (TyAlign > 8) | 
|  | 866 | return TyAlign; | 
|  | 867 | return 8; | 
|  | 868 | } | 
|  | 869 |  | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 870 | unsigned Align = 4; | 
| Dale Johannesen | 36c2967 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 871 | if (Subtarget->hasSSE1()) | 
|  | 872 | getMaxByValAlign(Ty, Align); | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 873 | return Align; | 
|  | 874 | } | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 875 |  | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 876 | /// getOptimalMemOpType - Returns the target specific optimal type for load | 
| Evan Cheng | 29e59ad | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 877 | /// and store operations as a result of memset, memcpy, and memmove | 
|  | 878 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 879 | /// determining it. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 880 | MVT | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 881 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, | 
|  | 882 | bool isSrcConst, bool isSrcStr) const { | 
| Chris Lattner | 38461f6 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 883 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like | 
|  | 884 | // linux.  This is because the stack realignment code can't handle certain | 
|  | 885 | // cases like PR2962.  This should be removed when PR2962 is fixed. | 
|  | 886 | if (Subtarget->getStackAlignment() >= 16) { | 
|  | 887 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) | 
|  | 888 | return MVT::v4i32; | 
|  | 889 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) | 
|  | 890 | return MVT::v4f32; | 
|  | 891 | } | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 892 | if (Subtarget->is64Bit() && Size >= 8) | 
|  | 893 | return MVT::i64; | 
|  | 894 | return MVT::i32; | 
|  | 895 | } | 
|  | 896 |  | 
|  | 897 |  | 
| Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 898 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC | 
|  | 899 | /// jumptable. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 900 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, | 
| Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 901 | SelectionDAG &DAG) const { | 
|  | 902 | if (usesGlobalOffsetTable()) | 
|  | 903 | return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy()); | 
|  | 904 | if (!Subtarget->isPICStyleRIPRel()) | 
|  | 905 | return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()); | 
|  | 906 | return Table; | 
|  | 907 | } | 
|  | 908 |  | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 909 | //===----------------------------------------------------------------------===// | 
|  | 910 | //               Return Value Calling Convention Implementation | 
|  | 911 | //===----------------------------------------------------------------------===// | 
|  | 912 |  | 
| Chris Lattner | ba3d273 | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 913 | #include "X86GenCallingConv.inc" | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 914 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 915 | /// LowerRET - Lower an ISD::RET node. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 916 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 917 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); | 
|  | 918 |  | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 919 | SmallVector<CCValAssign, 16> RVLocs; | 
|  | 920 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); | 
| Chris Lattner | 944200b | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 921 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); | 
|  | 922 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 923 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 924 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 925 | // If this is the first return lowered for this function, add the regs to the | 
|  | 926 | // liveout set for the function. | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 927 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 928 | for (unsigned i = 0; i != RVLocs.size(); ++i) | 
|  | 929 | if (RVLocs[i].isRegLoc()) | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 930 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 931 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 932 | SDValue Chain = Op.getOperand(0); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 933 |  | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 934 | // Handle tail call return. | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 935 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 936 | if (Chain.getOpcode() == X86ISD::TAILCALL) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 937 | SDValue TailCall = Chain; | 
|  | 938 | SDValue TargetAddress = TailCall.getOperand(1); | 
|  | 939 | SDValue StackAdjustment = TailCall.getOperand(2); | 
| Chris Lattner | de5c74f | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 940 | assert(((TargetAddress.getOpcode() == ISD::Register && | 
| Arnold Schwaighofer | 796a271 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 941 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 942 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) || | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 943 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 944 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && | 
|  | 945 | "Expecting an global address, external symbol, or register"); | 
| Chris Lattner | de5c74f | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 946 | assert(StackAdjustment.getOpcode() == ISD::Constant && | 
|  | 947 | "Expecting a const value"); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 948 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 949 | SmallVector<SDValue,8> Operands; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 950 | Operands.push_back(Chain.getOperand(0)); | 
|  | 951 | Operands.push_back(TargetAddress); | 
|  | 952 | Operands.push_back(StackAdjustment); | 
|  | 953 | // Copy registers used by the call. Last operand is a flag so it is not | 
|  | 954 | // copied. | 
| Arnold Schwaighofer | b3d58b9 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 955 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 956 | Operands.push_back(Chain.getOperand(i)); | 
|  | 957 | } | 
| Arnold Schwaighofer | b3d58b9 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 958 | return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0], | 
|  | 959 | Operands.size()); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 960 | } | 
|  | 961 |  | 
|  | 962 | // Regular return. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 963 | SDValue Flag; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 964 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 965 | SmallVector<SDValue, 6> RetOps; | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 966 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) | 
|  | 967 | // Operand #1 = Bytes To Pop | 
|  | 968 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); | 
|  | 969 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 970 | // Copy the result values into the output registers. | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 971 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
|  | 972 | CCValAssign &VA = RVLocs[i]; | 
|  | 973 | assert(VA.isRegLoc() && "Can only return in registers!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 974 | SDValue ValToCopy = Op.getOperand(i*2+1); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 975 |  | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 976 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to | 
|  | 977 | // the RET instruction and handled by the FP Stackifier. | 
|  | 978 | if (RVLocs[i].getLocReg() == X86::ST0 || | 
|  | 979 | RVLocs[i].getLocReg() == X86::ST1) { | 
|  | 980 | // If this is a copy from an xmm register to ST(0), use an FPExtend to | 
|  | 981 | // change the value to the FP stack register class. | 
|  | 982 | if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) | 
|  | 983 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy); | 
|  | 984 | RetOps.push_back(ValToCopy); | 
|  | 985 | // Don't emit a copytoreg. | 
|  | 986 | continue; | 
|  | 987 | } | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 988 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 989 | Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 990 | Flag = Chain.getValue(1); | 
|  | 991 | } | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 992 |  | 
|  | 993 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 994 | // the sret argument into %rax for the return. We saved the argument into | 
|  | 995 | // a virtual register in the entry block, so now we copy the value out | 
|  | 996 | // and into %rax. | 
|  | 997 | if (Subtarget->is64Bit() && | 
|  | 998 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 999 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1000 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1001 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1002 | if (!Reg) { | 
|  | 1003 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1004 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1005 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1006 | SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy()); | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1007 |  | 
|  | 1008 | Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag); | 
|  | 1009 | Flag = Chain.getValue(1); | 
|  | 1010 | } | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1011 |  | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1012 | RetOps[0] = Chain;  // Update chain. | 
|  | 1013 |  | 
|  | 1014 | // Add the flag if we have it. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1015 | if (Flag.getNode()) | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1016 | RetOps.push_back(Flag); | 
|  | 1017 |  | 
|  | 1018 | return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size()); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1019 | } | 
|  | 1020 |  | 
|  | 1021 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1022 | /// LowerCallResult - Lower the result values of an ISD::CALL into the | 
|  | 1023 | /// appropriate copies out of appropriate physical registers.  This assumes that | 
|  | 1024 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call | 
|  | 1025 | /// being lowered.  The returns a SDNode with the same number of values as the | 
|  | 1026 | /// ISD::CALL. | 
|  | 1027 | SDNode *X86TargetLowering:: | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1028 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1029 | unsigned CallingConv, SelectionDAG &DAG) { | 
| Chris Lattner | 152bfa1 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1030 |  | 
|  | 1031 | // Assign locations to each value returned by this call. | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1032 | SmallVector<CCValAssign, 16> RVLocs; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1033 | bool isVarArg = TheCall->isVarArg(); | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1034 | bool Is64Bit = Subtarget->is64Bit(); | 
| Chris Lattner | 944200b | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1035 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); | 
| Chris Lattner | 152bfa1 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1036 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); | 
|  | 1037 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1038 | SmallVector<SDValue, 8> ResultVals; | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1039 |  | 
|  | 1040 | // Copy all of the result registers out of their specified physreg. | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1041 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1042 | MVT CopyVT = RVLocs[i].getValVT(); | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1043 |  | 
|  | 1044 | // If this is x86-64, and we disabled SSE, we can't return FP values | 
|  | 1045 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && | 
|  | 1046 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { | 
|  | 1047 | cerr << "SSE register return with SSE disabled\n"; | 
|  | 1048 | exit(1); | 
|  | 1049 | } | 
|  | 1050 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1051 | // If this is a call to a function that returns an fp value on the floating | 
|  | 1052 | // point stack, but where we prefer to use the value in xmm registers, copy | 
|  | 1053 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | 
| Mon P Wang | 5c2ac4a | 2008-08-21 19:54:16 +0000 | [diff] [blame] | 1054 | if ((RVLocs[i].getLocReg() == X86::ST0 || | 
|  | 1055 | RVLocs[i].getLocReg() == X86::ST1) && | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1056 | isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) { | 
|  | 1057 | CopyVT = MVT::f80; | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1058 | } | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1059 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1060 | Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(), | 
|  | 1061 | CopyVT, InFlag).getValue(1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1062 | SDValue Val = Chain.getValue(0); | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1063 | InFlag = Chain.getValue(2); | 
| Chris Lattner | 8013bd3 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1064 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1065 | if (CopyVT != RVLocs[i].getValVT()) { | 
|  | 1066 | // Round the F80 the right size, which also moves to the appropriate xmm | 
|  | 1067 | // register. | 
|  | 1068 | Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val, | 
|  | 1069 | // This truncation won't change the value. | 
|  | 1070 | DAG.getIntPtrConstant(1)); | 
|  | 1071 | } | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 1072 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1073 | ResultVals.push_back(Val); | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1074 | } | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1075 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1076 | // Merge everything together with a MERGE_VALUES node. | 
|  | 1077 | ResultVals.push_back(Chain); | 
| Duncan Sands | 3d96094 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1078 | return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(), &ResultVals[0], | 
|  | 1079 | ResultVals.size()).getNode(); | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1080 | } | 
|  | 1081 |  | 
|  | 1082 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1083 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1084 | //                C & StdCall & Fast Calling Convention implementation | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1085 | //===----------------------------------------------------------------------===// | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1086 | //  StdCall calling convention seems to be standard for many Windows' API | 
|  | 1087 | //  routines and around. It differs from C calling convention just a little: | 
|  | 1088 | //  callee should clean up the stack, not caller. Symbols should be also | 
|  | 1089 | //  decorated in some fancy way :) It doesn't support any vector arguments. | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1090 | //  For info on fast calling convention see Fast Calling Convention (tail call) | 
|  | 1091 | //  implementation LowerX86_32FastCCCallTo. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1092 |  | 
| Evan Cheng | 24eb3f4 | 2006-04-27 05:35:28 +0000 | [diff] [blame] | 1093 | /// AddLiveIn - This helper function adds the specified physical register to the | 
|  | 1094 | /// MachineFunction as a live in value.  It also creates a corresponding virtual | 
|  | 1095 | /// register for it. | 
|  | 1096 | static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg, | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1097 | const TargetRegisterClass *RC) { | 
| Evan Cheng | 24eb3f4 | 2006-04-27 05:35:28 +0000 | [diff] [blame] | 1098 | assert(RC->contains(PReg) && "Not the correct regclass!"); | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1099 | unsigned VReg = MF.getRegInfo().createVirtualRegister(RC); | 
|  | 1100 | MF.getRegInfo().addLiveIn(PReg, VReg); | 
| Evan Cheng | 24eb3f4 | 2006-04-27 05:35:28 +0000 | [diff] [blame] | 1101 | return VReg; | 
|  | 1102 | } | 
|  | 1103 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1104 | /// CallIsStructReturn - Determines whether a CALL node uses struct return | 
|  | 1105 | /// semantics. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1106 | static bool CallIsStructReturn(CallSDNode *TheCall) { | 
|  | 1107 | unsigned NumOps = TheCall->getNumArgs(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1108 | if (!NumOps) | 
|  | 1109 | return false; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1110 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1111 | return TheCall->getArgFlags(0).isSRet(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1112 | } | 
|  | 1113 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1114 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct | 
|  | 1115 | /// return semantics. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1116 | static bool ArgsAreStructReturn(SDValue Op) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1117 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1118 | if (!NumArgs) | 
|  | 1119 | return false; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1120 |  | 
|  | 1121 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1122 | } | 
|  | 1123 |  | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1124 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires | 
|  | 1125 | /// the callee to pop its own arguments. Callee pop is necessary to support tail | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1126 | /// calls. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1127 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1128 | if (IsVarArg) | 
|  | 1129 | return false; | 
|  | 1130 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1131 | switch (CallingConv) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1132 | default: | 
|  | 1133 | return false; | 
|  | 1134 | case CallingConv::X86_StdCall: | 
|  | 1135 | return !Subtarget->is64Bit(); | 
|  | 1136 | case CallingConv::X86_FastCall: | 
|  | 1137 | return !Subtarget->is64Bit(); | 
|  | 1138 | case CallingConv::Fast: | 
|  | 1139 | return PerformTailCallOpt; | 
|  | 1140 | } | 
|  | 1141 | } | 
|  | 1142 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1143 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the | 
|  | 1144 | /// given CallingConvention value. | 
|  | 1145 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1146 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | 7f125b2 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1147 | if (Subtarget->isTargetWin64()) | 
| Anton Korobeynikov | 7b4f4e1 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1148 | return CC_X86_Win64_C; | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1149 | else if (CC == CallingConv::Fast && PerformTailCallOpt) | 
|  | 1150 | return CC_X86_64_TailCall; | 
|  | 1151 | else | 
|  | 1152 | return CC_X86_64_C; | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1153 | } | 
|  | 1154 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1155 | if (CC == CallingConv::X86_FastCall) | 
|  | 1156 | return CC_X86_32_FastCall; | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1157 | else if (CC == CallingConv::Fast) | 
|  | 1158 | return CC_X86_32_FastCC; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1159 | else | 
|  | 1160 | return CC_X86_32_C; | 
|  | 1161 | } | 
|  | 1162 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1163 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to | 
|  | 1164 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1165 | NameDecorationStyle | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1166 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1167 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1168 | if (CC == CallingConv::X86_FastCall) | 
|  | 1169 | return FastCall; | 
|  | 1170 | else if (CC == CallingConv::X86_StdCall) | 
|  | 1171 | return StdCall; | 
|  | 1172 | return None; | 
|  | 1173 | } | 
|  | 1174 |  | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1175 |  | 
| Arnold Schwaighofer | 3bfca3e | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1176 | /// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer | 
|  | 1177 | /// in a register before calling. | 
|  | 1178 | bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) { | 
|  | 1179 | return !IsTailCall && !Is64Bit && | 
|  | 1180 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1181 | Subtarget->isPICStyleGOT(); | 
|  | 1182 | } | 
|  | 1183 |  | 
| Arnold Schwaighofer | 3bfca3e | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1184 | /// CallRequiresFnAddressInReg - Check whether the call requires the function | 
|  | 1185 | /// address to be loaded in a register. | 
|  | 1186 | bool | 
|  | 1187 | X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) { | 
|  | 1188 | return !Is64Bit && IsTailCall && | 
|  | 1189 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1190 | Subtarget->isPICStyleGOT(); | 
|  | 1191 | } | 
|  | 1192 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1193 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified | 
|  | 1194 | /// by "Src" to address "Dst" with size and alignment information specified by | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1195 | /// the specific parameter attribute. The copy will be passed as a byval | 
|  | 1196 | /// function parameter. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1197 | static SDValue | 
|  | 1198 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1199 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1200 | SDValue SizeNode     = DAG.getConstant(Flags.getByValSize(), MVT::i32); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1201 | return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1202 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1203 | } | 
|  | 1204 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1205 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1206 | const CCValAssign &VA, | 
|  | 1207 | MachineFrameInfo *MFI, | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1208 | unsigned CC, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1209 | SDValue Root, unsigned i) { | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1210 | // Create the nodes corresponding to a load from this parameter slot. | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1211 | ISD::ArgFlagsTy Flags = | 
|  | 1212 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1213 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1214 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); | 
| Evan Cheng | a265524 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1215 |  | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1216 | // FIXME: For now, all byval parameter objects are marked mutable. This can be | 
|  | 1217 | // changed with more analysis. | 
|  | 1218 | // In case of tail call optimization mark all arguments mutable. Since they | 
|  | 1219 | // could be overwritten by lowering of arguments in case of a tail call. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1220 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1221 | VA.getLocMemOffset(), isImmutable); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1222 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1223 | if (Flags.isByVal()) | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1224 | return FIN; | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1225 | return DAG.getLoad(VA.getValVT(), Root, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1226 | PseudoSourceValue::getFixedStack(FI), 0); | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1227 | } | 
|  | 1228 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1229 | SDValue | 
|  | 1230 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1231 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1232 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1233 |  | 
|  | 1234 | const Function* Fn = MF.getFunction(); | 
|  | 1235 | if (Fn->hasExternalLinkage() && | 
|  | 1236 | Subtarget->isTargetCygMing() && | 
|  | 1237 | Fn->getName() == "main") | 
|  | 1238 | FuncInfo->setForceFramePointer(true); | 
|  | 1239 |  | 
|  | 1240 | // Decorate the function name. | 
|  | 1241 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); | 
|  | 1242 |  | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1243 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1244 | SDValue Root = Op.getOperand(0); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1245 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1246 | unsigned CC = MF.getFunction()->getCallingConv(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1247 | bool Is64Bit = Subtarget->is64Bit(); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1248 | bool IsWin64 = Subtarget->isTargetWin64(); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1249 |  | 
|  | 1250 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1251 | "Var args not supported with calling convention fastcc"); | 
|  | 1252 |  | 
| Chris Lattner | 227b6c5 | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1253 | // Assign locations to all of the incoming arguments. | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1254 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1255 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1256 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1257 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1258 | SmallVector<SDValue, 8> ArgValues; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1259 | unsigned LastVal = ~0U; | 
|  | 1260 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1261 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1262 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | 
|  | 1263 | // places. | 
|  | 1264 | assert(VA.getValNo() != LastVal && | 
|  | 1265 | "Don't support value assigned to multiple locs yet"); | 
|  | 1266 | LastVal = VA.getValNo(); | 
|  | 1267 |  | 
|  | 1268 | if (VA.isRegLoc()) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1269 | MVT RegVT = VA.getLocVT(); | 
| Devang Patel | 56a8bb6 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1270 | TargetRegisterClass *RC = NULL; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1271 | if (RegVT == MVT::i32) | 
|  | 1272 | RC = X86::GR32RegisterClass; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1273 | else if (Is64Bit && RegVT == MVT::i64) | 
|  | 1274 | RC = X86::GR64RegisterClass; | 
| Dale Johannesen | d88f1d0 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1275 | else if (RegVT == MVT::f32) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1276 | RC = X86::FR32RegisterClass; | 
| Dale Johannesen | d88f1d0 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1277 | else if (RegVT == MVT::f64) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1278 | RC = X86::FR64RegisterClass; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1279 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) | 
| Evan Cheng | df38b35 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1280 | RC = X86::VR128RegisterClass; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1281 | else if (RegVT.isVector()) { | 
|  | 1282 | assert(RegVT.getSizeInBits() == 64); | 
| Evan Cheng | df38b35 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1283 | if (!Is64Bit) | 
|  | 1284 | RC = X86::VR64RegisterClass;     // MMX values are passed in MMXs. | 
|  | 1285 | else { | 
|  | 1286 | // Darwin calling convention passes MMX values in either GPRs or | 
|  | 1287 | // XMMs in x86-64. Other targets pass them in memory. | 
|  | 1288 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { | 
|  | 1289 | RC = X86::VR128RegisterClass;  // MMX values are passed in XMMs. | 
|  | 1290 | RegVT = MVT::v2i64; | 
|  | 1291 | } else { | 
|  | 1292 | RC = X86::GR64RegisterClass;   // v1i64 values are passed in GPRs. | 
|  | 1293 | RegVT = MVT::i64; | 
|  | 1294 | } | 
|  | 1295 | } | 
|  | 1296 | } else { | 
|  | 1297 | assert(0 && "Unknown argument type!"); | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1298 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1299 |  | 
| Chris Lattner | 9c7e5e3 | 2007-03-02 05:12:29 +0000 | [diff] [blame] | 1300 | unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1301 | SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT); | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1302 |  | 
|  | 1303 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 | 
|  | 1304 | // bits.  Insert an assert[sz]ext to capture this, then truncate to the | 
|  | 1305 | // right size. | 
|  | 1306 | if (VA.getLocInfo() == CCValAssign::SExt) | 
|  | 1307 | ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue, | 
|  | 1308 | DAG.getValueType(VA.getValVT())); | 
|  | 1309 | else if (VA.getLocInfo() == CCValAssign::ZExt) | 
|  | 1310 | ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue, | 
|  | 1311 | DAG.getValueType(VA.getValVT())); | 
|  | 1312 |  | 
|  | 1313 | if (VA.getLocInfo() != CCValAssign::Full) | 
|  | 1314 | ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue); | 
|  | 1315 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1316 | // Handle MMX values passed in GPRs. | 
| Evan Cheng | 1e78184 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1317 | if (Is64Bit && RegVT != VA.getLocVT()) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1318 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) | 
| Evan Cheng | 1e78184 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1319 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue); | 
|  | 1320 | else if (RC == X86::VR128RegisterClass) { | 
|  | 1321 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue, | 
|  | 1322 | DAG.getConstant(0, MVT::i64)); | 
|  | 1323 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue); | 
|  | 1324 | } | 
|  | 1325 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1326 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1327 | ArgValues.push_back(ArgValue); | 
|  | 1328 | } else { | 
|  | 1329 | assert(VA.isMemLoc()); | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1330 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1331 | } | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1332 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1333 |  | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1334 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1335 | // the sret argument into %rax for the return. Save the argument into | 
|  | 1336 | // a virtual register so that we can access it from the return points. | 
|  | 1337 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1338 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1339 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1340 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1341 | if (!Reg) { | 
|  | 1342 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1343 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1344 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1345 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]); | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1346 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root); | 
|  | 1347 | } | 
|  | 1348 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1349 | unsigned StackSize = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1350 | // align stack specially for tail calls | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1351 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1352 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1353 |  | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1354 | // If the function takes variable number of arguments, make a frame index for | 
|  | 1355 | // the start of the first vararg value... for expansion of llvm.va_start. | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1356 | if (isVarArg) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1357 | if (Is64Bit || CC != CallingConv::X86_FastCall) { | 
|  | 1358 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); | 
|  | 1359 | } | 
|  | 1360 | if (Is64Bit) { | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1361 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; | 
|  | 1362 |  | 
|  | 1363 | // FIXME: We should really autogenerate these arrays | 
|  | 1364 | static const unsigned GPR64ArgRegsWin64[] = { | 
|  | 1365 | X86::RCX, X86::RDX, X86::R8,  X86::R9 | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1366 | }; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1367 | static const unsigned XMMArgRegsWin64[] = { | 
|  | 1368 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | 
|  | 1369 | }; | 
|  | 1370 | static const unsigned GPR64ArgRegs64Bit[] = { | 
|  | 1371 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | 
|  | 1372 | }; | 
|  | 1373 | static const unsigned XMMArgRegs64Bit[] = { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1374 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1375 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1376 | }; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1377 | const unsigned *GPR64ArgRegs, *XMMArgRegs; | 
|  | 1378 |  | 
|  | 1379 | if (IsWin64) { | 
|  | 1380 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | 
|  | 1381 | GPR64ArgRegs = GPR64ArgRegsWin64; | 
|  | 1382 | XMMArgRegs = XMMArgRegsWin64; | 
|  | 1383 | } else { | 
|  | 1384 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | 
|  | 1385 | GPR64ArgRegs = GPR64ArgRegs64Bit; | 
|  | 1386 | XMMArgRegs = XMMArgRegs64Bit; | 
|  | 1387 | } | 
|  | 1388 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | 
|  | 1389 | TotalNumIntRegs); | 
|  | 1390 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | 
|  | 1391 | TotalNumXMMRegs); | 
|  | 1392 |  | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1393 | assert((Subtarget->hasSSE1() || !NumXMMRegs) && | 
|  | 1394 | "SSE register cannot be used when SSE is disabled!"); | 
|  | 1395 | if (!Subtarget->hasSSE1()) { | 
|  | 1396 | // Kernel mode asks for SSE to be disabled, so don't push them | 
|  | 1397 | // on the stack. | 
|  | 1398 | TotalNumXMMRegs = 0; | 
|  | 1399 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1400 | // For X86-64, if there are vararg parameters that are passed via | 
|  | 1401 | // registers, then we must store them to their spots on the stack so they | 
|  | 1402 | // may be loaded by deferencing the result of va_next. | 
|  | 1403 | VarArgsGPOffset = NumIntRegs * 8; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1404 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; | 
|  | 1405 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + | 
|  | 1406 | TotalNumXMMRegs * 16, 16); | 
|  | 1407 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1408 | // Store the integer parameter registers. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1409 | SmallVector<SDValue, 8> MemOps; | 
|  | 1410 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
|  | 1411 | SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1412 | DAG.getIntPtrConstant(VarArgsGPOffset)); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1413 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1414 | unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs], | 
|  | 1415 | X86::GR64RegisterClass); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1416 | SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64); | 
|  | 1417 | SDValue Store = | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1418 | DAG.getStore(Val.getValue(1), Val, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1419 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1420 | MemOps.push_back(Store); | 
|  | 1421 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1422 | DAG.getIntPtrConstant(8)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1423 | } | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1424 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1425 | // Now store the XMM (fp + vector) parameter registers. | 
|  | 1426 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1427 | DAG.getIntPtrConstant(VarArgsFPOffset)); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1428 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1429 | unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], | 
|  | 1430 | X86::VR128RegisterClass); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1431 | SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32); | 
|  | 1432 | SDValue Store = | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1433 | DAG.getStore(Val.getValue(1), Val, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1434 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1435 | MemOps.push_back(Store); | 
|  | 1436 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1437 | DAG.getIntPtrConstant(16)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1438 | } | 
|  | 1439 | if (!MemOps.empty()) | 
|  | 1440 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other, | 
|  | 1441 | &MemOps[0], MemOps.size()); | 
|  | 1442 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1443 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1444 |  | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1445 | ArgValues.push_back(Root); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1446 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1447 | // Some CCs need callee pop. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1448 | if (IsCalleePop(isVarArg, CC)) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1449 | BytesToPopOnReturn  = StackSize; // Callee pops everything. | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1450 | BytesCallerReserves = 0; | 
|  | 1451 | } else { | 
| Anton Korobeynikov | e7ec3bc | 2007-03-06 08:12:33 +0000 | [diff] [blame] | 1452 | BytesToPopOnReturn  = 0; // Callee pops nothing. | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1453 | // If this is an sret function, the return should pop the hidden pointer. | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1454 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1455 | BytesToPopOnReturn = 4; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1456 | BytesCallerReserves = StackSize; | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1457 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1458 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1459 | if (!Is64Bit) { | 
|  | 1460 | RegSaveFrameIndex = 0xAAAAAAA;   // RegSaveFrameIndex is X86-64 only. | 
|  | 1461 | if (CC == CallingConv::X86_FastCall) | 
|  | 1462 | VarArgsFrameIndex = 0xAAAAAAA;   // fastcc functions can't have varargs. | 
|  | 1463 | } | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1464 |  | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1465 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1466 |  | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1467 | // Return the new list of results. | 
| Duncan Sands | 3d96094 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1468 | return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(), | 
|  | 1469 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1470 | } | 
|  | 1471 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1472 | SDValue | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1473 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1474 | const SDValue &StackPtr, | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1475 | const CCValAssign &VA, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1476 | SDValue Chain, | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1477 | SDValue Arg, ISD::ArgFlagsTy Flags) { | 
| Dan Gohman | 63a8452 | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1478 | unsigned LocMemOffset = VA.getLocMemOffset(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1479 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1480 | PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff); | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1481 | if (Flags.isByVal()) { | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1482 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG); | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1483 | } | 
| Dan Gohman | 63a8452 | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1484 | return DAG.getStore(Chain, Arg, PtrOff, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1485 | PseudoSourceValue::getStack(), LocMemOffset); | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1486 | } | 
|  | 1487 |  | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1488 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1489 | /// optimization is performed and it is required. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1490 | SDValue | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1491 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1492 | SDValue &OutRetAddr, | 
|  | 1493 | SDValue Chain, | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1494 | bool IsTailCall, | 
|  | 1495 | bool Is64Bit, | 
|  | 1496 | int FPDiff) { | 
|  | 1497 | if (!IsTailCall || FPDiff==0) return Chain; | 
|  | 1498 |  | 
|  | 1499 | // Adjust the Return address stack slot. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1500 | MVT VT = getPointerTy(); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1501 | OutRetAddr = getReturnAddressFrameIndex(DAG); | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1502 |  | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1503 | // Load the "old" Return address. | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1504 | OutRetAddr = DAG.getLoad(VT, Chain, OutRetAddr, NULL, 0); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1505 | return SDValue(OutRetAddr.getNode(), 1); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1506 | } | 
|  | 1507 |  | 
|  | 1508 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | 
|  | 1509 | /// optimization is performed and it is required (FPDiff!=0). | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1510 | static SDValue | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1511 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1512 | SDValue Chain, SDValue RetAddrFrIdx, | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1513 | bool Is64Bit, int FPDiff) { | 
|  | 1514 | // Store the return address to the appropriate stack slot. | 
|  | 1515 | if (!FPDiff) return Chain; | 
|  | 1516 | // Calculate the new stack slot for the return address. | 
|  | 1517 | int SlotSize = Is64Bit ? 8 : 4; | 
|  | 1518 | int NewReturnAddrFI = | 
|  | 1519 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1520 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1521 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1522 | Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1523 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1524 | return Chain; | 
|  | 1525 | } | 
|  | 1526 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1527 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1528 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1529 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); | 
|  | 1530 | SDValue Chain       = TheCall->getChain(); | 
|  | 1531 | unsigned CC         = TheCall->getCallingConv(); | 
|  | 1532 | bool isVarArg       = TheCall->isVarArg(); | 
|  | 1533 | bool IsTailCall     = TheCall->isTailCall() && | 
|  | 1534 | CC == CallingConv::Fast && PerformTailCallOpt; | 
|  | 1535 | SDValue Callee      = TheCall->getCallee(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1536 | bool Is64Bit        = Subtarget->is64Bit(); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1537 | bool IsStructRet    = CallIsStructReturn(TheCall); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1538 |  | 
|  | 1539 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1540 | "Var args not supported with calling convention fastcc"); | 
|  | 1541 |  | 
| Chris Lattner | 227b6c5 | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1542 | // Analyze operands of the call, assigning locations to each operand. | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1543 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Chris Lattner | 944200b | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1544 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1545 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1546 |  | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1547 | // Get a count of how many bytes are to be pushed on the stack. | 
|  | 1548 | unsigned NumBytes = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | dd45bc2 | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1549 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1550 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1551 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1552 | int FPDiff = 0; | 
|  | 1553 | if (IsTailCall) { | 
|  | 1554 | // Lower arguments at fp - stackoffset + fpdiff. | 
|  | 1555 | unsigned NumBytesCallerPushed = | 
|  | 1556 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); | 
|  | 1557 | FPDiff = NumBytesCallerPushed - NumBytes; | 
|  | 1558 |  | 
|  | 1559 | // Set the delta of movement of the returnaddr stackslot. | 
|  | 1560 | // But only set if delta is greater than previous delta. | 
|  | 1561 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | 
|  | 1562 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | 
|  | 1563 | } | 
|  | 1564 |  | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1565 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1566 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1567 | SDValue RetAddrFrIdx; | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1568 | // Load return adress for tail calls. | 
|  | 1569 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, | 
|  | 1570 | FPDiff); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1571 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1572 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; | 
|  | 1573 | SmallVector<SDValue, 8> MemOpChains; | 
|  | 1574 | SDValue StackPtr; | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1575 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1576 | // Walk the register/memloc assignments, inserting copies/loads.  In the case | 
|  | 1577 | // of tail call optimization arguments are handle later. | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1578 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1579 | CCValAssign &VA = ArgLocs[i]; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1580 | SDValue Arg = TheCall->getArg(i); | 
|  | 1581 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
|  | 1582 | bool isByVal = Flags.isByVal(); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1583 |  | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1584 | // Promote the value if needed. | 
|  | 1585 | switch (VA.getLocInfo()) { | 
|  | 1586 | default: assert(0 && "Unknown loc info!"); | 
|  | 1587 | case CCValAssign::Full: break; | 
|  | 1588 | case CCValAssign::SExt: | 
|  | 1589 | Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg); | 
|  | 1590 | break; | 
|  | 1591 | case CCValAssign::ZExt: | 
|  | 1592 | Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg); | 
|  | 1593 | break; | 
|  | 1594 | case CCValAssign::AExt: | 
|  | 1595 | Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg); | 
|  | 1596 | break; | 
| Evan Cheng | 5ee9689 | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1597 | } | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1598 |  | 
|  | 1599 | if (VA.isRegLoc()) { | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1600 | if (Is64Bit) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1601 | MVT RegVT = VA.getLocVT(); | 
|  | 1602 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1603 | switch (VA.getLocReg()) { | 
|  | 1604 | default: | 
|  | 1605 | break; | 
|  | 1606 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: | 
|  | 1607 | case X86::R8: { | 
|  | 1608 | // Special case: passing MMX values in GPR registers. | 
|  | 1609 | Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg); | 
|  | 1610 | break; | 
|  | 1611 | } | 
|  | 1612 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: | 
|  | 1613 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { | 
|  | 1614 | // Special case: passing MMX values in XMM registers. | 
|  | 1615 | Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg); | 
|  | 1616 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg); | 
|  | 1617 | Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64, | 
|  | 1618 | DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg, | 
|  | 1619 | getMOVLMask(2, DAG)); | 
|  | 1620 | break; | 
|  | 1621 | } | 
|  | 1622 | } | 
|  | 1623 | } | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1624 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | 
|  | 1625 | } else { | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1626 | if (!IsTailCall || (IsTailCall && isByVal)) { | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1627 | assert(VA.isMemLoc()); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1628 | if (StackPtr.getNode() == 0) | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1629 | StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy()); | 
|  | 1630 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1631 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, | 
|  | 1632 | Chain, Arg, Flags)); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1633 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1634 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1635 | } | 
| Chris Lattner | 5958b17 | 2007-02-28 05:39:26 +0000 | [diff] [blame] | 1636 |  | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1637 | if (!MemOpChains.empty()) | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1638 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, | 
|  | 1639 | &MemOpChains[0], MemOpChains.size()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1640 |  | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1641 | // Build a sequence of copy-to-reg nodes chained together with token chain | 
|  | 1642 | // and flag operands which copy the outgoing args into registers. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1643 | SDValue InFlag; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1644 | // Tail call byval lowering might overwrite argument registers so in case of | 
|  | 1645 | // tail call optimization the copies to registers are lowered later. | 
|  | 1646 | if (!IsTailCall) | 
|  | 1647 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
|  | 1648 | Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second, | 
|  | 1649 | InFlag); | 
|  | 1650 | InFlag = Chain.getValue(1); | 
|  | 1651 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1652 |  | 
| Evan Cheng | 84a041e | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1653 | // ELF / PIC requires GOT in the EBX register before function calls via PLT | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1654 | // GOT pointer. | 
| Arnold Schwaighofer | 3bfca3e | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1655 | if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) { | 
|  | 1656 | Chain = DAG.getCopyToReg(Chain, X86::EBX, | 
|  | 1657 | DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), | 
|  | 1658 | InFlag); | 
|  | 1659 | InFlag = Chain.getValue(1); | 
|  | 1660 | } | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1661 | // If we are tail calling and generating PIC/GOT style code load the address | 
|  | 1662 | // of the callee into ecx. The value in ecx is used as target of the tail | 
|  | 1663 | // jump. This is done to circumvent the ebx/callee-saved problem for tail | 
|  | 1664 | // calls on PIC/GOT architectures. Normally we would just put the address of | 
|  | 1665 | // GOT into ebx and then call target@PLT. But for tail callss ebx would be | 
|  | 1666 | // restored (since ebx is callee saved) before jumping to the target@PLT. | 
| Arnold Schwaighofer | 3bfca3e | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1667 | if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) { | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1668 | // Note: The actual moving to ecx is done further down. | 
|  | 1669 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 1670 | if (G && !G->getGlobal()->hasHiddenVisibility() && | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1671 | !G->getGlobal()->hasProtectedVisibility()) | 
|  | 1672 | Callee =  LowerGlobalAddress(Callee, DAG); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1673 | else if (isa<ExternalSymbolSDNode>(Callee)) | 
|  | 1674 | Callee = LowerExternalSymbol(Callee,DAG); | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 1675 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1676 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1677 | if (Is64Bit && isVarArg) { | 
|  | 1678 | // From AMD64 ABI document: | 
|  | 1679 | // For calls that may call functions that use varargs or stdargs | 
|  | 1680 | // (prototype-less calls or calls to functions containing ellipsis (...) in | 
|  | 1681 | // the declaration) %al is used as hidden argument to specify the number | 
|  | 1682 | // of SSE registers used. The contents of %al do not need to match exactly | 
|  | 1683 | // the number of registers, but must be an ubound on the number of SSE | 
|  | 1684 | // registers used and is in the range 0 - 8 inclusive. | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1685 |  | 
|  | 1686 | // FIXME: Verify this on Win64 | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1687 | // Count the number of XMM registers allocated. | 
|  | 1688 | static const unsigned XMMArgRegs[] = { | 
|  | 1689 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1690 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1691 | }; | 
|  | 1692 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1693 | assert((Subtarget->hasSSE1() || !NumXMMRegs) | 
|  | 1694 | && "SSE registers cannot be used when SSE is disabled"); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1695 |  | 
|  | 1696 | Chain = DAG.getCopyToReg(Chain, X86::AL, | 
|  | 1697 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); | 
|  | 1698 | InFlag = Chain.getValue(1); | 
|  | 1699 | } | 
|  | 1700 |  | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1701 |  | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1702 | // For tail calls lower the arguments to the 'real' stack slot. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1703 | if (IsTailCall) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1704 | SmallVector<SDValue, 8> MemOpChains2; | 
|  | 1705 | SDValue FIN; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1706 | int FI = 0; | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1707 | // Do not flag preceeding copytoreg stuff together with the following stuff. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1708 | InFlag = SDValue(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1709 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1710 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1711 | if (!VA.isRegLoc()) { | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1712 | assert(VA.isMemLoc()); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1713 | SDValue Arg = TheCall->getArg(i); | 
|  | 1714 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1715 | // Create frame index. | 
|  | 1716 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1717 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1718 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1719 | FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1720 |  | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1721 | if (Flags.isByVal()) { | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1722 | // Copy relative to framepointer. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1723 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1724 | if (StackPtr.getNode() == 0) | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1725 | StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy()); | 
|  | 1726 | Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source); | 
|  | 1727 |  | 
|  | 1728 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1729 | Flags, DAG)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1730 | } else { | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1731 | // Store relative to framepointer. | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1732 | MemOpChains2.push_back( | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1733 | DAG.getStore(Chain, Arg, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1734 | PseudoSourceValue::getFixedStack(FI), 0)); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1735 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1736 | } | 
|  | 1737 | } | 
|  | 1738 |  | 
|  | 1739 | if (!MemOpChains2.empty()) | 
|  | 1740 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, | 
| Arnold Schwaighofer | bf1816e | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1741 | &MemOpChains2[0], MemOpChains2.size()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1742 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1743 | // Copy arguments to their registers. | 
|  | 1744 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
|  | 1745 | Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second, | 
|  | 1746 | InFlag); | 
|  | 1747 | InFlag = Chain.getValue(1); | 
|  | 1748 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1749 | InFlag =SDValue(); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1750 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1751 | // Store the return address to the appropriate stack slot. | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1752 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, | 
|  | 1753 | FPDiff); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1754 | } | 
|  | 1755 |  | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1756 | // If the callee is a GlobalAddress node (quite common, every direct call is) | 
|  | 1757 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. | 
| Anton Korobeynikov | 37d080b | 2006-11-20 10:46:14 +0000 | [diff] [blame] | 1758 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Anton Korobeynikov | 430e68a1 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 1759 | // We should use extra load for direct calls to dllimported functions in | 
|  | 1760 | // non-JIT mode. | 
| Evan Cheng | cf06fe4 | 2008-07-16 01:34:02 +0000 | [diff] [blame] | 1761 | if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(), | 
|  | 1762 | getTargetMachine(), true)) | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 1763 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), | 
|  | 1764 | G->getOffset()); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1765 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
|  | 1766 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1767 | } else if (IsTailCall) { | 
| Arnold Schwaighofer | 796a271 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1768 | unsigned Opc = Is64Bit ? X86::R9 : X86::EAX; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1769 |  | 
|  | 1770 | Chain = DAG.getCopyToReg(Chain, | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1771 | DAG.getRegister(Opc, getPointerTy()), | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1772 | Callee,InFlag); | 
|  | 1773 | Callee = DAG.getRegister(Opc, getPointerTy()); | 
|  | 1774 | // Add register as live out. | 
|  | 1775 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1776 | } | 
|  | 1777 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 1778 | // Returns a chain & a flag for retval copy to use. | 
|  | 1779 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1780 | SmallVector<SDValue, 8> Ops; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1781 |  | 
|  | 1782 | if (IsTailCall) { | 
|  | 1783 | Ops.push_back(Chain); | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1784 | Ops.push_back(DAG.getIntPtrConstant(NumBytes, true)); | 
|  | 1785 | Ops.push_back(DAG.getIntPtrConstant(0, true)); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1786 | if (InFlag.getNode()) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1787 | Ops.push_back(InFlag); | 
|  | 1788 | Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size()); | 
|  | 1789 | InFlag = Chain.getValue(1); | 
|  | 1790 |  | 
|  | 1791 | // Returns a chain & a flag for retval copy to use. | 
|  | 1792 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 1793 | Ops.clear(); | 
|  | 1794 | } | 
|  | 1795 |  | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 1796 | Ops.push_back(Chain); | 
|  | 1797 | Ops.push_back(Callee); | 
| Evan Cheng | ca25486 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 1798 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1799 | if (IsTailCall) | 
|  | 1800 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); | 
| Evan Cheng | 84a041e | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1801 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1802 | // Add argument registers to the end of the list so that they are known live | 
|  | 1803 | // into the call. | 
| Evan Cheng | 8242168 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1804 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) | 
|  | 1805 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | 
|  | 1806 | RegsToPass[i].second.getValueType())); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1807 |  | 
| Evan Cheng | 4840643 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1808 | // Add an implicit use GOT pointer in EBX. | 
|  | 1809 | if (!IsTailCall && !Is64Bit && | 
|  | 1810 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 1811 | Subtarget->isPICStyleGOT()) | 
|  | 1812 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); | 
|  | 1813 |  | 
|  | 1814 | // Add an implicit use of AL for x86 vararg functions. | 
|  | 1815 | if (Is64Bit && isVarArg) | 
|  | 1816 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); | 
|  | 1817 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1818 | if (InFlag.getNode()) | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1819 | Ops.push_back(InFlag); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1820 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1821 | if (IsTailCall) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1822 | assert(InFlag.getNode() && | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1823 | "Flag must be set. Depend on flag being set in LowerRET"); | 
|  | 1824 | Chain = DAG.getNode(X86ISD::TAILCALL, | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1825 | TheCall->getVTList(), &Ops[0], Ops.size()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1826 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1827 | return SDValue(Chain.getNode(), Op.getResNo()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1828 | } | 
|  | 1829 |  | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1830 | Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size()); | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1831 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 45e19098 | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 1832 |  | 
| Chris Lattner | 8be5be8 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 1833 | // Create the CALLSEQ_END node. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1834 | unsigned NumBytesForCalleeToPush; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1835 | if (IsCalleePop(isVarArg, CC)) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1836 | NumBytesForCalleeToPush = NumBytes;    // Callee pops everything | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1837 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1838 | // If this is is a call to a struct-return function, the callee | 
|  | 1839 | // pops the hidden struct pointer, so we have to push it back. | 
|  | 1840 | // This is common for Darwin/X86, Linux & Mingw32 targets. | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1841 | NumBytesForCalleeToPush = 4; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1842 | else | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1843 | NumBytesForCalleeToPush = 0;  // Callee pops nothing. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1844 |  | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1845 | // Returns a flag for retval copy to use. | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1846 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1847 | DAG.getIntPtrConstant(NumBytes, true), | 
|  | 1848 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | 
|  | 1849 | true), | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1850 | InFlag); | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1851 | InFlag = Chain.getValue(1); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 1852 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1853 | // Handle result values, copying them out of physregs into vregs that we | 
|  | 1854 | // return. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1855 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 1856 | Op.getResNo()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1857 | } | 
|  | 1858 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1859 |  | 
|  | 1860 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1861 | //                Fast Calling Convention (tail call) implementation | 
|  | 1862 | //===----------------------------------------------------------------------===// | 
|  | 1863 |  | 
|  | 1864 | //  Like std call, callee cleans arguments, convention except that ECX is | 
|  | 1865 | //  reserved for storing the tail called function address. Only 2 registers are | 
|  | 1866 | //  free for argument passing (inreg). Tail call optimization is performed | 
|  | 1867 | //  provided: | 
|  | 1868 | //                * tailcallopt is enabled | 
|  | 1869 | //                * caller/callee are fastcc | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1870 | //  On X86_64 architecture with GOT-style position independent code only local | 
|  | 1871 | //  (within module) calls are supported at the moment. | 
| Arnold Schwaighofer | 1f0da1f | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1872 | //  To keep the stack aligned according to platform abi the function | 
|  | 1873 | //  GetAlignedArgumentStackSize ensures that argument delta is always multiples | 
|  | 1874 | //  of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1875 | //  If a tail called function callee has more arguments than the caller the | 
|  | 1876 | //  caller needs to make sure that there is room to move the RETADDR to. This is | 
| Arnold Schwaighofer | 1f0da1f | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1877 | //  achieved by reserving an area the size of the argument delta right after the | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1878 | //  original REtADDR, but before the saved framepointer or the spilled registers | 
|  | 1879 | //  e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | 
|  | 1880 | //  stack layout: | 
|  | 1881 | //    arg1 | 
|  | 1882 | //    arg2 | 
|  | 1883 | //    RETADDR | 
|  | 1884 | //    [ new RETADDR | 
|  | 1885 | //      move area ] | 
|  | 1886 | //    (possible EBP) | 
|  | 1887 | //    ESI | 
|  | 1888 | //    EDI | 
|  | 1889 | //    local1 .. | 
|  | 1890 |  | 
|  | 1891 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | 
|  | 1892 | /// for a 16 byte align requirement. | 
|  | 1893 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | 
|  | 1894 | SelectionDAG& DAG) { | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1895 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1896 | const TargetMachine &TM = MF.getTarget(); | 
|  | 1897 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 1898 | unsigned StackAlignment = TFI.getStackAlignment(); | 
|  | 1899 | uint64_t AlignMask = StackAlignment - 1; | 
|  | 1900 | int64_t Offset = StackSize; | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1901 | uint64_t SlotSize = TD->getPointerSize(); | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1902 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { | 
|  | 1903 | // Number smaller than 12 so just add the difference. | 
|  | 1904 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | 
|  | 1905 | } else { | 
|  | 1906 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | 
|  | 1907 | Offset = ((~AlignMask) & Offset) + StackAlignment + | 
|  | 1908 | (StackAlignment-SlotSize); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1909 | } | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1910 | return Offset; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1911 | } | 
|  | 1912 |  | 
|  | 1913 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1914 | /// following the call is a return. A function is eligible if caller/callee | 
|  | 1915 | /// calling conventions match, currently only fastcc supports tail calls, and | 
|  | 1916 | /// the function CALL is immediatly followed by a RET. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1917 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1918 | SDValue Ret, | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1919 | SelectionDAG& DAG) const { | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1920 | if (!PerformTailCallOpt) | 
|  | 1921 | return false; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1922 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1923 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1924 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1925 | unsigned CallerCC = MF.getFunction()->getCallingConv(); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1926 | unsigned CalleeCC= TheCall->getCallingConv(); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1927 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1928 | SDValue Callee = TheCall->getCallee(); | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1929 | // On x86/32Bit PIC/GOT  tail calls are supported. | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1930 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ || | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1931 | !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit()) | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1932 | return true; | 
|  | 1933 |  | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1934 | // Can only do local tail calls (in same module, hidden or protected) on | 
|  | 1935 | // x86_64 PIC/GOT at the moment. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1936 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) | 
|  | 1937 | return G->getGlobal()->hasHiddenVisibility() | 
|  | 1938 | || G->getGlobal()->hasProtectedVisibility(); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1939 | } | 
|  | 1940 | } | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 1941 |  | 
|  | 1942 | return false; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1943 | } | 
|  | 1944 |  | 
| Dan Gohman | 7bda51f | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1945 | FastISel * | 
|  | 1946 | X86TargetLowering::createFastISel(MachineFunction &mf, | 
| Dan Gohman | 918fe08 | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 1947 | MachineModuleInfo *mmo, | 
| Devang Patel | 5c6e1e3 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 1948 | DwarfWriter *dw, | 
| Dan Gohman | 7bda51f | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1949 | DenseMap<const Value *, unsigned> &vm, | 
|  | 1950 | DenseMap<const BasicBlock *, | 
| Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1951 | MachineBasicBlock *> &bm, | 
| Dan Gohman | e7ced74 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 1952 | DenseMap<const AllocaInst *, int> &am | 
|  | 1953 | #ifndef NDEBUG | 
|  | 1954 | , SmallSet<Instruction*, 8> &cil | 
|  | 1955 | #endif | 
|  | 1956 | ) { | 
| Devang Patel | 5c6e1e3 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 1957 | return X86::createFastISel(mf, mmo, dw, vm, bm, am | 
| Dan Gohman | e7ced74 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 1958 | #ifndef NDEBUG | 
|  | 1959 | , cil | 
|  | 1960 | #endif | 
|  | 1961 | ); | 
| Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 1962 | } | 
|  | 1963 |  | 
|  | 1964 |  | 
| Chris Lattner | 3066bec | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 1965 | //===----------------------------------------------------------------------===// | 
|  | 1966 | //                           Other Lowering Hooks | 
|  | 1967 | //===----------------------------------------------------------------------===// | 
|  | 1968 |  | 
|  | 1969 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1970 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1971 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1972 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1973 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | 
|  | 1974 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1975 | if (ReturnAddrIndex == 0) { | 
|  | 1976 | // Set up a frame object for the return address. | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1977 | uint64_t SlotSize = TD->getPointerSize(); | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1978 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1979 | FuncInfo->setRAIndex(ReturnAddrIndex); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1980 | } | 
|  | 1981 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1982 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1983 | } | 
|  | 1984 |  | 
|  | 1985 |  | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 1986 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 | 
|  | 1987 | /// specific condition code, returning the condition code and the LHS/RHS of the | 
|  | 1988 | /// comparison to make. | 
|  | 1989 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | 
|  | 1990 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 1991 | if (!isFP) { | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 1992 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | 
|  | 1993 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | 
|  | 1994 | // X > -1   -> X == 0, jump !sign. | 
|  | 1995 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 1996 | return X86::COND_NS; | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 1997 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { | 
|  | 1998 | // X < 0   -> X == 0, jump on sign. | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 1999 | return X86::COND_S; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2000 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { | 
| Dan Gohman | 863bdc3 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2001 | // X < 1   -> X <= 0 | 
|  | 2002 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2003 | return X86::COND_LE; | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2004 | } | 
| Chris Lattner | 7a62767 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2005 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2006 |  | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2007 | switch (SetCCOpcode) { | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2008 | default: assert(0 && "Invalid integer condition!"); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2009 | case ISD::SETEQ:  return X86::COND_E; | 
|  | 2010 | case ISD::SETGT:  return X86::COND_G; | 
|  | 2011 | case ISD::SETGE:  return X86::COND_GE; | 
|  | 2012 | case ISD::SETLT:  return X86::COND_L; | 
|  | 2013 | case ISD::SETLE:  return X86::COND_LE; | 
|  | 2014 | case ISD::SETNE:  return X86::COND_NE; | 
|  | 2015 | case ISD::SETULT: return X86::COND_B; | 
|  | 2016 | case ISD::SETUGT: return X86::COND_A; | 
|  | 2017 | case ISD::SETULE: return X86::COND_BE; | 
|  | 2018 | case ISD::SETUGE: return X86::COND_AE; | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2019 | } | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2020 | } | 
|  | 2021 |  | 
|  | 2022 | // First determine if it is required or is profitable to flip the operands. | 
| Duncan Sands | 014f5bb | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2023 |  | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2024 | // If LHS is a foldable load, but RHS is not, flip the condition. | 
|  | 2025 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | 
|  | 2026 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | 
|  | 2027 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | 
|  | 2028 | std::swap(LHS, RHS); | 
| Evan Cheng | 960b17a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2029 | } | 
|  | 2030 |  | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2031 | switch (SetCCOpcode) { | 
|  | 2032 | default: break; | 
|  | 2033 | case ISD::SETOLT: | 
|  | 2034 | case ISD::SETOLE: | 
|  | 2035 | case ISD::SETUGT: | 
|  | 2036 | case ISD::SETUGE: | 
|  | 2037 | std::swap(LHS, RHS); | 
|  | 2038 | break; | 
|  | 2039 | } | 
|  | 2040 |  | 
|  | 2041 | // On a floating point condition, the flags are set as follows: | 
|  | 2042 | // ZF  PF  CF   op | 
|  | 2043 | //  0 | 0 | 0 | X > Y | 
|  | 2044 | //  0 | 0 | 1 | X < Y | 
|  | 2045 | //  1 | 0 | 0 | X == Y | 
|  | 2046 | //  1 | 1 | 1 | unordered | 
|  | 2047 | switch (SetCCOpcode) { | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2048 | default: assert(0 && "Condcode should be pre-legalized away"); | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2049 | case ISD::SETUEQ: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2050 | case ISD::SETEQ:   return X86::COND_E; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2051 | case ISD::SETOLT:              // flipped | 
|  | 2052 | case ISD::SETOGT: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2053 | case ISD::SETGT:   return X86::COND_A; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2054 | case ISD::SETOLE:              // flipped | 
|  | 2055 | case ISD::SETOGE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2056 | case ISD::SETGE:   return X86::COND_AE; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2057 | case ISD::SETUGT:              // flipped | 
|  | 2058 | case ISD::SETULT: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2059 | case ISD::SETLT:   return X86::COND_B; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2060 | case ISD::SETUGE:              // flipped | 
|  | 2061 | case ISD::SETULE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2062 | case ISD::SETLE:   return X86::COND_BE; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2063 | case ISD::SETONE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2064 | case ISD::SETNE:   return X86::COND_NE; | 
|  | 2065 | case ISD::SETUO:   return X86::COND_P; | 
|  | 2066 | case ISD::SETO:    return X86::COND_NP; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2067 | } | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2068 | } | 
|  | 2069 |  | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2070 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | 
|  | 2071 | /// code. Current x86 isa includes the following FP cmov instructions: | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2072 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2073 | static bool hasFPCMov(unsigned X86CC) { | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2074 | switch (X86CC) { | 
|  | 2075 | default: | 
|  | 2076 | return false; | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2077 | case X86::COND_B: | 
|  | 2078 | case X86::COND_BE: | 
|  | 2079 | case X86::COND_E: | 
|  | 2080 | case X86::COND_P: | 
|  | 2081 | case X86::COND_A: | 
|  | 2082 | case X86::COND_AE: | 
|  | 2083 | case X86::COND_NE: | 
|  | 2084 | case X86::COND_NP: | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2085 | return true; | 
|  | 2086 | } | 
|  | 2087 | } | 
|  | 2088 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2089 | /// isUndefOrInRange - Op is either an undef node or a ConstantSDNode.  Return | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2090 | /// true if Op is undef or if its value falls within the specified range (L, H]. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2091 | static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) { | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2092 | if (Op.getOpcode() == ISD::UNDEF) | 
|  | 2093 | return true; | 
|  | 2094 |  | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2095 | unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue(); | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2096 | return (Val >= Low && Val < Hi); | 
|  | 2097 | } | 
|  | 2098 |  | 
|  | 2099 | /// isUndefOrEqual - Op is either an undef node or a ConstantSDNode.  Return | 
|  | 2100 | /// true if Op is undef or if its value equal to the specified value. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2101 | static bool isUndefOrEqual(SDValue Op, unsigned Val) { | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2102 | if (Op.getOpcode() == ISD::UNDEF) | 
|  | 2103 | return true; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2104 | return cast<ConstantSDNode>(Op)->getZExtValue() == Val; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2105 | } | 
|  | 2106 |  | 
| Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2107 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2108 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. | 
|  | 2109 | bool X86::isPSHUFDMask(SDNode *N) { | 
|  | 2110 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2111 |  | 
| Dan Gohman | 8932bff | 2007-08-02 21:17:01 +0000 | [diff] [blame] | 2112 | if (N->getNumOperands() != 2 && N->getNumOperands() != 4) | 
| Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2113 | return false; | 
|  | 2114 |  | 
|  | 2115 | // Check if the value doesn't reference the second vector. | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2116 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2117 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2118 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2119 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2120 | if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2121 | return false; | 
|  | 2122 | } | 
|  | 2123 |  | 
|  | 2124 | return true; | 
|  | 2125 | } | 
|  | 2126 |  | 
|  | 2127 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2128 | /// specifies a shuffle of elements that is suitable for input to PSHUFHW. | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2129 | bool X86::isPSHUFHWMask(SDNode *N) { | 
|  | 2130 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2131 |  | 
|  | 2132 | if (N->getNumOperands() != 8) | 
|  | 2133 | return false; | 
|  | 2134 |  | 
|  | 2135 | // Lower quadword copied in order. | 
|  | 2136 | for (unsigned i = 0; i != 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2137 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2138 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2139 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2140 | if (cast<ConstantSDNode>(Arg)->getZExtValue() != i) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2141 | return false; | 
|  | 2142 | } | 
|  | 2143 |  | 
|  | 2144 | // Upper quadword shuffled. | 
|  | 2145 | for (unsigned i = 4; i != 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2146 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2147 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2148 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2149 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2150 | if (Val < 4 || Val > 7) | 
|  | 2151 | return false; | 
|  | 2152 | } | 
|  | 2153 |  | 
|  | 2154 | return true; | 
|  | 2155 | } | 
|  | 2156 |  | 
|  | 2157 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2158 | /// specifies a shuffle of elements that is suitable for input to PSHUFLW. | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2159 | bool X86::isPSHUFLWMask(SDNode *N) { | 
|  | 2160 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2161 |  | 
|  | 2162 | if (N->getNumOperands() != 8) | 
|  | 2163 | return false; | 
|  | 2164 |  | 
|  | 2165 | // Upper quadword copied in order. | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2166 | for (unsigned i = 4; i != 8; ++i) | 
|  | 2167 | if (!isUndefOrEqual(N->getOperand(i), i)) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2168 | return false; | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2169 |  | 
|  | 2170 | // Lower quadword shuffled. | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2171 | for (unsigned i = 0; i != 4; ++i) | 
|  | 2172 | if (!isUndefOrInRange(N->getOperand(i), 0, 4)) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2173 | return false; | 
| Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2174 |  | 
|  | 2175 | return true; | 
|  | 2176 | } | 
|  | 2177 |  | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2178 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2179 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2180 | template<class SDOperand> | 
|  | 2181 | static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) { | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2182 | if (NumElems != 2 && NumElems != 4) return false; | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2183 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2184 | unsigned Half = NumElems / 2; | 
|  | 2185 | for (unsigned i = 0; i < Half; ++i) | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2186 | if (!isUndefOrInRange(Elems[i], 0, NumElems)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2187 | return false; | 
|  | 2188 | for (unsigned i = Half; i < NumElems; ++i) | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2189 | if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2190 | return false; | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2191 |  | 
|  | 2192 | return true; | 
|  | 2193 | } | 
|  | 2194 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2195 | bool X86::isSHUFPMask(SDNode *N) { | 
|  | 2196 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2197 | return ::isSHUFPMask(N->op_begin(), N->getNumOperands()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2198 | } | 
|  | 2199 |  | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2200 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2201 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | 
|  | 2202 | /// half elements to come from vector 1 (which would equal the dest.) and | 
|  | 2203 | /// the upper half to come from vector 2. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2204 | template<class SDOperand> | 
|  | 2205 | static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2206 | if (NumOps != 2 && NumOps != 4) return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2207 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2208 | unsigned Half = NumOps / 2; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2209 | for (unsigned i = 0; i < Half; ++i) | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2210 | if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2211 | return false; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2212 | for (unsigned i = Half; i < NumOps; ++i) | 
|  | 2213 | if (!isUndefOrInRange(Ops[i], 0, NumOps)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2214 | return false; | 
|  | 2215 | return true; | 
|  | 2216 | } | 
|  | 2217 |  | 
|  | 2218 | static bool isCommutedSHUFP(SDNode *N) { | 
|  | 2219 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2220 | return isCommutedSHUFP(N->op_begin(), N->getNumOperands()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2221 | } | 
|  | 2222 |  | 
| Evan Cheng | 2595a68 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2223 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2224 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | 
|  | 2225 | bool X86::isMOVHLPSMask(SDNode *N) { | 
|  | 2226 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2227 |  | 
| Evan Cheng | 1a194a5 | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2228 | if (N->getNumOperands() != 4) | 
| Evan Cheng | 2595a68 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2229 | return false; | 
|  | 2230 |  | 
| Evan Cheng | 1a194a5 | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2231 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2232 | return isUndefOrEqual(N->getOperand(0), 6) && | 
|  | 2233 | isUndefOrEqual(N->getOperand(1), 7) && | 
|  | 2234 | isUndefOrEqual(N->getOperand(2), 2) && | 
|  | 2235 | isUndefOrEqual(N->getOperand(3), 3); | 
| Evan Cheng | 1a194a5 | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2236 | } | 
|  | 2237 |  | 
| Evan Cheng | 922e191 | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 2238 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form | 
|  | 2239 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | 
|  | 2240 | /// <2, 3, 2, 3> | 
|  | 2241 | bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) { | 
|  | 2242 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2243 |  | 
|  | 2244 | if (N->getNumOperands() != 4) | 
|  | 2245 | return false; | 
|  | 2246 |  | 
|  | 2247 | // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3 | 
|  | 2248 | return isUndefOrEqual(N->getOperand(0), 2) && | 
|  | 2249 | isUndefOrEqual(N->getOperand(1), 3) && | 
|  | 2250 | isUndefOrEqual(N->getOperand(2), 2) && | 
|  | 2251 | isUndefOrEqual(N->getOperand(3), 3); | 
|  | 2252 | } | 
|  | 2253 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2254 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2255 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | 
|  | 2256 | bool X86::isMOVLPMask(SDNode *N) { | 
|  | 2257 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2258 |  | 
|  | 2259 | unsigned NumElems = N->getNumOperands(); | 
|  | 2260 | if (NumElems != 2 && NumElems != 4) | 
|  | 2261 | return false; | 
|  | 2262 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2263 | for (unsigned i = 0; i < NumElems/2; ++i) | 
|  | 2264 | if (!isUndefOrEqual(N->getOperand(i), i + NumElems)) | 
|  | 2265 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2266 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2267 | for (unsigned i = NumElems/2; i < NumElems; ++i) | 
|  | 2268 | if (!isUndefOrEqual(N->getOperand(i), i)) | 
|  | 2269 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2270 |  | 
|  | 2271 | return true; | 
|  | 2272 | } | 
|  | 2273 |  | 
|  | 2274 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2275 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} | 
|  | 2276 | /// and MOVLHPS. | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2277 | bool X86::isMOVHPMask(SDNode *N) { | 
|  | 2278 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2279 |  | 
|  | 2280 | unsigned NumElems = N->getNumOperands(); | 
|  | 2281 | if (NumElems != 2 && NumElems != 4) | 
|  | 2282 | return false; | 
|  | 2283 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2284 | for (unsigned i = 0; i < NumElems/2; ++i) | 
|  | 2285 | if (!isUndefOrEqual(N->getOperand(i), i)) | 
|  | 2286 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2287 |  | 
|  | 2288 | for (unsigned i = 0; i < NumElems/2; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2289 | SDValue Arg = N->getOperand(i + NumElems/2); | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2290 | if (!isUndefOrEqual(Arg, i + NumElems)) | 
|  | 2291 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2292 | } | 
|  | 2293 |  | 
|  | 2294 | return true; | 
|  | 2295 | } | 
|  | 2296 |  | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2297 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2298 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2299 | template<class SDOperand> | 
|  | 2300 | bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts, | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2301 | bool V2IsSplat = false) { | 
|  | 2302 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2303 | return false; | 
|  | 2304 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2305 | for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2306 | SDValue BitI  = Elts[i]; | 
|  | 2307 | SDValue BitI1 = Elts[i+1]; | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2308 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2309 | return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2310 | if (V2IsSplat) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2311 | if (isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2312 | return false; | 
|  | 2313 | } else { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2314 | if (!isUndefOrEqual(BitI1, j + NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2315 | return false; | 
|  | 2316 | } | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2317 | } | 
|  | 2318 |  | 
|  | 2319 | return true; | 
|  | 2320 | } | 
|  | 2321 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2322 | bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) { | 
|  | 2323 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2324 | return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2325 | } | 
|  | 2326 |  | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2327 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2328 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2329 | template<class SDOperand> | 
|  | 2330 | bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts, | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2331 | bool V2IsSplat = false) { | 
|  | 2332 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2333 | return false; | 
|  | 2334 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2335 | for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2336 | SDValue BitI  = Elts[i]; | 
|  | 2337 | SDValue BitI1 = Elts[i+1]; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2338 | if (!isUndefOrEqual(BitI, j + NumElts/2)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2339 | return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2340 | if (V2IsSplat) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2341 | if (isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2342 | return false; | 
|  | 2343 | } else { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2344 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2345 | return false; | 
|  | 2346 | } | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2347 | } | 
|  | 2348 |  | 
|  | 2349 | return true; | 
|  | 2350 | } | 
|  | 2351 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2352 | bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) { | 
|  | 2353 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2354 | return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2355 | } | 
|  | 2356 |  | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2357 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | 
|  | 2358 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | 
|  | 2359 | /// <0, 0, 1, 1> | 
|  | 2360 | bool X86::isUNPCKL_v_undef_Mask(SDNode *N) { | 
|  | 2361 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2362 |  | 
|  | 2363 | unsigned NumElems = N->getNumOperands(); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2364 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2365 | return false; | 
|  | 2366 |  | 
|  | 2367 | for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2368 | SDValue BitI  = N->getOperand(i); | 
|  | 2369 | SDValue BitI1 = N->getOperand(i+1); | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2370 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2371 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2372 | return false; | 
|  | 2373 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2374 | return false; | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2375 | } | 
|  | 2376 |  | 
|  | 2377 | return true; | 
|  | 2378 | } | 
|  | 2379 |  | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2380 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form | 
|  | 2381 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | 
|  | 2382 | /// <2, 2, 3, 3> | 
|  | 2383 | bool X86::isUNPCKH_v_undef_Mask(SDNode *N) { | 
|  | 2384 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2385 |  | 
|  | 2386 | unsigned NumElems = N->getNumOperands(); | 
|  | 2387 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
|  | 2388 | return false; | 
|  | 2389 |  | 
|  | 2390 | for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2391 | SDValue BitI  = N->getOperand(i); | 
|  | 2392 | SDValue BitI1 = N->getOperand(i + 1); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2393 |  | 
|  | 2394 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2395 | return false; | 
|  | 2396 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2397 | return false; | 
|  | 2398 | } | 
|  | 2399 |  | 
|  | 2400 | return true; | 
|  | 2401 | } | 
|  | 2402 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2403 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2404 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | 
|  | 2405 | /// MOVSD, and MOVD, i.e. setting the lowest element. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2406 | template<class SDOperand> | 
|  | 2407 | static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) { | 
| Evan Cheng | c829e5c | 2007-12-06 22:14:22 +0000 | [diff] [blame] | 2408 | if (NumElts != 2 && NumElts != 4) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2409 | return false; | 
|  | 2410 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2411 | if (!isUndefOrEqual(Elts[0], NumElts)) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2412 | return false; | 
|  | 2413 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2414 | for (unsigned i = 1; i < NumElts; ++i) { | 
|  | 2415 | if (!isUndefOrEqual(Elts[i], i)) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2416 | return false; | 
|  | 2417 | } | 
|  | 2418 |  | 
|  | 2419 | return true; | 
|  | 2420 | } | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2421 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2422 | bool X86::isMOVLMask(SDNode *N) { | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2423 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2424 | return ::isMOVLMask(N->op_begin(), N->getNumOperands()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2425 | } | 
|  | 2426 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2427 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | 
|  | 2428 | /// of what x86 movss want. X86 movs requires the lowest  element to be lowest | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2429 | /// element of vector 2 and the other elements to come from vector 1 in order. | 
| Dan Gohman | 8e4ac9b | 2009-01-26 04:35:06 +0000 | [diff] [blame] | 2430 | template<class SDOperand> | 
|  | 2431 | static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps, | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2432 | bool V2IsSplat = false, | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2433 | bool V2IsUndef = false) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2434 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2435 | return false; | 
|  | 2436 |  | 
|  | 2437 | if (!isUndefOrEqual(Ops[0], 0)) | 
|  | 2438 | return false; | 
|  | 2439 |  | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2440 | for (unsigned i = 1; i < NumOps; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2441 | SDValue Arg = Ops[i]; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2442 | if (!(isUndefOrEqual(Arg, i+NumOps) || | 
|  | 2443 | (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) || | 
|  | 2444 | (V2IsSplat && isUndefOrEqual(Arg, NumOps)))) | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2445 | return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2446 | } | 
|  | 2447 |  | 
|  | 2448 | return true; | 
|  | 2449 | } | 
|  | 2450 |  | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2451 | static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false, | 
|  | 2452 | bool V2IsUndef = false) { | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2453 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2454 | return isCommutedMOVL(N->op_begin(), N->getNumOperands(), | 
|  | 2455 | V2IsSplat, V2IsUndef); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2456 | } | 
|  | 2457 |  | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2458 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2459 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | 
|  | 2460 | bool X86::isMOVSHDUPMask(SDNode *N) { | 
|  | 2461 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2462 |  | 
|  | 2463 | if (N->getNumOperands() != 4) | 
|  | 2464 | return false; | 
|  | 2465 |  | 
|  | 2466 | // Expect 1, 1, 3, 3 | 
|  | 2467 | for (unsigned i = 0; i < 2; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2468 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2469 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2470 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2471 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2472 | if (Val != 1) return false; | 
|  | 2473 | } | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2474 |  | 
|  | 2475 | bool HasHi = false; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2476 | for (unsigned i = 2; i < 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2477 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2478 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2479 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2480 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2481 | if (Val != 3) return false; | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2482 | HasHi = true; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2483 | } | 
| Evan Cheng | 65bb720 | 2006-04-15 03:13:24 +0000 | [diff] [blame] | 2484 |  | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2485 | // Don't use movshdup if it can be done with a shufps. | 
|  | 2486 | return HasHi; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2487 | } | 
|  | 2488 |  | 
|  | 2489 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2490 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | 
|  | 2491 | bool X86::isMOVSLDUPMask(SDNode *N) { | 
|  | 2492 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2493 |  | 
|  | 2494 | if (N->getNumOperands() != 4) | 
|  | 2495 | return false; | 
|  | 2496 |  | 
|  | 2497 | // Expect 0, 0, 2, 2 | 
|  | 2498 | for (unsigned i = 0; i < 2; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2499 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2500 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2501 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2502 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2503 | if (Val != 0) return false; | 
|  | 2504 | } | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2505 |  | 
|  | 2506 | bool HasHi = false; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2507 | for (unsigned i = 2; i < 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2508 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2509 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2510 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2511 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2512 | if (Val != 2) return false; | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2513 | HasHi = true; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2514 | } | 
| Evan Cheng | 65bb720 | 2006-04-15 03:13:24 +0000 | [diff] [blame] | 2515 |  | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2516 | // Don't use movshdup if it can be done with a shufps. | 
|  | 2517 | return HasHi; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2518 | } | 
|  | 2519 |  | 
| Evan Cheng | cea02ff | 2007-06-19 00:02:56 +0000 | [diff] [blame] | 2520 | /// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2521 | /// specifies a identity operation on the LHS or RHS. | 
|  | 2522 | static bool isIdentityMask(SDNode *N, bool RHS = false) { | 
|  | 2523 | unsigned NumElems = N->getNumOperands(); | 
|  | 2524 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 2525 | if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0))) | 
|  | 2526 | return false; | 
|  | 2527 | return true; | 
|  | 2528 | } | 
|  | 2529 |  | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2530 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies | 
|  | 2531 | /// a splat of a single element. | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2532 | static bool isSplatMask(SDNode *N) { | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2533 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2534 |  | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2535 | // This is a splat operation if each element of the permute is the same, and | 
|  | 2536 | // if the value doesn't reference the second vector. | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2537 | unsigned NumElems = N->getNumOperands(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2538 | SDValue ElementBase; | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2539 | unsigned i = 0; | 
|  | 2540 | for (; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2541 | SDValue Elt = N->getOperand(i); | 
| Reid Spencer | de46e48 | 2006-11-02 20:25:50 +0000 | [diff] [blame] | 2542 | if (isa<ConstantSDNode>(Elt)) { | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2543 | ElementBase = Elt; | 
|  | 2544 | break; | 
|  | 2545 | } | 
|  | 2546 | } | 
|  | 2547 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2548 | if (!ElementBase.getNode()) | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2549 | return false; | 
|  | 2550 |  | 
|  | 2551 | for (; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2552 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2553 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2554 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2555 | if (Arg != ElementBase) return false; | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2556 | } | 
|  | 2557 |  | 
|  | 2558 | // Make sure it is a splat of the first vector operand. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2559 | return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems; | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2560 | } | 
|  | 2561 |  | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 2562 | /// getSplatMaskEltNo - Given a splat mask, return the index to the element | 
|  | 2563 | /// we want to splat. | 
|  | 2564 | static SDValue getSplatMaskEltNo(SDNode *N) { | 
|  | 2565 | assert(isSplatMask(N) && "Not a splat mask"); | 
|  | 2566 | unsigned NumElems = N->getNumOperands(); | 
|  | 2567 | SDValue ElementBase; | 
|  | 2568 | unsigned i = 0; | 
|  | 2569 | for (; i != NumElems; ++i) { | 
|  | 2570 | SDValue Elt = N->getOperand(i); | 
|  | 2571 | if (isa<ConstantSDNode>(Elt)) | 
|  | 2572 | return Elt; | 
|  | 2573 | } | 
|  | 2574 | assert(0 && " No splat value found!"); | 
|  | 2575 | return SDValue(); | 
|  | 2576 | } | 
|  | 2577 |  | 
|  | 2578 |  | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2579 | /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies | 
|  | 2580 | /// a splat of a single element and it's a 2 or 4 element mask. | 
|  | 2581 | bool X86::isSplatMask(SDNode *N) { | 
|  | 2582 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2583 |  | 
| Evan Cheng | 4a1b0d3 | 2006-04-19 23:28:59 +0000 | [diff] [blame] | 2584 | // We can only splat 64-bit, and 32-bit quantities with a single instruction. | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2585 | if (N->getNumOperands() != 4 && N->getNumOperands() != 2) | 
|  | 2586 | return false; | 
|  | 2587 | return ::isSplatMask(N); | 
|  | 2588 | } | 
|  | 2589 |  | 
| Evan Cheng | e056dd5 | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 2590 | /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2591 | /// specifies a splat of zero element. | 
|  | 2592 | bool X86::isSplatLoMask(SDNode *N) { | 
|  | 2593 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2594 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2595 | for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i) | 
| Evan Cheng | e056dd5 | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 2596 | if (!isUndefOrEqual(N->getOperand(i), 0)) | 
|  | 2597 | return false; | 
|  | 2598 | return true; | 
|  | 2599 | } | 
|  | 2600 |  | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2601 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2602 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | 
|  | 2603 | bool X86::isMOVDDUPMask(SDNode *N) { | 
|  | 2604 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2605 |  | 
|  | 2606 | unsigned e = N->getNumOperands() / 2; | 
|  | 2607 | for (unsigned i = 0; i < e; ++i) | 
|  | 2608 | if (!isUndefOrEqual(N->getOperand(i), i)) | 
|  | 2609 | return false; | 
|  | 2610 | for (unsigned i = 0; i < e; ++i) | 
|  | 2611 | if (!isUndefOrEqual(N->getOperand(e+i), i)) | 
|  | 2612 | return false; | 
|  | 2613 | return true; | 
|  | 2614 | } | 
|  | 2615 |  | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2616 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle | 
|  | 2617 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* | 
|  | 2618 | /// instructions. | 
|  | 2619 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2620 | unsigned NumOperands = N->getNumOperands(); | 
|  | 2621 | unsigned Shift = (NumOperands == 4) ? 2 : 1; | 
|  | 2622 | unsigned Mask = 0; | 
| Evan Cheng | 8160fd3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 2623 | for (unsigned i = 0; i < NumOperands; ++i) { | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2624 | unsigned Val = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2625 | SDValue Arg = N->getOperand(NumOperands-i-1); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2626 | if (Arg.getOpcode() != ISD::UNDEF) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2627 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2628 | if (Val >= NumOperands) Val -= NumOperands; | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2629 | Mask |= Val; | 
| Evan Cheng | 8160fd3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 2630 | if (i != NumOperands - 1) | 
|  | 2631 | Mask <<= Shift; | 
|  | 2632 | } | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2633 |  | 
|  | 2634 | return Mask; | 
|  | 2635 | } | 
|  | 2636 |  | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2637 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | 
|  | 2638 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW | 
|  | 2639 | /// instructions. | 
|  | 2640 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { | 
|  | 2641 | unsigned Mask = 0; | 
|  | 2642 | // 8 nodes, but we only care about the last 4. | 
|  | 2643 | for (unsigned i = 7; i >= 4; --i) { | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2644 | unsigned Val = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2645 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2646 | if (Arg.getOpcode() != ISD::UNDEF) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2647 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2648 | Mask |= (Val - 4); | 
|  | 2649 | if (i != 4) | 
|  | 2650 | Mask <<= 2; | 
|  | 2651 | } | 
|  | 2652 |  | 
|  | 2653 | return Mask; | 
|  | 2654 | } | 
|  | 2655 |  | 
|  | 2656 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | 
|  | 2657 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW | 
|  | 2658 | /// instructions. | 
|  | 2659 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { | 
|  | 2660 | unsigned Mask = 0; | 
|  | 2661 | // 8 nodes, but we only care about the first 4. | 
|  | 2662 | for (int i = 3; i >= 0; --i) { | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2663 | unsigned Val = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2664 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 99d7205 | 2006-03-31 00:30:29 +0000 | [diff] [blame] | 2665 | if (Arg.getOpcode() != ISD::UNDEF) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2666 | Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2667 | Mask |= Val; | 
|  | 2668 | if (i != 0) | 
|  | 2669 | Mask <<= 2; | 
|  | 2670 | } | 
|  | 2671 |  | 
|  | 2672 | return Mask; | 
|  | 2673 | } | 
|  | 2674 |  | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2675 | /// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand | 
|  | 2676 | /// specifies a 8 element shuffle that can be broken into a pair of | 
|  | 2677 | /// PSHUFHW and PSHUFLW. | 
|  | 2678 | static bool isPSHUFHW_PSHUFLWMask(SDNode *N) { | 
|  | 2679 | assert(N->getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2680 |  | 
|  | 2681 | if (N->getNumOperands() != 8) | 
|  | 2682 | return false; | 
|  | 2683 |  | 
|  | 2684 | // Lower quadword shuffled. | 
|  | 2685 | for (unsigned i = 0; i != 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2686 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2687 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2688 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2689 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 2690 | if (Val >= 4) | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2691 | return false; | 
|  | 2692 | } | 
|  | 2693 |  | 
|  | 2694 | // Upper quadword shuffled. | 
|  | 2695 | for (unsigned i = 4; i != 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2696 | SDValue Arg = N->getOperand(i); | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2697 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 2698 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2699 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 59a6355 | 2006-04-05 01:47:37 +0000 | [diff] [blame] | 2700 | if (Val < 4 || Val > 7) | 
|  | 2701 | return false; | 
|  | 2702 | } | 
|  | 2703 |  | 
|  | 2704 | return true; | 
|  | 2705 | } | 
|  | 2706 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2707 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2708 | /// values in ther permute mask. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2709 | static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1, | 
|  | 2710 | SDValue &V2, SDValue &Mask, | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 2711 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2712 | MVT VT = Op.getValueType(); | 
|  | 2713 | MVT MaskVT = Mask.getValueType(); | 
|  | 2714 | MVT EltVT = MaskVT.getVectorElementType(); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2715 | unsigned NumElems = Mask.getNumOperands(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2716 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2717 |  | 
|  | 2718 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2719 | SDValue Arg = Mask.getOperand(i); | 
| Evan Cheng | a3caaee | 2006-04-19 22:48:17 +0000 | [diff] [blame] | 2720 | if (Arg.getOpcode() == ISD::UNDEF) { | 
|  | 2721 | MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT)); | 
|  | 2722 | continue; | 
|  | 2723 | } | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2724 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2725 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2726 | if (Val < NumElems) | 
|  | 2727 | MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT)); | 
|  | 2728 | else | 
|  | 2729 | MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT)); | 
|  | 2730 | } | 
|  | 2731 |  | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 2732 | std::swap(V1, V2); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2733 | Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems); | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 2734 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2735 | } | 
|  | 2736 |  | 
| Evan Cheng | b41d838 | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2737 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming | 
|  | 2738 | /// the two vector operands have swapped position. | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2739 | static | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2740 | SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2741 | MVT MaskVT = Mask.getValueType(); | 
|  | 2742 | MVT EltVT = MaskVT.getVectorElementType(); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2743 | unsigned NumElems = Mask.getNumOperands(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2744 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2745 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2746 | SDValue Arg = Mask.getOperand(i); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2747 | if (Arg.getOpcode() == ISD::UNDEF) { | 
|  | 2748 | MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT)); | 
|  | 2749 | continue; | 
|  | 2750 | } | 
|  | 2751 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2752 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2753 | if (Val < NumElems) | 
|  | 2754 | MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT)); | 
|  | 2755 | else | 
|  | 2756 | MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT)); | 
|  | 2757 | } | 
|  | 2758 | return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems); | 
|  | 2759 | } | 
|  | 2760 |  | 
|  | 2761 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2762 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to | 
|  | 2763 | /// match movhlps. The lower half elements should come from upper half of | 
|  | 2764 | /// V1 (and in order), and the upper half elements should come from the upper | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2765 | /// half of V2 (and in order). | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2766 | static bool ShouldXformToMOVHLPS(SDNode *Mask) { | 
|  | 2767 | unsigned NumElems = Mask->getNumOperands(); | 
|  | 2768 | if (NumElems != 4) | 
|  | 2769 | return false; | 
|  | 2770 | for (unsigned i = 0, e = 2; i != e; ++i) | 
|  | 2771 | if (!isUndefOrEqual(Mask->getOperand(i), i+2)) | 
|  | 2772 | return false; | 
|  | 2773 | for (unsigned i = 2; i != 4; ++i) | 
|  | 2774 | if (!isUndefOrEqual(Mask->getOperand(i), i+4)) | 
|  | 2775 | return false; | 
|  | 2776 | return true; | 
|  | 2777 | } | 
|  | 2778 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2779 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2780 | /// is promoted to a vector. It also returns the LoadSDNode by reference if | 
|  | 2781 | /// required. | 
|  | 2782 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2783 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) | 
|  | 2784 | return false; | 
|  | 2785 | N = N->getOperand(0).getNode(); | 
|  | 2786 | if (!ISD::isNON_EXTLoad(N)) | 
|  | 2787 | return false; | 
|  | 2788 | if (LD) | 
|  | 2789 | *LD = cast<LoadSDNode>(N); | 
|  | 2790 | return true; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2791 | } | 
|  | 2792 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2793 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | 
|  | 2794 | /// match movlp{s|d}. The lower half elements should come from lower half of | 
|  | 2795 | /// V1 (and in order), and the upper half elements should come from the upper | 
|  | 2796 | /// half of V2 (and in order). And since V1 will become the source of the | 
|  | 2797 | /// MOVLP, it must be either a vector load or a scalar load to vector. | 
| Evan Cheng | e646abb | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 2798 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) { | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2799 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2800 | return false; | 
| Evan Cheng | e646abb | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 2801 | // Is V2 is a vector load, don't do this transformation. We will try to use | 
|  | 2802 | // load folding shufps op. | 
|  | 2803 | if (ISD::isNON_EXTLoad(V2)) | 
|  | 2804 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2805 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2806 | unsigned NumElems = Mask->getNumOperands(); | 
|  | 2807 | if (NumElems != 2 && NumElems != 4) | 
|  | 2808 | return false; | 
|  | 2809 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) | 
|  | 2810 | if (!isUndefOrEqual(Mask->getOperand(i), i)) | 
|  | 2811 | return false; | 
|  | 2812 | for (unsigned i = NumElems/2; i != NumElems; ++i) | 
|  | 2813 | if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems)) | 
|  | 2814 | return false; | 
|  | 2815 | return true; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2816 | } | 
|  | 2817 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2818 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | 
|  | 2819 | /// all the same. | 
|  | 2820 | static bool isSplatVector(SDNode *N) { | 
|  | 2821 | if (N->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 2822 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2823 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2824 | SDValue SplatValue = N->getOperand(0); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2825 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) | 
|  | 2826 | if (N->getOperand(i) != SplatValue) | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2827 | return false; | 
|  | 2828 | return true; | 
|  | 2829 | } | 
|  | 2830 |  | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2831 | /// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | 
|  | 2832 | /// to an undef. | 
|  | 2833 | static bool isUndefShuffle(SDNode *N) { | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2834 | if (N->getOpcode() != ISD::VECTOR_SHUFFLE) | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2835 | return false; | 
|  | 2836 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2837 | SDValue V1 = N->getOperand(0); | 
|  | 2838 | SDValue V2 = N->getOperand(1); | 
|  | 2839 | SDValue Mask = N->getOperand(2); | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2840 | unsigned NumElems = Mask.getNumOperands(); | 
|  | 2841 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2842 | SDValue Arg = Mask.getOperand(i); | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2843 | if (Arg.getOpcode() != ISD::UNDEF) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2844 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2845 | if (Val < NumElems && V1.getOpcode() != ISD::UNDEF) | 
|  | 2846 | return false; | 
|  | 2847 | else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF) | 
|  | 2848 | return false; | 
|  | 2849 | } | 
|  | 2850 | } | 
|  | 2851 | return true; | 
|  | 2852 | } | 
|  | 2853 |  | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2854 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point | 
|  | 2855 | /// constant +0.0. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2856 | static inline bool isZeroNode(SDValue Elt) { | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2857 | return ((isa<ConstantSDNode>(Elt) && | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2858 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2859 | (isa<ConstantFPSDNode>(Elt) && | 
| Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2860 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2861 | } | 
|  | 2862 |  | 
|  | 2863 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | 
|  | 2864 | /// to an zero vector. | 
|  | 2865 | static bool isZeroShuffle(SDNode *N) { | 
|  | 2866 | if (N->getOpcode() != ISD::VECTOR_SHUFFLE) | 
|  | 2867 | return false; | 
|  | 2868 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2869 | SDValue V1 = N->getOperand(0); | 
|  | 2870 | SDValue V2 = N->getOperand(1); | 
|  | 2871 | SDValue Mask = N->getOperand(2); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2872 | unsigned NumElems = Mask.getNumOperands(); | 
|  | 2873 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2874 | SDValue Arg = Mask.getOperand(i); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2875 | if (Arg.getOpcode() == ISD::UNDEF) | 
|  | 2876 | continue; | 
|  | 2877 |  | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2878 | unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2879 | if (Idx < NumElems) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2880 | unsigned Opc = V1.getNode()->getOpcode(); | 
|  | 2881 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2882 | continue; | 
|  | 2883 | if (Opc != ISD::BUILD_VECTOR || | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2884 | !isZeroNode(V1.getNode()->getOperand(Idx))) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2885 | return false; | 
|  | 2886 | } else if (Idx >= NumElems) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2887 | unsigned Opc = V2.getNode()->getOpcode(); | 
|  | 2888 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2889 | continue; | 
|  | 2890 | if (Opc != ISD::BUILD_VECTOR || | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2891 | !isZeroNode(V2.getNode()->getOperand(Idx - NumElems))) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2892 | return false; | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2893 | } | 
|  | 2894 | } | 
|  | 2895 | return true; | 
|  | 2896 | } | 
|  | 2897 |  | 
|  | 2898 | /// getZeroVector - Returns a vector of specified type with all zero elements. | 
|  | 2899 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2900 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2901 | assert(VT.isVector() && "Expected a vector type"); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2902 |  | 
|  | 2903 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2904 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2905 | SDValue Vec; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2906 | if (VT.getSizeInBits() == 64) { // MMX | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2907 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2908 | Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2909 | } else if (HasSSE2) {  // SSE2 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2910 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2911 | Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2912 | } else { // SSE1 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2913 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2914 | Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst); | 
|  | 2915 | } | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2916 | return DAG.getNode(ISD::BIT_CONVERT, VT, Vec); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2917 | } | 
|  | 2918 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2919 | /// getOnesVector - Returns a vector of specified type with all bits set. | 
|  | 2920 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2921 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2922 | assert(VT.isVector() && "Expected a vector type"); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2923 |  | 
|  | 2924 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2925 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2926 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); | 
|  | 2927 | SDValue Vec; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2928 | if (VT.getSizeInBits() == 64)  // MMX | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2929 | Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst); | 
|  | 2930 | else                                              // SSE | 
|  | 2931 | Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst); | 
|  | 2932 | return DAG.getNode(ISD::BIT_CONVERT, VT, Vec); | 
|  | 2933 | } | 
|  | 2934 |  | 
|  | 2935 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2936 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements | 
|  | 2937 | /// that point to V2 points to its first element. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2938 | static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) { | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2939 | assert(Mask.getOpcode() == ISD::BUILD_VECTOR); | 
|  | 2940 |  | 
|  | 2941 | bool Changed = false; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2942 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2943 | unsigned NumElems = Mask.getNumOperands(); | 
|  | 2944 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2945 | SDValue Arg = Mask.getOperand(i); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2946 | if (Arg.getOpcode() != ISD::UNDEF) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2947 | unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue(); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2948 | if (Val > NumElems) { | 
|  | 2949 | Arg = DAG.getConstant(NumElems, Arg.getValueType()); | 
|  | 2950 | Changed = true; | 
|  | 2951 | } | 
|  | 2952 | } | 
|  | 2953 | MaskVec.push_back(Arg); | 
|  | 2954 | } | 
|  | 2955 |  | 
|  | 2956 | if (Changed) | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 2957 | Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(), | 
|  | 2958 | &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2959 | return Mask; | 
|  | 2960 | } | 
|  | 2961 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2962 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | 
|  | 2963 | /// operation of specified width. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2964 | static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2965 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 2966 | MVT BaseVT = MaskVT.getVectorElementType(); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2967 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2968 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2969 | MaskVec.push_back(DAG.getConstant(NumElems, BaseVT)); | 
|  | 2970 | for (unsigned i = 1; i != NumElems; ++i) | 
|  | 2971 | MaskVec.push_back(DAG.getConstant(i, BaseVT)); | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 2972 | return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2973 | } | 
|  | 2974 |  | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2975 | /// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation | 
|  | 2976 | /// of specified width. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2977 | static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2978 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 2979 | MVT BaseVT = MaskVT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2980 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2981 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { | 
|  | 2982 | MaskVec.push_back(DAG.getConstant(i,            BaseVT)); | 
|  | 2983 | MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT)); | 
|  | 2984 | } | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 2985 | return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2986 | } | 
|  | 2987 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2988 | /// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation | 
|  | 2989 | /// of specified width. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2990 | static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2991 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 2992 | MVT BaseVT = MaskVT.getVectorElementType(); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2993 | unsigned Half = NumElems/2; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2994 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2995 | for (unsigned i = 0; i != Half; ++i) { | 
|  | 2996 | MaskVec.push_back(DAG.getConstant(i + Half,            BaseVT)); | 
|  | 2997 | MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT)); | 
|  | 2998 | } | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 2999 | return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 3000 | } | 
|  | 3001 |  | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3002 | /// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps | 
|  | 3003 | /// element #0 of a vector with the specified index, leaving the rest of the | 
|  | 3004 | /// elements in place. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3005 | static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt, | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3006 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3007 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 3008 | MVT BaseVT = MaskVT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3009 | SmallVector<SDValue, 8> MaskVec; | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3010 | // Element #0 of the result gets the elt we are replacing. | 
|  | 3011 | MaskVec.push_back(DAG.getConstant(DestElt, BaseVT)); | 
|  | 3012 | for (unsigned i = 1; i != NumElems; ++i) | 
|  | 3013 | MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT)); | 
|  | 3014 | return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size()); | 
|  | 3015 | } | 
|  | 3016 |  | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3017 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3018 | static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3019 | MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32; | 
|  | 3020 | MVT VT = Op.getValueType(); | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3021 | if (PVT == VT) | 
|  | 3022 | return Op; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3023 | SDValue V1 = Op.getOperand(0); | 
|  | 3024 | SDValue Mask = Op.getOperand(2); | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3025 | unsigned MaskNumElems = Mask.getNumOperands(); | 
|  | 3026 | unsigned NumElems = MaskNumElems; | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3027 | // Special handling of v4f32 -> v4i32. | 
|  | 3028 | if (VT != MVT::v4f32) { | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3029 | // Find which element we want to splat. | 
|  | 3030 | SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode(); | 
|  | 3031 | unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue(); | 
|  | 3032 | // unpack elements to the correct location | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3033 | while (NumElems > 4) { | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3034 | if (EltNo < NumElems/2) { | 
|  | 3035 | Mask = getUnpacklMask(MaskNumElems, DAG); | 
|  | 3036 | } else { | 
|  | 3037 | Mask = getUnpackhMask(MaskNumElems, DAG); | 
|  | 3038 | EltNo -= NumElems/2; | 
|  | 3039 | } | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3040 | V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask); | 
|  | 3041 | NumElems >>= 1; | 
|  | 3042 | } | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3043 | SDValue Cst = DAG.getConstant(EltNo, MVT::i32); | 
|  | 3044 | Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3045 | } | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3046 |  | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3047 | V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3048 | SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1, | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3049 | DAG.getNode(ISD::UNDEF, PVT), Mask); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 3050 | return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle); | 
|  | 3051 | } | 
|  | 3052 |  | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3053 | /// isVectorLoad - Returns true if the node is a vector load, a scalar | 
|  | 3054 | /// load that's promoted to vector, or a load bitcasted. | 
|  | 3055 | static bool isVectorLoad(SDValue Op) { | 
|  | 3056 | assert(Op.getValueType().isVector() && "Expected a vector type"); | 
|  | 3057 | if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR || | 
|  | 3058 | Op.getOpcode() == ISD::BIT_CONVERT) { | 
|  | 3059 | return isa<LoadSDNode>(Op.getOperand(0)); | 
|  | 3060 | } | 
|  | 3061 | return isa<LoadSDNode>(Op); | 
|  | 3062 | } | 
|  | 3063 |  | 
|  | 3064 |  | 
|  | 3065 | /// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64. | 
|  | 3066 | /// | 
|  | 3067 | static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask, | 
|  | 3068 | SelectionDAG &DAG, bool HasSSE3) { | 
|  | 3069 | // If we have sse3 and shuffle has more than one use or input is a load, then | 
|  | 3070 | // use movddup. Otherwise, use movlhps. | 
|  | 3071 | bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1)); | 
|  | 3072 | MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32; | 
|  | 3073 | MVT VT = Op.getValueType(); | 
|  | 3074 | if (VT == PVT) | 
|  | 3075 | return Op; | 
|  | 3076 | unsigned NumElems = PVT.getVectorNumElements(); | 
|  | 3077 | if (NumElems == 2) { | 
|  | 3078 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
|  | 3079 | Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst); | 
|  | 3080 | } else { | 
|  | 3081 | assert(NumElems == 4); | 
|  | 3082 | SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32); | 
|  | 3083 | SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32); | 
|  | 3084 | Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst0, Cst1, Cst0, Cst1); | 
|  | 3085 | } | 
|  | 3086 |  | 
|  | 3087 | V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1); | 
|  | 3088 | SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1, | 
|  | 3089 | DAG.getNode(ISD::UNDEF, PVT), Mask); | 
|  | 3090 | return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle); | 
|  | 3091 | } | 
|  | 3092 |  | 
| Evan Cheng | 14215c3 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 3093 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3094 | /// vector of zero or undef vector.  This produces a shuffle where the low | 
|  | 3095 | /// element of V2 is swizzled into the zero/undef vector, landing at element | 
|  | 3096 | /// Idx.  This produces a shuffle mask like 4,1,2,3 (idx=0) or  0,1,2,4 (idx=3). | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3097 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3098 | bool isZero, bool HasSSE2, | 
|  | 3099 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3100 | MVT VT = V2.getValueType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3101 | SDValue V1 = isZero | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3102 | ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3103 | unsigned NumElems = V2.getValueType().getVectorNumElements(); | 
|  | 3104 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 3105 | MVT EVT = MaskVT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3106 | SmallVector<SDValue, 16> MaskVec; | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3107 | for (unsigned i = 0; i != NumElems; ++i) | 
|  | 3108 | if (i == Idx)  // If this is the insertion idx, put the low elt of V2 here. | 
|  | 3109 | MaskVec.push_back(DAG.getConstant(NumElems, EVT)); | 
|  | 3110 | else | 
|  | 3111 | MaskVec.push_back(DAG.getConstant(i, EVT)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3112 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 3113 | &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | 14215c3 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 3114 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask); | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3115 | } | 
|  | 3116 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3117 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of | 
|  | 3118 | /// a shuffle that is zero. | 
|  | 3119 | static | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3120 | unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask, | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3121 | unsigned NumElems, bool Low, | 
|  | 3122 | SelectionDAG &DAG) { | 
|  | 3123 | unsigned NumZeros = 0; | 
|  | 3124 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Evan Cheng | 3fc2372 | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3125 | unsigned Index = Low ? i : NumElems-i-1; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3126 | SDValue Idx = Mask.getOperand(Index); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3127 | if (Idx.getOpcode() == ISD::UNDEF) { | 
|  | 3128 | ++NumZeros; | 
|  | 3129 | continue; | 
|  | 3130 | } | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3131 | SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index); | 
|  | 3132 | if (Elt.getNode() && isZeroNode(Elt)) | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3133 | ++NumZeros; | 
|  | 3134 | else | 
|  | 3135 | break; | 
|  | 3136 | } | 
|  | 3137 | return NumZeros; | 
|  | 3138 | } | 
|  | 3139 |  | 
|  | 3140 | /// isVectorShift - Returns true if the shuffle can be implemented as a | 
|  | 3141 | /// logical left or right shift of a vector. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3142 | static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG, | 
|  | 3143 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3144 | unsigned NumElems = Mask.getNumOperands(); | 
|  | 3145 |  | 
|  | 3146 | isLeft = true; | 
|  | 3147 | unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG); | 
|  | 3148 | if (!NumZeros) { | 
|  | 3149 | isLeft = false; | 
|  | 3150 | NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG); | 
|  | 3151 | if (!NumZeros) | 
|  | 3152 | return false; | 
|  | 3153 | } | 
|  | 3154 |  | 
|  | 3155 | bool SeenV1 = false; | 
|  | 3156 | bool SeenV2 = false; | 
|  | 3157 | for (unsigned i = NumZeros; i < NumElems; ++i) { | 
|  | 3158 | unsigned Val = isLeft ? (i - NumZeros) : i; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3159 | SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros)); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3160 | if (Idx.getOpcode() == ISD::UNDEF) | 
|  | 3161 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3162 | unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3163 | if (Index < NumElems) | 
|  | 3164 | SeenV1 = true; | 
|  | 3165 | else { | 
|  | 3166 | Index -= NumElems; | 
|  | 3167 | SeenV2 = true; | 
|  | 3168 | } | 
|  | 3169 | if (Index != Val) | 
|  | 3170 | return false; | 
|  | 3171 | } | 
|  | 3172 | if (SeenV1 && SeenV2) | 
|  | 3173 | return false; | 
|  | 3174 |  | 
|  | 3175 | ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1); | 
|  | 3176 | ShAmt = NumZeros; | 
|  | 3177 | return true; | 
|  | 3178 | } | 
|  | 3179 |  | 
|  | 3180 |  | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3181 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. | 
|  | 3182 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3183 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3184 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3185 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3186 | if (NumNonZero > 8) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3187 | return SDValue(); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3188 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3189 | SDValue V(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3190 | bool First = true; | 
|  | 3191 | for (unsigned i = 0; i < 16; ++i) { | 
|  | 3192 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3193 | if (ThisIsNonZero && First) { | 
|  | 3194 | if (NumZero) | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3195 | V = getZeroVector(MVT::v8i16, true, DAG); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3196 | else | 
|  | 3197 | V = DAG.getNode(ISD::UNDEF, MVT::v8i16); | 
|  | 3198 | First = false; | 
|  | 3199 | } | 
|  | 3200 |  | 
|  | 3201 | if ((i & 1) != 0) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3202 | SDValue ThisElt(0, 0), LastElt(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3203 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; | 
|  | 3204 | if (LastIsNonZero) { | 
|  | 3205 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1)); | 
|  | 3206 | } | 
|  | 3207 | if (ThisIsNonZero) { | 
|  | 3208 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i)); | 
|  | 3209 | ThisElt = DAG.getNode(ISD::SHL, MVT::i16, | 
|  | 3210 | ThisElt, DAG.getConstant(8, MVT::i8)); | 
|  | 3211 | if (LastIsNonZero) | 
|  | 3212 | ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt); | 
|  | 3213 | } else | 
|  | 3214 | ThisElt = LastElt; | 
|  | 3215 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3216 | if (ThisElt.getNode()) | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3217 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3218 | DAG.getIntPtrConstant(i/2)); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3219 | } | 
|  | 3220 | } | 
|  | 3221 |  | 
|  | 3222 | return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V); | 
|  | 3223 | } | 
|  | 3224 |  | 
| Bill Wendling | d551a18 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3225 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3226 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3227 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3228 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3229 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3230 | if (NumNonZero > 4) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3231 | return SDValue(); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3232 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3233 | SDValue V(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3234 | bool First = true; | 
|  | 3235 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3236 | bool isNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3237 | if (isNonZero) { | 
|  | 3238 | if (First) { | 
|  | 3239 | if (NumZero) | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3240 | V = getZeroVector(MVT::v8i16, true, DAG); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3241 | else | 
|  | 3242 | V = DAG.getNode(ISD::UNDEF, MVT::v8i16); | 
|  | 3243 | First = false; | 
|  | 3244 | } | 
|  | 3245 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i), | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3246 | DAG.getIntPtrConstant(i)); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3247 | } | 
|  | 3248 | } | 
|  | 3249 |  | 
|  | 3250 | return V; | 
|  | 3251 | } | 
|  | 3252 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3253 | /// getVShift - Return a vector logical shift node. | 
|  | 3254 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3255 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3256 | unsigned NumBits, SelectionDAG &DAG, | 
|  | 3257 | const TargetLowering &TLI) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3258 | bool isMMX = VT.getSizeInBits() == 64; | 
|  | 3259 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3260 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; | 
|  | 3261 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp); | 
|  | 3262 | return DAG.getNode(ISD::BIT_CONVERT, VT, | 
|  | 3263 | DAG.getNode(Opc, ShVT, SrcOp, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3264 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3265 | } | 
|  | 3266 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3267 | SDValue | 
|  | 3268 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3269 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3270 | if (ISD::isBuildVectorAllZeros(Op.getNode()) | 
|  | 3271 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3272 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to | 
|  | 3273 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | 
|  | 3274 | // eliminated on x86-32 hosts. | 
|  | 3275 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) | 
|  | 3276 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3277 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3278 | if (ISD::isBuildVectorAllOnes(Op.getNode())) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3279 | return getOnesVector(Op.getValueType(), DAG); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3280 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3281 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3282 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3283 | MVT VT = Op.getValueType(); | 
|  | 3284 | MVT EVT = VT.getVectorElementType(); | 
|  | 3285 | unsigned EVTBits = EVT.getSizeInBits(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3286 |  | 
|  | 3287 | unsigned NumElems = Op.getNumOperands(); | 
|  | 3288 | unsigned NumZero  = 0; | 
|  | 3289 | unsigned NumNonZero = 0; | 
|  | 3290 | unsigned NonZeros = 0; | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3291 | bool IsAllConstants = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3292 | SmallSet<SDValue, 8> Values; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3293 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3294 | SDValue Elt = Op.getOperand(i); | 
| Evan Cheng | 2a989567 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3295 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3296 | continue; | 
|  | 3297 | Values.insert(Elt); | 
|  | 3298 | if (Elt.getOpcode() != ISD::Constant && | 
|  | 3299 | Elt.getOpcode() != ISD::ConstantFP) | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3300 | IsAllConstants = false; | 
| Evan Cheng | 2a989567 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3301 | if (isZeroNode(Elt)) | 
|  | 3302 | NumZero++; | 
|  | 3303 | else { | 
|  | 3304 | NonZeros |= (1 << i); | 
|  | 3305 | NumNonZero++; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3306 | } | 
|  | 3307 | } | 
|  | 3308 |  | 
| Dan Gohman | a866514 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3309 | if (NumNonZero == 0) { | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3310 | // All undef vector. Return an UNDEF.  All zero vectors were handled above. | 
|  | 3311 | return DAG.getNode(ISD::UNDEF, VT); | 
| Dan Gohman | a866514 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3312 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3313 |  | 
| Chris Lattner | b6387c8 | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3314 | // Special case for single non-zero, non-undef, element. | 
| Evan Cheng | 2a989567 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3315 | if (NumNonZero == 1 && NumElems <= 4) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3316 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3317 | SDValue Item = Op.getOperand(Idx); | 
| Chris Lattner | ad58828 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3318 |  | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3319 | // If this is an insertion of an i64 value on x86-32, and if the top bits of | 
|  | 3320 | // the value are obviously zero, truncate the value to i32 and do the | 
|  | 3321 | // insertion that way.  Only do this if the value is non-constant or if the | 
|  | 3322 | // value is a constant being inserted into element 0.  It is cheaper to do | 
|  | 3323 | // a constant pool load than it is to do a movd + shuffle. | 
|  | 3324 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && | 
|  | 3325 | (!IsAllConstants || Idx == 0)) { | 
|  | 3326 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | 
|  | 3327 | // Handle MMX and SSE both. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3328 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; | 
|  | 3329 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3330 |  | 
|  | 3331 | // Truncate the value (which may itself be a constant) to i32, and | 
|  | 3332 | // convert it to a vector with movd (S2V+shuffle to zero extend). | 
|  | 3333 | Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item); | 
|  | 3334 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3335 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 3336 | Subtarget->hasSSE2(), DAG); | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3337 |  | 
|  | 3338 | // Now we have our 32-bit value zero extended in the low element of | 
|  | 3339 | // a vector.  If Idx != 0, swizzle it into place. | 
|  | 3340 | if (Idx != 0) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3341 | SDValue Ops[] = { | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3342 | Item, DAG.getNode(ISD::UNDEF, Item.getValueType()), | 
|  | 3343 | getSwapEltZeroMask(VecElts, Idx, DAG) | 
|  | 3344 | }; | 
|  | 3345 | Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3); | 
|  | 3346 | } | 
|  | 3347 | return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item); | 
|  | 3348 | } | 
|  | 3349 | } | 
|  | 3350 |  | 
| Chris Lattner | ad58828 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3351 | // If we have a constant or non-constant insertion into the low element of | 
|  | 3352 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | 
|  | 3353 | // the rest of the elements.  This will be matched as movd/movq/movss/movsd | 
|  | 3354 | // depending on what the source datatype is.  Because we can only get here | 
|  | 3355 | // when NumElems <= 4, this only needs to handle i32/f32/i64/f64. | 
|  | 3356 | if (Idx == 0 && | 
|  | 3357 | // Don't do this for i64 values on x86-32. | 
|  | 3358 | (EVT != MVT::i64 || Subtarget->is64Bit())) { | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3359 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3360 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3361 | return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 3362 | Subtarget->hasSSE2(), DAG); | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3363 | } | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3364 |  | 
|  | 3365 | // Is it a vector logical left shift? | 
|  | 3366 | if (NumElems == 2 && Idx == 1 && | 
|  | 3367 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3368 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3369 | return getVShift(true, VT, | 
|  | 3370 | DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)), | 
|  | 3371 | NumBits/2, DAG, *this); | 
|  | 3372 | } | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3373 |  | 
|  | 3374 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3375 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3376 |  | 
| Chris Lattner | ad58828 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3377 | // Otherwise, if this is a vector with i32 or f32 elements, and the element | 
|  | 3378 | // is a non-constant being inserted into an element other than the low one, | 
|  | 3379 | // we can't use a constant pool load.  Instead, use SCALAR_TO_VECTOR (aka | 
|  | 3380 | // movd/movss) to move this into the low element, then shuffle it into | 
|  | 3381 | // place. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3382 | if (EVTBits == 32) { | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3383 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item); | 
|  | 3384 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3385 | // Turn it into a shuffle of zero and zero-extended scalar to vector. | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3386 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 3387 | Subtarget->hasSSE2(), DAG); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3388 | MVT MaskVT  = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 3389 | MVT MaskEVT = MaskVT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3390 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3391 | for (unsigned i = 0; i < NumElems; i++) | 
|  | 3392 | MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3393 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 3394 | &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3395 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item, | 
|  | 3396 | DAG.getNode(ISD::UNDEF, VT), Mask); | 
|  | 3397 | } | 
|  | 3398 | } | 
|  | 3399 |  | 
| Chris Lattner | b6387c8 | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3400 | // Splat is obviously ok. Let legalizer expand it to a shuffle. | 
|  | 3401 | if (Values.size() == 1) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3402 | return SDValue(); | 
| Chris Lattner | b6387c8 | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3403 |  | 
| Dan Gohman | f906c72 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3404 | // A vector full of immediates; various special cases are already | 
|  | 3405 | // handled, so this is best done with a single constant-pool load. | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3406 | if (IsAllConstants) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3407 | return SDValue(); | 
| Dan Gohman | f906c72 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3408 |  | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3409 | // Let legalizer expand 2-wide build_vectors. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3410 | if (EVTBits == 64) { | 
|  | 3411 | if (NumNonZero == 1) { | 
|  | 3412 | // One half is zero or undef. | 
|  | 3413 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3414 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3415 | Op.getOperand(Idx)); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3416 | return getShuffleVectorZeroOrUndef(V2, Idx, true, | 
|  | 3417 | Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3418 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3419 | return SDValue(); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3420 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3421 |  | 
|  | 3422 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3423 | if (EVTBits == 8 && NumElems == 16) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3424 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3425 | *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3426 | if (V.getNode()) return V; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3427 | } | 
|  | 3428 |  | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3429 | if (EVTBits == 16 && NumElems == 8) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3430 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3431 | *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3432 | if (V.getNode()) return V; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3433 | } | 
|  | 3434 |  | 
|  | 3435 | // If element VT is == 32 bits, turn it into a number of shuffles. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3436 | SmallVector<SDValue, 8> V; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3437 | V.resize(NumElems); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3438 | if (NumElems == 4 && NumZero > 0) { | 
|  | 3439 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 3440 | bool isZero = !(NonZeros & (1 << i)); | 
|  | 3441 | if (isZero) | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3442 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3443 | else | 
|  | 3444 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i)); | 
|  | 3445 | } | 
|  | 3446 |  | 
|  | 3447 | for (unsigned i = 0; i < 2; ++i) { | 
|  | 3448 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | 
|  | 3449 | default: break; | 
|  | 3450 | case 0: | 
|  | 3451 | V[i] = V[i*2];  // Must be a zero vector. | 
|  | 3452 | break; | 
|  | 3453 | case 1: | 
|  | 3454 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2], | 
|  | 3455 | getMOVLMask(NumElems, DAG)); | 
|  | 3456 | break; | 
|  | 3457 | case 2: | 
|  | 3458 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1], | 
|  | 3459 | getMOVLMask(NumElems, DAG)); | 
|  | 3460 | break; | 
|  | 3461 | case 3: | 
|  | 3462 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1], | 
|  | 3463 | getUnpacklMask(NumElems, DAG)); | 
|  | 3464 | break; | 
|  | 3465 | } | 
|  | 3466 | } | 
|  | 3467 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3468 | MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems); | 
|  | 3469 | MVT EVT = MaskVT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3470 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3471 | bool Reverse = (NonZeros & 0x3) == 2; | 
|  | 3472 | for (unsigned i = 0; i < 2; ++i) | 
|  | 3473 | if (Reverse) | 
|  | 3474 | MaskVec.push_back(DAG.getConstant(1-i, EVT)); | 
|  | 3475 | else | 
|  | 3476 | MaskVec.push_back(DAG.getConstant(i, EVT)); | 
|  | 3477 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; | 
|  | 3478 | for (unsigned i = 0; i < 2; ++i) | 
|  | 3479 | if (Reverse) | 
|  | 3480 | MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT)); | 
|  | 3481 | else | 
|  | 3482 | MaskVec.push_back(DAG.getConstant(i+NumElems, EVT)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3483 | SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
| Chris Lattner | ed728e8 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 3484 | &MaskVec[0], MaskVec.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3485 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask); | 
|  | 3486 | } | 
|  | 3487 |  | 
|  | 3488 | if (Values.size() > 2) { | 
|  | 3489 | // Expand into a number of unpckl*. | 
|  | 3490 | // e.g. for v4f32 | 
|  | 3491 | //   Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | 
|  | 3492 | //         : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | 
|  | 3493 | //   Step 2: unpcklps X, Y ==>    <3, 2, 1, 0> | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3494 | SDValue UnpckMask = getUnpacklMask(NumElems, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3495 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 3496 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i)); | 
|  | 3497 | NumElems >>= 1; | 
|  | 3498 | while (NumElems != 0) { | 
|  | 3499 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 3500 | V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems], | 
|  | 3501 | UnpckMask); | 
|  | 3502 | NumElems >>= 1; | 
|  | 3503 | } | 
|  | 3504 | return V[0]; | 
|  | 3505 | } | 
|  | 3506 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3507 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3508 | } | 
|  | 3509 |  | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3510 | static | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3511 | SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2, | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3512 | SDValue PermMask, SelectionDAG &DAG, | 
|  | 3513 | TargetLowering &TLI) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3514 | SDValue NewV; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3515 | MVT MaskVT = MVT::getIntVectorWithNumElements(8); | 
|  | 3516 | MVT MaskEVT = MaskVT.getVectorElementType(); | 
|  | 3517 | MVT PtrVT = TLI.getPointerTy(); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3518 | SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(), | 
|  | 3519 | PermMask.getNode()->op_end()); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3520 |  | 
|  | 3521 | // First record which half of which vector the low elements come from. | 
|  | 3522 | SmallVector<unsigned, 4> LowQuad(4); | 
|  | 3523 | for (unsigned i = 0; i < 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3524 | SDValue Elt = MaskElts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3525 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3526 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3527 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3528 | int QuadIdx = EltIdx / 4; | 
|  | 3529 | ++LowQuad[QuadIdx]; | 
|  | 3530 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3531 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3532 | int BestLowQuad = -1; | 
|  | 3533 | unsigned MaxQuad = 1; | 
|  | 3534 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 3535 | if (LowQuad[i] > MaxQuad) { | 
|  | 3536 | BestLowQuad = i; | 
|  | 3537 | MaxQuad = LowQuad[i]; | 
|  | 3538 | } | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3539 | } | 
|  | 3540 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3541 | // Record which half of which vector the high elements come from. | 
|  | 3542 | SmallVector<unsigned, 4> HighQuad(4); | 
|  | 3543 | for (unsigned i = 4; i < 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3544 | SDValue Elt = MaskElts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3545 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3546 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3547 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3548 | int QuadIdx = EltIdx / 4; | 
|  | 3549 | ++HighQuad[QuadIdx]; | 
|  | 3550 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3551 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3552 | int BestHighQuad = -1; | 
|  | 3553 | MaxQuad = 1; | 
|  | 3554 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 3555 | if (HighQuad[i] > MaxQuad) { | 
|  | 3556 | BestHighQuad = i; | 
|  | 3557 | MaxQuad = HighQuad[i]; | 
|  | 3558 | } | 
|  | 3559 | } | 
|  | 3560 |  | 
|  | 3561 | // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it. | 
|  | 3562 | if (BestLowQuad != -1 || BestHighQuad != -1) { | 
|  | 3563 | // First sort the 4 chunks in order using shufpd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3564 | SmallVector<SDValue, 8> MaskVec; | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3565 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3566 | if (BestLowQuad != -1) | 
|  | 3567 | MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32)); | 
|  | 3568 | else | 
|  | 3569 | MaskVec.push_back(DAG.getConstant(0, MVT::i32)); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3570 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3571 | if (BestHighQuad != -1) | 
|  | 3572 | MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32)); | 
|  | 3573 | else | 
|  | 3574 | MaskVec.push_back(DAG.getConstant(1, MVT::i32)); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3575 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3576 | SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3577 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64, | 
|  | 3578 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1), | 
|  | 3579 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask); | 
|  | 3580 | NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV); | 
|  | 3581 |  | 
|  | 3582 | // Now sort high and low parts separately. | 
|  | 3583 | BitVector InOrder(8); | 
|  | 3584 | if (BestLowQuad != -1) { | 
|  | 3585 | // Sort lower half in order using PSHUFLW. | 
|  | 3586 | MaskVec.clear(); | 
|  | 3587 | bool AnyOutOrder = false; | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3588 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3589 | for (unsigned i = 0; i != 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3590 | SDValue Elt = MaskElts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3591 | if (Elt.getOpcode() == ISD::UNDEF) { | 
|  | 3592 | MaskVec.push_back(Elt); | 
|  | 3593 | InOrder.set(i); | 
|  | 3594 | } else { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3595 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3596 | if (EltIdx != i) | 
|  | 3597 | AnyOutOrder = true; | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3598 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3599 | MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT)); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3600 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3601 | // If this element is in the right place after this shuffle, then | 
|  | 3602 | // remember it. | 
|  | 3603 | if ((int)(EltIdx / 4) == BestLowQuad) | 
|  | 3604 | InOrder.set(i); | 
|  | 3605 | } | 
|  | 3606 | } | 
|  | 3607 | if (AnyOutOrder) { | 
|  | 3608 | for (unsigned i = 4; i != 8; ++i) | 
|  | 3609 | MaskVec.push_back(DAG.getConstant(i, MaskEVT)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3610 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3611 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask); | 
|  | 3612 | } | 
|  | 3613 | } | 
|  | 3614 |  | 
|  | 3615 | if (BestHighQuad != -1) { | 
|  | 3616 | // Sort high half in order using PSHUFHW if possible. | 
|  | 3617 | MaskVec.clear(); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3618 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3619 | for (unsigned i = 0; i != 4; ++i) | 
|  | 3620 | MaskVec.push_back(DAG.getConstant(i, MaskEVT)); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3621 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3622 | bool AnyOutOrder = false; | 
|  | 3623 | for (unsigned i = 4; i != 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3624 | SDValue Elt = MaskElts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3625 | if (Elt.getOpcode() == ISD::UNDEF) { | 
|  | 3626 | MaskVec.push_back(Elt); | 
|  | 3627 | InOrder.set(i); | 
|  | 3628 | } else { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3629 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3630 | if (EltIdx != i) | 
|  | 3631 | AnyOutOrder = true; | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3632 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3633 | MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT)); | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3634 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3635 | // If this element is in the right place after this shuffle, then | 
|  | 3636 | // remember it. | 
|  | 3637 | if ((int)(EltIdx / 4) == BestHighQuad) | 
|  | 3638 | InOrder.set(i); | 
|  | 3639 | } | 
|  | 3640 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3641 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3642 | if (AnyOutOrder) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3643 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3644 | NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask); | 
|  | 3645 | } | 
|  | 3646 | } | 
|  | 3647 |  | 
|  | 3648 | // The other elements are put in the right place using pextrw and pinsrw. | 
|  | 3649 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3650 | if (InOrder[i]) | 
|  | 3651 | continue; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3652 | SDValue Elt = MaskElts[i]; | 
| Bill Wendling | 2fd7dba | 2008-08-21 22:36:36 +0000 | [diff] [blame] | 3653 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3654 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3655 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3656 | SDValue ExtOp = (EltIdx < 8) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3657 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1, | 
|  | 3658 | DAG.getConstant(EltIdx, PtrVT)) | 
|  | 3659 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2, | 
|  | 3660 | DAG.getConstant(EltIdx - 8, PtrVT)); | 
|  | 3661 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp, | 
|  | 3662 | DAG.getConstant(i, PtrVT)); | 
|  | 3663 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3664 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3665 | return NewV; | 
|  | 3666 | } | 
|  | 3667 |  | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3668 | // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as | 
|  | 3669 | // few as possible. First, let's find out how many elements are already in the | 
|  | 3670 | // right order. | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3671 | unsigned V1InOrder = 0; | 
|  | 3672 | unsigned V1FromV1 = 0; | 
|  | 3673 | unsigned V2InOrder = 0; | 
|  | 3674 | unsigned V2FromV2 = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3675 | SmallVector<SDValue, 8> V1Elts; | 
|  | 3676 | SmallVector<SDValue, 8> V2Elts; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3677 | for (unsigned i = 0; i < 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3678 | SDValue Elt = MaskElts[i]; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3679 | if (Elt.getOpcode() == ISD::UNDEF) { | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3680 | V1Elts.push_back(Elt); | 
|  | 3681 | V2Elts.push_back(Elt); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3682 | ++V1InOrder; | 
|  | 3683 | ++V2InOrder; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3684 | continue; | 
|  | 3685 | } | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3686 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3687 | if (EltIdx == i) { | 
|  | 3688 | V1Elts.push_back(Elt); | 
|  | 3689 | V2Elts.push_back(DAG.getConstant(i+8, MaskEVT)); | 
|  | 3690 | ++V1InOrder; | 
|  | 3691 | } else if (EltIdx == i+8) { | 
|  | 3692 | V1Elts.push_back(Elt); | 
|  | 3693 | V2Elts.push_back(DAG.getConstant(i, MaskEVT)); | 
|  | 3694 | ++V2InOrder; | 
|  | 3695 | } else if (EltIdx < 8) { | 
|  | 3696 | V1Elts.push_back(Elt); | 
| Mon P Wang | 9150f73 | 2009-01-28 23:11:14 +0000 | [diff] [blame] | 3697 | V2Elts.push_back(DAG.getConstant(EltIdx+8, MaskEVT)); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3698 | ++V1FromV1; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3699 | } else { | 
| Mon P Wang | ec95070 | 2008-12-23 04:03:27 +0000 | [diff] [blame] | 3700 | V1Elts.push_back(Elt); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3701 | V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT)); | 
|  | 3702 | ++V2FromV2; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3703 | } | 
|  | 3704 | } | 
|  | 3705 |  | 
|  | 3706 | if (V2InOrder > V1InOrder) { | 
|  | 3707 | PermMask = CommuteVectorShuffleMask(PermMask, DAG); | 
|  | 3708 | std::swap(V1, V2); | 
|  | 3709 | std::swap(V1Elts, V2Elts); | 
|  | 3710 | std::swap(V1FromV1, V2FromV2); | 
|  | 3711 | } | 
|  | 3712 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3713 | if ((V1FromV1 + V1InOrder) != 8) { | 
|  | 3714 | // Some elements are from V2. | 
|  | 3715 | if (V1FromV1) { | 
|  | 3716 | // If there are elements that are from V1 but out of place, | 
|  | 3717 | // then first sort them in place | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3718 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3719 | for (unsigned i = 0; i < 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3720 | SDValue Elt = V1Elts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3721 | if (Elt.getOpcode() == ISD::UNDEF) { | 
|  | 3722 | MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT)); | 
|  | 3723 | continue; | 
|  | 3724 | } | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3725 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3726 | if (EltIdx >= 8) | 
|  | 3727 | MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT)); | 
|  | 3728 | else | 
|  | 3729 | MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT)); | 
|  | 3730 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3731 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3732 | V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3733 | } | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3734 |  | 
|  | 3735 | NewV = V1; | 
|  | 3736 | for (unsigned i = 0; i < 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3737 | SDValue Elt = V1Elts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3738 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3739 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3740 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3741 | if (EltIdx < 8) | 
|  | 3742 | continue; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3743 | SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2, | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3744 | DAG.getConstant(EltIdx - 8, PtrVT)); | 
|  | 3745 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp, | 
|  | 3746 | DAG.getConstant(i, PtrVT)); | 
|  | 3747 | } | 
|  | 3748 | return NewV; | 
|  | 3749 | } else { | 
|  | 3750 | // All elements are from V1. | 
|  | 3751 | NewV = V1; | 
|  | 3752 | for (unsigned i = 0; i < 8; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3753 | SDValue Elt = V1Elts[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3754 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3755 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3756 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3757 | SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1, | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3758 | DAG.getConstant(EltIdx, PtrVT)); | 
|  | 3759 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp, | 
|  | 3760 | DAG.getConstant(i, PtrVT)); | 
|  | 3761 | } | 
|  | 3762 | return NewV; | 
|  | 3763 | } | 
|  | 3764 | } | 
|  | 3765 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3766 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide | 
|  | 3767 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be | 
|  | 3768 | /// done when every pair / quad of shuffle mask elements point to elements in | 
|  | 3769 | /// the right sequence. e.g. | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3770 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> | 
|  | 3771 | static | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3772 | SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3773 | MVT VT, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3774 | SDValue PermMask, SelectionDAG &DAG, | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3775 | TargetLowering &TLI) { | 
|  | 3776 | unsigned NumElems = PermMask.getNumOperands(); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3777 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3778 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); | 
| Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3779 | MVT MaskEltVT = MaskVT.getVectorElementType(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3780 | MVT NewVT = MaskVT; | 
|  | 3781 | switch (VT.getSimpleVT()) { | 
|  | 3782 | default: assert(false && "Unexpected!"); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3783 | case MVT::v4f32: NewVT = MVT::v2f64; break; | 
|  | 3784 | case MVT::v4i32: NewVT = MVT::v2i64; break; | 
|  | 3785 | case MVT::v8i16: NewVT = MVT::v4i32; break; | 
|  | 3786 | case MVT::v16i8: NewVT = MVT::v4i32; break; | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3787 | } | 
|  | 3788 |  | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3789 | if (NewWidth == 2) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3790 | if (VT.isInteger()) | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3791 | NewVT = MVT::v2i64; | 
|  | 3792 | else | 
|  | 3793 | NewVT = MVT::v2f64; | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3794 | } | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3795 | unsigned Scale = NumElems / NewWidth; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3796 | SmallVector<SDValue, 8> MaskVec; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3797 | for (unsigned i = 0; i < NumElems; i += Scale) { | 
|  | 3798 | unsigned StartIdx = ~0U; | 
|  | 3799 | for (unsigned j = 0; j < Scale; ++j) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3800 | SDValue Elt = PermMask.getOperand(i+j); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3801 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3802 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3803 | unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3804 | if (StartIdx == ~0U) | 
|  | 3805 | StartIdx = EltIdx - (EltIdx % Scale); | 
|  | 3806 | if (EltIdx != StartIdx + j) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3807 | return SDValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3808 | } | 
|  | 3809 | if (StartIdx == ~0U) | 
| Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3810 | MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT)); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3811 | else | 
| Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3812 | MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT)); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3813 | } | 
|  | 3814 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3815 | V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1); | 
|  | 3816 | V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2); | 
|  | 3817 | return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2, | 
|  | 3818 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 3819 | &MaskVec[0], MaskVec.size())); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3820 | } | 
|  | 3821 |  | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3822 | /// getVZextMovL - Return a zero-extending vector move low node. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3823 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3824 | static SDValue getVZextMovL(MVT VT, MVT OpVT, | 
|  | 3825 | SDValue SrcOp, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3826 | const X86Subtarget *Subtarget) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3827 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { | 
|  | 3828 | LoadSDNode *LD = NULL; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3829 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3830 | LD = dyn_cast<LoadSDNode>(SrcOp); | 
|  | 3831 | if (!LD) { | 
|  | 3832 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | 
|  | 3833 | // instead. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3834 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3835 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && | 
|  | 3836 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && | 
|  | 3837 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | 
|  | 3838 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { | 
|  | 3839 | // PR2108 | 
|  | 3840 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; | 
|  | 3841 | return DAG.getNode(ISD::BIT_CONVERT, VT, | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3842 | DAG.getNode(X86ISD::VZEXT_MOVL, OpVT, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3843 | DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3844 | SrcOp.getOperand(0) | 
|  | 3845 | .getOperand(0)))); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3846 | } | 
|  | 3847 | } | 
|  | 3848 | } | 
|  | 3849 |  | 
|  | 3850 | return DAG.getNode(ISD::BIT_CONVERT, VT, | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3851 | DAG.getNode(X86ISD::VZEXT_MOVL, OpVT, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3852 | DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp))); | 
|  | 3853 | } | 
|  | 3854 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3855 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of | 
|  | 3856 | /// shuffles. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3857 | static SDValue | 
|  | 3858 | LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2, | 
|  | 3859 | SDValue PermMask, MVT VT, SelectionDAG &DAG) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3860 | MVT MaskVT = PermMask.getValueType(); | 
|  | 3861 | MVT MaskEVT = MaskVT.getVectorElementType(); | 
|  | 3862 | SmallVector<std::pair<int, int>, 8> Locs; | 
| Rafael Espindola | 26d54b3 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 3863 | Locs.resize(4); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3864 | SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT)); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3865 | unsigned NumHi = 0; | 
|  | 3866 | unsigned NumLo = 0; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3867 | for (unsigned i = 0; i != 4; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3868 | SDValue Elt = PermMask.getOperand(i); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3869 | if (Elt.getOpcode() == ISD::UNDEF) { | 
|  | 3870 | Locs[i] = std::make_pair(-1, -1); | 
|  | 3871 | } else { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3872 | unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Dan Gohman | 8ef79eb | 2008-08-04 23:09:15 +0000 | [diff] [blame] | 3873 | assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!"); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3874 | if (Val < 4) { | 
|  | 3875 | Locs[i] = std::make_pair(0, NumLo); | 
|  | 3876 | Mask1[NumLo] = Elt; | 
|  | 3877 | NumLo++; | 
|  | 3878 | } else { | 
|  | 3879 | Locs[i] = std::make_pair(1, NumHi); | 
|  | 3880 | if (2+NumHi < 4) | 
|  | 3881 | Mask1[2+NumHi] = Elt; | 
|  | 3882 | NumHi++; | 
|  | 3883 | } | 
|  | 3884 | } | 
|  | 3885 | } | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3886 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3887 | if (NumLo <= 2 && NumHi <= 2) { | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3888 | // If no more than two elements come from either vector. This can be | 
|  | 3889 | // implemented with two shuffles. First shuffle gather the elements. | 
|  | 3890 | // The second shuffle, which takes the first shuffle as both of its | 
|  | 3891 | // vector operands, put the elements into the right order. | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3892 | V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, | 
|  | 3893 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 3894 | &Mask1[0], Mask1.size())); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3895 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3896 | SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT)); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3897 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3898 | if (Locs[i].first == -1) | 
|  | 3899 | continue; | 
|  | 3900 | else { | 
|  | 3901 | unsigned Idx = (i < 2) ? 0 : 4; | 
|  | 3902 | Idx += Locs[i].first * 2 + Locs[i].second; | 
|  | 3903 | Mask2[i] = DAG.getConstant(Idx, MaskEVT); | 
|  | 3904 | } | 
|  | 3905 | } | 
|  | 3906 |  | 
|  | 3907 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, | 
|  | 3908 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 3909 | &Mask2[0], Mask2.size())); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3910 | } else if (NumLo == 3 || NumHi == 3) { | 
|  | 3911 | // Otherwise, we must have three elements from one vector, call it X, and | 
|  | 3912 | // one element from the other, call it Y.  First, use a shufps to build an | 
|  | 3913 | // intermediate vector with the one element from Y and the element from X | 
|  | 3914 | // that will be in the same half in the final destination (the indexes don't | 
|  | 3915 | // matter). Then, use a shufps to build the final vector, taking the half | 
|  | 3916 | // containing the element from Y from the intermediate, and the other half | 
|  | 3917 | // from X. | 
|  | 3918 | if (NumHi == 3) { | 
|  | 3919 | // Normalize it so the 3 elements come from V1. | 
|  | 3920 | PermMask = CommuteVectorShuffleMask(PermMask, DAG); | 
|  | 3921 | std::swap(V1, V2); | 
|  | 3922 | } | 
|  | 3923 |  | 
|  | 3924 | // Find the element from V2. | 
|  | 3925 | unsigned HiIndex; | 
|  | 3926 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3927 | SDValue Elt = PermMask.getOperand(HiIndex); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3928 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3929 | continue; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3930 | unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue(); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3931 | if (Val >= 4) | 
|  | 3932 | break; | 
|  | 3933 | } | 
|  | 3934 |  | 
|  | 3935 | Mask1[0] = PermMask.getOperand(HiIndex); | 
|  | 3936 | Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT); | 
|  | 3937 | Mask1[2] = PermMask.getOperand(HiIndex^1); | 
|  | 3938 | Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT); | 
|  | 3939 | V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, | 
|  | 3940 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4)); | 
|  | 3941 |  | 
|  | 3942 | if (HiIndex >= 2) { | 
|  | 3943 | Mask1[0] = PermMask.getOperand(0); | 
|  | 3944 | Mask1[1] = PermMask.getOperand(1); | 
|  | 3945 | Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT); | 
|  | 3946 | Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT); | 
|  | 3947 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, | 
|  | 3948 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4)); | 
|  | 3949 | } else { | 
|  | 3950 | Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT); | 
|  | 3951 | Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT); | 
|  | 3952 | Mask1[2] = PermMask.getOperand(2); | 
|  | 3953 | Mask1[3] = PermMask.getOperand(3); | 
|  | 3954 | if (Mask1[2].getOpcode() != ISD::UNDEF) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3955 | Mask1[2] = | 
|  | 3956 | DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4, | 
|  | 3957 | MaskEVT); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3958 | if (Mask1[3].getOpcode() != ISD::UNDEF) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3959 | Mask1[3] = | 
|  | 3960 | DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4, | 
|  | 3961 | MaskEVT); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3962 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, | 
|  | 3963 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4)); | 
|  | 3964 | } | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3965 | } | 
|  | 3966 |  | 
|  | 3967 | // Break it into (shuffle shuffle_hi, shuffle_lo). | 
|  | 3968 | Locs.clear(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3969 | SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT)); | 
|  | 3970 | SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT)); | 
|  | 3971 | SmallVector<SDValue,8> *MaskPtr = &LoMask; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3972 | unsigned MaskIdx = 0; | 
|  | 3973 | unsigned LoIdx = 0; | 
|  | 3974 | unsigned HiIdx = 2; | 
|  | 3975 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3976 | if (i == 2) { | 
|  | 3977 | MaskPtr = &HiMask; | 
|  | 3978 | MaskIdx = 1; | 
|  | 3979 | LoIdx = 0; | 
|  | 3980 | HiIdx = 2; | 
|  | 3981 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3982 | SDValue Elt = PermMask.getOperand(i); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3983 | if (Elt.getOpcode() == ISD::UNDEF) { | 
|  | 3984 | Locs[i] = std::make_pair(-1, -1); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 3985 | } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3986 | Locs[i] = std::make_pair(MaskIdx, LoIdx); | 
|  | 3987 | (*MaskPtr)[LoIdx] = Elt; | 
|  | 3988 | LoIdx++; | 
|  | 3989 | } else { | 
|  | 3990 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | 
|  | 3991 | (*MaskPtr)[HiIdx] = Elt; | 
|  | 3992 | HiIdx++; | 
|  | 3993 | } | 
|  | 3994 | } | 
|  | 3995 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3996 | SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3997 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 3998 | &LoMask[0], LoMask.size())); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3999 | SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4000 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 4001 | &HiMask[0], HiMask.size())); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4002 | SmallVector<SDValue, 8> MaskOps; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4003 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 4004 | if (Locs[i].first == -1) { | 
|  | 4005 | MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT)); | 
|  | 4006 | } else { | 
|  | 4007 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | 
|  | 4008 | MaskOps.push_back(DAG.getConstant(Idx, MaskEVT)); | 
|  | 4009 | } | 
|  | 4010 | } | 
|  | 4011 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle, | 
|  | 4012 | DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
|  | 4013 | &MaskOps[0], MaskOps.size())); | 
|  | 4014 | } | 
|  | 4015 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4016 | SDValue | 
|  | 4017 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { | 
|  | 4018 | SDValue V1 = Op.getOperand(0); | 
|  | 4019 | SDValue V2 = Op.getOperand(1); | 
|  | 4020 | SDValue PermMask = Op.getOperand(2); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4021 | MVT VT = Op.getValueType(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4022 | unsigned NumElems = PermMask.getNumOperands(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4023 | bool isMMX = VT.getSizeInBits() == 64; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4024 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; | 
|  | 4025 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4026 | bool V1IsSplat = false; | 
|  | 4027 | bool V2IsSplat = false; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4028 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4029 | if (isUndefShuffle(Op.getNode())) | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 4030 | return DAG.getNode(ISD::UNDEF, VT); | 
|  | 4031 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4032 | if (isZeroShuffle(Op.getNode())) | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 4033 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 4034 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4035 | if (isIdentityMask(PermMask.getNode())) | 
| Evan Cheng | cea02ff | 2007-06-19 00:02:56 +0000 | [diff] [blame] | 4036 | return V1; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4037 | else if (isIdentityMask(PermMask.getNode(), true)) | 
| Evan Cheng | cea02ff | 2007-06-19 00:02:56 +0000 | [diff] [blame] | 4038 | return V2; | 
|  | 4039 |  | 
| Evan Cheng | 9dbe45c | 2008-09-25 23:35:16 +0000 | [diff] [blame] | 4040 | // Canonicalize movddup shuffles. | 
|  | 4041 | if (V2IsUndef && Subtarget->hasSSE2() && | 
| Evan Cheng | 94d14f2 | 2008-10-06 21:13:08 +0000 | [diff] [blame] | 4042 | VT.getSizeInBits() == 128 && | 
| Evan Cheng | 9dbe45c | 2008-09-25 23:35:16 +0000 | [diff] [blame] | 4043 | X86::isMOVDDUPMask(PermMask.getNode())) | 
|  | 4044 | return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3()); | 
|  | 4045 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4046 | if (isSplatMask(PermMask.getNode())) { | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4047 | if (isMMX || NumElems < 4) return Op; | 
|  | 4048 | // Promote it to a v4{if}32 splat. | 
|  | 4049 | return PromoteSplat(Op, DAG, Subtarget->hasSSE2()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4050 | } | 
|  | 4051 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4052 | // If the shuffle can be profitably rewritten as a narrower shuffle, then | 
|  | 4053 | // do it! | 
|  | 4054 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4055 | SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4056 | if (NewOp.getNode()) | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4057 | return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG)); | 
|  | 4058 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { | 
|  | 4059 | // FIXME: Figure out a cleaner way to do this. | 
|  | 4060 | // Try to make use of movq to zero out the top part. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4061 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4062 | SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4063 | DAG, *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4064 | if (NewOp.getNode()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4065 | SDValue NewV1 = NewOp.getOperand(0); | 
|  | 4066 | SDValue NewV2 = NewOp.getOperand(1); | 
|  | 4067 | SDValue NewMask = NewOp.getOperand(2); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4068 | if (isCommutedMOVL(NewMask.getNode(), true, false)) { | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4069 | NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4070 | return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4071 | } | 
|  | 4072 | } | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4073 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4074 | SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4075 | DAG, *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4076 | if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode())) | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4077 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4078 | DAG, Subtarget); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4079 | } | 
|  | 4080 | } | 
|  | 4081 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4082 | // Check if this can be converted into a logical shift. | 
|  | 4083 | bool isLeft = false; | 
|  | 4084 | unsigned ShAmt = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4085 | SDValue ShVal; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4086 | bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt); | 
|  | 4087 | if (isShift && ShVal.hasOneUse()) { | 
|  | 4088 | // If the shifted value has multiple uses, it may be cheaper to use | 
|  | 4089 | // v_set0 + movlhps or movhlps, etc. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4090 | MVT EVT = VT.getVectorElementType(); | 
|  | 4091 | ShAmt *= EVT.getSizeInBits(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4092 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this); | 
|  | 4093 | } | 
|  | 4094 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4095 | if (X86::isMOVLMask(PermMask.getNode())) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4096 | if (V1IsUndef) | 
|  | 4097 | return V2; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4098 | if (ISD::isBuildVectorAllZeros(V1.getNode())) | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4099 | return getVZextMovL(VT, VT, V2, DAG, Subtarget); | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4100 | if (!isMMX) | 
|  | 4101 | return Op; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4102 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 4103 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4104 | if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) || | 
|  | 4105 | X86::isMOVSLDUPMask(PermMask.getNode()) || | 
|  | 4106 | X86::isMOVHLPSMask(PermMask.getNode()) || | 
|  | 4107 | X86::isMOVHPMask(PermMask.getNode()) || | 
|  | 4108 | X86::isMOVLPMask(PermMask.getNode()))) | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4109 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4110 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4111 | if (ShouldXformToMOVHLPS(PermMask.getNode()) || | 
|  | 4112 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode())) | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4113 | return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4114 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4115 | if (isShift) { | 
|  | 4116 | // No better options. Use a vshl / vsrl. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4117 | MVT EVT = VT.getVectorElementType(); | 
|  | 4118 | ShAmt *= EVT.getSizeInBits(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4119 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this); | 
|  | 4120 | } | 
|  | 4121 |  | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4122 | bool Commuted = false; | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4123 | // FIXME: This should also accept a bitcast of a splat?  Be careful, not | 
|  | 4124 | // 1,1,1,1 -> v8i16 though. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4125 | V1IsSplat = isSplatVector(V1.getNode()); | 
|  | 4126 | V2IsSplat = isSplatVector(V2.getNode()); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4127 |  | 
|  | 4128 | // Canonicalize the splat or undef, if present, to be on the RHS. | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4129 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4130 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4131 | std::swap(V1IsSplat, V2IsSplat); | 
|  | 4132 | std::swap(V1IsUndef, V2IsUndef); | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4133 | Commuted = true; | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4134 | } | 
|  | 4135 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4136 | // FIXME: Figure out a cleaner way to do this. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4137 | if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) { | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4138 | if (V2IsUndef) return V1; | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4139 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4140 | if (V2IsSplat) { | 
|  | 4141 | // V2 is a splat, so the mask may be malformed. That is, it may point | 
|  | 4142 | // to any V2 element. The instruction selectior won't like this. Get | 
|  | 4143 | // a corrected mask and commute to form a proper MOVS{S|D}. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4144 | SDValue NewMask = getMOVLMask(NumElems, DAG); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4145 | if (NewMask.getNode() != PermMask.getNode()) | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4146 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4147 | } | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4148 | return Op; | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4149 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4150 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4151 | if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) || | 
|  | 4152 | X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) || | 
|  | 4153 | X86::isUNPCKLMask(PermMask.getNode()) || | 
|  | 4154 | X86::isUNPCKHMask(PermMask.getNode())) | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4155 | return Op; | 
| Evan Cheng | 8c5766e | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 4156 |  | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4157 | if (V2IsSplat) { | 
|  | 4158 | // Normalize mask so all entries that point to V2 points to its first | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 4159 | // element then try to match unpck{h|l} again. If match, return a | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4160 | // new vector_shuffle with the corrected mask. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4161 | SDValue NewMask = NormalizeMask(PermMask, DAG); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4162 | if (NewMask.getNode() != PermMask.getNode()) { | 
|  | 4163 | if (X86::isUNPCKLMask(PermMask.getNode(), true)) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4164 | SDValue NewMask = getUnpacklMask(NumElems, DAG); | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4165 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4166 | } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4167 | SDValue NewMask = getUnpackhMask(NumElems, DAG); | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4168 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4169 | } | 
|  | 4170 | } | 
|  | 4171 | } | 
|  | 4172 |  | 
|  | 4173 | // Normalize the node to match x86 shuffle ops if needed | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4174 | if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode())) | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4175 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); | 
|  | 4176 |  | 
|  | 4177 | if (Commuted) { | 
|  | 4178 | // Commute is back and try unpck* again. | 
|  | 4179 | Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4180 | if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) || | 
|  | 4181 | X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) || | 
|  | 4182 | X86::isUNPCKLMask(PermMask.getNode()) || | 
|  | 4183 | X86::isUNPCKHMask(PermMask.getNode())) | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4184 | return Op; | 
|  | 4185 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4186 |  | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4187 | // Try PSHUF* first, then SHUFP*. | 
|  | 4188 | // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically | 
|  | 4189 | // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4190 | if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) { | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4191 | if (V2.getOpcode() != ISD::UNDEF) | 
|  | 4192 | return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, | 
|  | 4193 | DAG.getNode(ISD::UNDEF, VT), PermMask); | 
|  | 4194 | return Op; | 
|  | 4195 | } | 
|  | 4196 |  | 
|  | 4197 | if (!isMMX) { | 
|  | 4198 | if (Subtarget->hasSSE2() && | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4199 | (X86::isPSHUFDMask(PermMask.getNode()) || | 
|  | 4200 | X86::isPSHUFHWMask(PermMask.getNode()) || | 
|  | 4201 | X86::isPSHUFLWMask(PermMask.getNode()))) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4202 | MVT RVT = VT; | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4203 | if (VT == MVT::v4f32) { | 
|  | 4204 | RVT = MVT::v4i32; | 
|  | 4205 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, | 
|  | 4206 | DAG.getNode(ISD::BIT_CONVERT, RVT, V1), | 
|  | 4207 | DAG.getNode(ISD::UNDEF, RVT), PermMask); | 
|  | 4208 | } else if (V2.getOpcode() != ISD::UNDEF) | 
|  | 4209 | Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1, | 
|  | 4210 | DAG.getNode(ISD::UNDEF, RVT), PermMask); | 
|  | 4211 | if (RVT != VT) | 
|  | 4212 | Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4213 | return Op; | 
|  | 4214 | } | 
|  | 4215 |  | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4216 | // Binary or unary shufps. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4217 | if (X86::isSHUFPMask(PermMask.getNode()) || | 
|  | 4218 | (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode()))) | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4219 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4220 | } | 
|  | 4221 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4222 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. | 
|  | 4223 | if (VT == MVT::v8i16) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4224 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4225 | if (NewOp.getNode()) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4226 | return NewOp; | 
|  | 4227 | } | 
|  | 4228 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4229 | // Handle all 4 wide cases with a number of shuffles except for MMX. | 
|  | 4230 | if (NumElems == 4 && !isMMX) | 
|  | 4231 | return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4232 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4233 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4234 | } | 
|  | 4235 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4236 | SDValue | 
|  | 4237 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4238 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4239 | MVT VT = Op.getValueType(); | 
|  | 4240 | if (VT.getSizeInBits() == 8) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4241 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4242 | Op.getOperand(0), Op.getOperand(1)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4243 | SDValue Assert  = DAG.getNode(ISD::AssertZext, MVT::i32, Extract, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4244 | DAG.getValueType(VT)); | 
|  | 4245 | return DAG.getNode(ISD::TRUNCATE, VT, Assert); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4246 | } else if (VT.getSizeInBits() == 16) { | 
| Evan Cheng | 1671a30 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4247 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 4248 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | 
|  | 4249 | if (Idx == 0) | 
|  | 4250 | return DAG.getNode(ISD::TRUNCATE, MVT::i16, | 
|  | 4251 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, | 
|  | 4252 | DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, | 
|  | 4253 | Op.getOperand(0)), | 
|  | 4254 | Op.getOperand(1))); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4255 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4256 | Op.getOperand(0), Op.getOperand(1)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4257 | SDValue Assert  = DAG.getNode(ISD::AssertZext, MVT::i32, Extract, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4258 | DAG.getValueType(VT)); | 
|  | 4259 | return DAG.getNode(ISD::TRUNCATE, VT, Assert); | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4260 | } else if (VT == MVT::f32) { | 
|  | 4261 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy | 
|  | 4262 | // the result back to FR32 register. It's only worth matching if the | 
| Dan Gohman | 99cdf88 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4263 | // result has a single use which is a store or a bitcast to i32.  And in | 
|  | 4264 | // the case of a store, it's not worth it if the index is a constant 0, | 
|  | 4265 | // because a MOVSSmr can be used instead, which is smaller and faster. | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4266 | if (!Op.hasOneUse()) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4267 | return SDValue(); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4268 | SDNode *User = *Op.getNode()->use_begin(); | 
| Dan Gohman | 99cdf88 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4269 | if ((User->getOpcode() != ISD::STORE || | 
|  | 4270 | (isa<ConstantSDNode>(Op.getOperand(1)) && | 
|  | 4271 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | 
| Dan Gohman | d43d3be | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4272 | (User->getOpcode() != ISD::BIT_CONVERT || | 
|  | 4273 | User->getValueType(0) != MVT::i32)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4274 | return SDValue(); | 
|  | 4275 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4276 | DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)), | 
|  | 4277 | Op.getOperand(1)); | 
|  | 4278 | return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4279 | } else if (VT == MVT::i32) { | 
|  | 4280 | // ExtractPS works with constant index. | 
|  | 4281 | if (isa<ConstantSDNode>(Op.getOperand(1))) | 
|  | 4282 | return Op; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4283 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4284 | return SDValue(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4285 | } | 
|  | 4286 |  | 
|  | 4287 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4288 | SDValue | 
|  | 4289 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4290 | if (!isa<ConstantSDNode>(Op.getOperand(1))) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4291 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4292 |  | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4293 | if (Subtarget->hasSSE41()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4294 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4295 | if (Res.getNode()) | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4296 | return Res; | 
|  | 4297 | } | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4298 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4299 | MVT VT = Op.getValueType(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4300 | // TODO: handle v16i8. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4301 | if (VT.getSizeInBits() == 16) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4302 | SDValue Vec = Op.getOperand(0); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4303 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4304 | if (Idx == 0) | 
|  | 4305 | return DAG.getNode(ISD::TRUNCATE, MVT::i16, | 
|  | 4306 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, | 
|  | 4307 | DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec), | 
|  | 4308 | Op.getOperand(1))); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4309 | // Transform it so it match pextrw which produces a 32-bit result. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4310 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4311 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT, | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4312 | Op.getOperand(0), Op.getOperand(1)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4313 | SDValue Assert  = DAG.getNode(ISD::AssertZext, EVT, Extract, | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4314 | DAG.getValueType(VT)); | 
|  | 4315 | return DAG.getNode(ISD::TRUNCATE, VT, Assert); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4316 | } else if (VT.getSizeInBits() == 32) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4317 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4318 | if (Idx == 0) | 
|  | 4319 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4320 | // SHUFPS the element to the lowest double word, then movss. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4321 | MVT MaskVT = MVT::getIntVectorWithNumElements(4); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4322 | SmallVector<SDValue, 8> IdxVec; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4323 | IdxVec. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4324 | push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType())); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4325 | IdxVec. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4326 | push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType())); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4327 | IdxVec. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4328 | push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType())); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4329 | IdxVec. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4330 | push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType())); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4331 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
| Chris Lattner | ed728e8 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 4332 | &IdxVec[0], IdxVec.size()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4333 | SDValue Vec = Op.getOperand(0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4334 | Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(), | 
| Evan Cheng | 922e191 | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 4335 | Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4336 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4337 | DAG.getIntPtrConstant(0)); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4338 | } else if (VT.getSizeInBits() == 64) { | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4339 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b | 
|  | 4340 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | 
|  | 4341 | //        to match extract_elt for f64. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4342 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4343 | if (Idx == 0) | 
|  | 4344 | return Op; | 
|  | 4345 |  | 
|  | 4346 | // UNPCKHPD the element to the lowest double word, then movsd. | 
|  | 4347 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | 
|  | 4348 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | 
| Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 4349 | MVT MaskVT = MVT::getIntVectorWithNumElements(2); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4350 | SmallVector<SDValue, 8> IdxVec; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4351 | IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType())); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 4352 | IdxVec. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4353 | push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType())); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4354 | SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, | 
| Chris Lattner | ed728e8 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 4355 | &IdxVec[0], IdxVec.size()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4356 | SDValue Vec = Op.getOperand(0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4357 | Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(), | 
|  | 4358 | Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask); | 
|  | 4359 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4360 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4361 | } | 
|  | 4362 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4363 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4364 | } | 
|  | 4365 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4366 | SDValue | 
|  | 4367 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4368 | MVT VT = Op.getValueType(); | 
|  | 4369 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4370 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4371 | SDValue N0 = Op.getOperand(0); | 
|  | 4372 | SDValue N1 = Op.getOperand(1); | 
|  | 4373 | SDValue N2 = Op.getOperand(2); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4374 |  | 
| Dan Gohman | 7c2bf62 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4375 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && | 
|  | 4376 | isa<ConstantSDNode>(N2)) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4377 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4378 | : X86ISD::PINSRW; | 
|  | 4379 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second | 
|  | 4380 | // argument. | 
|  | 4381 | if (N1.getValueType() != MVT::i32) | 
|  | 4382 | N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1); | 
|  | 4383 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4384 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4385 | return DAG.getNode(Opc, VT, N0, N1, N2); | 
| Dan Gohman | 65d83cc | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4386 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4387 | // Bits [7:6] of the constant are the source select.  This will always be | 
|  | 4388 | //  zero here.  The DAG Combiner may combine an extract_elt index into these | 
|  | 4389 | //  bits.  For example (insert (extract, 3), 2) could be matched by putting | 
|  | 4390 | //  the '3' into bits [7:6] of X86ISD::INSERTPS. | 
|  | 4391 | // Bits [5:4] of the constant are the destination select.  This is the | 
|  | 4392 | //  value of the incoming immediate. | 
|  | 4393 | // Bits [3:0] of the constant are the zero mask.  The DAG Combiner may | 
|  | 4394 | //   combine either bitwise AND or insert of float 0.0 to set these bits. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4395 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4396 | return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4397 | } else if (EVT == MVT::i32) { | 
|  | 4398 | // InsertPS works with constant index. | 
|  | 4399 | if (isa<ConstantSDNode>(N2)) | 
|  | 4400 | return Op; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4401 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4402 | return SDValue(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4403 | } | 
|  | 4404 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4405 | SDValue | 
|  | 4406 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4407 | MVT VT = Op.getValueType(); | 
|  | 4408 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4409 |  | 
|  | 4410 | if (Subtarget->hasSSE41()) | 
|  | 4411 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | 
|  | 4412 |  | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4413 | if (EVT == MVT::i8) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4414 | return SDValue(); | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4415 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4416 | SDValue N0 = Op.getOperand(0); | 
|  | 4417 | SDValue N1 = Op.getOperand(1); | 
|  | 4418 | SDValue N2 = Op.getOperand(2); | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4419 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4420 | if (EVT.getSizeInBits() == 16) { | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4421 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 | 
|  | 4422 | // as its second argument. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4423 | if (N1.getValueType() != MVT::i32) | 
|  | 4424 | N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1); | 
|  | 4425 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4426 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4427 | return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4428 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4429 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4430 | } | 
|  | 4431 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4432 | SDValue | 
|  | 4433 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 0384670 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4434 | if (Op.getValueType() == MVT::v2f32) | 
|  | 4435 | return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32, | 
|  | 4436 | DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32, | 
|  | 4437 | DAG.getNode(ISD::BIT_CONVERT, MVT::i32, | 
|  | 4438 | Op.getOperand(0)))); | 
|  | 4439 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4440 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0)); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4441 | MVT VT = MVT::v2i32; | 
|  | 4442 | switch (Op.getValueType().getSimpleVT()) { | 
| Evan Cheng | 6200c22 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4443 | default: break; | 
|  | 4444 | case MVT::v16i8: | 
|  | 4445 | case MVT::v8i16: | 
|  | 4446 | VT = MVT::v4i32; | 
|  | 4447 | break; | 
|  | 4448 | } | 
|  | 4449 | return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), | 
|  | 4450 | DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4451 | } | 
|  | 4452 |  | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4453 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as | 
|  | 4454 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | 
|  | 4455 | // one of the above mentioned nodes. It has to be wrapped because otherwise | 
|  | 4456 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | 
|  | 4457 | // be used to form addressing mode. These wrapped nodes will be selected | 
|  | 4458 | // into MOV32ri. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4459 | SDValue | 
|  | 4460 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4461 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4462 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), | 
| Evan Cheng | 0b16922 | 2006-11-29 23:19:46 +0000 | [diff] [blame] | 4463 | getPointerTy(), | 
|  | 4464 | CP->getAlignment()); | 
| Evan Cheng | 62cdc3f | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 4465 | Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result); | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4466 | // With PIC, the address is actually $g + Offset. | 
|  | 4467 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4468 | !Subtarget->isPICStyleRIPRel()) { | 
|  | 4469 | Result = DAG.getNode(ISD::ADD, getPointerTy(), | 
|  | 4470 | DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), | 
|  | 4471 | Result); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4472 | } | 
|  | 4473 |  | 
|  | 4474 | return Result; | 
|  | 4475 | } | 
|  | 4476 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4477 | SDValue | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4478 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4479 | int64_t Offset, | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4480 | SelectionDAG &DAG) const { | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4481 | bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_; | 
|  | 4482 | bool ExtraLoadRequired = | 
|  | 4483 | Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false); | 
|  | 4484 |  | 
|  | 4485 | // Create the TargetGlobalAddress node, folding in the constant | 
|  | 4486 | // offset if it is legal. | 
|  | 4487 | SDValue Result; | 
| Dan Gohman | 269246b | 2008-10-21 03:38:42 +0000 | [diff] [blame] | 4488 | if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) { | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4489 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); | 
|  | 4490 | Offset = 0; | 
|  | 4491 | } else | 
|  | 4492 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0); | 
| Evan Cheng | 62cdc3f | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 4493 | Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4494 |  | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4495 | // With PIC, the address is actually $g + Offset. | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4496 | if (IsPic && !Subtarget->isPICStyleRIPRel()) { | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4497 | Result = DAG.getNode(ISD::ADD, getPointerTy(), | 
|  | 4498 | DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), | 
|  | 4499 | Result); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4500 | } | 
| Anton Korobeynikov | 430e68a1 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 4501 |  | 
|  | 4502 | // For Darwin & Mingw32, external and weak symbols are indirect, so we want to | 
|  | 4503 | // load the value at address GV, not the value of GV itself. This means that | 
|  | 4504 | // the GlobalAddress must be in the base or index register of the address, not | 
|  | 4505 | // the GV offset field. Platform check is inside GVRequiresExtraLoad() call | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4506 | // The same applies for external symbols during PIC codegen | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4507 | if (ExtraLoadRequired) | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 4508 | Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4509 | PseudoSourceValue::getGOT(), 0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4510 |  | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4511 | // If there was a non-zero offset that we didn't fold, create an explicit | 
|  | 4512 | // addition for it. | 
|  | 4513 | if (Offset != 0) | 
|  | 4514 | Result = DAG.getNode(ISD::ADD, getPointerTy(), Result, | 
|  | 4515 | DAG.getConstant(Offset, getPointerTy())); | 
|  | 4516 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4517 | return Result; | 
|  | 4518 | } | 
|  | 4519 |  | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4520 | SDValue | 
|  | 4521 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { | 
|  | 4522 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4523 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); | 
|  | 4524 | return LowerGlobalAddress(GV, Offset, DAG); | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4525 | } | 
|  | 4526 |  | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4527 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4528 | static SDValue | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4529 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4530 | const MVT PtrVT) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4531 | SDValue InFlag; | 
|  | 4532 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX, | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4533 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 4534 | PtrVT), InFlag); | 
|  | 4535 | InFlag = Chain.getValue(1); | 
|  | 4536 |  | 
|  | 4537 | // emit leal symbol@TLSGD(,%ebx,1), %eax | 
|  | 4538 | SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4539 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4540 | GA->getValueType(0), | 
|  | 4541 | GA->getOffset()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4542 | SDValue Ops[] = { Chain,  TGA, InFlag }; | 
|  | 4543 | SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4544 | InFlag = Result.getValue(2); | 
|  | 4545 | Chain = Result.getValue(1); | 
|  | 4546 |  | 
|  | 4547 | // call ___tls_get_addr. This function receives its argument in | 
|  | 4548 | // the register EAX. | 
|  | 4549 | Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag); | 
|  | 4550 | InFlag = Chain.getValue(1); | 
|  | 4551 |  | 
|  | 4552 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4553 | SDValue Ops1[] = { Chain, | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4554 | DAG.getTargetExternalSymbol("___tls_get_addr", | 
|  | 4555 | PtrVT), | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4556 | DAG.getRegister(X86::EAX, PtrVT), | 
|  | 4557 | DAG.getRegister(X86::EBX, PtrVT), | 
|  | 4558 | InFlag }; | 
|  | 4559 | Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5); | 
|  | 4560 | InFlag = Chain.getValue(1); | 
|  | 4561 |  | 
|  | 4562 | return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag); | 
|  | 4563 | } | 
|  | 4564 |  | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4565 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4566 | static SDValue | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4567 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4568 | const MVT PtrVT) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4569 | SDValue InFlag, Chain; | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4570 |  | 
|  | 4571 | // emit leaq symbol@TLSGD(%rip), %rdi | 
|  | 4572 | SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4573 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4574 | GA->getValueType(0), | 
|  | 4575 | GA->getOffset()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4576 | SDValue Ops[]  = { DAG.getEntryNode(), TGA}; | 
|  | 4577 | SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2); | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4578 | Chain  = Result.getValue(1); | 
|  | 4579 | InFlag = Result.getValue(2); | 
|  | 4580 |  | 
| Anton Korobeynikov | 93584cd | 2008-08-16 12:58:29 +0000 | [diff] [blame] | 4581 | // call __tls_get_addr. This function receives its argument in | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4582 | // the register RDI. | 
|  | 4583 | Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag); | 
|  | 4584 | InFlag = Chain.getValue(1); | 
|  | 4585 |  | 
|  | 4586 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4587 | SDValue Ops1[] = { Chain, | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4588 | DAG.getTargetExternalSymbol("__tls_get_addr", | 
|  | 4589 | PtrVT), | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4590 | DAG.getRegister(X86::RDI, PtrVT), | 
|  | 4591 | InFlag }; | 
|  | 4592 | Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4); | 
|  | 4593 | InFlag = Chain.getValue(1); | 
|  | 4594 |  | 
|  | 4595 | return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag); | 
|  | 4596 | } | 
|  | 4597 |  | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4598 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or | 
|  | 4599 | // "local exec" model. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4600 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4601 | const MVT PtrVT) { | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4602 | // Get the Thread Pointer | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4603 | SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4604 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial | 
|  | 4605 | // exec) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4606 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4607 | GA->getValueType(0), | 
|  | 4608 | GA->getOffset()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4609 | SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA); | 
| Lauro Ramos Venancio | efb8077 | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4610 |  | 
|  | 4611 | if (GA->getGlobal()->isDeclaration()) // initial exec TLS model | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 4612 | Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4613 | PseudoSourceValue::getGOT(), 0); | 
| Lauro Ramos Venancio | efb8077 | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4614 |  | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4615 | // The address of the thread local variable is the add of the thread | 
|  | 4616 | // pointer with the offset of the variable. | 
|  | 4617 | return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset); | 
|  | 4618 | } | 
|  | 4619 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4620 | SDValue | 
|  | 4621 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4622 | // TODO: implement the "local dynamic" model | 
| Lauro Ramos Venancio | 4e91908 | 2007-04-21 20:56:26 +0000 | [diff] [blame] | 4623 | // TODO: implement the "initial exec"model for pic executables | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4624 | assert(Subtarget->isTargetELF() && | 
|  | 4625 | "TLS not implemented for non-ELF targets"); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4626 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); | 
|  | 4627 | // If the relocation model is PIC, use the "General Dynamic" TLS Model, | 
|  | 4628 | // otherwise use the "Local Exec"TLS Model | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4629 | if (Subtarget->is64Bit()) { | 
|  | 4630 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); | 
|  | 4631 | } else { | 
|  | 4632 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) | 
|  | 4633 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); | 
|  | 4634 | else | 
|  | 4635 | return LowerToTLSExecModel(GA, DAG, getPointerTy()); | 
|  | 4636 | } | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4637 | } | 
|  | 4638 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4639 | SDValue | 
|  | 4640 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4641 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); | 
|  | 4642 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy()); | 
| Evan Cheng | 62cdc3f | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 4643 | Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result); | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4644 | // With PIC, the address is actually $g + Offset. | 
|  | 4645 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4646 | !Subtarget->isPICStyleRIPRel()) { | 
|  | 4647 | Result = DAG.getNode(ISD::ADD, getPointerTy(), | 
|  | 4648 | DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), | 
|  | 4649 | Result); | 
|  | 4650 | } | 
|  | 4651 |  | 
|  | 4652 | return Result; | 
|  | 4653 | } | 
|  | 4654 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4655 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4656 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4657 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy()); | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4658 | Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result); | 
|  | 4659 | // With PIC, the address is actually $g + Offset. | 
|  | 4660 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
|  | 4661 | !Subtarget->isPICStyleRIPRel()) { | 
|  | 4662 | Result = DAG.getNode(ISD::ADD, getPointerTy(), | 
|  | 4663 | DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), | 
|  | 4664 | Result); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4665 | } | 
|  | 4666 |  | 
|  | 4667 | return Result; | 
|  | 4668 | } | 
|  | 4669 |  | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4670 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and | 
|  | 4671 | /// take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4672 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4673 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4674 | MVT VT = Op.getValueType(); | 
|  | 4675 | unsigned VTBits = VT.getSizeInBits(); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4676 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4677 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 4678 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 4679 | SDValue ShAmt  = Op.getOperand(2); | 
|  | 4680 | SDValue Tmp1 = isSRA ? | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4681 | DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) : | 
|  | 4682 | DAG.getConstant(0, VT); | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4683 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4684 | SDValue Tmp2, Tmp3; | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4685 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4686 | Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt); | 
|  | 4687 | Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4688 | } else { | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4689 | Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt); | 
|  | 4690 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4691 | } | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4692 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4693 | SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt, | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4694 | DAG.getConstant(VTBits, MVT::i8)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4695 | SDValue Cond = DAG.getNode(X86ISD::CMP, VT, | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4696 | AndNode, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4697 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4698 | SDValue Hi, Lo; | 
|  | 4699 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
|  | 4700 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; | 
|  | 4701 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | 
| Duncan Sands | 1ae6ef8 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4702 |  | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4703 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Duncan Sands | 1ae6ef8 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4704 | Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4); | 
|  | 4705 | Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4706 | } else { | 
| Duncan Sands | 1ae6ef8 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4707 | Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4); | 
|  | 4708 | Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4709 | } | 
|  | 4710 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4711 | SDValue Ops[2] = { Lo, Hi }; | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 4712 | return DAG.getMergeValues(Ops, 2); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4713 | } | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4714 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4715 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4716 | MVT SrcVT = Op.getOperand(0).getValueType(); | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4717 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4718 | "Unknown SINT_TO_FP to lower!"); | 
|  | 4719 |  | 
|  | 4720 | // These are really Legal; caller falls through into that case. | 
|  | 4721 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4722 | return SDValue(); | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4723 | if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 && | 
|  | 4724 | Subtarget->is64Bit()) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4725 | return SDValue(); | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4726 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4727 | unsigned Size = SrcVT.getSizeInBits()/8; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4728 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 4729 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4730 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
|  | 4731 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 4732 | StackSlot, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4733 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4734 |  | 
|  | 4735 | // Build the FILD | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4736 | SDVTList Tys; | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4737 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4738 | if (useSSE) | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4739 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); | 
|  | 4740 | else | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4741 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4742 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4743 | Ops.push_back(Chain); | 
|  | 4744 | Ops.push_back(StackSlot); | 
|  | 4745 | Ops.push_back(DAG.getValueType(SrcVT)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4746 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4747 | Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4748 |  | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4749 | if (useSSE) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4750 | Chain = Result.getValue(1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4751 | SDValue InFlag = Result.getValue(2); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4752 |  | 
|  | 4753 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | 
|  | 4754 | // shouldn't be necessary except that RFP cannot be live across | 
|  | 4755 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4756 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4757 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4758 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4759 | Tys = DAG.getVTList(MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4760 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4761 | Ops.push_back(Chain); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4762 | Ops.push_back(Result); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4763 | Ops.push_back(StackSlot); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4764 | Ops.push_back(DAG.getValueType(Op.getValueType())); | 
|  | 4765 | Ops.push_back(InFlag); | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 4766 | Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size()); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 4767 | Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4768 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4769 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4770 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4771 | return Result; | 
|  | 4772 | } | 
|  | 4773 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4774 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. | 
|  | 4775 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { | 
|  | 4776 | // This algorithm is not obvious. Here it is in C code, more or less: | 
|  | 4777 | /* | 
|  | 4778 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | 
|  | 4779 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | 
|  | 4780 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4781 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4782 | // Copy ints to xmm registers. | 
|  | 4783 | __m128i xh = _mm_cvtsi32_si128( hi ); | 
|  | 4784 | __m128i xl = _mm_cvtsi32_si128( lo ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4785 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4786 | // Combine into low half of a single xmm register. | 
|  | 4787 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | 
|  | 4788 | __m128d d; | 
|  | 4789 | double sd; | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4790 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4791 | // Merge in appropriate exponents to give the integer bits the right | 
|  | 4792 | // magnitude. | 
|  | 4793 | x = _mm_unpacklo_epi32( x, exp ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4794 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4795 | // Subtract away the biases to deal with the IEEE-754 double precision | 
|  | 4796 | // implicit 1. | 
|  | 4797 | d = _mm_sub_pd( (__m128d) x, bias ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4798 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4799 | // All conversions up to here are exact. The correctly rounded result is | 
|  | 4800 | // calculated using the current rounding mode using the following | 
|  | 4801 | // horizontal add. | 
|  | 4802 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | 
|  | 4803 | _mm_store_sd( &sd, d );   // Because we are returning doubles in XMM, this | 
|  | 4804 | // store doesn't really need to be here (except | 
|  | 4805 | // maybe to zero the other double) | 
|  | 4806 | return sd; | 
|  | 4807 | } | 
|  | 4808 | */ | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4809 |  | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4810 | // Build some magic constants. | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4811 | std::vector<Constant*> CV0; | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4812 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); | 
|  | 4813 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); | 
|  | 4814 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4815 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4816 | Constant *C0 = ConstantVector::get(CV0); | 
|  | 4817 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4); | 
|  | 4818 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4819 | std::vector<Constant*> CV1; | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4820 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); | 
|  | 4821 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); | 
|  | 4822 | Constant *C1 = ConstantVector::get(CV1); | 
|  | 4823 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4); | 
|  | 4824 |  | 
|  | 4825 | SmallVector<SDValue, 4> MaskVec; | 
|  | 4826 | MaskVec.push_back(DAG.getConstant(0, MVT::i32)); | 
|  | 4827 | MaskVec.push_back(DAG.getConstant(4, MVT::i32)); | 
|  | 4828 | MaskVec.push_back(DAG.getConstant(1, MVT::i32)); | 
|  | 4829 | MaskVec.push_back(DAG.getConstant(5, MVT::i32)); | 
|  | 4830 | SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, &MaskVec[0], | 
|  | 4831 | MaskVec.size()); | 
|  | 4832 | SmallVector<SDValue, 4> MaskVec2; | 
| Duncan Sands | 5ee1dde | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4833 | MaskVec2.push_back(DAG.getConstant(1, MVT::i32)); | 
|  | 4834 | MaskVec2.push_back(DAG.getConstant(0, MVT::i32)); | 
|  | 4835 | SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec2[0], | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4836 | MaskVec2.size()); | 
|  | 4837 |  | 
|  | 4838 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32, | 
| Duncan Sands | 5ee1dde | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4839 | DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, | 
|  | 4840 | Op.getOperand(0), | 
|  | 4841 | DAG.getIntPtrConstant(1))); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4842 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32, | 
| Duncan Sands | 5ee1dde | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4843 | DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, | 
|  | 4844 | Op.getOperand(0), | 
|  | 4845 | DAG.getIntPtrConstant(0))); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4846 | SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, | 
|  | 4847 | XR1, XR2, UnpcklMask); | 
|  | 4848 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, DAG.getEntryNode(), CPIdx0, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4849 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4850 | false, 16); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4851 | SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4852 | Unpck1, CLod0, UnpcklMask); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4853 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Unpck2); | 
|  | 4854 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, CLod0.getValue(1), CPIdx1, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4855 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4856 | false, 16); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4857 | SDValue Sub = DAG.getNode(ISD::FSUB, MVT::v2f64, XR2F, CLod1); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4858 |  | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4859 | // Add the halves; easiest way is to swap them into another reg first. | 
|  | 4860 | SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2f64, | 
|  | 4861 | Sub, Sub, ShufMask); | 
|  | 4862 | SDValue Add = DAG.getNode(ISD::FADD, MVT::v2f64, Shuf, Sub); | 
|  | 4863 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, Add, | 
|  | 4864 | DAG.getIntPtrConstant(0)); | 
|  | 4865 | } | 
|  | 4866 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4867 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. | 
|  | 4868 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { | 
|  | 4869 | // FP constant to bias correct the final result. | 
|  | 4870 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | 
|  | 4871 | MVT::f64); | 
|  | 4872 |  | 
|  | 4873 | // Load the 32-bit value into an XMM register. | 
|  | 4874 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32, | 
|  | 4875 | DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, | 
|  | 4876 | Op.getOperand(0), | 
|  | 4877 | DAG.getIntPtrConstant(0))); | 
|  | 4878 |  | 
|  | 4879 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, | 
|  | 4880 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Load), | 
|  | 4881 | DAG.getIntPtrConstant(0)); | 
|  | 4882 |  | 
|  | 4883 | // Or the load with the bias. | 
|  | 4884 | SDValue Or = DAG.getNode(ISD::OR, MVT::v2i64, | 
|  | 4885 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, | 
|  | 4886 | DAG.getNode(ISD::SCALAR_TO_VECTOR, | 
| Evan Cheng | 8f367e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4887 | MVT::v2f64, Load)), | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4888 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, | 
|  | 4889 | DAG.getNode(ISD::SCALAR_TO_VECTOR, | 
| Evan Cheng | 8f367e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4890 | MVT::v2f64, Bias))); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4891 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, | 
|  | 4892 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Or), | 
|  | 4893 | DAG.getIntPtrConstant(0)); | 
|  | 4894 |  | 
|  | 4895 | // Subtract the bias. | 
|  | 4896 | SDValue Sub = DAG.getNode(ISD::FSUB, MVT::f64, Or, Bias); | 
|  | 4897 |  | 
|  | 4898 | // Handle final rounding. | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4899 | MVT DestVT = Op.getValueType(); | 
|  | 4900 |  | 
|  | 4901 | if (DestVT.bitsLT(MVT::f64)) { | 
|  | 4902 | return DAG.getNode(ISD::FP_ROUND, DestVT, Sub, | 
|  | 4903 | DAG.getIntPtrConstant(0)); | 
|  | 4904 | } else if (DestVT.bitsGT(MVT::f64)) { | 
|  | 4905 | return DAG.getNode(ISD::FP_EXTEND, DestVT, Sub); | 
|  | 4906 | } | 
|  | 4907 |  | 
|  | 4908 | // Handle final rounding. | 
|  | 4909 | return Sub; | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4910 | } | 
|  | 4911 |  | 
|  | 4912 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 7e9ef4d | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4913 | SDValue N0 = Op.getOperand(0); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4914 |  | 
| Evan Cheng | 7e9ef4d | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4915 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't | 
|  | 4916 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform | 
|  | 4917 | // the optimization here. | 
|  | 4918 | if (DAG.SignBitIsZero(N0)) | 
|  | 4919 | return DAG.getNode(ISD::SINT_TO_FP, Op.getValueType(), N0); | 
|  | 4920 |  | 
|  | 4921 | MVT SrcVT = N0.getValueType(); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4922 | if (SrcVT == MVT::i64) { | 
|  | 4923 | // We only handle SSE2 f64 target here; caller can handle the rest. | 
|  | 4924 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) | 
|  | 4925 | return SDValue(); | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4926 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4927 | return LowerUINT_TO_FP_i64(Op, DAG); | 
|  | 4928 | } else if (SrcVT == MVT::i32) { | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4929 | return LowerUINT_TO_FP_i32(Op, DAG); | 
|  | 4930 | } | 
|  | 4931 |  | 
|  | 4932 | assert(0 && "Unknown UINT_TO_FP to lower!"); | 
|  | 4933 | return SDValue(); | 
|  | 4934 | } | 
|  | 4935 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4936 | std::pair<SDValue,SDValue> X86TargetLowering:: | 
|  | 4937 | FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4938 | assert(Op.getValueType().getSimpleVT() <= MVT::i64 && | 
|  | 4939 | Op.getValueType().getSimpleVT() >= MVT::i16 && | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4940 | "Unknown FP_TO_SINT to lower!"); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4941 |  | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4942 | // These are really Legal. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 4943 | if (Op.getValueType() == MVT::i32 && | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4944 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4945 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 7d67e54 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 4946 | if (Subtarget->is64Bit() && | 
|  | 4947 | Op.getValueType() == MVT::i64 && | 
|  | 4948 | Op.getOperand(0).getValueType() != MVT::f80) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4949 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4950 |  | 
| Evan Cheng | 7bcfd8f | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 4951 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary | 
|  | 4952 | // stack slot. | 
|  | 4953 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4954 | unsigned MemSize = Op.getValueType().getSizeInBits()/8; | 
| Evan Cheng | 7bcfd8f | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 4955 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4956 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4957 | unsigned Opc; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4958 | switch (Op.getValueType().getSimpleVT()) { | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4959 | default: assert(0 && "Invalid FP_TO_SINT to lower!"); | 
|  | 4960 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; | 
|  | 4961 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | 
|  | 4962 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4963 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4964 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4965 | SDValue Chain = DAG.getEntryNode(); | 
|  | 4966 | SDValue Value = Op.getOperand(0); | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4967 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4968 | assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!"); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 4969 | Chain = DAG.getStore(Chain, Value, StackSlot, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4970 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4971 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4972 | SDValue Ops[] = { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4973 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) | 
|  | 4974 | }; | 
|  | 4975 | Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4976 | Chain = Value.getValue(1); | 
|  | 4977 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
|  | 4978 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
|  | 4979 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4980 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4981 | // Build the FP_TO_INT*_IN_MEM | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4982 | SDValue Ops[] = { Chain, Value, StackSlot }; | 
|  | 4983 | SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3); | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 4984 |  | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4985 | return std::make_pair(FIST, StackSlot); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4986 | } | 
|  | 4987 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4988 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { | 
|  | 4989 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG); | 
|  | 4990 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4991 | if (FIST.getNode() == 0) return SDValue(); | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 4992 |  | 
|  | 4993 | // Load the result. | 
|  | 4994 | return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0); | 
|  | 4995 | } | 
|  | 4996 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4997 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4998 | MVT VT = Op.getValueType(); | 
|  | 4999 | MVT EltVT = VT; | 
|  | 5000 | if (VT.isVector()) | 
|  | 5001 | EltVT = VT.getVectorElementType(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5002 | std::vector<Constant*> CV; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5003 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5004 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5005 | CV.push_back(C); | 
|  | 5006 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5007 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5008 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5009 | CV.push_back(C); | 
|  | 5010 | CV.push_back(C); | 
|  | 5011 | CV.push_back(C); | 
|  | 5012 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5013 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5014 | Constant *C = ConstantVector::get(CV); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5015 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4); | 
|  | 5016 | SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5017 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5018 | false, 16); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5019 | return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask); | 
|  | 5020 | } | 
|  | 5021 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5022 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5023 | MVT VT = Op.getValueType(); | 
|  | 5024 | MVT EltVT = VT; | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5025 | unsigned EltNum = 1; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5026 | if (VT.isVector()) { | 
|  | 5027 | EltVT = VT.getVectorElementType(); | 
|  | 5028 | EltNum = VT.getVectorNumElements(); | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5029 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5030 | std::vector<Constant*> CV; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5031 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5032 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5033 | CV.push_back(C); | 
|  | 5034 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5035 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5036 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5037 | CV.push_back(C); | 
|  | 5038 | CV.push_back(C); | 
|  | 5039 | CV.push_back(C); | 
|  | 5040 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5041 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5042 | Constant *C = ConstantVector::get(CV); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5043 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4); | 
|  | 5044 | SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5045 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5046 | false, 16); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5047 | if (VT.isVector()) { | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5048 | return DAG.getNode(ISD::BIT_CONVERT, VT, | 
|  | 5049 | DAG.getNode(ISD::XOR, MVT::v2i64, | 
|  | 5050 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)), | 
|  | 5051 | DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask))); | 
|  | 5052 | } else { | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5053 | return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask); | 
|  | 5054 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5055 | } | 
|  | 5056 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5057 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { | 
|  | 5058 | SDValue Op0 = Op.getOperand(0); | 
|  | 5059 | SDValue Op1 = Op.getOperand(1); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5060 | MVT VT = Op.getValueType(); | 
|  | 5061 | MVT SrcVT = Op1.getValueType(); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5062 |  | 
|  | 5063 | // If second operand is smaller, extend it first. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5064 | if (SrcVT.bitsLT(VT)) { | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5065 | Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1); | 
|  | 5066 | SrcVT = VT; | 
|  | 5067 | } | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5068 | // And if it is bigger, shrink it first. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5069 | if (SrcVT.bitsGT(VT)) { | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5070 | Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1)); | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5071 | SrcVT = VT; | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5072 | } | 
|  | 5073 |  | 
|  | 5074 | // At this point the operands and the result should have the same | 
|  | 5075 | // type, and that won't be f80 since that is not custom lowered. | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5076 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5077 | // First get the sign bit of second operand. | 
|  | 5078 | std::vector<Constant*> CV; | 
|  | 5079 | if (SrcVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5080 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); | 
|  | 5081 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5082 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5083 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); | 
|  | 5084 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5085 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5086 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5087 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5088 | Constant *C = ConstantVector::get(CV); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5089 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4); | 
|  | 5090 | SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5091 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5092 | false, 16); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5093 | SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5094 |  | 
|  | 5095 | // Shift sign bit right or left if the two operands have different types. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5096 | if (SrcVT.bitsGT(VT)) { | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5097 | // Op0 is MVT::f32, Op1 is MVT::f64. | 
|  | 5098 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit); | 
|  | 5099 | SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit, | 
|  | 5100 | DAG.getConstant(32, MVT::i32)); | 
|  | 5101 | SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit); | 
|  | 5102 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5103 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5104 | } | 
|  | 5105 |  | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5106 | // Clear first operand sign bit. | 
|  | 5107 | CV.clear(); | 
|  | 5108 | if (VT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5109 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); | 
|  | 5110 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5111 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5112 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); | 
|  | 5113 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5114 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5115 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5116 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5117 | C = ConstantVector::get(CV); | 
|  | 5118 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 4); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5119 | SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5120 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5121 | false, 16); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5122 | SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5123 |  | 
|  | 5124 | // Or the value with the sign bit. | 
|  | 5125 | return DAG.getNode(X86ISD::FOR, VT, Val, SignBit); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5126 | } | 
|  | 5127 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5128 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5129 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5130 | SDValue Op0 = Op.getOperand(0); | 
|  | 5131 | SDValue Op1 = Op.getOperand(1); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5132 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | 
|  | 5133 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5134 | // Lower (X & (1 << N)) == 0 to BT(X, N). | 
|  | 5135 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | 
|  | 5136 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | 
| Dan Gohman | d3942af | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5137 | if (Op0.getOpcode() == ISD::AND && | 
|  | 5138 | Op0.hasOneUse() && | 
|  | 5139 | Op1.getOpcode() == ISD::Constant && | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5140 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5141 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5142 | SDValue LHS, RHS; | 
|  | 5143 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { | 
|  | 5144 | if (ConstantSDNode *Op010C = | 
|  | 5145 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) | 
|  | 5146 | if (Op010C->getZExtValue() == 1) { | 
|  | 5147 | LHS = Op0.getOperand(0); | 
|  | 5148 | RHS = Op0.getOperand(1).getOperand(1); | 
|  | 5149 | } | 
|  | 5150 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { | 
|  | 5151 | if (ConstantSDNode *Op000C = | 
|  | 5152 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) | 
|  | 5153 | if (Op000C->getZExtValue() == 1) { | 
|  | 5154 | LHS = Op0.getOperand(1); | 
|  | 5155 | RHS = Op0.getOperand(0).getOperand(1); | 
|  | 5156 | } | 
|  | 5157 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { | 
|  | 5158 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); | 
|  | 5159 | SDValue AndLHS = Op0.getOperand(0); | 
|  | 5160 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { | 
|  | 5161 | LHS = AndLHS.getOperand(0); | 
|  | 5162 | RHS = AndLHS.getOperand(1); | 
|  | 5163 | } | 
|  | 5164 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5165 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5166 | if (LHS.getNode()) { | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5167 | // If LHS is i8, promote it to i16 with any_extend.  There is no i8 BT | 
|  | 5168 | // instruction.  Since the shift amount is in-range-or-undefined, we know | 
|  | 5169 | // that doing a bittest on the i16 value is ok.  We extend to i32 because | 
|  | 5170 | // the encoding for the i16 version is larger than the i32 version. | 
|  | 5171 | if (LHS.getValueType() == MVT::i8) | 
|  | 5172 | LHS = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, LHS); | 
|  | 5173 |  | 
|  | 5174 | // If the operand types disagree, extend the shift amount to match.  Since | 
|  | 5175 | // BT ignores high bits (like shifts) we can use anyextend. | 
|  | 5176 | if (LHS.getValueType() != RHS.getValueType()) | 
|  | 5177 | RHS = DAG.getNode(ISD::ANY_EXTEND, LHS.getValueType(), RHS); | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5178 |  | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5179 | SDValue BT = DAG.getNode(X86ISD::BT, MVT::i32, LHS, RHS); | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5180 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5181 | return DAG.getNode(X86ISD::SETCC, MVT::i8, | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5182 | DAG.getConstant(Cond, MVT::i8), BT); | 
|  | 5183 | } | 
|  | 5184 | } | 
|  | 5185 |  | 
|  | 5186 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
|  | 5187 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); | 
| Chris Lattner | 4b46b74 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5188 |  | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5189 | SDValue Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1); | 
| Chris Lattner | 4b46b74 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5190 | return DAG.getNode(X86ISD::SETCC, MVT::i8, | 
|  | 5191 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5192 | } | 
|  | 5193 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5194 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { | 
|  | 5195 | SDValue Cond; | 
|  | 5196 | SDValue Op0 = Op.getOperand(0); | 
|  | 5197 | SDValue Op1 = Op.getOperand(1); | 
|  | 5198 | SDValue CC = Op.getOperand(2); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5199 | MVT VT = Op.getValueType(); | 
|  | 5200 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | 
|  | 5201 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
|  | 5202 |  | 
|  | 5203 | if (isFP) { | 
|  | 5204 | unsigned SSECC = 8; | 
| Evan Cheng | 7823a41 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5205 | MVT VT0 = Op0.getValueType(); | 
|  | 5206 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); | 
|  | 5207 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5208 | bool Swap = false; | 
|  | 5209 |  | 
|  | 5210 | switch (SetCCOpcode) { | 
|  | 5211 | default: break; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5212 | case ISD::SETOEQ: | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5213 | case ISD::SETEQ:  SSECC = 0; break; | 
|  | 5214 | case ISD::SETOGT: | 
|  | 5215 | case ISD::SETGT: Swap = true; // Fallthrough | 
|  | 5216 | case ISD::SETLT: | 
|  | 5217 | case ISD::SETOLT: SSECC = 1; break; | 
|  | 5218 | case ISD::SETOGE: | 
|  | 5219 | case ISD::SETGE: Swap = true; // Fallthrough | 
|  | 5220 | case ISD::SETLE: | 
|  | 5221 | case ISD::SETOLE: SSECC = 2; break; | 
|  | 5222 | case ISD::SETUO:  SSECC = 3; break; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5223 | case ISD::SETUNE: | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5224 | case ISD::SETNE:  SSECC = 4; break; | 
|  | 5225 | case ISD::SETULE: Swap = true; | 
|  | 5226 | case ISD::SETUGE: SSECC = 5; break; | 
|  | 5227 | case ISD::SETULT: Swap = true; | 
|  | 5228 | case ISD::SETUGT: SSECC = 6; break; | 
|  | 5229 | case ISD::SETO:   SSECC = 7; break; | 
|  | 5230 | } | 
|  | 5231 | if (Swap) | 
|  | 5232 | std::swap(Op0, Op1); | 
|  | 5233 |  | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5234 | // In the two special cases we can't handle, emit two comparisons. | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5235 | if (SSECC == 8) { | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5236 | if (SetCCOpcode == ISD::SETUEQ) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5237 | SDValue UNORD, EQ; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5238 | UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); | 
|  | 5239 | EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | 
|  | 5240 | return DAG.getNode(ISD::OR, VT, UNORD, EQ); | 
|  | 5241 | } | 
|  | 5242 | else if (SetCCOpcode == ISD::SETONE) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5243 | SDValue ORD, NEQ; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5244 | ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); | 
|  | 5245 | NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | 
|  | 5246 | return DAG.getNode(ISD::AND, VT, ORD, NEQ); | 
|  | 5247 | } | 
|  | 5248 | assert(0 && "Illegal FP comparison"); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5249 | } | 
|  | 5250 | // Handle all other FP comparisons here. | 
|  | 5251 | return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); | 
|  | 5252 | } | 
|  | 5253 |  | 
|  | 5254 | // We are handling one of the integer comparisons here.  Since SSE only has | 
|  | 5255 | // GT and EQ comparisons for integer, swapping operands and multiple | 
|  | 5256 | // operations may be required for some comparisons. | 
|  | 5257 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | 
|  | 5258 | bool Swap = false, Invert = false, FlipSigns = false; | 
|  | 5259 |  | 
|  | 5260 | switch (VT.getSimpleVT()) { | 
|  | 5261 | default: break; | 
|  | 5262 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | 
|  | 5263 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | 
|  | 5264 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | 
|  | 5265 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | 
|  | 5266 | } | 
|  | 5267 |  | 
|  | 5268 | switch (SetCCOpcode) { | 
|  | 5269 | default: break; | 
|  | 5270 | case ISD::SETNE:  Invert = true; | 
|  | 5271 | case ISD::SETEQ:  Opc = EQOpc; break; | 
|  | 5272 | case ISD::SETLT:  Swap = true; | 
|  | 5273 | case ISD::SETGT:  Opc = GTOpc; break; | 
|  | 5274 | case ISD::SETGE:  Swap = true; | 
|  | 5275 | case ISD::SETLE:  Opc = GTOpc; Invert = true; break; | 
|  | 5276 | case ISD::SETULT: Swap = true; | 
|  | 5277 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | 
|  | 5278 | case ISD::SETUGE: Swap = true; | 
|  | 5279 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | 
|  | 5280 | } | 
|  | 5281 | if (Swap) | 
|  | 5282 | std::swap(Op0, Op1); | 
|  | 5283 |  | 
|  | 5284 | // Since SSE has no unsigned integer comparisons, we need to flip  the sign | 
|  | 5285 | // bits of the inputs before performing those operations. | 
|  | 5286 | if (FlipSigns) { | 
|  | 5287 | MVT EltVT = VT.getVectorElementType(); | 
| Duncan Sands | 3ed7688 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5288 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), | 
|  | 5289 | EltVT); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5290 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); | 
|  | 5291 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0], | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5292 | SignBits.size()); | 
|  | 5293 | Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec); | 
|  | 5294 | Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec); | 
|  | 5295 | } | 
|  | 5296 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5297 | SDValue Result = DAG.getNode(Opc, VT, Op0, Op1); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5298 |  | 
|  | 5299 | // If the logical-not of the result is required, perform that now. | 
| Bob Wilson | c589005 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5300 | if (Invert) | 
| Bill Wendling | 8fb81f1 | 2009-01-30 23:03:19 +0000 | [diff] [blame] | 5301 | Result = DAG.getNOT(Op.getDebugLoc(), Result, VT); | 
| Bob Wilson | c589005 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5302 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5303 | return Result; | 
|  | 5304 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5305 |  | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5306 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. | 
|  | 5307 | static bool isX86LogicalCmp(unsigned Opc) { | 
|  | 5308 | return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI; | 
|  | 5309 | } | 
|  | 5310 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5311 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5312 | bool addTest = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5313 | SDValue Cond  = Op.getOperand(0); | 
|  | 5314 | SDValue CC; | 
| Evan Cheng | 944d1e9 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 5315 |  | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5316 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5317 | Cond = LowerSETCC(Cond, DAG); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5318 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5319 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5320 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5321 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
|  | 5322 | CC = Cond.getOperand(0); | 
|  | 5323 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5324 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5325 | unsigned Opc = Cmp.getOpcode(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5326 | MVT VT = Op.getValueType(); | 
| Chris Lattner | 14e616e | 2008-01-16 06:19:45 +0000 | [diff] [blame] | 5327 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5328 | bool IllegalFPCMov = false; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5329 | if (VT.isFloatingPoint() && !VT.isVector() && | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5330 | !isScalarFPTypeInSSEReg(VT))  // FPStack? | 
| Dan Gohman | 6e05483 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5331 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); | 
| Chris Lattner | 14e616e | 2008-01-16 06:19:45 +0000 | [diff] [blame] | 5332 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5333 | if ((isX86LogicalCmp(Opc) && !IllegalFPCMov) || Opc == X86ISD::BT) { // FIXME | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5334 | Cond = Cmp; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5335 | addTest = false; | 
|  | 5336 | } | 
|  | 5337 | } | 
|  | 5338 |  | 
|  | 5339 | if (addTest) { | 
|  | 5340 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5341 | Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5342 | } | 
|  | 5343 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5344 | const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(), | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5345 | MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5346 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5347 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if | 
|  | 5348 | // condition is true. | 
|  | 5349 | Ops.push_back(Op.getOperand(2)); | 
|  | 5350 | Ops.push_back(Op.getOperand(1)); | 
|  | 5351 | Ops.push_back(CC); | 
|  | 5352 | Ops.push_back(Cond); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5353 | return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size()); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5354 | } | 
|  | 5355 |  | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5356 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or | 
|  | 5357 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | 
|  | 5358 | // from the AND / OR. | 
|  | 5359 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | 
|  | 5360 | Opc = Op.getOpcode(); | 
|  | 5361 | if (Opc != ISD::OR && Opc != ISD::AND) | 
|  | 5362 | return false; | 
|  | 5363 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5364 | Op.getOperand(0).hasOneUse() && | 
|  | 5365 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | 
|  | 5366 | Op.getOperand(1).hasOneUse()); | 
|  | 5367 | } | 
|  | 5368 |  | 
| Evan Cheng | 4988c59 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5369 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and | 
|  | 5370 | // 1 and that the SETCC node has a single use. | 
| Evan Cheng | 50e15bd | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5371 | static bool isXor1OfSetCC(SDValue Op) { | 
|  | 5372 | if (Op.getOpcode() != ISD::XOR) | 
|  | 5373 | return false; | 
|  | 5374 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 5375 | if (N1C && N1C->getAPIntValue() == 1) { | 
|  | 5376 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5377 | Op.getOperand(0).hasOneUse(); | 
|  | 5378 | } | 
|  | 5379 | return false; | 
|  | 5380 | } | 
|  | 5381 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5382 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5383 | bool addTest = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5384 | SDValue Chain = Op.getOperand(0); | 
|  | 5385 | SDValue Cond  = Op.getOperand(1); | 
|  | 5386 | SDValue Dest  = Op.getOperand(2); | 
|  | 5387 | SDValue CC; | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5388 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5389 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5390 | Cond = LowerSETCC(Cond, DAG); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5391 | #if 0 | 
|  | 5392 | // FIXME: LowerXALUO doesn't handle these!! | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5393 | else if (Cond.getOpcode() == X86ISD::ADD  || | 
|  | 5394 | Cond.getOpcode() == X86ISD::SUB  || | 
|  | 5395 | Cond.getOpcode() == X86ISD::SMUL || | 
|  | 5396 | Cond.getOpcode() == X86ISD::UMUL) | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5397 | Cond = LowerXALUO(Cond, DAG); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5398 | #endif | 
|  | 5399 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5400 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5401 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5402 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5403 | CC = Cond.getOperand(0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5404 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5405 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5406 | unsigned Opc = Cmp.getOpcode(); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5407 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? | 
|  | 5408 | if (isX86LogicalCmp(Opc) || Opc == X86ISD::BT) { | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5409 | Cond = Cmp; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5410 | addTest = false; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5411 | } else { | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5412 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { | 
| Bill Wendling | f8d1ef9 | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5413 | default: break; | 
|  | 5414 | case X86::COND_O: | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5415 | case X86::COND_B: | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5416 | // These can only come from an arithmetic instruction with overflow, | 
|  | 5417 | // e.g. SADDO, UADDO. | 
| Bill Wendling | f8d1ef9 | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5418 | Cond = Cond.getNode()->getOperand(1); | 
|  | 5419 | addTest = false; | 
|  | 5420 | break; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5421 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5422 | } | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5423 | } else { | 
|  | 5424 | unsigned CondOpc; | 
|  | 5425 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | 
|  | 5426 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | 
|  | 5427 | unsigned Opc = Cmp.getOpcode(); | 
|  | 5428 | if (CondOpc == ISD::OR) { | 
|  | 5429 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | 
|  | 5430 | // two branches instead of an explicit OR instruction with a | 
|  | 5431 | // separate test. | 
|  | 5432 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
|  | 5433 | isX86LogicalCmp(Opc)) { | 
|  | 5434 | CC = Cond.getOperand(0).getOperand(0); | 
|  | 5435 | Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(), | 
|  | 5436 | Chain, Dest, CC, Cmp); | 
|  | 5437 | CC = Cond.getOperand(1).getOperand(0); | 
|  | 5438 | Cond = Cmp; | 
|  | 5439 | addTest = false; | 
|  | 5440 | } | 
|  | 5441 | } else { // ISD::AND | 
|  | 5442 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | 
|  | 5443 | // two branches instead of an explicit AND instruction with a | 
|  | 5444 | // separate test. However, we only do this if this block doesn't | 
|  | 5445 | // have a fall-through edge, because this requires an explicit | 
|  | 5446 | // jmp when the condition is false. | 
|  | 5447 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
|  | 5448 | isX86LogicalCmp(Opc) && | 
|  | 5449 | Op.getNode()->hasOneUse()) { | 
|  | 5450 | X86::CondCode CCode = | 
|  | 5451 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5452 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5453 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5454 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); | 
|  | 5455 | // Look for an unconditional branch following this conditional branch. | 
|  | 5456 | // We need this because we need to reverse the successors in order | 
|  | 5457 | // to implement FCMP_OEQ. | 
|  | 5458 | if (User.getOpcode() == ISD::BR) { | 
|  | 5459 | SDValue FalseBB = User.getOperand(1); | 
|  | 5460 | SDValue NewBR = | 
|  | 5461 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); | 
|  | 5462 | assert(NewBR == User); | 
|  | 5463 | Dest = FalseBB; | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5464 |  | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5465 | Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(), | 
|  | 5466 | Chain, Dest, CC, Cmp); | 
|  | 5467 | X86::CondCode CCode = | 
|  | 5468 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | 
|  | 5469 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5470 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5471 | Cond = Cmp; | 
|  | 5472 | addTest = false; | 
|  | 5473 | } | 
|  | 5474 | } | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5475 | } | 
| Evan Cheng | 50e15bd | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5476 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { | 
|  | 5477 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | 
|  | 5478 | // It should be transformed during dag combiner except when the condition | 
|  | 5479 | // is set by a arithmetics with overflow node. | 
|  | 5480 | X86::CondCode CCode = | 
|  | 5481 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5482 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5483 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5484 | Cond = Cond.getOperand(0).getOperand(1); | 
|  | 5485 | addTest = false; | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5486 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5487 | } | 
|  | 5488 |  | 
|  | 5489 | if (addTest) { | 
|  | 5490 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5491 | Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5492 | } | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5493 | return DAG.getNode(X86ISD::BRCOND, Op.getValueType(), | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5494 | Chain, Dest, CC, Cond); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5495 | } | 
|  | 5496 |  | 
| Anton Korobeynikov | 9b91d98 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5497 |  | 
|  | 5498 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | 
|  | 5499 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | 
|  | 5500 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | 
|  | 5501 | // that the guard pages used by the OS virtual memory manager are allocated in | 
|  | 5502 | // correct sequence. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5503 | SDValue | 
|  | 5504 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5505 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | 9b91d98 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5506 | assert(Subtarget->isTargetCygMing() && | 
|  | 5507 | "This should be used only on Cygwin/Mingw targets"); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5508 |  | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5509 | // Get the inputs. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5510 | SDValue Chain = Op.getOperand(0); | 
|  | 5511 | SDValue Size  = Op.getOperand(1); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5512 | // FIXME: Ensure alignment here | 
|  | 5513 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5514 | SDValue Flag; | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5515 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5516 | MVT IntPtr = getPointerTy(); | 
|  | 5517 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5518 |  | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5519 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5520 |  | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5521 | Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag); | 
|  | 5522 | Flag = Chain.getValue(1); | 
|  | 5523 |  | 
|  | 5524 | SDVTList  NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5525 | SDValue Ops[] = { Chain, | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5526 | DAG.getTargetExternalSymbol("_alloca", IntPtr), | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5527 | DAG.getRegister(X86::EAX, IntPtr), | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5528 | DAG.getRegister(X86StackPtr, SPTy), | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5529 | Flag }; | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5530 | Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5); | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5531 | Flag = Chain.getValue(1); | 
|  | 5532 |  | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5533 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5534 | DAG.getIntPtrConstant(0, true), | 
|  | 5535 | DAG.getIntPtrConstant(0, true), | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5536 | Flag); | 
|  | 5537 |  | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5538 | Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5539 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5540 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 5541 | return DAG.getMergeValues(Ops1, 2); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5542 | } | 
|  | 5543 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5544 | SDValue | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5545 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5546 | SDValue Chain, | 
|  | 5547 | SDValue Dst, SDValue Src, | 
|  | 5548 | SDValue Size, unsigned Align, | 
|  | 5549 | const Value *DstSV, | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5550 | uint64_t DstSVOff) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5551 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5552 |  | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5553 | // If not DWORD aligned or size is more than the threshold, call the library. | 
|  | 5554 | // The libc version is likely to be faster for these cases. It can use the | 
|  | 5555 | // address value and run time information about the CPU. | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5556 | if ((Align & 3) != 0 || | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5557 | !ConstantSize || | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5558 | ConstantSize->getZExtValue() > | 
|  | 5559 | getSubtarget()->getMaxInlineSizeThreshold()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5560 | SDValue InFlag(0, 0); | 
| Dan Gohman | 980d720 | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5561 |  | 
|  | 5562 | // Check to see if there is a specialized entry-point for memory zeroing. | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5563 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5564 |  | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5565 | if (const char *bzeroEntry =  V && | 
|  | 5566 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { | 
|  | 5567 | MVT IntPtr = getPointerTy(); | 
|  | 5568 | const Type *IntPtrTy = TD->getIntPtrType(); | 
|  | 5569 | TargetLowering::ArgListTy Args; | 
|  | 5570 | TargetLowering::ArgListEntry Entry; | 
|  | 5571 | Entry.Node = Dst; | 
|  | 5572 | Entry.Ty = IntPtrTy; | 
|  | 5573 | Args.push_back(Entry); | 
|  | 5574 | Entry.Node = Size; | 
|  | 5575 | Args.push_back(Entry); | 
| Dale Johannesen | 555a375 | 2009-01-30 23:10:59 +0000 | [diff] [blame] | 5576 | // FIXME provide DebugLoc info | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5577 | std::pair<SDValue,SDValue> CallResult = | 
|  | 5578 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, | 
|  | 5579 | CallingConv::C, false, | 
| Dale Johannesen | 555a375 | 2009-01-30 23:10:59 +0000 | [diff] [blame] | 5580 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, | 
|  | 5581 | DebugLoc::getUnknownLoc()); | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5582 | return CallResult.second; | 
| Dan Gohman | 980d720 | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5583 | } | 
|  | 5584 |  | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5585 | // Otherwise have the target-independent code call memset. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5586 | return SDValue(); | 
| Evan Cheng | d5e905d | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 5587 | } | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5588 |  | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5589 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5590 | SDValue InFlag(0, 0); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5591 | MVT AVT; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5592 | SDValue Count; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5593 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5594 | unsigned BytesLeft = 0; | 
|  | 5595 | bool TwoRepStos = false; | 
|  | 5596 | if (ValC) { | 
|  | 5597 | unsigned ValReg; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5598 | uint64_t Val = ValC->getZExtValue() & 255; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 5599 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5600 | // If the value is a constant, then we can potentially use larger sets. | 
|  | 5601 | switch (Align & 3) { | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5602 | case 2:   // WORD aligned | 
|  | 5603 | AVT = MVT::i16; | 
|  | 5604 | ValReg = X86::AX; | 
|  | 5605 | Val = (Val << 8) | Val; | 
|  | 5606 | break; | 
|  | 5607 | case 0:  // DWORD aligned | 
|  | 5608 | AVT = MVT::i32; | 
|  | 5609 | ValReg = X86::EAX; | 
|  | 5610 | Val = (Val << 8)  | Val; | 
|  | 5611 | Val = (Val << 16) | Val; | 
|  | 5612 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) {  // QWORD aligned | 
|  | 5613 | AVT = MVT::i64; | 
|  | 5614 | ValReg = X86::RAX; | 
|  | 5615 | Val = (Val << 32) | Val; | 
|  | 5616 | } | 
|  | 5617 | break; | 
|  | 5618 | default:  // Byte aligned | 
|  | 5619 | AVT = MVT::i8; | 
|  | 5620 | ValReg = X86::AL; | 
|  | 5621 | Count = DAG.getIntPtrConstant(SizeVal); | 
|  | 5622 | break; | 
| Evan Cheng | a3caaee | 2006-04-19 22:48:17 +0000 | [diff] [blame] | 5623 | } | 
|  | 5624 |  | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5625 | if (AVT.bitsGT(MVT::i8)) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5626 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5627 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); | 
|  | 5628 | BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5629 | } | 
|  | 5630 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5631 | Chain  = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT), | 
|  | 5632 | InFlag); | 
|  | 5633 | InFlag = Chain.getValue(1); | 
|  | 5634 | } else { | 
|  | 5635 | AVT = MVT::i8; | 
| Dan Gohman | 8c99cca | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 5636 | Count  = DAG.getIntPtrConstant(SizeVal); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5637 | Chain  = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5638 | InFlag = Chain.getValue(1); | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5639 | } | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5640 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5641 | Chain  = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX, | 
|  | 5642 | Count, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5643 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5644 | Chain  = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5645 | Dst, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5646 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 9b9cc4f | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 5647 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5648 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5649 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5650 | Ops.push_back(Chain); | 
|  | 5651 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5652 | Ops.push_back(InFlag); | 
| Evan Cheng | 5c68bba | 2006-08-11 07:35:45 +0000 | [diff] [blame] | 5653 | Chain  = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5654 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5655 | if (TwoRepStos) { | 
|  | 5656 | InFlag = Chain.getValue(1); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5657 | Count  = Size; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5658 | MVT CVT = Count.getValueType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5659 | SDValue Left = DAG.getNode(ISD::AND, CVT, Count, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5660 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); | 
|  | 5661 | Chain  = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX, | 
|  | 5662 | Left, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5663 | InFlag = Chain.getValue(1); | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5664 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5665 | Ops.clear(); | 
|  | 5666 | Ops.push_back(Chain); | 
|  | 5667 | Ops.push_back(DAG.getValueType(MVT::i8)); | 
|  | 5668 | Ops.push_back(InFlag); | 
| Evan Cheng | 5c68bba | 2006-08-11 07:35:45 +0000 | [diff] [blame] | 5669 | Chain  = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5670 | } else if (BytesLeft) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5671 | // Handle the last 1 - 7 bytes. | 
|  | 5672 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5673 | MVT AddrVT = Dst.getValueType(); | 
|  | 5674 | MVT SizeVT = Size.getValueType(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5675 |  | 
|  | 5676 | Chain = DAG.getMemset(Chain, | 
|  | 5677 | DAG.getNode(ISD::ADD, AddrVT, Dst, | 
|  | 5678 | DAG.getConstant(Offset, AddrVT)), | 
|  | 5679 | Src, | 
|  | 5680 | DAG.getConstant(BytesLeft, SizeVT), | 
| Dan Gohman | da44054 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5681 | Align, DstSV, DstSVOff + Offset); | 
| Evan Cheng | 082c878 | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 5682 | } | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5683 |  | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5684 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5685 | return Chain; | 
|  | 5686 | } | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5687 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5688 | SDValue | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5689 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5690 | SDValue Chain, SDValue Dst, SDValue Src, | 
|  | 5691 | SDValue Size, unsigned Align, | 
|  | 5692 | bool AlwaysInline, | 
|  | 5693 | const Value *DstSV, uint64_t DstSVOff, | 
|  | 5694 | const Value *SrcSV, uint64_t SrcSVOff) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5695 | // This requires the copy size to be a constant, preferrably | 
|  | 5696 | // within a subtarget-specific limit. | 
|  | 5697 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
|  | 5698 | if (!ConstantSize) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5699 | return SDValue(); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5700 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5701 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5702 | return SDValue(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5703 |  | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5704 | /// If not DWORD aligned, call the library. | 
|  | 5705 | if ((Align & 3) != 0) | 
|  | 5706 | return SDValue(); | 
|  | 5707 |  | 
|  | 5708 | // DWORD aligned | 
|  | 5709 | MVT AVT = MVT::i32; | 
|  | 5710 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0))  // QWORD aligned | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5711 | AVT = MVT::i64; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5712 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5713 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5714 | unsigned CountVal = SizeVal / UBytes; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5715 | SDValue Count = DAG.getIntPtrConstant(CountVal); | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5716 | unsigned BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5717 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5718 | SDValue InFlag(0, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5719 | Chain  = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX, | 
|  | 5720 | Count, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5721 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5722 | Chain  = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5723 | Dst, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5724 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5725 | Chain  = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5726 | Src, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5727 | InFlag = Chain.getValue(1); | 
|  | 5728 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5729 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5730 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5731 | Ops.push_back(Chain); | 
|  | 5732 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5733 | Ops.push_back(InFlag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5734 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5735 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5736 | SmallVector<SDValue, 4> Results; | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5737 | Results.push_back(RepMovs); | 
| Rafael Espindola | 6c04ac1 | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 5738 | if (BytesLeft) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5739 | // Handle the last 1 - 7 bytes. | 
|  | 5740 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5741 | MVT DstVT = Dst.getValueType(); | 
|  | 5742 | MVT SrcVT = Src.getValueType(); | 
|  | 5743 | MVT SizeVT = Size.getValueType(); | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5744 | Results.push_back(DAG.getMemcpy(Chain, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5745 | DAG.getNode(ISD::ADD, DstVT, Dst, | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5746 | DAG.getConstant(Offset, DstVT)), | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5747 | DAG.getNode(ISD::ADD, SrcVT, Src, | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5748 | DAG.getConstant(Offset, SrcVT)), | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5749 | DAG.getConstant(BytesLeft, SizeVT), | 
|  | 5750 | Align, AlwaysInline, | 
| Dan Gohman | da44054 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5751 | DstSV, DstSVOff + Offset, | 
|  | 5752 | SrcSV, SrcSVOff + Offset)); | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 5753 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5754 |  | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5755 | return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5756 | } | 
|  | 5757 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5758 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5759 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
| Evan Cheng | ab51cf2 | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 5760 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5761 | if (!Subtarget->is64Bit()) { | 
|  | 5762 | // vastart just stores the address of the VarArgsFrameIndex slot into the | 
|  | 5763 | // memory location argument. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5764 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5765 | return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5766 | } | 
|  | 5767 |  | 
|  | 5768 | // __va_list_tag: | 
|  | 5769 | //   gp_offset         (0 - 6 * 8) | 
|  | 5770 | //   fp_offset         (48 - 48 + 8 * 16) | 
|  | 5771 | //   overflow_arg_area (point to parameters coming in memory). | 
|  | 5772 | //   reg_save_area | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5773 | SmallVector<SDValue, 8> MemOps; | 
|  | 5774 | SDValue FIN = Op.getOperand(1); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5775 | // Store gp_offset | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5776 | SDValue Store = DAG.getStore(Op.getOperand(0), | 
| Evan Cheng | df9ac47 | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 5777 | DAG.getConstant(VarArgsGPOffset, MVT::i32), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5778 | FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5779 | MemOps.push_back(Store); | 
|  | 5780 |  | 
|  | 5781 | // Store fp_offset | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5782 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4)); | 
| Evan Cheng | df9ac47 | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 5783 | Store = DAG.getStore(Op.getOperand(0), | 
|  | 5784 | DAG.getConstant(VarArgsFPOffset, MVT::i32), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5785 | FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5786 | MemOps.push_back(Store); | 
|  | 5787 |  | 
|  | 5788 | // Store ptr to overflow_arg_area | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5789 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5790 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5791 | Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5792 | MemOps.push_back(Store); | 
|  | 5793 |  | 
|  | 5794 | // Store ptr to reg_save_area. | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5795 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5796 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5797 | Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5798 | MemOps.push_back(Store); | 
|  | 5799 | return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5800 | } | 
|  | 5801 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5802 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5803 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
|  | 5804 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5805 | SDValue Chain = Op.getOperand(0); | 
|  | 5806 | SDValue SrcPtr = Op.getOperand(1); | 
|  | 5807 | SDValue SrcSV = Op.getOperand(2); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5808 |  | 
|  | 5809 | assert(0 && "VAArgInst is not yet implemented for x86-64!"); | 
|  | 5810 | abort(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5811 | return SDValue(); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 5812 | } | 
|  | 5813 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5814 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5815 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
| Dan Gohman | ad4071a | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 5816 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5817 | SDValue Chain = Op.getOperand(0); | 
|  | 5818 | SDValue DstPtr = Op.getOperand(1); | 
|  | 5819 | SDValue SrcPtr = Op.getOperand(2); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5820 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); | 
|  | 5821 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5822 |  | 
| Dan Gohman | ad4071a | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 5823 | return DAG.getMemcpy(Chain, DstPtr, SrcPtr, | 
|  | 5824 | DAG.getIntPtrConstant(24), 8, false, | 
|  | 5825 | DstSV, 0, SrcSV, 0); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 5826 | } | 
|  | 5827 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5828 | SDValue | 
|  | 5829 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5830 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5831 | switch (IntNo) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5832 | default: return SDValue();    // Don't custom lower most intrinsics. | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5833 | // Comparison intrinsics. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5834 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 5835 | case Intrinsic::x86_sse_comilt_ss: | 
|  | 5836 | case Intrinsic::x86_sse_comile_ss: | 
|  | 5837 | case Intrinsic::x86_sse_comigt_ss: | 
|  | 5838 | case Intrinsic::x86_sse_comige_ss: | 
|  | 5839 | case Intrinsic::x86_sse_comineq_ss: | 
|  | 5840 | case Intrinsic::x86_sse_ucomieq_ss: | 
|  | 5841 | case Intrinsic::x86_sse_ucomilt_ss: | 
|  | 5842 | case Intrinsic::x86_sse_ucomile_ss: | 
|  | 5843 | case Intrinsic::x86_sse_ucomigt_ss: | 
|  | 5844 | case Intrinsic::x86_sse_ucomige_ss: | 
|  | 5845 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 5846 | case Intrinsic::x86_sse2_comieq_sd: | 
|  | 5847 | case Intrinsic::x86_sse2_comilt_sd: | 
|  | 5848 | case Intrinsic::x86_sse2_comile_sd: | 
|  | 5849 | case Intrinsic::x86_sse2_comigt_sd: | 
|  | 5850 | case Intrinsic::x86_sse2_comige_sd: | 
|  | 5851 | case Intrinsic::x86_sse2_comineq_sd: | 
|  | 5852 | case Intrinsic::x86_sse2_ucomieq_sd: | 
|  | 5853 | case Intrinsic::x86_sse2_ucomilt_sd: | 
|  | 5854 | case Intrinsic::x86_sse2_ucomile_sd: | 
|  | 5855 | case Intrinsic::x86_sse2_ucomigt_sd: | 
|  | 5856 | case Intrinsic::x86_sse2_ucomige_sd: | 
|  | 5857 | case Intrinsic::x86_sse2_ucomineq_sd: { | 
|  | 5858 | unsigned Opc = 0; | 
|  | 5859 | ISD::CondCode CC = ISD::SETCC_INVALID; | 
|  | 5860 | switch (IntNo) { | 
|  | 5861 | default: break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 5862 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 5863 | case Intrinsic::x86_sse2_comieq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5864 | Opc = X86ISD::COMI; | 
|  | 5865 | CC = ISD::SETEQ; | 
|  | 5866 | break; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5867 | case Intrinsic::x86_sse_comilt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5868 | case Intrinsic::x86_sse2_comilt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5869 | Opc = X86ISD::COMI; | 
|  | 5870 | CC = ISD::SETLT; | 
|  | 5871 | break; | 
|  | 5872 | case Intrinsic::x86_sse_comile_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5873 | case Intrinsic::x86_sse2_comile_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5874 | Opc = X86ISD::COMI; | 
|  | 5875 | CC = ISD::SETLE; | 
|  | 5876 | break; | 
|  | 5877 | case Intrinsic::x86_sse_comigt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5878 | case Intrinsic::x86_sse2_comigt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5879 | Opc = X86ISD::COMI; | 
|  | 5880 | CC = ISD::SETGT; | 
|  | 5881 | break; | 
|  | 5882 | case Intrinsic::x86_sse_comige_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5883 | case Intrinsic::x86_sse2_comige_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5884 | Opc = X86ISD::COMI; | 
|  | 5885 | CC = ISD::SETGE; | 
|  | 5886 | break; | 
|  | 5887 | case Intrinsic::x86_sse_comineq_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5888 | case Intrinsic::x86_sse2_comineq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5889 | Opc = X86ISD::COMI; | 
|  | 5890 | CC = ISD::SETNE; | 
|  | 5891 | break; | 
|  | 5892 | case Intrinsic::x86_sse_ucomieq_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5893 | case Intrinsic::x86_sse2_ucomieq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5894 | Opc = X86ISD::UCOMI; | 
|  | 5895 | CC = ISD::SETEQ; | 
|  | 5896 | break; | 
|  | 5897 | case Intrinsic::x86_sse_ucomilt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5898 | case Intrinsic::x86_sse2_ucomilt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5899 | Opc = X86ISD::UCOMI; | 
|  | 5900 | CC = ISD::SETLT; | 
|  | 5901 | break; | 
|  | 5902 | case Intrinsic::x86_sse_ucomile_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5903 | case Intrinsic::x86_sse2_ucomile_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5904 | Opc = X86ISD::UCOMI; | 
|  | 5905 | CC = ISD::SETLE; | 
|  | 5906 | break; | 
|  | 5907 | case Intrinsic::x86_sse_ucomigt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5908 | case Intrinsic::x86_sse2_ucomigt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5909 | Opc = X86ISD::UCOMI; | 
|  | 5910 | CC = ISD::SETGT; | 
|  | 5911 | break; | 
|  | 5912 | case Intrinsic::x86_sse_ucomige_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5913 | case Intrinsic::x86_sse2_ucomige_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5914 | Opc = X86ISD::UCOMI; | 
|  | 5915 | CC = ISD::SETGE; | 
|  | 5916 | break; | 
|  | 5917 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 5918 | case Intrinsic::x86_sse2_ucomineq_sd: | 
|  | 5919 | Opc = X86ISD::UCOMI; | 
|  | 5920 | CC = ISD::SETNE; | 
|  | 5921 | break; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5922 | } | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5923 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5924 | SDValue LHS = Op.getOperand(1); | 
|  | 5925 | SDValue RHS = Op.getOperand(2); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 5926 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5927 | SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS); | 
|  | 5928 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8, | 
| Evan Cheng | ab35bfd | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 5929 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
|  | 5930 | return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC); | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 5931 | } | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5932 |  | 
|  | 5933 | // Fix vector shift instructions where the last operand is a non-immediate | 
|  | 5934 | // i32 value. | 
|  | 5935 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 5936 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 5937 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 5938 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 5939 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 5940 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 5941 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 5942 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 5943 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 5944 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 5945 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 5946 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 5947 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 5948 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 5949 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 5950 | case Intrinsic::x86_mmx_psrai_d: { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5951 | SDValue ShAmt = Op.getOperand(2); | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5952 | if (isa<ConstantSDNode>(ShAmt)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5953 | return SDValue(); | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5954 |  | 
|  | 5955 | unsigned NewIntNo = 0; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5956 | MVT ShAmtVT = MVT::v4i32; | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 5957 | switch (IntNo) { | 
|  | 5958 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 5959 | NewIntNo = Intrinsic::x86_sse2_psll_w; | 
|  | 5960 | break; | 
|  | 5961 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 5962 | NewIntNo = Intrinsic::x86_sse2_psll_d; | 
|  | 5963 | break; | 
|  | 5964 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 5965 | NewIntNo = Intrinsic::x86_sse2_psll_q; | 
|  | 5966 | break; | 
|  | 5967 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 5968 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | 
|  | 5969 | break; | 
|  | 5970 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 5971 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | 
|  | 5972 | break; | 
|  | 5973 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 5974 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | 
|  | 5975 | break; | 
|  | 5976 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 5977 | NewIntNo = Intrinsic::x86_sse2_psra_w; | 
|  | 5978 | break; | 
|  | 5979 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 5980 | NewIntNo = Intrinsic::x86_sse2_psra_d; | 
|  | 5981 | break; | 
|  | 5982 | default: { | 
|  | 5983 | ShAmtVT = MVT::v2i32; | 
|  | 5984 | switch (IntNo) { | 
|  | 5985 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 5986 | NewIntNo = Intrinsic::x86_mmx_psll_w; | 
|  | 5987 | break; | 
|  | 5988 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 5989 | NewIntNo = Intrinsic::x86_mmx_psll_d; | 
|  | 5990 | break; | 
|  | 5991 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 5992 | NewIntNo = Intrinsic::x86_mmx_psll_q; | 
|  | 5993 | break; | 
|  | 5994 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 5995 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | 
|  | 5996 | break; | 
|  | 5997 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 5998 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | 
|  | 5999 | break; | 
|  | 6000 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 6001 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | 
|  | 6002 | break; | 
|  | 6003 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 6004 | NewIntNo = Intrinsic::x86_mmx_psra_w; | 
|  | 6005 | break; | 
|  | 6006 | case Intrinsic::x86_mmx_psrai_d: | 
|  | 6007 | NewIntNo = Intrinsic::x86_mmx_psra_d; | 
|  | 6008 | break; | 
|  | 6009 | default: abort();  // Can't reach here. | 
|  | 6010 | } | 
|  | 6011 | break; | 
|  | 6012 | } | 
|  | 6013 | } | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6014 | MVT VT = Op.getValueType(); | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6015 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT, | 
|  | 6016 | DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt)); | 
|  | 6017 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6018 | DAG.getConstant(NewIntNo, MVT::i32), | 
|  | 6019 | Op.getOperand(1), ShAmt); | 
|  | 6020 | } | 
| Evan Cheng | 5c59d49 | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 6021 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6022 | } | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6023 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6024 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6025 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 6026 |  | 
|  | 6027 | if (Depth > 0) { | 
|  | 6028 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | 
|  | 6029 | SDValue Offset = | 
|  | 6030 | DAG.getConstant(TD->getPointerSize(), | 
|  | 6031 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | 
|  | 6032 | return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), | 
|  | 6033 | DAG.getNode(ISD::ADD, getPointerTy(), FrameAddr, Offset), | 
|  | 6034 | NULL, 0); | 
|  | 6035 | } | 
|  | 6036 |  | 
|  | 6037 | // Just load the return address. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6038 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6039 | return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0); | 
|  | 6040 | } | 
|  | 6041 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6042 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 3774b2f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6043 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 6044 | MFI->setFrameAddressIsTaken(true); | 
|  | 6045 | MVT VT = Op.getValueType(); | 
|  | 6046 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 6047 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | 
|  | 6048 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), FrameReg, VT); | 
|  | 6049 | while (Depth--) | 
|  | 6050 | FrameAddr = DAG.getLoad(VT, DAG.getEntryNode(), FrameAddr, NULL, 0); | 
|  | 6051 | return FrameAddr; | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6052 | } | 
|  | 6053 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6054 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6055 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6056 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6057 | } | 
|  | 6058 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6059 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6060 | { | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6061 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6062 | SDValue Chain     = Op.getOperand(0); | 
|  | 6063 | SDValue Offset    = Op.getOperand(1); | 
|  | 6064 | SDValue Handler   = Op.getOperand(2); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6065 |  | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6066 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, | 
|  | 6067 | getPointerTy()); | 
|  | 6068 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6069 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6070 | SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame, | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6071 | DAG.getIntPtrConstant(-TD->getPointerSize())); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6072 | StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset); | 
|  | 6073 | Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0); | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6074 | Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr); | 
|  | 6075 | MF.getRegInfo().addLiveOut(StoreAddrReg); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6076 |  | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6077 | return DAG.getNode(X86ISD::EH_RETURN, | 
|  | 6078 | MVT::Other, | 
|  | 6079 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6080 | } | 
|  | 6081 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6082 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6083 | SelectionDAG &DAG) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6084 | SDValue Root = Op.getOperand(0); | 
|  | 6085 | SDValue Trmp = Op.getOperand(1); // trampoline | 
|  | 6086 | SDValue FPtr = Op.getOperand(2); // nested function | 
|  | 6087 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6088 |  | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6089 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6090 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6091 | const X86InstrInfo *TII = | 
|  | 6092 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | 
|  | 6093 |  | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6094 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6095 | SDValue OutChains[6]; | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6096 |  | 
|  | 6097 | // Large code-model. | 
|  | 6098 |  | 
|  | 6099 | const unsigned char JMP64r  = TII->getBaseOpcodeFor(X86::JMP64r); | 
|  | 6100 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); | 
|  | 6101 |  | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6102 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); | 
|  | 6103 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6104 |  | 
|  | 6105 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | 
|  | 6106 |  | 
|  | 6107 | // Load the pointer to the nested function into R11. | 
|  | 6108 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6109 | SDValue Addr = Trmp; | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6110 | OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6111 | TrmpAddr, 0); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6112 |  | 
|  | 6113 | Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64)); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6114 | OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6115 |  | 
|  | 6116 | // Load the 'nest' parameter value into R10. | 
|  | 6117 | // R10 is specified in X86CallingConv.td | 
|  | 6118 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | 
|  | 6119 | Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64)); | 
|  | 6120 | OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6121 | TrmpAddr, 10); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6122 |  | 
|  | 6123 | Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64)); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6124 | OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6125 |  | 
|  | 6126 | // Jump to the nested function. | 
|  | 6127 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | 
|  | 6128 | Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64)); | 
|  | 6129 | OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6130 | TrmpAddr, 20); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6131 |  | 
|  | 6132 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | 
|  | 6133 | Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64)); | 
|  | 6134 | OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6135 | TrmpAddr, 22); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6136 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6137 | SDValue Ops[] = | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6138 | { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) }; | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 6139 | return DAG.getMergeValues(Ops, 2); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6140 | } else { | 
| Dan Gohman | ed346f2 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6141 | const Function *Func = | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6142 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); | 
|  | 6143 | unsigned CC = Func->getCallingConv(); | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6144 | unsigned NestReg; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6145 |  | 
|  | 6146 | switch (CC) { | 
|  | 6147 | default: | 
|  | 6148 | assert(0 && "Unsupported calling convention"); | 
|  | 6149 | case CallingConv::C: | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6150 | case CallingConv::X86_StdCall: { | 
|  | 6151 | // Pass 'nest' parameter in ECX. | 
|  | 6152 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6153 | NestReg = X86::ECX; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6154 |  | 
|  | 6155 | // Check that ECX wasn't needed by an 'inreg' parameter. | 
|  | 6156 | const FunctionType *FTy = Func->getFunctionType(); | 
| Devang Patel | 4c758ea | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6157 | const AttrListPtr &Attrs = Func->getAttributes(); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6158 |  | 
| Chris Lattner | 8a923e7 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6159 | if (!Attrs.isEmpty() && !Func->isVarArg()) { | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6160 | unsigned InRegCount = 0; | 
|  | 6161 | unsigned Idx = 1; | 
|  | 6162 |  | 
|  | 6163 | for (FunctionType::param_iterator I = FTy->param_begin(), | 
|  | 6164 | E = FTy->param_end(); I != E; ++I, ++Idx) | 
| Devang Patel | 4c758ea | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6165 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6166 | // FIXME: should only count parameters that are lowered to integers. | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6167 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6168 |  | 
|  | 6169 | if (InRegCount > 2) { | 
|  | 6170 | cerr << "Nest register in use - reduce number of inreg parameters!\n"; | 
|  | 6171 | abort(); | 
|  | 6172 | } | 
|  | 6173 | } | 
|  | 6174 | break; | 
|  | 6175 | } | 
|  | 6176 | case CallingConv::X86_FastCall: | 
| Duncan Sands | 6d6a653 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6177 | case CallingConv::Fast: | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6178 | // Pass 'nest' parameter in EAX. | 
|  | 6179 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6180 | NestReg = X86::EAX; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6181 | break; | 
|  | 6182 | } | 
|  | 6183 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6184 | SDValue OutChains[4]; | 
|  | 6185 | SDValue Addr, Disp; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6186 |  | 
|  | 6187 | Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32)); | 
|  | 6188 | Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr); | 
|  | 6189 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6190 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6191 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6192 | OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6193 | Trmp, TrmpAddr, 0); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6194 |  | 
|  | 6195 | Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32)); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6196 | OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6197 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6198 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6199 | Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32)); | 
|  | 6200 | OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6201 | TrmpAddr, 5, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6202 |  | 
|  | 6203 | Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32)); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6204 | OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6205 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6206 | SDValue Ops[] = | 
| Duncan Sands | 86e0119 | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 6207 | { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) }; | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 6208 | return DAG.getMergeValues(Ops, 2); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6209 | } | 
|  | 6210 | } | 
|  | 6211 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6212 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6213 | /* | 
|  | 6214 | The rounding mode is in bits 11:10 of FPSR, and has the following | 
|  | 6215 | settings: | 
|  | 6216 | 00 Round to nearest | 
|  | 6217 | 01 Round to -inf | 
|  | 6218 | 10 Round to +inf | 
|  | 6219 | 11 Round to 0 | 
|  | 6220 |  | 
|  | 6221 | FLT_ROUNDS, on the other hand, expects the following: | 
|  | 6222 | -1 Undefined | 
|  | 6223 | 0 Round to 0 | 
|  | 6224 | 1 Round to nearest | 
|  | 6225 | 2 Round to +inf | 
|  | 6226 | 3 Round to -inf | 
|  | 6227 |  | 
|  | 6228 | To perform the conversion, we do: | 
|  | 6229 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | 
|  | 6230 | */ | 
|  | 6231 |  | 
|  | 6232 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 6233 | const TargetMachine &TM = MF.getTarget(); | 
|  | 6234 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 6235 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6236 | MVT VT = Op.getValueType(); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6237 |  | 
|  | 6238 | // Save FP Control Word to stack slot | 
|  | 6239 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6240 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6241 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6242 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other, | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6243 | DAG.getEntryNode(), StackSlot); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6244 |  | 
|  | 6245 | // Load FP Control Word from stack slot | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6246 | SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6247 |  | 
|  | 6248 | // Transform as necessary | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6249 | SDValue CWD1 = | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6250 | DAG.getNode(ISD::SRL, MVT::i16, | 
|  | 6251 | DAG.getNode(ISD::AND, MVT::i16, | 
|  | 6252 | CWD, DAG.getConstant(0x800, MVT::i16)), | 
|  | 6253 | DAG.getConstant(11, MVT::i8)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6254 | SDValue CWD2 = | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6255 | DAG.getNode(ISD::SRL, MVT::i16, | 
|  | 6256 | DAG.getNode(ISD::AND, MVT::i16, | 
|  | 6257 | CWD, DAG.getConstant(0x400, MVT::i16)), | 
|  | 6258 | DAG.getConstant(9, MVT::i8)); | 
|  | 6259 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6260 | SDValue RetVal = | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6261 | DAG.getNode(ISD::AND, MVT::i16, | 
|  | 6262 | DAG.getNode(ISD::ADD, MVT::i16, | 
|  | 6263 | DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2), | 
|  | 6264 | DAG.getConstant(1, MVT::i16)), | 
|  | 6265 | DAG.getConstant(3, MVT::i16)); | 
|  | 6266 |  | 
|  | 6267 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6268 | return DAG.getNode((VT.getSizeInBits() < 16 ? | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6269 | ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal); | 
|  | 6270 | } | 
|  | 6271 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6272 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6273 | MVT VT = Op.getValueType(); | 
|  | 6274 | MVT OpVT = VT; | 
|  | 6275 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6276 |  | 
|  | 6277 | Op = Op.getOperand(0); | 
|  | 6278 | if (VT == MVT::i8) { | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6279 | // Zero extend to i32 since there is not an i8 bsr. | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6280 | OpVT = MVT::i32; | 
|  | 6281 | Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op); | 
|  | 6282 | } | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6283 |  | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6284 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. | 
|  | 6285 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
|  | 6286 | Op = DAG.getNode(X86ISD::BSR, VTs, Op); | 
|  | 6287 |  | 
|  | 6288 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6289 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6290 | Ops.push_back(Op); | 
|  | 6291 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); | 
|  | 6292 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6293 | Ops.push_back(Op.getValue(1)); | 
|  | 6294 | Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4); | 
|  | 6295 |  | 
|  | 6296 | // Finally xor with NumBits-1. | 
|  | 6297 | Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); | 
|  | 6298 |  | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6299 | if (VT == MVT::i8) | 
|  | 6300 | Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op); | 
|  | 6301 | return Op; | 
|  | 6302 | } | 
|  | 6303 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6304 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6305 | MVT VT = Op.getValueType(); | 
|  | 6306 | MVT OpVT = VT; | 
|  | 6307 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6308 |  | 
|  | 6309 | Op = Op.getOperand(0); | 
|  | 6310 | if (VT == MVT::i8) { | 
|  | 6311 | OpVT = MVT::i32; | 
|  | 6312 | Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op); | 
|  | 6313 | } | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6314 |  | 
|  | 6315 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | 
|  | 6316 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
|  | 6317 | Op = DAG.getNode(X86ISD::BSF, VTs, Op); | 
|  | 6318 |  | 
|  | 6319 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6320 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6321 | Ops.push_back(Op); | 
|  | 6322 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); | 
|  | 6323 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6324 | Ops.push_back(Op.getValue(1)); | 
|  | 6325 | Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4); | 
|  | 6326 |  | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6327 | if (VT == MVT::i8) | 
|  | 6328 | Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op); | 
|  | 6329 | return Op; | 
|  | 6330 | } | 
|  | 6331 |  | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6332 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { | 
|  | 6333 | MVT VT = Op.getValueType(); | 
|  | 6334 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); | 
|  | 6335 |  | 
|  | 6336 | //  ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); | 
|  | 6337 | //  ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | 
|  | 6338 | //  ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | 
|  | 6339 | //  ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | 
|  | 6340 | //  ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | 
|  | 6341 | // | 
|  | 6342 | //  AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | 
|  | 6343 | //  AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | 
|  | 6344 | //  return AloBlo + AloBhi + AhiBlo; | 
|  | 6345 |  | 
|  | 6346 | SDValue A = Op.getOperand(0); | 
|  | 6347 | SDValue B = Op.getOperand(1); | 
|  | 6348 |  | 
|  | 6349 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6350 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6351 | A, DAG.getConstant(32, MVT::i32)); | 
|  | 6352 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6353 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6354 | B, DAG.getConstant(32, MVT::i32)); | 
|  | 6355 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6356 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6357 | A, B); | 
|  | 6358 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6359 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6360 | A, Bhi); | 
|  | 6361 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6362 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6363 | Ahi, B); | 
|  | 6364 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6365 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6366 | AloBhi, DAG.getConstant(32, MVT::i32)); | 
|  | 6367 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
|  | 6368 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6369 | AhiBlo, DAG.getConstant(32, MVT::i32)); | 
|  | 6370 | SDValue Res = DAG.getNode(ISD::ADD, VT, AloBlo, AloBhi); | 
|  | 6371 | Res = DAG.getNode(ISD::ADD, VT, Res, AhiBlo); | 
|  | 6372 | return Res; | 
|  | 6373 | } | 
|  | 6374 |  | 
|  | 6375 |  | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6376 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { | 
|  | 6377 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus | 
|  | 6378 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6379 | // looks for this combo and may remove the "setcc" instruction if the "setcc" | 
|  | 6380 | // has only one use. | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6381 | SDNode *N = Op.getNode(); | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6382 | SDValue LHS = N->getOperand(0); | 
|  | 6383 | SDValue RHS = N->getOperand(1); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6384 | unsigned BaseOp = 0; | 
|  | 6385 | unsigned Cond = 0; | 
|  | 6386 |  | 
|  | 6387 | switch (Op.getOpcode()) { | 
|  | 6388 | default: assert(0 && "Unknown ovf instruction!"); | 
|  | 6389 | case ISD::SADDO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6390 | BaseOp = X86ISD::ADD; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6391 | Cond = X86::COND_O; | 
|  | 6392 | break; | 
|  | 6393 | case ISD::UADDO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6394 | BaseOp = X86ISD::ADD; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6395 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6396 | break; | 
|  | 6397 | case ISD::SSUBO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6398 | BaseOp = X86ISD::SUB; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6399 | Cond = X86::COND_O; | 
|  | 6400 | break; | 
|  | 6401 | case ISD::USUBO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6402 | BaseOp = X86ISD::SUB; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6403 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6404 | break; | 
|  | 6405 | case ISD::SMULO: | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6406 | BaseOp = X86ISD::SMUL; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6407 | Cond = X86::COND_O; | 
|  | 6408 | break; | 
|  | 6409 | case ISD::UMULO: | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6410 | BaseOp = X86ISD::UMUL; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6411 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6412 | break; | 
|  | 6413 | } | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6414 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6415 | // Also sets EFLAGS. | 
|  | 6416 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6417 | SDValue Sum = DAG.getNode(BaseOp, VTs, LHS, RHS); | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6418 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6419 | SDValue SetCC = | 
|  | 6420 | DAG.getNode(X86ISD::SETCC, N->getValueType(1), | 
| Bill Wendling | f482f37 | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6421 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6422 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6423 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); | 
|  | 6424 | return Sum; | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6425 | } | 
|  | 6426 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6427 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | aa01afd | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6428 | MVT T = Op.getValueType(); | 
| Andrew Lenharth | 4fee9f35 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6429 | unsigned Reg = 0; | 
|  | 6430 | unsigned size = 0; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6431 | switch(T.getSimpleVT()) { | 
|  | 6432 | default: | 
|  | 6433 | assert(false && "Invalid value type!"); | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6434 | case MVT::i8:  Reg = X86::AL;  size = 1; break; | 
|  | 6435 | case MVT::i16: Reg = X86::AX;  size = 2; break; | 
|  | 6436 | case MVT::i32: Reg = X86::EAX; size = 4; break; | 
| Andrew Lenharth | 357061a | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6437 | case MVT::i64: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6438 | assert(Subtarget->is64Bit() && "Node not type legal!"); | 
|  | 6439 | Reg = X86::RAX; size = 8; | 
| Andrew Lenharth | 357061a | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6440 | break; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6441 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6442 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg, | 
| Dale Johannesen | 58d084c | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6443 | Op.getOperand(2), SDValue()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6444 | SDValue Ops[] = { cpIn.getValue(0), | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6445 | Op.getOperand(1), | 
|  | 6446 | Op.getOperand(3), | 
|  | 6447 | DAG.getTargetConstant(size, MVT::i8), | 
|  | 6448 | cpIn.getValue(1) }; | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6449 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6450 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5); | 
|  | 6451 | SDValue cpOut = | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6452 | DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1)); | 
|  | 6453 | return cpOut; | 
|  | 6454 | } | 
|  | 6455 |  | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6456 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6457 | SelectionDAG &DAG) { | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6458 | assert(Subtarget->is64Bit() && "Result not type legalized?"); | 
| Andrew Lenharth | 357061a | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6459 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6460 | SDValue TheChain = Op.getOperand(0); | 
|  | 6461 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1); | 
|  | 6462 | SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1)); | 
|  | 6463 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX, MVT::i64, | 
|  | 6464 | rax.getValue(2)); | 
|  | 6465 | SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx, | 
|  | 6466 | DAG.getConstant(32, MVT::i8)); | 
|  | 6467 | SDValue Ops[] = { | 
|  | 6468 | DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), | 
|  | 6469 | rdx.getValue(1) | 
|  | 6470 | }; | 
|  | 6471 | return DAG.getMergeValues(Ops, 2); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6472 | } | 
|  | 6473 |  | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6474 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { | 
|  | 6475 | SDNode *Node = Op.getNode(); | 
|  | 6476 | MVT T = Node->getValueType(0); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6477 | SDValue negOp = DAG.getNode(ISD::SUB, T, | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6478 | DAG.getConstant(0, T), Node->getOperand(2)); | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6479 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, | 
|  | 6480 | cast<AtomicSDNode>(Node)->getMemoryVT(), | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6481 | Node->getOperand(0), | 
|  | 6482 | Node->getOperand(1), negOp, | 
|  | 6483 | cast<AtomicSDNode>(Node)->getSrcValue(), | 
|  | 6484 | cast<AtomicSDNode>(Node)->getAlignment()); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6485 | } | 
|  | 6486 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6487 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 6488 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6489 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6490 | switch (Op.getOpcode()) { | 
|  | 6491 | default: assert(0 && "Should not custom lower this!"); | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6492 | case ISD::ATOMIC_CMP_SWAP:    return LowerCMP_SWAP(Op,DAG); | 
|  | 6493 | case ISD::ATOMIC_LOAD_SUB:    return LowerLOAD_SUB(Op,DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6494 | case ISD::BUILD_VECTOR:       return LowerBUILD_VECTOR(Op, DAG); | 
|  | 6495 | case ISD::VECTOR_SHUFFLE:     return LowerVECTOR_SHUFFLE(Op, DAG); | 
|  | 6496 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | 
|  | 6497 | case ISD::INSERT_VECTOR_ELT:  return LowerINSERT_VECTOR_ELT(Op, DAG); | 
|  | 6498 | case ISD::SCALAR_TO_VECTOR:   return LowerSCALAR_TO_VECTOR(Op, DAG); | 
|  | 6499 | case ISD::ConstantPool:       return LowerConstantPool(Op, DAG); | 
|  | 6500 | case ISD::GlobalAddress:      return LowerGlobalAddress(Op, DAG); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6501 | case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6502 | case ISD::ExternalSymbol:     return LowerExternalSymbol(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6503 | case ISD::SHL_PARTS: | 
|  | 6504 | case ISD::SRA_PARTS: | 
|  | 6505 | case ISD::SRL_PARTS:          return LowerShift(Op, DAG); | 
|  | 6506 | case ISD::SINT_TO_FP:         return LowerSINT_TO_FP(Op, DAG); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6507 | case ISD::UINT_TO_FP:         return LowerUINT_TO_FP(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6508 | case ISD::FP_TO_SINT:         return LowerFP_TO_SINT(Op, DAG); | 
|  | 6509 | case ISD::FABS:               return LowerFABS(Op, DAG); | 
|  | 6510 | case ISD::FNEG:               return LowerFNEG(Op, DAG); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6511 | case ISD::FCOPYSIGN:          return LowerFCOPYSIGN(Op, DAG); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6512 | case ISD::SETCC:              return LowerSETCC(Op, DAG); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6513 | case ISD::VSETCC:             return LowerVSETCC(Op, DAG); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6514 | case ISD::SELECT:             return LowerSELECT(Op, DAG); | 
|  | 6515 | case ISD::BRCOND:             return LowerBRCOND(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6516 | case ISD::JumpTable:          return LowerJumpTable(Op, DAG); | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 6517 | case ISD::CALL:               return LowerCALL(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6518 | case ISD::RET:                return LowerRET(Op, DAG); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 6519 | case ISD::FORMAL_ARGUMENTS:   return LowerFORMAL_ARGUMENTS(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6520 | case ISD::VASTART:            return LowerVASTART(Op, DAG); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6521 | case ISD::VAARG:              return LowerVAARG(Op, DAG); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6522 | case ISD::VACOPY:             return LowerVACOPY(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6523 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6524 | case ISD::RETURNADDR:         return LowerRETURNADDR(Op, DAG); | 
|  | 6525 | case ISD::FRAMEADDR:          return LowerFRAMEADDR(Op, DAG); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6526 | case ISD::FRAME_TO_ARGS_OFFSET: | 
|  | 6527 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 6528 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6529 | case ISD::EH_RETURN:          return LowerEH_RETURN(Op, DAG); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6530 | case ISD::TRAMPOLINE:         return LowerTRAMPOLINE(Op, DAG); | 
| Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6531 | case ISD::FLT_ROUNDS_:        return LowerFLT_ROUNDS_(Op, DAG); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6532 | case ISD::CTLZ:               return LowerCTLZ(Op, DAG); | 
|  | 6533 | case ISD::CTTZ:               return LowerCTTZ(Op, DAG); | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6534 | case ISD::MUL:                return LowerMUL_V2I64(Op, DAG); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6535 | case ISD::SADDO: | 
|  | 6536 | case ISD::UADDO: | 
|  | 6537 | case ISD::SSUBO: | 
|  | 6538 | case ISD::USUBO: | 
|  | 6539 | case ISD::SMULO: | 
|  | 6540 | case ISD::UMULO:              return LowerXALUO(Op, DAG); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6541 | case ISD::READCYCLECOUNTER:   return LowerREADCYCLECOUNTER(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6542 | } | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6543 | } | 
|  | 6544 |  | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6545 | void X86TargetLowering:: | 
|  | 6546 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | 
|  | 6547 | SelectionDAG &DAG, unsigned NewOp) { | 
|  | 6548 | MVT T = Node->getValueType(0); | 
|  | 6549 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); | 
|  | 6550 |  | 
|  | 6551 | SDValue Chain = Node->getOperand(0); | 
|  | 6552 | SDValue In1 = Node->getOperand(1); | 
|  | 6553 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, | 
|  | 6554 | Node->getOperand(2), DAG.getIntPtrConstant(0)); | 
|  | 6555 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, | 
|  | 6556 | Node->getOperand(2), DAG.getIntPtrConstant(1)); | 
|  | 6557 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't | 
|  | 6558 | // have a MemOperand.  Pass the info through as a normal operand. | 
|  | 6559 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); | 
|  | 6560 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; | 
|  | 6561 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); | 
|  | 6562 | SDValue Result = DAG.getNode(NewOp, Tys, Ops, 5); | 
|  | 6563 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; | 
|  | 6564 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2)); | 
|  | 6565 | Results.push_back(Result.getValue(2)); | 
|  | 6566 | } | 
|  | 6567 |  | 
| Duncan Sands | 93e18034 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 6568 | /// ReplaceNodeResults - Replace a node with an illegal result type | 
|  | 6569 | /// with a new node built out of custom code. | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6570 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, | 
|  | 6571 | SmallVectorImpl<SDValue>&Results, | 
|  | 6572 | SelectionDAG &DAG) { | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6573 | switch (N->getOpcode()) { | 
| Duncan Sands | 1d20ab5 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 6574 | default: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6575 | assert(false && "Do not know how to custom type legalize this operation!"); | 
|  | 6576 | return; | 
|  | 6577 | case ISD::FP_TO_SINT: { | 
|  | 6578 | std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG); | 
|  | 6579 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 6580 | if (FIST.getNode() != 0) { | 
|  | 6581 | MVT VT = N->getValueType(0); | 
|  | 6582 | // Return a load from the stack slot. | 
|  | 6583 | Results.push_back(DAG.getLoad(VT, FIST, StackSlot, NULL, 0)); | 
|  | 6584 | } | 
|  | 6585 | return; | 
|  | 6586 | } | 
|  | 6587 | case ISD::READCYCLECOUNTER: { | 
|  | 6588 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 6589 | SDValue TheChain = N->getOperand(0); | 
|  | 6590 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1); | 
|  | 6591 | SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)); | 
|  | 6592 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX, MVT::i32, | 
|  | 6593 | eax.getValue(2)); | 
|  | 6594 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | 
|  | 6595 | SDValue Ops[] = { eax, edx }; | 
|  | 6596 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2)); | 
|  | 6597 | Results.push_back(edx.getValue(1)); | 
|  | 6598 | return; | 
|  | 6599 | } | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6600 | case ISD::ATOMIC_CMP_SWAP: { | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6601 | MVT T = N->getValueType(0); | 
|  | 6602 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); | 
|  | 6603 | SDValue cpInL, cpInH; | 
|  | 6604 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2), | 
|  | 6605 | DAG.getConstant(0, MVT::i32)); | 
|  | 6606 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2), | 
|  | 6607 | DAG.getConstant(1, MVT::i32)); | 
|  | 6608 | cpInL = DAG.getCopyToReg(N->getOperand(0), X86::EAX, cpInL, SDValue()); | 
|  | 6609 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX, cpInH, | 
|  | 6610 | cpInL.getValue(1)); | 
|  | 6611 | SDValue swapInL, swapInH; | 
|  | 6612 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3), | 
|  | 6613 | DAG.getConstant(0, MVT::i32)); | 
|  | 6614 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3), | 
|  | 6615 | DAG.getConstant(1, MVT::i32)); | 
|  | 6616 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX, swapInL, | 
|  | 6617 | cpInH.getValue(1)); | 
|  | 6618 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX, swapInH, | 
|  | 6619 | swapInL.getValue(1)); | 
|  | 6620 | SDValue Ops[] = { swapInH.getValue(0), | 
|  | 6621 | N->getOperand(1), | 
|  | 6622 | swapInH.getValue(1) }; | 
|  | 6623 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 6624 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3); | 
|  | 6625 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32, | 
|  | 6626 | Result.getValue(1)); | 
|  | 6627 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32, | 
|  | 6628 | cpOutL.getValue(2)); | 
|  | 6629 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; | 
|  | 6630 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2)); | 
|  | 6631 | Results.push_back(cpOutH.getValue(1)); | 
|  | 6632 | return; | 
|  | 6633 | } | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6634 | case ISD::ATOMIC_LOAD_ADD: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6635 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); | 
|  | 6636 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6637 | case ISD::ATOMIC_LOAD_AND: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6638 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); | 
|  | 6639 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6640 | case ISD::ATOMIC_LOAD_NAND: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6641 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); | 
|  | 6642 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6643 | case ISD::ATOMIC_LOAD_OR: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6644 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); | 
|  | 6645 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6646 | case ISD::ATOMIC_LOAD_SUB: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6647 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); | 
|  | 6648 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6649 | case ISD::ATOMIC_LOAD_XOR: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6650 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); | 
|  | 6651 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6652 | case ISD::ATOMIC_SWAP: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6653 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); | 
|  | 6654 | return; | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6655 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6656 | } | 
|  | 6657 |  | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6658 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | 
|  | 6659 | switch (Opcode) { | 
|  | 6660 | default: return NULL; | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6661 | case X86ISD::BSF:                return "X86ISD::BSF"; | 
|  | 6662 | case X86ISD::BSR:                return "X86ISD::BSR"; | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6663 | case X86ISD::SHLD:               return "X86ISD::SHLD"; | 
|  | 6664 | case X86ISD::SHRD:               return "X86ISD::SHRD"; | 
| Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 6665 | case X86ISD::FAND:               return "X86ISD::FAND"; | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6666 | case X86ISD::FOR:                return "X86ISD::FOR"; | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 6667 | case X86ISD::FXOR:               return "X86ISD::FXOR"; | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6668 | case X86ISD::FSRL:               return "X86ISD::FSRL"; | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6669 | case X86ISD::FILD:               return "X86ISD::FILD"; | 
| Evan Cheng | 11613a5 | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 6670 | case X86ISD::FILD_FLAG:          return "X86ISD::FILD_FLAG"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6671 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | 
|  | 6672 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | 
|  | 6673 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | 
| Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6674 | case X86ISD::FLD:                return "X86ISD::FLD"; | 
| Evan Cheng | 45e19098 | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 6675 | case X86ISD::FST:                return "X86ISD::FST"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6676 | case X86ISD::CALL:               return "X86ISD::CALL"; | 
|  | 6677 | case X86ISD::TAILCALL:           return "X86ISD::TAILCALL"; | 
|  | 6678 | case X86ISD::RDTSC_DAG:          return "X86ISD::RDTSC_DAG"; | 
| Dan Gohman | 25a767d | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 6679 | case X86ISD::BT:                 return "X86ISD::BT"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6680 | case X86ISD::CMP:                return "X86ISD::CMP"; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6681 | case X86ISD::COMI:               return "X86ISD::COMI"; | 
|  | 6682 | case X86ISD::UCOMI:              return "X86ISD::UCOMI"; | 
| Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 6683 | case X86ISD::SETCC:              return "X86ISD::SETCC"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6684 | case X86ISD::CMOV:               return "X86ISD::CMOV"; | 
|  | 6685 | case X86ISD::BRCOND:             return "X86ISD::BRCOND"; | 
| Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6686 | case X86ISD::RET_FLAG:           return "X86ISD::RET_FLAG"; | 
| Evan Cheng | 084a102 | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 6687 | case X86ISD::REP_STOS:           return "X86ISD::REP_STOS"; | 
|  | 6688 | case X86ISD::REP_MOVS:           return "X86ISD::REP_MOVS"; | 
| Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 6689 | case X86ISD::GlobalBaseReg:      return "X86ISD::GlobalBaseReg"; | 
| Evan Cheng | e0ed6ec | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 6690 | case X86ISD::Wrapper:            return "X86ISD::Wrapper"; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6691 | case X86ISD::PEXTRB:             return "X86ISD::PEXTRB"; | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 6692 | case X86ISD::PEXTRW:             return "X86ISD::PEXTRW"; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6693 | case X86ISD::INSERTPS:           return "X86ISD::INSERTPS"; | 
|  | 6694 | case X86ISD::PINSRB:             return "X86ISD::PINSRB"; | 
| Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 6695 | case X86ISD::PINSRW:             return "X86ISD::PINSRW"; | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 6696 | case X86ISD::FMAX:               return "X86ISD::FMAX"; | 
|  | 6697 | case X86ISD::FMIN:               return "X86ISD::FMIN"; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6698 | case X86ISD::FRSQRT:             return "X86ISD::FRSQRT"; | 
|  | 6699 | case X86ISD::FRCP:               return "X86ISD::FRCP"; | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6700 | case X86ISD::TLSADDR:            return "X86ISD::TLSADDR"; | 
|  | 6701 | case X86ISD::THREAD_POINTER:     return "X86ISD::THREAD_POINTER"; | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6702 | case X86ISD::EH_RETURN:          return "X86ISD::EH_RETURN"; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 6703 | case X86ISD::TC_RETURN:          return "X86ISD::TC_RETURN"; | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6704 | case X86ISD::FNSTCW16m:          return "X86ISD::FNSTCW16m"; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 6705 | case X86ISD::LCMPXCHG_DAG:       return "X86ISD::LCMPXCHG_DAG"; | 
|  | 6706 | case X86ISD::LCMPXCHG8_DAG:      return "X86ISD::LCMPXCHG8_DAG"; | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6707 | case X86ISD::ATOMADD64_DAG:      return "X86ISD::ATOMADD64_DAG"; | 
|  | 6708 | case X86ISD::ATOMSUB64_DAG:      return "X86ISD::ATOMSUB64_DAG"; | 
|  | 6709 | case X86ISD::ATOMOR64_DAG:       return "X86ISD::ATOMOR64_DAG"; | 
|  | 6710 | case X86ISD::ATOMXOR64_DAG:      return "X86ISD::ATOMXOR64_DAG"; | 
|  | 6711 | case X86ISD::ATOMAND64_DAG:      return "X86ISD::ATOMAND64_DAG"; | 
|  | 6712 | case X86ISD::ATOMNAND64_DAG:     return "X86ISD::ATOMNAND64_DAG"; | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 6713 | case X86ISD::VZEXT_MOVL:         return "X86ISD::VZEXT_MOVL"; | 
|  | 6714 | case X86ISD::VZEXT_LOAD:         return "X86ISD::VZEXT_LOAD"; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 6715 | case X86ISD::VSHL:               return "X86ISD::VSHL"; | 
|  | 6716 | case X86ISD::VSRL:               return "X86ISD::VSRL"; | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6717 | case X86ISD::CMPPD:              return "X86ISD::CMPPD"; | 
|  | 6718 | case X86ISD::CMPPS:              return "X86ISD::CMPPS"; | 
|  | 6719 | case X86ISD::PCMPEQB:            return "X86ISD::PCMPEQB"; | 
|  | 6720 | case X86ISD::PCMPEQW:            return "X86ISD::PCMPEQW"; | 
|  | 6721 | case X86ISD::PCMPEQD:            return "X86ISD::PCMPEQD"; | 
|  | 6722 | case X86ISD::PCMPEQQ:            return "X86ISD::PCMPEQQ"; | 
|  | 6723 | case X86ISD::PCMPGTB:            return "X86ISD::PCMPGTB"; | 
|  | 6724 | case X86ISD::PCMPGTW:            return "X86ISD::PCMPGTW"; | 
|  | 6725 | case X86ISD::PCMPGTD:            return "X86ISD::PCMPGTD"; | 
|  | 6726 | case X86ISD::PCMPGTQ:            return "X86ISD::PCMPGTQ"; | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6727 | case X86ISD::ADD:                return "X86ISD::ADD"; | 
|  | 6728 | case X86ISD::SUB:                return "X86ISD::SUB"; | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6729 | case X86ISD::SMUL:               return "X86ISD::SMUL"; | 
|  | 6730 | case X86ISD::UMUL:               return "X86ISD::UMUL"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6731 | } | 
|  | 6732 | } | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 6733 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6734 | // isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 6735 | // by AM is legal for this target, for a load/store of the specified type. | 
|  | 6736 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, | 
|  | 6737 | const Type *Ty) const { | 
|  | 6738 | // X86 supports extremely general addressing modes. | 
|  | 6739 |  | 
|  | 6740 | // X86 allows a sign-extended 32-bit immediate field as a displacement. | 
|  | 6741 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) | 
|  | 6742 | return false; | 
|  | 6743 |  | 
|  | 6744 | if (AM.BaseGV) { | 
| Evan Cheng | d3d9289 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 6745 | // We can only fold this if we don't need an extra load. | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6746 | if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false)) | 
|  | 6747 | return false; | 
| Dale Johannesen | 9efd2ce | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 6748 | // If BaseGV requires a register, we cannot also have a BaseReg. | 
|  | 6749 | if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) && | 
|  | 6750 | AM.HasBaseReg) | 
|  | 6751 | return false; | 
| Evan Cheng | d3d9289 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 6752 |  | 
|  | 6753 | // X86-64 only supports addr of globals in small code model. | 
|  | 6754 | if (Subtarget->is64Bit()) { | 
|  | 6755 | if (getTargetMachine().getCodeModel() != CodeModel::Small) | 
|  | 6756 | return false; | 
|  | 6757 | // If lower 4G is not available, then we must use rip-relative addressing. | 
|  | 6758 | if (AM.BaseOffs || AM.Scale > 1) | 
|  | 6759 | return false; | 
|  | 6760 | } | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 6761 | } | 
|  | 6762 |  | 
|  | 6763 | switch (AM.Scale) { | 
|  | 6764 | case 0: | 
|  | 6765 | case 1: | 
|  | 6766 | case 2: | 
|  | 6767 | case 4: | 
|  | 6768 | case 8: | 
|  | 6769 | // These scales always work. | 
|  | 6770 | break; | 
|  | 6771 | case 3: | 
|  | 6772 | case 5: | 
|  | 6773 | case 9: | 
|  | 6774 | // These scales are formed with basereg+scalereg.  Only accept if there is | 
|  | 6775 | // no basereg yet. | 
|  | 6776 | if (AM.HasBaseReg) | 
|  | 6777 | return false; | 
|  | 6778 | break; | 
|  | 6779 | default:  // Other stuff never works. | 
|  | 6780 | return false; | 
|  | 6781 | } | 
|  | 6782 |  | 
|  | 6783 | return true; | 
|  | 6784 | } | 
|  | 6785 |  | 
|  | 6786 |  | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6787 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { | 
|  | 6788 | if (!Ty1->isInteger() || !Ty2->isInteger()) | 
|  | 6789 | return false; | 
| Evan Cheng | 7b3f7fe | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 6790 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); | 
|  | 6791 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | 
| Evan Cheng | 7a3e750 | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 6792 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | 7b3f7fe | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 6793 | return false; | 
|  | 6794 | return Subtarget->is64Bit() || NumBits1 < 64; | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6795 | } | 
|  | 6796 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6797 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { | 
|  | 6798 | if (!VT1.isInteger() || !VT2.isInteger()) | 
| Evan Cheng | e106e2f | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 6799 | return false; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6800 | unsigned NumBits1 = VT1.getSizeInBits(); | 
|  | 6801 | unsigned NumBits2 = VT2.getSizeInBits(); | 
| Evan Cheng | 7a3e750 | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 6802 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | e106e2f | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 6803 | return false; | 
|  | 6804 | return Subtarget->is64Bit() || NumBits1 < 64; | 
|  | 6805 | } | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 6806 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6807 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 6808 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
|  | 6809 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | 
|  | 6810 | /// are assumed to be legal. | 
|  | 6811 | bool | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6812 | X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6813 | // Only do shuffles on 128-bit vector types for now. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6814 | if (VT.getSizeInBits() == 64) return false; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 6815 | return (Mask.getNode()->getNumOperands() <= 4 || | 
|  | 6816 | isIdentityMask(Mask.getNode()) || | 
|  | 6817 | isIdentityMask(Mask.getNode(), true) || | 
|  | 6818 | isSplatMask(Mask.getNode())  || | 
|  | 6819 | isPSHUFHW_PSHUFLWMask(Mask.getNode()) || | 
|  | 6820 | X86::isUNPCKLMask(Mask.getNode()) || | 
|  | 6821 | X86::isUNPCKHMask(Mask.getNode()) || | 
|  | 6822 | X86::isUNPCKL_v_undef_Mask(Mask.getNode()) || | 
|  | 6823 | X86::isUNPCKH_v_undef_Mask(Mask.getNode())); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6824 | } | 
|  | 6825 |  | 
| Dan Gohman | 33b3300 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 6826 | bool | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6827 | X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6828 | MVT EVT, SelectionDAG &DAG) const { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6829 | unsigned NumElts = BVOps.size(); | 
|  | 6830 | // Only do shuffles on 128-bit vector types for now. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6831 | if (EVT.getSizeInBits() * NumElts == 64) return false; | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6832 | if (NumElts == 2) return true; | 
|  | 6833 | if (NumElts == 4) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 6834 | return (isMOVLMask(&BVOps[0], 4)  || | 
|  | 6835 | isCommutedMOVL(&BVOps[0], 4, true) || | 
|  | 6836 | isSHUFPMask(&BVOps[0], 4) || | 
|  | 6837 | isCommutedSHUFP(&BVOps[0], 4)); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 6838 | } | 
|  | 6839 | return false; | 
|  | 6840 | } | 
|  | 6841 |  | 
|  | 6842 | //===----------------------------------------------------------------------===// | 
|  | 6843 | //                           X86 Scheduler Hooks | 
|  | 6844 | //===----------------------------------------------------------------------===// | 
|  | 6845 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6846 | // private utility function | 
|  | 6847 | MachineBasicBlock * | 
|  | 6848 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | 
|  | 6849 | MachineBasicBlock *MBB, | 
|  | 6850 | unsigned regOpc, | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6851 | unsigned immOpc, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6852 | unsigned LoadOpc, | 
|  | 6853 | unsigned CXchgOpc, | 
|  | 6854 | unsigned copyOpc, | 
|  | 6855 | unsigned notOpc, | 
|  | 6856 | unsigned EAXreg, | 
|  | 6857 | TargetRegisterClass *RC, | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6858 | bool invSrc) { | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6859 | // For the atomic bitwise operator, we generate | 
|  | 6860 | //   thisMBB: | 
|  | 6861 | //   newMBB: | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 6862 | //     ld  t1 = [bitinstr.addr] | 
|  | 6863 | //     op  t2 = t1, [bitinstr.val] | 
|  | 6864 | //     mov EAX = t1 | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6865 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 6866 | //     bz  newMBB | 
|  | 6867 | //     fallthrough -->nextMBB | 
|  | 6868 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 6869 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 6870 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6871 | ++MBBIter; | 
|  | 6872 |  | 
|  | 6873 | /// First build the CFG | 
|  | 6874 | MachineFunction *F = MBB->getParent(); | 
|  | 6875 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 6876 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6877 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6878 | F->insert(MBBIter, newMBB); | 
|  | 6879 | F->insert(MBBIter, nextMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6880 |  | 
|  | 6881 | // Move all successors to thisMBB to nextMBB | 
|  | 6882 | nextMBB->transferSuccessors(thisMBB); | 
|  | 6883 |  | 
|  | 6884 | // Update thisMBB to fall through to newMBB | 
|  | 6885 | thisMBB->addSuccessor(newMBB); | 
|  | 6886 |  | 
|  | 6887 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 6888 | newMBB->addSuccessor(nextMBB); | 
|  | 6889 | newMBB->addSuccessor(newMBB); | 
|  | 6890 |  | 
|  | 6891 | // Insert instructions into newMBB based on incoming instruction | 
|  | 6892 | assert(bInstr->getNumOperands() < 8 && "unexpected number of operands"); | 
|  | 6893 | MachineOperand& destOper = bInstr->getOperand(0); | 
|  | 6894 | MachineOperand* argOpers[6]; | 
|  | 6895 | int numArgs = bInstr->getNumOperands() - 1; | 
|  | 6896 | for (int i=0; i < numArgs; ++i) | 
|  | 6897 | argOpers[i] = &bInstr->getOperand(i+1); | 
|  | 6898 |  | 
|  | 6899 | // x86 address has 4 operands: base, index, scale, and displacement | 
|  | 6900 | int lastAddrIndx = 3; // [0,3] | 
|  | 6901 | int valArgIndx = 4; | 
|  | 6902 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6903 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 6904 | MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6905 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 6906 | (*MIB).addOperand(*argOpers[i]); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6907 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6908 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6909 | if (invSrc) { | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6910 | MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6911 | } | 
|  | 6912 | else | 
|  | 6913 | tt = t1; | 
|  | 6914 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6915 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 6916 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 6917 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 38453ee | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 6918 | "invalid operand"); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 6919 | if (argOpers[valArgIndx]->isReg()) | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6920 | MIB = BuildMI(newMBB, TII->get(regOpc), t2); | 
|  | 6921 | else | 
|  | 6922 | MIB = BuildMI(newMBB, TII->get(immOpc), t2); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6923 | MIB.addReg(tt); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6924 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 6925 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6926 | MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg); | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 6927 | MIB.addReg(t1); | 
|  | 6928 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6929 | MIB = BuildMI(newMBB, TII->get(CXchgOpc)); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6930 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 6931 | (*MIB).addOperand(*argOpers[i]); | 
|  | 6932 | MIB.addReg(t2); | 
| Mon P Wang | 1e2c6bf | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 6933 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 6934 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 6935 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 6936 | MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg()); | 
|  | 6937 | MIB.addReg(EAXreg); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6938 |  | 
|  | 6939 | // insert branch | 
|  | 6940 | BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB); | 
|  | 6941 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 6942 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6943 | return nextMBB; | 
|  | 6944 | } | 
|  | 6945 |  | 
| Dale Johannesen | 5d60c1e | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 6946 | // private utility function:  64 bit atomics on 32 bit host. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6947 | MachineBasicBlock * | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6948 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, | 
|  | 6949 | MachineBasicBlock *MBB, | 
|  | 6950 | unsigned regOpcL, | 
|  | 6951 | unsigned regOpcH, | 
|  | 6952 | unsigned immOpcL, | 
|  | 6953 | unsigned immOpcH, | 
|  | 6954 | bool invSrc) { | 
|  | 6955 | // For the atomic bitwise operator, we generate | 
|  | 6956 | //   thisMBB (instructions are in pairs, except cmpxchg8b) | 
|  | 6957 | //     ld t1,t2 = [bitinstr.addr] | 
|  | 6958 | //   newMBB: | 
|  | 6959 | //     out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | 
|  | 6960 | //     op  t5, t6 <- out1, out2, [bitinstr.val] | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 6961 | //      (for SWAP, substitute:  mov t5, t6 <- [bitinstr.val]) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6962 | //     mov ECX, EBX <- t5, t6 | 
|  | 6963 | //     mov EAX, EDX <- t1, t2 | 
|  | 6964 | //     cmpxchg8b [bitinstr.addr]  [EAX, EDX, EBX, ECX implicit] | 
|  | 6965 | //     mov t3, t4 <- EAX, EDX | 
|  | 6966 | //     bz  newMBB | 
|  | 6967 | //     result in out1, out2 | 
|  | 6968 | //     fallthrough -->nextMBB | 
|  | 6969 |  | 
|  | 6970 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | 
|  | 6971 | const unsigned LoadOpc = X86::MOV32rm; | 
|  | 6972 | const unsigned copyOpc = X86::MOV32rr; | 
|  | 6973 | const unsigned NotOpc = X86::NOT32r; | 
|  | 6974 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 6975 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 6976 | MachineFunction::iterator MBBIter = MBB; | 
|  | 6977 | ++MBBIter; | 
|  | 6978 |  | 
|  | 6979 | /// First build the CFG | 
|  | 6980 | MachineFunction *F = MBB->getParent(); | 
|  | 6981 | MachineBasicBlock *thisMBB = MBB; | 
|  | 6982 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6983 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 6984 | F->insert(MBBIter, newMBB); | 
|  | 6985 | F->insert(MBBIter, nextMBB); | 
|  | 6986 |  | 
|  | 6987 | // Move all successors to thisMBB to nextMBB | 
|  | 6988 | nextMBB->transferSuccessors(thisMBB); | 
|  | 6989 |  | 
|  | 6990 | // Update thisMBB to fall through to newMBB | 
|  | 6991 | thisMBB->addSuccessor(newMBB); | 
|  | 6992 |  | 
|  | 6993 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 6994 | newMBB->addSuccessor(nextMBB); | 
|  | 6995 | newMBB->addSuccessor(newMBB); | 
|  | 6996 |  | 
|  | 6997 | // Insert instructions into newMBB based on incoming instruction | 
|  | 6998 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | 
|  | 6999 | assert(bInstr->getNumOperands() < 18 && "unexpected number of operands"); | 
|  | 7000 | MachineOperand& dest1Oper = bInstr->getOperand(0); | 
|  | 7001 | MachineOperand& dest2Oper = bInstr->getOperand(1); | 
|  | 7002 | MachineOperand* argOpers[6]; | 
|  | 7003 | for (int i=0; i < 6; ++i) | 
|  | 7004 | argOpers[i] = &bInstr->getOperand(i+2); | 
|  | 7005 |  | 
|  | 7006 | // x86 address has 4 operands: base, index, scale, and displacement | 
|  | 7007 | int lastAddrIndx = 3; // [0,3] | 
|  | 7008 |  | 
|  | 7009 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7010 | MachineInstrBuilder MIB = BuildMI(thisMBB, TII->get(LoadOpc), t1); | 
|  | 7011 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7012 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7013 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7014 | MIB = BuildMI(thisMBB, TII->get(LoadOpc), t2); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7015 | // add 4 to displacement. | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7016 | for (int i=0; i <= lastAddrIndx-1; ++i) | 
|  | 7017 | (*MIB).addOperand(*argOpers[i]); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7018 | MachineOperand newOp3 = *(argOpers[3]); | 
|  | 7019 | if (newOp3.isImm()) | 
|  | 7020 | newOp3.setImm(newOp3.getImm()+4); | 
|  | 7021 | else | 
|  | 7022 | newOp3.setOffset(newOp3.getOffset()+4); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7023 | (*MIB).addOperand(newOp3); | 
|  | 7024 |  | 
|  | 7025 | // t3/4 are defined later, at the bottom of the loop | 
|  | 7026 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7027 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7028 | BuildMI(newMBB, TII->get(X86::PHI), dest1Oper.getReg()) | 
|  | 7029 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); | 
|  | 7030 | BuildMI(newMBB, TII->get(X86::PHI), dest2Oper.getReg()) | 
|  | 7031 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); | 
|  | 7032 |  | 
|  | 7033 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7034 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7035 | if (invSrc) { | 
|  | 7036 | MIB = BuildMI(newMBB, TII->get(NotOpc), tt1).addReg(t1); | 
|  | 7037 | MIB = BuildMI(newMBB, TII->get(NotOpc), tt2).addReg(t2); | 
|  | 7038 | } else { | 
|  | 7039 | tt1 = t1; | 
|  | 7040 | tt2 = t2; | 
|  | 7041 | } | 
|  | 7042 |  | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7043 | assert((argOpers[4]->isReg() || argOpers[4]->isImm()) && | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7044 | "invalid operand"); | 
|  | 7045 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7046 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7047 | if (argOpers[4]->isReg()) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7048 | MIB = BuildMI(newMBB, TII->get(regOpcL), t5); | 
|  | 7049 | else | 
|  | 7050 | MIB = BuildMI(newMBB, TII->get(immOpcL), t5); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7051 | if (regOpcL != X86::MOV32rr) | 
|  | 7052 | MIB.addReg(tt1); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7053 | (*MIB).addOperand(*argOpers[4]); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7054 | assert(argOpers[5]->isReg() == argOpers[4]->isReg()); | 
|  | 7055 | assert(argOpers[5]->isImm() == argOpers[4]->isImm()); | 
|  | 7056 | if (argOpers[5]->isReg()) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7057 | MIB = BuildMI(newMBB, TII->get(regOpcH), t6); | 
|  | 7058 | else | 
|  | 7059 | MIB = BuildMI(newMBB, TII->get(immOpcH), t6); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7060 | if (regOpcH != X86::MOV32rr) | 
|  | 7061 | MIB.addReg(tt2); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7062 | (*MIB).addOperand(*argOpers[5]); | 
|  | 7063 |  | 
|  | 7064 | MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EAX); | 
|  | 7065 | MIB.addReg(t1); | 
|  | 7066 | MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EDX); | 
|  | 7067 | MIB.addReg(t2); | 
|  | 7068 |  | 
|  | 7069 | MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EBX); | 
|  | 7070 | MIB.addReg(t5); | 
|  | 7071 | MIB = BuildMI(newMBB, TII->get(copyOpc), X86::ECX); | 
|  | 7072 | MIB.addReg(t6); | 
|  | 7073 |  | 
|  | 7074 | MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG8B)); | 
|  | 7075 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7076 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7077 |  | 
|  | 7078 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7079 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 7080 |  | 
|  | 7081 | MIB = BuildMI(newMBB, TII->get(copyOpc), t3); | 
|  | 7082 | MIB.addReg(X86::EAX); | 
|  | 7083 | MIB = BuildMI(newMBB, TII->get(copyOpc), t4); | 
|  | 7084 | MIB.addReg(X86::EDX); | 
|  | 7085 |  | 
|  | 7086 | // insert branch | 
|  | 7087 | BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB); | 
|  | 7088 |  | 
|  | 7089 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
|  | 7090 | return nextMBB; | 
|  | 7091 | } | 
|  | 7092 |  | 
|  | 7093 | // private utility function | 
|  | 7094 | MachineBasicBlock * | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7095 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, | 
|  | 7096 | MachineBasicBlock *MBB, | 
|  | 7097 | unsigned cmovOpc) { | 
|  | 7098 | // For the atomic min/max operator, we generate | 
|  | 7099 | //   thisMBB: | 
|  | 7100 | //   newMBB: | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7101 | //     ld t1 = [min/max.addr] | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7102 | //     mov t2 = [min/max.val] | 
|  | 7103 | //     cmp  t1, t2 | 
|  | 7104 | //     cmov[cond] t2 = t1 | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7105 | //     mov EAX = t1 | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7106 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 7107 | //     bz   newMBB | 
|  | 7108 | //     fallthrough -->nextMBB | 
|  | 7109 | // | 
|  | 7110 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7111 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7112 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7113 | ++MBBIter; | 
|  | 7114 |  | 
|  | 7115 | /// First build the CFG | 
|  | 7116 | MachineFunction *F = MBB->getParent(); | 
|  | 7117 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7118 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7119 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7120 | F->insert(MBBIter, newMBB); | 
|  | 7121 | F->insert(MBBIter, nextMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7122 |  | 
|  | 7123 | // Move all successors to thisMBB to nextMBB | 
|  | 7124 | nextMBB->transferSuccessors(thisMBB); | 
|  | 7125 |  | 
|  | 7126 | // Update thisMBB to fall through to newMBB | 
|  | 7127 | thisMBB->addSuccessor(newMBB); | 
|  | 7128 |  | 
|  | 7129 | // newMBB jumps to newMBB and fall through to nextMBB | 
|  | 7130 | newMBB->addSuccessor(nextMBB); | 
|  | 7131 | newMBB->addSuccessor(newMBB); | 
|  | 7132 |  | 
|  | 7133 | // Insert instructions into newMBB based on incoming instruction | 
|  | 7134 | assert(mInstr->getNumOperands() < 8 && "unexpected number of operands"); | 
|  | 7135 | MachineOperand& destOper = mInstr->getOperand(0); | 
|  | 7136 | MachineOperand* argOpers[6]; | 
|  | 7137 | int numArgs = mInstr->getNumOperands() - 1; | 
|  | 7138 | for (int i=0; i < numArgs; ++i) | 
|  | 7139 | argOpers[i] = &mInstr->getOperand(i+1); | 
|  | 7140 |  | 
|  | 7141 | // x86 address has 4 operands: base, index, scale, and displacement | 
|  | 7142 | int lastAddrIndx = 3; // [0,3] | 
|  | 7143 | int valArgIndx = 4; | 
|  | 7144 |  | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7145 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
|  | 7146 | MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7147 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7148 | (*MIB).addOperand(*argOpers[i]); | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7149 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7150 | // We only support register and immediate values | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7151 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 7152 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 38453ee | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7153 | "invalid operand"); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7154 |  | 
|  | 7155 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7156 | if (argOpers[valArgIndx]->isReg()) | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7157 | MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2); | 
|  | 7158 | else | 
|  | 7159 | MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2); | 
|  | 7160 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 7161 |  | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7162 | MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX); | 
|  | 7163 | MIB.addReg(t1); | 
|  | 7164 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7165 | MIB = BuildMI(newMBB, TII->get(X86::CMP32rr)); | 
|  | 7166 | MIB.addReg(t1); | 
|  | 7167 | MIB.addReg(t2); | 
|  | 7168 |  | 
|  | 7169 | // Generate movc | 
|  | 7170 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
|  | 7171 | MIB = BuildMI(newMBB, TII->get(cmovOpc),t3); | 
|  | 7172 | MIB.addReg(t2); | 
|  | 7173 | MIB.addReg(t1); | 
|  | 7174 |  | 
|  | 7175 | // Cmp and exchange if none has modified the memory location | 
|  | 7176 | MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32)); | 
|  | 7177 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7178 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7179 | MIB.addReg(t3); | 
| Mon P Wang | 1e2c6bf | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7180 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7181 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7182 |  | 
|  | 7183 | MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg()); | 
|  | 7184 | MIB.addReg(X86::EAX); | 
|  | 7185 |  | 
|  | 7186 | // insert branch | 
|  | 7187 | BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB); | 
|  | 7188 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7189 | F->DeleteMachineInstr(mInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7190 | return nextMBB; | 
|  | 7191 | } | 
|  | 7192 |  | 
|  | 7193 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7194 | MachineBasicBlock * | 
| Evan Cheng | 29cfb67 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7195 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
|  | 7196 | MachineBasicBlock *BB) { | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7197 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7198 | switch (MI->getOpcode()) { | 
|  | 7199 | default: assert(false && "Unexpected instr type to insert"); | 
| Mon P Wang | 9c2d26d | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7200 | case X86::CMOV_V1I64: | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7201 | case X86::CMOV_FR32: | 
|  | 7202 | case X86::CMOV_FR64: | 
|  | 7203 | case X86::CMOV_V4F32: | 
|  | 7204 | case X86::CMOV_V2F64: | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7205 | case X86::CMOV_V2I64: { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7206 | // To "insert" a SELECT_CC instruction, we actually have to insert the | 
|  | 7207 | // diamond control-flow pattern.  The incoming instruction knows the | 
|  | 7208 | // destination vreg to set, the condition code register to branch on, the | 
|  | 7209 | // true/false values to select between, and a branch opcode to use. | 
|  | 7210 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7211 | MachineFunction::iterator It = BB; | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7212 | ++It; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7213 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7214 | //  thisMBB: | 
|  | 7215 | //  ... | 
|  | 7216 | //   TrueVal = ... | 
|  | 7217 | //   cmpTY ccX, r1, r2 | 
|  | 7218 | //   bCC copy1MBB | 
|  | 7219 | //   fallthrough --> copy0MBB | 
|  | 7220 | MachineBasicBlock *thisMBB = BB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7221 | MachineFunction *F = BB->getParent(); | 
|  | 7222 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7223 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7224 | unsigned Opc = | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7225 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7226 | BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7227 | F->insert(It, copy0MBB); | 
|  | 7228 | F->insert(It, sinkMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7229 | // Update machine-CFG edges by transferring all successors of the current | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7230 | // block to the new block which will contain the Phi node for the select. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7231 | sinkMBB->transferSuccessors(BB); | 
|  | 7232 |  | 
|  | 7233 | // Add the true and fallthrough blocks as its successors. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7234 | BB->addSuccessor(copy0MBB); | 
|  | 7235 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7236 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7237 | //  copy0MBB: | 
|  | 7238 | //   %FalseValue = ... | 
|  | 7239 | //   # fallthrough to sinkMBB | 
|  | 7240 | BB = copy0MBB; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7241 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7242 | // Update machine-CFG edges | 
|  | 7243 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7244 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7245 | //  sinkMBB: | 
|  | 7246 | //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | 
|  | 7247 | //  ... | 
|  | 7248 | BB = sinkMBB; | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7249 | BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg()) | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7250 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) | 
|  | 7251 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | 
|  | 7252 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7253 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7254 | return BB; | 
|  | 7255 | } | 
|  | 7256 |  | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 7257 | case X86::FP32_TO_INT16_IN_MEM: | 
|  | 7258 | case X86::FP32_TO_INT32_IN_MEM: | 
|  | 7259 | case X86::FP32_TO_INT64_IN_MEM: | 
|  | 7260 | case X86::FP64_TO_INT16_IN_MEM: | 
|  | 7261 | case X86::FP64_TO_INT32_IN_MEM: | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7262 | case X86::FP64_TO_INT64_IN_MEM: | 
|  | 7263 | case X86::FP80_TO_INT16_IN_MEM: | 
|  | 7264 | case X86::FP80_TO_INT32_IN_MEM: | 
|  | 7265 | case X86::FP80_TO_INT64_IN_MEM: { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7266 | // Change the floating point control register to use "round towards zero" | 
|  | 7267 | // mode when truncating to an integer value. | 
|  | 7268 | MachineFunction *F = BB->getParent(); | 
|  | 7269 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7270 | addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7271 |  | 
|  | 7272 | // Load the old value of the high byte of the control word... | 
|  | 7273 | unsigned OldCW = | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7274 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7275 | addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7276 |  | 
|  | 7277 | // Set the high part to be round to zero... | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7278 | addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx) | 
|  | 7279 | .addImm(0xC7F); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7280 |  | 
|  | 7281 | // Reload the modified control word now... | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7282 | addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7283 |  | 
|  | 7284 | // Restore the memory image of control word to original value | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7285 | addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx) | 
|  | 7286 | .addReg(OldCW); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7287 |  | 
|  | 7288 | // Get the X86 opcode to use. | 
|  | 7289 | unsigned Opc; | 
|  | 7290 | switch (MI->getOpcode()) { | 
|  | 7291 | default: assert(0 && "illegal opcode!"); | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 7292 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; | 
|  | 7293 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | 
|  | 7294 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | 
|  | 7295 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | 
|  | 7296 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | 
|  | 7297 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7298 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; | 
|  | 7299 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | 
|  | 7300 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7301 | } | 
|  | 7302 |  | 
|  | 7303 | X86AddressMode AM; | 
|  | 7304 | MachineOperand &Op = MI->getOperand(0); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7305 | if (Op.isReg()) { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7306 | AM.BaseType = X86AddressMode::RegBase; | 
|  | 7307 | AM.Base.Reg = Op.getReg(); | 
|  | 7308 | } else { | 
|  | 7309 | AM.BaseType = X86AddressMode::FrameIndexBase; | 
| Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7310 | AM.Base.FrameIndex = Op.getIndex(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7311 | } | 
|  | 7312 | Op = MI->getOperand(1); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7313 | if (Op.isImm()) | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7314 | AM.Scale = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7315 | Op = MI->getOperand(2); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7316 | if (Op.isImm()) | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7317 | AM.IndexReg = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7318 | Op = MI->getOperand(3); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7319 | if (Op.isGlobal()) { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7320 | AM.GV = Op.getGlobal(); | 
|  | 7321 | } else { | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7322 | AM.Disp = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7323 | } | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7324 | addFullAddress(BuildMI(BB, TII->get(Opc)), AM) | 
|  | 7325 | .addReg(MI->getOperand(4).getReg()); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7326 |  | 
|  | 7327 | // Reload the original control word now. | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7328 | addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7329 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7330 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7331 | return BB; | 
|  | 7332 | } | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7333 | case X86::ATOMAND32: | 
|  | 7334 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7335 | X86::AND32ri, X86::MOV32rm, | 
|  | 7336 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7337 | X86::NOT32r, X86::EAX, | 
|  | 7338 | X86::GR32RegisterClass); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7339 | case X86::ATOMOR32: | 
|  | 7340 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7341 | X86::OR32ri, X86::MOV32rm, | 
|  | 7342 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7343 | X86::NOT32r, X86::EAX, | 
|  | 7344 | X86::GR32RegisterClass); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7345 | case X86::ATOMXOR32: | 
|  | 7346 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7347 | X86::XOR32ri, X86::MOV32rm, | 
|  | 7348 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7349 | X86::NOT32r, X86::EAX, | 
|  | 7350 | X86::GR32RegisterClass); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7351 | case X86::ATOMNAND32: | 
|  | 7352 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7353 | X86::AND32ri, X86::MOV32rm, | 
|  | 7354 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7355 | X86::NOT32r, X86::EAX, | 
|  | 7356 | X86::GR32RegisterClass, true); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7357 | case X86::ATOMMIN32: | 
|  | 7358 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | 
|  | 7359 | case X86::ATOMMAX32: | 
|  | 7360 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | 
|  | 7361 | case X86::ATOMUMIN32: | 
|  | 7362 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | 
|  | 7363 | case X86::ATOMUMAX32: | 
|  | 7364 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7365 |  | 
|  | 7366 | case X86::ATOMAND16: | 
|  | 7367 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7368 | X86::AND16ri, X86::MOV16rm, | 
|  | 7369 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7370 | X86::NOT16r, X86::AX, | 
|  | 7371 | X86::GR16RegisterClass); | 
|  | 7372 | case X86::ATOMOR16: | 
|  | 7373 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, | 
|  | 7374 | X86::OR16ri, X86::MOV16rm, | 
|  | 7375 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7376 | X86::NOT16r, X86::AX, | 
|  | 7377 | X86::GR16RegisterClass); | 
|  | 7378 | case X86::ATOMXOR16: | 
|  | 7379 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | 
|  | 7380 | X86::XOR16ri, X86::MOV16rm, | 
|  | 7381 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7382 | X86::NOT16r, X86::AX, | 
|  | 7383 | X86::GR16RegisterClass); | 
|  | 7384 | case X86::ATOMNAND16: | 
|  | 7385 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7386 | X86::AND16ri, X86::MOV16rm, | 
|  | 7387 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7388 | X86::NOT16r, X86::AX, | 
|  | 7389 | X86::GR16RegisterClass, true); | 
|  | 7390 | case X86::ATOMMIN16: | 
|  | 7391 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | 
|  | 7392 | case X86::ATOMMAX16: | 
|  | 7393 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | 
|  | 7394 | case X86::ATOMUMIN16: | 
|  | 7395 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | 
|  | 7396 | case X86::ATOMUMAX16: | 
|  | 7397 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | 
|  | 7398 |  | 
|  | 7399 | case X86::ATOMAND8: | 
|  | 7400 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7401 | X86::AND8ri, X86::MOV8rm, | 
|  | 7402 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7403 | X86::NOT8r, X86::AL, | 
|  | 7404 | X86::GR8RegisterClass); | 
|  | 7405 | case X86::ATOMOR8: | 
|  | 7406 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, | 
|  | 7407 | X86::OR8ri, X86::MOV8rm, | 
|  | 7408 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7409 | X86::NOT8r, X86::AL, | 
|  | 7410 | X86::GR8RegisterClass); | 
|  | 7411 | case X86::ATOMXOR8: | 
|  | 7412 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | 
|  | 7413 | X86::XOR8ri, X86::MOV8rm, | 
|  | 7414 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7415 | X86::NOT8r, X86::AL, | 
|  | 7416 | X86::GR8RegisterClass); | 
|  | 7417 | case X86::ATOMNAND8: | 
|  | 7418 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7419 | X86::AND8ri, X86::MOV8rm, | 
|  | 7420 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7421 | X86::NOT8r, X86::AL, | 
|  | 7422 | X86::GR8RegisterClass, true); | 
|  | 7423 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7424 | // This group is for 64-bit host. | 
| Dale Johannesen | 6f765f3 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7425 | case X86::ATOMAND64: | 
|  | 7426 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
|  | 7427 | X86::AND64ri32, X86::MOV64rm, | 
|  | 7428 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7429 | X86::NOT64r, X86::RAX, | 
|  | 7430 | X86::GR64RegisterClass); | 
|  | 7431 | case X86::ATOMOR64: | 
|  | 7432 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, | 
|  | 7433 | X86::OR64ri32, X86::MOV64rm, | 
|  | 7434 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7435 | X86::NOT64r, X86::RAX, | 
|  | 7436 | X86::GR64RegisterClass); | 
|  | 7437 | case X86::ATOMXOR64: | 
|  | 7438 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | 
|  | 7439 | X86::XOR64ri32, X86::MOV64rm, | 
|  | 7440 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7441 | X86::NOT64r, X86::RAX, | 
|  | 7442 | X86::GR64RegisterClass); | 
|  | 7443 | case X86::ATOMNAND64: | 
|  | 7444 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
|  | 7445 | X86::AND64ri32, X86::MOV64rm, | 
|  | 7446 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7447 | X86::NOT64r, X86::RAX, | 
|  | 7448 | X86::GR64RegisterClass, true); | 
|  | 7449 | case X86::ATOMMIN64: | 
|  | 7450 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | 
|  | 7451 | case X86::ATOMMAX64: | 
|  | 7452 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | 
|  | 7453 | case X86::ATOMUMIN64: | 
|  | 7454 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | 
|  | 7455 | case X86::ATOMUMAX64: | 
|  | 7456 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7457 |  | 
|  | 7458 | // This group does 64-bit operations on a 32-bit host. | 
|  | 7459 | case X86::ATOMAND6432: | 
|  | 7460 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7461 | X86::AND32rr, X86::AND32rr, | 
|  | 7462 | X86::AND32ri, X86::AND32ri, | 
|  | 7463 | false); | 
|  | 7464 | case X86::ATOMOR6432: | 
|  | 7465 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7466 | X86::OR32rr, X86::OR32rr, | 
|  | 7467 | X86::OR32ri, X86::OR32ri, | 
|  | 7468 | false); | 
|  | 7469 | case X86::ATOMXOR6432: | 
|  | 7470 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7471 | X86::XOR32rr, X86::XOR32rr, | 
|  | 7472 | X86::XOR32ri, X86::XOR32ri, | 
|  | 7473 | false); | 
|  | 7474 | case X86::ATOMNAND6432: | 
|  | 7475 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7476 | X86::AND32rr, X86::AND32rr, | 
|  | 7477 | X86::AND32ri, X86::AND32ri, | 
|  | 7478 | true); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7479 | case X86::ATOMADD6432: | 
|  | 7480 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7481 | X86::ADD32rr, X86::ADC32rr, | 
|  | 7482 | X86::ADD32ri, X86::ADC32ri, | 
|  | 7483 | false); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7484 | case X86::ATOMSUB6432: | 
|  | 7485 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7486 | X86::SUB32rr, X86::SBB32rr, | 
|  | 7487 | X86::SUB32ri, X86::SBB32ri, | 
|  | 7488 | false); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7489 | case X86::ATOMSWAP6432: | 
|  | 7490 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
|  | 7491 | X86::MOV32rr, X86::MOV32rr, | 
|  | 7492 | X86::MOV32ri, X86::MOV32ri, | 
|  | 7493 | false); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7494 | } | 
|  | 7495 | } | 
|  | 7496 |  | 
|  | 7497 | //===----------------------------------------------------------------------===// | 
|  | 7498 | //                           X86 Optimization Hooks | 
|  | 7499 | //===----------------------------------------------------------------------===// | 
|  | 7500 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7501 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, | 
| Dan Gohman | e1d9ee6 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7502 | const APInt &Mask, | 
| Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7503 | APInt &KnownZero, | 
|  | 7504 | APInt &KnownOne, | 
| Dan Gohman | 309d3d5 | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 7505 | const SelectionDAG &DAG, | 
| Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7506 | unsigned Depth) const { | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7507 | unsigned Opc = Op.getOpcode(); | 
| Evan Cheng | 6d196db | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7508 | assert((Opc >= ISD::BUILTIN_OP_END || | 
|  | 7509 | Opc == ISD::INTRINSIC_WO_CHAIN || | 
|  | 7510 | Opc == ISD::INTRINSIC_W_CHAIN || | 
|  | 7511 | Opc == ISD::INTRINSIC_VOID) && | 
|  | 7512 | "Should use MaskedValueIsZero if you don't know whether Op" | 
|  | 7513 | " is a target node!"); | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7514 |  | 
| Dan Gohman | 9ca025f | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7515 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);   // Don't know anything. | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7516 | switch (Opc) { | 
| Evan Cheng | 6d196db | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7517 | default: break; | 
| Evan Cheng | dc636c4 | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7518 | case X86ISD::ADD: | 
|  | 7519 | case X86ISD::SUB: | 
|  | 7520 | case X86ISD::SMUL: | 
|  | 7521 | case X86ISD::UMUL: | 
|  | 7522 | // These nodes' second result is a boolean. | 
|  | 7523 | if (Op.getResNo() == 0) | 
|  | 7524 | break; | 
|  | 7525 | // Fallthrough | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7526 | case X86ISD::SETCC: | 
| Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7527 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), | 
|  | 7528 | Mask.getBitWidth() - 1); | 
| Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7529 | break; | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7530 | } | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7531 | } | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 7532 |  | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7533 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7534 | /// node is a GlobalAddress + offset. | 
|  | 7535 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | 
|  | 7536 | GlobalValue* &GA, int64_t &Offset) const{ | 
|  | 7537 | if (N->getOpcode() == X86ISD::Wrapper) { | 
|  | 7538 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7539 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7540 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7541 | return true; | 
|  | 7542 | } | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7543 | } | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7544 | return TargetLowering::isGAPlusOffset(N, GA, Offset); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7545 | } | 
|  | 7546 |  | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7547 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, | 
|  | 7548 | const TargetLowering &TLI) { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7549 | GlobalValue *GV; | 
| Nick Lewycky | f5b9938 | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 7550 | int64_t Offset = 0; | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7551 | if (TLI.isGAPlusOffset(Base, GV, Offset)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7552 | return (GV->getAlignment() >= N && (Offset % N) == 0); | 
| Chris Lattner | 250789f | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 7553 | // DAG combine handles the stack object case. | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7554 | return false; | 
|  | 7555 | } | 
|  | 7556 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7557 | static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7558 | unsigned NumElems, MVT EVT, | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7559 | SDNode *&Base, | 
|  | 7560 | SelectionDAG &DAG, MachineFrameInfo *MFI, | 
|  | 7561 | const TargetLowering &TLI) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7562 | Base = NULL; | 
|  | 7563 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7564 | SDValue Idx = PermMask.getOperand(i); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7565 | if (Idx.getOpcode() == ISD::UNDEF) { | 
|  | 7566 | if (!Base) | 
|  | 7567 | return false; | 
|  | 7568 | continue; | 
|  | 7569 | } | 
|  | 7570 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7571 | SDValue Elt = DAG.getShuffleScalarElt(N, i); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7572 | if (!Elt.getNode() || | 
|  | 7573 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7574 | return false; | 
|  | 7575 | if (!Base) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7576 | Base = Elt.getNode(); | 
| Evan Cheng | 71b9afb | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 7577 | if (Base->getOpcode() == ISD::UNDEF) | 
|  | 7578 | return false; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7579 | continue; | 
|  | 7580 | } | 
|  | 7581 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 7582 | continue; | 
|  | 7583 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7584 | if (!TLI.isConsecutiveLoad(Elt.getNode(), Base, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7585 | EVT.getSizeInBits()/8, i, MFI)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7586 | return false; | 
|  | 7587 | } | 
|  | 7588 | return true; | 
|  | 7589 | } | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7590 |  | 
|  | 7591 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to | 
|  | 7592 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | 
|  | 7593 | /// if the load addresses are consecutive, non-overlapping, and in the right | 
|  | 7594 | /// order. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7595 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7596 | const TargetLowering &TLI) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7597 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7598 | MVT VT = N->getValueType(0); | 
|  | 7599 | MVT EVT = VT.getVectorElementType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7600 | SDValue PermMask = N->getOperand(2); | 
| Evan Cheng | dbfcce3 | 2008-05-05 22:12:23 +0000 | [diff] [blame] | 7601 | unsigned NumElems = PermMask.getNumOperands(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7602 | SDNode *Base = NULL; | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7603 | if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base, | 
|  | 7604 | DAG, MFI, TLI)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7605 | return SDValue(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7606 |  | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 7607 | LoadSDNode *LD = cast<LoadSDNode>(Base); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7608 | if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI)) | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 7609 | return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(), | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 7610 | LD->getSrcValueOffset(), LD->isVolatile()); | 
| Evan Cheng | dbfcce3 | 2008-05-05 22:12:23 +0000 | [diff] [blame] | 7611 | return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(), | 
|  | 7612 | LD->getSrcValueOffset(), LD->isVolatile(), | 
|  | 7613 | LD->getAlignment()); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7614 | } | 
|  | 7615 |  | 
| Evan Cheng | b980f6f | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7616 | /// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7617 | static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG, | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7618 | TargetLowering::DAGCombinerInfo &DCI, | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7619 | const X86Subtarget *Subtarget, | 
|  | 7620 | const TargetLowering &TLI) { | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7621 | unsigned NumOps = N->getNumOperands(); | 
|  | 7622 |  | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7623 | // Ignore single operand BUILD_VECTOR. | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7624 | if (NumOps == 1) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7625 | return SDValue(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7626 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7627 | MVT VT = N->getValueType(0); | 
|  | 7628 | MVT EVT = VT.getVectorElementType(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7629 | if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit()) | 
|  | 7630 | // We are looking for load i64 and zero extend. We want to transform | 
|  | 7631 | // it before legalizer has a chance to expand it. Also look for i64 | 
|  | 7632 | // BUILD_PAIR bit casted to f64. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7633 | return SDValue(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7634 | // This must be an insertion into a zero vector. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7635 | SDValue HighElt = N->getOperand(1); | 
| Evan Cheng | bb48d55 | 2008-05-10 00:58:41 +0000 | [diff] [blame] | 7636 | if (!isZeroNode(HighElt)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7637 | return SDValue(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7638 |  | 
|  | 7639 | // Value must be a load. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7640 | SDNode *Base = N->getOperand(0).getNode(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7641 | if (!isa<LoadSDNode>(Base)) { | 
| Evan Cheng | b980f6f | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7642 | if (Base->getOpcode() != ISD::BIT_CONVERT) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7643 | return SDValue(); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7644 | Base = Base->getOperand(0).getNode(); | 
| Evan Cheng | b980f6f | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7645 | if (!isa<LoadSDNode>(Base)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7646 | return SDValue(); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7647 | } | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7648 |  | 
|  | 7649 | // Transform it into VZEXT_LOAD addr. | 
| Evan Cheng | b980f6f | 2008-05-12 23:04:07 +0000 | [diff] [blame] | 7650 | LoadSDNode *LD = cast<LoadSDNode>(Base); | 
| Nate Begeman | f1e18c7 | 2008-05-28 00:24:25 +0000 | [diff] [blame] | 7651 |  | 
|  | 7652 | // Load must not be an extload. | 
|  | 7653 | if (LD->getExtensionType() != ISD::NON_EXTLOAD) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7654 | return SDValue(); | 
| Mon P Wang | cbb20a6 | 2009-01-30 07:07:40 +0000 | [diff] [blame] | 7655 |  | 
|  | 7656 | // Load type should legal type so we don't have to legalize it. | 
|  | 7657 | if (!TLI.isTypeLegal(VT)) | 
|  | 7658 | return SDValue(); | 
|  | 7659 |  | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7660 | SDVTList Tys = DAG.getVTList(VT, MVT::Other); | 
|  | 7661 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; | 
|  | 7662 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, Tys, Ops, 2); | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7663 | TargetLowering::TargetLoweringOpt TLO(DAG); | 
|  | 7664 | TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1)); | 
|  | 7665 | DCI.CommitTargetLoweringOpt(TLO); | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7666 | return ResNode; | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7667 | } | 
|  | 7668 |  | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7669 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7670 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7671 | const X86Subtarget *Subtarget) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7672 | SDValue Cond = N->getOperand(0); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7673 |  | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7674 | // If we have SSE[12] support, try to form min/max nodes. | 
|  | 7675 | if (Subtarget->hasSSE2() && | 
|  | 7676 | (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) { | 
|  | 7677 | if (Cond.getOpcode() == ISD::SETCC) { | 
|  | 7678 | // Get the LHS/RHS of the select. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7679 | SDValue LHS = N->getOperand(1); | 
|  | 7680 | SDValue RHS = N->getOperand(2); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7681 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7682 |  | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7683 | unsigned Opcode = 0; | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7684 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7685 | switch (CC) { | 
|  | 7686 | default: break; | 
|  | 7687 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min | 
|  | 7688 | case ISD::SETULE: | 
|  | 7689 | case ISD::SETLE: | 
|  | 7690 | if (!UnsafeFPMath) break; | 
|  | 7691 | // FALL THROUGH. | 
|  | 7692 | case ISD::SETOLT:  // (X olt/lt Y) ? X : Y -> min | 
|  | 7693 | case ISD::SETLT: | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7694 | Opcode = X86ISD::FMIN; | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7695 | break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7696 |  | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7697 | case ISD::SETOGT: // (X > Y) ? X : Y -> max | 
|  | 7698 | case ISD::SETUGT: | 
|  | 7699 | case ISD::SETGT: | 
|  | 7700 | if (!UnsafeFPMath) break; | 
|  | 7701 | // FALL THROUGH. | 
|  | 7702 | case ISD::SETUGE:  // (X uge/ge Y) ? X : Y -> max | 
|  | 7703 | case ISD::SETGE: | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7704 | Opcode = X86ISD::FMAX; | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7705 | break; | 
|  | 7706 | } | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7707 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7708 | switch (CC) { | 
|  | 7709 | default: break; | 
|  | 7710 | case ISD::SETOGT: // (X > Y) ? Y : X -> min | 
|  | 7711 | case ISD::SETUGT: | 
|  | 7712 | case ISD::SETGT: | 
|  | 7713 | if (!UnsafeFPMath) break; | 
|  | 7714 | // FALL THROUGH. | 
|  | 7715 | case ISD::SETUGE:  // (X uge/ge Y) ? Y : X -> min | 
|  | 7716 | case ISD::SETGE: | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7717 | Opcode = X86ISD::FMIN; | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7718 | break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7719 |  | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7720 | case ISD::SETOLE:   // (X <= Y) ? Y : X -> max | 
|  | 7721 | case ISD::SETULE: | 
|  | 7722 | case ISD::SETLE: | 
|  | 7723 | if (!UnsafeFPMath) break; | 
|  | 7724 | // FALL THROUGH. | 
|  | 7725 | case ISD::SETOLT:   // (X olt/lt Y) ? Y : X -> max | 
|  | 7726 | case ISD::SETLT: | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7727 | Opcode = X86ISD::FMAX; | 
| Chris Lattner | f2ef243 | 2006-10-05 04:11:26 +0000 | [diff] [blame] | 7728 | break; | 
|  | 7729 | } | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7730 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7731 |  | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 7732 | if (Opcode) | 
|  | 7733 | return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7734 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7735 |  | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7736 | } | 
|  | 7737 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7738 | return SDValue(); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7739 | } | 
|  | 7740 |  | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7741 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts | 
|  | 7742 | ///                       when possible. | 
|  | 7743 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | 
|  | 7744 | const X86Subtarget *Subtarget) { | 
|  | 7745 | // On X86 with SSE2 support, we can transform this to a vector shift if | 
|  | 7746 | // all elements are shifted by the same amount.  We can't do this in legalize | 
|  | 7747 | // because the a constant vector is typically transformed to a constant pool | 
|  | 7748 | // so we have no knowledge of the shift amount. | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7749 | if (!Subtarget->hasSSE2()) | 
|  | 7750 | return SDValue(); | 
|  | 7751 |  | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7752 | MVT VT = N->getValueType(0); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7753 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) | 
|  | 7754 | return SDValue(); | 
|  | 7755 |  | 
| Mon P Wang | 5a685a5 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 7756 | SDValue ShAmtOp = N->getOperand(1); | 
|  | 7757 | MVT EltVT = VT.getVectorElementType(); | 
|  | 7758 | SDValue BaseShAmt; | 
|  | 7759 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 7760 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 7761 | unsigned i = 0; | 
|  | 7762 | for (; i != NumElts; ++i) { | 
|  | 7763 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 7764 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 7765 | BaseShAmt = Arg; | 
|  | 7766 | break; | 
|  | 7767 | } | 
|  | 7768 | for (; i != NumElts; ++i) { | 
|  | 7769 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 7770 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 7771 | if (Arg != BaseShAmt) { | 
|  | 7772 | return SDValue(); | 
|  | 7773 | } | 
|  | 7774 | } | 
|  | 7775 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | 
|  | 7776 | isSplatMask(ShAmtOp.getOperand(2).getNode())) { | 
|  | 7777 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, ShAmtOp, | 
|  | 7778 | DAG.getIntPtrConstant(0)); | 
|  | 7779 | } else | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7780 | return SDValue(); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7781 |  | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7782 | if (EltVT.bitsGT(MVT::i32)) | 
|  | 7783 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, MVT::i32, BaseShAmt); | 
|  | 7784 | else if (EltVT.bitsLT(MVT::i32)) | 
|  | 7785 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BaseShAmt); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7786 |  | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7787 | // The shift amount is identical so we can do a vector shift. | 
|  | 7788 | SDValue  ValOp = N->getOperand(0); | 
|  | 7789 | switch (N->getOpcode()) { | 
|  | 7790 | default: | 
|  | 7791 | assert(0 && "Unknown shift opcode!"); | 
|  | 7792 | break; | 
|  | 7793 | case ISD::SHL: | 
|  | 7794 | if (VT == MVT::v2i64) | 
|  | 7795 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7796 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 7797 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7798 | if (VT == MVT::v4i32) | 
|  | 7799 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7800 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), | 
|  | 7801 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7802 | if (VT == MVT::v8i16) | 
|  | 7803 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7804 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), | 
|  | 7805 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7806 | break; | 
|  | 7807 | case ISD::SRA: | 
|  | 7808 | if (VT == MVT::v4i32) | 
|  | 7809 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7810 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), | 
|  | 7811 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7812 | if (VT == MVT::v8i16) | 
|  | 7813 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7814 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), | 
|  | 7815 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7816 | break; | 
|  | 7817 | case ISD::SRL: | 
|  | 7818 | if (VT == MVT::v2i64) | 
|  | 7819 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7820 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 7821 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7822 | if (VT == MVT::v4i32) | 
|  | 7823 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7824 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), | 
|  | 7825 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7826 | if (VT ==  MVT::v8i16) | 
|  | 7827 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7828 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), | 
|  | 7829 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 7830 | break; | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7831 | } | 
|  | 7832 | return SDValue(); | 
|  | 7833 | } | 
|  | 7834 |  | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7835 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7836 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7837 | const X86Subtarget *Subtarget) { | 
|  | 7838 | // Turn load->store of MMX types into GPR load/stores.  This avoids clobbering | 
|  | 7839 | // the FP state in cases where an emms may be missing. | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7840 | // A preferable solution to the general problem is to figure out the right | 
|  | 7841 | // places to insert EMMS.  This qualifies as a quick hack. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7842 | StoreSDNode *St = cast<StoreSDNode>(N); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7843 | if (St->getValue().getValueType().isVector() && | 
|  | 7844 | St->getValue().getValueType().getSizeInBits() == 64 && | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7845 | isa<LoadSDNode>(St->getValue()) && | 
|  | 7846 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | 
|  | 7847 | St->getChain().hasOneUse() && !St->isVolatile()) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7848 | SDNode* LdVal = St->getValue().getNode(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7849 | LoadSDNode *Ld = 0; | 
|  | 7850 | int TokenFactorIndex = -1; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7851 | SmallVector<SDValue, 8> Ops; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7852 | SDNode* ChainVal = St->getChain().getNode(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7853 | // Must be a store of a load.  We currently handle two cases:  the load | 
|  | 7854 | // is a direct child, and it's under an intervening TokenFactor.  It is | 
|  | 7855 | // possible to dig deeper under nested TokenFactors. | 
| Dale Johannesen | 65b404d | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 7856 | if (ChainVal == LdVal) | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7857 | Ld = cast<LoadSDNode>(St->getChain()); | 
|  | 7858 | else if (St->getValue().hasOneUse() && | 
|  | 7859 | ChainVal->getOpcode() == ISD::TokenFactor) { | 
|  | 7860 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7861 | if (ChainVal->getOperand(i).getNode() == LdVal) { | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7862 | TokenFactorIndex = i; | 
|  | 7863 | Ld = cast<LoadSDNode>(St->getValue()); | 
|  | 7864 | } else | 
|  | 7865 | Ops.push_back(ChainVal->getOperand(i)); | 
|  | 7866 | } | 
|  | 7867 | } | 
|  | 7868 | if (Ld) { | 
|  | 7869 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | 
|  | 7870 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7871 | SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(), | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7872 | Ld->getBasePtr(), Ld->getSrcValue(), | 
|  | 7873 | Ld->getSrcValueOffset(), Ld->isVolatile(), | 
|  | 7874 | Ld->getAlignment()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7875 | SDValue NewChain = NewLd.getValue(1); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7876 | if (TokenFactorIndex != -1) { | 
| Dan Gohman | fd2eb00 | 2008-03-28 23:45:16 +0000 | [diff] [blame] | 7877 | Ops.push_back(NewChain); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7878 | NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], | 
|  | 7879 | Ops.size()); | 
|  | 7880 | } | 
|  | 7881 | return DAG.getStore(NewChain, NewLd, St->getBasePtr(), | 
|  | 7882 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 7883 | St->isVolatile(), St->getAlignment()); | 
|  | 7884 | } | 
|  | 7885 |  | 
|  | 7886 | // Otherwise, lower to two 32-bit copies. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7887 | SDValue LoAddr = Ld->getBasePtr(); | 
|  | 7888 | SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7889 | DAG.getConstant(4, MVT::i32)); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7890 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7891 | SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr, | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7892 | Ld->getSrcValue(), Ld->getSrcValueOffset(), | 
|  | 7893 | Ld->isVolatile(), Ld->getAlignment()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7894 | SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr, | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7895 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, | 
|  | 7896 | Ld->isVolatile(), | 
|  | 7897 | MinAlign(Ld->getAlignment(), 4)); | 
|  | 7898 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7899 | SDValue NewChain = LoLd.getValue(1); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7900 | if (TokenFactorIndex != -1) { | 
|  | 7901 | Ops.push_back(LoLd); | 
|  | 7902 | Ops.push_back(HiLd); | 
|  | 7903 | NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], | 
|  | 7904 | Ops.size()); | 
|  | 7905 | } | 
|  | 7906 |  | 
|  | 7907 | LoAddr = St->getBasePtr(); | 
|  | 7908 | HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7909 | DAG.getConstant(4, MVT::i32)); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7910 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7911 | SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr, | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7912 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 7913 | St->isVolatile(), St->getAlignment()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7914 | SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 7915 | St->getSrcValue(), | 
|  | 7916 | St->getSrcValueOffset() + 4, | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 7917 | St->isVolatile(), | 
|  | 7918 | MinAlign(St->getAlignment(), 4)); | 
|  | 7919 | return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7920 | } | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7921 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7922 | return SDValue(); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 7923 | } | 
|  | 7924 |  | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 7925 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and | 
|  | 7926 | /// X86ISD::FXOR nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7927 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 7928 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); | 
|  | 7929 | // F[X]OR(0.0, x) -> x | 
|  | 7930 | // F[X]OR(x, 0.0) -> x | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7931 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 7932 | if (C->getValueAPF().isPosZero()) | 
|  | 7933 | return N->getOperand(1); | 
|  | 7934 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 7935 | if (C->getValueAPF().isPosZero()) | 
|  | 7936 | return N->getOperand(0); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7937 | return SDValue(); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7938 | } | 
|  | 7939 |  | 
|  | 7940 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7941 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7942 | // FAND(0.0, x) -> 0.0 | 
|  | 7943 | // FAND(x, 0.0) -> 0.0 | 
|  | 7944 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 7945 | if (C->getValueAPF().isPosZero()) | 
|  | 7946 | return N->getOperand(0); | 
|  | 7947 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 7948 | if (C->getValueAPF().isPosZero()) | 
|  | 7949 | return N->getOperand(1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7950 | return SDValue(); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7951 | } | 
|  | 7952 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7953 | static SDValue PerformBTCombine(SDNode *N, | 
|  | 7954 | SelectionDAG &DAG, | 
|  | 7955 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 7956 | // BT ignores high bits in the bit index operand. | 
|  | 7957 | SDValue Op1 = N->getOperand(1); | 
|  | 7958 | if (Op1.hasOneUse()) { | 
|  | 7959 | unsigned BitWidth = Op1.getValueSizeInBits(); | 
|  | 7960 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | 
|  | 7961 | APInt KnownZero, KnownOne; | 
|  | 7962 | TargetLowering::TargetLoweringOpt TLO(DAG); | 
|  | 7963 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 7964 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || | 
|  | 7965 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | 
|  | 7966 | DCI.CommitTargetLoweringOpt(TLO); | 
|  | 7967 | } | 
|  | 7968 | return SDValue(); | 
|  | 7969 | } | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7970 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7971 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, | 
| Evan Cheng | 3cd5e8c | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 7972 | DAGCombinerInfo &DCI) const { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7973 | SelectionDAG &DAG = DCI.DAG; | 
|  | 7974 | switch (N->getOpcode()) { | 
|  | 7975 | default: break; | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7976 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); | 
|  | 7977 | case ISD::BUILD_VECTOR: | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7978 | return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7979 | case ISD::SELECT:         return PerformSELECTCombine(N, DAG, Subtarget); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 7980 | case ISD::SHL: | 
|  | 7981 | case ISD::SRA: | 
|  | 7982 | case ISD::SRL:            return PerformShiftCombine(N, DAG, Subtarget); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7983 | case ISD::STORE:          return PerformSTORECombine(N, DAG, Subtarget); | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 7984 | case X86ISD::FXOR: | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 7985 | case X86ISD::FOR:         return PerformFORCombine(N, DAG); | 
|  | 7986 | case X86ISD::FAND:        return PerformFANDCombine(N, DAG); | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 7987 | case X86ISD::BT:          return PerformBTCombine(N, DAG, DCI); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7988 | } | 
|  | 7989 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7990 | return SDValue(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7991 | } | 
|  | 7992 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7993 | //===----------------------------------------------------------------------===// | 
|  | 7994 | //                           X86 Inline Assembly Support | 
|  | 7995 | //===----------------------------------------------------------------------===// | 
|  | 7996 |  | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 7997 | /// getConstraintType - Given a constraint letter, return the type of | 
|  | 7998 | /// constraint it is for this target. | 
|  | 7999 | X86TargetLowering::ConstraintType | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8000 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | 
|  | 8001 | if (Constraint.size() == 1) { | 
|  | 8002 | switch (Constraint[0]) { | 
|  | 8003 | case 'A': | 
| Dale Johannesen | bee1ad9 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8004 | return C_Register; | 
| Chris Lattner | 120ad01 | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8005 | case 'f': | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8006 | case 'r': | 
|  | 8007 | case 'R': | 
|  | 8008 | case 'l': | 
|  | 8009 | case 'q': | 
|  | 8010 | case 'Q': | 
|  | 8011 | case 'x': | 
| Dale Johannesen | efa81a6 | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8012 | case 'y': | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8013 | case 'Y': | 
|  | 8014 | return C_RegisterClass; | 
|  | 8015 | default: | 
|  | 8016 | break; | 
|  | 8017 | } | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8018 | } | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8019 | return TargetLowering::getConstraintType(Constraint); | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8020 | } | 
|  | 8021 |  | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8022 | /// LowerXConstraint - try to replace an X constraint, which matches anything, | 
|  | 8023 | /// with another that has more specific requirements based on the type of the | 
|  | 8024 | /// corresponding operand. | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8025 | const char *X86TargetLowering:: | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8026 | LowerXConstraint(MVT ConstraintVT) const { | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8027 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise | 
|  | 8028 | // 'f' like normal targets. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8029 | if (ConstraintVT.isFloatingPoint()) { | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8030 | if (Subtarget->hasSSE2()) | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8031 | return "Y"; | 
|  | 8032 | if (Subtarget->hasSSE1()) | 
|  | 8033 | return "x"; | 
|  | 8034 | } | 
|  | 8035 |  | 
|  | 8036 | return TargetLowering::LowerXConstraint(ConstraintVT); | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8037 | } | 
|  | 8038 |  | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8039 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
|  | 8040 | /// vector.  If it is invalid, don't add anything to Ops. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8041 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8042 | char Constraint, | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8043 | bool hasMemory, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8044 | std::vector<SDValue>&Ops, | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8045 | SelectionDAG &DAG) const { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8046 | SDValue Result(0, 0); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8047 |  | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8048 | switch (Constraint) { | 
|  | 8049 | default: break; | 
| Devang Patel | b38c2ec | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8050 | case 'I': | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8051 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8052 | if (C->getZExtValue() <= 31) { | 
|  | 8053 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8054 | break; | 
|  | 8055 | } | 
| Devang Patel | b38c2ec | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8056 | } | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8057 | return; | 
| Evan Cheng | 9e9426c | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8058 | case 'J': | 
|  | 8059 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8060 | if (C->getZExtValue() <= 63) { | 
|  | 8061 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8062 | break; | 
|  | 8063 | } | 
|  | 8064 | } | 
|  | 8065 | return; | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8066 | case 'N': | 
|  | 8067 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8068 | if (C->getZExtValue() <= 255) { | 
|  | 8069 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8070 | break; | 
|  | 8071 | } | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8072 | } | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8073 | return; | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8074 | case 'i': { | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8075 | // Literal immediates are always ok. | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8076 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8077 | Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8078 | break; | 
|  | 8079 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8080 |  | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8081 | // If we are in non-pic codegen mode, we allow the address of a global (with | 
|  | 8082 | // an optional displacement) to be used with 'i'. | 
|  | 8083 | GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op); | 
|  | 8084 | int64_t Offset = 0; | 
|  | 8085 |  | 
|  | 8086 | // Match either (GA) or (GA+C) | 
|  | 8087 | if (GA) { | 
|  | 8088 | Offset = GA->getOffset(); | 
|  | 8089 | } else if (Op.getOpcode() == ISD::ADD) { | 
|  | 8090 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 8091 | GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0)); | 
|  | 8092 | if (C && GA) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8093 | Offset = GA->getOffset()+C->getZExtValue(); | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8094 | } else { | 
|  | 8095 | C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 8096 | GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0)); | 
|  | 8097 | if (C && GA) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8098 | Offset = GA->getOffset()+C->getZExtValue(); | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8099 | else | 
|  | 8100 | C = 0, GA = 0; | 
|  | 8101 | } | 
|  | 8102 | } | 
|  | 8103 |  | 
|  | 8104 | if (GA) { | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8105 | if (hasMemory) | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 8106 | Op = LowerGlobalAddress(GA->getGlobal(), Offset, DAG); | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8107 | else | 
|  | 8108 | Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), | 
|  | 8109 | Offset); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8110 | Result = Op; | 
|  | 8111 | break; | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8112 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8113 |  | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8114 | // Otherwise, not valid for this mode. | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8115 | return; | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8116 | } | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8117 | } | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8118 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8119 | if (Result.getNode()) { | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8120 | Ops.push_back(Result); | 
|  | 8121 | return; | 
|  | 8122 | } | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8123 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, | 
|  | 8124 | Ops, DAG); | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8125 | } | 
|  | 8126 |  | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8127 | std::vector<unsigned> X86TargetLowering:: | 
| Chris Lattner | 7ad77df | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8128 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8129 | MVT VT) const { | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8130 | if (Constraint.size() == 1) { | 
|  | 8131 | // FIXME: not handling fp-stack yet! | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8132 | switch (Constraint[0]) {      // GCC X86 Constraint Letters | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8133 | default: break;  // Unknown constraint letter | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8134 | case 'q':   // Q_REGS (GENERAL_REGS in 64-bit mode) | 
|  | 8135 | case 'Q':   // Q_REGS | 
| Chris Lattner | 6d4a2dc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 8136 | if (VT == MVT::i32) | 
|  | 8137 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); | 
|  | 8138 | else if (VT == MVT::i16) | 
|  | 8139 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); | 
|  | 8140 | else if (VT == MVT::i8) | 
| Evan Cheng | b2823da | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8141 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); | 
| Chris Lattner | 296160d | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8142 | else if (VT == MVT::i64) | 
|  | 8143 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); | 
|  | 8144 | break; | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8145 | } | 
|  | 8146 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8147 |  | 
| Chris Lattner | 7ad77df | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8148 | return std::vector<unsigned>(); | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8149 | } | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8150 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8151 | std::pair<unsigned, const TargetRegisterClass*> | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8152 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8153 | MVT VT) const { | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8154 | // First, see if this is a constraint that directly corresponds to an LLVM | 
|  | 8155 | // register class. | 
|  | 8156 | if (Constraint.size() == 1) { | 
|  | 8157 | // GCC Constraint Letters | 
|  | 8158 | switch (Constraint[0]) { | 
|  | 8159 | default: break; | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8160 | case 'r':   // GENERAL_REGS | 
|  | 8161 | case 'R':   // LEGACY_REGS | 
|  | 8162 | case 'l':   // INDEX_REGS | 
| Chris Lattner | 8e2ef19 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8163 | if (VT == MVT::i8) | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8164 | return std::make_pair(0U, X86::GR8RegisterClass); | 
| Chris Lattner | 8e2ef19 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8165 | if (VT == MVT::i16) | 
|  | 8166 | return std::make_pair(0U, X86::GR16RegisterClass); | 
|  | 8167 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | 
|  | 8168 | return std::make_pair(0U, X86::GR32RegisterClass); | 
|  | 8169 | return std::make_pair(0U, X86::GR64RegisterClass); | 
| Chris Lattner | 120ad01 | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8170 | case 'f':  // FP Stack registers. | 
|  | 8171 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | 
|  | 8172 | // value to the correct fpstack register class. | 
|  | 8173 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8174 | return std::make_pair(0U, X86::RFP32RegisterClass); | 
|  | 8175 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8176 | return std::make_pair(0U, X86::RFP64RegisterClass); | 
|  | 8177 | return std::make_pair(0U, X86::RFP80RegisterClass); | 
| Chris Lattner | 2805bce | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 8178 | case 'y':   // MMX_REGS if MMX allowed. | 
|  | 8179 | if (!Subtarget->hasMMX()) break; | 
|  | 8180 | return std::make_pair(0U, X86::VR64RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8181 | case 'Y':   // SSE_REGS if SSE2 allowed | 
|  | 8182 | if (!Subtarget->hasSSE2()) break; | 
|  | 8183 | // FALL THROUGH. | 
|  | 8184 | case 'x':   // SSE_REGS if SSE1 allowed | 
|  | 8185 | if (!Subtarget->hasSSE1()) break; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8186 |  | 
|  | 8187 | switch (VT.getSimpleVT()) { | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8188 | default: break; | 
|  | 8189 | // Scalar SSE types. | 
|  | 8190 | case MVT::f32: | 
|  | 8191 | case MVT::i32: | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8192 | return std::make_pair(0U, X86::FR32RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8193 | case MVT::f64: | 
|  | 8194 | case MVT::i64: | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8195 | return std::make_pair(0U, X86::FR64RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8196 | // Vector types. | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8197 | case MVT::v16i8: | 
|  | 8198 | case MVT::v8i16: | 
|  | 8199 | case MVT::v4i32: | 
|  | 8200 | case MVT::v2i64: | 
|  | 8201 | case MVT::v4f32: | 
|  | 8202 | case MVT::v2f64: | 
|  | 8203 | return std::make_pair(0U, X86::VR128RegisterClass); | 
|  | 8204 | } | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8205 | break; | 
|  | 8206 | } | 
|  | 8207 | } | 
|  | 8208 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8209 | // Use the default implementation in TargetLowering to convert the register | 
|  | 8210 | // constraint into a member of a register class. | 
|  | 8211 | std::pair<unsigned, const TargetRegisterClass*> Res; | 
|  | 8212 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8213 |  | 
|  | 8214 | // Not found as a standard register? | 
|  | 8215 | if (Res.second == 0) { | 
|  | 8216 | // GCC calls "st(0)" just plain "st". | 
|  | 8217 | if (StringsEqualNoCase("{st}", Constraint)) { | 
|  | 8218 | Res.first = X86::ST0; | 
| Chris Lattner | 5b5484d | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8219 | Res.second = X86::RFP80RegisterClass; | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8220 | } | 
| Dale Johannesen | bee1ad9 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8221 | // 'A' means EAX + EDX. | 
|  | 8222 | if (Constraint == "A") { | 
|  | 8223 | Res.first = X86::EAX; | 
|  | 8224 | Res.second = X86::GRADRegisterClass; | 
|  | 8225 | } | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8226 | return Res; | 
|  | 8227 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8228 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8229 | // Otherwise, check to see if this is a register class of the wrong value | 
|  | 8230 | // type.  For example, we want to map "{ax},i32" -> {eax}, we don't want it to | 
|  | 8231 | // turn into {ax},{dx}. | 
|  | 8232 | if (Res.second->hasType(VT)) | 
|  | 8233 | return Res;   // Correct type already, nothing to do. | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8234 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8235 | // All of the single-register GCC register classes map their values onto | 
|  | 8236 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp".  If we | 
|  | 8237 | // really want an 8-bit or 32-bit register, map to the appropriate register | 
|  | 8238 | // class and return the appropriate register. | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8239 | if (Res.second == X86::GR16RegisterClass) { | 
|  | 8240 | if (VT == MVT::i8) { | 
|  | 8241 | unsigned DestReg = 0; | 
|  | 8242 | switch (Res.first) { | 
|  | 8243 | default: break; | 
|  | 8244 | case X86::AX: DestReg = X86::AL; break; | 
|  | 8245 | case X86::DX: DestReg = X86::DL; break; | 
|  | 8246 | case X86::CX: DestReg = X86::CL; break; | 
|  | 8247 | case X86::BX: DestReg = X86::BL; break; | 
|  | 8248 | } | 
|  | 8249 | if (DestReg) { | 
|  | 8250 | Res.first = DestReg; | 
|  | 8251 | Res.second = Res.second = X86::GR8RegisterClass; | 
|  | 8252 | } | 
|  | 8253 | } else if (VT == MVT::i32) { | 
|  | 8254 | unsigned DestReg = 0; | 
|  | 8255 | switch (Res.first) { | 
|  | 8256 | default: break; | 
|  | 8257 | case X86::AX: DestReg = X86::EAX; break; | 
|  | 8258 | case X86::DX: DestReg = X86::EDX; break; | 
|  | 8259 | case X86::CX: DestReg = X86::ECX; break; | 
|  | 8260 | case X86::BX: DestReg = X86::EBX; break; | 
|  | 8261 | case X86::SI: DestReg = X86::ESI; break; | 
|  | 8262 | case X86::DI: DestReg = X86::EDI; break; | 
|  | 8263 | case X86::BP: DestReg = X86::EBP; break; | 
|  | 8264 | case X86::SP: DestReg = X86::ESP; break; | 
|  | 8265 | } | 
|  | 8266 | if (DestReg) { | 
|  | 8267 | Res.first = DestReg; | 
|  | 8268 | Res.second = Res.second = X86::GR32RegisterClass; | 
|  | 8269 | } | 
|  | 8270 | } else if (VT == MVT::i64) { | 
|  | 8271 | unsigned DestReg = 0; | 
|  | 8272 | switch (Res.first) { | 
|  | 8273 | default: break; | 
|  | 8274 | case X86::AX: DestReg = X86::RAX; break; | 
|  | 8275 | case X86::DX: DestReg = X86::RDX; break; | 
|  | 8276 | case X86::CX: DestReg = X86::RCX; break; | 
|  | 8277 | case X86::BX: DestReg = X86::RBX; break; | 
|  | 8278 | case X86::SI: DestReg = X86::RSI; break; | 
|  | 8279 | case X86::DI: DestReg = X86::RDI; break; | 
|  | 8280 | case X86::BP: DestReg = X86::RBP; break; | 
|  | 8281 | case X86::SP: DestReg = X86::RSP; break; | 
|  | 8282 | } | 
|  | 8283 | if (DestReg) { | 
|  | 8284 | Res.first = DestReg; | 
|  | 8285 | Res.second = Res.second = X86::GR64RegisterClass; | 
|  | 8286 | } | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8287 | } | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8288 | } else if (Res.second == X86::FR32RegisterClass || | 
|  | 8289 | Res.second == X86::FR64RegisterClass || | 
|  | 8290 | Res.second == X86::VR128RegisterClass) { | 
|  | 8291 | // Handle references to XMM physical registers that got mapped into the | 
|  | 8292 | // wrong class.  This can happen with constraints like {xmm0} where the | 
|  | 8293 | // target independent register mapper will just pick the first match it can | 
|  | 8294 | // find, ignoring the required type. | 
|  | 8295 | if (VT == MVT::f32) | 
|  | 8296 | Res.second = X86::FR32RegisterClass; | 
|  | 8297 | else if (VT == MVT::f64) | 
|  | 8298 | Res.second = X86::FR64RegisterClass; | 
|  | 8299 | else if (X86::VR128RegisterClass->hasType(VT)) | 
|  | 8300 | Res.second = X86::VR128RegisterClass; | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8301 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8302 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8303 | return Res; | 
|  | 8304 | } | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8305 |  | 
|  | 8306 | //===----------------------------------------------------------------------===// | 
|  | 8307 | //                           X86 Widen vector type | 
|  | 8308 | //===----------------------------------------------------------------------===// | 
|  | 8309 |  | 
|  | 8310 | /// getWidenVectorType: given a vector type, returns the type to widen | 
|  | 8311 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. | 
|  | 8312 | /// If there is no vector type that we want to widen to, returns MVT::Other | 
| Mon P Wang | 9a8d60a | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 8313 | /// When and where to widen is target dependent based on the cost of | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8314 | /// scalarizing vs using the wider vector type. | 
|  | 8315 |  | 
| Dan Gohman | 0ad43ca | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 8316 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8317 | assert(VT.isVector()); | 
|  | 8318 | if (isTypeLegal(VT)) | 
|  | 8319 | return VT; | 
|  | 8320 |  | 
|  | 8321 | // TODO: In computeRegisterProperty, we can compute the list of legal vector | 
|  | 8322 | //       type based on element type.  This would speed up our search (though | 
|  | 8323 | //       it may not be worth it since the size of the list is relatively | 
|  | 8324 | //       small). | 
|  | 8325 | MVT EltVT = VT.getVectorElementType(); | 
|  | 8326 | unsigned NElts = VT.getVectorNumElements(); | 
|  | 8327 |  | 
|  | 8328 | // On X86, it make sense to widen any vector wider than 1 | 
|  | 8329 | if (NElts <= 1) | 
|  | 8330 | return MVT::Other; | 
|  | 8331 |  | 
|  | 8332 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 8333 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { | 
|  | 8334 | MVT SVT = (MVT::SimpleValueType)nVT; | 
|  | 8335 |  | 
|  | 8336 | if (isTypeLegal(SVT) && | 
|  | 8337 | SVT.getVectorElementType() == EltVT && | 
|  | 8338 | SVT.getVectorNumElements() > NElts) | 
|  | 8339 | return SVT; | 
|  | 8340 | } | 
|  | 8341 | return MVT::Other; | 
|  | 8342 | } |