blob: 47ca42c00b1c8dafe0b51e8ed53037403ef244ba [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Christian Konig76edd4f2013-02-26 17:52:29 +000086let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000087def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
88def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
89def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
90def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000091} // End isMoveImm = 1
92
Matt Arsenault2c335622014-04-09 07:16:16 +000093def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
94 [(set i32:$dst, (not i32:$src0))]
95>;
96
Matt Arsenault689f3252014-06-09 16:36:31 +000097def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
98 [(set i64:$dst, (not i64:$src0))]
99>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000100def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
101def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000102def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
103 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
104>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
108////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000109def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
110 [(set i32:$dst, (ctpop i32:$src0))]
111>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000112def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
113
Matt Arsenault85796012014-06-17 17:36:24 +0000114////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000116def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
117 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
118>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120
Matt Arsenault85796012014-06-17 17:36:24 +0000121def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
122 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
123>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
126def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
127//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000128def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
129 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
130>;
131def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
132 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
133>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000134
Tom Stellard75aadc22012-12-11 21:25:42 +0000135////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
136////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
137////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
138////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000139def S_GETPC_B64 : SOP1 <
140 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
141> {
142 let SSRC0 = 0;
143}
Tom Stellard75aadc22012-12-11 21:25:42 +0000144def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
145def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
146def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
147
148let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
149
150def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
151def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
152def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
153def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
154def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
155def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
156def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
157def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
158
159} // End hasSideEffects = 1
160
161def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
162def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
163def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
164def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
165def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
166def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
167//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
168def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
169def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
170def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000171
172//===----------------------------------------------------------------------===//
173// SOP2 Instructions
174//===----------------------------------------------------------------------===//
175
176let Defs = [SCC] in { // Carry out goes to SCC
177let isCommutable = 1 in {
178def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
179def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
180 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
181>;
182} // End isCommutable = 1
183
184def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
185def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
186 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
187>;
188
189let Uses = [SCC] in { // Carry in comes from SCC
190let isCommutable = 1 in {
191def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
192 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
193} // End isCommutable = 1
194
195def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
196 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End Uses = [SCC]
198} // End Defs = [SCC]
199
200def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
201 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
202>;
203def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
204 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
205>;
206def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
207 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
208>;
209def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
210 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
211>;
212
213def S_CSELECT_B32 : SOP2 <
214 0x0000000a, (outs SReg_32:$dst),
215 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
216 []
217>;
218
219def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
220
221def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
222 [(set i32:$dst, (and i32:$src0, i32:$src1))]
223>;
224
225def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
226 [(set i64:$dst, (and i64:$src0, i64:$src1))]
227>;
228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
230 [(set i32:$dst, (or i32:$src0, i32:$src1))]
231>;
232
233def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
234 [(set i64:$dst, (or i64:$src0, i64:$src1))]
235>;
236
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
238 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
239>;
240
241def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000242 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243>;
244def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
245def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
246def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
247def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
248def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
249def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
250def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
251def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
252def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
253def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
254
255// Use added complexity so these patterns are preferred to the VALU patterns.
256let AddedComplexity = 1 in {
257
258def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
259 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
260>;
261def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
262 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
263>;
264def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
265 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
266>;
267def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
268 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
269>;
270def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
271 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
272>;
273def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
274 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
275>;
276
277} // End AddedComplexity = 1
278
279def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
280def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
281def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
282def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
283def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
284def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
285def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
286//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
287def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
288
289//===----------------------------------------------------------------------===//
290// SOPC Instructions
291//===----------------------------------------------------------------------===//
292
293def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
294def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
295def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
296def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
297def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
298def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
299def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
300def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
301def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
302def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
303def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
304def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
305////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
306////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
307////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
308////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
309//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
310
311//===----------------------------------------------------------------------===//
312// SOPK Instructions
313//===----------------------------------------------------------------------===//
314
Tom Stellard75aadc22012-12-11 21:25:42 +0000315def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
316def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
317
318/*
319This instruction is disabled for now until we can figure out how to teach
320the instruction selector to correctly use the S_CMP* vs V_CMP*
321instructions.
322
323When this instruction is enabled the code generator sometimes produces this
324invalid sequence:
325
326SCC = S_CMPK_EQ_I32 SGPR0, imm
327VCC = COPY SCC
328VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
329
330def S_CMPK_EQ_I32 : SOPK <
331 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
332 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000333 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000334>;
335*/
336
Matt Arsenault520e7c42014-06-18 16:53:48 +0000337let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000338def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
339def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
340def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
341def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
342def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
343def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
344def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
345def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
346def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
347def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
348def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000349} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000350
Matt Arsenault3383eec2013-11-14 22:32:49 +0000351let Defs = [SCC], isCommutable = 1 in {
352 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
353 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
354}
355
Tom Stellard75aadc22012-12-11 21:25:42 +0000356//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
357def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
358def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
359def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
360//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
361//def EXP : EXP_ <0x00000000, "EXP", []>;
362
Tom Stellard0e70de52014-05-16 20:56:45 +0000363} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000364
Tom Stellard8d6d4492014-04-22 16:33:57 +0000365//===----------------------------------------------------------------------===//
366// SOPP Instructions
367//===----------------------------------------------------------------------===//
368
Tom Stellarde08fe682014-07-21 14:01:05 +0000369def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370
371let isTerminator = 1 in {
372
373def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
374 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000375 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376 let isBarrier = 1;
377 let hasCtrlDep = 1;
378}
379
380let isBranch = 1 in {
381def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000382 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000383 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000384 let isBarrier = 1;
385}
386
387let DisableEncoding = "$scc" in {
388def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000389 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000390 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000391>;
392def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000393 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000394 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000395 []
396>;
397} // End DisableEncoding = "$scc"
398
399def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000400 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000401 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000402 []
403>;
404def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000406 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409
410let DisableEncoding = "$exec" in {
411def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000412 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000413 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414 []
415>;
416def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000418 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421} // End DisableEncoding = "$exec"
422
423
424} // End isBranch = 1
425} // End isTerminator = 1
426
427let hasSideEffects = 1 in {
428def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
429 [(int_AMDGPU_barrier_local)]
430> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000431 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 let isBarrier = 1;
433 let hasCtrlDep = 1;
434 let mayLoad = 1;
435 let mayStore = 1;
436}
437
438def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
439 []
440>;
441//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
442//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
443//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
444
445let Uses = [EXEC] in {
446 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
447 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
448 > {
449 let DisableEncoding = "$m0";
450 }
451} // End Uses = [EXEC]
452
453//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
454//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
455//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
456//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
457//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
458//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
459} // End hasSideEffects
460
461//===----------------------------------------------------------------------===//
462// VOPC Instructions
463//===----------------------------------------------------------------------===//
464
Christian Konig76edd4f2013-02-26 17:52:29 +0000465let isCompare = 1 in {
466
Tom Stellardb4a313a2014-08-01 00:32:39 +0000467defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
468defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
469defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
470defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
471defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
472defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
473defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
474defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
475defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
476defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
477defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
478defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
479defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
480defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
481defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
482defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000483
Matt Arsenault520e7c42014-06-18 16:53:48 +0000484let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000485
Tom Stellardb4a313a2014-08-01 00:32:39 +0000486defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
487defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
488defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
489defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
490defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
491defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
492defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
493defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
494defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
495defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
496defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
497defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
498defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
499defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
500defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
501defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
Matt Arsenault520e7c42014-06-18 16:53:48 +0000503} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000504
Tom Stellardb4a313a2014-08-01 00:32:39 +0000505defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
506defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
507defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
508defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
509defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
510defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
511defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
512defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
513defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
514defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
515defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
516defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
517defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
518defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
519defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
520defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000521
Matt Arsenault520e7c42014-06-18 16:53:48 +0000522let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000523
Tom Stellardb4a313a2014-08-01 00:32:39 +0000524defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
525defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
526defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
527defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
528defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
529defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
530defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
531defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
532defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
533defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
534defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
535defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
536defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
537defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
538defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
539defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540
Matt Arsenault520e7c42014-06-18 16:53:48 +0000541} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000542
Tom Stellardb4a313a2014-08-01 00:32:39 +0000543defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
544defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
545defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
546defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
547defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
548defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
549defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
550defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
551defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
552defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
553defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
554defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
555defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
556defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
557defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
558defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000559
Matt Arsenault520e7c42014-06-18 16:53:48 +0000560let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000561
Tom Stellardb4a313a2014-08-01 00:32:39 +0000562defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
563defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
564defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
565defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
566defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
567defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
568defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
569defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
570defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
571defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
572defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
573defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
574defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
575defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
576defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
577defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000578
Matt Arsenault520e7c42014-06-18 16:53:48 +0000579} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000580
Tom Stellardb4a313a2014-08-01 00:32:39 +0000581defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
582defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
583defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
584defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
585defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
586defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
587defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
588defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
589defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
590defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
591defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
592defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
593defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
594defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
595defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
596defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000597
598let hasSideEffects = 1, Defs = [EXEC] in {
599
Tom Stellardb4a313a2014-08-01 00:32:39 +0000600defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
601defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
602defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
603defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
604defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
605defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
606defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
607defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
608defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
609defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
610defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
611defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
612defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
613defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
614defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
615defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
617} // End hasSideEffects = 1, Defs = [EXEC]
618
Tom Stellardb4a313a2014-08-01 00:32:39 +0000619defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
620defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
621defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
622defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
623defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
624defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
625defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
626defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000627
Matt Arsenault520e7c42014-06-18 16:53:48 +0000628let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Tom Stellardb4a313a2014-08-01 00:32:39 +0000630defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
631defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
632defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
633defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
634defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
635defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
636defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
637defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638
Matt Arsenault520e7c42014-06-18 16:53:48 +0000639} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Tom Stellardb4a313a2014-08-01 00:32:39 +0000641defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
642defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
643defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
644defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
645defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
646defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
647defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
648defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000649
Matt Arsenault520e7c42014-06-18 16:53:48 +0000650let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Tom Stellardb4a313a2014-08-01 00:32:39 +0000652defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
653defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
654defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
655defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
656defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
657defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
658defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
659defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000660
Matt Arsenault520e7c42014-06-18 16:53:48 +0000661} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
664defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
665defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
666defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
667defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
668defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
669defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
670defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000671
Matt Arsenault520e7c42014-06-18 16:53:48 +0000672let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Tom Stellardb4a313a2014-08-01 00:32:39 +0000674defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
675defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
676defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
677defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
678defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
679defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
680defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
681defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
Matt Arsenault520e7c42014-06-18 16:53:48 +0000683} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Tom Stellardb4a313a2014-08-01 00:32:39 +0000685defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
686defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
687defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
688defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
689defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
690defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
691defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
692defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000693
Matt Arsenault520e7c42014-06-18 16:53:48 +0000694let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
Tom Stellardb4a313a2014-08-01 00:32:39 +0000696defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
697defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
698defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
699defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
700defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
701defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
702defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
703defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000704
Matt Arsenault520e7c42014-06-18 16:53:48 +0000705} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000706
Tom Stellardb4a313a2014-08-01 00:32:39 +0000707defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708
Matt Arsenault520e7c42014-06-18 16:53:48 +0000709let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000710defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000716defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
719} // End isCompare = 1
720
Tom Stellard8d6d4492014-04-22 16:33:57 +0000721//===----------------------------------------------------------------------===//
722// DS Instructions
723//===----------------------------------------------------------------------===//
724
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000725
726def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
727def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
728def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000729def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
730def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
732def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
733def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
734def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
735def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
736def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
737def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
738def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
739def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
740def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
741def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
742def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
743
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000744def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
745def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000746def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000747def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
748def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000749def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
750def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
751def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
752def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
753def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
754def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
755def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
756def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
757def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
758//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
759//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
760def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
761def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
762def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
763def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
764
765let SubtargetPredicate = isCI in {
766def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
767} // End isCI
768
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000769
770def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
771def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
772def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000773def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
774def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
776def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
777def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
778def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
779def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
780def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
781def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
782def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
783def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
784def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
785def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
786def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
787
788def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
789def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
790def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000791def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
792def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000793def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
794def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
795def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
796def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
797def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
798def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
799def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
800def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
801def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
802//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
803//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
804def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
805def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
806def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
807def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
808
809//let SubtargetPredicate = isCI in {
810// DS_CONDXCHG32_RTN_B64
811// DS_CONDXCHG32_RTN_B128
812//} // End isCI
813
814// TODO: _SRC2_* forms
815
Michel Danzer1c454302013-07-10 16:36:43 +0000816def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000817def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
818def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000819def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
820
Michel Danzer1c454302013-07-10 16:36:43 +0000821def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000822def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
823def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
824def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
825def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000826def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000827
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000828// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000829def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000830def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000831def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000832def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000833
834def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000835def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000836def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000837def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838
Tom Stellard8d6d4492014-04-22 16:33:57 +0000839//===----------------------------------------------------------------------===//
840// MUBUF Instructions
841//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842
Tom Stellard75aadc22012-12-11 21:25:42 +0000843//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
844//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
845//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000846defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000847//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
848//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
849//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
850//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000851defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
852 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
853>;
854defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
855 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
856>;
857defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
858 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
859>;
860defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
861 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
862>;
863defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
864 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
865>;
866defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
867 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
868>;
869defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
870 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
871>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000872
Tom Stellardb02094e2014-07-21 15:45:01 +0000873defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000874 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000875>;
876
Tom Stellardb02094e2014-07-21 15:45:01 +0000877defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000878 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000879>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000880
Tom Stellardb02094e2014-07-21 15:45:01 +0000881defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000882 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000883>;
884
Tom Stellardb02094e2014-07-21 15:45:01 +0000885defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000886 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000887>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000888
Tom Stellardb02094e2014-07-21 15:45:01 +0000889defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000890 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000891>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000892//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
893//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
894//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
895//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
896//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
897//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
898//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
899//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
900//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
901//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
902//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
903//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
904//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
905//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
906//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
907//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
908//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
909//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
910//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
911//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
912//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
913//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
914//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
915//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
916//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
917//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
918//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
919//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
920//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
921//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
922//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
923//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
924//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
925//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
926//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
927//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000928
929//===----------------------------------------------------------------------===//
930// MTBUF Instructions
931//===----------------------------------------------------------------------===//
932
Tom Stellard75aadc22012-12-11 21:25:42 +0000933//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
934//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
935//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
936def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000937def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
938def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
939def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
940def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000941
Tom Stellard8d6d4492014-04-22 16:33:57 +0000942//===----------------------------------------------------------------------===//
943// MIMG Instructions
944//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000945
Tom Stellard16a9a202013-08-14 23:24:17 +0000946defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
947defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000948//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
949//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
950//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
951//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
952//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
953//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
954//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
955//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000956defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000957//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
958//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
959//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
960//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
961//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
962//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
963//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
964//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
965//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
966//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
967//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
968//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
969//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
970//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
971//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
972//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
973//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000974defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
975defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
976defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
977defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
978defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
979defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
980defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
981defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
982defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
983defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
984defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
985defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
986defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
987defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
988defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
989defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
990defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
991defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
992defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
993defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
994defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
995defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
996defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
997defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
998defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
999defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1000defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1001defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1002defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1003defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1004defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1005defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001006defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1007defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1008defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1009defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1010defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1011defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1012defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1013defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1014defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1015defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1016defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1017defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1018defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1019defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1020defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1021defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1022defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1023defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1024defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1025defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1026defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1027defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1028defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1029defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001030defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1031defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1032defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1033defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1034defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1035defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1036defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1037defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1038defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001039//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1040//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001041
Tom Stellard8d6d4492014-04-22 16:33:57 +00001042//===----------------------------------------------------------------------===//
1043// VOP1 Instructions
1044//===----------------------------------------------------------------------===//
1045
1046//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001047
Matt Arsenaultf2733702014-07-30 03:18:57 +00001048let isMoveImm = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001049defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001050} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001051
Tom Stellardfbe435d2014-03-17 17:03:51 +00001052let Uses = [EXEC] in {
1053
1054def V_READFIRSTLANE_B32 : VOP1 <
1055 0x00000002,
1056 (outs SReg_32:$vdst),
1057 (ins VReg_32:$src0),
1058 "V_READFIRSTLANE_B32 $vdst, $src0",
1059 []
1060>;
1061
1062}
1063
Tom Stellardb4a313a2014-08-01 00:32:39 +00001064defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64",
1065 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001066>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001067defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32",
1068 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001069>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001070defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32",
1071 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001072>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001073defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32",
1074 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001075>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32",
1077 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001078>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001079defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32",
1080 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001081>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001082defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>;
1083defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32",
1084 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001085>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16",
1087 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001088>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001089//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1090//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1091//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001092defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64",
1093 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001094>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001095defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32",
1096 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001097>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001098defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0",
1099 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001100>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001101defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1",
1102 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001103>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2",
1105 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001106>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001107defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3",
1108 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001109>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001110defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64",
1111 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001112>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001113defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32",
1114 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001115>;
1116
Tom Stellardb4a313a2014-08-01 00:32:39 +00001117defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32",
1118 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001119>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32",
1121 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001122>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001123defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32",
1124 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001125>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001126defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32",
1127 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001128>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001129defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32",
1130 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001131>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001132defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32",
1133 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001134>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001135defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1136defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32",
1137 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001138>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001139
Tom Stellardb4a313a2014-08-01 00:32:39 +00001140defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1141defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1142defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32",
1143 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001144>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001145defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1146defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32",
1147 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001148>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001149defm V_RSQ_LEGACY_F32 : VOP1Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001150 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001151 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001152>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32",
1154 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001155>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001156defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64",
1157 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001158>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1160defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64",
1161 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001162>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001163defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64",
1164 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001165>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32",
1167 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001168>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64",
1170 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001171>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001172defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32",
1173 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001174>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32",
1176 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001177>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>;
1179defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>;
1180defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>;
1181defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>;
1182defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>;
1183//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
1184defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>;
1185defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>;
1186//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
1187defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001188//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>;
1190defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>;
1191defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001192
Tom Stellard8d6d4492014-04-22 16:33:57 +00001193
1194//===----------------------------------------------------------------------===//
1195// VINTRP Instructions
1196//===----------------------------------------------------------------------===//
1197
Tom Stellard75aadc22012-12-11 21:25:42 +00001198def V_INTERP_P1_F32 : VINTRP <
1199 0x00000000,
1200 (outs VReg_32:$dst),
1201 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001202 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001203 []> {
1204 let DisableEncoding = "$m0";
1205}
1206
1207def V_INTERP_P2_F32 : VINTRP <
1208 0x00000001,
1209 (outs VReg_32:$dst),
1210 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001211 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001212 []> {
1213
1214 let Constraints = "$src0 = $dst";
1215 let DisableEncoding = "$src0,$m0";
1216
1217}
1218
1219def V_INTERP_MOV_F32 : VINTRP <
1220 0x00000002,
1221 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001222 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001223 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001224 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001225 let DisableEncoding = "$m0";
1226}
1227
Tom Stellard8d6d4492014-04-22 16:33:57 +00001228//===----------------------------------------------------------------------===//
1229// VOP2 Instructions
1230//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001231
1232def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001233 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1234 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001235 []
1236>{
1237 let DisableEncoding = "$vcc";
1238}
1239
1240def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001241 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001242 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1243 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001244 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001245> {
1246 let src0_modifiers = 0;
1247 let src1_modifiers = 0;
1248 let src2_modifiers = 0;
1249}
Tom Stellard75aadc22012-12-11 21:25:42 +00001250
Tom Stellardc149dc02013-11-27 21:23:35 +00001251def V_READLANE_B32 : VOP2 <
1252 0x00000001,
1253 (outs SReg_32:$vdst),
1254 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1255 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1256 []
1257>;
1258
1259def V_WRITELANE_B32 : VOP2 <
1260 0x00000002,
1261 (outs VReg_32:$vdst),
1262 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1263 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1264 []
1265>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001266
Christian Konig76edd4f2013-02-26 17:52:29 +00001267let isCommutable = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32",
1269 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001270>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001271
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1273defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32",
1274 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001275>;
Christian Konig3c145802013-03-27 09:12:59 +00001276} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001277
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32",
1279 VOP_F32_F32_F32
1280>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001281
1282let isCommutable = 1 in {
1283
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284defm V_MUL_LEGACY_F32 : VOP2Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001285 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
1288
Tom Stellardb4a313a2014-08-01 00:32:39 +00001289defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32",
1290 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001291>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001292
Christian Konig76edd4f2013-02-26 17:52:29 +00001293
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24",
1295 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001296>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001297//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001298defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24",
1299 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001300>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001301//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001302
Christian Konig76edd4f2013-02-26 17:52:29 +00001303
Tom Stellardb4a313a2014-08-01 00:32:39 +00001304defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32",
1305 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001306>;
1307
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32",
1309 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001310>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001311
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>;
1313defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>;
1314defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1315defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1316defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1317defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001318
Tom Stellardb4a313a2014-08-01 00:32:39 +00001319defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
1320
1321defm V_LSHRREV_B32 : VOP2Inst <
1322 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001323>;
1324
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32",
1326 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001327>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001328defm V_ASHRREV_I32 : VOP2Inst <
1329 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
1330>;
Christian Konig3c145802013-03-27 09:12:59 +00001331
Tom Stellard82166022013-11-13 23:36:37 +00001332let hasPostISelHook = 1 in {
1333
Tom Stellardb4a313a2014-08-01 00:32:39 +00001334defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001335
1336}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001337defm V_LSHLREV_B32 : VOP2Inst <
1338 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001339>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001340
1341defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32",
1342 VOP_I32_I32_I32, and>;
1343defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32",
1344 VOP_I32_I32_I32, or
1345>;
1346defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32",
1347 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001348>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001349
1350} // End isCommutable = 1
1351
Tom Stellardb4a313a2014-08-01 00:32:39 +00001352defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32",
1353 VOP_I32_I32_I32, AMDGPUbfm>;
1354defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>;
1355defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>;
1356defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>;
1357defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1358defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32",
1359 VOP_I32_I32_I32
1360>;
1361defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32",
1362 VOP_I32_I32_I32
1363>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001364
Christian Konig3c145802013-03-27 09:12:59 +00001365let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001366// No patterns so that the scalar instructions are always selected.
1367// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001368defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1369 VOP_I32_I32_I32, add
1370>;
1371defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1372 VOP_I32_I32_I32, sub
1373>;
1374defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1375 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1376>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001377
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001378let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001379defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1380 VOP_I32_I32_I32_VCC, adde
1381>;
1382defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1383 VOP_I32_I32_I32_VCC, sube
1384>;
1385defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1386 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1387>;
1388
Christian Konigd3039962013-02-26 17:52:09 +00001389} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001390} // End isCommutable = 1, Defs = [VCC]
1391
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001393 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001394>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001395////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1396////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1397////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001398defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32",
1399 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001400>;
1401////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1402////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001403
1404//===----------------------------------------------------------------------===//
1405// VOP3 Instructions
1406//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001407
Tom Stellardb4a313a2014-08-01 00:32:39 +00001408defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1409 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001410>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001411defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1412 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001413>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001414defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1415 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1416>;
1417defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1418 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001419>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001420
Tom Stellardb4a313a2014-08-01 00:32:39 +00001421defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1422 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001423>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001424defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1425 VOP_F32_F32_F32_F32
1426>;
1427defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1428 VOP_F32_F32_F32_F32
1429>;
1430defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1431 VOP_F32_F32_F32_F32
1432>;
1433
1434let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1435defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1436 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1437>;
1438defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1439 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1440>;
1441}
1442
1443defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1444 VOP_I32_I32_I32_I32, AMDGPUbfi
1445>;
1446defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1447 VOP_F32_F32_F32_F32, fma
1448>;
1449defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1450 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001451>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001452//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001453defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1454 VOP_I32_I32_I32_I32
1455>;
1456defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1457 VOP_I32_I32_I32_I32
1458>;
1459defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1460 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001461////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1462////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1463////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1464////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1465////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1466////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1467////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1468////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1469////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1470//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1471//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1472//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1474 VOP_I32_I32_I32_I32
1475>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001476////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477defm V_DIV_FIXUP_F32 : VOP3Inst <
1478 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001479>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001480defm V_DIV_FIXUP_F64 : VOP3Inst <
1481 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001482>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001483
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1485 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001486>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1488 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001489>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1491 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001492>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001493
Tom Stellard7512c082013-07-12 18:14:56 +00001494let isCommutable = 1 in {
1495
Tom Stellardb4a313a2014-08-01 00:32:39 +00001496defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1497 VOP_F64_F64_F64, fadd
1498>;
1499defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1500 VOP_F64_F64_F64, fmul
1501>;
1502defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1503 VOP_F64_F64_F64
1504>;
1505defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1506 VOP_F64_F64_F64
1507>;
Tom Stellard7512c082013-07-12 18:14:56 +00001508
1509} // isCommutable = 1
1510
Tom Stellardb4a313a2014-08-01 00:32:39 +00001511defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001512 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001513>;
Christian Konig70a50322013-03-27 09:12:51 +00001514
1515let isCommutable = 1 in {
1516
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1518 VOP_I32_I32_I32
1519>;
1520defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1521 VOP_I32_I32_I32
1522>;
1523defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1524 VOP_I32_I32_I32
1525>;
1526defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1527 VOP_I32_I32_I32
1528>;
Christian Konig70a50322013-03-27 09:12:51 +00001529
1530} // isCommutable = 1
1531
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001533
1534// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001535defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001536
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1538 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001539>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1541 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001542>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001543//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1544//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1545//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546defm V_TRIG_PREOP_F64 : VOP3Inst <
1547 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001548>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001549
Tom Stellard8d6d4492014-04-22 16:33:57 +00001550//===----------------------------------------------------------------------===//
1551// Pseudo Instructions
1552//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001553
Tom Stellard75aadc22012-12-11 21:25:42 +00001554let isCodeGenOnly = 1, isPseudo = 1 in {
1555
Tom Stellard1bd80722014-04-30 15:31:33 +00001556def V_MOV_I1 : InstSI <
1557 (outs VReg_1:$dst),
1558 (ins i1imm:$src),
1559 "", [(set i1:$dst, (imm:$src))]
1560>;
1561
Tom Stellard365a2b42014-05-15 14:41:50 +00001562def V_AND_I1 : InstSI <
1563 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1564 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1565>;
1566
1567def V_OR_I1 : InstSI <
1568 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1569 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1570>;
1571
Tom Stellard54a3b652014-07-21 14:01:10 +00001572def V_XOR_I1 : InstSI <
1573 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1574 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1575>;
1576
Matt Arsenault8fb37382013-10-11 21:03:36 +00001577// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001578// and should be lowered to ISA instructions prior to codegen.
1579
Tom Stellardf8794352012-12-19 22:10:31 +00001580let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1581 Uses = [EXEC], Defs = [EXEC] in {
1582
1583let isBranch = 1, isTerminator = 1 in {
1584
Tom Stellard919bb6b2014-04-29 23:12:53 +00001585def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001586 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001587 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001588 "",
1589 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001590>;
1591
Tom Stellardf8794352012-12-19 22:10:31 +00001592def SI_ELSE : InstSI <
1593 (outs SReg_64:$dst),
1594 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001595 "",
1596 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001597> {
Tom Stellardf8794352012-12-19 22:10:31 +00001598 let Constraints = "$src = $dst";
1599}
1600
1601def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001602 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001603 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001604 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001605 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001606>;
Tom Stellardf8794352012-12-19 22:10:31 +00001607
1608} // end isBranch = 1, isTerminator = 1
1609
1610def SI_BREAK : InstSI <
1611 (outs SReg_64:$dst),
1612 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001613 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001614 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001615>;
1616
1617def SI_IF_BREAK : InstSI <
1618 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001619 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001620 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001621 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001622>;
1623
1624def SI_ELSE_BREAK : InstSI <
1625 (outs SReg_64:$dst),
1626 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001627 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001628 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001629>;
1630
1631def SI_END_CF : InstSI <
1632 (outs),
1633 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001634 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001635 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001636>;
1637
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001638def SI_KILL : InstSI <
1639 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001640 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001641 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001642 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001643>;
1644
Tom Stellardf8794352012-12-19 22:10:31 +00001645} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1646 // Uses = [EXEC], Defs = [EXEC]
1647
Christian Konig2989ffc2013-03-18 11:34:16 +00001648let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1649
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001650//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001651
1652let UseNamedOperandTable = 1 in {
1653
Tom Stellard0e70de52014-05-16 20:56:45 +00001654def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001655 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001656 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001657 "", []
1658> {
1659 let isRegisterLoad = 1;
1660 let mayLoad = 1;
1661}
1662
Tom Stellard0e70de52014-05-16 20:56:45 +00001663class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001664 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001665 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001666 "", []
1667> {
1668 let isRegisterStore = 1;
1669 let mayStore = 1;
1670}
1671
1672let usesCustomInserter = 1 in {
1673def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1674} // End usesCustomInserter = 1
1675def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1676
1677
1678} // End UseNamedOperandTable = 1
1679
Christian Konig2989ffc2013-03-18 11:34:16 +00001680def SI_INDIRECT_SRC : InstSI <
1681 (outs VReg_32:$dst, SReg_64:$temp),
1682 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1683 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1684 []
1685>;
1686
1687class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1688 (outs rc:$dst, SReg_64:$temp),
1689 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1690 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1691 []
1692> {
1693 let Constraints = "$src = $dst";
1694}
1695
Tom Stellard81d871d2013-11-13 23:36:50 +00001696def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001697def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1698def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1699def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1700def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1701
1702} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1703
Tom Stellard556d9aa2013-06-03 17:39:37 +00001704let usesCustomInserter = 1 in {
1705
Matt Arsenault22658062013-10-15 23:44:48 +00001706// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001707// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001708def SI_ADDR64_RSRC : InstSI <
1709 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001710 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001711 "", []
1712>;
1713
Tom Stellardb02094e2014-07-21 15:45:01 +00001714def SI_BUFFER_RSRC : InstSI <
1715 (outs SReg_128:$srsrc),
1716 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1717 "", []
1718>;
1719
Tom Stellard2a6a61052013-07-12 18:15:08 +00001720def V_SUB_F64 : InstSI <
1721 (outs VReg_64:$dst),
1722 (ins VReg_64:$src0, VReg_64:$src1),
1723 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001724 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001725>;
1726
Tom Stellard556d9aa2013-06-03 17:39:37 +00001727} // end usesCustomInserter
1728
Tom Stellardeba61072014-05-02 15:41:42 +00001729multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1730
1731 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001732 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001733 (ins sgpr_class:$src, i32imm:$frame_idx),
1734 "", []
1735 >;
1736
1737 def _RESTORE : InstSI <
1738 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001739 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001740 "", []
1741 >;
1742
1743}
1744
Tom Stellard060ae392014-06-10 21:20:38 +00001745defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001746defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1747defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1748defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1749defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1750
Tom Stellard067c8152014-07-21 14:01:14 +00001751let Defs = [SCC] in {
1752
1753def SI_CONSTDATA_PTR : InstSI <
1754 (outs SReg_64:$dst),
1755 (ins),
1756 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1757>;
1758
1759} // End Defs = [SCC]
1760
Tom Stellard75aadc22012-12-11 21:25:42 +00001761} // end IsCodeGenOnly, isPseudo
1762
Tom Stellard0e70de52014-05-16 20:56:45 +00001763} // end SubtargetPredicate = SI
1764
1765let Predicates = [isSI] in {
1766
Christian Konig2aca0432013-02-21 15:17:32 +00001767def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001768 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001769 (V_CNDMASK_B32_e64 $src2, $src1,
1770 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1771 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001772>;
1773
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001774def : Pat <
1775 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001776 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001777>;
1778
Tom Stellard75aadc22012-12-11 21:25:42 +00001779/* int_SI_vs_load_input */
1780def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001781 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001782 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001783>;
1784
1785/* int_SI_export */
1786def : Pat <
1787 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001788 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001789 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001790 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001791>;
1792
Tom Stellard8d6d4492014-04-22 16:33:57 +00001793//===----------------------------------------------------------------------===//
1794// SMRD Patterns
1795//===----------------------------------------------------------------------===//
1796
1797multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1798
1799 // 1. Offset as 8bit DWORD immediate
1800 def : Pat <
1801 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1802 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1803 >;
1804
1805 // 2. Offset loaded in an 32bit SGPR
1806 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001807 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1808 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001809 >;
1810
1811 // 3. No offset at all
1812 def : Pat <
1813 (constant_load i64:$sbase),
1814 (vt (Instr_IMM $sbase, 0))
1815 >;
1816}
1817
1818defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1819defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001820defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1821defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1822defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1823defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1824defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1825
1826// 1. Offset as 8bit DWORD immediate
1827def : Pat <
1828 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1829 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1830>;
1831
1832// 2. Offset loaded in an 32bit SGPR
1833def : Pat <
1834 (SIload_constant v4i32:$sbase, imm:$offset),
1835 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1836>;
1837
Tom Stellardae4c9e72014-06-20 17:06:11 +00001838} // Predicates = [isSI] in {
1839
1840//===----------------------------------------------------------------------===//
1841// SOP1 Patterns
1842//===----------------------------------------------------------------------===//
1843
1844let Predicates = [isSI, isCFDepth0] in {
1845
1846def : Pat <
1847 (i64 (ctpop i64:$src)),
1848 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1849 (S_BCNT1_I32_B64 $src), sub0),
1850 (S_MOV_B32 0), sub1)
1851>;
1852
Tom Stellard58ac7442014-04-29 23:12:48 +00001853//===----------------------------------------------------------------------===//
1854// SOP2 Patterns
1855//===----------------------------------------------------------------------===//
1856
Tom Stellardb2114ca2014-07-21 14:01:12 +00001857// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
1858// case, the sgpr-copies pass will fix this to use the vector version.
1859def : Pat <
1860 (i32 (addc i32:$src0, i32:$src1)),
1861 (S_ADD_I32 $src0, $src1)
1862>;
1863
1864} // Predicates = [isSI, isCFDepth0]
1865
1866let Predicates = [isSI] in {
1867
Tom Stellard58ac7442014-04-29 23:12:48 +00001868//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001869// SOPP Patterns
1870//===----------------------------------------------------------------------===//
1871
1872def : Pat <
1873 (int_AMDGPU_barrier_global),
1874 (S_BARRIER)
1875>;
1876
1877//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001878// VOP1 Patterns
1879//===----------------------------------------------------------------------===//
1880
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001881let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001882def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001883defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001884defm : RsqPat<V_RSQ_F32_e32, f32>;
1885}
1886
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001887//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001888// VOP2 Patterns
1889//===----------------------------------------------------------------------===//
1890
Tom Stellardc9dedb82014-06-20 17:05:57 +00001891class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1892 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001893 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001894 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001895 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001896 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001897 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1898>;
1899
Tom Stellardc9dedb82014-06-20 17:05:57 +00001900def : BinOp64Pat <or, V_OR_B32_e32>;
1901def : BinOp64Pat <xor, V_XOR_B32_e32>;
1902
Tom Stellard58ac7442014-04-29 23:12:48 +00001903class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1904 (sext_inreg i32:$src0, vt),
1905 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1906>;
1907
1908def : SextInReg <i8, 24>;
1909def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001910
Tom Stellardae4c9e72014-06-20 17:06:11 +00001911def : Pat <
1912 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1913 (V_BCNT_U32_B32_e32 $popcnt, $val)
1914>;
1915
1916def : Pat <
1917 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001918 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00001919>;
1920
1921def : Pat <
1922 (i64 (ctpop i64:$src)),
1923 (INSERT_SUBREG
1924 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1925 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001926 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00001927 sub0),
1928 (V_MOV_B32_e32 0), sub1)
1929>;
1930
Tom Stellardb2114ca2014-07-21 14:01:12 +00001931def : Pat <
1932 (addc i32:$src0, i32:$src1),
1933 (V_ADD_I32_e32 $src0, $src1)
1934>;
1935
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001936/********** ======================= **********/
1937/********** Image sampling patterns **********/
1938/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001939
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001940// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001941class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001942 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001943 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1944 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1945 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1946 $addr, $rsrc, $sampler)
1947>;
1948
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001949multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1950 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1951 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1952 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1953 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1954 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1955}
1956
1957// Image only
1958class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001959 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001960 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1961 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1962 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1963 $addr, $rsrc)
1964>;
1965
1966multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1967 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1968 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1969 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1970}
1971
1972// Basic sample
1973defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1974defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1975defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1976defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1977defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1978defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1979defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1980defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1981defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1982defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1983
1984// Sample with comparison
1985defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1986defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1987defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1988defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1989defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1990defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1991defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1992defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1993defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1994defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
1995
1996// Sample with offsets
1997defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
1998defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
1999defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2000defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2001defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2002defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2003defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2004defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2005defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2006defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2007
2008// Sample with comparison and offsets
2009defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2010defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2011defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2012defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2013defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2014defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2015defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2016defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2017defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2018defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2019
2020// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002021// Only the variants which make sense are defined.
2022def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2023def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2024def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2025def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2026def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2027def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2028def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2029def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2030def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2031
2032def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2033def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2034def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2035def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2036def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2037def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2038def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2039def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2040def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2041
2042def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2043def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2044def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2045def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2046def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2047def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2048def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2049def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2050def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2051
2052def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2053def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2054def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2055def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2056def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2057def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2058def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2059def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2060
2061def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2062def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2063def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2064
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002065def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2066defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2067defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2068
Tom Stellard9fa17912013-08-14 23:24:45 +00002069/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002070def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002071 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002072 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002073>;
2074
Tom Stellard9fa17912013-08-14 23:24:45 +00002075class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002076 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002077 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002078>;
2079
Tom Stellard9fa17912013-08-14 23:24:45 +00002080class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002081 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002082 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002083>;
2084
Tom Stellard9fa17912013-08-14 23:24:45 +00002085class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002086 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002087 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002088>;
2089
Tom Stellard9fa17912013-08-14 23:24:45 +00002090class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002091 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002092 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002093 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002094>;
2095
Tom Stellard9fa17912013-08-14 23:24:45 +00002096class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002097 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002098 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002099 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002100>;
2101
Tom Stellard9fa17912013-08-14 23:24:45 +00002102/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002103multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2104 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2105MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002106 def : SamplePattern <SIsample, sample, addr_type>;
2107 def : SampleRectPattern <SIsample, sample, addr_type>;
2108 def : SampleArrayPattern <SIsample, sample, addr_type>;
2109 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2110 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002111
Tom Stellard9fa17912013-08-14 23:24:45 +00002112 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2113 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2114 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2115 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002116
Tom Stellard9fa17912013-08-14 23:24:45 +00002117 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2118 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2119 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2120 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002121
Tom Stellard9fa17912013-08-14 23:24:45 +00002122 def : SamplePattern <SIsampled, sample_d, addr_type>;
2123 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2124 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2125 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002126}
2127
Tom Stellard682bfbc2013-10-10 17:11:24 +00002128defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2129 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2130 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2131 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002132 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002133defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2134 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2135 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2136 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002137 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002138defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2139 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2140 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2141 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002142 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002143defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2144 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2145 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2146 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002147 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002148
Tom Stellard353b3362013-05-06 23:02:12 +00002149/* int_SI_imageload for texture fetches consuming varying address parameters */
2150class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2151 (name addr_type:$addr, v32i8:$rsrc, imm),
2152 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2153>;
2154
2155class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2156 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2157 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2158>;
2159
Tom Stellard3494b7e2013-08-14 22:22:14 +00002160class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2161 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2162 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2163>;
2164
2165class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2166 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2167 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2168>;
2169
Tom Stellard16a9a202013-08-14 23:24:17 +00002170multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2171 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2172 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002173}
2174
Tom Stellard16a9a202013-08-14 23:24:17 +00002175multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2176 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2177 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2178}
2179
Tom Stellard682bfbc2013-10-10 17:11:24 +00002180defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2181defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002182
Tom Stellard682bfbc2013-10-10 17:11:24 +00002183defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2184defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002185
Tom Stellardf787ef12013-05-06 23:02:19 +00002186/* Image resource information */
2187def : Pat <
2188 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002189 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002190>;
2191
2192def : Pat <
2193 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002194 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002195>;
2196
Tom Stellard3494b7e2013-08-14 22:22:14 +00002197def : Pat <
2198 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002199 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002200>;
2201
Christian Konig4a1b9c32013-03-18 11:34:10 +00002202/********** ============================================ **********/
2203/********** Extraction, Insertion, Building and Casting **********/
2204/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002205
Christian Konig4a1b9c32013-03-18 11:34:10 +00002206foreach Index = 0-2 in {
2207 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002208 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002209 >;
2210 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002211 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002212 >;
2213
2214 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002215 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002216 >;
2217 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002218 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002219 >;
2220}
2221
2222foreach Index = 0-3 in {
2223 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002224 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002225 >;
2226 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002227 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002228 >;
2229
2230 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002231 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002232 >;
2233 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002234 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002235 >;
2236}
2237
2238foreach Index = 0-7 in {
2239 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002240 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002241 >;
2242 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002243 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002244 >;
2245
2246 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002247 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002248 >;
2249 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002250 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002251 >;
2252}
2253
2254foreach Index = 0-15 in {
2255 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002256 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002257 >;
2258 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002259 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002260 >;
2261
2262 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002263 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002264 >;
2265 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002266 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002267 >;
2268}
Tom Stellard75aadc22012-12-11 21:25:42 +00002269
Tom Stellard75aadc22012-12-11 21:25:42 +00002270def : BitConvert <i32, f32, SReg_32>;
2271def : BitConvert <i32, f32, VReg_32>;
2272
2273def : BitConvert <f32, i32, SReg_32>;
2274def : BitConvert <f32, i32, VReg_32>;
2275
Tom Stellard7512c082013-07-12 18:14:56 +00002276def : BitConvert <i64, f64, VReg_64>;
2277
2278def : BitConvert <f64, i64, VReg_64>;
2279
Tom Stellarded2f6142013-07-18 21:43:42 +00002280def : BitConvert <v2f32, v2i32, VReg_64>;
2281def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002282def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002283def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002284def : BitConvert <v2f32, i64, VReg_64>;
2285def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002286def : BitConvert <v2i32, f64, VReg_64>;
2287def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002288def : BitConvert <v4f32, v4i32, VReg_128>;
2289def : BitConvert <v4i32, v4f32, VReg_128>;
2290
Tom Stellard967bf582014-02-13 23:34:15 +00002291def : BitConvert <v8f32, v8i32, SReg_256>;
2292def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002293def : BitConvert <v8i32, v32i8, SReg_256>;
2294def : BitConvert <v32i8, v8i32, SReg_256>;
2295def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002296def : BitConvert <v8i32, v8f32, VReg_256>;
2297def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002298def : BitConvert <v32i8, v8i32, VReg_256>;
2299
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002300def : BitConvert <v16i32, v16f32, VReg_512>;
2301def : BitConvert <v16f32, v16i32, VReg_512>;
2302
Christian Konig8dbe6f62013-02-21 15:17:27 +00002303/********** =================== **********/
2304/********** Src & Dst modifiers **********/
2305/********** =================== **********/
2306
Vincent Lejeune79a58342014-05-10 19:18:25 +00002307def FCLAMP_SI : AMDGPUShaderInst <
2308 (outs VReg_32:$dst),
2309 (ins VSrc_32:$src0),
2310 "FCLAMP_SI $dst, $src0",
2311 []
2312> {
2313 let usesCustomInserter = 1;
2314}
2315
Christian Konig8dbe6f62013-02-21 15:17:27 +00002316def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002317 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002318 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002319>;
2320
Michel Danzer624b02a2014-02-04 07:12:38 +00002321/********** ================================ **********/
2322/********** Floating point absolute/negative **********/
2323/********** ================================ **********/
2324
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002325// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002326
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002327// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002328def : Pat <
2329 (fneg (fabs f32:$src)),
2330 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2331>;
2332
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002333// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002334def : Pat <
2335 (fneg (fabs f64:$src)),
2336 (f64 (INSERT_SUBREG
2337 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2338 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002339 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2340 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002341>;
2342
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002343def : Pat <
2344 (fabs f32:$src),
2345 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2346>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002347
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002348def : Pat <
2349 (fneg f32:$src),
2350 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2351>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002352
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002353def : Pat <
2354 (fabs f64:$src),
2355 (f64 (INSERT_SUBREG
2356 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2357 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2358 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2359 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2360>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002361
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002362def : Pat <
2363 (fneg f64:$src),
2364 (f64 (INSERT_SUBREG
2365 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2366 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2367 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2368 (V_MOV_B32_e32 0x80000000)), sub1))
2369>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002370
Christian Konigc756cb992013-02-16 11:28:22 +00002371/********** ================== **********/
2372/********** Immediate Patterns **********/
2373/********** ================== **********/
2374
2375def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002376 (SGPRImm<(i32 imm)>:$imm),
2377 (S_MOV_B32 imm:$imm)
2378>;
2379
2380def : Pat <
2381 (SGPRImm<(f32 fpimm)>:$imm),
2382 (S_MOV_B32 fpimm:$imm)
2383>;
2384
2385def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002386 (i32 imm:$imm),
2387 (V_MOV_B32_e32 imm:$imm)
2388>;
2389
2390def : Pat <
2391 (f32 fpimm:$imm),
2392 (V_MOV_B32_e32 fpimm:$imm)
2393>;
2394
2395def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002396 (i64 InlineImm<i64>:$imm),
2397 (S_MOV_B64 InlineImm<i64>:$imm)
2398>;
2399
Tom Stellard75aadc22012-12-11 21:25:42 +00002400/********** ===================== **********/
2401/********** Interpolation Paterns **********/
2402/********** ===================== **********/
2403
2404def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002405 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2406 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002407>;
2408
2409def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002410 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2411 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2412 imm:$attr_chan, imm:$attr, i32:$params),
2413 (EXTRACT_SUBREG $ij, sub1),
2414 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002415>;
2416
2417/********** ================== **********/
2418/********** Intrinsic Patterns **********/
2419/********** ================== **********/
2420
2421/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002422def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002423
2424def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002425 (int_AMDGPU_div f32:$src0, f32:$src1),
2426 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002427>;
2428
2429def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002430 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002431 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2432 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2433 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002434>;
2435
Tom Stellard75aadc22012-12-11 21:25:42 +00002436def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002437 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002438 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002439 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2440 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2441 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2442 0 /* clamp */, 0 /* omod */),
2443 sub0),
2444 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2445 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2446 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2447 0 /* clamp */, 0 /* omod */),
2448 sub1),
2449 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2450 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2451 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2452 0 /* clamp */, 0 /* omod */),
2453 sub2),
2454 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2455 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2456 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2457 0 /* clamp */, 0 /* omod */),
2458 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002459>;
2460
Michel Danzer0cc991e2013-02-22 11:22:58 +00002461def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002462 (i32 (sext i1:$src0)),
2463 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002464>;
2465
Tom Stellardf16d38c2014-02-13 23:34:13 +00002466class Ext32Pat <SDNode ext> : Pat <
2467 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002468 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2469>;
2470
Tom Stellardf16d38c2014-02-13 23:34:13 +00002471def : Ext32Pat <zext>;
2472def : Ext32Pat <anyext>;
2473
Tom Stellard8d6d4492014-04-22 16:33:57 +00002474// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002475def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002476 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002477 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002478>;
2479
Michel Danzer8caa9042013-04-10 17:17:56 +00002480// The multiplication scales from [0,1] to the unsigned integer range
2481def : Pat <
2482 (AMDGPUurecip i32:$src0),
2483 (V_CVT_U32_F32_e32
2484 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2485 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2486>;
2487
Michel Danzer8d696172013-07-10 16:36:52 +00002488def : Pat <
2489 (int_SI_tid),
2490 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002491 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002492>;
2493
Tom Stellard0289ff42014-05-16 20:56:44 +00002494//===----------------------------------------------------------------------===//
2495// VOP3 Patterns
2496//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002497
Matt Arsenaulteb260202014-05-22 18:00:15 +00002498def : IMad24Pat<V_MAD_I32_I24>;
2499def : UMad24Pat<V_MAD_U32_U24>;
2500
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002501def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002502 (mul i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002503 (V_MUL_LO_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002504>;
2505
2506def : Pat <
2507 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002508 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002509>;
2510
2511def : Pat <
2512 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002513 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002514>;
2515
Matt Arsenault8675db12014-08-29 16:01:14 +00002516def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2517
2518
Matt Arsenault6e439652014-06-10 19:00:20 +00002519defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002520def : ROTRPattern <V_ALIGNBIT_B32>;
2521
Michel Danzer49812b52013-07-10 16:37:07 +00002522/********** ======================= **********/
2523/********** Load/Store Patterns **********/
2524/********** ======================= **********/
2525
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002526class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2527 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2528 (inst (i1 0), $ptr, (as_i16imm $offset))
2529>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002530
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002531def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2532def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2533def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2534def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2535def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002536
2537let AddedComplexity = 100 in {
2538
2539def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2540
2541} // End AddedComplexity = 100
2542
2543def : Pat <
2544 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2545 i8:$offset1))),
2546 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2547>;
Michel Danzer49812b52013-07-10 16:37:07 +00002548
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002549class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2550 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2551 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2552>;
Michel Danzer49812b52013-07-10 16:37:07 +00002553
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002554def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2555def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2556def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002557
2558let AddedComplexity = 100 in {
2559
2560def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2561} // End AddedComplexity = 100
2562
2563def : Pat <
2564 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2565 i8:$offset1)),
2566 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2567 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2568>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002569
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002570multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002571 def : Pat <
2572 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2573 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2574 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002575
Matt Arsenault72574102014-06-11 18:08:34 +00002576 def : Pat <
2577 (frag i32:$ptr, vt:$val),
2578 (inst 0, $ptr, $val, 0)
2579 >;
2580}
2581
Matt Arsenault9e874542014-06-11 18:08:45 +00002582// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002583//
2584// We need to use something for the data0, so we set a register to
2585// -1. For the non-rtn variants, the manual says it does
2586// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2587// will always do the increment so I'm assuming it's the same.
2588//
2589// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2590// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2591// easier since there is no v_mov_b64.
2592multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2593 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002594 def : Pat <
2595 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002596 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002597 >;
2598
2599 def : Pat <
2600 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002601 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002602 >;
2603}
2604
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002605multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2606 def : Pat <
2607 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2608 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2609 >;
2610
2611 def : Pat <
2612 (frag i32:$ptr, vt:$cmp, vt:$swap),
2613 (inst 0, $ptr, $cmp, $swap, 0)
2614 >;
2615}
2616
2617
2618// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002619defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2620 S_MOV_B32, atomic_load_add_local>;
2621defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2622 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002623
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002624defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2625defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2626defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2627defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2628defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2629defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2630defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2631defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2632defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2633defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2634
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002635defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2636
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002637// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002638defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2639 S_MOV_B64, atomic_load_add_local>;
2640defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2641 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002642
2643defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2644defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2645defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2646defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2647defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2648defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2649defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2650defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2651defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2652defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2653
2654defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2655
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002656
Tom Stellard556d9aa2013-06-03 17:39:37 +00002657//===----------------------------------------------------------------------===//
2658// MUBUF Patterns
2659//===----------------------------------------------------------------------===//
2660
Tom Stellard07a10a32013-06-03 17:39:43 +00002661multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002662 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002663 def : Pat <
2664 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2665 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2666 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002667
Tom Stellard07a10a32013-06-03 17:39:43 +00002668}
2669
Tom Stellardb02094e2014-07-21 15:45:01 +00002670defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2671defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2672defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2673defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2674defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2675defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2676defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2677
2678class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2679 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2680 i32:$soffset, u16imm:$offset))),
2681 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2682>;
2683
2684def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2685def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2686def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2687def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2688def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2689def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2690def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002691
Michel Danzer13736222014-01-27 07:20:51 +00002692// BUFFER_LOAD_DWORD*, addr64=0
2693multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2694 MUBUF bothen> {
2695
2696 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002697 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002698 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2699 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002700 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002701 (as_i1imm $slc), (as_i1imm $tfe))
2702 >;
2703
2704 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002705 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002706 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002707 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002708 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002709 (as_i1imm $tfe))
2710 >;
2711
2712 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002713 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002714 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2715 imm:$tfe)),
2716 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2717 (as_i1imm $slc), (as_i1imm $tfe))
2718 >;
2719
2720 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002721 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002722 imm, 1, 1, imm:$glc, imm:$slc,
2723 imm:$tfe)),
2724 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2725 (as_i1imm $tfe))
2726 >;
2727}
2728
2729defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2730 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2731defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2732 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2733defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2734 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2735
Tom Stellardb02094e2014-07-21 15:45:01 +00002736class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002737 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2738 u16imm:$offset)),
2739 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002740>;
2741
Tom Stellardddea4862014-08-11 22:18:14 +00002742def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2743def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2744def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2745def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2746def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002747
2748/*
2749class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2750 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2751 (Instr $value, $srsrc, $vaddr, $offset)
2752>;
2753
2754def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2755def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2756def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2757def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2758def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2759
2760*/
2761
Tom Stellardafcf12f2013-09-12 02:55:14 +00002762//===----------------------------------------------------------------------===//
2763// MTBUF Patterns
2764//===----------------------------------------------------------------------===//
2765
2766// TBUFFER_STORE_FORMAT_*, addr64=0
2767class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002768 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002769 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2770 imm:$nfmt, imm:$offen, imm:$idxen,
2771 imm:$glc, imm:$slc, imm:$tfe),
2772 (opcode
2773 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2774 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2775 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2776>;
2777
2778def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2779def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2780def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2781def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2782
Matt Arsenault84543822014-06-11 18:11:34 +00002783let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002784
2785// Sea island new arithmetic instructinos
Tom Stellardb4a313a2014-08-01 00:32:39 +00002786defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64",
2787 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002788>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002789defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64",
2790 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002791>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002792defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64",
2793 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002794>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002795defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64",
2796 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002797>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002798
Tom Stellardb4a313a2014-08-01 00:32:39 +00002799defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2800 VOP_I32_I32_I32
2801>;
2802defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2803 VOP_I32_I32_I32
2804>;
2805defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2806 VOP_I32_I32_I32
2807>;
2808defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2809 VOP_I64_I32_I32_I64
2810>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002811
2812// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002813defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2814 VOP_I64_I32_I32_I64
2815>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002816
2817// Remaining instructions:
2818// FLAT_*
2819// S_CBRANCH_CDBGUSER
2820// S_CBRANCH_CDBGSYS
2821// S_CBRANCH_CDBGSYS_OR_USER
2822// S_CBRANCH_CDBGSYS_AND_USER
2823// S_DCACHE_INV_VOL
2824// V_EXP_LEGACY_F32
2825// V_LOG_LEGACY_F32
2826// DS_NOP
2827// DS_GWS_SEMA_RELEASE_ALL
2828// DS_WRAP_RTN_B32
2829// DS_CNDXCHG32_RTN_B64
2830// DS_WRITE_B96
2831// DS_WRITE_B128
2832// DS_CONDXCHG32_RTN_B128
2833// DS_READ_B96
2834// DS_READ_B128
2835// BUFFER_LOAD_DWORDX3
2836// BUFFER_STORE_DWORDX3
2837
Matt Arsenault84543822014-06-11 18:11:34 +00002838} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002839
2840
Christian Konig2989ffc2013-03-18 11:34:16 +00002841/********** ====================== **********/
2842/********** Indirect adressing **********/
2843/********** ====================== **********/
2844
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002845multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002846
Christian Konig2989ffc2013-03-18 11:34:16 +00002847 // 1. Extract with offset
2848 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002849 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002850 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002851 >;
2852
2853 // 2. Extract without offset
2854 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002855 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002856 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002857 >;
2858
2859 // 3. Insert with offset
2860 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002861 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002862 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002863 >;
2864
2865 // 4. Insert without offset
2866 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002867 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002868 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002869 >;
2870}
2871
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002872defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2873defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2874defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2875defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2876
2877defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2878defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2879defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2880defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002881
Tom Stellard81d871d2013-11-13 23:36:50 +00002882//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002883// Conversion Patterns
2884//===----------------------------------------------------------------------===//
2885
2886def : Pat<(i32 (sext_inreg i32:$src, i1)),
2887 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2888
2889// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2890// might not be worth the effort, and will need to expand to shifts when
2891// fixing SGPR copies.
2892
2893// Handle sext_inreg in i64
2894def : Pat <
2895 (i64 (sext_inreg i64:$src, i1)),
2896 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2897 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2898 (S_MOV_B32 -1), sub1)
2899>;
2900
2901def : Pat <
2902 (i64 (sext_inreg i64:$src, i8)),
2903 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2904 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2905 (S_MOV_B32 -1), sub1)
2906>;
2907
2908def : Pat <
2909 (i64 (sext_inreg i64:$src, i16)),
2910 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2911 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2912 (S_MOV_B32 -1), sub1)
2913>;
2914
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002915class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2916 (i64 (ext i32:$src)),
2917 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2918 (S_MOV_B32 0), sub1)
2919>;
2920
2921class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2922 (i64 (ext i1:$src)),
2923 (INSERT_SUBREG
2924 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2925 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2926 (S_MOV_B32 0), sub1)
2927>;
2928
2929
2930def : ZExt_i64_i32_Pat<zext>;
2931def : ZExt_i64_i32_Pat<anyext>;
2932def : ZExt_i64_i1_Pat<zext>;
2933def : ZExt_i64_i1_Pat<anyext>;
2934
2935def : Pat <
2936 (i64 (sext i32:$src)),
2937 (INSERT_SUBREG
2938 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2939 (S_ASHR_I32 $src, 31), sub1)
2940>;
2941
2942def : Pat <
2943 (i64 (sext i1:$src)),
2944 (INSERT_SUBREG
2945 (INSERT_SUBREG
2946 (i64 (IMPLICIT_DEF)),
2947 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2948 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2949>;
2950
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002951def : Pat <
2952 (f32 (sint_to_fp i1:$src)),
2953 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2954>;
2955
2956def : Pat <
2957 (f32 (uint_to_fp i1:$src)),
2958 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2959>;
2960
2961def : Pat <
2962 (f64 (sint_to_fp i1:$src)),
2963 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2964>;
2965
2966def : Pat <
2967 (f64 (uint_to_fp i1:$src)),
2968 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2969>;
2970
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002971//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002972// Miscellaneous Patterns
2973//===----------------------------------------------------------------------===//
2974
2975def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002976 (i32 (trunc i64:$a)),
2977 (EXTRACT_SUBREG $a, sub0)
2978>;
2979
Michel Danzerbf1a6412014-01-28 03:01:16 +00002980def : Pat <
2981 (i1 (trunc i32:$a)),
2982 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2983>;
2984
Tom Stellardfb961692013-10-23 00:44:19 +00002985//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002986// Miscellaneous Optimization Patterns
2987//============================================================================//
2988
2989def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2990
Tom Stellard75aadc22012-12-11 21:25:42 +00002991} // End isSI predicate