blob: a6fcd2656ae7067c814bdb7dfbb4a515427d0337 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +00005// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +00006class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00007 string suffix = ""> {
8 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +00009 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000010 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000011
12 // Corresponding mask register class.
13 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
14
15 // Corresponding write-mask register class.
16 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
17
18 // The GPR register class that can hold the write mask. Use GR8 for fewer
19 // than 8 elements. Use shift-right and equal to work around the lack of
20 // !lt in tablegen.
21 RegisterClass MRC =
22 !cast<RegisterClass>("GR" #
23 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
24
25 // Suffix used in the instruction mnemonic.
26 string Suffix = suffix;
27
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000028 // VTName is a string name for vector VT. For vector types it will be
29 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
30 // It is a little bit complex for scalar types, where NumElts = 1.
31 // In this case we build v4f32 or v2f64
32 string VTName = "v" # !if (!eq (NumElts, 1),
33 !if (!eq (EltVT.Size, 32), 4,
34 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 string EltTypeName = !cast<string>(EltVT);
40 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000041 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
42 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000043
44 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000045 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000046
47 // Size of RC in bits, e.g. 512 for VR512.
48 int Size = VT.Size;
49
50 // The corresponding memory operand, e.g. i512mem for VR512.
51 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
53
54 // Load patterns
55 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
56 // due to load promotion during legalization
57 PatFrag LdFrag = !cast<PatFrag>("load" #
58 !if (!eq (TypeVariantName, "i"),
59 !if (!eq (Size, 128), "v2i64",
60 !if (!eq (Size, 256), "v4i64",
61 VTName)), VTName));
62 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000063
Adam Nemet6bddb8c2014-09-29 22:54:41 +000064 // Load patterns used for memory operands. We only have this defined in
65 // case of i64 element types for sub-512 integer vectors. For now, keep
66 // MemOpFrag undefined in these cases.
67 PatFrag MemOpFrag =
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000068 !if (!eq (NumElts#EltTypeName, "1f32"), !cast<PatFrag>("memopfsf32"),
69 !if (!eq (NumElts#EltTypeName, "1f64"), !cast<PatFrag>("memopfsf64"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +000070 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
71 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000072 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)))));
Adam Nemet6bddb8c2014-09-29 22:54:41 +000073
Adam Nemet5ed17da2014-08-21 19:50:07 +000074 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075 // Note: For EltSize < 32, FloatVT is illegal and TableGen
76 // fails to compile, so we choose FloatVT = VT
77 ValueType FloatVT = !cast<ValueType>(
78 !if (!eq (!srl(EltSize,5),0),
79 VTName,
80 !if (!eq(TypeVariantName, "i"),
81 "v" # NumElts # "f" # EltSize,
82 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000083
84 // The string to specify embedded broadcast in assembly.
85 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000086
Adam Nemet449b3f02014-10-15 23:42:09 +000087 // 8-bit compressed displacement tuple/subvector format. This is only
88 // defined for NumElts <= 8.
89 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
90 !cast<CD8VForm>("CD8VT" # NumElts), ?);
91
Adam Nemet55536c62014-09-25 23:48:45 +000092 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
93 !if (!eq (Size, 256), sub_ymm, ?));
94
95 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
96 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
97 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000098
99 // A vector type of the same width with element type i32. This is used to
100 // create the canonical constant zero node ImmAllZerosV.
101 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
102 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103}
104
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000105def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
106def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000107def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
108def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000109def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
110def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000112// "x" in v32i8x_info means RC = VR256X
113def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
114def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
115def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
116def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000117def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
118def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000119
120def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
121def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
122def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
123def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000124def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
125def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000126
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000127// We map scalar types to the smallest (128-bit) vector type
128// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000129def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
130def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
131
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000132class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
133 X86VectorVTInfo i128> {
134 X86VectorVTInfo info512 = i512;
135 X86VectorVTInfo info256 = i256;
136 X86VectorVTInfo info128 = i128;
137}
138
139def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
140 v16i8x_info>;
141def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
142 v8i16x_info>;
143def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
144 v4i32x_info>;
145def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
146 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000147def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
148 v4f32x_info>;
149def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
150 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000152// This multiclass generates the masking variants from the non-masking
153// variant. It only provides the assembly pieces for the masking variants.
154// It assumes custom ISel patterns for masking which can be provided as
155// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000156multiclass AVX512_maskable_custom<bits<8> O, Format F,
157 dag Outs,
158 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
159 string OpcodeStr,
160 string AttSrcAsm, string IntelSrcAsm,
161 list<dag> Pattern,
162 list<dag> MaskingPattern,
163 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000164 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000165 string MaskingConstraint = "",
166 InstrItinClass itin = NoItinerary,
167 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000168 let isCommutable = IsCommutable in
169 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000170 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
171 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000172 Pattern, itin>;
173
174 // Prefer over VMOV*rrk Pat<>
175 let AddedComplexity = 20 in
176 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000177 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
178 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179 MaskingPattern, itin>,
180 EVEX_K {
181 // In case of the 3src subclass this is overridden with a let.
182 string Constraints = MaskingConstraint;
183 }
184 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
185 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000186 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
187 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 ZeroMaskingPattern,
189 itin>,
190 EVEX_KZ;
191}
192
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000193
Adam Nemet34801422014-10-08 23:25:39 +0000194// Common base class of AVX512_maskable and AVX512_maskable_3src.
195multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
196 dag Outs,
197 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
198 string OpcodeStr,
199 string AttSrcAsm, string IntelSrcAsm,
200 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000201 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
204 bit IsCommutable = 0> :
205 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
206 AttSrcAsm, IntelSrcAsm,
207 [(set _.RC:$dst, RHS)],
208 [(set _.RC:$dst, MaskingRHS)],
209 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000210 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000211 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000212
Adam Nemet2e91ee52014-08-14 17:13:19 +0000213// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000214// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000215// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000216multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
217 dag Outs, dag Ins, string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000219 dag RHS, string Round = "",
220 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000221 bit IsCommutable = 0> :
222 AVX512_maskable_common<O, F, _, Outs, Ins,
223 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
224 !con((ins _.KRCWM:$mask), Ins),
225 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000226 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
227 Round, "$src0 = $dst", itin, IsCommutable>;
228
229// This multiclass generates the unconditional/non-masking, the masking and
230// the zero-masking variant of the scalar instruction.
231multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
232 dag Outs, dag Ins, string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 dag RHS, string Round = "",
235 InstrItinClass itin = NoItinerary,
236 bit IsCommutable = 0> :
237 AVX512_maskable_common<O, F, _, Outs, Ins,
238 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
239 !con((ins _.KRCWM:$mask), Ins),
240 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
241 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
242 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243
Adam Nemet34801422014-10-08 23:25:39 +0000244// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// ($src1) is already tied to $dst so we just use that for the preserved
246// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
247// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000248multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs, dag NonTiedIns, string OpcodeStr,
250 string AttSrcAsm, string IntelSrcAsm,
251 dag RHS> :
252 AVX512_maskable_common<O, F, _, Outs,
253 !con((ins _.RC:$src1), NonTiedIns),
254 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
255 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
256 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
257 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000259
Adam Nemet34801422014-10-08 23:25:39 +0000260multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
261 dag Outs, dag Ins,
262 string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
264 list<dag> Pattern> :
265 AVX512_maskable_custom<O, F, Outs, Ins,
266 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
267 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000268 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000269 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000271// Bitcasts between 512-bit vector types. Return the original type since
272// no instruction is needed for the conversion
273let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000274 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000275 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000276 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
277 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
278 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000279 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000280 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
281 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
282 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000283 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000284 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000285 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
286 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000287 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000288 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
289 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000290 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000291 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
292 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000293 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000294 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
295 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
296 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
297 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
298 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
299 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
300 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
301 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
302 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
303 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
304 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000305
306 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
307 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
308 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
309 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
310 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
311 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
312 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
313 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
314 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
315 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
316 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
317 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
318 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
319 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
320 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
321 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
322 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
323 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
324 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
325 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
326 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
327 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
328 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
329 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
330 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
331 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
332 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
333 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
334 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
335 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
336
337// Bitcasts between 256-bit vector types. Return the original type since
338// no instruction is needed for the conversion
339 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
340 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
341 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
342 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
343 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
344 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
345 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
346 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
347 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
348 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
349 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
350 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
351 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
352 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
353 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
354 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
355 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
356 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
357 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
358 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
359 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
360 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
361 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
362 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
363 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
364 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
365 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
366 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
367 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
368 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
369}
370
371//
372// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
373//
374
375let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
376 isPseudo = 1, Predicates = [HasAVX512] in {
377def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
378 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
379}
380
Craig Topperfb1746b2014-01-30 06:03:19 +0000381let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000382def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
383def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
384def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000385}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386
387//===----------------------------------------------------------------------===//
388// AVX-512 - VECTOR INSERT
389//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000390
Adam Nemet4285c1f2014-10-15 23:42:17 +0000391multiclass vinsert_for_size_no_alt<int Opcode,
392 X86VectorVTInfo From, X86VectorVTInfo To,
393 PatFrag vinsert_insert,
394 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
396 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000397 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000398 "vinsert" # From.EltTypeName # "x" # From.NumElts #
399 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000400 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000401 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
402 (From.VT From.RC:$src2),
403 (iPTR imm)))]>,
404 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000405
406 let mayLoad = 1 in
407 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000408 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000409 "vinsert" # From.EltTypeName # "x" # From.NumElts #
410 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000411 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000412 []>,
413 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000414 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000415}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000416
Adam Nemet4285c1f2014-10-15 23:42:17 +0000417multiclass vinsert_for_size<int Opcode,
418 X86VectorVTInfo From, X86VectorVTInfo To,
419 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
420 PatFrag vinsert_insert,
421 SDNodeXForm INSERT_get_vinsert_imm> :
422 vinsert_for_size_no_alt<Opcode, From, To,
423 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000425 // vinserti32x4. Only add this if 64x2 and friends are not supported
426 // natively via AVX512DQ.
427 let Predicates = [NoDQI] in
428 def : Pat<(vinsert_insert:$ins
429 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
430 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
431 VR512:$src1, From.RC:$src2,
432 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433}
434
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000435multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
436 ValueType EltVT64, int Opcode256> {
437 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000438 X86VectorVTInfo< 4, EltVT32, VR128X>,
439 X86VectorVTInfo<16, EltVT32, VR512>,
440 X86VectorVTInfo< 2, EltVT64, VR128X>,
441 X86VectorVTInfo< 8, EltVT64, VR512>,
442 vinsert128_insert,
443 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000444 let Predicates = [HasDQI] in
445 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
446 X86VectorVTInfo< 2, EltVT64, VR128X>,
447 X86VectorVTInfo< 8, EltVT64, VR512>,
448 vinsert128_insert,
449 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000450 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000451 X86VectorVTInfo< 4, EltVT64, VR256X>,
452 X86VectorVTInfo< 8, EltVT64, VR512>,
453 X86VectorVTInfo< 8, EltVT32, VR256>,
454 X86VectorVTInfo<16, EltVT32, VR512>,
455 vinsert256_insert,
456 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000457 let Predicates = [HasDQI] in
458 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
459 X86VectorVTInfo< 8, EltVT32, VR256X>,
460 X86VectorVTInfo<16, EltVT32, VR512>,
461 vinsert256_insert,
462 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463}
464
Adam Nemet4e2ef472014-10-02 23:18:28 +0000465defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
466defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467
468// vinsertps - insert f32 to XMM
469def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000470 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000471 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000472 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000473 EVEX_4V;
474def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000475 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000476 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000477 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
479 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
480
481//===----------------------------------------------------------------------===//
482// AVX-512 VECTOR EXTRACT
483//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484
Adam Nemet55536c62014-09-25 23:48:45 +0000485multiclass vextract_for_size<int Opcode,
486 X86VectorVTInfo From, X86VectorVTInfo To,
487 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
488 PatFrag vextract_extract,
489 SDNodeXForm EXTRACT_get_vextract_imm> {
490 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000491 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000492 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000493 "vextract" # To.EltTypeName # "x4",
494 "$idx, $src1", "$src1, $idx",
495 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
496 (iPTR imm)))]>,
497 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000498 let mayStore = 1 in
499 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000500 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000501 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
502 "$dst, $src1, $src2}",
503 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
504 }
505
Adam Nemet55536c62014-09-25 23:48:45 +0000506 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
507 // vextracti32x4
508 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
509 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
510 VR512:$src1,
511 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
512
513 // A 128/256-bit subvector extract from the first 512-bit vector position is
514 // a subregister copy that needs no instruction.
515 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
516 (To.VT
517 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
518
519 // And for the alternative types.
520 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
521 (AltTo.VT
522 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000523
524 // Intrinsic call with masking.
525 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
526 "x4_512")
527 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
528 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
529 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
530 VR512:$src1, imm:$idx)>;
531
532 // Intrinsic call with zero-masking.
533 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
534 "x4_512")
535 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
536 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
537 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
538 VR512:$src1, imm:$idx)>;
539
540 // Intrinsic call without masking.
541 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
542 "x4_512")
543 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
544 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
545 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000546}
547
Adam Nemet55536c62014-09-25 23:48:45 +0000548multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
549 ValueType EltVT64, int Opcode64> {
550 defm NAME # "32x4" : vextract_for_size<Opcode32,
551 X86VectorVTInfo<16, EltVT32, VR512>,
552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 vextract128_extract,
556 EXTRACT_get_vextract128_imm>;
557 defm NAME # "64x4" : vextract_for_size<Opcode64,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo<16, EltVT32, VR512>,
561 X86VectorVTInfo< 8, EltVT32, VR256>,
562 vextract256_extract,
563 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet55536c62014-09-25 23:48:45 +0000566defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
567defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
569// A 128-bit subvector insert to the first 512-bit vector position
570// is a subregister copy that needs no instruction.
571def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
572 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
573 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
574 sub_ymm)>;
575def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
576 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
577 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
578 sub_ymm)>;
579def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
580 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
581 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
582 sub_ymm)>;
583def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
584 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
585 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
586 sub_ymm)>;
587
588def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
589 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
590def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
592def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
593 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
594def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
595 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
596
597// vextractps - extract 32 bits from XMM
598def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000599 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000600 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
602 EVEX;
603
604def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000605 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000608 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
610//===---------------------------------------------------------------------===//
611// AVX-512 BROADCAST
612//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000613multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
614 ValueType svt, X86VectorVTInfo _> {
615 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
616 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
617 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
618 T8PD, EVEX;
619
620 let mayLoad = 1 in {
621 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
622 (ins _.ScalarMemOp:$src),
623 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
624 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
625 T8PD, EVEX;
626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000628
629multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
630 AVX512VLVectorVTInfo _> {
631 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
632 EVEX_V512;
633
634 let Predicates = [HasVLX] in {
635 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
636 EVEX_V256;
637 }
638}
639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000641 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
642 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
643 let Predicates = [HasVLX] in {
644 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
645 v4f32, v4f32x_info>, EVEX_V128,
646 EVEX_CD8<32, CD8VT1>;
647 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648}
649
650let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000651 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
652 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653}
654
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000655// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
656// Later, we can canonize broadcast instructions before ISel phase and
657// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000658// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
659// representations of source
660multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
661 X86VectorVTInfo _, RegisterClass SrcRC_v,
662 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000663 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000664 (!cast<Instruction>(InstName##"r")
665 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
666
667 let AddedComplexity = 30 in {
668 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000669 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000670 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
671 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
672
673 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000674 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000675 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
676 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
677 }
678}
679
680defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
681 VR128X, FR32X>;
682defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
683 VR128X, FR64X>;
684
685let Predicates = [HasVLX] in {
686 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
687 v8f32x_info, VR128X, FR32X>;
688 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
689 v4f32x_info, VR128X, FR32X>;
690 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
691 v4f64x_info, VR128X, FR64X>;
692}
693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000696def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000697 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000698
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000699def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000700 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000701def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000703
Robert Khasanovcbc57032014-12-09 16:38:41 +0000704multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
705 RegisterClass SrcRC> {
706 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
707 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
708 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709}
710
Robert Khasanovcbc57032014-12-09 16:38:41 +0000711multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
712 RegisterClass SrcRC, Predicate prd> {
713 let Predicates = [prd] in
714 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
715 let Predicates = [prd, HasVLX] in {
716 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
717 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
718 }
719}
720
721defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
722 HasBWI>;
723defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
724 HasBWI>;
725defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
726 HasAVX512>;
727defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
728 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000729
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000731 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732
733def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000734 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735
736def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000737 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000738def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000739 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000741 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000742def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000743 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744
Cameron McInally394d5572013-10-31 13:56:31 +0000745def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000747def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000749
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000750def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
751 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000752 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000753def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
754 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000755 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
758 X86MemOperand x86memop, PatFrag ld_frag,
759 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
760 RegisterClass KRC> {
761 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000762 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 [(set DstRC:$dst,
764 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
765 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
766 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000767 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000768 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769 [(set DstRC:$dst,
770 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
771 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000772 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000774 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000775 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
777 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
778 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000779 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000780 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000781 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000783 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784}
785
786defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
787 loadi32, VR512, v16i32, v4i32, VK16WM>,
788 EVEX_V512, EVEX_CD8<32, CD8VT1>;
789defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
790 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
791 EVEX_CD8<64, CD8VT1>;
792
Adam Nemet73f72e12014-06-27 00:43:38 +0000793multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
794 X86MemOperand x86memop, PatFrag ld_frag,
795 RegisterClass KRC> {
796 let mayLoad = 1 in {
797 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000798 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000799 []>, EVEX;
800 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
801 x86memop:$src),
802 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000803 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000804 []>, EVEX, EVEX_KZ;
805 }
806}
807
808defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
809 i128mem, loadv2i64, VK16WM>,
810 EVEX_V512, EVEX_CD8<32, CD8VT4>;
811defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
812 i256mem, loadv4i64, VK16WM>, VEX_W,
813 EVEX_V512, EVEX_CD8<64, CD8VT4>;
814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
816 (VPBROADCASTDZrr VR128X:$src)>;
817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
818 (VPBROADCASTQZrr VR128X:$src)>;
819
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000820def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000821 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000822def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000824
825def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
826 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
827def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
828 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
829
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000830def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000831 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000832def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000833 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835// Provide fallback in case the load node that is used in the patterns above
836// is used by additional users, which prevents the pattern selection.
837def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841
842
843let Predicates = [HasAVX512] in {
844def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000845 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
847 addr:$src)), sub_ymm)>;
848}
849//===----------------------------------------------------------------------===//
850// AVX-512 BROADCAST MASK TO VECTOR REGISTER
851//---
852
853multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000854 RegisterClass KRC> {
855let Predicates = [HasCDI] in
856def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000858 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000859
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000860let Predicates = [HasCDI, HasVLX] in {
861def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000862 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000863 []>, EVEX, EVEX_V128;
864def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000866 []>, EVEX, EVEX_V256;
867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000870let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000871defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
872 VK16>;
873defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
874 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876
877//===----------------------------------------------------------------------===//
878// AVX-512 - VPERM
879//
880// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000881multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
882 X86VectorVTInfo _> {
883 let ExeDomain = _.ExeDomain in {
884 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000885 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000886 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000887 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000888 [(set _.RC:$dst,
889 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000890 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000891 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000892 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000894 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000895 [(set _.RC:$dst,
896 (_.VT (OpNode (_.MemOpFrag addr:$src1),
897 (i8 imm:$src2))))]>,
898 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
899}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
901
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000902multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
903 X86VectorVTInfo Ctrl> :
904 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
905 let ExeDomain = _.ExeDomain in {
906 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
907 (ins _.RC:$src1, _.RC:$src2),
908 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000909 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000910 [(set _.RC:$dst,
911 (_.VT (X86VPermilpv _.RC:$src1,
912 (Ctrl.VT Ctrl.RC:$src2))))]>,
913 EVEX_4V;
914 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
915 (ins _.RC:$src1, Ctrl.MemOp:$src2),
916 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000918 [(set _.RC:$dst,
919 (_.VT (X86VPermilpv _.RC:$src1,
920 (Ctrl.VT (Ctrl.MemOpFrag addr:$src2)))))]>,
921 EVEX_4V;
922 }
923}
924
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000925defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
926 EVEX_V512, VEX_W;
927defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
928 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000930defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000931 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000932defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000933 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000934
935def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
936 (VPERMILPSZri VR512:$src1, imm:$imm)>;
937def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
938 (VPERMILPDZri VR512:$src1, imm:$imm)>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000941multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
943
944 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
945 (ins RC:$src1, RC:$src2),
946 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000947 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 [(set RC:$dst,
949 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
950
951 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
952 (ins RC:$src1, x86memop:$src2),
953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 [(set RC:$dst,
956 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
957 EVEX_4V;
958}
959
960defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
961 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +0000962defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
964let ExeDomain = SSEPackedSingle in
965defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
966 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
967let ExeDomain = SSEPackedDouble in
Michael Liao5bf95782014-12-04 05:20:33 +0000968defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
970
971// -- VPERM2I - 3 source operands form --
972multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
973 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000974 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975let Constraints = "$src1 = $dst" in {
976 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
977 (ins RC:$src1, RC:$src2, RC:$src3),
978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000979 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000981 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982 EVEX_4V;
983
Adam Nemet2415a492014-07-02 21:25:54 +0000984 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
985 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
986 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000987 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000988 "$dst {${mask}}, $src2, $src3}"),
989 [(set RC:$dst, (OpVT (vselect KRC:$mask,
990 (OpNode RC:$src1, RC:$src2,
991 RC:$src3),
992 RC:$src1)))]>,
993 EVEX_4V, EVEX_K;
994
995 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
996 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
997 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
998 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000999 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001000 "$dst {${mask}} {z}, $src2, $src3}"),
1001 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1002 (OpNode RC:$src1, RC:$src2,
1003 RC:$src3),
1004 (OpVT (bitconvert
1005 (v16i32 immAllZerosV))))))]>,
1006 EVEX_4V, EVEX_KZ;
1007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1009 (ins RC:$src1, RC:$src2, x86memop:$src3),
1010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001011 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001013 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001015
1016 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1017 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1018 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001019 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001020 "$dst {${mask}}, $src2, $src3}"),
1021 [(set RC:$dst,
1022 (OpVT (vselect KRC:$mask,
1023 (OpNode RC:$src1, RC:$src2,
1024 (mem_frag addr:$src3)),
1025 RC:$src1)))]>,
1026 EVEX_4V, EVEX_K;
1027
1028 let AddedComplexity = 10 in // Prefer over the rrkz variant
1029 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1030 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1031 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001032 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001033 "$dst {${mask}} {z}, $src2, $src3}"),
1034 [(set RC:$dst,
1035 (OpVT (vselect KRC:$mask,
1036 (OpNode RC:$src1, RC:$src2,
1037 (mem_frag addr:$src3)),
1038 (OpVT (bitconvert
1039 (v16i32 immAllZerosV))))))]>,
1040 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041 }
1042}
Adam Nemet2415a492014-07-02 21:25:54 +00001043defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
1044 i512mem, X86VPermiv3, v16i32, VK16WM>,
1045 EVEX_V512, EVEX_CD8<32, CD8VF>;
1046defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
1047 i512mem, X86VPermiv3, v8i64, VK8WM>,
1048 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1049defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
1050 i512mem, X86VPermiv3, v16f32, VK16WM>,
1051 EVEX_V512, EVEX_CD8<32, CD8VF>;
1052defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
1053 i512mem, X86VPermiv3, v8f64, VK8WM>,
1054 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055
Adam Nemetefe9c982014-07-02 21:25:58 +00001056multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1057 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001058 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1059 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001060 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1061 OpVT, KRC> {
1062 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1063 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1064 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065
1066 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1067 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1068 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1069 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001070}
1071
1072defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001073 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1074 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001075defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001076 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1077 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001078defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001079 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1080 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001081defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001082 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1083 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 - BLEND using mask
1087//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001088multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1089 let ExeDomain = _.ExeDomain in {
1090 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1091 (ins _.RC:$src1, _.RC:$src2),
1092 !strconcat(OpcodeStr,
1093 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1094 []>, EVEX_4V;
1095 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1096 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001097 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001098 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001099 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1100 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1101 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1102 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1103 !strconcat(OpcodeStr,
1104 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1105 []>, EVEX_4V, EVEX_KZ;
1106 let mayLoad = 1 in {
1107 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1108 (ins _.RC:$src1, _.MemOp:$src2),
1109 !strconcat(OpcodeStr,
1110 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1111 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1112 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1113 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001115 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001116 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1117 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1118 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1119 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1120 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1121 !strconcat(OpcodeStr,
1122 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1123 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1124 }
1125 }
1126}
1127multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1128
1129 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1130 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1131 !strconcat(OpcodeStr,
1132 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1133 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1134 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1135 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001136 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001137
1138 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1139 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1140 !strconcat(OpcodeStr,
1141 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1142 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001143 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001144
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145}
1146
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001147multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1148 AVX512VLVectorVTInfo VTInfo> {
1149 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1150 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001152 let Predicates = [HasVLX] in {
1153 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1154 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1155 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1156 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1157 }
1158}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001159
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001160multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1161 AVX512VLVectorVTInfo VTInfo> {
1162 let Predicates = [HasBWI] in
1163 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001164
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001165 let Predicates = [HasBWI, HasVLX] in {
1166 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1167 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1168 }
1169}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001172defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1173defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1174defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1175defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1176defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1177defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001178
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180let Predicates = [HasAVX512] in {
1181def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1182 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001183 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001184 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1186 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1187
1188def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1189 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001190 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001191 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1193 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1194}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001195//===----------------------------------------------------------------------===//
1196// Compare Instructions
1197//===----------------------------------------------------------------------===//
1198
1199// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1200multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001201 SDNode OpNode, ValueType VT,
1202 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001203 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001204 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1205 !strconcat("vcmp${cc}", Suffix,
1206 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001207 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001208 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1209 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001210 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1211 !strconcat("vcmp${cc}", Suffix,
1212 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001213 [(set VK1:$dst, (OpNode (VT RC:$src1),
1214 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001215 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001216 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001217 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001218 !strconcat("vcmp", Suffix,
1219 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1220 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001221 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001222 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001223 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001224 !strconcat("vcmp", Suffix,
1225 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1226 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001227 }
1228}
1229
1230let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001231defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1232 XS;
1233defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1234 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001235}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001237multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1238 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001240 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1241 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1242 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001244 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001246 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1247 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1248 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1249 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001251 def rrk : AVX512BI<opc, MRMSrcReg,
1252 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1253 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1254 "$dst {${mask}}, $src1, $src2}"),
1255 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1256 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1257 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1258 let mayLoad = 1 in
1259 def rmk : AVX512BI<opc, MRMSrcMem,
1260 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1261 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1262 "$dst {${mask}}, $src1, $src2}"),
1263 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1264 (OpNode (_.VT _.RC:$src1),
1265 (_.VT (bitconvert
1266 (_.LdFrag addr:$src2))))))],
1267 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001268}
1269
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001270multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001271 X86VectorVTInfo _> :
1272 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001273 let mayLoad = 1 in {
1274 def rmb : AVX512BI<opc, MRMSrcMem,
1275 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1276 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1277 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1278 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1279 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1280 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1281 def rmbk : AVX512BI<opc, MRMSrcMem,
1282 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1283 _.ScalarMemOp:$src2),
1284 !strconcat(OpcodeStr,
1285 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1286 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1287 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1288 (OpNode (_.VT _.RC:$src1),
1289 (X86VBroadcast
1290 (_.ScalarLdFrag addr:$src2)))))],
1291 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1292 }
1293}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001294
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001295multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1296 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1297 let Predicates = [prd] in
1298 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1299 EVEX_V512;
1300
1301 let Predicates = [prd, HasVLX] in {
1302 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1303 EVEX_V256;
1304 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1305 EVEX_V128;
1306 }
1307}
1308
1309multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1310 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1311 Predicate prd> {
1312 let Predicates = [prd] in
1313 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1314 EVEX_V512;
1315
1316 let Predicates = [prd, HasVLX] in {
1317 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1318 EVEX_V256;
1319 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1320 EVEX_V128;
1321 }
1322}
1323
1324defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1325 avx512vl_i8_info, HasBWI>,
1326 EVEX_CD8<8, CD8VF>;
1327
1328defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1329 avx512vl_i16_info, HasBWI>,
1330 EVEX_CD8<16, CD8VF>;
1331
Robert Khasanovf70f7982014-09-18 14:06:55 +00001332defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001333 avx512vl_i32_info, HasAVX512>,
1334 EVEX_CD8<32, CD8VF>;
1335
Robert Khasanovf70f7982014-09-18 14:06:55 +00001336defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001337 avx512vl_i64_info, HasAVX512>,
1338 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1339
1340defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1341 avx512vl_i8_info, HasBWI>,
1342 EVEX_CD8<8, CD8VF>;
1343
1344defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1345 avx512vl_i16_info, HasBWI>,
1346 EVEX_CD8<16, CD8VF>;
1347
Robert Khasanovf70f7982014-09-18 14:06:55 +00001348defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001349 avx512vl_i32_info, HasAVX512>,
1350 EVEX_CD8<32, CD8VF>;
1351
Robert Khasanovf70f7982014-09-18 14:06:55 +00001352defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001353 avx512vl_i64_info, HasAVX512>,
1354 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355
1356def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001357 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1359 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1360
1361def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001362 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1364 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1365
Robert Khasanov29e3b962014-08-27 09:34:37 +00001366multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1367 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001369 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001370 !strconcat("vpcmp${cc}", Suffix,
1371 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001372 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1373 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001375 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001377 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001378 !strconcat("vpcmp${cc}", Suffix,
1379 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001380 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1381 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001382 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001383 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1384 def rrik : AVX512AIi8<opc, MRMSrcReg,
1385 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1386 AVXCC:$cc),
1387 !strconcat("vpcmp${cc}", Suffix,
1388 "\t{$src2, $src1, $dst {${mask}}|",
1389 "$dst {${mask}}, $src1, $src2}"),
1390 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1391 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001392 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001393 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1394 let mayLoad = 1 in
1395 def rmik : AVX512AIi8<opc, MRMSrcMem,
1396 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1397 AVXCC:$cc),
1398 !strconcat("vpcmp${cc}", Suffix,
1399 "\t{$src2, $src1, $dst {${mask}}|",
1400 "$dst {${mask}}, $src1, $src2}"),
1401 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1402 (OpNode (_.VT _.RC:$src1),
1403 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001404 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001405 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001408 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001410 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001411 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1412 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001413 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001414 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001415 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001416 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001417 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1418 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001419 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001420 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1421 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001422 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001423 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1425 "$dst {${mask}}, $src1, $src2, $cc}"),
1426 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001427 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001428 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1429 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001430 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001431 !strconcat("vpcmp", Suffix,
1432 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1433 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001434 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435 }
1436}
1437
Robert Khasanov29e3b962014-08-27 09:34:37 +00001438multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001439 X86VectorVTInfo _> :
1440 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001441 def rmib : AVX512AIi8<opc, MRMSrcMem,
1442 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1443 AVXCC:$cc),
1444 !strconcat("vpcmp${cc}", Suffix,
1445 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1446 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1447 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1448 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001449 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001450 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1451 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1452 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1453 _.ScalarMemOp:$src2, AVXCC:$cc),
1454 !strconcat("vpcmp${cc}", Suffix,
1455 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1456 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1457 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1458 (OpNode (_.VT _.RC:$src1),
1459 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001460 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001461 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001462
Robert Khasanov29e3b962014-08-27 09:34:37 +00001463 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001464 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001465 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1466 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001467 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001468 !strconcat("vpcmp", Suffix,
1469 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1470 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1471 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1472 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1473 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001474 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001475 !strconcat("vpcmp", Suffix,
1476 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1477 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1478 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1479 }
1480}
1481
1482multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1483 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1484 let Predicates = [prd] in
1485 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1486
1487 let Predicates = [prd, HasVLX] in {
1488 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1489 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1490 }
1491}
1492
1493multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1494 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1495 let Predicates = [prd] in
1496 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1497 EVEX_V512;
1498
1499 let Predicates = [prd, HasVLX] in {
1500 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1501 EVEX_V256;
1502 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1503 EVEX_V128;
1504 }
1505}
1506
1507defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1508 HasBWI>, EVEX_CD8<8, CD8VF>;
1509defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1510 HasBWI>, EVEX_CD8<8, CD8VF>;
1511
1512defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1513 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1514defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1515 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1516
Robert Khasanovf70f7982014-09-18 14:06:55 +00001517defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001518 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001519defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001520 HasAVX512>, EVEX_CD8<32, CD8VF>;
1521
Robert Khasanovf70f7982014-09-18 14:06:55 +00001522defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001523 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001524defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001525 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526
Adam Nemet905832b2014-06-26 00:21:12 +00001527// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001529 X86MemOperand x86memop, ValueType vt,
1530 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001532 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1533 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001534 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001535 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001536 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001537 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001538 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001539 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001540 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001541 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001542 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001543 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001544 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001545 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001546 [(set KRC:$dst,
Craig Topper6e3a5822014-12-27 20:08:45 +00001547 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548
1549 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001550 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001551 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001552 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001553 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001554 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001555 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001556 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001557 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001558 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001559 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 }
1561}
1562
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001563defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001564 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001565 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001566defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001567 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001568 EVEX_CD8<64, CD8VF>;
1569
1570def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1571 (COPY_TO_REGCLASS (VCMPPSZrri
1572 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1573 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1574 imm:$cc), VK8)>;
1575def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1576 (COPY_TO_REGCLASS (VPCMPDZrri
1577 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1578 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1579 imm:$cc), VK8)>;
1580def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1581 (COPY_TO_REGCLASS (VPCMPUDZrri
1582 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1583 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1584 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001585
1586def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001587 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001588 FROUND_NO_EXC)),
1589 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001590 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001591
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001592def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001593 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001594 FROUND_NO_EXC)),
1595 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001596 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001597
1598def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001599 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001600 FROUND_CURRENT)),
1601 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1602 (I8Imm imm:$cc)), GR16)>;
1603
1604def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001605 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001606 FROUND_CURRENT)),
1607 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1608 (I8Imm imm:$cc)), GR8)>;
1609
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610// Mask register copy, including
1611// - copy between mask registers
1612// - load/store mask registers
1613// - copy from GPR to mask register and vice versa
1614//
1615multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1616 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001617 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001618 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 let mayLoad = 1 in
1622 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001624 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001625 let mayStore = 1 in
1626 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 }
1629}
1630
1631multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1632 string OpcodeStr,
1633 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001634 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001636 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001638 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 }
1640}
1641
Robert Khasanov74acbb72014-07-23 14:49:42 +00001642let Predicates = [HasDQI] in
1643 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1644 i8mem>,
1645 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1646 VEX, PD;
1647
1648let Predicates = [HasAVX512] in
1649 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1650 i16mem>,
1651 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001652 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001653
1654let Predicates = [HasBWI] in {
1655 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1656 i32mem>, VEX, PD, VEX_W;
1657 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1658 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001659}
1660
Robert Khasanov74acbb72014-07-23 14:49:42 +00001661let Predicates = [HasBWI] in {
1662 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1663 i64mem>, VEX, PS, VEX_W;
1664 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1665 VEX, XD, VEX_W;
1666}
1667
1668// GR from/to mask register
1669let Predicates = [HasDQI] in {
1670 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1671 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1672 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1673 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1674}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001676 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1677 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1678 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1679 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001680}
1681let Predicates = [HasBWI] in {
1682 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1683 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1684}
1685let Predicates = [HasBWI] in {
1686 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1687 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1688}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689
Robert Khasanov74acbb72014-07-23 14:49:42 +00001690// Load/store kreg
1691let Predicates = [HasDQI] in {
1692 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1693 (KMOVBmk addr:$dst, VK8:$src)>;
1694}
1695let Predicates = [HasAVX512] in {
1696 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001698 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001699 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001700 def : Pat<(i1 (load addr:$src)),
1701 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001702 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001703 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001704}
1705let Predicates = [HasBWI] in {
1706 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1707 (KMOVDmk addr:$dst, VK32:$src)>;
1708}
1709let Predicates = [HasBWI] in {
1710 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1711 (KMOVQmk addr:$dst, VK64:$src)>;
1712}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001713
Robert Khasanov74acbb72014-07-23 14:49:42 +00001714let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001715 def : Pat<(i1 (trunc (i64 GR64:$src))),
1716 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1717 (i32 1))), VK1)>;
1718
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001719 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001720 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001721
1722 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001723 (COPY_TO_REGCLASS
1724 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1725 VK1)>;
1726 def : Pat<(i1 (trunc (i16 GR16:$src))),
1727 (COPY_TO_REGCLASS
1728 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1729 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001730
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001731 def : Pat<(i32 (zext VK1:$src)),
1732 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001733 def : Pat<(i8 (zext VK1:$src)),
1734 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001735 (AND32ri (KMOVWrk
1736 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001737 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001738 (AND64ri8 (SUBREG_TO_REG (i64 0),
1739 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001740 def : Pat<(i16 (zext VK1:$src)),
1741 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001742 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1743 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001744 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1745 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1746 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1747 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001748}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001749let Predicates = [HasBWI] in {
1750 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1751 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1752 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1753 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1754}
1755
1756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1758let Predicates = [HasAVX512] in {
1759 // GR from/to 8-bit mask without native support
1760 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1761 (COPY_TO_REGCLASS
1762 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1763 VK8)>;
1764 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1765 (EXTRACT_SUBREG
1766 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1767 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001768
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001769 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001770 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001771 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001772 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001773}
1774let Predicates = [HasBWI] in {
1775 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1776 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1777 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1778 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001779}
1780
1781// Mask unary operation
1782// - KNOT
1783multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001784 RegisterClass KRC, SDPatternOperator OpNode,
1785 Predicate prd> {
1786 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001788 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789 [(set KRC:$dst, (OpNode KRC:$src))]>;
1790}
1791
Robert Khasanov74acbb72014-07-23 14:49:42 +00001792multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1793 SDPatternOperator OpNode> {
1794 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1795 HasDQI>, VEX, PD;
1796 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1797 HasAVX512>, VEX, PS;
1798 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1799 HasBWI>, VEX, PD, VEX_W;
1800 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1801 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001802}
1803
Robert Khasanov74acbb72014-07-23 14:49:42 +00001804defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001806multiclass avx512_mask_unop_int<string IntName, string InstName> {
1807 let Predicates = [HasAVX512] in
1808 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1809 (i16 GR16:$src)),
1810 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1811 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1812}
1813defm : avx512_mask_unop_int<"knot", "KNOT">;
1814
Robert Khasanov74acbb72014-07-23 14:49:42 +00001815let Predicates = [HasDQI] in
1816def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1817let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001819let Predicates = [HasBWI] in
1820def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1821let Predicates = [HasBWI] in
1822def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1823
1824// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1825let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1827 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1828
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829def : Pat<(not VK8:$src),
1830 (COPY_TO_REGCLASS
1831 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001832}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001833
1834// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001835// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001836multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001837 RegisterClass KRC, SDPatternOperator OpNode,
1838 Predicate prd> {
1839 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1841 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001842 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1844}
1845
Robert Khasanov595683d2014-07-28 13:46:45 +00001846multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1847 SDPatternOperator OpNode> {
1848 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1849 HasDQI>, VEX_4V, VEX_L, PD;
1850 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1851 HasAVX512>, VEX_4V, VEX_L, PS;
1852 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1853 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1854 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1855 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856}
1857
1858def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1859def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1860
1861let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001862 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1863 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1864 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1865 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866}
Robert Khasanov595683d2014-07-28 13:46:45 +00001867let isCommutable = 0 in
1868 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001869
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001870def : Pat<(xor VK1:$src1, VK1:$src2),
1871 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1872 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1873
1874def : Pat<(or VK1:$src1, VK1:$src2),
1875 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1876 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1877
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001878def : Pat<(and VK1:$src1, VK1:$src2),
1879 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1880 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1881
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882multiclass avx512_mask_binop_int<string IntName, string InstName> {
1883 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001884 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1885 (i16 GR16:$src1), (i16 GR16:$src2)),
1886 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1887 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1888 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889}
1890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001891defm : avx512_mask_binop_int<"kand", "KAND">;
1892defm : avx512_mask_binop_int<"kandn", "KANDN">;
1893defm : avx512_mask_binop_int<"kor", "KOR">;
1894defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1895defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001896
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1898multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1899 let Predicates = [HasAVX512] in
1900 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1901 (COPY_TO_REGCLASS
1902 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1903 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1904}
1905
1906defm : avx512_binop_pat<and, KANDWrr>;
1907defm : avx512_binop_pat<andn, KANDNWrr>;
1908defm : avx512_binop_pat<or, KORWrr>;
1909defm : avx512_binop_pat<xnor, KXNORWrr>;
1910defm : avx512_binop_pat<xor, KXORWrr>;
1911
1912// Mask unpacking
1913multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001914 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001916 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001918 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001919}
1920
1921multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001922 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001923 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924}
1925
1926defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001927def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1928 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1929 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1930
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931
1932multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1933 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001934 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1935 (i16 GR16:$src1), (i16 GR16:$src2)),
1936 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1937 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1938 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001940defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001942// Mask bit testing
1943multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1944 SDNode OpNode> {
1945 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1946 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001947 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1949}
1950
1951multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1952 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001953 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954}
1955
1956defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001957
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001958def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001959 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001960 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961
1962// Mask shift
1963multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1964 SDNode OpNode> {
1965 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001966 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001968 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001969 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1970}
1971
1972multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1973 SDNode OpNode> {
1974 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001975 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976}
1977
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001978defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1979defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980
1981// Mask setting all 0s or 1s
1982multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1983 let Predicates = [HasAVX512] in
1984 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1985 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1986 [(set KRC:$dst, (VT Val))]>;
1987}
1988
1989multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001990 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1992}
1993
1994defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1995defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1996
1997// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1998let Predicates = [HasAVX512] in {
1999 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2000 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002001 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2002 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2003 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002004}
2005def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2006 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2007
2008def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2009 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2010
2011def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2012 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2013
Robert Khasanov5aa44452014-09-30 11:41:54 +00002014let Predicates = [HasVLX] in {
2015 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2016 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2017 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2018 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2019 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2020 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2021 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2022 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2023}
2024
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002025def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
2026 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
2027
2028def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
2029 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030//===----------------------------------------------------------------------===//
2031// AVX-512 - Aligned and unaligned load and store
2032//
2033
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002034multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2035 RegisterClass KRC, RegisterClass RC,
2036 ValueType vt, ValueType zvt, X86MemOperand memop,
2037 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002038let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002039 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002040 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2041 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002042 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002043 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2044 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002045 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002046 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2047 SchedRW = [WriteLoad] in
2048 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2049 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2050 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2051 d>, EVEX;
2052
2053 let AddedComplexity = 20 in {
2054 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2055 let hasSideEffects = 0 in
2056 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2057 (ins RC:$src0, KRC:$mask, RC:$src1),
2058 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2059 "${dst} {${mask}}, $src1}"),
2060 [(set RC:$dst, (vt (vselect KRC:$mask,
2061 (vt RC:$src1),
2062 (vt RC:$src0))))],
2063 d>, EVEX, EVEX_K;
2064 let mayLoad = 1, SchedRW = [WriteLoad] in
2065 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2066 (ins RC:$src0, KRC:$mask, memop:$src1),
2067 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2068 "${dst} {${mask}}, $src1}"),
2069 [(set RC:$dst, (vt
2070 (vselect KRC:$mask,
2071 (vt (bitconvert (ld_frag addr:$src1))),
2072 (vt RC:$src0))))],
2073 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002074 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002075 let mayLoad = 1, SchedRW = [WriteLoad] in
2076 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2077 (ins KRC:$mask, memop:$src),
2078 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2079 "${dst} {${mask}} {z}, $src}"),
2080 [(set RC:$dst, (vt
2081 (vselect KRC:$mask,
2082 (vt (bitconvert (ld_frag addr:$src))),
2083 (vt (bitconvert (zvt immAllZerosV))))))],
2084 d>, EVEX, EVEX_KZ;
2085 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086}
2087
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002088multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2089 string elty, string elsz, string vsz512,
2090 string vsz256, string vsz128, Domain d,
2091 Predicate prd, bit IsReMaterializable = 1> {
2092 let Predicates = [prd] in
2093 defm Z : avx512_load<opc, OpcodeStr,
2094 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2095 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2096 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2097 !cast<X86MemOperand>(elty##"512mem"), d,
2098 IsReMaterializable>, EVEX_V512;
2099
2100 let Predicates = [prd, HasVLX] in {
2101 defm Z256 : avx512_load<opc, OpcodeStr,
2102 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2103 "v"##vsz256##elty##elsz, "v4i64")),
2104 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2105 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2106 !cast<X86MemOperand>(elty##"256mem"), d,
2107 IsReMaterializable>, EVEX_V256;
2108
2109 defm Z128 : avx512_load<opc, OpcodeStr,
2110 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2111 "v"##vsz128##elty##elsz, "v2i64")),
2112 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2113 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2114 !cast<X86MemOperand>(elty##"128mem"), d,
2115 IsReMaterializable>, EVEX_V128;
2116 }
2117}
2118
2119
2120multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2121 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2122 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002123 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002124 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002125 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002126 EVEX;
2127 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002128 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2129 (ins RC:$src1, KRC:$mask, RC:$src2),
2130 !strconcat(OpcodeStr,
2131 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002132 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002133 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002134 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002135 !strconcat(OpcodeStr,
2136 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002137 [], d>, EVEX, EVEX_KZ;
2138 }
2139 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002140 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2141 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2142 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002143 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002144 (ins memop:$dst, KRC:$mask, RC:$src),
2145 !strconcat(OpcodeStr,
2146 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002147 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002148 }
2149}
2150
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002151
2152multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2153 string st_suff_512, string st_suff_256,
2154 string st_suff_128, string elty, string elsz,
2155 string vsz512, string vsz256, string vsz128,
2156 Domain d, Predicate prd> {
2157 let Predicates = [prd] in
2158 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2159 !cast<ValueType>("v"##vsz512##elty##elsz),
2160 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2161 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2162
2163 let Predicates = [prd, HasVLX] in {
2164 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2165 !cast<ValueType>("v"##vsz256##elty##elsz),
2166 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2167 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2168
2169 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2170 !cast<ValueType>("v"##vsz128##elty##elsz),
2171 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2172 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2173 }
2174}
2175
2176defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2177 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2178 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2179 "512", "256", "", "f", "32", "16", "8", "4",
2180 SSEPackedSingle, HasAVX512>,
2181 PS, EVEX_CD8<32, CD8VF>;
2182
2183defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2184 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2185 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2186 "512", "256", "", "f", "64", "8", "4", "2",
2187 SSEPackedDouble, HasAVX512>,
2188 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2189
2190defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2191 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2192 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2193 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2194 PS, EVEX_CD8<32, CD8VF>;
2195
2196defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2197 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2198 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2199 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2200 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2201
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002202def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002203 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002204 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002205
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002206def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2207 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2208 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002210def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2211 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2212 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2213
2214def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2215 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2216 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2217
2218def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2219 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2220 (VMOVAPDZrm addr:$ptr)>;
2221
2222def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2223 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2224 (VMOVAPSZrm addr:$ptr)>;
2225
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002226def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2227 GR16:$mask),
2228 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2229 VR512:$src)>;
2230def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2231 GR8:$mask),
2232 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2233 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002234
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002235def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2236 GR16:$mask),
2237 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2238 VR512:$src)>;
2239def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2240 GR8:$mask),
2241 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2242 VR512:$src)>;
2243
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002244def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2245 (VMOVUPSZmrk addr:$ptr,
2246 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2247 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2248
2249def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2250 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2251 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2252
2253def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2254 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2255
2256def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2257 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2258
2259def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2260 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2261
2262def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2263 (bc_v16f32 (v16i32 immAllZerosV)))),
2264 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2265
2266def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2267 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2268
2269def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2270 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2271
2272def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2273 (bc_v8f64 (v16i32 immAllZerosV)))),
2274 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2275
2276def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2277 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2278
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002279def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2280 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2281 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2282 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2283
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002284defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2285 "16", "8", "4", SSEPackedInt, HasAVX512>,
2286 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2287 "512", "256", "", "i", "32", "16", "8", "4",
2288 SSEPackedInt, HasAVX512>,
2289 PD, EVEX_CD8<32, CD8VF>;
2290
2291defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2292 "8", "4", "2", SSEPackedInt, HasAVX512>,
2293 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2294 "512", "256", "", "i", "64", "8", "4", "2",
2295 SSEPackedInt, HasAVX512>,
2296 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2297
2298defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2299 "64", "32", "16", SSEPackedInt, HasBWI>,
2300 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2301 "i", "8", "64", "32", "16", SSEPackedInt,
2302 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2303
2304defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2305 "32", "16", "8", SSEPackedInt, HasBWI>,
2306 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2307 "i", "16", "32", "16", "8", SSEPackedInt,
2308 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2309
2310defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2311 "16", "8", "4", SSEPackedInt, HasAVX512>,
2312 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2313 "i", "32", "16", "8", "4", SSEPackedInt,
2314 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2315
2316defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2317 "8", "4", "2", SSEPackedInt, HasAVX512>,
2318 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2319 "i", "64", "8", "4", "2", SSEPackedInt,
2320 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002321
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002322def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2323 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002324 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002325
2326def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002327 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2328 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002329
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002330def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002331 GR16:$mask),
2332 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002333 VR512:$src)>;
2334def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002335 GR8:$mask),
2336 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002337 VR512:$src)>;
2338
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002340def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002341 (bc_v8i64 (v16i32 immAllZerosV)))),
2342 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002343
2344def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002345 (v8i64 VR512:$src))),
2346 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002347 VK8), VR512:$src)>;
2348
2349def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2350 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002351 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002352
2353def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002354 (v16i32 VR512:$src))),
2355 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002357
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002358def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2359 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2360
2361def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2362 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2363
2364def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2365 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2366
2367def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2368 (bc_v8i64 (v16i32 immAllZerosV)))),
2369 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2370
2371def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2372 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2373
2374def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2375 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2376
2377def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2378 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2379
2380def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2381 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2382
2383// SKX replacement
2384def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2385 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2386
2387// KNL replacement
2388def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2389 (VMOVDQU32Zmrk addr:$ptr,
2390 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2391 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2392
2393def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2394 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2395 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2396
2397
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398// Move Int Doubleword to Packed Double Int
2399//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002400def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002401 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402 [(set VR128X:$dst,
2403 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2404 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002405def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002406 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407 [(set VR128X:$dst,
2408 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2409 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002410def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002411 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 [(set VR128X:$dst,
2413 (v2i64 (scalar_to_vector GR64:$src)))],
2414 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002415let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002416def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002417 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418 [(set FR64:$dst, (bitconvert GR64:$src))],
2419 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002420def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002421 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422 [(set GR64:$dst, (bitconvert FR64:$src))],
2423 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002424}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002425def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002426 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2428 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2429 EVEX_CD8<64, CD8VT1>;
2430
2431// Move Int Doubleword to Single Scalar
2432//
Craig Topper88adf2a2013-10-12 05:41:08 +00002433let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002434def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002435 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436 [(set FR32X:$dst, (bitconvert GR32:$src))],
2437 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2438
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002439def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002440 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2442 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002445// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002447def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002448 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2450 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2451 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002452def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002454 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2456 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2457 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2458
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002459// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460//
2461def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002462 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2464 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002465 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466 Requires<[HasAVX512, In64BitMode]>;
2467
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002468def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002470 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2472 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002473 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2475
2476// Move Scalar Single to Double Int
2477//
Craig Topper88adf2a2013-10-12 05:41:08 +00002478let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002479def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002481 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 [(set GR32:$dst, (bitconvert FR32X:$src))],
2483 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002484def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002486 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2488 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490
2491// Move Quadword Int to Packed Quadword Int
2492//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002493def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002495 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 [(set VR128X:$dst,
2497 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2498 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2499
2500//===----------------------------------------------------------------------===//
2501// AVX-512 MOVSS, MOVSD
2502//===----------------------------------------------------------------------===//
2503
Michael Liao5bf95782014-12-04 05:20:33 +00002504multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 SDNode OpNode, ValueType vt,
2506 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002507 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002508 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002509 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2511 (scalar_to_vector RC:$src2))))],
2512 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002513 let Constraints = "$src1 = $dst" in
2514 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2515 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2516 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002517 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002518 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002520 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2522 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002523 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002525 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2527 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002528 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002529 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002530 [], IIC_SSE_MOV_S_MR>,
2531 EVEX, VEX_LIG, EVEX_K;
2532 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002533 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534}
2535
2536let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002537defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2539
2540let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002541defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2543
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002544def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2545 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2546 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2547
2548def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2549 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2550 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002552def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2553 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2554 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2555
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002557let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2559 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002560 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561 IIC_SSE_MOV_S_RR>,
2562 XS, EVEX_4V, VEX_LIG;
2563 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2564 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002565 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 IIC_SSE_MOV_S_RR>,
2567 XD, EVEX_4V, VEX_LIG, VEX_W;
2568}
2569
2570let Predicates = [HasAVX512] in {
2571 let AddedComplexity = 15 in {
2572 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2573 // MOVS{S,D} to the lower bits.
2574 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2575 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2576 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2577 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2578 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2579 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2580 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2581 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2582
2583 // Move low f32 and clear high bits.
2584 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2585 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002586 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2588 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2589 (SUBREG_TO_REG (i32 0),
2590 (VMOVSSZrr (v4i32 (V_SET0)),
2591 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2592 }
2593
2594 let AddedComplexity = 20 in {
2595 // MOVSSrm zeros the high parts of the register; represent this
2596 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2597 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2598 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2599 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2600 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2601 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2602 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2603
2604 // MOVSDrm zeros the high parts of the register; represent this
2605 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2606 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2607 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2608 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2609 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2610 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2611 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2612 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2613 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2614 def : Pat<(v2f64 (X86vzload addr:$src)),
2615 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2616
2617 // Represent the same patterns above but in the form they appear for
2618 // 256-bit types
2619 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2620 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002621 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2623 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2624 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2625 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2626 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2627 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2628 }
2629 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2630 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2631 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2632 FR32X:$src)), sub_xmm)>;
2633 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2634 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2635 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2636 FR64X:$src)), sub_xmm)>;
2637 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2638 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002639 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640
2641 // Move low f64 and clear high bits.
2642 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2643 (SUBREG_TO_REG (i32 0),
2644 (VMOVSDZrr (v2f64 (V_SET0)),
2645 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2646
2647 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2648 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2649 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2650
2651 // Extract and store.
2652 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2653 addr:$dst),
2654 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2655 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2656 addr:$dst),
2657 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2658
2659 // Shuffle with VMOVSS
2660 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2661 (VMOVSSZrr (v4i32 VR128X:$src1),
2662 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2663 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2664 (VMOVSSZrr (v4f32 VR128X:$src1),
2665 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2666
2667 // 256-bit variants
2668 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2669 (SUBREG_TO_REG (i32 0),
2670 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2671 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2672 sub_xmm)>;
2673 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2674 (SUBREG_TO_REG (i32 0),
2675 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2676 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2677 sub_xmm)>;
2678
2679 // Shuffle with VMOVSD
2680 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2681 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2682 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2683 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2684 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2685 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2686 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2687 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2688
2689 // 256-bit variants
2690 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2691 (SUBREG_TO_REG (i32 0),
2692 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2693 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2694 sub_xmm)>;
2695 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2696 (SUBREG_TO_REG (i32 0),
2697 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2698 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2699 sub_xmm)>;
2700
2701 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2702 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2703 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2704 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2705 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2706 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2707 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2708 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2709}
2710
2711let AddedComplexity = 15 in
2712def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2713 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002714 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002715 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002716 (v2i64 VR128X:$src))))],
2717 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2718
2719let AddedComplexity = 20 in
2720def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2721 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002722 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723 [(set VR128X:$dst, (v2i64 (X86vzmovl
2724 (loadv2i64 addr:$src))))],
2725 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2726 EVEX_CD8<8, CD8VT8>;
2727
2728let Predicates = [HasAVX512] in {
2729 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2730 let AddedComplexity = 20 in {
2731 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2732 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002733 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2734 (VMOV64toPQIZrr GR64:$src)>;
2735 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2736 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002737
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2739 (VMOVDI2PDIZrm addr:$src)>;
2740 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2741 (VMOVDI2PDIZrm addr:$src)>;
2742 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2743 (VMOVZPQILo2PQIZrm addr:$src)>;
2744 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2745 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002746 def : Pat<(v2i64 (X86vzload addr:$src)),
2747 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002749
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2751 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2752 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2753 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2754 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2755 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2756 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2757}
2758
2759def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2760 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2761
2762def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2763 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2764
2765def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2766 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2767
2768def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2769 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2770
2771//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002772// AVX-512 - Non-temporals
2773//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002774let SchedRW = [WriteLoad] in {
2775 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2776 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2777 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2778 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2779 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002780
Robert Khasanoved882972014-08-13 10:46:00 +00002781 let Predicates = [HasAVX512, HasVLX] in {
2782 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2783 (ins i256mem:$src),
2784 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2785 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2786 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002787
Robert Khasanoved882972014-08-13 10:46:00 +00002788 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2789 (ins i128mem:$src),
2790 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2791 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2792 EVEX_CD8<64, CD8VF>;
2793 }
Adam Nemetefd07852014-06-18 16:51:10 +00002794}
2795
Robert Khasanoved882972014-08-13 10:46:00 +00002796multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2797 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2798 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2799 let SchedRW = [WriteStore], mayStore = 1,
2800 AddedComplexity = 400 in
2801 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2802 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2803 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2804}
2805
2806multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2807 string elty, string elsz, string vsz512,
2808 string vsz256, string vsz128, Domain d,
2809 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2810 let Predicates = [prd] in
2811 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2812 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2813 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2814 EVEX_V512;
2815
2816 let Predicates = [prd, HasVLX] in {
2817 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2818 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2819 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2820 EVEX_V256;
2821
2822 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2823 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2824 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2825 EVEX_V128;
2826 }
2827}
2828
2829defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2830 "i", "64", "8", "4", "2", SSEPackedInt,
2831 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2832
2833defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2834 "f", "64", "8", "4", "2", SSEPackedDouble,
2835 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2836
2837defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2838 "f", "32", "16", "8", "4", SSEPackedSingle,
2839 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2840
Adam Nemet7f62b232014-06-10 16:39:53 +00002841//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842// AVX-512 - Integer arithmetic
2843//
2844multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002845 X86VectorVTInfo _, OpndItins itins,
2846 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002847 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002848 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2849 "$src2, $src1", "$src1, $src2",
2850 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002851 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002852 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002853
Robert Khasanov545d1b72014-10-14 14:36:19 +00002854 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002855 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002856 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2857 "$src2, $src1", "$src1, $src2",
2858 (_.VT (OpNode _.RC:$src1,
2859 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002860 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002861 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002862}
2863
2864multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2865 X86VectorVTInfo _, OpndItins itins,
2866 bit IsCommutable = 0> :
2867 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2868 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002869 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002870 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2871 "${src2}"##_.BroadcastStr##", $src1",
2872 "$src1, ${src2}"##_.BroadcastStr,
2873 (_.VT (OpNode _.RC:$src1,
2874 (X86VBroadcast
2875 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002876 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002877 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002879
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002880multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2881 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2882 Predicate prd, bit IsCommutable = 0> {
2883 let Predicates = [prd] in
2884 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2885 IsCommutable>, EVEX_V512;
2886
2887 let Predicates = [prd, HasVLX] in {
2888 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2889 IsCommutable>, EVEX_V256;
2890 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2891 IsCommutable>, EVEX_V128;
2892 }
2893}
2894
Robert Khasanov545d1b72014-10-14 14:36:19 +00002895multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2896 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2897 Predicate prd, bit IsCommutable = 0> {
2898 let Predicates = [prd] in
2899 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2900 IsCommutable>, EVEX_V512;
2901
2902 let Predicates = [prd, HasVLX] in {
2903 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2904 IsCommutable>, EVEX_V256;
2905 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2906 IsCommutable>, EVEX_V128;
2907 }
2908}
2909
2910multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2911 OpndItins itins, Predicate prd,
2912 bit IsCommutable = 0> {
2913 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2914 itins, prd, IsCommutable>,
2915 VEX_W, EVEX_CD8<64, CD8VF>;
2916}
2917
2918multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2919 OpndItins itins, Predicate prd,
2920 bit IsCommutable = 0> {
2921 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2922 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2923}
2924
2925multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2926 OpndItins itins, Predicate prd,
2927 bit IsCommutable = 0> {
2928 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2929 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2930}
2931
2932multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2933 OpndItins itins, Predicate prd,
2934 bit IsCommutable = 0> {
2935 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2936 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2937}
2938
2939multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2940 SDNode OpNode, OpndItins itins, Predicate prd,
2941 bit IsCommutable = 0> {
2942 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2943 IsCommutable>;
2944
2945 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2946 IsCommutable>;
2947}
2948
2949multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2950 SDNode OpNode, OpndItins itins, Predicate prd,
2951 bit IsCommutable = 0> {
2952 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2953 IsCommutable>;
2954
2955 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2956 IsCommutable>;
2957}
2958
2959multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2960 bits<8> opc_d, bits<8> opc_q,
2961 string OpcodeStr, SDNode OpNode,
2962 OpndItins itins, bit IsCommutable = 0> {
2963 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2964 itins, HasAVX512, IsCommutable>,
2965 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2966 itins, HasBWI, IsCommutable>;
2967}
2968
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002969multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2970 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2971 PatFrag memop_frag, X86MemOperand x86memop,
2972 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2973 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002975 {
2976 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002978 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002979 []>, EVEX_4V;
2980 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2981 (ins KRC:$mask, RC:$src1, RC:$src2),
2982 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002983 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002984 [], itins.rr>, EVEX_4V, EVEX_K;
2985 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2986 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002987 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002988 "|$dst {${mask}} {z}, $src1, $src2}"),
2989 [], itins.rr>, EVEX_4V, EVEX_KZ;
2990 }
2991 let mayLoad = 1 in {
2992 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2993 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002994 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002995 []>, EVEX_4V;
2996 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2997 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2998 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002999 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003000 [], itins.rm>, EVEX_4V, EVEX_K;
3001 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3002 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3003 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003004 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003005 [], itins.rm>, EVEX_4V, EVEX_KZ;
3006 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3007 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003008 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003009 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3010 [], itins.rm>, EVEX_4V, EVEX_B;
3011 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3012 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003013 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003014 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3015 BrdcstStr, "}"),
3016 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3017 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3018 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003019 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003020 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3021 BrdcstStr, "}"),
3022 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3023 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024}
3025
Robert Khasanov545d1b72014-10-14 14:36:19 +00003026defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3027 SSE_INTALU_ITINS_P, 1>;
3028defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3029 SSE_INTALU_ITINS_P, 0>;
3030defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3031 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3032defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3033 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003034defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3035 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003037defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
3038 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
3039 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3040 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003042defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
3043 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
3044 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045
3046def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3047 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3048
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003049def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3050 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3051 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3052def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3053 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3054 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3055
Robert Khasanov545d1b72014-10-14 14:36:19 +00003056defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3057 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3058defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3059 SSE_INTALU_ITINS_P, HasBWI, 1>;
3060defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3061 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003062
Robert Khasanov545d1b72014-10-14 14:36:19 +00003063defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3064 SSE_INTALU_ITINS_P, HasBWI, 1>;
3065defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3066 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3067defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3068 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003069
Robert Khasanov545d1b72014-10-14 14:36:19 +00003070defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3071 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3072defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3073 SSE_INTALU_ITINS_P, HasBWI, 1>;
3074defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3075 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003076
Robert Khasanov545d1b72014-10-14 14:36:19 +00003077defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3078 SSE_INTALU_ITINS_P, HasBWI, 1>;
3079defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3080 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3081defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3082 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003083
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003084def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3085 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3086 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3087def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3088 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3089 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3090def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3091 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3092 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3093def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3094 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3095 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3096def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3097 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3098 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3099def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3100 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3101 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3102def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3103 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3104 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3105def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3106 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3107 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108//===----------------------------------------------------------------------===//
3109// AVX-512 - Unpack Instructions
3110//===----------------------------------------------------------------------===//
3111
3112multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3113 PatFrag mem_frag, RegisterClass RC,
3114 X86MemOperand x86memop, string asm,
3115 Domain d> {
3116 def rr : AVX512PI<opc, MRMSrcReg,
3117 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3118 asm, [(set RC:$dst,
3119 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003120 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 def rm : AVX512PI<opc, MRMSrcMem,
3122 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3123 asm, [(set RC:$dst,
3124 (vt (OpNode RC:$src1,
3125 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003126 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127}
3128
3129defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
3130 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003131 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
3133 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003134 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
3136 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003137 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
3139 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003140 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141
3142multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3143 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3144 X86MemOperand x86memop> {
3145 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3146 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003147 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003148 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149 IIC_SSE_UNPCK>, EVEX_4V;
3150 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3151 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003152 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3154 (bitconvert (memop_frag addr:$src2)))))],
3155 IIC_SSE_UNPCK>, EVEX_4V;
3156}
3157defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
3158 VR512, memopv16i32, i512mem>, EVEX_V512,
3159 EVEX_CD8<32, CD8VF>;
3160defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
3161 VR512, memopv8i64, i512mem>, EVEX_V512,
3162 VEX_W, EVEX_CD8<64, CD8VF>;
3163defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
3164 VR512, memopv16i32, i512mem>, EVEX_V512,
3165 EVEX_CD8<32, CD8VF>;
3166defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
3167 VR512, memopv8i64, i512mem>, EVEX_V512,
3168 VEX_W, EVEX_CD8<64, CD8VF>;
3169//===----------------------------------------------------------------------===//
3170// AVX-512 - PSHUFD
3171//
3172
3173multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003174 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003175 X86MemOperand x86memop, ValueType OpVT> {
3176 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003177 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003179 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180 [(set RC:$dst,
3181 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3182 EVEX;
3183 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003184 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003186 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187 [(set RC:$dst,
3188 (OpVT (OpNode (mem_frag addr:$src1),
3189 (i8 imm:$src2))))]>, EVEX;
3190}
3191
3192defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003193 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195//===----------------------------------------------------------------------===//
3196// AVX-512 Logical Instructions
3197//===----------------------------------------------------------------------===//
3198
Robert Khasanov545d1b72014-10-14 14:36:19 +00003199defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3200 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3201defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3202 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3203defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3204 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3205defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3206 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207
3208//===----------------------------------------------------------------------===//
3209// AVX-512 FP arithmetic
3210//===----------------------------------------------------------------------===//
3211
3212multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3213 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003214 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3216 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003217 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3219 EVEX_CD8<64, CD8VT1>;
3220}
3221
3222let isCommutable = 1 in {
3223defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3224defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3225defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3226defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3227}
3228let isCommutable = 0 in {
3229defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3230defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3231}
3232
3233multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003234 X86VectorVTInfo _, bit IsCommutable> {
3235 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3236 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3237 "$src2, $src1", "$src1, $src2",
3238 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003240 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3241 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3242 "$src2, $src1", "$src1, $src2",
3243 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3244 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3245 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3246 "${src2}"##_.BroadcastStr##", $src1",
3247 "$src1, ${src2}"##_.BroadcastStr,
3248 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3249 (_.ScalarLdFrag addr:$src2))))>,
3250 EVEX_4V, EVEX_B;
3251 }//let mayLoad = 1
3252}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003253
Robert Khasanov595e5982014-10-29 15:43:02 +00003254multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3255 bit IsCommutable = 0> {
3256 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3257 IsCommutable>, EVEX_V512, PS,
3258 EVEX_CD8<32, CD8VF>;
3259 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3260 IsCommutable>, EVEX_V512, PD, VEX_W,
3261 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003262
Robert Khasanov595e5982014-10-29 15:43:02 +00003263 // Define only if AVX512VL feature is present.
3264 let Predicates = [HasVLX] in {
3265 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3266 IsCommutable>, EVEX_V128, PS,
3267 EVEX_CD8<32, CD8VF>;
3268 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3269 IsCommutable>, EVEX_V256, PS,
3270 EVEX_CD8<32, CD8VF>;
3271 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3272 IsCommutable>, EVEX_V128, PD, VEX_W,
3273 EVEX_CD8<64, CD8VF>;
3274 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3275 IsCommutable>, EVEX_V256, PD, VEX_W,
3276 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003277 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278}
3279
Robert Khasanov595e5982014-10-29 15:43:02 +00003280defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>;
3281defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>;
3282defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3283defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
3284defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>;
3285defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003287def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3288 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3289 (i16 -1), FROUND_CURRENT)),
3290 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3291
3292def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3293 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3294 (i8 -1), FROUND_CURRENT)),
3295 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3296
3297def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3298 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3299 (i16 -1), FROUND_CURRENT)),
3300 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3301
3302def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3303 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3304 (i8 -1), FROUND_CURRENT)),
3305 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306//===----------------------------------------------------------------------===//
3307// AVX-512 VPTESTM instructions
3308//===----------------------------------------------------------------------===//
3309
Michael Liao5bf95782014-12-04 05:20:33 +00003310multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3311 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003312 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003313 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003314 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003315 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003316 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3317 SSEPackedInt>, EVEX_4V;
3318 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003319 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003321 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003322 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323}
3324
3325defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003326 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327 EVEX_CD8<32, CD8VF>;
3328defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003329 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 EVEX_CD8<64, CD8VF>;
3331
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003332let Predicates = [HasCDI] in {
3333defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3334 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3335 EVEX_CD8<32, CD8VF>;
3336defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003337 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003338 EVEX_CD8<64, CD8VF>;
3339}
3340
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003341def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3342 (v16i32 VR512:$src2), (i16 -1))),
3343 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3344
3345def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3346 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003347 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003348
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349//===----------------------------------------------------------------------===//
3350// AVX-512 Shift instructions
3351//===----------------------------------------------------------------------===//
3352multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003353 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003354 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003355 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003356 "$src2, $src1", "$src1, $src2",
3357 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3358 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3359 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003360 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003361 "$src2, $src1", "$src1, $src2",
3362 (_.VT (OpNode (_.MemOpFrag addr:$src1), (i8 imm:$src2))),
3363 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364}
3365
3366multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003367 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3368 // src2 is always 128-bit
3369 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3370 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3371 "$src2, $src1", "$src1, $src2",
3372 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3373 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3374 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3375 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3376 "$src2, $src1", "$src1, $src2",
3377 (_.VT (OpNode _.RC:$src1, (bc_frag (memopv2i64 addr:$src2)))),
3378 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3379}
3380
Cameron McInally5fb084e2014-12-11 17:13:05 +00003381multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003382 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3383 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3384}
3385
Cameron McInally5fb084e2014-12-11 17:13:05 +00003386multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003387 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003388 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003389 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003390 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003391 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392}
3393
3394defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003395 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003398 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400
3401defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003402 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003405 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407
3408defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003409 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003412 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003414
Cameron McInally5fb084e2014-12-11 17:13:05 +00003415defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3416defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3417defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
3419//===-------------------------------------------------------------------===//
3420// Variable Bit Shifts
3421//===-------------------------------------------------------------------===//
3422multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003423 X86VectorVTInfo _> {
3424 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3425 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3426 "$src2, $src1", "$src1, $src2",
3427 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3428 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3429 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3430 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3431 "$src2, $src1", "$src1, $src2",
3432 (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2))),
3433 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434}
3435
Cameron McInally5fb084e2014-12-11 17:13:05 +00003436multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3437 AVX512VLVectorVTInfo _> {
3438 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3439}
3440
3441multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3442 SDNode OpNode> {
3443 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3444 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3445 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3446 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3447}
3448
3449defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3450defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3451defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452
3453//===----------------------------------------------------------------------===//
3454// AVX-512 - MOVDDUP
3455//===----------------------------------------------------------------------===//
3456
Michael Liao5bf95782014-12-04 05:20:33 +00003457multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458 X86MemOperand x86memop, PatFrag memop_frag> {
3459def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003460 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3462def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003463 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464 [(set RC:$dst,
3465 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3466}
3467
3468defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3469 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3470def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3471 (VMOVDDUPZrm addr:$src)>;
3472
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003473//===---------------------------------------------------------------------===//
3474// Replicate Single FP - MOVSHDUP and MOVSLDUP
3475//===---------------------------------------------------------------------===//
3476multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3477 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3478 X86MemOperand x86memop> {
3479 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003480 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003481 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3482 let mayLoad = 1 in
3483 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003484 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003485 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3486}
3487
3488defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3489 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3490 EVEX_CD8<32, CD8VF>;
3491defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3492 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3493 EVEX_CD8<32, CD8VF>;
3494
3495def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3496def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3497 (VMOVSHDUPZrm addr:$src)>;
3498def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3499def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3500 (VMOVSLDUPZrm addr:$src)>;
3501
3502//===----------------------------------------------------------------------===//
3503// Move Low to High and High to Low packed FP Instructions
3504//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3506 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003507 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3509 IIC_SSE_MOV_LH>, EVEX_4V;
3510def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3511 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003512 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3514 IIC_SSE_MOV_LH>, EVEX_4V;
3515
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003516let Predicates = [HasAVX512] in {
3517 // MOVLHPS patterns
3518 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3519 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3520 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3521 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003523 // MOVHLPS patterns
3524 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3525 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3526}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527
3528//===----------------------------------------------------------------------===//
3529// FMA - Fused Multiply Operations
3530//
Adam Nemet26371ce2014-10-24 00:02:55 +00003531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003532let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003533// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3534multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3535 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003536 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003537 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003538 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003539 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003540 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541
3542 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003543 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3544 (ins _.RC:$src2, _.MemOp:$src3),
3545 OpcodeStr, "$src3, $src2", "$src2, $src3",
3546 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3547 AVX512FMA3Base;
3548
3549 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3550 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3551 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3552 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3553 AVX512FMA3Base, EVEX_B;
3554 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555} // Constraints = "$src1 = $dst"
3556
Adam Nemet832ec5e2014-10-24 00:03:00 +00003557multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003558 string OpcodeStr, X86VectorVTInfo VTI,
3559 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003560 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3561 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003562
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003563 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3564 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003565}
3566
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003567multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3568 string OpcodeStr,
3569 SDPatternOperator OpNode> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003571 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3572 v16f32_info, OpNode>, EVEX_V512;
3573 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3574 v8f32x_info, OpNode>, EVEX_V256;
3575 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3576 v4f32x_info, OpNode>, EVEX_V128;
3577 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003578let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003579 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3580 v8f64_info, OpNode>, EVEX_V512, VEX_W;
3581 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3582 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3583 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3584 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3585 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586}
3587
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003588defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd>;
3589defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub>;
3590defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub>;
3591defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd>;
3592defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd>;
3593defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub>;
3594
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003596multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3597 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003599 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3600 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003601 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003602 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3603 _.RC:$src3)))]>;
3604 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3605 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003606 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003607 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3608 [(set _.RC:$dst,
3609 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3610 (_.ScalarLdFrag addr:$src2))),
3611 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612}
3613} // Constraints = "$src1 = $dst"
3614
3615
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003616multiclass avx512_fma3p_m132_f<bits<8> opc,
3617 string OpcodeStr,
3618 SDNode OpNode> {
3619
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003620let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003621 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3622 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3623 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3624 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3625 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3626 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3627 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003629 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3630 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3631 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3632 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3633 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3634 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3635 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636}
3637
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003638defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3639defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3640defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3641defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3642defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3643defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3644
3645
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646// Scalar FMA
3647let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003648multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3649 RegisterClass RC, ValueType OpVT,
3650 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651 PatFrag mem_frag> {
3652 let isCommutable = 1 in
3653 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3654 (ins RC:$src1, RC:$src2, RC:$src3),
3655 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003656 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003657 [(set RC:$dst,
3658 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3659 let mayLoad = 1 in
3660 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3661 (ins RC:$src1, RC:$src2, f128mem:$src3),
3662 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003663 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003664 [(set RC:$dst,
3665 (OpVT (OpNode RC:$src2, RC:$src1,
3666 (mem_frag addr:$src3))))]>;
3667}
3668
3669} // Constraints = "$src1 = $dst"
3670
Elena Demikhovskycf088092013-12-11 14:31:04 +00003671defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003673defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003674 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003675defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003676 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003677defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003678 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003679defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003680 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003681defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003682 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003683defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003684 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003685defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003686 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3687
3688//===----------------------------------------------------------------------===//
3689// AVX-512 Scalar convert from sign integer to float/double
3690//===----------------------------------------------------------------------===//
3691
3692multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3693 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003694let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003695 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003696 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003697 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698 let mayLoad = 1 in
3699 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3700 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003701 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003702 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003703} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704}
Andrew Trick15a47742013-10-09 05:11:10 +00003705let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003706defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003707 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003708defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003709 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003710defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003711 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003712defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3714
3715def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3716 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3717def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003718 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3720 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3721def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003722 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003723
3724def : Pat<(f32 (sint_to_fp GR32:$src)),
3725 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3726def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003727 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003728def : Pat<(f64 (sint_to_fp GR32:$src)),
3729 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3730def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003731 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3732
Elena Demikhovskycf088092013-12-11 14:31:04 +00003733defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003734 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003735defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003736 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003737defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003738 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003739defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003740 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3741
3742def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3743 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3744def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3745 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3746def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3747 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3748def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3749 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3750
3751def : Pat<(f32 (uint_to_fp GR32:$src)),
3752 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3753def : Pat<(f32 (uint_to_fp GR64:$src)),
3754 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3755def : Pat<(f64 (uint_to_fp GR32:$src)),
3756 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3757def : Pat<(f64 (uint_to_fp GR64:$src)),
3758 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003760
3761//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003762// AVX-512 Scalar convert from float/double to integer
3763//===----------------------------------------------------------------------===//
3764multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3765 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3766 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003767let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003768 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003769 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003770 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3771 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003772 let mayLoad = 1 in
3773 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003774 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003775 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003776} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003777}
3778let Predicates = [HasAVX512] in {
3779// Convert float/double to signed/unsigned int 32/64
3780defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003781 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003782 XS, EVEX_CD8<32, CD8VT1>;
3783defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003784 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003785 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3786defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003787 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003788 XS, EVEX_CD8<32, CD8VT1>;
3789defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3790 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003791 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003792 EVEX_CD8<32, CD8VT1>;
3793defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003794 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003795 XD, EVEX_CD8<64, CD8VT1>;
3796defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003797 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003798 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3799defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003800 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003801 XD, EVEX_CD8<64, CD8VT1>;
3802defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3803 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003804 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003805 EVEX_CD8<64, CD8VT1>;
3806
Craig Topper9dd48c82014-01-02 17:28:14 +00003807let isCodeGenOnly = 1 in {
3808 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3809 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3810 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3811 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3812 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3813 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3814 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3815 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3816 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3817 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3818 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3819 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003820
Craig Topper9dd48c82014-01-02 17:28:14 +00003821 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3822 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3823 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3824 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3825 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3826 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3827 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3828 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3829 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3830 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3831 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3832 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3833} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003834
3835// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003836let isCodeGenOnly = 1 in {
3837 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3838 ssmem, sse_load_f32, "cvttss2si">,
3839 XS, EVEX_CD8<32, CD8VT1>;
3840 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3841 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3842 "cvttss2si">, XS, VEX_W,
3843 EVEX_CD8<32, CD8VT1>;
3844 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3845 sdmem, sse_load_f64, "cvttsd2si">, XD,
3846 EVEX_CD8<64, CD8VT1>;
3847 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3848 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3849 "cvttsd2si">, XD, VEX_W,
3850 EVEX_CD8<64, CD8VT1>;
3851 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3852 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3853 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3854 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3855 int_x86_avx512_cvttss2usi64, ssmem,
3856 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3857 EVEX_CD8<32, CD8VT1>;
3858 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3859 int_x86_avx512_cvttsd2usi,
3860 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3861 EVEX_CD8<64, CD8VT1>;
3862 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3863 int_x86_avx512_cvttsd2usi64, sdmem,
3864 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3865 EVEX_CD8<64, CD8VT1>;
3866} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003867
3868multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3869 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3870 string asm> {
3871 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003872 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003873 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3874 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003875 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003876 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3877}
3878
3879defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003880 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003881 EVEX_CD8<32, CD8VT1>;
3882defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003883 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003884 EVEX_CD8<32, CD8VT1>;
3885defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003886 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003887 EVEX_CD8<32, CD8VT1>;
3888defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003889 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003890 EVEX_CD8<32, CD8VT1>;
3891defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003892 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003893 EVEX_CD8<64, CD8VT1>;
3894defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003895 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003896 EVEX_CD8<64, CD8VT1>;
3897defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003898 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003899 EVEX_CD8<64, CD8VT1>;
3900defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003901 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003902 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003903} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003904//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905// AVX-512 Convert form float to double and back
3906//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003907let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003908def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3909 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003910 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003911 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3912let mayLoad = 1 in
3913def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3914 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003915 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3917 EVEX_CD8<32, CD8VT1>;
3918
3919// Convert scalar double to scalar single
3920def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3921 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003922 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3924let mayLoad = 1 in
3925def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3926 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003927 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928 []>, EVEX_4V, VEX_LIG, VEX_W,
3929 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3930}
3931
3932def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3933 Requires<[HasAVX512]>;
3934def : Pat<(fextend (loadf32 addr:$src)),
3935 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3936
3937def : Pat<(extloadf32 addr:$src),
3938 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3939 Requires<[HasAVX512, OptForSize]>;
3940
3941def : Pat<(extloadf32 addr:$src),
3942 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3943 Requires<[HasAVX512, OptForSpeed]>;
3944
3945def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3946 Requires<[HasAVX512]>;
3947
Michael Liao5bf95782014-12-04 05:20:33 +00003948multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
3949 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003950 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3951 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003952let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003953 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003954 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003955 [(set DstRC:$dst,
3956 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003957 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003958 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003959 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003960 let mayLoad = 1 in
3961 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003963 [(set DstRC:$dst,
3964 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003965} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003966}
3967
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003968multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003969 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3970 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3971 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003972let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003973 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003974 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003975 [(set DstRC:$dst,
3976 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3977 let mayLoad = 1 in
3978 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003979 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003980 [(set DstRC:$dst,
3981 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003982} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003983}
3984
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003985defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003987 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003988 EVEX_CD8<64, CD8VF>;
3989
3990defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3991 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003992 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003993 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3995 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003996
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003997def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3998 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3999 (VCVTPD2PSZrr VR512:$src)>;
4000
4001def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4002 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4003 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004
4005//===----------------------------------------------------------------------===//
4006// AVX-512 Vector convert from sign integer to float/double
4007//===----------------------------------------------------------------------===//
4008
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004009defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004010 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004011 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004012 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013
4014defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
4015 memopv4i64, i256mem, v8f64, v8i32,
4016 SSEPackedDouble>, EVEX_V512, XS,
4017 EVEX_CD8<32, CD8VH>;
4018
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004019defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020 memopv16f32, f512mem, v16i32, v16f32,
4021 SSEPackedSingle>, EVEX_V512, XS,
4022 EVEX_CD8<32, CD8VF>;
4023
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004024defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Michael Liao5bf95782014-12-04 05:20:33 +00004025 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004026 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004027 EVEX_CD8<64, CD8VF>;
4028
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004029defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004030 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004031 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004032 EVEX_CD8<32, CD8VF>;
4033
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004034// cvttps2udq (src, 0, mask-all-ones, sae-current)
4035def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4036 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4037 (VCVTTPS2UDQZrr VR512:$src)>;
4038
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004039defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004041 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004043
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004044// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4045def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4046 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4047 (VCVTTPD2UDQZrr VR512:$src)>;
4048
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
4050 memopv4i64, f256mem, v8f64, v8i32,
4051 SSEPackedDouble>, EVEX_V512, XS,
4052 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004053
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004054defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055 memopv16i32, f512mem, v16f32, v16i32,
4056 SSEPackedSingle>, EVEX_V512, XD,
4057 EVEX_CD8<32, CD8VF>;
4058
4059def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004060 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004062
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004063def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4064 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4065 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4066
4067def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4068 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4069 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004070
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004071def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4072 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4073 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004075def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4076 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4077 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4078
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004079def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004080 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004081 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004082def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4083 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4084 (VCVTDQ2PDZrr VR256X:$src)>;
4085def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4086 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4087 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4088def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4089 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4090 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004091
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004092multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4093 RegisterClass DstRC, PatFrag mem_frag,
4094 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004095let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004096 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004097 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004098 [], d>, EVEX;
4099 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004100 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004101 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004102 let mayLoad = 1 in
4103 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004104 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004105 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004106} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004107}
4108
4109defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00004110 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004111 EVEX_V512, EVEX_CD8<32, CD8VF>;
4112defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
4113 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
4114 EVEX_V512, EVEX_CD8<64, CD8VF>;
4115
4116def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4117 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4118 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4119
4120def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4121 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4122 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4123
4124defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
4125 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004126 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004127defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
4128 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004129 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004130
4131def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4132 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4133 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4134
4135def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4136 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4137 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138
4139let Predicates = [HasAVX512] in {
4140 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4141 (VCVTPD2PSZrm addr:$src)>;
4142 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4143 (VCVTPS2PDZrm addr:$src)>;
4144}
4145
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004146//===----------------------------------------------------------------------===//
4147// Half precision conversion instructions
4148//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004149multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4150 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004151 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4152 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004153 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004154 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004155 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4156 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4157}
4158
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004159multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4160 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004161 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004162 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004163 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004164 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004165 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004166 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004167 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004168 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004169}
4170
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004171defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004172 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004173defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004174 EVEX_CD8<32, CD8VH>;
4175
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004176def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4177 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4178 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4179
4180def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4181 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4182 (VCVTPH2PSZrr VR256X:$src)>;
4183
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4185 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004186 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187 EVEX_CD8<32, CD8VT1>;
4188 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004189 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4191 let Pattern = []<dag> in {
4192 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004193 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004194 EVEX_CD8<32, CD8VT1>;
4195 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004196 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4198 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004199 let isCodeGenOnly = 1 in {
4200 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004201 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004202 EVEX_CD8<32, CD8VT1>;
4203 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004204 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004205 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206
Craig Topper9dd48c82014-01-02 17:28:14 +00004207 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004208 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004209 EVEX_CD8<32, CD8VT1>;
4210 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004211 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004212 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4213 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214}
Michael Liao5bf95782014-12-04 05:20:33 +00004215
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004216/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4217multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4218 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004220 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4221 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004223 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004225 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4226 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004227 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004228 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004229 }
4230}
4231}
4232
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004233defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4234 EVEX_CD8<32, CD8VT1>;
4235defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4236 VEX_W, EVEX_CD8<64, CD8VT1>;
4237defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4238 EVEX_CD8<32, CD8VT1>;
4239defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4240 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004242def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4243 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4244 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4245 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004247def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4248 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4249 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4250 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004251
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004252def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4253 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4254 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4255 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004256
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004257def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4258 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4259 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4260 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004261
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004262/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4263multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004264 X86VectorVTInfo _> {
4265 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4266 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4267 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4268 let mayLoad = 1 in {
4269 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4270 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4271 (OpNode (_.FloatVT
4272 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4273 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4274 (ins _.ScalarMemOp:$src), OpcodeStr,
4275 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4276 (OpNode (_.FloatVT
4277 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4278 EVEX, T8PD, EVEX_B;
4279 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004280}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004281
4282multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4283 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4284 EVEX_V512, EVEX_CD8<32, CD8VF>;
4285 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4286 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4287
4288 // Define only if AVX512VL feature is present.
4289 let Predicates = [HasVLX] in {
4290 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4291 OpNode, v4f32x_info>,
4292 EVEX_V128, EVEX_CD8<32, CD8VF>;
4293 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4294 OpNode, v8f32x_info>,
4295 EVEX_V256, EVEX_CD8<32, CD8VF>;
4296 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4297 OpNode, v2f64x_info>,
4298 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4299 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4300 OpNode, v4f64x_info>,
4301 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4302 }
4303}
4304
4305defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4306defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004307
4308def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4309 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4310 (VRSQRT14PSZr VR512:$src)>;
4311def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4312 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4313 (VRSQRT14PDZr VR512:$src)>;
4314
4315def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4316 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4317 (VRCP14PSZr VR512:$src)>;
4318def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4319 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4320 (VRCP14PDZr VR512:$src)>;
4321
4322/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004323multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4324 SDNode OpNode> {
4325
4326 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4327 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4328 "$src2, $src1", "$src1, $src2",
4329 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4330 (i32 FROUND_CURRENT))>;
4331
4332 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4333 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4334 "$src2, $src1", "$src1, $src2",
4335 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4336 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4337
4338 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4339 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4340 "$src2, $src1", "$src1, $src2",
4341 (OpNode (_.VT _.RC:$src1),
4342 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4343 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004344}
4345
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004346multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4347 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4348 EVEX_CD8<32, CD8VT1>;
4349 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4350 EVEX_CD8<64, CD8VT1>, VEX_W;
4351}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004352
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004353let hasSideEffects = 0, Predicates = [HasERI] in {
4354 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4355 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4356}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004357/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004358
4359multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4360 SDNode OpNode> {
4361
4362 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4363 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4364 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4365
4366 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4367 (ins _.RC:$src), OpcodeStr,
4368 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004369 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4370 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004371
4372 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4373 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4374 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004375 (bitconvert (_.LdFrag addr:$src))),
4376 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004377
4378 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4379 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4380 (OpNode (_.FloatVT
4381 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4382 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004383}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004384
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004385multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4386 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4387 EVEX_CD8<32, CD8VF>;
4388 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4389 VEX_W, EVEX_CD8<32, CD8VF>;
4390}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004391
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004392let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004393
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004394 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4395 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4396 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4397}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004398
Robert Khasanoveb126392014-10-28 18:15:20 +00004399multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4400 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004401 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004402 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4403 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4404 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004405 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004406 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4407 (OpNode (_.FloatVT
4408 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004410 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004411 (ins _.ScalarMemOp:$src), OpcodeStr,
4412 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4413 (OpNode (_.FloatVT
4414 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4415 EVEX, EVEX_B;
4416 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417}
4418
4419multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4420 Intrinsic F32Int, Intrinsic F64Int,
4421 OpndItins itins_s, OpndItins itins_d> {
4422 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4423 (ins FR32X:$src1, FR32X:$src2),
4424 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004425 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004426 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004427 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4429 (ins VR128X:$src1, VR128X:$src2),
4430 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004431 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004432 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433 (F32Int VR128X:$src1, VR128X:$src2))],
4434 itins_s.rr>, XS, EVEX_4V;
4435 let mayLoad = 1 in {
4436 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4437 (ins FR32X:$src1, f32mem:$src2),
4438 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004439 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004440 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004441 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4443 (ins VR128X:$src1, ssmem:$src2),
4444 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004445 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004446 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4448 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4449 }
4450 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4451 (ins FR64X:$src1, FR64X:$src2),
4452 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004453 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004455 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4457 (ins VR128X:$src1, VR128X:$src2),
4458 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004459 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004460 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004461 (F64Int VR128X:$src1, VR128X:$src2))],
4462 itins_s.rr>, XD, EVEX_4V, VEX_W;
4463 let mayLoad = 1 in {
4464 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4465 (ins FR64X:$src1, f64mem:$src2),
4466 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004467 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004469 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4471 (ins VR128X:$src1, sdmem:$src2),
4472 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004473 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004474 [(set VR128X:$dst,
4475 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4477 }
4478}
4479
Robert Khasanoveb126392014-10-28 18:15:20 +00004480multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4481 SDNode OpNode> {
4482 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4483 v16f32_info>,
4484 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4485 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4486 v8f64_info>,
4487 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4488 // Define only if AVX512VL feature is present.
4489 let Predicates = [HasVLX] in {
4490 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4491 OpNode, v4f32x_info>,
4492 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4493 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4494 OpNode, v8f32x_info>,
4495 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4496 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4497 OpNode, v2f64x_info>,
4498 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4499 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4500 OpNode, v4f64x_info>,
4501 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4502 }
4503}
4504
4505defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004506
Michael Liao5bf95782014-12-04 05:20:33 +00004507defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4508 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004509 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004510
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004511let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004512 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4513 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004514 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004515 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4516 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004517 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004518
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004519 def : Pat<(f32 (fsqrt FR32X:$src)),
4520 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4521 def : Pat<(f32 (fsqrt (load addr:$src))),
4522 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4523 Requires<[OptForSize]>;
4524 def : Pat<(f64 (fsqrt FR64X:$src)),
4525 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4526 def : Pat<(f64 (fsqrt (load addr:$src))),
4527 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4528 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004529
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004530 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004531 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004532 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004533 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004534 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004536 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004537 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004538 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004539 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004540 Requires<[OptForSize]>;
4541
4542 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4543 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4544 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4545 VR128X)>;
4546 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4547 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4548
4549 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4550 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4551 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4552 VR128X)>;
4553 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4554 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4555}
4556
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004557
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004558multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4559 X86MemOperand x86memop, RegisterClass RC,
4560 PatFrag mem_frag, Domain d> {
4561let ExeDomain = d in {
4562 // Intrinsic operation, reg.
4563 // Vector intrinsic operation, reg
4564 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004565 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004566 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004567 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004568 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004570 // Vector intrinsic operation, mem
4571 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004572 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004573 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004574 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004575 []>, EVEX;
4576} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577}
4578
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004579
4580defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4581 memopv16f32, SSEPackedSingle>, EVEX_V512,
4582 EVEX_CD8<32, CD8VF>;
4583
4584def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004585 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004586 FROUND_CURRENT)),
4587 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4588
4589
4590defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4591 memopv8f64, SSEPackedDouble>, EVEX_V512,
4592 VEX_W, EVEX_CD8<64, CD8VF>;
4593
4594def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004595 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004596 FROUND_CURRENT)),
4597 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4598
4599multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4600 Operand x86memop, RegisterClass RC, Domain d> {
4601let ExeDomain = d in {
4602 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004603 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32u8imm:$src3),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004604 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004605 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004606 []>, EVEX_4V;
4607
4608 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004609 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32u8imm:$src3),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004610 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004611 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004612 []>, EVEX_4V;
4613} // ExeDomain
4614}
4615
4616defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4617 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004618
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004619defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4620 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4621
Craig Topperca8e1792015-01-25 08:49:22 +00004622let Predicates = [HasAVX512] in {
4623 def : Pat<(ffloor FR32X:$src),
4624 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4625 def : Pat<(f64 (ffloor FR64X:$src)),
4626 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4627 def : Pat<(f32 (fnearbyint FR32X:$src)),
4628 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4629 def : Pat<(f64 (fnearbyint FR64X:$src)),
4630 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4631 def : Pat<(f32 (fceil FR32X:$src)),
4632 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4633 def : Pat<(f64 (fceil FR64X:$src)),
4634 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4635 def : Pat<(f32 (frint FR32X:$src)),
4636 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4637 def : Pat<(f64 (frint FR64X:$src)),
4638 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4639 def : Pat<(f32 (ftrunc FR32X:$src)),
4640 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4641 def : Pat<(f64 (ftrunc FR64X:$src)),
4642 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4643}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644
4645def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004646 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004647def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004648 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004650 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004652 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004653def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004654 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655
4656def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004657 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004658def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004659 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004661 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004663 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004665 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004666
4667//-------------------------------------------------
4668// Integer truncate and extend operations
4669//-------------------------------------------------
4670
4671multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4672 RegisterClass dstRC, RegisterClass srcRC,
4673 RegisterClass KRC, X86MemOperand x86memop> {
4674 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4675 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004676 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004677 []>, EVEX;
4678
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004679 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4680 (ins KRC:$mask, srcRC:$src),
4681 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004682 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004683 []>, EVEX, EVEX_K;
4684
4685 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686 (ins KRC:$mask, srcRC:$src),
4687 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004688 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004689 []>, EVEX, EVEX_KZ;
4690
4691 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004694
4695 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4696 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004697 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004698 []>, EVEX, EVEX_K;
4699
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004700}
Michael Liao5bf95782014-12-04 05:20:33 +00004701defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004702 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4703defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4704 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4705defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4706 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4707defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4708 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4709defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4710 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4711defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4712 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4713defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4714 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4715defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4716 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4717defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4718 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4719defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4720 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4721defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4722 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4723defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4724 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4725defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4726 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4727defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4728 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4729defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4730 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4731
4732def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4733def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4734def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4735def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4736def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4737
4738def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004739 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004740def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004741 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004743 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004745 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746
4747
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004748multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4749 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4750 PatFrag mem_frag, X86MemOperand x86memop,
4751 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004752
4753 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4754 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004755 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004756 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004757
4758 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4759 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004760 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004761 []>, EVEX, EVEX_K;
4762
4763 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4764 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004765 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004766 []>, EVEX, EVEX_KZ;
4767
4768 let mayLoad = 1 in {
4769 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004770 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004771 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772 [(set DstRC:$dst,
4773 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4774 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004775
4776 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4777 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004778 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004779 []>,
4780 EVEX, EVEX_K;
4781
4782 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4783 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004784 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004785 []>,
4786 EVEX, EVEX_KZ;
4787 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004788}
4789
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004790defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004791 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4792 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004793defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004794 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4795 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004796defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004797 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4798 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004799defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004800 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4801 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004802defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004803 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4804 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004805
4806defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004807 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4808 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004809defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004810 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4811 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004812defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004813 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4814 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004815defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4817 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004818defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4820 EVEX_CD8<32, CD8VH>;
4821
4822//===----------------------------------------------------------------------===//
4823// GATHER - SCATTER Operations
4824
4825multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4826 RegisterClass RC, X86MemOperand memop> {
4827let mayLoad = 1,
4828 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4829 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4830 (ins RC:$src1, KRC:$mask, memop:$src2),
4831 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004832 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833 []>, EVEX, EVEX_K;
4834}
Cameron McInally45325962014-03-26 13:50:50 +00004835
4836let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4838 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4840 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004841}
4842
4843let ExeDomain = SSEPackedSingle in {
4844defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4845 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4847 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004848}
Michael Liao5bf95782014-12-04 05:20:33 +00004849
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4851 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4852defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4853 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4854
4855defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4856 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4857defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4858 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4859
4860multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4861 RegisterClass RC, X86MemOperand memop> {
4862let mayStore = 1, Constraints = "$mask = $mask_wb" in
4863 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4864 (ins memop:$dst, KRC:$mask, RC:$src2),
4865 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004866 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004867 []>, EVEX, EVEX_K;
4868}
4869
Cameron McInally45325962014-03-26 13:50:50 +00004870let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4872 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004873defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4874 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004875}
4876
4877let ExeDomain = SSEPackedSingle in {
4878defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4879 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4881 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004882}
4883
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4885 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4886defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4887 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4888
4889defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4890 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4891defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4892 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4893
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004894// prefetch
4895multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4896 RegisterClass KRC, X86MemOperand memop> {
4897 let Predicates = [HasPFI], hasSideEffects = 1 in
4898 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004899 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004900 []>, EVEX, EVEX_K;
4901}
4902
4903defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4904 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4905
4906defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4907 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4908
4909defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4910 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4911
4912defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4913 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004914
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004915defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4916 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4917
4918defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4919 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4920
4921defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4922 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4923
4924defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4925 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4926
4927defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4928 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4929
4930defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4931 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4932
4933defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4934 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4935
4936defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4937 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4938
4939defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4940 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4941
4942defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4943 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4944
4945defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4946 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4947
4948defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4949 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004950//===----------------------------------------------------------------------===//
4951// VSHUFPS - VSHUFPD Operations
4952
4953multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4954 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4955 Domain d> {
4956 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004957 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004958 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004959 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4961 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004962 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004964 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004966 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004967 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4968 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004969 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004970}
4971
4972defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004973 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004975 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004977def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4978 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4979def : Pat<(v16i32 (X86Shufp VR512:$src1,
4980 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4981 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4982
4983def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4984 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4985def : Pat<(v8i64 (X86Shufp VR512:$src1,
4986 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4987 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004988
Adam Nemet5ed17da2014-08-21 19:50:07 +00004989multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004990 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004991 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004992 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004993 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004994 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004995 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004996 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004997
Adam Nemetf92139d2014-08-05 17:22:50 +00004998 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00004999 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5000 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005001
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005002 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005003 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005004 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005005 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005006 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005007 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005008 []>, EVEX_4V;
5009}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005010defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5011defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005012
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005013// Helper fragments to match sext vXi1 to vXiY.
5014def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5015def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5016
5017multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5018 RegisterClass KRC, RegisterClass RC,
5019 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5020 string BrdcstStr> {
5021 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005023 []>, EVEX;
5024 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005025 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005026 []>, EVEX, EVEX_K;
5027 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5028 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005029 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005030 []>, EVEX, EVEX_KZ;
5031 let mayLoad = 1 in {
5032 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5033 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005034 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005035 []>, EVEX;
5036 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5037 (ins KRC:$mask, x86memop:$src),
5038 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005039 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005040 []>, EVEX, EVEX_K;
5041 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5042 (ins KRC:$mask, x86memop:$src),
5043 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005044 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005045 []>, EVEX, EVEX_KZ;
5046 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5047 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005048 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005049 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5050 []>, EVEX, EVEX_B;
5051 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5052 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005053 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005054 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5055 []>, EVEX, EVEX_B, EVEX_K;
5056 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5057 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005058 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005059 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5060 BrdcstStr, "}"),
5061 []>, EVEX, EVEX_B, EVEX_KZ;
5062 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005063}
5064
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005065defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5066 i512mem, i32mem, "{1to16}">, EVEX_V512,
5067 EVEX_CD8<32, CD8VF>;
5068defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5069 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5070 EVEX_CD8<64, CD8VF>;
5071
5072def : Pat<(xor
5073 (bc_v16i32 (v16i1sextv16i32)),
5074 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5075 (VPABSDZrr VR512:$src)>;
5076def : Pat<(xor
5077 (bc_v8i64 (v8i1sextv8i64)),
5078 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5079 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005080
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005081def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5082 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005083 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005084def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5085 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005086 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005087
Michael Liao5bf95782014-12-04 05:20:33 +00005088multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005089 RegisterClass RC, RegisterClass KRC,
5090 X86MemOperand x86memop,
5091 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005092 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005093 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5094 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005095 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005096 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005097 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005098 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5099 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005100 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005101 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005102 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005103 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5104 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005105 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005106 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5107 []>, EVEX, EVEX_B;
5108 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5109 (ins KRC:$mask, RC:$src),
5110 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005111 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005112 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005113 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005114 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5115 (ins KRC:$mask, x86memop:$src),
5116 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005117 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005118 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005119 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005120 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5121 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005122 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005123 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5124 BrdcstStr, "}"),
5125 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005126
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005127 let Constraints = "$src1 = $dst" in {
5128 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5129 (ins RC:$src1, KRC:$mask, RC:$src2),
5130 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005131 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005132 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005133 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005134 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5135 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5136 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005137 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005138 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005139 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005140 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5141 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005142 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005143 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5144 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005145 }
5146 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005147}
5148
5149let Predicates = [HasCDI] in {
5150defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005151 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005152 EVEX_V512, EVEX_CD8<32, CD8VF>;
5153
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005154
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005155defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005156 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005157 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005158
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005159}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005160
5161def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5162 GR16:$mask),
5163 (VPCONFLICTDrrk VR512:$src1,
5164 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5165
5166def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5167 GR8:$mask),
5168 (VPCONFLICTQrrk VR512:$src1,
5169 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005170
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005171let Predicates = [HasCDI] in {
5172defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5173 i512mem, i32mem, "{1to16}">,
5174 EVEX_V512, EVEX_CD8<32, CD8VF>;
5175
5176
5177defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5178 i512mem, i64mem, "{1to8}">,
5179 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5180
5181}
5182
5183def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5184 GR16:$mask),
5185 (VPLZCNTDrrk VR512:$src1,
5186 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5187
5188def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5189 GR8:$mask),
5190 (VPLZCNTQrrk VR512:$src1,
5191 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5192
Cameron McInally0d0489c2014-06-16 14:12:28 +00005193def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5194 (VPLZCNTDrm addr:$src)>;
5195def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5196 (VPLZCNTDrr VR512:$src)>;
5197def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5198 (VPLZCNTQrm addr:$src)>;
5199def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5200 (VPLZCNTQrr VR512:$src)>;
5201
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005202def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5203def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5204def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005205
5206def : Pat<(store VK1:$src, addr:$dst),
5207 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5208
5209def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5210 (truncstore node:$val, node:$ptr), [{
5211 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5212}]>;
5213
5214def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5215 (MOV8mr addr:$dst, GR8:$src)>;
5216
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005217multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5218def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005219 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005220 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5221}
Michael Liao5bf95782014-12-04 05:20:33 +00005222
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005223multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5224 string OpcodeStr, Predicate prd> {
5225let Predicates = [prd] in
5226 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5227
5228 let Predicates = [prd, HasVLX] in {
5229 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5230 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5231 }
5232}
5233
5234multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5235 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5236 HasBWI>;
5237 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5238 HasBWI>, VEX_W;
5239 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5240 HasDQI>;
5241 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5242 HasDQI>, VEX_W;
5243}
Michael Liao5bf95782014-12-04 05:20:33 +00005244
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005245defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005246
5247//===----------------------------------------------------------------------===//
5248// AVX-512 - COMPRESS and EXPAND
5249//
5250multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5251 string OpcodeStr> {
5252 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5253 (ins _.KRCWM:$mask, _.RC:$src),
5254 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5255 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5256 _.ImmAllZerosV)))]>, EVEX_KZ;
5257
5258 let Constraints = "$src0 = $dst" in
5259 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5260 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5261 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5262 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5263 _.RC:$src0)))]>, EVEX_K;
5264
5265 let mayStore = 1 in {
5266 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5267 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5268 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5269 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5270 addr:$dst)]>,
5271 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5272 }
5273}
5274
5275multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5276 AVX512VLVectorVTInfo VTInfo> {
5277 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5278
5279 let Predicates = [HasVLX] in {
5280 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5281 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5282 }
5283}
5284
5285defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5286 EVEX;
5287defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5288 EVEX, VEX_W;
5289defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5290 EVEX;
5291defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5292 EVEX, VEX_W;
5293
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005294// expand
5295multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5296 string OpcodeStr> {
5297 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5298 (ins _.KRCWM:$mask, _.RC:$src),
5299 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5300 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5301 _.ImmAllZerosV)))]>, EVEX_KZ;
5302
5303 let Constraints = "$src0 = $dst" in
5304 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5305 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5306 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5307 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5308 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5309
5310 let mayLoad = 1, Constraints = "$src0 = $dst" in
5311 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5312 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5313 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5314 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5315 (_.VT (bitconvert
5316 (_.LdFrag addr:$src))),
5317 _.RC:$src0)))]>,
5318 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5319
5320 let mayLoad = 1 in
5321 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5322 (ins _.KRCWM:$mask, _.MemOp:$src),
5323 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5324 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5325 (_.VT (bitconvert (_.LdFrag addr:$src))),
5326 _.ImmAllZerosV)))]>,
5327 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5328
5329}
5330
5331multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5332 AVX512VLVectorVTInfo VTInfo> {
5333 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5334
5335 let Predicates = [HasVLX] in {
5336 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5337 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5338 }
5339}
5340
5341defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5342 EVEX;
5343defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5344 EVEX, VEX_W;
5345defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5346 EVEX;
5347defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5348 EVEX, VEX_W;