blob: 18bf367e05016ce246d3c34dbe661ea42da13f0c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
72 cl::desc("Enable code placement pass for ARM."),
73 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000476
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SETCC, MVT::i32, Expand);
478 setOperationAction(ISD::SETCC, MVT::f32, Expand);
479 setOperationAction(ISD::SETCC, MVT::f64, Expand);
480 setOperationAction(ISD::SELECT, MVT::i32, Expand);
481 setOperationAction(ISD::SELECT, MVT::f32, Expand);
482 setOperationAction(ISD::SELECT, MVT::f64, Expand);
483 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
484 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
485 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
488 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
489 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
490 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
491 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000493 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN, MVT::f64, Expand);
495 setOperationAction(ISD::FSIN, MVT::f32, Expand);
496 setOperationAction(ISD::FCOS, MVT::f32, Expand);
497 setOperationAction(ISD::FCOS, MVT::f64, Expand);
498 setOperationAction(ISD::FREM, MVT::f64, Expand);
499 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000500 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000503 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::FPOW, MVT::f64, Expand);
505 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000506
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000507 // Various VFP goodness
508 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000509 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
510 if (Subtarget->hasVFP2()) {
511 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
512 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
513 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
514 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
515 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000516 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000517 if (!Subtarget->hasFP16()) {
518 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
519 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 }
Evan Cheng110cf482008-04-01 01:50:16 +0000521 }
Evan Chenga8e29892007-01-19 07:51:42 +0000522
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000523 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000524 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000525 setTargetDAGCombine(ISD::ADD);
526 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000527 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000528
Evan Chenga8e29892007-01-19 07:51:42 +0000529 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000530
Evan Chengf7d87ee2010-05-21 00:43:17 +0000531 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
532 setSchedulingPreference(Sched::RegPressure);
533 else
534 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000535
536 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000537
538 if (EnableARMCodePlacement)
539 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000540}
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
543 switch (Opcode) {
544 default: return 0;
545 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
547 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000548 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000549 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
550 case ARMISD::tCALL: return "ARMISD::tCALL";
551 case ARMISD::BRCOND: return "ARMISD::BRCOND";
552 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000553 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000554 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
555 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
556 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000557 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000558 case ARMISD::CMPFP: return "ARMISD::CMPFP";
559 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
560 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
561 case ARMISD::CMOV: return "ARMISD::CMOV";
562 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000563
Jim Grosbach3482c802010-01-18 19:58:49 +0000564 case ARMISD::RBIT: return "ARMISD::RBIT";
565
Bob Wilson76a312b2010-03-19 22:51:32 +0000566 case ARMISD::FTOSI: return "ARMISD::FTOSI";
567 case ARMISD::FTOUI: return "ARMISD::FTOUI";
568 case ARMISD::SITOF: return "ARMISD::SITOF";
569 case ARMISD::UITOF: return "ARMISD::UITOF";
570
Evan Chenga8e29892007-01-19 07:51:42 +0000571 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
572 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
573 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000574
Jim Grosbache5165492009-11-09 00:11:35 +0000575 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
576 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000577
Evan Chengc5942082009-10-28 06:55:03 +0000578 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
579 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
580
Dale Johannesen51e28e62010-06-03 21:09:53 +0000581 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
582
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000583 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000584
Evan Cheng86198642009-08-07 00:34:42 +0000585 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
586
Jim Grosbach3728e962009-12-10 00:11:09 +0000587 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
588 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
589
Bob Wilson5bafff32009-06-22 23:27:02 +0000590 case ARMISD::VCEQ: return "ARMISD::VCEQ";
591 case ARMISD::VCGE: return "ARMISD::VCGE";
592 case ARMISD::VCGEU: return "ARMISD::VCGEU";
593 case ARMISD::VCGT: return "ARMISD::VCGT";
594 case ARMISD::VCGTU: return "ARMISD::VCGTU";
595 case ARMISD::VTST: return "ARMISD::VTST";
596
597 case ARMISD::VSHL: return "ARMISD::VSHL";
598 case ARMISD::VSHRs: return "ARMISD::VSHRs";
599 case ARMISD::VSHRu: return "ARMISD::VSHRu";
600 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
601 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
602 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
603 case ARMISD::VSHRN: return "ARMISD::VSHRN";
604 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
605 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
606 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
607 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
608 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
609 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
610 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
611 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
612 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
613 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
614 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
615 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
616 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
617 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000618 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000619 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000620 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000621 case ARMISD::VREV64: return "ARMISD::VREV64";
622 case ARMISD::VREV32: return "ARMISD::VREV32";
623 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000624 case ARMISD::VZIP: return "ARMISD::VZIP";
625 case ARMISD::VUZP: return "ARMISD::VUZP";
626 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000627 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000628 case ARMISD::FMAX: return "ARMISD::FMAX";
629 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000630 }
631}
632
Evan Cheng06b666c2010-05-15 02:18:07 +0000633/// getRegClassFor - Return the register class that should be used for the
634/// specified value type.
635TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
636 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
637 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
638 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000639 if (Subtarget->hasNEON()) {
640 if (VT == MVT::v4i64)
641 return ARM::QQPRRegisterClass;
642 else if (VT == MVT::v8i64)
643 return ARM::QQQQPRRegisterClass;
644 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000645 return TargetLowering::getRegClassFor(VT);
646}
647
Bill Wendlingb4202b82009-07-01 18:50:55 +0000648/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000649unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000650 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000651}
652
Evan Cheng1cc39842010-05-20 23:26:43 +0000653Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000654 unsigned NumVals = N->getNumValues();
655 if (!NumVals)
656 return Sched::RegPressure;
657
658 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000659 EVT VT = N->getValueType(i);
660 if (VT.isFloatingPoint() || VT.isVector())
661 return Sched::Latency;
662 }
Evan Chengc10f5432010-05-28 23:25:23 +0000663
664 if (!N->isMachineOpcode())
665 return Sched::RegPressure;
666
667 // Load are scheduled for latency even if there instruction itinerary
668 // is not available.
669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
670 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
671 if (TID.mayLoad())
672 return Sched::Latency;
673
674 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
675 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
676 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000677 return Sched::RegPressure;
678}
679
Evan Chenga8e29892007-01-19 07:51:42 +0000680//===----------------------------------------------------------------------===//
681// Lowering Code
682//===----------------------------------------------------------------------===//
683
Evan Chenga8e29892007-01-19 07:51:42 +0000684/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
685static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
686 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000687 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000688 case ISD::SETNE: return ARMCC::NE;
689 case ISD::SETEQ: return ARMCC::EQ;
690 case ISD::SETGT: return ARMCC::GT;
691 case ISD::SETGE: return ARMCC::GE;
692 case ISD::SETLT: return ARMCC::LT;
693 case ISD::SETLE: return ARMCC::LE;
694 case ISD::SETUGT: return ARMCC::HI;
695 case ISD::SETUGE: return ARMCC::HS;
696 case ISD::SETULT: return ARMCC::LO;
697 case ISD::SETULE: return ARMCC::LS;
698 }
699}
700
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000701/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
702static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000703 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000704 CondCode2 = ARMCC::AL;
705 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000706 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000707 case ISD::SETEQ:
708 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
709 case ISD::SETGT:
710 case ISD::SETOGT: CondCode = ARMCC::GT; break;
711 case ISD::SETGE:
712 case ISD::SETOGE: CondCode = ARMCC::GE; break;
713 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000714 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000715 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
716 case ISD::SETO: CondCode = ARMCC::VC; break;
717 case ISD::SETUO: CondCode = ARMCC::VS; break;
718 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
719 case ISD::SETUGT: CondCode = ARMCC::HI; break;
720 case ISD::SETUGE: CondCode = ARMCC::PL; break;
721 case ISD::SETLT:
722 case ISD::SETULT: CondCode = ARMCC::LT; break;
723 case ISD::SETLE:
724 case ISD::SETULE: CondCode = ARMCC::LE; break;
725 case ISD::SETNE:
726 case ISD::SETUNE: CondCode = ARMCC::NE; break;
727 }
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730//===----------------------------------------------------------------------===//
731// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732//===----------------------------------------------------------------------===//
733
734#include "ARMGenCallingConv.inc"
735
736// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000737static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 CCValAssign::LocInfo &LocInfo,
739 CCState &State, bool CanFail) {
740 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
741
742 // Try to get the first register.
743 if (unsigned Reg = State.AllocateReg(RegList, 4))
744 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
745 else {
746 // For the 2nd half of a v2f64, do not fail.
747 if (CanFail)
748 return false;
749
750 // Put the whole thing on the stack.
751 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
752 State.AllocateStack(8, 4),
753 LocVT, LocInfo));
754 return true;
755 }
756
757 // Try to get the second register.
758 if (unsigned Reg = State.AllocateReg(RegList, 4))
759 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
760 else
761 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
762 State.AllocateStack(4, 4),
763 LocVT, LocInfo));
764 return true;
765}
766
Owen Andersone50ed302009-08-10 22:56:29 +0000767static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768 CCValAssign::LocInfo &LocInfo,
769 ISD::ArgFlagsTy &ArgFlags,
770 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000771 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
772 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000774 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
775 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000776 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000777}
778
779// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000780static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000781 CCValAssign::LocInfo &LocInfo,
782 CCState &State, bool CanFail) {
783 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
784 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
785
786 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
787 if (Reg == 0) {
788 // For the 2nd half of a v2f64, do not just fail.
789 if (CanFail)
790 return false;
791
792 // Put the whole thing on the stack.
793 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
794 State.AllocateStack(8, 8),
795 LocVT, LocInfo));
796 return true;
797 }
798
799 unsigned i;
800 for (i = 0; i < 2; ++i)
801 if (HiRegList[i] == Reg)
802 break;
803
804 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
805 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
806 LocVT, LocInfo));
807 return true;
808}
809
Owen Andersone50ed302009-08-10 22:56:29 +0000810static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000811 CCValAssign::LocInfo &LocInfo,
812 ISD::ArgFlagsTy &ArgFlags,
813 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
815 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
818 return false;
819 return true; // we handled it
820}
821
Owen Andersone50ed302009-08-10 22:56:29 +0000822static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000823 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000824 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
825 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
826
Bob Wilsone65586b2009-04-17 20:40:45 +0000827 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
828 if (Reg == 0)
829 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000830
Bob Wilsone65586b2009-04-17 20:40:45 +0000831 unsigned i;
832 for (i = 0; i < 2; ++i)
833 if (HiRegList[i] == Reg)
834 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000837 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000838 LocVT, LocInfo));
839 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840}
841
Owen Andersone50ed302009-08-10 22:56:29 +0000842static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000843 CCValAssign::LocInfo &LocInfo,
844 ISD::ArgFlagsTy &ArgFlags,
845 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000846 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
847 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000849 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000850 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851}
852
Owen Andersone50ed302009-08-10 22:56:29 +0000853static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854 CCValAssign::LocInfo &LocInfo,
855 ISD::ArgFlagsTy &ArgFlags,
856 CCState &State) {
857 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
858 State);
859}
860
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000861/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
862/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000863CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000864 bool Return,
865 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000866 switch (CC) {
867 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000868 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000869 case CallingConv::C:
870 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000871 // Use target triple & subtarget features to do actual dispatch.
872 if (Subtarget->isAAPCS_ABI()) {
873 if (Subtarget->hasVFP2() &&
874 FloatABIType == FloatABI::Hard && !isVarArg)
875 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
876 else
877 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
878 } else
879 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000880 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000881 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000882 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000883 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000884 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000885 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000886 }
887}
888
Dan Gohman98ca4f22009-08-05 01:29:28 +0000889/// LowerCallResult - Lower the result values of a call into the
890/// appropriate copies out of appropriate physical registers.
891SDValue
892ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000893 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894 const SmallVectorImpl<ISD::InputArg> &Ins,
895 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000896 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000897
Bob Wilson1f595bb2009-04-17 19:07:39 +0000898 // Assign locations to each value returned by this call.
899 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000900 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000901 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000903 CCAssignFnForNode(CallConv, /* Return*/ true,
904 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000905
906 // Copy all of the result registers out of their specified physreg.
907 for (unsigned i = 0; i != RVLocs.size(); ++i) {
908 CCValAssign VA = RVLocs[i];
909
Bob Wilson80915242009-04-25 00:33:20 +0000910 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000912 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000915 Chain = Lo.getValue(1);
916 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000919 InFlag);
920 Chain = Hi.getValue(1);
921 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000922 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000923
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 if (VA.getLocVT() == MVT::v2f64) {
925 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
926 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
927 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000928
929 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 Chain = Lo.getValue(1);
932 InFlag = Lo.getValue(2);
933 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 Chain = Hi.getValue(1);
936 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000937 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
939 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000940 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000942 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
943 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000944 Chain = Val.getValue(1);
945 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946 }
Bob Wilson80915242009-04-25 00:33:20 +0000947
948 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000949 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000950 case CCValAssign::Full: break;
951 case CCValAssign::BCvt:
952 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
953 break;
954 }
955
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 }
958
Dan Gohman98ca4f22009-08-05 01:29:28 +0000959 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960}
961
962/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
963/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000964/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965/// a byval function parameter.
966/// Sometimes what we are copying is the end of a larger object, the part that
967/// does not fit in registers.
968static SDValue
969CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
970 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
971 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000974 /*isVolatile=*/false, /*AlwaysInline=*/false,
975 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976}
977
Bob Wilsondee46d72009-04-17 20:35:10 +0000978/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
981 SDValue StackPtr, SDValue Arg,
982 DebugLoc dl, SelectionDAG &DAG,
983 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000984 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000985 unsigned LocMemOffset = VA.getLocMemOffset();
986 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
987 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
988 if (Flags.isByVal()) {
989 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
990 }
991 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000992 PseudoSourceValue::getStack(), LocMemOffset,
993 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000994}
995
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 SDValue Chain, SDValue &Arg,
998 RegsToPassVector &RegsToPass,
999 CCValAssign &VA, CCValAssign &NextVA,
1000 SDValue &StackPtr,
1001 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001002 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001003
Jim Grosbache5165492009-11-09 00:11:35 +00001004 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1007
1008 if (NextVA.isRegLoc())
1009 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1010 else {
1011 assert(NextVA.isMemLoc());
1012 if (StackPtr.getNode() == 0)
1013 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1014
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1016 dl, DAG, NextVA,
1017 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001018 }
1019}
1020
Dan Gohman98ca4f22009-08-05 01:29:28 +00001021/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001022/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1023/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001025ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001026 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001027 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028 const SmallVectorImpl<ISD::OutputArg> &Outs,
1029 const SmallVectorImpl<ISD::InputArg> &Ins,
1030 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001031 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001032 MachineFunction &MF = DAG.getMachineFunction();
1033 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1034 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001035 // Temporarily disable tail calls so things don't break.
1036 if (!EnableARMTailCalls)
1037 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001038 if (isTailCall) {
1039 // Check if it's really possible to do a tail call.
1040 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1041 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1042 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001043 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1044 // detected sibcalls.
1045 if (isTailCall) {
1046 ++NumTailCalls;
1047 IsSibCall = true;
1048 }
1049 }
Evan Chenga8e29892007-01-19 07:51:42 +00001050
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051 // Analyze operands of the call, assigning locations to each operand.
1052 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1054 *DAG.getContext());
1055 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001056 CCAssignFnForNode(CallConv, /* Return*/ false,
1057 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001058
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059 // Get a count of how many bytes are to be pushed on the stack.
1060 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001061
Dale Johannesen51e28e62010-06-03 21:09:53 +00001062 // For tail calls, memory operands are available in our caller's stack.
1063 if (IsSibCall)
1064 NumBytes = 0;
1065
Evan Chenga8e29892007-01-19 07:51:42 +00001066 // Adjust the stack pointer for the new arguments...
1067 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001068 if (!IsSibCall)
1069 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001071 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001072
Bob Wilson5bafff32009-06-22 23:27:02 +00001073 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001075
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001077 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1079 i != e;
1080 ++i, ++realArgIdx) {
1081 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001082 SDValue Arg = Outs[realArgIdx].Val;
1083 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001084
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 // Promote the value if needed.
1086 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001087 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 case CCValAssign::Full: break;
1089 case CCValAssign::SExt:
1090 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1091 break;
1092 case CCValAssign::ZExt:
1093 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1094 break;
1095 case CCValAssign::AExt:
1096 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1097 break;
1098 case CCValAssign::BCvt:
1099 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1100 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001101 }
1102
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001103 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001104 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 if (VA.getLocVT() == MVT::v2f64) {
1106 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1107 DAG.getConstant(0, MVT::i32));
1108 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1109 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1113
1114 VA = ArgLocs[++i]; // skip ahead to next loc
1115 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001117 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1118 } else {
1119 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001120
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1122 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001123 }
1124 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127 }
1128 } else if (VA.isRegLoc()) {
1129 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001130 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1134 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 }
Evan Chenga8e29892007-01-19 07:51:42 +00001136 }
1137
1138 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001140 &MemOpChains[0], MemOpChains.size());
1141
1142 // Build a sequence of copy-to-reg nodes chained together with token chain
1143 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001144 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001145 // Tail call byval lowering might overwrite argument registers so in case of
1146 // tail call optimization the copies to registers are lowered later.
1147 if (!isTailCall)
1148 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1149 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1150 RegsToPass[i].second, InFlag);
1151 InFlag = Chain.getValue(1);
1152 }
Evan Chenga8e29892007-01-19 07:51:42 +00001153
Dale Johannesen51e28e62010-06-03 21:09:53 +00001154 // For tail calls lower the arguments to the 'real' stack slot.
1155 if (isTailCall) {
1156 // Force all the incoming stack arguments to be loaded from the stack
1157 // before any new outgoing arguments are stored to the stack, because the
1158 // outgoing stack slots may alias the incoming argument stack slots, and
1159 // the alias isn't otherwise explicit. This is slightly more conservative
1160 // than necessary, because it means that each store effectively depends
1161 // on every argument instead of just those arguments it would clobber.
1162
1163 // Do not flag preceeding copytoreg stuff together with the following stuff.
1164 InFlag = SDValue();
1165 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1166 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1167 RegsToPass[i].second, InFlag);
1168 InFlag = Chain.getValue(1);
1169 }
1170 InFlag =SDValue();
1171 }
1172
Bill Wendling056292f2008-09-16 21:48:12 +00001173 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1174 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1175 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001176 bool isDirect = false;
1177 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001178 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001179 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001180
1181 if (EnableARMLongCalls) {
1182 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1183 && "long-calls with non-static relocation model!");
1184 // Handle a global address or an external symbol. If it's not one of
1185 // those, the target's already in a register, so we don't need to do
1186 // anything extra.
1187 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001188 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001189 // Create a constant pool entry for the callee address
1190 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1191 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1192 ARMPCLabelIndex,
1193 ARMCP::CPValue, 0);
1194 // Get the address of the callee into a register
1195 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1196 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1197 Callee = DAG.getLoad(getPointerTy(), dl,
1198 DAG.getEntryNode(), CPAddr,
1199 PseudoSourceValue::getConstantPool(), 0,
1200 false, false, 0);
1201 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1202 const char *Sym = S->getSymbol();
1203
1204 // Create a constant pool entry for the callee address
1205 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1206 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1207 Sym, ARMPCLabelIndex, 0);
1208 // Get the address of the callee into a register
1209 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1210 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1211 Callee = DAG.getLoad(getPointerTy(), dl,
1212 DAG.getEntryNode(), CPAddr,
1213 PseudoSourceValue::getConstantPool(), 0,
1214 false, false, 0);
1215 }
1216 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001217 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001218 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001219 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001220 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001221 getTargetMachine().getRelocationModel() != Reloc::Static;
1222 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001223 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001224 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001225 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001226 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001227 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001228 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001229 ARMPCLabelIndex,
1230 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001231 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001233 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001234 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001235 PseudoSourceValue::getConstantPool(), 0,
1236 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001237 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001238 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001240 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001241 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001242 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001243 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001244 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001245 getTargetMachine().getRelocationModel() != Reloc::Static;
1246 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001247 // tBX takes a register source operand.
1248 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001249 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001250 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001251 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001252 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001253 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001255 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001256 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001257 PseudoSourceValue::getConstantPool(), 0,
1258 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001260 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001261 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001262 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001263 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001264 }
1265
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001266 // FIXME: handle tail calls differently.
1267 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001268 if (Subtarget->isThumb()) {
1269 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001270 CallOpc = ARMISD::CALL_NOLINK;
1271 else
1272 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1273 } else {
1274 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001275 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1276 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001277 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001278 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001279 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001281 InFlag = Chain.getValue(1);
1282 }
1283
Dan Gohman475871a2008-07-27 21:46:04 +00001284 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001285 Ops.push_back(Chain);
1286 Ops.push_back(Callee);
1287
1288 // Add argument registers to the end of the list so that they are known live
1289 // into the call.
1290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1291 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1292 RegsToPass[i].second.getValueType()));
1293
Gabor Greifba36cb52008-08-28 21:40:38 +00001294 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001295 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296
1297 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001298 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001299 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300
Duncan Sands4bdcb612008-07-02 17:40:58 +00001301 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001303 InFlag = Chain.getValue(1);
1304
Chris Lattnere563bbc2008-10-11 22:08:30 +00001305 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1306 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001308 InFlag = Chain.getValue(1);
1309
Bob Wilson1f595bb2009-04-17 19:07:39 +00001310 // Handle result values, copying them out of physregs into vregs that we
1311 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1313 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001314}
1315
Dale Johannesen51e28e62010-06-03 21:09:53 +00001316/// MatchingStackOffset - Return true if the given stack call argument is
1317/// already available in the same position (relatively) of the caller's
1318/// incoming argument stack.
1319static
1320bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1321 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1322 const ARMInstrInfo *TII) {
1323 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1324 int FI = INT_MAX;
1325 if (Arg.getOpcode() == ISD::CopyFromReg) {
1326 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1327 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1328 return false;
1329 MachineInstr *Def = MRI->getVRegDef(VR);
1330 if (!Def)
1331 return false;
1332 if (!Flags.isByVal()) {
1333 if (!TII->isLoadFromStackSlot(Def, FI))
1334 return false;
1335 } else {
1336// unsigned Opcode = Def->getOpcode();
1337// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1338// Def->getOperand(1).isFI()) {
1339// FI = Def->getOperand(1).getIndex();
1340// Bytes = Flags.getByValSize();
1341// } else
1342 return false;
1343 }
1344 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1345 if (Flags.isByVal())
1346 // ByVal argument is passed in as a pointer but it's now being
1347 // dereferenced. e.g.
1348 // define @foo(%struct.X* %A) {
1349 // tail call @bar(%struct.X* byval %A)
1350 // }
1351 return false;
1352 SDValue Ptr = Ld->getBasePtr();
1353 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1354 if (!FINode)
1355 return false;
1356 FI = FINode->getIndex();
1357 } else
1358 return false;
1359
1360 assert(FI != INT_MAX);
1361 if (!MFI->isFixedObjectIndex(FI))
1362 return false;
1363 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1364}
1365
1366/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1367/// for tail call optimization. Targets which want to do tail call
1368/// optimization should implement this function.
1369bool
1370ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1371 CallingConv::ID CalleeCC,
1372 bool isVarArg,
1373 bool isCalleeStructRet,
1374 bool isCallerStructRet,
1375 const SmallVectorImpl<ISD::OutputArg> &Outs,
1376 const SmallVectorImpl<ISD::InputArg> &Ins,
1377 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378 const Function *CallerF = DAG.getMachineFunction().getFunction();
1379 CallingConv::ID CallerCC = CallerF->getCallingConv();
1380 bool CCMatch = CallerCC == CalleeCC;
1381
1382 // Look for obvious safe cases to perform tail call optimization that do not
1383 // require ABI changes. This is what gcc calls sibcall.
1384
Jim Grosbach7616b642010-06-16 23:45:49 +00001385 // Do not sibcall optimize vararg calls unless the call site is not passing
1386 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001387 if (isVarArg && !Outs.empty())
1388 return false;
1389
1390 // Also avoid sibcall optimization if either caller or callee uses struct
1391 // return semantics.
1392 if (isCalleeStructRet || isCallerStructRet)
1393 return false;
1394
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001395 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001396 // emitEpilogue is not ready for them.
1397 if (Subtarget->isThumb1Only())
1398 return false;
1399
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001400 // For the moment, we can only do this to functions defined in this
1401 // compilation, or to indirect calls. A Thumb B to an ARM function,
1402 // or vice versa, is not easily fixed up in the linker unlike BL.
1403 // (We could do this by loading the address of the callee into a register;
1404 // that is an extra instruction over the direct call and burns a register
1405 // as well, so is not likely to be a win.)
Evan Cheng0110ac62010-06-19 01:01:32 +00001406 if (isa<ExternalSymbolSDNode>(Callee))
1407 return false;
1408
1409 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001410 const GlobalValue *GV = G->getGlobal();
1411 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001412 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001413 }
1414
Dale Johannesen51e28e62010-06-03 21:09:53 +00001415 // If the calling conventions do not match, then we'd better make sure the
1416 // results are returned in the same way as what the caller expects.
1417 if (!CCMatch) {
1418 SmallVector<CCValAssign, 16> RVLocs1;
1419 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1420 RVLocs1, *DAG.getContext());
1421 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1422
1423 SmallVector<CCValAssign, 16> RVLocs2;
1424 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1425 RVLocs2, *DAG.getContext());
1426 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1427
1428 if (RVLocs1.size() != RVLocs2.size())
1429 return false;
1430 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1431 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1432 return false;
1433 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1434 return false;
1435 if (RVLocs1[i].isRegLoc()) {
1436 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1437 return false;
1438 } else {
1439 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1440 return false;
1441 }
1442 }
1443 }
1444
1445 // If the callee takes no arguments then go on to check the results of the
1446 // call.
1447 if (!Outs.empty()) {
1448 // Check if stack adjustment is needed. For now, do not do this if any
1449 // argument is passed on the stack.
1450 SmallVector<CCValAssign, 16> ArgLocs;
1451 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1452 ArgLocs, *DAG.getContext());
1453 CCInfo.AnalyzeCallOperands(Outs,
1454 CCAssignFnForNode(CalleeCC, false, isVarArg));
1455 if (CCInfo.getNextStackOffset()) {
1456 MachineFunction &MF = DAG.getMachineFunction();
1457
1458 // Check if the arguments are already laid out in the right way as
1459 // the caller's fixed stack objects.
1460 MachineFrameInfo *MFI = MF.getFrameInfo();
1461 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1462 const ARMInstrInfo *TII =
1463 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001464 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1465 i != e;
1466 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001467 CCValAssign &VA = ArgLocs[i];
1468 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001469 SDValue Arg = Outs[realArgIdx].Val;
1470 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471 if (VA.getLocInfo() == CCValAssign::Indirect)
1472 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001473 if (VA.needsCustom()) {
1474 // f64 and vector types are split into multiple registers or
1475 // register/stack-slot combinations. The types will not match
1476 // the registers; give up on memory f64 refs until we figure
1477 // out what to do about this.
1478 if (!VA.isRegLoc())
1479 return false;
1480 if (!ArgLocs[++i].isRegLoc())
1481 return false;
1482 if (RegVT == MVT::v2f64) {
1483 if (!ArgLocs[++i].isRegLoc())
1484 return false;
1485 if (!ArgLocs[++i].isRegLoc())
1486 return false;
1487 }
1488 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1490 MFI, MRI, TII))
1491 return false;
1492 }
1493 }
1494 }
1495 }
1496
1497 return true;
1498}
1499
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500SDValue
1501ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001502 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001504 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001505
Bob Wilsondee46d72009-04-17 20:35:10 +00001506 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001507 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001508
Bob Wilsondee46d72009-04-17 20:35:10 +00001509 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1511 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001514 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1515 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001516
1517 // If this is the first return lowered for this function, add
1518 // the regs to the liveout set for the function.
1519 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1520 for (unsigned i = 0; i != RVLocs.size(); ++i)
1521 if (RVLocs[i].isRegLoc())
1522 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001523 }
1524
Bob Wilson1f595bb2009-04-17 19:07:39 +00001525 SDValue Flag;
1526
1527 // Copy the result values into the output registers.
1528 for (unsigned i = 0, realRVLocIdx = 0;
1529 i != RVLocs.size();
1530 ++i, ++realRVLocIdx) {
1531 CCValAssign &VA = RVLocs[i];
1532 assert(VA.isRegLoc() && "Can only return in registers!");
1533
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535
1536 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001537 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 case CCValAssign::Full: break;
1539 case CCValAssign::BCvt:
1540 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1541 break;
1542 }
1543
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1548 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001549 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001551
1552 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1553 Flag = Chain.getValue(1);
1554 VA = RVLocs[++i]; // skip ahead to next loc
1555 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1556 HalfGPRs.getValue(1), Flag);
1557 Flag = Chain.getValue(1);
1558 VA = RVLocs[++i]; // skip ahead to next loc
1559
1560 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1562 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001563 }
1564 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1565 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001566 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001568 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001569 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570 VA = RVLocs[++i]; // skip ahead to next loc
1571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1572 Flag);
1573 } else
1574 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1575
Bob Wilsondee46d72009-04-17 20:35:10 +00001576 // Guarantee that all emitted copies are
1577 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001578 Flag = Chain.getValue(1);
1579 }
1580
1581 SDValue result;
1582 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001584 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001586
1587 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001588}
1589
Bob Wilsonb62d2572009-11-03 00:02:05 +00001590// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1591// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1592// one of the above mentioned nodes. It has to be wrapped because otherwise
1593// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1594// be used to form addressing mode. These wrapped nodes will be selected
1595// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001596static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001597 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001598 // FIXME there is no actual debug info here
1599 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001600 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001601 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001602 if (CP->isMachineConstantPoolEntry())
1603 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1604 CP->getAlignment());
1605 else
1606 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1607 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001609}
1610
Dan Gohmand858e902010-04-17 15:26:15 +00001611SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1612 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001613 MachineFunction &MF = DAG.getMachineFunction();
1614 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1615 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001616 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001617 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001618 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001619 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1620 SDValue CPAddr;
1621 if (RelocM == Reloc::Static) {
1622 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1623 } else {
1624 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001625 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001626 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1627 ARMCP::CPBlockAddress,
1628 PCAdj);
1629 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1630 }
1631 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1632 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001633 PseudoSourceValue::getConstantPool(), 0,
1634 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001635 if (RelocM == Reloc::Static)
1636 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001637 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001638 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001639}
1640
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001642SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001643ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001644 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001645 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001646 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001647 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001648 MachineFunction &MF = DAG.getMachineFunction();
1649 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1650 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001651 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001652 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001653 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001654 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001656 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001657 PseudoSourceValue::getConstantPool(), 0,
1658 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660
Evan Chenge7e0d622009-11-06 22:24:13 +00001661 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001662 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001663
1664 // call __tls_get_addr.
1665 ArgListTy Args;
1666 ArgListEntry Entry;
1667 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001668 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001669 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001670 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001671 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001672 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1673 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001675 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001676 return CallResult.first;
1677}
1678
1679// Lower ISD::GlobalTLSAddress using the "initial exec" or
1680// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001681SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001682ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001683 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001684 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001685 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001686 SDValue Offset;
1687 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001688 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001689 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001690 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001691
Chris Lattner4fb63d02009-07-15 04:12:33 +00001692 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001693 MachineFunction &MF = DAG.getMachineFunction();
1694 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1695 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1696 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001697 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1698 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001699 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001700 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001701 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001703 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001704 PseudoSourceValue::getConstantPool(), 0,
1705 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001706 Chain = Offset.getValue(1);
1707
Evan Chenge7e0d622009-11-06 22:24:13 +00001708 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001709 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001710
Evan Cheng9eda6892009-10-31 03:39:36 +00001711 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001712 PseudoSourceValue::getConstantPool(), 0,
1713 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001714 } else {
1715 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001716 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001717 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001719 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001720 PseudoSourceValue::getConstantPool(), 0,
1721 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001722 }
1723
1724 // The address of the thread local variable is the add of the thread
1725 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001726 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001727}
1728
Dan Gohman475871a2008-07-27 21:46:04 +00001729SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001730ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731 // TODO: implement the "local dynamic" model
1732 assert(Subtarget->isTargetELF() &&
1733 "TLS not implemented for non-ELF targets");
1734 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1735 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1736 // otherwise use the "Local Exec" TLS Model
1737 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1738 return LowerToTLSGeneralDynamicModel(GA, DAG);
1739 else
1740 return LowerToTLSExecModels(GA, DAG);
1741}
1742
Dan Gohman475871a2008-07-27 21:46:04 +00001743SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001744 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001745 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001746 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001747 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001748 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1749 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001750 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001751 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001752 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001753 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001755 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001756 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001757 PseudoSourceValue::getConstantPool(), 0,
1758 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001760 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001762 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001763 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001764 PseudoSourceValue::getGOT(), 0,
1765 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001766 return Result;
1767 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001768 // If we have T2 ops, we can materialize the address directly via movt/movw
1769 // pair. This is always cheaper.
1770 if (Subtarget->useMovt()) {
1771 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1772 DAG.getTargetGlobalAddress(GV, PtrVT));
1773 } else {
1774 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1775 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1776 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001777 PseudoSourceValue::getConstantPool(), 0,
1778 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001779 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001780 }
1781}
1782
Dan Gohman475871a2008-07-27 21:46:04 +00001783SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001785 MachineFunction &MF = DAG.getMachineFunction();
1786 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1787 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001788 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001789 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001790 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001791 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001793 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001794 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001796 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001797 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1798 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001799 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001800 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001803
Evan Cheng9eda6892009-10-31 03:39:36 +00001804 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001805 PseudoSourceValue::getConstantPool(), 0,
1806 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001808
1809 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001810 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001811 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001812 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001813
Evan Cheng63476a82009-09-03 07:04:02 +00001814 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001815 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001816 PseudoSourceValue::getGOT(), 0,
1817 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001818
1819 return Result;
1820}
1821
Dan Gohman475871a2008-07-27 21:46:04 +00001822SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001823 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001824 assert(Subtarget->isTargetELF() &&
1825 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001826 MachineFunction &MF = DAG.getMachineFunction();
1827 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1828 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001829 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001830 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001831 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001832 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1833 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001834 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001835 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001837 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001838 PseudoSourceValue::getConstantPool(), 0,
1839 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001840 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001841 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001842}
1843
Jim Grosbach0e0da732009-05-12 23:59:14 +00001844SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001845ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1846 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001847 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001848 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1849 Op.getOperand(1), Val);
1850}
1851
1852SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001853ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1854 DebugLoc dl = Op.getDebugLoc();
1855 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1856 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1857}
1858
1859SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001860ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001861 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001862 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001863 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001864 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001865 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001866 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001867 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001868 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1869 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001870 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001871 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001872 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1873 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001874 EVT PtrVT = getPointerTy();
1875 DebugLoc dl = Op.getDebugLoc();
1876 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1877 SDValue CPAddr;
1878 unsigned PCAdj = (RelocM != Reloc::PIC_)
1879 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001880 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001881 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1882 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001883 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001885 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001886 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001887 PseudoSourceValue::getConstantPool(), 0,
1888 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001889
1890 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001892 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1893 }
1894 return Result;
1895 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001896 }
1897}
1898
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001899static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001900 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001901 DebugLoc dl = Op.getDebugLoc();
1902 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001903 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001904 // v6 and v7 can both handle barriers directly, but need handled a bit
1905 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1906 // never get here.
1907 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1908 if (Subtarget->hasV7Ops())
1909 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1910 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1911 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1912 DAG.getConstant(0, MVT::i32));
1913 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1914 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001915}
1916
Dan Gohman1e93df62010-04-17 14:41:14 +00001917static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1918 MachineFunction &MF = DAG.getMachineFunction();
1919 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1920
Evan Chenga8e29892007-01-19 07:51:42 +00001921 // vastart just stores the address of the VarArgsFrameIndex slot into the
1922 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001923 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001924 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001925 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001926 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001927 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1928 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001929}
1930
Dan Gohman475871a2008-07-27 21:46:04 +00001931SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001932ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1933 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001934 SDNode *Node = Op.getNode();
1935 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001936 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001937 SDValue Chain = Op.getOperand(0);
1938 SDValue Size = Op.getOperand(1);
1939 SDValue Align = Op.getOperand(2);
1940
1941 // Chain the dynamic stack allocation so that it doesn't modify the stack
1942 // pointer when other instructions are using the stack.
1943 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1944
1945 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1946 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1947 if (AlignVal > StackAlign)
1948 // Do this now since selection pass cannot introduce new target
1949 // independent node.
1950 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1951
1952 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1953 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1954 // do even more horrible hack later.
1955 MachineFunction &MF = DAG.getMachineFunction();
1956 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1957 if (AFI->isThumb1OnlyFunction()) {
1958 bool Negate = true;
1959 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1960 if (C) {
1961 uint32_t Val = C->getZExtValue();
1962 if (Val <= 508 && ((Val & 3) == 0))
1963 Negate = false;
1964 }
1965 if (Negate)
1966 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1967 }
1968
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001970 SDValue Ops1[] = { Chain, Size, Align };
1971 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1972 Chain = Res.getValue(1);
1973 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1974 DAG.getIntPtrConstant(0, true), SDValue());
1975 SDValue Ops2[] = { Res, Chain };
1976 return DAG.getMergeValues(Ops2, 2, dl);
1977}
1978
1979SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001980ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1981 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001982 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001983 MachineFunction &MF = DAG.getMachineFunction();
1984 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1985
1986 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001987 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001988 RC = ARM::tGPRRegisterClass;
1989 else
1990 RC = ARM::GPRRegisterClass;
1991
1992 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00001993 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001995
1996 SDValue ArgValue2;
1997 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001998 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001999 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002000
2001 // Create load node to retrieve arguments from the stack.
2002 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002003 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002004 PseudoSourceValue::getFixedStack(FI), 0,
2005 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002006 } else {
2007 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002009 }
2010
Jim Grosbache5165492009-11-09 00:11:35 +00002011 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002012}
2013
2014SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002016 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 const SmallVectorImpl<ISD::InputArg>
2018 &Ins,
2019 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002020 SmallVectorImpl<SDValue> &InVals)
2021 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022
Bob Wilson1f595bb2009-04-17 19:07:39 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 MachineFrameInfo *MFI = MF.getFrameInfo();
2025
Bob Wilson1f595bb2009-04-17 19:07:39 +00002026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2027
2028 // Assign locations to all of the incoming arguments.
2029 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2031 *DAG.getContext());
2032 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002033 CCAssignFnForNode(CallConv, /* Return*/ false,
2034 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002035
2036 SmallVector<SDValue, 16> ArgValues;
2037
2038 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2039 CCValAssign &VA = ArgLocs[i];
2040
Bob Wilsondee46d72009-04-17 20:35:10 +00002041 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002042 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002043 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044
Bob Wilson5bafff32009-06-22 23:27:02 +00002045 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 // f64 and vector types are split up into multiple registers or
2048 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002050 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002052 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002053 SDValue ArgValue2;
2054 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002055 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002056 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2057 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2058 PseudoSourceValue::getFixedStack(FI), 0,
2059 false, false, 0);
2060 } else {
2061 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2062 Chain, DAG, dl);
2063 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2065 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2069 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002071
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 } else {
2073 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002074
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002080 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002082 RC = (AFI->isThumb1OnlyFunction() ?
2083 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002085 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002086
2087 // Transform the arguments in physical registers into virtual ones.
2088 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002090 }
2091
2092 // If this is an 8 or 16-bit value, it is really passed promoted
2093 // to 32 bits. Insert an assert[sz]ext to capture this, then
2094 // truncate to the right size.
2095 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002096 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002097 case CCValAssign::Full: break;
2098 case CCValAssign::BCvt:
2099 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2100 break;
2101 case CCValAssign::SExt:
2102 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2103 DAG.getValueType(VA.getValVT()));
2104 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2105 break;
2106 case CCValAssign::ZExt:
2107 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2108 DAG.getValueType(VA.getValVT()));
2109 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2110 break;
2111 }
2112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002114
2115 } else { // VA.isRegLoc()
2116
2117 // sanity check
2118 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002120
2121 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002122 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002123
Bob Wilsondee46d72009-04-17 20:35:10 +00002124 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002125 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002126 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002127 PseudoSourceValue::getFixedStack(FI), 0,
2128 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002129 }
2130 }
2131
2132 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002133 if (isVarArg) {
2134 static const unsigned GPRArgRegs[] = {
2135 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2136 };
2137
Bob Wilsondee46d72009-04-17 20:35:10 +00002138 unsigned NumGPRs = CCInfo.getFirstUnallocated
2139 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002140
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002141 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2142 unsigned VARegSize = (4 - NumGPRs) * 4;
2143 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002144 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002145 if (VARegSaveSize) {
2146 // If this function is vararg, store any remaining integer argument regs
2147 // to their spots on the stack so that they may be loaded by deferencing
2148 // the result of va_next.
2149 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002150 AFI->setVarArgsFrameIndex(
2151 MFI->CreateFixedObject(VARegSaveSize,
2152 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002153 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002154 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2155 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002156
Dan Gohman475871a2008-07-27 21:46:04 +00002157 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002158 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002159 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002160 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002161 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002162 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002163 RC = ARM::GPRRegisterClass;
2164
Bob Wilson998e1252009-04-20 18:36:57 +00002165 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002167 SDValue Store =
2168 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002169 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2170 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002171 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002172 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002173 DAG.getConstant(4, getPointerTy()));
2174 }
2175 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002178 } else
2179 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002180 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002181 }
2182
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002184}
2185
2186/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002187static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002188 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002189 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002190 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002191 // Maybe this has already been legalized into the constant pool?
2192 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002194 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002195 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002196 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002197 }
2198 }
2199 return false;
2200}
2201
Evan Chenga8e29892007-01-19 07:51:42 +00002202/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2203/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002204SDValue
2205ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002206 SDValue &ARMCC, SelectionDAG &DAG,
2207 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002208 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002209 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002210 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002211 // Constant does not fit, try adjusting it by one?
2212 switch (CC) {
2213 default: break;
2214 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002215 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002216 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002217 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002219 }
2220 break;
2221 case ISD::SETULT:
2222 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002223 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002224 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002226 }
2227 break;
2228 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002229 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002230 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002231 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002233 }
2234 break;
2235 case ISD::SETULE:
2236 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002237 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002238 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002240 }
2241 break;
2242 }
2243 }
2244 }
2245
2246 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002247 ARMISD::NodeType CompareType;
2248 switch (CondCode) {
2249 default:
2250 CompareType = ARMISD::CMP;
2251 break;
2252 case ARMCC::EQ:
2253 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002254 // Uses only Z Flag
2255 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002256 break;
2257 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2259 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002260}
2261
2262/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002263static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002264 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002266 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2270 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002271}
2272
Dan Gohmand858e902010-04-17 15:26:15 +00002273SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002274 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue LHS = Op.getOperand(0);
2276 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002277 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue TrueVal = Op.getOperand(2);
2279 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002280 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002281
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002285 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002286 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002287 }
2288
2289 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002290 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002291
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2293 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002294 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2295 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002296 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002297 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002299 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002300 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002301 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002302 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002303 }
2304 return Result;
2305}
2306
Dan Gohmand858e902010-04-17 15:26:15 +00002307SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002309 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue LHS = Op.getOperand(2);
2311 SDValue RHS = Op.getOperand(3);
2312 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002313 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002314
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002318 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002320 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002321 }
2322
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002324 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002325 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002326
Dale Johannesende064702009-02-06 21:50:26 +00002327 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2329 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2330 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002332 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002333 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002336 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002337 }
2338 return Res;
2339}
2340
Dan Gohmand858e902010-04-17 15:26:15 +00002341SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Chain = Op.getOperand(0);
2343 SDValue Table = Op.getOperand(1);
2344 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002345 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002346
Owen Andersone50ed302009-08-10 22:56:29 +00002347 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002348 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2349 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002350 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002351 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002353 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2354 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002355 if (Subtarget->isThumb2()) {
2356 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2357 // which does another jump to the destination. This also makes it easier
2358 // to translate it to TBB / TBH later.
2359 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002361 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002362 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002363 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002364 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002365 PseudoSourceValue::getJumpTable(), 0,
2366 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002367 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002368 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002369 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002370 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002371 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002372 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002373 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002375 }
Evan Chenga8e29892007-01-19 07:51:42 +00002376}
2377
Bob Wilson76a312b2010-03-19 22:51:32 +00002378static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2379 DebugLoc dl = Op.getDebugLoc();
2380 unsigned Opc;
2381
2382 switch (Op.getOpcode()) {
2383 default:
2384 assert(0 && "Invalid opcode!");
2385 case ISD::FP_TO_SINT:
2386 Opc = ARMISD::FTOSI;
2387 break;
2388 case ISD::FP_TO_UINT:
2389 Opc = ARMISD::FTOUI;
2390 break;
2391 }
2392 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2393 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2394}
2395
2396static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2397 EVT VT = Op.getValueType();
2398 DebugLoc dl = Op.getDebugLoc();
2399 unsigned Opc;
2400
2401 switch (Op.getOpcode()) {
2402 default:
2403 assert(0 && "Invalid opcode!");
2404 case ISD::SINT_TO_FP:
2405 Opc = ARMISD::SITOF;
2406 break;
2407 case ISD::UINT_TO_FP:
2408 Opc = ARMISD::UITOF;
2409 break;
2410 }
2411
2412 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2413 return DAG.getNode(Opc, dl, VT, Op);
2414}
2415
Dan Gohman475871a2008-07-27 21:46:04 +00002416static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002417 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002418 SDValue Tmp0 = Op.getOperand(0);
2419 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002420 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002421 EVT VT = Op.getValueType();
2422 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002423 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2424 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2426 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002427 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002428}
2429
Evan Cheng2457f2c2010-05-22 01:47:14 +00002430SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2431 MachineFunction &MF = DAG.getMachineFunction();
2432 MachineFrameInfo *MFI = MF.getFrameInfo();
2433 MFI->setReturnAddressIsTaken(true);
2434
2435 EVT VT = Op.getValueType();
2436 DebugLoc dl = Op.getDebugLoc();
2437 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2438 if (Depth) {
2439 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2440 SDValue Offset = DAG.getConstant(4, MVT::i32);
2441 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2442 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2443 NULL, 0, false, false, 0);
2444 }
2445
2446 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002447 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002448 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2449}
2450
Dan Gohmand858e902010-04-17 15:26:15 +00002451SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002452 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2453 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002454
Owen Andersone50ed302009-08-10 22:56:29 +00002455 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002456 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2457 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002458 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002459 ? ARM::R7 : ARM::R11;
2460 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2461 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002462 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2463 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002464 return FrameAddr;
2465}
2466
Bob Wilson9f3f0612010-04-17 05:30:19 +00002467/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2468/// expand a bit convert where either the source or destination type is i64 to
2469/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2470/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2471/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002472static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002473 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2474 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002475 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002476
Bob Wilson9f3f0612010-04-17 05:30:19 +00002477 // This function is only supposed to be called for i64 types, either as the
2478 // source or destination of the bit convert.
2479 EVT SrcVT = Op.getValueType();
2480 EVT DstVT = N->getValueType(0);
2481 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2482 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002483
Bob Wilson9f3f0612010-04-17 05:30:19 +00002484 // Turn i64->f64 into VMOVDRR.
2485 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2487 DAG.getConstant(0, MVT::i32));
2488 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2489 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002490 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2491 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002492 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002493
Jim Grosbache5165492009-11-09 00:11:35 +00002494 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002495 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2496 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2497 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2498 // Merge the pieces into a single i64 value.
2499 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2500 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002501
Bob Wilson9f3f0612010-04-17 05:30:19 +00002502 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002503}
2504
Bob Wilson5bafff32009-06-22 23:27:02 +00002505/// getZeroVector - Returns a vector of specified type with all zero elements.
2506///
Owen Andersone50ed302009-08-10 22:56:29 +00002507static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 assert(VT.isVector() && "Expected a vector type");
2509
2510 // Zero vectors are used to represent vector negation and in those cases
2511 // will be implemented with the NEON VNEG instruction. However, VNEG does
2512 // not support i64 elements, so sometimes the zero vectors will need to be
2513 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002514 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 // to their dest type. This ensures they get CSE'd.
2516 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002517 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2518 SmallVector<SDValue, 8> Ops;
2519 MVT TVT;
2520
2521 if (VT.getSizeInBits() == 64) {
2522 Ops.assign(8, Cst); TVT = MVT::v8i8;
2523 } else {
2524 Ops.assign(16, Cst); TVT = MVT::v16i8;
2525 }
2526 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002527
2528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2529}
2530
2531/// getOnesVector - Returns a vector of specified type with all bits set.
2532///
Owen Andersone50ed302009-08-10 22:56:29 +00002533static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 assert(VT.isVector() && "Expected a vector type");
2535
Bob Wilson929ffa22009-10-30 20:13:25 +00002536 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002537 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002539 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2540 SmallVector<SDValue, 8> Ops;
2541 MVT TVT;
2542
2543 if (VT.getSizeInBits() == 64) {
2544 Ops.assign(8, Cst); TVT = MVT::v8i8;
2545 } else {
2546 Ops.assign(16, Cst); TVT = MVT::v16i8;
2547 }
2548 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2551}
2552
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002553/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2554/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002555SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2556 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002557 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2558 EVT VT = Op.getValueType();
2559 unsigned VTBits = VT.getSizeInBits();
2560 DebugLoc dl = Op.getDebugLoc();
2561 SDValue ShOpLo = Op.getOperand(0);
2562 SDValue ShOpHi = Op.getOperand(1);
2563 SDValue ShAmt = Op.getOperand(2);
2564 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002565 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002566
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002567 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2568
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002569 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2570 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2571 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2572 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2573 DAG.getConstant(VTBits, MVT::i32));
2574 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2575 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002576 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002577
2578 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2579 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002580 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002581 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002582 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2583 CCR, Cmp);
2584
2585 SDValue Ops[2] = { Lo, Hi };
2586 return DAG.getMergeValues(Ops, 2, dl);
2587}
2588
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002589/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2590/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002591SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2592 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002593 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2594 EVT VT = Op.getValueType();
2595 unsigned VTBits = VT.getSizeInBits();
2596 DebugLoc dl = Op.getDebugLoc();
2597 SDValue ShOpLo = Op.getOperand(0);
2598 SDValue ShOpHi = Op.getOperand(1);
2599 SDValue ShAmt = Op.getOperand(2);
2600 SDValue ARMCC;
2601
2602 assert(Op.getOpcode() == ISD::SHL_PARTS);
2603 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2604 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2605 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2606 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2607 DAG.getConstant(VTBits, MVT::i32));
2608 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2609 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2610
2611 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2612 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2613 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002614 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002615 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2616 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2617 CCR, Cmp);
2618
2619 SDValue Ops[2] = { Lo, Hi };
2620 return DAG.getMergeValues(Ops, 2, dl);
2621}
2622
Jim Grosbach3482c802010-01-18 19:58:49 +00002623static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2624 const ARMSubtarget *ST) {
2625 EVT VT = N->getValueType(0);
2626 DebugLoc dl = N->getDebugLoc();
2627
2628 if (!ST->hasV6T2Ops())
2629 return SDValue();
2630
2631 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2632 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2633}
2634
Bob Wilson5bafff32009-06-22 23:27:02 +00002635static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2636 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002637 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002638 DebugLoc dl = N->getDebugLoc();
2639
2640 // Lower vector shifts on NEON to use VSHL.
2641 if (VT.isVector()) {
2642 assert(ST->hasNEON() && "unexpected vector shift");
2643
2644 // Left shifts translate directly to the vshiftu intrinsic.
2645 if (N->getOpcode() == ISD::SHL)
2646 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002648 N->getOperand(0), N->getOperand(1));
2649
2650 assert((N->getOpcode() == ISD::SRA ||
2651 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2652
2653 // NEON uses the same intrinsics for both left and right shifts. For
2654 // right shifts, the shift amounts are negative, so negate the vector of
2655 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002656 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2658 getZeroVector(ShiftVT, DAG, dl),
2659 N->getOperand(1));
2660 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2661 Intrinsic::arm_neon_vshifts :
2662 Intrinsic::arm_neon_vshiftu);
2663 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002665 N->getOperand(0), NegatedCount);
2666 }
2667
Eli Friedmance392eb2009-08-22 03:13:10 +00002668 // We can get here for a node like i32 = ISD::SHL i32, i64
2669 if (VT != MVT::i64)
2670 return SDValue();
2671
2672 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002673 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002674
Chris Lattner27a6c732007-11-24 07:07:01 +00002675 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2676 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002677 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002678 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002679
Chris Lattner27a6c732007-11-24 07:07:01 +00002680 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002681 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002682
Chris Lattner27a6c732007-11-24 07:07:01 +00002683 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002685 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002687 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002688
Chris Lattner27a6c732007-11-24 07:07:01 +00002689 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2690 // captures the result into a carry flag.
2691 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002693
Chris Lattner27a6c732007-11-24 07:07:01 +00002694 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002696
Chris Lattner27a6c732007-11-24 07:07:01 +00002697 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002699}
2700
Bob Wilson5bafff32009-06-22 23:27:02 +00002701static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2702 SDValue TmpOp0, TmpOp1;
2703 bool Invert = false;
2704 bool Swap = false;
2705 unsigned Opc = 0;
2706
2707 SDValue Op0 = Op.getOperand(0);
2708 SDValue Op1 = Op.getOperand(1);
2709 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002710 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002711 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2712 DebugLoc dl = Op.getDebugLoc();
2713
2714 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2715 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002716 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 case ISD::SETUNE:
2718 case ISD::SETNE: Invert = true; // Fallthrough
2719 case ISD::SETOEQ:
2720 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2721 case ISD::SETOLT:
2722 case ISD::SETLT: Swap = true; // Fallthrough
2723 case ISD::SETOGT:
2724 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2725 case ISD::SETOLE:
2726 case ISD::SETLE: Swap = true; // Fallthrough
2727 case ISD::SETOGE:
2728 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2729 case ISD::SETUGE: Swap = true; // Fallthrough
2730 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2731 case ISD::SETUGT: Swap = true; // Fallthrough
2732 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2733 case ISD::SETUEQ: Invert = true; // Fallthrough
2734 case ISD::SETONE:
2735 // Expand this to (OLT | OGT).
2736 TmpOp0 = Op0;
2737 TmpOp1 = Op1;
2738 Opc = ISD::OR;
2739 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2740 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2741 break;
2742 case ISD::SETUO: Invert = true; // Fallthrough
2743 case ISD::SETO:
2744 // Expand this to (OLT | OGE).
2745 TmpOp0 = Op0;
2746 TmpOp1 = Op1;
2747 Opc = ISD::OR;
2748 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2749 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2750 break;
2751 }
2752 } else {
2753 // Integer comparisons.
2754 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002755 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 case ISD::SETNE: Invert = true;
2757 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2758 case ISD::SETLT: Swap = true;
2759 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2760 case ISD::SETLE: Swap = true;
2761 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2762 case ISD::SETULT: Swap = true;
2763 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2764 case ISD::SETULE: Swap = true;
2765 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2766 }
2767
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002768 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002769 if (Opc == ARMISD::VCEQ) {
2770
2771 SDValue AndOp;
2772 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2773 AndOp = Op0;
2774 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2775 AndOp = Op1;
2776
2777 // Ignore bitconvert.
2778 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2779 AndOp = AndOp.getOperand(0);
2780
2781 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2782 Opc = ARMISD::VTST;
2783 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2784 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2785 Invert = !Invert;
2786 }
2787 }
2788 }
2789
2790 if (Swap)
2791 std::swap(Op0, Op1);
2792
2793 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2794
2795 if (Invert)
2796 Result = DAG.getNOT(dl, Result, VT);
2797
2798 return Result;
2799}
2800
Bob Wilsond3c42842010-06-14 22:19:57 +00002801/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2802/// valid vector constant for a NEON instruction with a "modified immediate"
2803/// operand (e.g., VMOV). If so, return either the constant being
2804/// splatted or the encoded value, depending on the DoEncode parameter. The
2805/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2806/// bits7-0=Immediate.
2807static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2808 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002809 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002810 unsigned Op, Cmode, Imm;
2811 EVT VT;
2812
Bob Wilson827b2102010-06-15 19:05:35 +00002813 // SplatBitSize is set to the smallest size that splats the vector, so a
2814 // zero vector will always have SplatBitSize == 8. However, NEON modified
2815 // immediate instructions others than VMOV do not support the 8-bit encoding
2816 // of a zero vector, and the default encoding of zero is supposed to be the
2817 // 32-bit version.
2818 if (SplatBits == 0)
2819 SplatBitSize = 32;
2820
Bob Wilson1a913ed2010-06-11 21:34:50 +00002821 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 switch (SplatBitSize) {
2823 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002824 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002826 Cmode = 0xe;
2827 Imm = SplatBits;
2828 VT = MVT::i8;
2829 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002830
2831 case 16:
2832 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002833 VT = MVT::i16;
2834 if ((SplatBits & ~0xff) == 0) {
2835 // Value = 0x00nn: Op=x, Cmode=100x.
2836 Cmode = 0x8;
2837 Imm = SplatBits;
2838 break;
2839 }
2840 if ((SplatBits & ~0xff00) == 0) {
2841 // Value = 0xnn00: Op=x, Cmode=101x.
2842 Cmode = 0xa;
2843 Imm = SplatBits >> 8;
2844 break;
2845 }
2846 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002847
2848 case 32:
2849 // NEON's 32-bit VMOV supports splat values where:
2850 // * only one byte is nonzero, or
2851 // * the least significant byte is 0xff and the second byte is nonzero, or
2852 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002853 VT = MVT::i32;
2854 if ((SplatBits & ~0xff) == 0) {
2855 // Value = 0x000000nn: Op=x, Cmode=000x.
2856 Cmode = 0;
2857 Imm = SplatBits;
2858 break;
2859 }
2860 if ((SplatBits & ~0xff00) == 0) {
2861 // Value = 0x0000nn00: Op=x, Cmode=001x.
2862 Cmode = 0x2;
2863 Imm = SplatBits >> 8;
2864 break;
2865 }
2866 if ((SplatBits & ~0xff0000) == 0) {
2867 // Value = 0x00nn0000: Op=x, Cmode=010x.
2868 Cmode = 0x4;
2869 Imm = SplatBits >> 16;
2870 break;
2871 }
2872 if ((SplatBits & ~0xff000000) == 0) {
2873 // Value = 0xnn000000: Op=x, Cmode=011x.
2874 Cmode = 0x6;
2875 Imm = SplatBits >> 24;
2876 break;
2877 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002878
2879 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002880 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2881 // Value = 0x0000nnff: Op=x, Cmode=1100.
2882 Cmode = 0xc;
2883 Imm = SplatBits >> 8;
2884 SplatBits |= 0xff;
2885 break;
2886 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002887
2888 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002889 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2890 // Value = 0x00nnffff: Op=x, Cmode=1101.
2891 Cmode = 0xd;
2892 Imm = SplatBits >> 16;
2893 SplatBits |= 0xffff;
2894 break;
2895 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002896
2897 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2898 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2899 // VMOV.I32. A (very) minor optimization would be to replicate the value
2900 // and fall through here to test for a valid 64-bit splat. But, then the
2901 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002902 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002903
2904 case 64: {
2905 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002906 if (!isVMOV)
2907 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002908 uint64_t BitMask = 0xff;
2909 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002910 unsigned ImmMask = 1;
2911 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002913 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002915 Imm |= ImmMask;
2916 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002918 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002920 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922 // Op=1, Cmode=1110.
2923 Op = 1;
2924 Cmode = 0xe;
2925 SplatBits = Val;
2926 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 break;
2928 }
2929
Bob Wilson1a913ed2010-06-11 21:34:50 +00002930 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002931 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002932 return SDValue();
2933 }
2934
2935 if (DoEncode)
2936 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2937 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002938}
2939
Bob Wilsond3c42842010-06-14 22:19:57 +00002940
2941/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2942/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2943/// size, return the encoded value for that immediate. The ByteSize field
2944/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002945SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2946 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2948 APInt SplatBits, SplatUndef;
2949 unsigned SplatBitSize;
2950 bool HasAnyUndefs;
2951 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2952 HasAnyUndefs, ByteSize * 8))
2953 return SDValue();
2954
2955 if (SplatBitSize > ByteSize * 8)
2956 return SDValue();
2957
Bob Wilsond3c42842010-06-14 22:19:57 +00002958 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002959 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002960}
2961
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002962static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2963 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002964 unsigned NumElts = VT.getVectorNumElements();
2965 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002966 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002967
2968 // If this is a VEXT shuffle, the immediate value is the index of the first
2969 // element. The other shuffle indices must be the successive elements after
2970 // the first one.
2971 unsigned ExpectedElt = Imm;
2972 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002973 // Increment the expected index. If it wraps around, it may still be
2974 // a VEXT but the source vectors must be swapped.
2975 ExpectedElt += 1;
2976 if (ExpectedElt == NumElts * 2) {
2977 ExpectedElt = 0;
2978 ReverseVEXT = true;
2979 }
2980
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002981 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002982 return false;
2983 }
2984
2985 // Adjust the index value if the source operands will be swapped.
2986 if (ReverseVEXT)
2987 Imm -= NumElts;
2988
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002989 return true;
2990}
2991
Bob Wilson8bb9e482009-07-26 00:39:34 +00002992/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2993/// instruction with the specified blocksize. (The order of the elements
2994/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002995static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2996 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002997 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2998 "Only possible block sizes for VREV are: 16, 32, 64");
2999
Bob Wilson8bb9e482009-07-26 00:39:34 +00003000 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003001 if (EltSz == 64)
3002 return false;
3003
3004 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003005 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003006
3007 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3008 return false;
3009
3010 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003011 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003012 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3013 return false;
3014 }
3015
3016 return true;
3017}
3018
Bob Wilsonc692cb72009-08-21 20:54:19 +00003019static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3020 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003021 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3022 if (EltSz == 64)
3023 return false;
3024
Bob Wilsonc692cb72009-08-21 20:54:19 +00003025 unsigned NumElts = VT.getVectorNumElements();
3026 WhichResult = (M[0] == 0 ? 0 : 1);
3027 for (unsigned i = 0; i < NumElts; i += 2) {
3028 if ((unsigned) M[i] != i + WhichResult ||
3029 (unsigned) M[i+1] != i + NumElts + WhichResult)
3030 return false;
3031 }
3032 return true;
3033}
3034
Bob Wilson324f4f12009-12-03 06:40:55 +00003035/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3036/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3037/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3038static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3039 unsigned &WhichResult) {
3040 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3041 if (EltSz == 64)
3042 return false;
3043
3044 unsigned NumElts = VT.getVectorNumElements();
3045 WhichResult = (M[0] == 0 ? 0 : 1);
3046 for (unsigned i = 0; i < NumElts; i += 2) {
3047 if ((unsigned) M[i] != i + WhichResult ||
3048 (unsigned) M[i+1] != i + WhichResult)
3049 return false;
3050 }
3051 return true;
3052}
3053
Bob Wilsonc692cb72009-08-21 20:54:19 +00003054static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3055 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003056 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3057 if (EltSz == 64)
3058 return false;
3059
Bob Wilsonc692cb72009-08-21 20:54:19 +00003060 unsigned NumElts = VT.getVectorNumElements();
3061 WhichResult = (M[0] == 0 ? 0 : 1);
3062 for (unsigned i = 0; i != NumElts; ++i) {
3063 if ((unsigned) M[i] != 2 * i + WhichResult)
3064 return false;
3065 }
3066
3067 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003068 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003069 return false;
3070
3071 return true;
3072}
3073
Bob Wilson324f4f12009-12-03 06:40:55 +00003074/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3075/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3076/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3077static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3078 unsigned &WhichResult) {
3079 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3080 if (EltSz == 64)
3081 return false;
3082
3083 unsigned Half = VT.getVectorNumElements() / 2;
3084 WhichResult = (M[0] == 0 ? 0 : 1);
3085 for (unsigned j = 0; j != 2; ++j) {
3086 unsigned Idx = WhichResult;
3087 for (unsigned i = 0; i != Half; ++i) {
3088 if ((unsigned) M[i + j * Half] != Idx)
3089 return false;
3090 Idx += 2;
3091 }
3092 }
3093
3094 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3095 if (VT.is64BitVector() && EltSz == 32)
3096 return false;
3097
3098 return true;
3099}
3100
Bob Wilsonc692cb72009-08-21 20:54:19 +00003101static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3102 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003103 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3104 if (EltSz == 64)
3105 return false;
3106
Bob Wilsonc692cb72009-08-21 20:54:19 +00003107 unsigned NumElts = VT.getVectorNumElements();
3108 WhichResult = (M[0] == 0 ? 0 : 1);
3109 unsigned Idx = WhichResult * NumElts / 2;
3110 for (unsigned i = 0; i != NumElts; i += 2) {
3111 if ((unsigned) M[i] != Idx ||
3112 (unsigned) M[i+1] != Idx + NumElts)
3113 return false;
3114 Idx += 1;
3115 }
3116
3117 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003118 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003119 return false;
3120
3121 return true;
3122}
3123
Bob Wilson324f4f12009-12-03 06:40:55 +00003124/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3125/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3126/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3127static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3128 unsigned &WhichResult) {
3129 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3130 if (EltSz == 64)
3131 return false;
3132
3133 unsigned NumElts = VT.getVectorNumElements();
3134 WhichResult = (M[0] == 0 ? 0 : 1);
3135 unsigned Idx = WhichResult * NumElts / 2;
3136 for (unsigned i = 0; i != NumElts; i += 2) {
3137 if ((unsigned) M[i] != Idx ||
3138 (unsigned) M[i+1] != Idx)
3139 return false;
3140 Idx += 1;
3141 }
3142
3143 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3144 if (VT.is64BitVector() && EltSz == 32)
3145 return false;
3146
3147 return true;
3148}
3149
3150
Owen Andersone50ed302009-08-10 22:56:29 +00003151static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003153 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 if (ConstVal->isNullValue())
3155 return getZeroVector(VT, DAG, dl);
3156 if (ConstVal->isAllOnesValue())
3157 return getOnesVector(VT, DAG, dl);
3158
Owen Andersone50ed302009-08-10 22:56:29 +00003159 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160 if (VT.is64BitVector()) {
3161 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 case 8: CanonicalVT = MVT::v8i8; break;
3163 case 16: CanonicalVT = MVT::v4i16; break;
3164 case 32: CanonicalVT = MVT::v2i32; break;
3165 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003166 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 }
3168 } else {
3169 assert(VT.is128BitVector() && "unknown splat vector size");
3170 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 case 8: CanonicalVT = MVT::v16i8; break;
3172 case 16: CanonicalVT = MVT::v8i16; break;
3173 case 32: CanonicalVT = MVT::v4i32; break;
3174 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003175 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176 }
3177 }
3178
3179 // Build a canonical splat for this value.
3180 SmallVector<SDValue, 8> Ops;
3181 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3182 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3183 Ops.size());
3184 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3185}
3186
3187// If this is a case we can't handle, return null and let the default
3188// expansion code take care of it.
3189static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003190 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003192 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
3194 APInt SplatBits, SplatUndef;
3195 unsigned SplatBitSize;
3196 bool HasAnyUndefs;
3197 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003198 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003199 // Check if an immediate VMOV works.
3200 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3201 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003202 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003203 if (Val.getNode())
3204 return BuildSplat(Val, VT, DAG, dl);
3205 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003206 }
3207
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003208 // Scan through the operands to see if only one value is used.
3209 unsigned NumElts = VT.getVectorNumElements();
3210 bool isOnlyLowElement = true;
3211 bool usesOnlyOneValue = true;
3212 bool isConstant = true;
3213 SDValue Value;
3214 for (unsigned i = 0; i < NumElts; ++i) {
3215 SDValue V = Op.getOperand(i);
3216 if (V.getOpcode() == ISD::UNDEF)
3217 continue;
3218 if (i > 0)
3219 isOnlyLowElement = false;
3220 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3221 isConstant = false;
3222
3223 if (!Value.getNode())
3224 Value = V;
3225 else if (V != Value)
3226 usesOnlyOneValue = false;
3227 }
3228
3229 if (!Value.getNode())
3230 return DAG.getUNDEF(VT);
3231
3232 if (isOnlyLowElement)
3233 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3234
3235 // If all elements are constants, fall back to the default expansion, which
3236 // will generate a load from the constant pool.
3237 if (isConstant)
3238 return SDValue();
3239
3240 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003241 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3242 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003243 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3244
3245 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003246 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3247 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003248 if (EltSize >= 32) {
3249 // Do the expansion with floating-point types, since that is what the VFP
3250 // registers are defined to use, and since i64 is not legal.
3251 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3252 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003253 SmallVector<SDValue, 8> Ops;
3254 for (unsigned i = 0; i < NumElts; ++i)
3255 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3256 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003257 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003258 }
3259
3260 return SDValue();
3261}
3262
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003263/// isShuffleMaskLegal - Targets can use this to indicate that they only
3264/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3265/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3266/// are assumed to be legal.
3267bool
3268ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3269 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003270 if (VT.getVectorNumElements() == 4 &&
3271 (VT.is128BitVector() || VT.is64BitVector())) {
3272 unsigned PFIndexes[4];
3273 for (unsigned i = 0; i != 4; ++i) {
3274 if (M[i] < 0)
3275 PFIndexes[i] = 8;
3276 else
3277 PFIndexes[i] = M[i];
3278 }
3279
3280 // Compute the index in the perfect shuffle table.
3281 unsigned PFTableIndex =
3282 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3283 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3284 unsigned Cost = (PFEntry >> 30);
3285
3286 if (Cost <= 4)
3287 return true;
3288 }
3289
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003290 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003291 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003292
Bob Wilson53dd2452010-06-07 23:53:38 +00003293 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3294 return (EltSize >= 32 ||
3295 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003296 isVREVMask(M, VT, 64) ||
3297 isVREVMask(M, VT, 32) ||
3298 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003299 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3300 isVTRNMask(M, VT, WhichResult) ||
3301 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003302 isVZIPMask(M, VT, WhichResult) ||
3303 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3304 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3305 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003306}
3307
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003308/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3309/// the specified operations to build the shuffle.
3310static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3311 SDValue RHS, SelectionDAG &DAG,
3312 DebugLoc dl) {
3313 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3314 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3315 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3316
3317 enum {
3318 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3319 OP_VREV,
3320 OP_VDUP0,
3321 OP_VDUP1,
3322 OP_VDUP2,
3323 OP_VDUP3,
3324 OP_VEXT1,
3325 OP_VEXT2,
3326 OP_VEXT3,
3327 OP_VUZPL, // VUZP, left result
3328 OP_VUZPR, // VUZP, right result
3329 OP_VZIPL, // VZIP, left result
3330 OP_VZIPR, // VZIP, right result
3331 OP_VTRNL, // VTRN, left result
3332 OP_VTRNR // VTRN, right result
3333 };
3334
3335 if (OpNum == OP_COPY) {
3336 if (LHSID == (1*9+2)*9+3) return LHS;
3337 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3338 return RHS;
3339 }
3340
3341 SDValue OpLHS, OpRHS;
3342 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3343 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3344 EVT VT = OpLHS.getValueType();
3345
3346 switch (OpNum) {
3347 default: llvm_unreachable("Unknown shuffle opcode!");
3348 case OP_VREV:
3349 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3350 case OP_VDUP0:
3351 case OP_VDUP1:
3352 case OP_VDUP2:
3353 case OP_VDUP3:
3354 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003355 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003356 case OP_VEXT1:
3357 case OP_VEXT2:
3358 case OP_VEXT3:
3359 return DAG.getNode(ARMISD::VEXT, dl, VT,
3360 OpLHS, OpRHS,
3361 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3362 case OP_VUZPL:
3363 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003364 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003365 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3366 case OP_VZIPL:
3367 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003368 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003369 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3370 case OP_VTRNL:
3371 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003372 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3373 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003374 }
3375}
3376
Bob Wilson5bafff32009-06-22 23:27:02 +00003377static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003378 SDValue V1 = Op.getOperand(0);
3379 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003380 DebugLoc dl = Op.getDebugLoc();
3381 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003382 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003383 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003384
Bob Wilson28865062009-08-13 02:13:04 +00003385 // Convert shuffles that are directly supported on NEON to target-specific
3386 // DAG nodes, instead of keeping them as shuffles and matching them again
3387 // during code selection. This is more efficient and avoids the possibility
3388 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003389 // FIXME: floating-point vectors should be canonicalized to integer vectors
3390 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003391 SVN->getMask(ShuffleMask);
3392
Bob Wilson53dd2452010-06-07 23:53:38 +00003393 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3394 if (EltSize <= 32) {
3395 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3396 int Lane = SVN->getSplatIndex();
3397 // If this is undef splat, generate it via "just" vdup, if possible.
3398 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003399
Bob Wilson53dd2452010-06-07 23:53:38 +00003400 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3401 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3402 }
3403 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3404 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003405 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003406
3407 bool ReverseVEXT;
3408 unsigned Imm;
3409 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3410 if (ReverseVEXT)
3411 std::swap(V1, V2);
3412 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3413 DAG.getConstant(Imm, MVT::i32));
3414 }
3415
3416 if (isVREVMask(ShuffleMask, VT, 64))
3417 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3418 if (isVREVMask(ShuffleMask, VT, 32))
3419 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3420 if (isVREVMask(ShuffleMask, VT, 16))
3421 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3422
3423 // Check for Neon shuffles that modify both input vectors in place.
3424 // If both results are used, i.e., if there are two shuffles with the same
3425 // source operands and with masks corresponding to both results of one of
3426 // these operations, DAG memoization will ensure that a single node is
3427 // used for both shuffles.
3428 unsigned WhichResult;
3429 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3430 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3431 V1, V2).getValue(WhichResult);
3432 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3433 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3434 V1, V2).getValue(WhichResult);
3435 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3436 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3437 V1, V2).getValue(WhichResult);
3438
3439 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3440 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3441 V1, V1).getValue(WhichResult);
3442 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3443 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3444 V1, V1).getValue(WhichResult);
3445 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3446 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3447 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003448 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003449
Bob Wilsonc692cb72009-08-21 20:54:19 +00003450 // If the shuffle is not directly supported and it has 4 elements, use
3451 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003452 unsigned NumElts = VT.getVectorNumElements();
3453 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003454 unsigned PFIndexes[4];
3455 for (unsigned i = 0; i != 4; ++i) {
3456 if (ShuffleMask[i] < 0)
3457 PFIndexes[i] = 8;
3458 else
3459 PFIndexes[i] = ShuffleMask[i];
3460 }
3461
3462 // Compute the index in the perfect shuffle table.
3463 unsigned PFTableIndex =
3464 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003465 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3466 unsigned Cost = (PFEntry >> 30);
3467
3468 if (Cost <= 4)
3469 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3470 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003471
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003472 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003473 if (EltSize >= 32) {
3474 // Do the expansion with floating-point types, since that is what the VFP
3475 // registers are defined to use, and since i64 is not legal.
3476 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3477 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3478 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3479 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003480 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003481 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003482 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003483 Ops.push_back(DAG.getUNDEF(EltVT));
3484 else
3485 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3486 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3487 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3488 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003489 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003490 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003491 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3492 }
3493
Bob Wilson22cac0d2009-08-14 05:16:33 +00003494 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003495}
3496
Bob Wilson5bafff32009-06-22 23:27:02 +00003497static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003498 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003499 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003500 SDValue Vec = Op.getOperand(0);
3501 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003502 assert(VT == MVT::i32 &&
3503 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3504 "unexpected type for custom-lowering vector extract");
3505 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003506}
3507
Bob Wilsona6d65862009-08-03 20:36:38 +00003508static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3509 // The only time a CONCAT_VECTORS operation can have legal types is when
3510 // two 64-bit vectors are concatenated to a 128-bit vector.
3511 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3512 "unexpected CONCAT_VECTORS");
3513 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003515 SDValue Op0 = Op.getOperand(0);
3516 SDValue Op1 = Op.getOperand(1);
3517 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3519 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003520 DAG.getIntPtrConstant(0));
3521 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3523 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003524 DAG.getIntPtrConstant(1));
3525 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003526}
3527
Dan Gohmand858e902010-04-17 15:26:15 +00003528SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003529 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003530 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003531 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003532 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003533 case ISD::GlobalAddress:
3534 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3535 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003536 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003537 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3538 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003539 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003540 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003541 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003542 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003543 case ISD::SINT_TO_FP:
3544 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3545 case ISD::FP_TO_SINT:
3546 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003547 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003548 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003549 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003550 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003551 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003552 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003553 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3554 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003555 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003556 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003557 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003558 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003559 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003560 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003561 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003562 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003563 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3564 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3565 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003566 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003567 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003568 }
Dan Gohman475871a2008-07-27 21:46:04 +00003569 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003570}
3571
Duncan Sands1607f052008-12-01 11:39:25 +00003572/// ReplaceNodeResults - Replace the results of node with an illegal result
3573/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003574void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3575 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003576 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003577 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003578 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003579 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003580 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003581 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003582 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003583 Res = ExpandBIT_CONVERT(N, DAG);
3584 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003585 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003586 case ISD::SRA:
3587 Res = LowerShift(N, DAG, Subtarget);
3588 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003589 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003590 if (Res.getNode())
3591 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003592}
Chris Lattner27a6c732007-11-24 07:07:01 +00003593
Evan Chenga8e29892007-01-19 07:51:42 +00003594//===----------------------------------------------------------------------===//
3595// ARM Scheduler Hooks
3596//===----------------------------------------------------------------------===//
3597
3598MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003599ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3600 MachineBasicBlock *BB,
3601 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003602 unsigned dest = MI->getOperand(0).getReg();
3603 unsigned ptr = MI->getOperand(1).getReg();
3604 unsigned oldval = MI->getOperand(2).getReg();
3605 unsigned newval = MI->getOperand(3).getReg();
3606 unsigned scratch = BB->getParent()->getRegInfo()
3607 .createVirtualRegister(ARM::GPRRegisterClass);
3608 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3609 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003610 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003611
3612 unsigned ldrOpc, strOpc;
3613 switch (Size) {
3614 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003615 case 1:
3616 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3617 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3618 break;
3619 case 2:
3620 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3621 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3622 break;
3623 case 4:
3624 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3625 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3626 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003627 }
3628
3629 MachineFunction *MF = BB->getParent();
3630 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3631 MachineFunction::iterator It = BB;
3632 ++It; // insert the new blocks after the current block
3633
3634 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3635 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3636 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3637 MF->insert(It, loop1MBB);
3638 MF->insert(It, loop2MBB);
3639 MF->insert(It, exitMBB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003640 exitMBB->transferSuccessors(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003641
3642 // thisMBB:
3643 // ...
3644 // fallthrough --> loop1MBB
3645 BB->addSuccessor(loop1MBB);
3646
3647 // loop1MBB:
3648 // ldrex dest, [ptr]
3649 // cmp dest, oldval
3650 // bne exitMBB
3651 BB = loop1MBB;
3652 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003653 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003654 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003655 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3656 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003657 BB->addSuccessor(loop2MBB);
3658 BB->addSuccessor(exitMBB);
3659
3660 // loop2MBB:
3661 // strex scratch, newval, [ptr]
3662 // cmp scratch, #0
3663 // bne loop1MBB
3664 BB = loop2MBB;
3665 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3666 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003667 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003668 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003669 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3670 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003671 BB->addSuccessor(loop1MBB);
3672 BB->addSuccessor(exitMBB);
3673
3674 // exitMBB:
3675 // ...
3676 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003677
Dan Gohman258c58c2010-07-06 15:49:48 +00003678 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003679
Jim Grosbach5278eb82009-12-11 01:42:04 +00003680 return BB;
3681}
3682
3683MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003684ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3685 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003686 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3687 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3688
3689 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003690 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003691 MachineFunction::iterator It = BB;
3692 ++It;
3693
3694 unsigned dest = MI->getOperand(0).getReg();
3695 unsigned ptr = MI->getOperand(1).getReg();
3696 unsigned incr = MI->getOperand(2).getReg();
3697 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003698
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003699 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003700 unsigned ldrOpc, strOpc;
3701 switch (Size) {
3702 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003703 case 1:
3704 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003705 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003706 break;
3707 case 2:
3708 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3709 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3710 break;
3711 case 4:
3712 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3713 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3714 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003715 }
3716
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003717 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3718 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3719 MF->insert(It, loopMBB);
3720 MF->insert(It, exitMBB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003721 exitMBB->transferSuccessors(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003722
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003723 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003724 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3725 unsigned scratch2 = (!BinOpcode) ? incr :
3726 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3727
3728 // thisMBB:
3729 // ...
3730 // fallthrough --> loopMBB
3731 BB->addSuccessor(loopMBB);
3732
3733 // loopMBB:
3734 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003735 // <binop> scratch2, dest, incr
3736 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003737 // cmp scratch, #0
3738 // bne- loopMBB
3739 // fallthrough --> exitMBB
3740 BB = loopMBB;
3741 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003742 if (BinOpcode) {
3743 // operand order needs to go the other way for NAND
3744 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3745 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3746 addReg(incr).addReg(dest)).addReg(0);
3747 else
3748 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3749 addReg(dest).addReg(incr)).addReg(0);
3750 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003751
3752 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3753 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003754 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003755 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003756 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3757 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003758
3759 BB->addSuccessor(loopMBB);
3760 BB->addSuccessor(exitMBB);
3761
3762 // exitMBB:
3763 // ...
3764 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003765
Dan Gohman258c58c2010-07-06 15:49:48 +00003766 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003767
Jim Grosbachc3c23542009-12-14 04:22:04 +00003768 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003769}
3770
3771MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003772ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003773 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003774 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003775 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003776 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003777 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003778 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003779 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003780 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003781
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003782 case ARM::ATOMIC_LOAD_ADD_I8:
3783 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3784 case ARM::ATOMIC_LOAD_ADD_I16:
3785 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3786 case ARM::ATOMIC_LOAD_ADD_I32:
3787 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003788
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003789 case ARM::ATOMIC_LOAD_AND_I8:
3790 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3791 case ARM::ATOMIC_LOAD_AND_I16:
3792 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3793 case ARM::ATOMIC_LOAD_AND_I32:
3794 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003795
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003796 case ARM::ATOMIC_LOAD_OR_I8:
3797 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3798 case ARM::ATOMIC_LOAD_OR_I16:
3799 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3800 case ARM::ATOMIC_LOAD_OR_I32:
3801 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003802
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003803 case ARM::ATOMIC_LOAD_XOR_I8:
3804 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3805 case ARM::ATOMIC_LOAD_XOR_I16:
3806 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3807 case ARM::ATOMIC_LOAD_XOR_I32:
3808 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003809
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003810 case ARM::ATOMIC_LOAD_NAND_I8:
3811 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3812 case ARM::ATOMIC_LOAD_NAND_I16:
3813 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3814 case ARM::ATOMIC_LOAD_NAND_I32:
3815 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003816
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003817 case ARM::ATOMIC_LOAD_SUB_I8:
3818 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3819 case ARM::ATOMIC_LOAD_SUB_I16:
3820 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3821 case ARM::ATOMIC_LOAD_SUB_I32:
3822 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003823
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003824 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3825 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3826 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003827
3828 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3829 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3830 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003831
Evan Cheng007ea272009-08-12 05:17:19 +00003832 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003833 // To "insert" a SELECT_CC instruction, we actually have to insert the
3834 // diamond control-flow pattern. The incoming instruction knows the
3835 // destination vreg to set, the condition code register to branch on, the
3836 // true/false values to select between, and a branch opcode to use.
3837 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003838 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003839 ++It;
3840
3841 // thisMBB:
3842 // ...
3843 // TrueVal = ...
3844 // cmpTY ccX, r1, r2
3845 // bCC copy1MBB
3846 // fallthrough --> copy0MBB
3847 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003848 MachineFunction *F = BB->getParent();
3849 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3850 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003851 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3852 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman258c58c2010-07-06 15:49:48 +00003853 F->insert(It, copy0MBB);
3854 F->insert(It, sinkMBB);
3855 // Update machine-CFG edges by first adding all successors of the current
3856 // block to the new block which will contain the Phi node for the select.
3857 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3858 E = BB->succ_end(); I != E; ++I)
3859 sinkMBB->addSuccessor(*I);
3860 // Next, remove all successors of the current block, and add the true
3861 // and fallthrough blocks as its successors.
3862 while (!BB->succ_empty())
3863 BB->removeSuccessor(BB->succ_begin());
3864 BB->addSuccessor(copy0MBB);
3865 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003866
Evan Chenga8e29892007-01-19 07:51:42 +00003867 // copy0MBB:
3868 // %FalseValue = ...
3869 // # fallthrough to sinkMBB
3870 BB = copy0MBB;
3871
3872 // Update machine-CFG edges
3873 BB->addSuccessor(sinkMBB);
3874
3875 // sinkMBB:
3876 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3877 // ...
3878 BB = sinkMBB;
Dan Gohman258c58c2010-07-06 15:49:48 +00003879 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003880 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3881 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3882
Dan Gohman258c58c2010-07-06 15:49:48 +00003883 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003884 return BB;
3885 }
Evan Cheng86198642009-08-07 00:34:42 +00003886
3887 case ARM::tANDsp:
3888 case ARM::tADDspr_:
3889 case ARM::tSUBspi_:
3890 case ARM::t2SUBrSPi_:
3891 case ARM::t2SUBrSPi12_:
3892 case ARM::t2SUBrSPs_: {
3893 MachineFunction *MF = BB->getParent();
3894 unsigned DstReg = MI->getOperand(0).getReg();
3895 unsigned SrcReg = MI->getOperand(1).getReg();
3896 bool DstIsDead = MI->getOperand(0).isDead();
3897 bool SrcIsKill = MI->getOperand(1).isKill();
3898
3899 if (SrcReg != ARM::SP) {
3900 // Copy the source to SP from virtual register.
3901 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3902 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3903 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman258c58c2010-07-06 15:49:48 +00003904 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00003905 .addReg(SrcReg, getKillRegState(SrcIsKill));
3906 }
3907
3908 unsigned OpOpc = 0;
3909 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3910 switch (MI->getOpcode()) {
3911 default:
3912 llvm_unreachable("Unexpected pseudo instruction!");
3913 case ARM::tANDsp:
3914 OpOpc = ARM::tAND;
3915 NeedPred = true;
3916 break;
3917 case ARM::tADDspr_:
3918 OpOpc = ARM::tADDspr;
3919 break;
3920 case ARM::tSUBspi_:
3921 OpOpc = ARM::tSUBspi;
3922 break;
3923 case ARM::t2SUBrSPi_:
3924 OpOpc = ARM::t2SUBrSPi;
3925 NeedPred = true; NeedCC = true;
3926 break;
3927 case ARM::t2SUBrSPi12_:
3928 OpOpc = ARM::t2SUBrSPi12;
3929 NeedPred = true;
3930 break;
3931 case ARM::t2SUBrSPs_:
3932 OpOpc = ARM::t2SUBrSPs;
3933 NeedPred = true; NeedCC = true; NeedOp3 = true;
3934 break;
3935 }
Dan Gohman258c58c2010-07-06 15:49:48 +00003936 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00003937 if (OpOpc == ARM::tAND)
3938 AddDefaultT1CC(MIB);
3939 MIB.addReg(ARM::SP);
3940 MIB.addOperand(MI->getOperand(2));
3941 if (NeedOp3)
3942 MIB.addOperand(MI->getOperand(3));
3943 if (NeedPred)
3944 AddDefaultPred(MIB);
3945 if (NeedCC)
3946 AddDefaultCC(MIB);
3947
3948 // Copy the result from SP to virtual register.
3949 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3950 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3951 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman258c58c2010-07-06 15:49:48 +00003952 BuildMI(BB, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00003953 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3954 .addReg(ARM::SP);
Dan Gohman258c58c2010-07-06 15:49:48 +00003955 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00003956 return BB;
3957 }
Evan Chenga8e29892007-01-19 07:51:42 +00003958 }
3959}
3960
3961//===----------------------------------------------------------------------===//
3962// ARM Optimization Hooks
3963//===----------------------------------------------------------------------===//
3964
Chris Lattnerd1980a52009-03-12 06:52:53 +00003965static
3966SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3967 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003968 SelectionDAG &DAG = DCI.DAG;
3969 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003970 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003971 unsigned Opc = N->getOpcode();
3972 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3973 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3974 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3975 ISD::CondCode CC = ISD::SETCC_INVALID;
3976
3977 if (isSlctCC) {
3978 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3979 } else {
3980 SDValue CCOp = Slct.getOperand(0);
3981 if (CCOp.getOpcode() == ISD::SETCC)
3982 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3983 }
3984
3985 bool DoXform = false;
3986 bool InvCC = false;
3987 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3988 "Bad input!");
3989
3990 if (LHS.getOpcode() == ISD::Constant &&
3991 cast<ConstantSDNode>(LHS)->isNullValue()) {
3992 DoXform = true;
3993 } else if (CC != ISD::SETCC_INVALID &&
3994 RHS.getOpcode() == ISD::Constant &&
3995 cast<ConstantSDNode>(RHS)->isNullValue()) {
3996 std::swap(LHS, RHS);
3997 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003998 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003999 Op0.getOperand(0).getValueType();
4000 bool isInt = OpVT.isInteger();
4001 CC = ISD::getSetCCInverse(CC, isInt);
4002
4003 if (!TLI.isCondCodeLegal(CC, OpVT))
4004 return SDValue(); // Inverse operator isn't legal.
4005
4006 DoXform = true;
4007 InvCC = true;
4008 }
4009
4010 if (DoXform) {
4011 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4012 if (isSlctCC)
4013 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4014 Slct.getOperand(0), Slct.getOperand(1), CC);
4015 SDValue CCOp = Slct.getOperand(0);
4016 if (InvCC)
4017 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4018 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4019 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4020 CCOp, OtherOp, Result);
4021 }
4022 return SDValue();
4023}
4024
4025/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4026static SDValue PerformADDCombine(SDNode *N,
4027 TargetLowering::DAGCombinerInfo &DCI) {
4028 // added by evan in r37685 with no testcase.
4029 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004030
Chris Lattnerd1980a52009-03-12 06:52:53 +00004031 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4032 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4033 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4034 if (Result.getNode()) return Result;
4035 }
4036 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4037 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4038 if (Result.getNode()) return Result;
4039 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004040
Chris Lattnerd1980a52009-03-12 06:52:53 +00004041 return SDValue();
4042}
4043
4044/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4045static SDValue PerformSUBCombine(SDNode *N,
4046 TargetLowering::DAGCombinerInfo &DCI) {
4047 // added by evan in r37685 with no testcase.
4048 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004049
Chris Lattnerd1980a52009-03-12 06:52:53 +00004050 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4051 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4052 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4053 if (Result.getNode()) return Result;
4054 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004055
Chris Lattnerd1980a52009-03-12 06:52:53 +00004056 return SDValue();
4057}
4058
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004059static SDValue PerformMULCombine(SDNode *N,
4060 TargetLowering::DAGCombinerInfo &DCI,
4061 const ARMSubtarget *Subtarget) {
4062 SelectionDAG &DAG = DCI.DAG;
4063
4064 if (Subtarget->isThumb1Only())
4065 return SDValue();
4066
4067 if (DAG.getMachineFunction().
4068 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4069 return SDValue();
4070
4071 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4072 return SDValue();
4073
4074 EVT VT = N->getValueType(0);
4075 if (VT != MVT::i32)
4076 return SDValue();
4077
4078 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4079 if (!C)
4080 return SDValue();
4081
4082 uint64_t MulAmt = C->getZExtValue();
4083 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4084 ShiftAmt = ShiftAmt & (32 - 1);
4085 SDValue V = N->getOperand(0);
4086 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004087
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004088 SDValue Res;
4089 MulAmt >>= ShiftAmt;
4090 if (isPowerOf2_32(MulAmt - 1)) {
4091 // (mul x, 2^N + 1) => (add (shl x, N), x)
4092 Res = DAG.getNode(ISD::ADD, DL, VT,
4093 V, DAG.getNode(ISD::SHL, DL, VT,
4094 V, DAG.getConstant(Log2_32(MulAmt-1),
4095 MVT::i32)));
4096 } else if (isPowerOf2_32(MulAmt + 1)) {
4097 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4098 Res = DAG.getNode(ISD::SUB, DL, VT,
4099 DAG.getNode(ISD::SHL, DL, VT,
4100 V, DAG.getConstant(Log2_32(MulAmt+1),
4101 MVT::i32)),
4102 V);
4103 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004104 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004105
4106 if (ShiftAmt != 0)
4107 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4108 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004109
4110 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004111 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004112 return SDValue();
4113}
4114
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004115/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4116/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004117static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004118 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004119 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004120 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004121 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004122 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004123 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004124}
4125
Bob Wilson5bafff32009-06-22 23:27:02 +00004126/// getVShiftImm - Check if this is a valid build_vector for the immediate
4127/// operand of a vector shift operation, where all the elements of the
4128/// build_vector must have the same constant integer value.
4129static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4130 // Ignore bit_converts.
4131 while (Op.getOpcode() == ISD::BIT_CONVERT)
4132 Op = Op.getOperand(0);
4133 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4134 APInt SplatBits, SplatUndef;
4135 unsigned SplatBitSize;
4136 bool HasAnyUndefs;
4137 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4138 HasAnyUndefs, ElementBits) ||
4139 SplatBitSize > ElementBits)
4140 return false;
4141 Cnt = SplatBits.getSExtValue();
4142 return true;
4143}
4144
4145/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4146/// operand of a vector shift left operation. That value must be in the range:
4147/// 0 <= Value < ElementBits for a left shift; or
4148/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004149static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004150 assert(VT.isVector() && "vector shift count is not a vector type");
4151 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4152 if (! getVShiftImm(Op, ElementBits, Cnt))
4153 return false;
4154 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4155}
4156
4157/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4158/// operand of a vector shift right operation. For a shift opcode, the value
4159/// is positive, but for an intrinsic the value count must be negative. The
4160/// absolute value must be in the range:
4161/// 1 <= |Value| <= ElementBits for a right shift; or
4162/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004163static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004164 int64_t &Cnt) {
4165 assert(VT.isVector() && "vector shift count is not a vector type");
4166 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4167 if (! getVShiftImm(Op, ElementBits, Cnt))
4168 return false;
4169 if (isIntrinsic)
4170 Cnt = -Cnt;
4171 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4172}
4173
4174/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4175static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4176 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4177 switch (IntNo) {
4178 default:
4179 // Don't do anything for most intrinsics.
4180 break;
4181
4182 // Vector shifts: check for immediate versions and lower them.
4183 // Note: This is done during DAG combining instead of DAG legalizing because
4184 // the build_vectors for 64-bit vector element shift counts are generally
4185 // not legal, and it is hard to see their values after they get legalized to
4186 // loads from a constant pool.
4187 case Intrinsic::arm_neon_vshifts:
4188 case Intrinsic::arm_neon_vshiftu:
4189 case Intrinsic::arm_neon_vshiftls:
4190 case Intrinsic::arm_neon_vshiftlu:
4191 case Intrinsic::arm_neon_vshiftn:
4192 case Intrinsic::arm_neon_vrshifts:
4193 case Intrinsic::arm_neon_vrshiftu:
4194 case Intrinsic::arm_neon_vrshiftn:
4195 case Intrinsic::arm_neon_vqshifts:
4196 case Intrinsic::arm_neon_vqshiftu:
4197 case Intrinsic::arm_neon_vqshiftsu:
4198 case Intrinsic::arm_neon_vqshiftns:
4199 case Intrinsic::arm_neon_vqshiftnu:
4200 case Intrinsic::arm_neon_vqshiftnsu:
4201 case Intrinsic::arm_neon_vqrshiftns:
4202 case Intrinsic::arm_neon_vqrshiftnu:
4203 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004204 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004205 int64_t Cnt;
4206 unsigned VShiftOpc = 0;
4207
4208 switch (IntNo) {
4209 case Intrinsic::arm_neon_vshifts:
4210 case Intrinsic::arm_neon_vshiftu:
4211 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4212 VShiftOpc = ARMISD::VSHL;
4213 break;
4214 }
4215 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4216 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4217 ARMISD::VSHRs : ARMISD::VSHRu);
4218 break;
4219 }
4220 return SDValue();
4221
4222 case Intrinsic::arm_neon_vshiftls:
4223 case Intrinsic::arm_neon_vshiftlu:
4224 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4225 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004226 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004227
4228 case Intrinsic::arm_neon_vrshifts:
4229 case Intrinsic::arm_neon_vrshiftu:
4230 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4231 break;
4232 return SDValue();
4233
4234 case Intrinsic::arm_neon_vqshifts:
4235 case Intrinsic::arm_neon_vqshiftu:
4236 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4237 break;
4238 return SDValue();
4239
4240 case Intrinsic::arm_neon_vqshiftsu:
4241 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4242 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004243 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004244
4245 case Intrinsic::arm_neon_vshiftn:
4246 case Intrinsic::arm_neon_vrshiftn:
4247 case Intrinsic::arm_neon_vqshiftns:
4248 case Intrinsic::arm_neon_vqshiftnu:
4249 case Intrinsic::arm_neon_vqshiftnsu:
4250 case Intrinsic::arm_neon_vqrshiftns:
4251 case Intrinsic::arm_neon_vqrshiftnu:
4252 case Intrinsic::arm_neon_vqrshiftnsu:
4253 // Narrowing shifts require an immediate right shift.
4254 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4255 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004256 llvm_unreachable("invalid shift count for narrowing vector shift "
4257 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
4259 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004260 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004261 }
4262
4263 switch (IntNo) {
4264 case Intrinsic::arm_neon_vshifts:
4265 case Intrinsic::arm_neon_vshiftu:
4266 // Opcode already set above.
4267 break;
4268 case Intrinsic::arm_neon_vshiftls:
4269 case Intrinsic::arm_neon_vshiftlu:
4270 if (Cnt == VT.getVectorElementType().getSizeInBits())
4271 VShiftOpc = ARMISD::VSHLLi;
4272 else
4273 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4274 ARMISD::VSHLLs : ARMISD::VSHLLu);
4275 break;
4276 case Intrinsic::arm_neon_vshiftn:
4277 VShiftOpc = ARMISD::VSHRN; break;
4278 case Intrinsic::arm_neon_vrshifts:
4279 VShiftOpc = ARMISD::VRSHRs; break;
4280 case Intrinsic::arm_neon_vrshiftu:
4281 VShiftOpc = ARMISD::VRSHRu; break;
4282 case Intrinsic::arm_neon_vrshiftn:
4283 VShiftOpc = ARMISD::VRSHRN; break;
4284 case Intrinsic::arm_neon_vqshifts:
4285 VShiftOpc = ARMISD::VQSHLs; break;
4286 case Intrinsic::arm_neon_vqshiftu:
4287 VShiftOpc = ARMISD::VQSHLu; break;
4288 case Intrinsic::arm_neon_vqshiftsu:
4289 VShiftOpc = ARMISD::VQSHLsu; break;
4290 case Intrinsic::arm_neon_vqshiftns:
4291 VShiftOpc = ARMISD::VQSHRNs; break;
4292 case Intrinsic::arm_neon_vqshiftnu:
4293 VShiftOpc = ARMISD::VQSHRNu; break;
4294 case Intrinsic::arm_neon_vqshiftnsu:
4295 VShiftOpc = ARMISD::VQSHRNsu; break;
4296 case Intrinsic::arm_neon_vqrshiftns:
4297 VShiftOpc = ARMISD::VQRSHRNs; break;
4298 case Intrinsic::arm_neon_vqrshiftnu:
4299 VShiftOpc = ARMISD::VQRSHRNu; break;
4300 case Intrinsic::arm_neon_vqrshiftnsu:
4301 VShiftOpc = ARMISD::VQRSHRNsu; break;
4302 }
4303
4304 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004306 }
4307
4308 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004309 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004310 int64_t Cnt;
4311 unsigned VShiftOpc = 0;
4312
4313 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4314 VShiftOpc = ARMISD::VSLI;
4315 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4316 VShiftOpc = ARMISD::VSRI;
4317 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004318 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 }
4320
4321 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4322 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004324 }
4325
4326 case Intrinsic::arm_neon_vqrshifts:
4327 case Intrinsic::arm_neon_vqrshiftu:
4328 // No immediate versions of these to check for.
4329 break;
4330 }
4331
4332 return SDValue();
4333}
4334
4335/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4336/// lowers them. As with the vector shift intrinsics, this is done during DAG
4337/// combining instead of DAG legalizing because the build_vectors for 64-bit
4338/// vector element shift counts are generally not legal, and it is hard to see
4339/// their values after they get legalized to loads from a constant pool.
4340static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4341 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004342 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004343
4344 // Nothing to be done for scalar shifts.
4345 if (! VT.isVector())
4346 return SDValue();
4347
4348 assert(ST->hasNEON() && "unexpected vector shift");
4349 int64_t Cnt;
4350
4351 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004352 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004353
4354 case ISD::SHL:
4355 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4356 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004358 break;
4359
4360 case ISD::SRA:
4361 case ISD::SRL:
4362 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4363 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4364 ARMISD::VSHRs : ARMISD::VSHRu);
4365 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004367 }
4368 }
4369 return SDValue();
4370}
4371
4372/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4373/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4374static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4375 const ARMSubtarget *ST) {
4376 SDValue N0 = N->getOperand(0);
4377
4378 // Check for sign- and zero-extensions of vector extract operations of 8-
4379 // and 16-bit vector elements. NEON supports these directly. They are
4380 // handled during DAG combining because type legalization will promote them
4381 // to 32-bit types and it is messy to recognize the operations after that.
4382 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4383 SDValue Vec = N0.getOperand(0);
4384 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004385 EVT VT = N->getValueType(0);
4386 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004387 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4388
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 if (VT == MVT::i32 &&
4390 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004391 TLI.isTypeLegal(Vec.getValueType())) {
4392
4393 unsigned Opc = 0;
4394 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004395 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004396 case ISD::SIGN_EXTEND:
4397 Opc = ARMISD::VGETLANEs;
4398 break;
4399 case ISD::ZERO_EXTEND:
4400 case ISD::ANY_EXTEND:
4401 Opc = ARMISD::VGETLANEu;
4402 break;
4403 }
4404 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4405 }
4406 }
4407
4408 return SDValue();
4409}
4410
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004411/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4412/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4413static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4414 const ARMSubtarget *ST) {
4415 // If the target supports NEON, try to use vmax/vmin instructions for f32
4416 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4417 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4418 // a NaN; only do the transformation when it matches that behavior.
4419
4420 // For now only do this when using NEON for FP operations; if using VFP, it
4421 // is not obvious that the benefit outweighs the cost of switching to the
4422 // NEON pipeline.
4423 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4424 N->getValueType(0) != MVT::f32)
4425 return SDValue();
4426
4427 SDValue CondLHS = N->getOperand(0);
4428 SDValue CondRHS = N->getOperand(1);
4429 SDValue LHS = N->getOperand(2);
4430 SDValue RHS = N->getOperand(3);
4431 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4432
4433 unsigned Opcode = 0;
4434 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004435 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004436 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004437 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004438 IsReversed = true ; // x CC y ? y : x
4439 } else {
4440 return SDValue();
4441 }
4442
Bob Wilsone742bb52010-02-24 22:15:53 +00004443 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004444 switch (CC) {
4445 default: break;
4446 case ISD::SETOLT:
4447 case ISD::SETOLE:
4448 case ISD::SETLT:
4449 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004450 case ISD::SETULT:
4451 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004452 // If LHS is NaN, an ordered comparison will be false and the result will
4453 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4454 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4455 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4456 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4457 break;
4458 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4459 // will return -0, so vmin can only be used for unsafe math or if one of
4460 // the operands is known to be nonzero.
4461 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4462 !UnsafeFPMath &&
4463 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4464 break;
4465 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004466 break;
4467
4468 case ISD::SETOGT:
4469 case ISD::SETOGE:
4470 case ISD::SETGT:
4471 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004472 case ISD::SETUGT:
4473 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004474 // If LHS is NaN, an ordered comparison will be false and the result will
4475 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4476 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4477 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4478 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4479 break;
4480 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4481 // will return +0, so vmax can only be used for unsafe math or if one of
4482 // the operands is known to be nonzero.
4483 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4484 !UnsafeFPMath &&
4485 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4486 break;
4487 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004488 break;
4489 }
4490
4491 if (!Opcode)
4492 return SDValue();
4493 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4494}
4495
Dan Gohman475871a2008-07-27 21:46:04 +00004496SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004497 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004498 switch (N->getOpcode()) {
4499 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004500 case ISD::ADD: return PerformADDCombine(N, DCI);
4501 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004502 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004503 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004504 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004505 case ISD::SHL:
4506 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004507 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004508 case ISD::SIGN_EXTEND:
4509 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004510 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4511 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004512 }
Dan Gohman475871a2008-07-27 21:46:04 +00004513 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004514}
4515
Bill Wendlingaf566342009-08-15 21:21:19 +00004516bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4517 if (!Subtarget->hasV6Ops())
4518 // Pre-v6 does not support unaligned mem access.
4519 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004520
4521 // v6+ may or may not support unaligned mem access depending on the system
4522 // configuration.
4523 // FIXME: This is pretty conservative. Should we provide cmdline option to
4524 // control the behaviour?
4525 if (!Subtarget->isTargetDarwin())
4526 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004527
4528 switch (VT.getSimpleVT().SimpleTy) {
4529 default:
4530 return false;
4531 case MVT::i8:
4532 case MVT::i16:
4533 case MVT::i32:
4534 return true;
4535 // FIXME: VLD1 etc with standard alignment is legal.
4536 }
4537}
4538
Evan Chenge6c835f2009-08-14 20:09:37 +00004539static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4540 if (V < 0)
4541 return false;
4542
4543 unsigned Scale = 1;
4544 switch (VT.getSimpleVT().SimpleTy) {
4545 default: return false;
4546 case MVT::i1:
4547 case MVT::i8:
4548 // Scale == 1;
4549 break;
4550 case MVT::i16:
4551 // Scale == 2;
4552 Scale = 2;
4553 break;
4554 case MVT::i32:
4555 // Scale == 4;
4556 Scale = 4;
4557 break;
4558 }
4559
4560 if ((V & (Scale - 1)) != 0)
4561 return false;
4562 V /= Scale;
4563 return V == (V & ((1LL << 5) - 1));
4564}
4565
4566static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4567 const ARMSubtarget *Subtarget) {
4568 bool isNeg = false;
4569 if (V < 0) {
4570 isNeg = true;
4571 V = - V;
4572 }
4573
4574 switch (VT.getSimpleVT().SimpleTy) {
4575 default: return false;
4576 case MVT::i1:
4577 case MVT::i8:
4578 case MVT::i16:
4579 case MVT::i32:
4580 // + imm12 or - imm8
4581 if (isNeg)
4582 return V == (V & ((1LL << 8) - 1));
4583 return V == (V & ((1LL << 12) - 1));
4584 case MVT::f32:
4585 case MVT::f64:
4586 // Same as ARM mode. FIXME: NEON?
4587 if (!Subtarget->hasVFP2())
4588 return false;
4589 if ((V & 3) != 0)
4590 return false;
4591 V >>= 2;
4592 return V == (V & ((1LL << 8) - 1));
4593 }
4594}
4595
Evan Chengb01fad62007-03-12 23:30:29 +00004596/// isLegalAddressImmediate - Return true if the integer value can be used
4597/// as the offset of the target addressing mode for load / store of the
4598/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004599static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004600 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004601 if (V == 0)
4602 return true;
4603
Evan Cheng65011532009-03-09 19:15:00 +00004604 if (!VT.isSimple())
4605 return false;
4606
Evan Chenge6c835f2009-08-14 20:09:37 +00004607 if (Subtarget->isThumb1Only())
4608 return isLegalT1AddressImmediate(V, VT);
4609 else if (Subtarget->isThumb2())
4610 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004611
Evan Chenge6c835f2009-08-14 20:09:37 +00004612 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004613 if (V < 0)
4614 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004616 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 case MVT::i1:
4618 case MVT::i8:
4619 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004620 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004621 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004623 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004624 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 case MVT::f32:
4626 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004627 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004628 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004629 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004630 return false;
4631 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004632 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004633 }
Evan Chenga8e29892007-01-19 07:51:42 +00004634}
4635
Evan Chenge6c835f2009-08-14 20:09:37 +00004636bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4637 EVT VT) const {
4638 int Scale = AM.Scale;
4639 if (Scale < 0)
4640 return false;
4641
4642 switch (VT.getSimpleVT().SimpleTy) {
4643 default: return false;
4644 case MVT::i1:
4645 case MVT::i8:
4646 case MVT::i16:
4647 case MVT::i32:
4648 if (Scale == 1)
4649 return true;
4650 // r + r << imm
4651 Scale = Scale & ~1;
4652 return Scale == 2 || Scale == 4 || Scale == 8;
4653 case MVT::i64:
4654 // r + r
4655 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4656 return true;
4657 return false;
4658 case MVT::isVoid:
4659 // Note, we allow "void" uses (basically, uses that aren't loads or
4660 // stores), because arm allows folding a scale into many arithmetic
4661 // operations. This should be made more precise and revisited later.
4662
4663 // Allow r << imm, but the imm has to be a multiple of two.
4664 if (Scale & 1) return false;
4665 return isPowerOf2_32(Scale);
4666 }
4667}
4668
Chris Lattner37caf8c2007-04-09 23:33:39 +00004669/// isLegalAddressingMode - Return true if the addressing mode represented
4670/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004671bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004672 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004673 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004674 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004675 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004676
Chris Lattner37caf8c2007-04-09 23:33:39 +00004677 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004678 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004679 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004680
Chris Lattner37caf8c2007-04-09 23:33:39 +00004681 switch (AM.Scale) {
4682 case 0: // no scale reg, must be "r+i" or "r", or "i".
4683 break;
4684 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004685 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004686 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004687 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004688 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004689 // ARM doesn't support any R+R*scale+imm addr modes.
4690 if (AM.BaseOffs)
4691 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004692
Bob Wilson2c7dab12009-04-08 17:55:28 +00004693 if (!VT.isSimple())
4694 return false;
4695
Evan Chenge6c835f2009-08-14 20:09:37 +00004696 if (Subtarget->isThumb2())
4697 return isLegalT2ScaledAddressingMode(AM, VT);
4698
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004699 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004701 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 case MVT::i1:
4703 case MVT::i8:
4704 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004705 if (Scale < 0) Scale = -Scale;
4706 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004707 return true;
4708 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004709 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004711 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004712 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004713 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004714 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004715 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004716
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004718 // Note, we allow "void" uses (basically, uses that aren't loads or
4719 // stores), because arm allows folding a scale into many arithmetic
4720 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004721
Chris Lattner37caf8c2007-04-09 23:33:39 +00004722 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004723 if (Scale & 1) return false;
4724 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004725 }
4726 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004727 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004728 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004729}
4730
Evan Cheng77e47512009-11-11 19:05:52 +00004731/// isLegalICmpImmediate - Return true if the specified immediate is legal
4732/// icmp immediate, that is the target has icmp instructions which can compare
4733/// a register against the immediate without having to materialize the
4734/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004735bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004736 if (!Subtarget->isThumb())
4737 return ARM_AM::getSOImmVal(Imm) != -1;
4738 if (Subtarget->isThumb2())
4739 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004740 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004741}
4742
Owen Andersone50ed302009-08-10 22:56:29 +00004743static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004744 bool isSEXTLoad, SDValue &Base,
4745 SDValue &Offset, bool &isInc,
4746 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004747 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4748 return false;
4749
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004751 // AddressingMode 3
4752 Base = Ptr->getOperand(0);
4753 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004754 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004755 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004756 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004757 isInc = false;
4758 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4759 return true;
4760 }
4761 }
4762 isInc = (Ptr->getOpcode() == ISD::ADD);
4763 Offset = Ptr->getOperand(1);
4764 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004766 // AddressingMode 2
4767 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004768 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004769 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004770 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004771 isInc = false;
4772 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4773 Base = Ptr->getOperand(0);
4774 return true;
4775 }
4776 }
4777
4778 if (Ptr->getOpcode() == ISD::ADD) {
4779 isInc = true;
4780 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4781 if (ShOpcVal != ARM_AM::no_shift) {
4782 Base = Ptr->getOperand(1);
4783 Offset = Ptr->getOperand(0);
4784 } else {
4785 Base = Ptr->getOperand(0);
4786 Offset = Ptr->getOperand(1);
4787 }
4788 return true;
4789 }
4790
4791 isInc = (Ptr->getOpcode() == ISD::ADD);
4792 Base = Ptr->getOperand(0);
4793 Offset = Ptr->getOperand(1);
4794 return true;
4795 }
4796
Jim Grosbache5165492009-11-09 00:11:35 +00004797 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004798 return false;
4799}
4800
Owen Andersone50ed302009-08-10 22:56:29 +00004801static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004802 bool isSEXTLoad, SDValue &Base,
4803 SDValue &Offset, bool &isInc,
4804 SelectionDAG &DAG) {
4805 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4806 return false;
4807
4808 Base = Ptr->getOperand(0);
4809 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4810 int RHSC = (int)RHS->getZExtValue();
4811 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4812 assert(Ptr->getOpcode() == ISD::ADD);
4813 isInc = false;
4814 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4815 return true;
4816 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4817 isInc = Ptr->getOpcode() == ISD::ADD;
4818 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4819 return true;
4820 }
4821 }
4822
4823 return false;
4824}
4825
Evan Chenga8e29892007-01-19 07:51:42 +00004826/// getPreIndexedAddressParts - returns true by value, base pointer and
4827/// offset pointer and addressing mode by reference if the node's address
4828/// can be legally represented as pre-indexed load / store address.
4829bool
Dan Gohman475871a2008-07-27 21:46:04 +00004830ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4831 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004832 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004833 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004834 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004835 return false;
4836
Owen Andersone50ed302009-08-10 22:56:29 +00004837 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004839 bool isSEXTLoad = false;
4840 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4841 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004842 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004843 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4844 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4845 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004846 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004847 } else
4848 return false;
4849
4850 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004851 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004852 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004853 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4854 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004855 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004856 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004857 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004858 if (!isLegal)
4859 return false;
4860
4861 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4862 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004863}
4864
4865/// getPostIndexedAddressParts - returns true by value, base pointer and
4866/// offset pointer and addressing mode by reference if this node can be
4867/// combined with a load / store to form a post-indexed load / store.
4868bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004869 SDValue &Base,
4870 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004871 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004872 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004873 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004874 return false;
4875
Owen Andersone50ed302009-08-10 22:56:29 +00004876 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004878 bool isSEXTLoad = false;
4879 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004880 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004881 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004882 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4883 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004884 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004885 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004886 } else
4887 return false;
4888
4889 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004890 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004891 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004892 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004893 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004894 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004895 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4896 isInc, DAG);
4897 if (!isLegal)
4898 return false;
4899
Evan Cheng28dad2a2010-05-18 21:31:17 +00004900 if (Ptr != Base) {
4901 // Swap base ptr and offset to catch more post-index load / store when
4902 // it's legal. In Thumb2 mode, offset must be an immediate.
4903 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4904 !Subtarget->isThumb2())
4905 std::swap(Base, Offset);
4906
4907 // Post-indexed load / store update the base pointer.
4908 if (Ptr != Base)
4909 return false;
4910 }
4911
Evan Chenge88d5ce2009-07-02 07:28:31 +00004912 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4913 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004914}
4915
Dan Gohman475871a2008-07-27 21:46:04 +00004916void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004917 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004918 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004919 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004920 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004921 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004922 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004923 switch (Op.getOpcode()) {
4924 default: break;
4925 case ARMISD::CMOV: {
4926 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004927 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004928 if (KnownZero == 0 && KnownOne == 0) return;
4929
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004930 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004931 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4932 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004933 KnownZero &= KnownZeroRHS;
4934 KnownOne &= KnownOneRHS;
4935 return;
4936 }
4937 }
4938}
4939
4940//===----------------------------------------------------------------------===//
4941// ARM Inline Assembly Support
4942//===----------------------------------------------------------------------===//
4943
4944/// getConstraintType - Given a constraint letter, return the type of
4945/// constraint it is for this target.
4946ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004947ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4948 if (Constraint.size() == 1) {
4949 switch (Constraint[0]) {
4950 default: break;
4951 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004952 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004953 }
Evan Chenga8e29892007-01-19 07:51:42 +00004954 }
Chris Lattner4234f572007-03-25 02:14:49 +00004955 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004956}
4957
Bob Wilson2dc4f542009-03-20 22:42:55 +00004958std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004959ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004961 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004962 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004963 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004964 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004965 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004966 return std::make_pair(0U, ARM::tGPRRegisterClass);
4967 else
4968 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004969 case 'r':
4970 return std::make_pair(0U, ARM::GPRRegisterClass);
4971 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004973 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004974 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004975 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004976 if (VT.getSizeInBits() == 128)
4977 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004978 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004979 }
4980 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004981 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00004982 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004983
Evan Chenga8e29892007-01-19 07:51:42 +00004984 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4985}
4986
4987std::vector<unsigned> ARMTargetLowering::
4988getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004989 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004990 if (Constraint.size() != 1)
4991 return std::vector<unsigned>();
4992
4993 switch (Constraint[0]) { // GCC ARM Constraint Letters
4994 default: break;
4995 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004996 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4997 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4998 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004999 case 'r':
5000 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5001 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5002 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5003 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005004 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005006 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5007 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5008 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5009 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5010 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5011 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5012 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5013 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005014 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005015 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5016 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5017 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5018 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005019 if (VT.getSizeInBits() == 128)
5020 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5021 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005022 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005023 }
5024
5025 return std::vector<unsigned>();
5026}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005027
5028/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5029/// vector. If it is invalid, don't add anything to Ops.
5030void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5031 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005032 std::vector<SDValue>&Ops,
5033 SelectionDAG &DAG) const {
5034 SDValue Result(0, 0);
5035
5036 switch (Constraint) {
5037 default: break;
5038 case 'I': case 'J': case 'K': case 'L':
5039 case 'M': case 'N': case 'O':
5040 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5041 if (!C)
5042 return;
5043
5044 int64_t CVal64 = C->getSExtValue();
5045 int CVal = (int) CVal64;
5046 // None of these constraints allow values larger than 32 bits. Check
5047 // that the value fits in an int.
5048 if (CVal != CVal64)
5049 return;
5050
5051 switch (Constraint) {
5052 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005053 if (Subtarget->isThumb1Only()) {
5054 // This must be a constant between 0 and 255, for ADD
5055 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005056 if (CVal >= 0 && CVal <= 255)
5057 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005058 } else if (Subtarget->isThumb2()) {
5059 // A constant that can be used as an immediate value in a
5060 // data-processing instruction.
5061 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5062 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005063 } else {
5064 // A constant that can be used as an immediate value in a
5065 // data-processing instruction.
5066 if (ARM_AM::getSOImmVal(CVal) != -1)
5067 break;
5068 }
5069 return;
5070
5071 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005072 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005073 // This must be a constant between -255 and -1, for negated ADD
5074 // immediates. This can be used in GCC with an "n" modifier that
5075 // prints the negated value, for use with SUB instructions. It is
5076 // not useful otherwise but is implemented for compatibility.
5077 if (CVal >= -255 && CVal <= -1)
5078 break;
5079 } else {
5080 // This must be a constant between -4095 and 4095. It is not clear
5081 // what this constraint is intended for. Implemented for
5082 // compatibility with GCC.
5083 if (CVal >= -4095 && CVal <= 4095)
5084 break;
5085 }
5086 return;
5087
5088 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005089 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005090 // A 32-bit value where only one byte has a nonzero value. Exclude
5091 // zero to match GCC. This constraint is used by GCC internally for
5092 // constants that can be loaded with a move/shift combination.
5093 // It is not useful otherwise but is implemented for compatibility.
5094 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5095 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005096 } else if (Subtarget->isThumb2()) {
5097 // A constant whose bitwise inverse can be used as an immediate
5098 // value in a data-processing instruction. This can be used in GCC
5099 // with a "B" modifier that prints the inverted value, for use with
5100 // BIC and MVN instructions. It is not useful otherwise but is
5101 // implemented for compatibility.
5102 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5103 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005104 } else {
5105 // A constant whose bitwise inverse can be used as an immediate
5106 // value in a data-processing instruction. This can be used in GCC
5107 // with a "B" modifier that prints the inverted value, for use with
5108 // BIC and MVN instructions. It is not useful otherwise but is
5109 // implemented for compatibility.
5110 if (ARM_AM::getSOImmVal(~CVal) != -1)
5111 break;
5112 }
5113 return;
5114
5115 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005116 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005117 // This must be a constant between -7 and 7,
5118 // for 3-operand ADD/SUB immediate instructions.
5119 if (CVal >= -7 && CVal < 7)
5120 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005121 } else if (Subtarget->isThumb2()) {
5122 // A constant whose negation can be used as an immediate value in a
5123 // data-processing instruction. This can be used in GCC with an "n"
5124 // modifier that prints the negated value, for use with SUB
5125 // instructions. It is not useful otherwise but is implemented for
5126 // compatibility.
5127 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5128 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005129 } else {
5130 // A constant whose negation can be used as an immediate value in a
5131 // data-processing instruction. This can be used in GCC with an "n"
5132 // modifier that prints the negated value, for use with SUB
5133 // instructions. It is not useful otherwise but is implemented for
5134 // compatibility.
5135 if (ARM_AM::getSOImmVal(-CVal) != -1)
5136 break;
5137 }
5138 return;
5139
5140 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005141 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005142 // This must be a multiple of 4 between 0 and 1020, for
5143 // ADD sp + immediate.
5144 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5145 break;
5146 } else {
5147 // A power of two or a constant between 0 and 32. This is used in
5148 // GCC for the shift amount on shifted register operands, but it is
5149 // useful in general for any shift amounts.
5150 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5151 break;
5152 }
5153 return;
5154
5155 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005156 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005157 // This must be a constant between 0 and 31, for shift amounts.
5158 if (CVal >= 0 && CVal <= 31)
5159 break;
5160 }
5161 return;
5162
5163 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005164 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005165 // This must be a multiple of 4 between -508 and 508, for
5166 // ADD/SUB sp = sp + immediate.
5167 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5168 break;
5169 }
5170 return;
5171 }
5172 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5173 break;
5174 }
5175
5176 if (Result.getNode()) {
5177 Ops.push_back(Result);
5178 return;
5179 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005180 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005181}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005182
5183bool
5184ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5185 // The ARM target isn't yet aware of offsets.
5186 return false;
5187}
Evan Cheng39382422009-10-28 01:44:26 +00005188
5189int ARM::getVFPf32Imm(const APFloat &FPImm) {
5190 APInt Imm = FPImm.bitcastToAPInt();
5191 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5192 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5193 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5194
5195 // We can handle 4 bits of mantissa.
5196 // mantissa = (16+UInt(e:f:g:h))/16.
5197 if (Mantissa & 0x7ffff)
5198 return -1;
5199 Mantissa >>= 19;
5200 if ((Mantissa & 0xf) != Mantissa)
5201 return -1;
5202
5203 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5204 if (Exp < -3 || Exp > 4)
5205 return -1;
5206 Exp = ((Exp+3) & 0x7) ^ 4;
5207
5208 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5209}
5210
5211int ARM::getVFPf64Imm(const APFloat &FPImm) {
5212 APInt Imm = FPImm.bitcastToAPInt();
5213 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5214 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5215 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5216
5217 // We can handle 4 bits of mantissa.
5218 // mantissa = (16+UInt(e:f:g:h))/16.
5219 if (Mantissa & 0xffffffffffffLL)
5220 return -1;
5221 Mantissa >>= 48;
5222 if ((Mantissa & 0xf) != Mantissa)
5223 return -1;
5224
5225 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5226 if (Exp < -3 || Exp > 4)
5227 return -1;
5228 Exp = ((Exp+3) & 0x7) ^ 4;
5229
5230 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5231}
5232
5233/// isFPImmLegal - Returns true if the target can instruction select the
5234/// specified FP immediate natively. If false, the legalizer will
5235/// materialize the FP immediate as a load from a constant pool.
5236bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5237 if (!Subtarget->hasVFP3())
5238 return false;
5239 if (VT == MVT::f32)
5240 return ARM::getVFPf32Imm(Imm) != -1;
5241 if (VT == MVT::f64)
5242 return ARM::getVFPf64Imm(Imm) != -1;
5243 return false;
5244}