blob: 5a77aa3de4a6a13cc0188326618ec63528a27fd0 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbachcf6220a2010-12-09 19:01:46 +000077def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000078 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000079}
80
Jim Grosbach662a8162010-12-06 23:57:07 +000081def t_bltarget : Operand<i32> {
82 let EncoderMethod = "getThumbBLTargetOpValue";
83}
84
Bill Wendling09aa3f02010-12-09 00:39:08 +000085def t_blxtarget : Operand<i32> {
86 let EncoderMethod = "getThumbBLXTargetOpValue";
87}
88
Bill Wendlingef4a68b2010-11-30 07:44:32 +000089def MemModeThumbAsmOperand : AsmOperandClass {
90 let Name = "MemModeThumb";
91 let SuperClasses = [];
92}
93
Evan Chenga8e29892007-01-19 07:51:42 +000094// t_addrmode_rr := reg + reg
95//
96def t_addrmode_rr : Operand<i32>,
97 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
98 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
101
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102// t_addrmode_s4 := reg + reg
103// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000104//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000105def t_addrmode_s4 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000107 let EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000108 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000110 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000111}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000112
113// t_addrmode_s2 := reg + reg
114// reg + imm5 * 2
115//
116def t_addrmode_s2 : Operand<i32>,
117 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000118 let EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000119 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000120 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000121 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000122}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000123
124// t_addrmode_s1 := reg + reg
125// reg + imm5
126//
127def t_addrmode_s1 : Operand<i32>,
128 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000129 let EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000130 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000131 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000132 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000133}
134
135// t_addrmode_sp := sp + imm8 * 4
136//
137def t_addrmode_sp : Operand<i32>,
138 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000139 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000140 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000141 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000142 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}
144
Bill Wendlingb8958b02010-12-08 01:57:09 +0000145// t_addrmode_pc := <label> => pc + imm8 * 4
146//
147def t_addrmode_pc : Operand<i32> {
148 let EncoderMethod = "getAddrModePCOpValue";
149 let ParserMatchClass = MemModeThumbAsmOperand;
150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152//===----------------------------------------------------------------------===//
153// Miscellaneous Instructions.
154//
155
Jim Grosbach4642ad32010-02-22 23:10:38 +0000156// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
157// from removing one half of the matched pairs. That breaks PEI, which assumes
158// these will always be in pairs, and asserts if it finds otherwise. Better way?
159let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000160def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000161 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
162 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
163 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000164
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000165def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000166 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
167 [(ARMcallseq_start imm:$amt)]>,
168 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000169}
Evan Cheng44bec522007-05-15 01:29:07 +0000170
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000171// T1Disassembly - A simple class to make encoding some disassembly patterns
172// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000173class T1Disassembly<bits<2> op1, bits<8> op2>
174 : T1Encoding<0b101111> {
175 let Inst{9-8} = op1;
176 let Inst{7-0} = op2;
177}
178
Johnny Chenbd2c6232010-02-25 03:28:51 +0000179def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
180 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000181 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000182
Johnny Chend86d2692010-02-25 17:51:03 +0000183def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
184 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000185 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000186
187def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
188 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000189 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000190
191def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
192 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000193 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000194
195def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
196 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000197 T1Disassembly<0b11, 0x40>; // A8.6.157
198
199// The i32imm operand $val can be used by a debugger to store more information
200// about the breakpoint.
201def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
202 [/* For disassembly only; pattern left blank */]>,
203 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
204 // A8.6.22
205 bits<8> val;
206 let Inst{7-0} = val;
207}
Johnny Chend86d2692010-02-25 17:51:03 +0000208
209def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
210 [/* For disassembly only; pattern left blank */]>,
211 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000212 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000213 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000214 let Inst{4} = 1;
215 let Inst{3} = 1; // Big-Endian
216 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000217}
218
219def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
220 [/* For disassembly only; pattern left blank */]>,
221 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000222 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000223 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000224 let Inst{4} = 1;
225 let Inst{3} = 0; // Little-Endian
226 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000227}
228
Johnny Chen93042d12010-03-02 18:14:57 +0000229// Change Processor State is a system instruction -- for disassembly only.
230// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000231//
232// opt{4-0} = mode ==> don't care
233// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
234// opt{8-6} = AIF from Inst{2-0}
235// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000236//
237// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
238// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000239def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000240 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000241 T1Misc<0b0110011> {
242 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000243 let Inst{3} = 0;
244 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000245}
Johnny Chen93042d12010-03-02 18:14:57 +0000246
Evan Cheng35d6c412009-08-04 23:47:55 +0000247// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000248let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000249def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000250 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000251 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000252 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000253 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000254 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000255 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000256}
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000258// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000259def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000260 "add\t$dst, pc, $rhs", []>,
261 T1Encoding<{1,0,1,0,0,?}> {
262 // A6.2 & A8.6.10
263 bits<3> dst;
264 bits<8> rhs;
265 let Inst{10-8} = dst;
266 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000267}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000268
Bill Wendling0ae28e42010-11-19 22:37:33 +0000269// ADD <Rd>, sp, #<imm8>
270// This is rematerializable, which is particularly useful for taking the
271// address of locals.
272let isReMaterializable = 1 in
273def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
274 "add\t$dst, $sp, $rhs", []>,
275 T1Encoding<{1,0,1,0,1,?}> {
276 // A6.2 & A8.6.8
277 bits<3> dst;
278 bits<8> rhs;
279 let Inst{10-8} = dst;
280 let Inst{7-0} = rhs;
281}
282
283// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000284def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000285 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 T1Misc<{0,0,0,0,0,?,?}> {
287 // A6.2.5 & A8.6.8
288 bits<7> rhs;
289 let Inst{6-0} = rhs;
290}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000291
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292// SUB sp, sp, #<imm7>
293// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000294def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000295 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 T1Misc<{0,0,0,0,1,?,?}> {
297 // A6.2.5 & A8.6.214
298 bits<7> rhs;
299 let Inst{6-0} = rhs;
300}
Evan Cheng86198642009-08-07 00:34:42 +0000301
Bill Wendling0ae28e42010-11-19 22:37:33 +0000302// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000303def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "add\t$dst, $rhs", []>,
305 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000306 // A8.6.9 Encoding T1
307 bits<4> dst;
308 let Inst{7} = dst{3};
309 let Inst{6-3} = 0b1101;
310 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000311}
Evan Cheng86198642009-08-07 00:34:42 +0000312
Bill Wendling0ae28e42010-11-19 22:37:33 +0000313// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000314def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 "add\t$dst, $rhs", []>,
316 T1Special<{0,0,?,?}> {
317 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000318 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000319 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000320 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000321 let Inst{2-0} = 0b101;
322}
Evan Cheng86198642009-08-07 00:34:42 +0000323
Evan Chenga8e29892007-01-19 07:51:42 +0000324//===----------------------------------------------------------------------===//
325// Control Flow Instructions.
326//
327
Jim Grosbachc732adf2009-09-30 01:35:11 +0000328let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000329 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
330 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000331 T1Special<{1,1,0,?}> {
332 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000333 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000334 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000335 }
Bill Wendling602890d2010-11-19 01:33:10 +0000336
Evan Cheng9d945f72007-02-01 01:49:46 +0000337 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000338 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
339 IIC_Br, "bx\t$Rm",
340 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000341 T1Special<{1,1,0,?}> {
342 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000343 bits<4> Rm;
344 let Inst{6-3} = Rm;
345 let Inst{2-0} = 0b000;
346 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000347}
Evan Chenga8e29892007-01-19 07:51:42 +0000348
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000349// Indirect branches
350let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000351 def tBRIND : TI<(outs), (ins GPR:$Rm),
352 IIC_Br,
353 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000354 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000355 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000356 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000357 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000358 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000359 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000360 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000361 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000362}
363
Evan Chenga8e29892007-01-19 07:51:42 +0000364// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000365let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
366 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000367def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000368 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000369 "pop${p}\t$regs", []>,
370 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000371 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000372 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000373 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000374 let Inst{7-0} = regs{7-0};
375}
Evan Chenga8e29892007-01-19 07:51:42 +0000376
Bill Wendling0480e282010-12-01 02:36:55 +0000377// All calls clobber the non-callee saved registers. SP is marked as a use to
378// prevent stack-pointer assignments that appear immediately before calls from
379// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000380let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000381 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000382 Defs = [R0, R1, R2, R3, R12, LR,
383 D0, D1, D2, D3, D4, D5, D6, D7,
384 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000385 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
386 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000387 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000388 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000389 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000390 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000391 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000392 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000393 bits<21> func;
394 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000395 let Inst{13} = 1;
396 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000397 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000398 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000399
Evan Chengb6207242009-08-01 00:16:10 +0000400 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000401 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000402 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000403 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000404 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000405 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000406 bits<21> func;
407 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000408 let Inst{13} = 1;
409 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000410 let Inst{10-1} = func{10-1};
411 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000412 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000413
Evan Chengb6207242009-08-01 00:16:10 +0000414 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000415 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000416 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000417 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000418 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
419 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000420
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000421 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000422 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000423 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000424 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000425 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000426 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000427 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000428 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000429}
430
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000431let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000432 // On Darwin R9 is call-clobbered.
433 // R7 is marked as a use to prevent frame-pointer assignments from being
434 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000435 Defs = [R0, R1, R2, R3, R9, R12, LR,
436 D0, D1, D2, D3, D4, D5, D6, D7,
437 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000438 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
439 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000440 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000441 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000442 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
443 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000444 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000445 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000446 bits<21> func;
447 let Inst{25-16} = func{20-11};
448 let Inst{13} = 1;
449 let Inst{11} = 1;
450 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000451 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000452
Evan Chengb6207242009-08-01 00:16:10 +0000453 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000454 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000455 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000456 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000457 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000458 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000459 bits<21> func;
460 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000461 let Inst{13} = 1;
462 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000463 let Inst{10-1} = func{10-1};
464 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000465 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000466
Evan Chengb6207242009-08-01 00:16:10 +0000467 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000468 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
469 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000470 [(ARMtcall GPR:$func)]>,
471 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000472 T1Special<{1,1,1,?}> {
473 // A6.2.3 & A8.6.24
474 bits<4> func;
475 let Inst{6-3} = func;
476 let Inst{2-0} = 0b000;
477 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000478
479 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000480 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000481 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000482 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000483 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000484 "mov\tlr, pc\n\tbx\t$func",
485 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000486 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000487}
488
Bill Wendling0480e282010-12-01 02:36:55 +0000489let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
490 let isPredicable = 1 in
491 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
492 "b\t$target", [(br bb:$target)]>,
493 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Evan Cheng225dfe92007-01-30 01:13:37 +0000495 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000496 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000497 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000498 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000499
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000500 def tBR_JTr : tPseudoInst<(outs),
501 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
502 Size2Bytes, IIC_Br,
503 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
504 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000505 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000506}
507
Evan Chengc85e8322007-07-05 07:13:32 +0000508// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000509// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000510let isBranch = 1, isTerminator = 1 in
Jim Grosbachceab5012010-12-04 00:20:40 +0000511 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$p), IIC_Br,
512 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000513 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000514 T1Encoding<{1,1,0,1,?,?}> {
515 bits<4> p;
516 let Inst{11-8} = p;
517}
Evan Chenga8e29892007-01-19 07:51:42 +0000518
Evan Chengde17fb62009-10-31 23:46:45 +0000519// Compare and branch on zero / non-zero
520let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000521 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000522 "cbz\t$Rn, $target", []>,
523 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000524 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000525 bits<6> target;
526 bits<3> Rn;
527 let Inst{9} = target{5};
528 let Inst{7-3} = target{4-0};
529 let Inst{2-0} = Rn;
530 }
Evan Chengde17fb62009-10-31 23:46:45 +0000531
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000532 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000533 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000534 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000535 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000536 bits<6> target;
537 bits<3> Rn;
538 let Inst{9} = target{5};
539 let Inst{7-3} = target{4-0};
540 let Inst{2-0} = Rn;
541 }
Evan Chengde17fb62009-10-31 23:46:45 +0000542}
543
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000544// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
545// A8.6.16 B: Encoding T1
546// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000547let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000548def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
549 "svc", "\t$imm", []>, Encoding16 {
550 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000551 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000552 let Inst{11-8} = 0b1111;
553 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000554}
555
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000556// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000557let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000558def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000559 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000560 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000561}
562
Evan Chenga8e29892007-01-19 07:51:42 +0000563//===----------------------------------------------------------------------===//
564// Load Store Instructions.
565//
566
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000567let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000568def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000569 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
570 AddrModeT1_4, IIC_iLoad_r,
571 "ldr", "\t$Rt, $addr",
572 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000573
Bill Wendlingdff2f712010-12-08 23:01:43 +0000574def tLDRi : // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000575 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
576 AddrModeT1_4, IIC_iLoad_r,
577 "ldr", "\t$Rt, $addr",
578 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000579
Bill Wendling1fd374e2010-11-30 22:57:21 +0000580def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000581 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
582 AddrModeT1_1, IIC_iLoad_bh_r,
583 "ldrb", "\t$Rt, $addr",
584 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000585
586def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000587 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000588 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000589 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000590 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000591
Bill Wendling1fd374e2010-11-30 22:57:21 +0000592def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000593 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
594 AddrModeT1_2, IIC_iLoad_bh_r,
595 "ldrh", "\t$dst, $addr",
596 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000597
Bill Wendlingdff2f712010-12-08 23:01:43 +0000598def tLDRHi : // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000599 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000600 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000601 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000602 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000603
Evan Cheng2f297df2009-07-11 07:08:13 +0000604let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000605def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000606 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
607 AddrModeT1_1, IIC_iLoad_bh_r,
608 "ldrsb", "\t$dst, $addr",
609 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000610
Evan Cheng2f297df2009-07-11 07:08:13 +0000611let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000612def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000613 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
614 AddrModeT1_2, IIC_iLoad_bh_r,
615 "ldrsh", "\t$dst, $addr",
616 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000617
Dan Gohman15511cf2008-12-03 18:15:48 +0000618let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000619def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
620 "ldr", "\t$Rt, $addr",
621 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
622 T1LdStSP<{1,?,?}> {
623 bits<3> Rt;
624 bits<8> addr;
625 let Inst{10-8} = Rt;
626 let Inst{7-0} = addr;
627}
Evan Cheng012f2d92007-01-24 08:53:17 +0000628
Evan Cheng8e59ea92007-02-07 00:06:56 +0000629// Special instruction for restore. It cannot clobber condition register
630// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000631let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000632// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000633def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000634 "ldr", "\t$dst, $addr", []>,
635 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000636
Evan Cheng012f2d92007-01-24 08:53:17 +0000637// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000638// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000639let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000640def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000641 "ldr", ".n\t$Rt, $addr",
642 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
643 T1Encoding<{0,1,0,0,1,?}> {
644 // A6.2 & A8.6.59
645 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000646 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000647 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000648 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000649}
Evan Chengfa775d02007-03-19 07:20:03 +0000650
651// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000652let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
653 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000654def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
655 "ldr", "\t$Rt, $addr", []>,
656 T1LdStSP<{1,?,?}> {
657 // A6.2 & A8.6.57 T2
658 bits<3> Rt;
659 bits<8> addr;
660 let Inst{10-8} = Rt;
661 let Inst{7-0} = addr;
662}
Evan Chenga8e29892007-01-19 07:51:42 +0000663
Bill Wendling1fd374e2010-11-30 22:57:21 +0000664def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000665 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
666 AddrModeT1_4, IIC_iStore_r,
667 "str", "\t$src, $addr",
668 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Bill Wendling1fd374e2010-11-30 22:57:21 +0000670def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000671 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000672 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000673 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000674 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000675
Bill Wendling1fd374e2010-11-30 22:57:21 +0000676def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000677 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
678 AddrModeT1_1, IIC_iStore_bh_r,
679 "strb", "\t$src, $addr",
680 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000681
682def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000683 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000684 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000685 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000686 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000687
688def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000689 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
690 AddrModeT1_2, IIC_iStore_bh_r,
691 "strh", "\t$src, $addr",
692 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000693
694def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000695 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000696 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000697 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000698 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000699
Jim Grosbachd967cd02010-12-07 21:50:47 +0000700def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
701 "str", "\t$Rt, $addr",
702 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
703 T1LdStSP<{0,?,?}> {
704 bits<3> Rt;
705 bits<8> addr;
706 let Inst{10-8} = Rt;
707 let Inst{7-0} = addr;
708}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000709
Bill Wendling3f8c1102010-11-30 23:54:45 +0000710let mayStore = 1, neverHasSideEffects = 1 in
711// Special instruction for spill. It cannot clobber condition register when it's
712// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000713// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000714def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000715 "str", "\t$src, $addr", []>,
716 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000717
718//===----------------------------------------------------------------------===//
719// Load / store multiple Instructions.
720//
721
Bill Wendling6c470b82010-11-13 09:09:38 +0000722multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
723 InstrItinClass itin_upd, bits<6> T1Enc,
724 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000725 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000726 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000727 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000728 T1Encoding<T1Enc> {
729 bits<3> Rn;
730 bits<8> regs;
731 let Inst{10-8} = Rn;
732 let Inst{7-0} = regs;
733 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000734 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000735 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000736 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000737 T1Encoding<T1Enc> {
738 bits<3> Rn;
739 bits<8> regs;
740 let Inst{10-8} = Rn;
741 let Inst{7-0} = regs;
742 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000743}
744
Bill Wendling73fe34a2010-11-16 01:16:36 +0000745// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000746let neverHasSideEffects = 1 in {
747
748let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
749defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
750 {1,1,0,0,1,?}, 1>;
751
752let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
753defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
754 {1,1,0,0,0,?}, 0>;
755
756} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000757
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000758let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000759def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000760 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000761 "pop${p}\t$regs", []>,
762 T1Misc<{1,1,0,?,?,?,?}> {
763 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000764 let Inst{8} = regs{15};
765 let Inst{7-0} = regs{7-0};
766}
Evan Cheng4b322e52009-08-11 21:11:32 +0000767
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000768let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000769def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000770 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000771 "push${p}\t$regs", []>,
772 T1Misc<{0,1,0,?,?,?,?}> {
773 bits<16> regs;
774 let Inst{8} = regs{14};
775 let Inst{7-0} = regs{7-0};
776}
Evan Chenga8e29892007-01-19 07:51:42 +0000777
778//===----------------------------------------------------------------------===//
779// Arithmetic Instructions.
780//
781
Bill Wendling1d045ee2010-12-01 02:28:08 +0000782// Helper classes for encoding T1pI patterns:
783class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
784 string opc, string asm, list<dag> pattern>
785 : T1pI<oops, iops, itin, opc, asm, pattern>,
786 T1DataProcessing<opA> {
787 bits<3> Rm;
788 bits<3> Rn;
789 let Inst{5-3} = Rm;
790 let Inst{2-0} = Rn;
791}
792class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
793 string opc, string asm, list<dag> pattern>
794 : T1pI<oops, iops, itin, opc, asm, pattern>,
795 T1Misc<opA> {
796 bits<3> Rm;
797 bits<3> Rd;
798 let Inst{5-3} = Rm;
799 let Inst{2-0} = Rd;
800}
801
Bill Wendling76f4e102010-12-01 01:20:15 +0000802// Helper classes for encoding T1sI patterns:
803class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
804 string opc, string asm, list<dag> pattern>
805 : T1sI<oops, iops, itin, opc, asm, pattern>,
806 T1DataProcessing<opA> {
807 bits<3> Rd;
808 bits<3> Rn;
809 let Inst{5-3} = Rn;
810 let Inst{2-0} = Rd;
811}
812class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
813 string opc, string asm, list<dag> pattern>
814 : T1sI<oops, iops, itin, opc, asm, pattern>,
815 T1General<opA> {
816 bits<3> Rm;
817 bits<3> Rn;
818 bits<3> Rd;
819 let Inst{8-6} = Rm;
820 let Inst{5-3} = Rn;
821 let Inst{2-0} = Rd;
822}
823class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
824 string opc, string asm, list<dag> pattern>
825 : T1sI<oops, iops, itin, opc, asm, pattern>,
826 T1General<opA> {
827 bits<3> Rd;
828 bits<3> Rm;
829 let Inst{5-3} = Rm;
830 let Inst{2-0} = Rd;
831}
832
833// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000834class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
835 string opc, string asm, list<dag> pattern>
836 : T1sIt<oops, iops, itin, opc, asm, pattern>,
837 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000838 bits<3> Rdn;
839 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000840 let Inst{5-3} = Rm;
841 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000842}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000843class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
844 string opc, string asm, list<dag> pattern>
845 : T1sIt<oops, iops, itin, opc, asm, pattern>,
846 T1General<opA> {
847 bits<3> Rdn;
848 bits<8> imm8;
849 let Inst{10-8} = Rdn;
850 let Inst{7-0} = imm8;
851}
852
853// Add with carry register
854let isCommutable = 1, Uses = [CPSR] in
855def tADC : // A8.6.2
856 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
857 "adc", "\t$Rdn, $Rm",
858 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000859
David Goodwinc9ee1182009-06-25 22:49:55 +0000860// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000861def tADDi3 : // A8.6.4 T1
862 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
863 "add", "\t$Rd, $Rm, $imm3",
864 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000865 bits<3> imm3;
866 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000867}
Evan Chenga8e29892007-01-19 07:51:42 +0000868
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000869def tADDi8 : // A8.6.4 T2
870 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
871 IIC_iALUi,
872 "add", "\t$Rdn, $imm8",
873 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000874
David Goodwinc9ee1182009-06-25 22:49:55 +0000875// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000876let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000877def tADDrr : // A8.6.6 T1
878 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
879 IIC_iALUr,
880 "add", "\t$Rd, $Rn, $Rm",
881 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Evan Chengcd799b92009-06-12 20:46:18 +0000883let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000884def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
885 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000886 T1Special<{0,0,?,?}> {
887 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000888 bits<4> Rdn;
889 bits<4> Rm;
890 let Inst{7} = Rdn{3};
891 let Inst{6-3} = Rm;
892 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000893}
Evan Chenga8e29892007-01-19 07:51:42 +0000894
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000895// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000896let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000897def tAND : // A8.6.12
898 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
899 IIC_iBITr,
900 "and", "\t$Rdn, $Rm",
901 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000902
David Goodwinc9ee1182009-06-25 22:49:55 +0000903// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000904def tASRri : // A8.6.14
905 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
906 IIC_iMOVsi,
907 "asr", "\t$Rd, $Rm, $imm5",
908 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000909 bits<5> imm5;
910 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000911}
Evan Chenga8e29892007-01-19 07:51:42 +0000912
David Goodwinc9ee1182009-06-25 22:49:55 +0000913// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000914def tASRrr : // A8.6.15
915 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
916 IIC_iMOVsr,
917 "asr", "\t$Rdn, $Rm",
918 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000919
David Goodwinc9ee1182009-06-25 22:49:55 +0000920// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000921def tBIC : // A8.6.20
922 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
923 IIC_iBITr,
924 "bic", "\t$Rdn, $Rm",
925 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000926
David Goodwinc9ee1182009-06-25 22:49:55 +0000927// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000928let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000929//FIXME: Disable CMN, as CCodes are backwards from compare expectations
930// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000931//def tCMN : // A8.6.33
932// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
933// IIC_iCMPr,
934// "cmn", "\t$lhs, $rhs",
935// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000936
937def tCMNz : // A8.6.33
938 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
939 IIC_iCMPr,
940 "cmn", "\t$Rn, $Rm",
941 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
942
943} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000944
David Goodwinc9ee1182009-06-25 22:49:55 +0000945// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000946let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000947def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
948 "cmp", "\t$Rn, $imm8",
949 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
950 T1General<{1,0,1,?,?}> {
951 // A8.6.35
952 bits<3> Rn;
953 bits<8> imm8;
954 let Inst{10-8} = Rn;
955 let Inst{7-0} = imm8;
956}
957
David Goodwinc9ee1182009-06-25 22:49:55 +0000958// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000959def tCMPr : // A8.6.36 T1
960 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
961 IIC_iCMPr,
962 "cmp", "\t$Rn, $Rm",
963 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
964
Bill Wendling849f2e32010-11-29 00:18:15 +0000965def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
966 "cmp", "\t$Rn, $Rm", []>,
967 T1Special<{0,1,?,?}> {
968 // A8.6.36 T2
969 bits<4> Rm;
970 bits<4> Rn;
971 let Inst{7} = Rn{3};
972 let Inst{6-3} = Rm;
973 let Inst{2-0} = Rn{2-0};
974}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000975} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000976
Evan Chenga8e29892007-01-19 07:51:42 +0000977
David Goodwinc9ee1182009-06-25 22:49:55 +0000978// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000979let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000980def tEOR : // A8.6.45
981 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
982 IIC_iBITr,
983 "eor", "\t$Rdn, $Rm",
984 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000985
David Goodwinc9ee1182009-06-25 22:49:55 +0000986// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000987def tLSLri : // A8.6.88
988 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
989 IIC_iMOVsi,
990 "lsl", "\t$Rd, $Rm, $imm5",
991 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000992 bits<5> imm5;
993 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000994}
Evan Chenga8e29892007-01-19 07:51:42 +0000995
David Goodwinc9ee1182009-06-25 22:49:55 +0000996// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000997def tLSLrr : // A8.6.89
998 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
999 IIC_iMOVsr,
1000 "lsl", "\t$Rdn, $Rm",
1001 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001002
David Goodwinc9ee1182009-06-25 22:49:55 +00001003// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001004def tLSRri : // A8.6.90
1005 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1006 IIC_iMOVsi,
1007 "lsr", "\t$Rd, $Rm, $imm5",
1008 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001009 bits<5> imm5;
1010 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001011}
Evan Chenga8e29892007-01-19 07:51:42 +00001012
David Goodwinc9ee1182009-06-25 22:49:55 +00001013// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001014def tLSRrr : // A8.6.91
1015 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1016 IIC_iMOVsr,
1017 "lsr", "\t$Rdn, $Rm",
1018 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001020// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001021let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001022def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1023 "mov", "\t$Rd, $imm8",
1024 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1025 T1General<{1,0,0,?,?}> {
1026 // A8.6.96
1027 bits<3> Rd;
1028 bits<8> imm8;
1029 let Inst{10-8} = Rd;
1030 let Inst{7-0} = imm8;
1031}
Evan Chenga8e29892007-01-19 07:51:42 +00001032
1033// TODO: A7-73: MOV(2) - mov setting flag.
1034
Evan Chengcd799b92009-06-12 20:46:18 +00001035let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001036// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001037def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1038 "mov\t$Rd, $Rm", []>,
1039 T1Special<0b1000> {
1040 // A8.6.97
1041 bits<4> Rd;
1042 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001043 // Bits {7-6} are encoded by the T1Special value.
1044 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001045 let Inst{2-0} = Rd{2-0};
1046}
Evan Cheng446c4282009-07-11 06:43:01 +00001047let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001048def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1049 "movs\t$Rd, $Rm", []>, Encoding16 {
1050 // A8.6.97
1051 bits<3> Rd;
1052 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001053 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001054 let Inst{5-3} = Rm;
1055 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001056}
Evan Cheng446c4282009-07-11 06:43:01 +00001057
1058// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001059def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1060 "mov\t$Rd, $Rm", []>,
1061 T1Special<{1,0,0,?}> {
1062 // A8.6.97
1063 bits<4> Rd;
1064 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001065 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001066 let Inst{6-3} = Rm;
1067 let Inst{2-0} = Rd{2-0};
1068}
1069def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1070 "mov\t$Rd, $Rm", []>,
1071 T1Special<{1,0,?,0}> {
1072 // A8.6.97
1073 bits<4> Rd;
1074 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001075 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001076 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001077 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001078 let Inst{2-0} = Rd{2-0};
1079}
1080def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1081 "mov\t$Rd, $Rm", []>,
1082 T1Special<{1,0,?,?}> {
1083 // A8.6.97
1084 bits<4> Rd;
1085 bits<4> Rm;
1086 let Inst{7} = Rd{3};
1087 let Inst{6-3} = Rm;
1088 let Inst{2-0} = Rd{2-0};
1089}
Evan Chengcd799b92009-06-12 20:46:18 +00001090} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Bill Wendling0480e282010-12-01 02:36:55 +00001092// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001093let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001094def tMUL : // A8.6.105 T1
1095 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1096 IIC_iMUL32,
1097 "mul", "\t$Rdn, $Rm, $Rdn",
1098 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001099
Bill Wendling76f4e102010-12-01 01:20:15 +00001100// Move inverse register
1101def tMVN : // A8.6.107
1102 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1103 "mvn", "\t$Rd, $Rn",
1104 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001105
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001106// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001107let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001108def tORR : // A8.6.114
1109 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1110 IIC_iBITr,
1111 "orr", "\t$Rdn, $Rm",
1112 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001113
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001114// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001115def tREV : // A8.6.134
1116 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1117 IIC_iUNAr,
1118 "rev", "\t$Rd, $Rm",
1119 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1120 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001121
Bill Wendling1d045ee2010-12-01 02:28:08 +00001122def tREV16 : // A8.6.135
1123 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1124 IIC_iUNAr,
1125 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001126 [(set tGPR:$Rd,
1127 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1128 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1129 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1130 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001131 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bill Wendling1d045ee2010-12-01 02:28:08 +00001133def tREVSH : // A8.6.136
1134 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1135 IIC_iUNAr,
1136 "revsh", "\t$Rd, $Rm",
1137 [(set tGPR:$Rd,
1138 (sext_inreg
1139 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1140 (shl tGPR:$Rm, (i32 8))), i16))]>,
1141 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001142
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001143// Rotate right register
1144def tROR : // A8.6.139
1145 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1146 IIC_iMOVsr,
1147 "ror", "\t$Rdn, $Rm",
1148 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001149
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001150// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001151def tRSB : // A8.6.141
1152 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1153 IIC_iALUi,
1154 "rsb", "\t$Rd, $Rn, #0",
1155 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001156
David Goodwinc9ee1182009-06-25 22:49:55 +00001157// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001158let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001159def tSBC : // A8.6.151
1160 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1161 IIC_iALUr,
1162 "sbc", "\t$Rdn, $Rm",
1163 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
David Goodwinc9ee1182009-06-25 22:49:55 +00001165// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001166def tSUBi3 : // A8.6.210 T1
1167 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1168 IIC_iALUi,
1169 "sub", "\t$Rd, $Rm, $imm3",
1170 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001171 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001172 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001173}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001174
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001175def tSUBi8 : // A8.6.210 T2
1176 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1177 IIC_iALUi,
1178 "sub", "\t$Rdn, $imm8",
1179 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001180
Bill Wendling76f4e102010-12-01 01:20:15 +00001181// Subtract register
1182def tSUBrr : // A8.6.212
1183 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1184 IIC_iALUr,
1185 "sub", "\t$Rd, $Rn, $Rm",
1186 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001187
1188// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Bill Wendling76f4e102010-12-01 01:20:15 +00001190// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001191def tSXTB : // A8.6.222
1192 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1193 IIC_iUNAr,
1194 "sxtb", "\t$Rd, $Rm",
1195 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1196 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001197
Bill Wendling1d045ee2010-12-01 02:28:08 +00001198// Sign-extend short
1199def tSXTH : // A8.6.224
1200 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1201 IIC_iUNAr,
1202 "sxth", "\t$Rd, $Rm",
1203 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1204 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001205
Bill Wendling1d045ee2010-12-01 02:28:08 +00001206// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001207let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001208def tTST : // A8.6.230
1209 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1210 "tst", "\t$Rn, $Rm",
1211 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001212
Bill Wendling1d045ee2010-12-01 02:28:08 +00001213// Zero-extend byte
1214def tUXTB : // A8.6.262
1215 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1216 IIC_iUNAr,
1217 "uxtb", "\t$Rd, $Rm",
1218 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1219 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001220
Bill Wendling1d045ee2010-12-01 02:28:08 +00001221// Zero-extend short
1222def tUXTH : // A8.6.264
1223 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1224 IIC_iUNAr,
1225 "uxth", "\t$Rd, $Rm",
1226 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1227 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001228
Jim Grosbach80dc1162010-02-16 21:23:02 +00001229// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001230// Expanded after instruction selection into a branch sequence.
1231let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001232 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001233 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001234 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001235 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001236
Evan Cheng007ea272009-08-12 05:17:19 +00001237
1238// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001239let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001240def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1241 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001242 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001243 bits<4> Rdn;
1244 bits<4> Rm;
1245 let Inst{7} = Rdn{3};
1246 let Inst{6-3} = Rm;
1247 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001248}
Evan Cheng007ea272009-08-12 05:17:19 +00001249
Evan Chengc4af4632010-11-17 20:13:28 +00001250let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001251def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1252 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001253 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001254 bits<3> Rdn;
1255 bits<8> Rm;
1256 let Inst{10-8} = Rdn;
1257 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001258}
1259
Owen Andersonf523e472010-09-23 23:45:25 +00001260} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262// tLEApcrel - Load a pc-relative address into a register without offending the
1263// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001264let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001265def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1266 "adr${p}\t$Rd, #$label", []>,
1267 T1Encoding<{1,0,1,0,0,?}> {
1268 // A6.2 & A8.6.10
1269 bits<3> Rd;
1270 let Inst{10-8} = Rd;
1271 // FIXME: Add label encoding/fixup
1272}
Evan Chenga8e29892007-01-19 07:51:42 +00001273
Bill Wendling67077412010-11-30 00:18:30 +00001274def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001275 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001276 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1277 T1Encoding<{1,0,1,0,0,?}> {
1278 // A6.2 & A8.6.10
1279 bits<3> Rd;
1280 let Inst{10-8} = Rd;
1281 // FIXME: Add label encoding/fixup
1282}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001283
Evan Chenga8e29892007-01-19 07:51:42 +00001284//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001285// TLS Instructions
1286//
1287
1288// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001289let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1290def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1291 "bl\t__aeabi_read_tp",
1292 [(set R0, ARMthread_pointer)]> {
1293 // Encoding is 0xf7fffffe.
1294 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001295}
1296
Bill Wendling0480e282010-12-01 02:36:55 +00001297//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001298// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001299//
1300
1301// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1302// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1303// from some other function to get here, and we're using the stack frame for the
1304// containing function to save/restore registers, we can't keep anything live in
1305// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1306// tromped upon when we get here from a longjmp(). We force everthing out of
1307// registers except for our own input by listing the relevant registers in
1308// Defs. By doing so, we also cause the prologue/epilogue code to actively
1309// preserve all of the callee-saved resgisters, which is exactly what we want.
1310// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001311let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1312 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1313def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1314 AddrModeNone, SizeSpecial, NoItinerary, "","",
1315 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001316
1317// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001318let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001319 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001320def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001321 AddrModeNone, SizeSpecial, IndexModeNone,
1322 Pseudo, NoItinerary, "", "",
1323 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1324 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001325
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001327// Non-Instruction Patterns
1328//
1329
Jim Grosbach97a884d2010-12-07 20:41:06 +00001330// Comparisons
1331def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1332 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1333def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1334 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1335
Evan Cheng892837a2009-07-10 02:09:04 +00001336// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001337def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1338 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1339def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001340 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001341def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1342 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001343
1344// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001345def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1346 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1347def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1348 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1349def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1350 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001351
Evan Chenga8e29892007-01-19 07:51:42 +00001352// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001353def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1354def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001355
Evan Chengd85ac4d2007-01-27 02:29:45 +00001356// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001357def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1358 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001362 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001363def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001364 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001365
1366def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001367 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001368def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001369 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001370
1371// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001372def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1373 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1374def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1375 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001376
1377// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001378def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1379 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001380
Evan Chengb60c02e2007-01-26 19:13:16 +00001381// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001382def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1383def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1384def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001385
Evan Cheng0e87e232009-08-28 00:31:43 +00001386// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001387// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001388def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001389 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001390 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001391def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001392 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001393 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001394
Evan Cheng0e87e232009-08-28 00:31:43 +00001395def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1396 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1397def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1398 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001399
Evan Chenga8e29892007-01-19 07:51:42 +00001400// Large immediate handling.
1401
1402// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001403def : T1Pat<(i32 thumb_immshifted:$src),
1404 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1405 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001406
Evan Cheng9cb9e672009-06-27 02:26:13 +00001407def : T1Pat<(i32 imm0_255_comp:$src),
1408 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001409
1410// Pseudo instruction that combines ldr from constpool and add pc. This should
1411// be expanded into two instructions late to allow if-conversion and
1412// scheduling.
1413let isReMaterializable = 1 in
1414def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001415 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001416 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1417 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001418 Requires<[IsThumb, IsThumb1Only]>;