blob: e25e9cc9d90f6041d380538765cae633260046a9 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbache2467172010-12-10 18:21:33 +000077def t_brtarget : Operand<OtherVT> {
78 let EncoderMethod = "getThumbBRTargetOpValue";
79}
80
Jim Grosbach01086452010-12-10 17:13:40 +000081def t_bcctarget : Operand<i32> {
82 let EncoderMethod = "getThumbBCCTargetOpValue";
83}
84
Jim Grosbachcf6220a2010-12-09 19:01:46 +000085def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000086 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000087}
88
Jim Grosbach662a8162010-12-06 23:57:07 +000089def t_bltarget : Operand<i32> {
90 let EncoderMethod = "getThumbBLTargetOpValue";
91}
92
Bill Wendling09aa3f02010-12-09 00:39:08 +000093def t_blxtarget : Operand<i32> {
94 let EncoderMethod = "getThumbBLXTargetOpValue";
95}
96
Bill Wendlingef4a68b2010-11-30 07:44:32 +000097def MemModeThumbAsmOperand : AsmOperandClass {
98 let Name = "MemModeThumb";
99 let SuperClasses = [];
100}
101
Evan Chenga8e29892007-01-19 07:51:42 +0000102// t_addrmode_rr := reg + reg
103//
104def t_addrmode_rr : Operand<i32>,
105 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
106 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000107 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000108}
109
Evan Chengc38f2bc2007-01-23 22:59:13 +0000110// t_addrmode_s4 := reg + reg
111// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000112//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000113def t_addrmode_s4 : Operand<i32>,
114 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000115 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000116 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000117 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000118 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000119}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000120
121// t_addrmode_s2 := reg + reg
122// reg + imm5 * 2
123//
124def t_addrmode_s2 : Operand<i32>,
125 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000126 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000127 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000128 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000129 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000130}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000131
132// t_addrmode_s1 := reg + reg
133// reg + imm5
134//
135def t_addrmode_s1 : Operand<i32>,
136 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000137 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000138 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000139 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000140 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000141}
142
143// t_addrmode_sp := sp + imm8 * 4
144//
145def t_addrmode_sp : Operand<i32>,
146 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000147 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000148 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000149 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000150 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}
152
Bill Wendlingb8958b02010-12-08 01:57:09 +0000153// t_addrmode_pc := <label> => pc + imm8 * 4
154//
155def t_addrmode_pc : Operand<i32> {
156 let EncoderMethod = "getAddrModePCOpValue";
157 let ParserMatchClass = MemModeThumbAsmOperand;
158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160//===----------------------------------------------------------------------===//
161// Miscellaneous Instructions.
162//
163
Jim Grosbach4642ad32010-02-22 23:10:38 +0000164// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
165// from removing one half of the matched pairs. That breaks PEI, which assumes
166// these will always be in pairs, and asserts if it finds otherwise. Better way?
167let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000168def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000169 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
170 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
171 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000172
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000173def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000174 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
175 [(ARMcallseq_start imm:$amt)]>,
176 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000177}
Evan Cheng44bec522007-05-15 01:29:07 +0000178
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000179// T1Disassembly - A simple class to make encoding some disassembly patterns
180// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000181class T1Disassembly<bits<2> op1, bits<8> op2>
182 : T1Encoding<0b101111> {
183 let Inst{9-8} = op1;
184 let Inst{7-0} = op2;
185}
186
Johnny Chenbd2c6232010-02-25 03:28:51 +0000187def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
188 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000189 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000190
Johnny Chend86d2692010-02-25 17:51:03 +0000191def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
192 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000193 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000194
195def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
196 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000197 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000198
199def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
200 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000201 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000202
203def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
204 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000205 T1Disassembly<0b11, 0x40>; // A8.6.157
206
207// The i32imm operand $val can be used by a debugger to store more information
208// about the breakpoint.
209def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
210 [/* For disassembly only; pattern left blank */]>,
211 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
212 // A8.6.22
213 bits<8> val;
214 let Inst{7-0} = val;
215}
Johnny Chend86d2692010-02-25 17:51:03 +0000216
217def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
218 [/* For disassembly only; pattern left blank */]>,
219 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000220 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000221 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000222 let Inst{4} = 1;
223 let Inst{3} = 1; // Big-Endian
224 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000225}
226
227def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
228 [/* For disassembly only; pattern left blank */]>,
229 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000230 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000231 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000232 let Inst{4} = 1;
233 let Inst{3} = 0; // Little-Endian
234 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000235}
236
Johnny Chen93042d12010-03-02 18:14:57 +0000237// Change Processor State is a system instruction -- for disassembly only.
238// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000239//
240// opt{4-0} = mode ==> don't care
241// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
242// opt{8-6} = AIF from Inst{2-0}
243// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000244//
245// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
246// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000247def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000248 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000249 T1Misc<0b0110011> {
250 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000251 let Inst{3} = 0;
252 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000253}
Johnny Chen93042d12010-03-02 18:14:57 +0000254
Evan Cheng35d6c412009-08-04 23:47:55 +0000255// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000256let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000257def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000258 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000259 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000260 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000261 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000262 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000263 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000264}
Evan Chenga8e29892007-01-19 07:51:42 +0000265
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000266// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000267def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000268 "add\t$dst, pc, $rhs", []>,
269 T1Encoding<{1,0,1,0,0,?}> {
270 // A6.2 & A8.6.10
271 bits<3> dst;
272 bits<8> rhs;
273 let Inst{10-8} = dst;
274 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000275}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000276
Bill Wendling0ae28e42010-11-19 22:37:33 +0000277// ADD <Rd>, sp, #<imm8>
278// This is rematerializable, which is particularly useful for taking the
279// address of locals.
280let isReMaterializable = 1 in
281def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
282 "add\t$dst, $sp, $rhs", []>,
283 T1Encoding<{1,0,1,0,1,?}> {
284 // A6.2 & A8.6.8
285 bits<3> dst;
286 bits<8> rhs;
287 let Inst{10-8} = dst;
288 let Inst{7-0} = rhs;
289}
290
291// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000292def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000293 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294 T1Misc<{0,0,0,0,0,?,?}> {
295 // A6.2.5 & A8.6.8
296 bits<7> rhs;
297 let Inst{6-0} = rhs;
298}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000299
Bill Wendling0ae28e42010-11-19 22:37:33 +0000300// SUB sp, sp, #<imm7>
301// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000302def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000303 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000304 T1Misc<{0,0,0,0,1,?,?}> {
305 // A6.2.5 & A8.6.214
306 bits<7> rhs;
307 let Inst{6-0} = rhs;
308}
Evan Cheng86198642009-08-07 00:34:42 +0000309
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000311def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000312 "add\t$dst, $rhs", []>,
313 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000314 // A8.6.9 Encoding T1
315 bits<4> dst;
316 let Inst{7} = dst{3};
317 let Inst{6-3} = 0b1101;
318 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000319}
Evan Cheng86198642009-08-07 00:34:42 +0000320
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000322def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000323 "add\t$dst, $rhs", []>,
324 T1Special<{0,0,?,?}> {
325 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000326 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000327 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000329 let Inst{2-0} = 0b101;
330}
Evan Cheng86198642009-08-07 00:34:42 +0000331
Evan Chenga8e29892007-01-19 07:51:42 +0000332//===----------------------------------------------------------------------===//
333// Control Flow Instructions.
334//
335
Jim Grosbachc732adf2009-09-30 01:35:11 +0000336let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000337 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
338 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000339 T1Special<{1,1,0,?}> {
340 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000341 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000342 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000343 }
Bill Wendling602890d2010-11-19 01:33:10 +0000344
Evan Cheng9d945f72007-02-01 01:49:46 +0000345 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000346 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
347 IIC_Br, "bx\t$Rm",
348 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000349 T1Special<{1,1,0,?}> {
350 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000351 bits<4> Rm;
352 let Inst{6-3} = Rm;
353 let Inst{2-0} = 0b000;
354 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000355}
Evan Chenga8e29892007-01-19 07:51:42 +0000356
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000357// Indirect branches
358let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000359 def tBRIND : TI<(outs), (ins GPR:$Rm),
360 IIC_Br,
361 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000362 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000363 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000364 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000365 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000366 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000367 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000368 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000369 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000370}
371
Evan Chenga8e29892007-01-19 07:51:42 +0000372// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000373let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
374 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000375def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000376 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000377 "pop${p}\t$regs", []>,
378 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000379 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000380 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000381 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000382 let Inst{7-0} = regs{7-0};
383}
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Bill Wendling0480e282010-12-01 02:36:55 +0000385// All calls clobber the non-callee saved registers. SP is marked as a use to
386// prevent stack-pointer assignments that appear immediately before calls from
387// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000388let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000389 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000390 Defs = [R0, R1, R2, R3, R12, LR,
391 D0, D1, D2, D3, D4, D5, D6, D7,
392 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000393 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
394 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000395 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000396 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000397 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000398 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000399 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000400 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000401 bits<21> func;
402 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000403 let Inst{13} = 1;
404 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000405 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000406 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000407
Evan Chengb6207242009-08-01 00:16:10 +0000408 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000409 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000410 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000411 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000412 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000413 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000414 bits<21> func;
415 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000416 let Inst{13} = 1;
417 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000418 let Inst{10-1} = func{10-1};
419 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000420 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000421
Evan Chengb6207242009-08-01 00:16:10 +0000422 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000423 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000424 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000425 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000426 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
427 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000429 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000430 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000431 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000432 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000433 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000434 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000435 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000436 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000437}
438
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000439let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000440 // On Darwin R9 is call-clobbered.
441 // R7 is marked as a use to prevent frame-pointer assignments from being
442 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000443 Defs = [R0, R1, R2, R3, R9, R12, LR,
444 D0, D1, D2, D3, D4, D5, D6, D7,
445 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000446 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
447 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000448 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000449 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000450 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
451 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000452 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000453 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000454 bits<21> func;
455 let Inst{25-16} = func{20-11};
456 let Inst{13} = 1;
457 let Inst{11} = 1;
458 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000459 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000460
Evan Chengb6207242009-08-01 00:16:10 +0000461 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000462 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000463 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000464 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000465 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000466 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000467 bits<21> func;
468 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000469 let Inst{13} = 1;
470 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000471 let Inst{10-1} = func{10-1};
472 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000473 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000474
Evan Chengb6207242009-08-01 00:16:10 +0000475 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000476 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
477 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000478 [(ARMtcall GPR:$func)]>,
479 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000480 T1Special<{1,1,1,?}> {
481 // A6.2.3 & A8.6.24
482 bits<4> func;
483 let Inst{6-3} = func;
484 let Inst{2-0} = 0b000;
485 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000486
487 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000488 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000489 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000490 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000491 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000492 "mov\tlr, pc\n\tbx\t$func",
493 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000494 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000495}
496
Bill Wendling0480e282010-12-01 02:36:55 +0000497let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
498 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000499 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000500 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000501 T1Encoding<{1,1,1,0,0,?}> {
502 bits<11> target;
503 let Inst{10-0} = target;
504 }
Evan Chenga8e29892007-01-19 07:51:42 +0000505
Evan Cheng225dfe92007-01-30 01:13:37 +0000506 // Far jump
Jim Grosbache2467172010-12-10 18:21:33 +0000507 // FIXME: Encoding. This should probably be a pseudo for tBL
Evan Cheng53c67c02009-08-07 05:45:07 +0000508 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000509 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000510 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000511
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000512 def tBR_JTr : tPseudoInst<(outs),
513 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
514 Size2Bytes, IIC_Br,
515 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
516 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000517 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000518}
519
Evan Chengc85e8322007-07-05 07:13:32 +0000520// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000521// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000522let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000523 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000524 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000525 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000526 T1Encoding<{1,1,0,1,?,?}> {
527 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000528 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000529 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000530 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000531}
Evan Chenga8e29892007-01-19 07:51:42 +0000532
Evan Chengde17fb62009-10-31 23:46:45 +0000533// Compare and branch on zero / non-zero
534let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000535 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000536 "cbz\t$Rn, $target", []>,
537 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000538 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000539 bits<6> target;
540 bits<3> Rn;
541 let Inst{9} = target{5};
542 let Inst{7-3} = target{4-0};
543 let Inst{2-0} = Rn;
544 }
Evan Chengde17fb62009-10-31 23:46:45 +0000545
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000546 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000547 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000548 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000549 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000550 bits<6> target;
551 bits<3> Rn;
552 let Inst{9} = target{5};
553 let Inst{7-3} = target{4-0};
554 let Inst{2-0} = Rn;
555 }
Evan Chengde17fb62009-10-31 23:46:45 +0000556}
557
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000558// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
559// A8.6.16 B: Encoding T1
560// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000561let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000562def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
563 "svc", "\t$imm", []>, Encoding16 {
564 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000565 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000566 let Inst{11-8} = 0b1111;
567 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000568}
569
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000570// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000571let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000572def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000573 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000574 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000575}
576
Evan Chenga8e29892007-01-19 07:51:42 +0000577//===----------------------------------------------------------------------===//
578// Load Store Instructions.
579//
580
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000581let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000582def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000583 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
584 AddrModeT1_4, IIC_iLoad_r,
585 "ldr", "\t$Rt, $addr",
586 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000587
Bill Wendlingdff2f712010-12-08 23:01:43 +0000588def tLDRi : // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000589 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
590 AddrModeT1_4, IIC_iLoad_r,
591 "ldr", "\t$Rt, $addr",
592 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000593
Bill Wendling1fd374e2010-11-30 22:57:21 +0000594def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000595 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
596 AddrModeT1_1, IIC_iLoad_bh_r,
597 "ldrb", "\t$Rt, $addr",
598 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000599
600def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000601 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000602 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000603 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000604 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000605
Bill Wendling1fd374e2010-11-30 22:57:21 +0000606def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000607 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
608 AddrModeT1_2, IIC_iLoad_bh_r,
609 "ldrh", "\t$dst, $addr",
610 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000611
Bill Wendlingdff2f712010-12-08 23:01:43 +0000612def tLDRHi : // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000613 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000614 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000615 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000616 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000617
Evan Cheng2f297df2009-07-11 07:08:13 +0000618let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000619def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000620 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
621 AddrModeT1_1, IIC_iLoad_bh_r,
622 "ldrsb", "\t$dst, $addr",
623 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000624
Evan Cheng2f297df2009-07-11 07:08:13 +0000625let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000626def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000627 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
628 AddrModeT1_2, IIC_iLoad_bh_r,
629 "ldrsh", "\t$dst, $addr",
630 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000631
Dan Gohman15511cf2008-12-03 18:15:48 +0000632let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000633def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
634 "ldr", "\t$Rt, $addr",
635 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
636 T1LdStSP<{1,?,?}> {
637 bits<3> Rt;
638 bits<8> addr;
639 let Inst{10-8} = Rt;
640 let Inst{7-0} = addr;
641}
Evan Cheng012f2d92007-01-24 08:53:17 +0000642
Evan Cheng8e59ea92007-02-07 00:06:56 +0000643// Special instruction for restore. It cannot clobber condition register
644// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000645let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000646// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000647def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000648 "ldr", "\t$dst, $addr", []>,
649 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000650
Evan Cheng012f2d92007-01-24 08:53:17 +0000651// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000652// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000653let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000654def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000655 "ldr", ".n\t$Rt, $addr",
656 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
657 T1Encoding<{0,1,0,0,1,?}> {
658 // A6.2 & A8.6.59
659 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000660 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000661 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000662 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000663}
Evan Chengfa775d02007-03-19 07:20:03 +0000664
665// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000666let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
667 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000668def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
669 "ldr", "\t$Rt, $addr", []>,
670 T1LdStSP<{1,?,?}> {
671 // A6.2 & A8.6.57 T2
672 bits<3> Rt;
673 bits<8> addr;
674 let Inst{10-8} = Rt;
675 let Inst{7-0} = addr;
676}
Evan Chenga8e29892007-01-19 07:51:42 +0000677
Bill Wendling1fd374e2010-11-30 22:57:21 +0000678def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000679 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
680 AddrModeT1_4, IIC_iStore_r,
681 "str", "\t$src, $addr",
682 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000683
Bill Wendling1fd374e2010-11-30 22:57:21 +0000684def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000685 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000686 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000687 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000688 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000689
Bill Wendling1fd374e2010-11-30 22:57:21 +0000690def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000691 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
692 AddrModeT1_1, IIC_iStore_bh_r,
693 "strb", "\t$src, $addr",
694 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000695
696def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000697 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000698 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000699 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000700 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000701
702def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000703 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
704 AddrModeT1_2, IIC_iStore_bh_r,
705 "strh", "\t$src, $addr",
706 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000707
708def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000709 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000710 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000711 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000712 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000713
Jim Grosbachd967cd02010-12-07 21:50:47 +0000714def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
715 "str", "\t$Rt, $addr",
716 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
717 T1LdStSP<{0,?,?}> {
718 bits<3> Rt;
719 bits<8> addr;
720 let Inst{10-8} = Rt;
721 let Inst{7-0} = addr;
722}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000723
Bill Wendling3f8c1102010-11-30 23:54:45 +0000724let mayStore = 1, neverHasSideEffects = 1 in
725// Special instruction for spill. It cannot clobber condition register when it's
726// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000727// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000728def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000729 "str", "\t$src, $addr", []>,
730 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000731
732//===----------------------------------------------------------------------===//
733// Load / store multiple Instructions.
734//
735
Bill Wendling6c470b82010-11-13 09:09:38 +0000736multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
737 InstrItinClass itin_upd, bits<6> T1Enc,
738 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000739 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000740 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000742 T1Encoding<T1Enc> {
743 bits<3> Rn;
744 bits<8> regs;
745 let Inst{10-8} = Rn;
746 let Inst{7-0} = regs;
747 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000748 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000749 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000750 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000751 T1Encoding<T1Enc> {
752 bits<3> Rn;
753 bits<8> regs;
754 let Inst{10-8} = Rn;
755 let Inst{7-0} = regs;
756 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000757}
758
Bill Wendling73fe34a2010-11-16 01:16:36 +0000759// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000760let neverHasSideEffects = 1 in {
761
762let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
763defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
764 {1,1,0,0,1,?}, 1>;
765
766let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
767defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
768 {1,1,0,0,0,?}, 0>;
769
770} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000771
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000772let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000773def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000774 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000775 "pop${p}\t$regs", []>,
776 T1Misc<{1,1,0,?,?,?,?}> {
777 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000778 let Inst{8} = regs{15};
779 let Inst{7-0} = regs{7-0};
780}
Evan Cheng4b322e52009-08-11 21:11:32 +0000781
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000782let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000783def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000784 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000785 "push${p}\t$regs", []>,
786 T1Misc<{0,1,0,?,?,?,?}> {
787 bits<16> regs;
788 let Inst{8} = regs{14};
789 let Inst{7-0} = regs{7-0};
790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791
792//===----------------------------------------------------------------------===//
793// Arithmetic Instructions.
794//
795
Bill Wendling1d045ee2010-12-01 02:28:08 +0000796// Helper classes for encoding T1pI patterns:
797class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
798 string opc, string asm, list<dag> pattern>
799 : T1pI<oops, iops, itin, opc, asm, pattern>,
800 T1DataProcessing<opA> {
801 bits<3> Rm;
802 bits<3> Rn;
803 let Inst{5-3} = Rm;
804 let Inst{2-0} = Rn;
805}
806class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
807 string opc, string asm, list<dag> pattern>
808 : T1pI<oops, iops, itin, opc, asm, pattern>,
809 T1Misc<opA> {
810 bits<3> Rm;
811 bits<3> Rd;
812 let Inst{5-3} = Rm;
813 let Inst{2-0} = Rd;
814}
815
Bill Wendling76f4e102010-12-01 01:20:15 +0000816// Helper classes for encoding T1sI patterns:
817class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
818 string opc, string asm, list<dag> pattern>
819 : T1sI<oops, iops, itin, opc, asm, pattern>,
820 T1DataProcessing<opA> {
821 bits<3> Rd;
822 bits<3> Rn;
823 let Inst{5-3} = Rn;
824 let Inst{2-0} = Rd;
825}
826class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
827 string opc, string asm, list<dag> pattern>
828 : T1sI<oops, iops, itin, opc, asm, pattern>,
829 T1General<opA> {
830 bits<3> Rm;
831 bits<3> Rn;
832 bits<3> Rd;
833 let Inst{8-6} = Rm;
834 let Inst{5-3} = Rn;
835 let Inst{2-0} = Rd;
836}
837class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
838 string opc, string asm, list<dag> pattern>
839 : T1sI<oops, iops, itin, opc, asm, pattern>,
840 T1General<opA> {
841 bits<3> Rd;
842 bits<3> Rm;
843 let Inst{5-3} = Rm;
844 let Inst{2-0} = Rd;
845}
846
847// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000848class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
849 string opc, string asm, list<dag> pattern>
850 : T1sIt<oops, iops, itin, opc, asm, pattern>,
851 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000852 bits<3> Rdn;
853 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000854 let Inst{5-3} = Rm;
855 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000856}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000857class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : T1sIt<oops, iops, itin, opc, asm, pattern>,
860 T1General<opA> {
861 bits<3> Rdn;
862 bits<8> imm8;
863 let Inst{10-8} = Rdn;
864 let Inst{7-0} = imm8;
865}
866
867// Add with carry register
868let isCommutable = 1, Uses = [CPSR] in
869def tADC : // A8.6.2
870 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
871 "adc", "\t$Rdn, $Rm",
872 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000873
David Goodwinc9ee1182009-06-25 22:49:55 +0000874// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000875def tADDi3 : // A8.6.4 T1
876 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
877 "add", "\t$Rd, $Rm, $imm3",
878 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000879 bits<3> imm3;
880 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000881}
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000883def tADDi8 : // A8.6.4 T2
884 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
885 IIC_iALUi,
886 "add", "\t$Rdn, $imm8",
887 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000888
David Goodwinc9ee1182009-06-25 22:49:55 +0000889// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000890let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000891def tADDrr : // A8.6.6 T1
892 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
893 IIC_iALUr,
894 "add", "\t$Rd, $Rn, $Rm",
895 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000896
Evan Chengcd799b92009-06-12 20:46:18 +0000897let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000898def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
899 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000900 T1Special<{0,0,?,?}> {
901 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000902 bits<4> Rdn;
903 bits<4> Rm;
904 let Inst{7} = Rdn{3};
905 let Inst{6-3} = Rm;
906 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000907}
Evan Chenga8e29892007-01-19 07:51:42 +0000908
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000909// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000910let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000911def tAND : // A8.6.12
912 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
913 IIC_iBITr,
914 "and", "\t$Rdn, $Rm",
915 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
David Goodwinc9ee1182009-06-25 22:49:55 +0000917// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000918def tASRri : // A8.6.14
919 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
920 IIC_iMOVsi,
921 "asr", "\t$Rd, $Rm, $imm5",
922 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000923 bits<5> imm5;
924 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000925}
Evan Chenga8e29892007-01-19 07:51:42 +0000926
David Goodwinc9ee1182009-06-25 22:49:55 +0000927// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000928def tASRrr : // A8.6.15
929 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
930 IIC_iMOVsr,
931 "asr", "\t$Rdn, $Rm",
932 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000933
David Goodwinc9ee1182009-06-25 22:49:55 +0000934// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000935def tBIC : // A8.6.20
936 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
937 IIC_iBITr,
938 "bic", "\t$Rdn, $Rm",
939 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000940
David Goodwinc9ee1182009-06-25 22:49:55 +0000941// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000942let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000943//FIXME: Disable CMN, as CCodes are backwards from compare expectations
944// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000945//def tCMN : // A8.6.33
946// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
947// IIC_iCMPr,
948// "cmn", "\t$lhs, $rhs",
949// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000950
951def tCMNz : // A8.6.33
952 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
953 IIC_iCMPr,
954 "cmn", "\t$Rn, $Rm",
955 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
956
957} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000958
David Goodwinc9ee1182009-06-25 22:49:55 +0000959// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000960let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000961def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
962 "cmp", "\t$Rn, $imm8",
963 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
964 T1General<{1,0,1,?,?}> {
965 // A8.6.35
966 bits<3> Rn;
967 bits<8> imm8;
968 let Inst{10-8} = Rn;
969 let Inst{7-0} = imm8;
970}
971
David Goodwinc9ee1182009-06-25 22:49:55 +0000972// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000973def tCMPr : // A8.6.36 T1
974 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
975 IIC_iCMPr,
976 "cmp", "\t$Rn, $Rm",
977 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
978
Bill Wendling849f2e32010-11-29 00:18:15 +0000979def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
980 "cmp", "\t$Rn, $Rm", []>,
981 T1Special<{0,1,?,?}> {
982 // A8.6.36 T2
983 bits<4> Rm;
984 bits<4> Rn;
985 let Inst{7} = Rn{3};
986 let Inst{6-3} = Rm;
987 let Inst{2-0} = Rn{2-0};
988}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000989} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000990
Evan Chenga8e29892007-01-19 07:51:42 +0000991
David Goodwinc9ee1182009-06-25 22:49:55 +0000992// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000993let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000994def tEOR : // A8.6.45
995 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
996 IIC_iBITr,
997 "eor", "\t$Rdn, $Rm",
998 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000999
David Goodwinc9ee1182009-06-25 22:49:55 +00001000// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001001def tLSLri : // A8.6.88
1002 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1003 IIC_iMOVsi,
1004 "lsl", "\t$Rd, $Rm, $imm5",
1005 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001006 bits<5> imm5;
1007 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001008}
Evan Chenga8e29892007-01-19 07:51:42 +00001009
David Goodwinc9ee1182009-06-25 22:49:55 +00001010// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001011def tLSLrr : // A8.6.89
1012 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1013 IIC_iMOVsr,
1014 "lsl", "\t$Rdn, $Rm",
1015 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001016
David Goodwinc9ee1182009-06-25 22:49:55 +00001017// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001018def tLSRri : // A8.6.90
1019 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1020 IIC_iMOVsi,
1021 "lsr", "\t$Rd, $Rm, $imm5",
1022 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001023 bits<5> imm5;
1024 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001025}
Evan Chenga8e29892007-01-19 07:51:42 +00001026
David Goodwinc9ee1182009-06-25 22:49:55 +00001027// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001028def tLSRrr : // A8.6.91
1029 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1030 IIC_iMOVsr,
1031 "lsr", "\t$Rdn, $Rm",
1032 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001033
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001034// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001035let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001036def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1037 "mov", "\t$Rd, $imm8",
1038 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1039 T1General<{1,0,0,?,?}> {
1040 // A8.6.96
1041 bits<3> Rd;
1042 bits<8> imm8;
1043 let Inst{10-8} = Rd;
1044 let Inst{7-0} = imm8;
1045}
Evan Chenga8e29892007-01-19 07:51:42 +00001046
1047// TODO: A7-73: MOV(2) - mov setting flag.
1048
Evan Chengcd799b92009-06-12 20:46:18 +00001049let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001050// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001051def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1052 "mov\t$Rd, $Rm", []>,
1053 T1Special<0b1000> {
1054 // A8.6.97
1055 bits<4> Rd;
1056 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001057 // Bits {7-6} are encoded by the T1Special value.
1058 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001059 let Inst{2-0} = Rd{2-0};
1060}
Evan Cheng446c4282009-07-11 06:43:01 +00001061let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001062def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1063 "movs\t$Rd, $Rm", []>, Encoding16 {
1064 // A8.6.97
1065 bits<3> Rd;
1066 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001067 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001068 let Inst{5-3} = Rm;
1069 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001070}
Evan Cheng446c4282009-07-11 06:43:01 +00001071
1072// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001073def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1074 "mov\t$Rd, $Rm", []>,
1075 T1Special<{1,0,0,?}> {
1076 // A8.6.97
1077 bits<4> Rd;
1078 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001079 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001080 let Inst{6-3} = Rm;
1081 let Inst{2-0} = Rd{2-0};
1082}
1083def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1084 "mov\t$Rd, $Rm", []>,
1085 T1Special<{1,0,?,0}> {
1086 // A8.6.97
1087 bits<4> Rd;
1088 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001089 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001090 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001091 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001092 let Inst{2-0} = Rd{2-0};
1093}
1094def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1095 "mov\t$Rd, $Rm", []>,
1096 T1Special<{1,0,?,?}> {
1097 // A8.6.97
1098 bits<4> Rd;
1099 bits<4> Rm;
1100 let Inst{7} = Rd{3};
1101 let Inst{6-3} = Rm;
1102 let Inst{2-0} = Rd{2-0};
1103}
Evan Chengcd799b92009-06-12 20:46:18 +00001104} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001105
Bill Wendling0480e282010-12-01 02:36:55 +00001106// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001107let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001108def tMUL : // A8.6.105 T1
1109 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1110 IIC_iMUL32,
1111 "mul", "\t$Rdn, $Rm, $Rdn",
1112 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001113
Bill Wendling76f4e102010-12-01 01:20:15 +00001114// Move inverse register
1115def tMVN : // A8.6.107
1116 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1117 "mvn", "\t$Rd, $Rn",
1118 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001119
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001120// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001121let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001122def tORR : // A8.6.114
1123 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1124 IIC_iBITr,
1125 "orr", "\t$Rdn, $Rm",
1126 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001127
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001128// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001129def tREV : // A8.6.134
1130 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1131 IIC_iUNAr,
1132 "rev", "\t$Rd, $Rm",
1133 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1134 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001135
Bill Wendling1d045ee2010-12-01 02:28:08 +00001136def tREV16 : // A8.6.135
1137 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1138 IIC_iUNAr,
1139 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001140 [(set tGPR:$Rd,
1141 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1142 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1143 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1144 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001145 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001146
Bill Wendling1d045ee2010-12-01 02:28:08 +00001147def tREVSH : // A8.6.136
1148 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1149 IIC_iUNAr,
1150 "revsh", "\t$Rd, $Rm",
1151 [(set tGPR:$Rd,
1152 (sext_inreg
1153 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1154 (shl tGPR:$Rm, (i32 8))), i16))]>,
1155 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001156
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001157// Rotate right register
1158def tROR : // A8.6.139
1159 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1160 IIC_iMOVsr,
1161 "ror", "\t$Rdn, $Rm",
1162 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001163
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001164// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001165def tRSB : // A8.6.141
1166 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1167 IIC_iALUi,
1168 "rsb", "\t$Rd, $Rn, #0",
1169 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001170
David Goodwinc9ee1182009-06-25 22:49:55 +00001171// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001172let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001173def tSBC : // A8.6.151
1174 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1175 IIC_iALUr,
1176 "sbc", "\t$Rdn, $Rm",
1177 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001178
David Goodwinc9ee1182009-06-25 22:49:55 +00001179// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001180def tSUBi3 : // A8.6.210 T1
1181 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1182 IIC_iALUi,
1183 "sub", "\t$Rd, $Rm, $imm3",
1184 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001185 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001186 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001187}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001188
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001189def tSUBi8 : // A8.6.210 T2
1190 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1191 IIC_iALUi,
1192 "sub", "\t$Rdn, $imm8",
1193 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001194
Bill Wendling76f4e102010-12-01 01:20:15 +00001195// Subtract register
1196def tSUBrr : // A8.6.212
1197 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1198 IIC_iALUr,
1199 "sub", "\t$Rd, $Rn, $Rm",
1200 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001201
1202// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001203
Bill Wendling76f4e102010-12-01 01:20:15 +00001204// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001205def tSXTB : // A8.6.222
1206 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1207 IIC_iUNAr,
1208 "sxtb", "\t$Rd, $Rm",
1209 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1210 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001211
Bill Wendling1d045ee2010-12-01 02:28:08 +00001212// Sign-extend short
1213def tSXTH : // A8.6.224
1214 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1215 IIC_iUNAr,
1216 "sxth", "\t$Rd, $Rm",
1217 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1218 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001219
Bill Wendling1d045ee2010-12-01 02:28:08 +00001220// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001221let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001222def tTST : // A8.6.230
1223 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1224 "tst", "\t$Rn, $Rm",
1225 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001226
Bill Wendling1d045ee2010-12-01 02:28:08 +00001227// Zero-extend byte
1228def tUXTB : // A8.6.262
1229 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1230 IIC_iUNAr,
1231 "uxtb", "\t$Rd, $Rm",
1232 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1233 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001234
Bill Wendling1d045ee2010-12-01 02:28:08 +00001235// Zero-extend short
1236def tUXTH : // A8.6.264
1237 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1238 IIC_iUNAr,
1239 "uxth", "\t$Rd, $Rm",
1240 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1241 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001242
Jim Grosbach80dc1162010-02-16 21:23:02 +00001243// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001244// Expanded after instruction selection into a branch sequence.
1245let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001246 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001247 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001248 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001249 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001250
Evan Cheng007ea272009-08-12 05:17:19 +00001251
1252// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001253let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001254def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1255 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001256 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001257 bits<4> Rdn;
1258 bits<4> Rm;
1259 let Inst{7} = Rdn{3};
1260 let Inst{6-3} = Rm;
1261 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001262}
Evan Cheng007ea272009-08-12 05:17:19 +00001263
Evan Chengc4af4632010-11-17 20:13:28 +00001264let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001265def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1266 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001267 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001268 bits<3> Rdn;
1269 bits<8> Rm;
1270 let Inst{10-8} = Rdn;
1271 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001272}
1273
Owen Andersonf523e472010-09-23 23:45:25 +00001274} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001275
Evan Chenga8e29892007-01-19 07:51:42 +00001276// tLEApcrel - Load a pc-relative address into a register without offending the
1277// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001278let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001279def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1280 "adr${p}\t$Rd, #$label", []>,
1281 T1Encoding<{1,0,1,0,0,?}> {
1282 // A6.2 & A8.6.10
1283 bits<3> Rd;
1284 let Inst{10-8} = Rd;
1285 // FIXME: Add label encoding/fixup
1286}
Evan Chenga8e29892007-01-19 07:51:42 +00001287
Bill Wendling67077412010-11-30 00:18:30 +00001288def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001289 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001290 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1291 T1Encoding<{1,0,1,0,0,?}> {
1292 // A6.2 & A8.6.10
1293 bits<3> Rd;
1294 let Inst{10-8} = Rd;
1295 // FIXME: Add label encoding/fixup
1296}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001297
Evan Chenga8e29892007-01-19 07:51:42 +00001298//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001299// TLS Instructions
1300//
1301
1302// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001303let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1304def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1305 "bl\t__aeabi_read_tp",
1306 [(set R0, ARMthread_pointer)]> {
1307 // Encoding is 0xf7fffffe.
1308 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309}
1310
Bill Wendling0480e282010-12-01 02:36:55 +00001311//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001312// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001313//
1314
1315// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1316// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1317// from some other function to get here, and we're using the stack frame for the
1318// containing function to save/restore registers, we can't keep anything live in
1319// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1320// tromped upon when we get here from a longjmp(). We force everthing out of
1321// registers except for our own input by listing the relevant registers in
1322// Defs. By doing so, we also cause the prologue/epilogue code to actively
1323// preserve all of the callee-saved resgisters, which is exactly what we want.
1324// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001325let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1326 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1327def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1328 AddrModeNone, SizeSpecial, NoItinerary, "","",
1329 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001330
1331// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001332let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001333 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001334def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001335 AddrModeNone, SizeSpecial, IndexModeNone,
1336 Pseudo, NoItinerary, "", "",
1337 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1338 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001339
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001340//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001341// Non-Instruction Patterns
1342//
1343
Jim Grosbach97a884d2010-12-07 20:41:06 +00001344// Comparisons
1345def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1346 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1347def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1348 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1349
Evan Cheng892837a2009-07-10 02:09:04 +00001350// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001351def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1352 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1353def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001354 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001355def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1356 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001357
1358// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001359def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1360 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1361def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1362 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1363def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1364 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001367def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1368def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001369
Evan Chengd85ac4d2007-01-27 02:29:45 +00001370// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001371def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1372 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001373
Evan Chenga8e29892007-01-19 07:51:42 +00001374// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001375def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001376 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001377def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001378 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001379
1380def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001381 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001382def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001383 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001384
1385// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001386def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1387 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1388def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1389 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001390
1391// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001392def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1393 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001394
Evan Chengb60c02e2007-01-26 19:13:16 +00001395// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001396def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1397def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1398def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001399
Evan Cheng0e87e232009-08-28 00:31:43 +00001400// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001401// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001402def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001403 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001404 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001405def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001406 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001407 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001408
Evan Cheng0e87e232009-08-28 00:31:43 +00001409def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1410 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1411def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1412 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001413
Evan Chenga8e29892007-01-19 07:51:42 +00001414// Large immediate handling.
1415
1416// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001417def : T1Pat<(i32 thumb_immshifted:$src),
1418 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1419 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001420
Evan Cheng9cb9e672009-06-27 02:26:13 +00001421def : T1Pat<(i32 imm0_255_comp:$src),
1422 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001423
1424// Pseudo instruction that combines ldr from constpool and add pc. This should
1425// be expanded into two instructions late to allow if-conversion and
1426// scheduling.
1427let isReMaterializable = 1 in
1428def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001429 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001430 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1431 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001432 Requires<[IsThumb, IsThumb1Only]>;