blob: 9d2edf485480710dd94d8d11c1414edfaf58ce50 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000180 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
182 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000184 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000186 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
187 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000188 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000190 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000192 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000194 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000196 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000197 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000198 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000200 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000201 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000202 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
203 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000204 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
205 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000206 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
207 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000208
209 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
210 const {
211 // {17-13} = reg
212 // {12} = (U)nsigned (add == '1', sub == '0')
213 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000214 const MachineOperand &MO = MI.getOperand(Op);
215 const MachineOperand &MO1 = MI.getOperand(Op + 1);
216 if (!MO.isReg()) {
217 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
218 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000219 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000220 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000221 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000222 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000223 Binary = Imm12 & 0xfff;
224 if (Imm12 >= 0)
225 Binary |= (1 << 12);
226 Binary |= (Reg << 13);
227 return Binary;
228 }
Jason W Kim837caa92010-11-18 23:37:15 +0000229
230 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
231 return 0;
232 }
233
Jim Grosbach99f53d12010-11-15 20:47:07 +0000234 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
235 const { return 0;}
236 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
237 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000238 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
239 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000240 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
241 const { return 0; }
242 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
243 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000244 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
245 const { return 0; }
246 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
247 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000248 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000249 // {17-13} = reg
250 // {12} = (U)nsigned (add == '1', sub == '0')
251 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000252 const MachineOperand &MO = MI.getOperand(Op);
253 const MachineOperand &MO1 = MI.getOperand(Op + 1);
254 if (!MO.isReg()) {
255 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
256 return 0;
257 }
258 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000259 int32_t Imm12 = MO1.getImm();
260
261 // Special value for #-0
262 if (Imm12 == INT32_MIN)
263 Imm12 = 0;
264
265 // Immediate is always encoded as positive. The 'U' bit controls add vs
266 // sub.
267 bool isAdd = true;
268 if (Imm12 < 0) {
269 Imm12 = -Imm12;
270 isAdd = false;
271 }
272
273 uint32_t Binary = Imm12 & 0xfff;
274 if (isAdd)
275 Binary |= (1 << 12);
276 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000277 return Binary;
278 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000279 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
280 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000281
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000282 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
283 const { return 0; }
284
Shih-wei Liao5170b712010-05-26 00:02:28 +0000285 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000286 /// machine operand requires relocation, record the relocation and return
287 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000288 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000289 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000290
Evan Cheng83b5cf02008-11-05 23:22:34 +0000291 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000292 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000293 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000294
295 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000296 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000297 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000298 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000299 intptr_t ACPV = 0) const;
300 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
301 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
302 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000303 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000304 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000305 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000306}
307
Chris Lattner33fabd72010-02-02 21:48:51 +0000308char ARMCodeEmitter::ID = 0;
309
Bob Wilson87949d42010-03-17 21:16:45 +0000310/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000311/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000312FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
313 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000314 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000315}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000316
Chris Lattner33fabd72010-02-02 21:48:51 +0000317bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000318 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
319 MF.getTarget().getRelocationModel() != Reloc::Static) &&
320 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000321 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
322 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
323 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000324 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000325 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000326 MJTEs = 0;
327 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000328 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000329 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000330 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000331 MMI = &getAnalysis<MachineModuleInfo>();
332 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000333
334 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000335 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000336 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000337 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000338 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000339 MBB != E; ++MBB) {
340 MCE.StartMachineBasicBlock(MBB);
341 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
342 I != E; ++I)
343 emitInstruction(*I);
344 }
345 } while (MCE.finishFunction(MF));
346
347 return false;
348}
349
Evan Cheng83b5cf02008-11-05 23:22:34 +0000350/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000351///
Chris Lattner33fabd72010-02-02 21:48:51 +0000352unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000353 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000354 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000355 case ARM_AM::asr: return 2;
356 case ARM_AM::lsl: return 0;
357 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000358 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000359 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000360 }
Evan Cheng7602e112008-09-02 06:52:38 +0000361 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000362}
363
Shih-wei Liao5170b712010-05-26 00:02:28 +0000364/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000365/// machine operand requires relocation, record the relocation and return zero.
366unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000367 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000368 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000369 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000370 && "Relocation to this function should be for movt or movw");
371
372 if (MO.isImm())
373 return static_cast<unsigned>(MO.getImm());
374 else if (MO.isGlobal())
375 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
376 else if (MO.isSymbol())
377 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
378 else if (MO.isMBB())
379 emitMachineBasicBlock(MO.getMBB(), Reloc);
380 else {
381#ifndef NDEBUG
382 errs() << MO;
383#endif
384 llvm_unreachable("Unsupported operand type for movw/movt");
385 }
386 return 0;
387}
388
Evan Cheng7602e112008-09-02 06:52:38 +0000389/// getMachineOpValue - Return binary encoding of operand. If the machine
390/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000391unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000392 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000393 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000394 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000395 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000396 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000397 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000398 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000399 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000400 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000401 else if (MO.isCPI()) {
402 const TargetInstrDesc &TID = MI.getDesc();
403 // For VFP load, the immediate offset is multiplied by 4.
404 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
405 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
406 emitConstPoolAddress(MO.getIndex(), Reloc);
407 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000408 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000409 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000410 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000411 else
412 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000413 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000414}
415
Evan Cheng057d0c32008-09-18 07:28:19 +0000416/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000417///
Dan Gohman46510a72010-04-15 01:51:59 +0000418void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000419 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000420 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000421 MachineRelocation MR = Indirect
422 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000423 const_cast<GlobalValue *>(GV),
424 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000425 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000426 const_cast<GlobalValue *>(GV), ACPV,
427 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000428 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000429}
430
431/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
432/// be emitted to the current location in the function, and allow it to be PC
433/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000434void ARMCodeEmitter::
435emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000436 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
437 Reloc, ES));
438}
439
440/// emitConstPoolAddress - Arrange for the address of an constant pool
441/// to be emitted to the current location in the function, and allow it to be PC
442/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000443void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000444 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000445 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000446 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000447}
448
449/// emitJumpTableAddress - Arrange for the address of a jump table to
450/// be emitted to the current location in the function, and allow it to be PC
451/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000452void ARMCodeEmitter::
453emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000454 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000455 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000456}
457
Raul Herbster9c1a3822007-08-30 23:29:26 +0000458/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000459void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000460 unsigned Reloc,
461 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000462 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000463 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000464}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465
Chris Lattner33fabd72010-02-02 21:48:51 +0000466void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000467 DEBUG(errs() << " 0x";
468 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000469 MCE.emitWordLE(Binary);
470}
471
Chris Lattner33fabd72010-02-02 21:48:51 +0000472void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000473 DEBUG(errs() << " 0x";
474 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000475 MCE.emitDWordLE(Binary);
476}
477
Chris Lattner33fabd72010-02-02 21:48:51 +0000478void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000479 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000480
Devang Patelaf0e2722009-10-06 02:19:11 +0000481 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000482
Dan Gohmanfe601042010-06-22 15:08:57 +0000483 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000484 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000485 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000486 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000487 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000488 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000489 case ARMII::MiscFrm:
490 if (MI.getOpcode() == ARM::LEApcrelJT) {
491 // Materialize jumptable address.
492 emitLEApcrelJTInstruction(MI);
493 break;
494 }
495 llvm_unreachable("Unhandled instruction encoding!");
496 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000497 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000498 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000499 break;
500 case ARMII::DPFrm:
501 case ARMII::DPSoRegFrm:
502 emitDataProcessingInstruction(MI);
503 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000504 case ARMII::LdFrm:
505 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000506 emitLoadStoreInstruction(MI);
507 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000508 case ARMII::LdMiscFrm:
509 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000510 emitMiscLoadStoreInstruction(MI);
511 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000512 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000513 emitLoadStoreMultipleInstruction(MI);
514 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000515 case ARMII::MulFrm:
516 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000517 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000518 case ARMII::ExtFrm:
519 emitExtendInstruction(MI);
520 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000521 case ARMII::ArithMiscFrm:
522 emitMiscArithInstruction(MI);
523 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000524 case ARMII::SatFrm:
525 emitSaturateInstruction(MI);
526 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000527 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000528 emitBranchInstruction(MI);
529 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000530 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000531 emitMiscBranchInstruction(MI);
532 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000533 // VFP instructions.
534 case ARMII::VFPUnaryFrm:
535 case ARMII::VFPBinaryFrm:
536 emitVFPArithInstruction(MI);
537 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000538 case ARMII::VFPConv1Frm:
539 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000540 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000541 case ARMII::VFPConv4Frm:
542 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000543 emitVFPConversionInstruction(MI);
544 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000545 case ARMII::VFPLdStFrm:
546 emitVFPLoadStoreInstruction(MI);
547 break;
548 case ARMII::VFPLdStMulFrm:
549 emitVFPLoadStoreMultipleInstruction(MI);
550 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000551
Bob Wilson1a913ed2010-06-11 21:34:50 +0000552 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000553 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000554 case ARMII::NSetLnFrm:
555 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000556 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000557 case ARMII::NDupFrm:
558 emitNEONDupInstruction(MI);
559 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000560 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000561 emitNEON1RegModImmInstruction(MI);
562 break;
563 case ARMII::N2RegFrm:
564 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000565 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000566 case ARMII::N3RegFrm:
567 emitNEON3RegInstruction(MI);
568 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000569 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000570 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000571}
572
Chris Lattner33fabd72010-02-02 21:48:51 +0000573void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000574 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
575 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000576 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000577
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000578 // Remember the CONSTPOOL_ENTRY address for later relocation.
579 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
580
581 // Emit constpool island entry. In most cases, the actual values will be
582 // resolved and relocated after code emission.
583 if (MCPE.isMachineConstantPoolEntry()) {
584 ARMConstantPoolValue *ACPV =
585 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
586
Chris Lattner705e07f2009-08-23 03:41:05 +0000587 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
588 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000589
Bob Wilson28989a82009-11-02 16:59:06 +0000590 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000591 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000592 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000593 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000594 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000595 isa<Function>(GV),
596 Subtarget->GVIsIndirectSymbol(GV, RelocM),
597 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000598 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000599 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
600 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000601 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000602 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000603 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000604
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000605 DEBUG({
606 errs() << " ** Constant pool #" << CPI << " @ "
607 << (void*)MCE.getCurrentPCValue() << " ";
608 if (const Function *F = dyn_cast<Function>(CV))
609 errs() << F->getName();
610 else
611 errs() << *CV;
612 errs() << '\n';
613 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000614
Dan Gohman46510a72010-04-15 01:51:59 +0000615 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000616 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000617 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000618 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000619 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000620 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000621 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000622 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000623 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000624 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000625 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
626 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000627 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000628 }
629 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000630 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000631 }
632 }
633}
634
Zonr Changf86399b2010-05-25 08:42:45 +0000635void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
636 const MachineOperand &MO0 = MI.getOperand(0);
637 const MachineOperand &MO1 = MI.getOperand(1);
638
639 // Emit the 'movw' instruction.
640 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
641
642 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
643
644 // Set the conditional execution predicate.
645 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
646
647 // Encode Rd.
648 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
649
650 // Encode imm16 as imm4:imm12
651 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
652 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
653 emitWordLE(Binary);
654
655 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
656 // Emit the 'movt' instruction.
657 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
658
659 // Set the conditional execution predicate.
660 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
661
662 // Encode Rd.
663 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
664
665 // Encode imm16 as imm4:imm1, same as movw above.
666 Binary |= Hi16 & 0xFFF;
667 Binary |= ((Hi16 >> 12) & 0xF) << 16;
668 emitWordLE(Binary);
669}
670
Chris Lattner33fabd72010-02-02 21:48:51 +0000671void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000672 const MachineOperand &MO0 = MI.getOperand(0);
673 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000674 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
675 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000676 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
677 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
678
679 // Emit the 'mov' instruction.
680 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
681
682 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000683 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000684
685 // Encode Rd.
686 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
687
688 // Encode so_imm.
689 // Set bit I(25) to identify this is the immediate form of <shifter_op>
690 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000691 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000692 emitWordLE(Binary);
693
694 // Now the 'orr' instruction.
695 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
696
697 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000698 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000699
700 // Encode Rd.
701 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
702
703 // Encode Rn.
704 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
705
706 // Encode so_imm.
707 // Set bit I(25) to identify this is the immediate form of <shifter_op>
708 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000709 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000710 emitWordLE(Binary);
711}
712
Chris Lattner33fabd72010-02-02 21:48:51 +0000713void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000714 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000715
Evan Cheng4df60f52008-11-07 09:06:08 +0000716 const TargetInstrDesc &TID = MI.getDesc();
717
718 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000719 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000720
721 // Set the conditional execution predicate
722 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
723
724 // Encode S bit if MI modifies CPSR.
725 Binary |= getAddrModeSBit(MI, TID);
726
727 // Encode Rd.
728 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
729
730 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000731 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000732
733 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000734 Binary |= 1 << ARMII::I_BitShift;
735 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
736
737 emitWordLE(Binary);
738}
739
Chris Lattner33fabd72010-02-02 21:48:51 +0000740void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000741 unsigned Opcode = MI.getDesc().Opcode;
742
743 // Part of binary is determined by TableGn.
744 unsigned Binary = getBinaryCodeForInstr(MI);
745
746 // Set the conditional execution predicate
747 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
748
749 // Encode S bit if MI modifies CPSR.
750 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
751 Binary |= 1 << ARMII::S_BitShift;
752
753 // Encode register def if there is one.
754 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
755
756 // Encode the shift operation.
757 switch (Opcode) {
758 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000759 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000760 // rrx
761 Binary |= 0x6 << 4;
762 break;
763 case ARM::MOVsrl_flag:
764 // lsr #1
765 Binary |= (0x2 << 4) | (1 << 7);
766 break;
767 case ARM::MOVsra_flag:
768 // asr #1
769 Binary |= (0x4 << 4) | (1 << 7);
770 break;
771 }
772
773 // Encode register Rm.
774 Binary |= getMachineOpValue(MI, 1);
775
776 emitWordLE(Binary);
777}
778
Chris Lattner33fabd72010-02-02 21:48:51 +0000779void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000780 DEBUG(errs() << " ** LPC" << LabelID << " @ "
781 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000782 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
783}
784
Chris Lattner33fabd72010-02-02 21:48:51 +0000785void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000786 unsigned Opcode = MI.getDesc().Opcode;
787 switch (Opcode) {
788 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000789 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000790 case ARM::BX_CALL:
791 case ARM::BMOVPCRX_CALL:
792 case ARM::BXr9_CALL:
793 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000794 // First emit mov lr, pc
795 unsigned Binary = 0x01a0e00f;
796 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
797 emitWordLE(Binary);
798
799 // and then emit the branch.
800 emitMiscBranchInstruction(MI);
801 break;
802 }
Chris Lattner518bb532010-02-09 19:54:29 +0000803 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000804 // We allow inline assembler nodes with empty bodies - they can
805 // implicitly define registers, which is ok for JIT.
806 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000807 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000808 }
Evan Chengffa6d962008-11-13 23:36:57 +0000809 break;
810 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000811 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000812 case TargetOpcode::EH_LABEL:
813 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
814 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000815 case TargetOpcode::IMPLICIT_DEF:
816 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000817 // Do nothing.
818 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000819 case ARM::CONSTPOOL_ENTRY:
820 emitConstPoolInstruction(MI);
821 break;
822 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000823 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000824 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000825 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000826 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000827 break;
828 }
829 case ARM::PICLDR:
830 case ARM::PICLDRB:
831 case ARM::PICSTR:
832 case ARM::PICSTRB: {
833 // Remember of the address of the PC label for relocation later.
834 addPCLabel(MI.getOperand(2).getImm());
835 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000836 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000837 break;
838 }
839 case ARM::PICLDRH:
840 case ARM::PICLDRSH:
841 case ARM::PICLDRSB:
842 case ARM::PICSTRH: {
843 // Remember of the address of the PC label for relocation later.
844 addPCLabel(MI.getOperand(2).getImm());
845 // These are just load / store instructions that implicitly read pc.
846 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000847 break;
848 }
Zonr Changf86399b2010-05-25 08:42:45 +0000849
850 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000851 // Two instructions to materialize a constant.
852 if (Subtarget->hasV6T2Ops())
853 emitMOVi32immInstruction(MI);
854 else
855 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000856 break;
857
Evan Cheng4df60f52008-11-07 09:06:08 +0000858 case ARM::LEApcrelJT:
859 // Materialize jumptable address.
860 emitLEApcrelJTInstruction(MI);
861 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000862 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000863 case ARM::MOVsrl_flag:
864 case ARM::MOVsra_flag:
865 emitPseudoMoveInstruction(MI);
866 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000867 }
868}
869
Bob Wilson87949d42010-03-17 21:16:45 +0000870unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000871 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000872 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000873 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000874 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000875
876 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
877 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
878 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
879
880 // Encode the shift opcode.
881 unsigned SBits = 0;
882 unsigned Rs = MO1.getReg();
883 if (Rs) {
884 // Set shift operand (bit[7:4]).
885 // LSL - 0001
886 // LSR - 0011
887 // ASR - 0101
888 // ROR - 0111
889 // RRX - 0110 and bit[11:8] clear.
890 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000891 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000892 case ARM_AM::lsl: SBits = 0x1; break;
893 case ARM_AM::lsr: SBits = 0x3; break;
894 case ARM_AM::asr: SBits = 0x5; break;
895 case ARM_AM::ror: SBits = 0x7; break;
896 case ARM_AM::rrx: SBits = 0x6; break;
897 }
898 } else {
899 // Set shift operand (bit[6:4]).
900 // LSL - 000
901 // LSR - 010
902 // ASR - 100
903 // ROR - 110
904 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000905 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000906 case ARM_AM::lsl: SBits = 0x0; break;
907 case ARM_AM::lsr: SBits = 0x2; break;
908 case ARM_AM::asr: SBits = 0x4; break;
909 case ARM_AM::ror: SBits = 0x6; break;
910 }
911 }
912 Binary |= SBits << 4;
913 if (SOpc == ARM_AM::rrx)
914 return Binary;
915
916 // Encode the shift operation Rs or shift_imm (except rrx).
917 if (Rs) {
918 // Encode Rs bit[11:8].
919 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000920 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000921 }
922
923 // Encode shift_imm bit[11:7].
924 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
925}
926
Chris Lattner33fabd72010-02-02 21:48:51 +0000927unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000928 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
929 assert(SoImmVal != -1 && "Not a valid so_imm value!");
930
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000931 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000932 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000933 << ARMII::SoRotImmShift;
934
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000935 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000936 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000937 return Binary;
938}
939
Chris Lattner33fabd72010-02-02 21:48:51 +0000940unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000941 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000942 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000943 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000944 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000945 return 1 << ARMII::S_BitShift;
946 }
947 return 0;
948}
949
Bob Wilson87949d42010-03-17 21:16:45 +0000950void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000951 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000952 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000953 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000954
955 // Part of binary is determined by TableGn.
956 unsigned Binary = getBinaryCodeForInstr(MI);
957
Jim Grosbach33412622008-10-07 19:05:35 +0000958 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000959 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000960
Evan Cheng49a9f292008-09-12 22:45:55 +0000961 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000962 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000963
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000964 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000965 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000966 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000967 if (NumDefs)
968 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
969 else if (ImplicitRd)
970 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000971 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000972
Zonr Changf86399b2010-05-25 08:42:45 +0000973 if (TID.Opcode == ARM::MOVi16) {
974 // Get immediate from MI.
975 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
976 ARM::reloc_arm_movw);
977 // Encode imm which is the same as in emitMOVi32immInstruction().
978 Binary |= Lo16 & 0xFFF;
979 Binary |= ((Lo16 >> 12) & 0xF) << 16;
980 emitWordLE(Binary);
981 return;
982 } else if(TID.Opcode == ARM::MOVTi16) {
983 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
984 ARM::reloc_arm_movt) >> 16);
985 Binary |= Hi16 & 0xFFF;
986 Binary |= ((Hi16 >> 12) & 0xF) << 16;
987 emitWordLE(Binary);
988 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000989 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000990 uint32_t v = ~MI.getOperand(2).getImm();
991 int32_t lsb = CountTrailingZeros_32(v);
992 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000993 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000994 Binary |= (msb & 0x1F) << 16;
995 Binary |= (lsb & 0x1F) << 7;
996 emitWordLE(Binary);
997 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000998 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
999 // Encode Rn in Instr{0-3}
1000 Binary |= getMachineOpValue(MI, OpIdx++);
1001
1002 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1003 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1004
1005 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1006 Binary |= (widthm1 & 0x1F) << 16;
1007 Binary |= (lsb & 0x1F) << 7;
1008 emitWordLE(Binary);
1009 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001010 }
1011
Evan Chengd87293c2008-11-06 08:47:38 +00001012 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1013 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1014 ++OpIdx;
1015
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001016 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001017 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1018 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001019 if (ImplicitRn)
1020 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001021 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001022 else {
1023 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1024 ++OpIdx;
1025 }
Evan Cheng7602e112008-09-02 06:52:38 +00001026 }
1027
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001028 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001029 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001030 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001031 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001032 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001033 return;
1034 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001035
Evan Chengedda31c2008-11-05 18:35:52 +00001036 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001037 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001038 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001039 return;
1040 }
Evan Cheng7602e112008-09-02 06:52:38 +00001041
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001042 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001043 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001044
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001046}
1047
Bob Wilson87949d42010-03-17 21:16:45 +00001048void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001049 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001050 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001051 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001052 unsigned Form = TID.TSFlags & ARMII::FormMask;
1053 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001054
Evan Chengedda31c2008-11-05 18:35:52 +00001055 // Part of binary is determined by TableGn.
1056 unsigned Binary = getBinaryCodeForInstr(MI);
1057
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001058 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1059 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1060 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001061 emitWordLE(Binary);
1062 return;
1063 }
1064
Jim Grosbach33412622008-10-07 19:05:35 +00001065 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001066 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001067
Evan Cheng4df60f52008-11-07 09:06:08 +00001068 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001069
1070 // Operand 0 of a pre- and post-indexed store is the address base
1071 // writeback. Skip it.
1072 bool Skipped = false;
1073 if (IsPrePost && Form == ARMII::StFrm) {
1074 ++OpIdx;
1075 Skipped = true;
1076 }
1077
1078 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001079 if (ImplicitRd)
1080 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001081 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001082 else
1083 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001084
1085 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001086 if (ImplicitRn)
1087 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001088 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001089 else
1090 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001091
Evan Cheng05c356e2008-11-08 01:44:13 +00001092 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001093 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001094 ++OpIdx;
1095
Evan Cheng83b5cf02008-11-05 23:22:34 +00001096 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001097 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001099
Evan Chenge7de7e32008-09-13 01:44:01 +00001100 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001101 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001102 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001103 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001104 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001105 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1107 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001108 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001109 }
1110
Bill Wendling7d31a162010-10-20 22:44:54 +00001111 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001112 Binary |= 1 << ARMII::I_BitShift;
1113 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1114 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001115 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001116
Evan Cheng70632912008-11-12 07:34:37 +00001117 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001118 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001119 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001120 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1121 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001122 }
1123
Evan Cheng83b5cf02008-11-05 23:22:34 +00001124 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001125}
1126
Chris Lattner33fabd72010-02-02 21:48:51 +00001127void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001128 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001129 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001130 unsigned Form = TID.TSFlags & ARMII::FormMask;
1131 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001132
Evan Chengedda31c2008-11-05 18:35:52 +00001133 // Part of binary is determined by TableGn.
1134 unsigned Binary = getBinaryCodeForInstr(MI);
1135
Jim Grosbach33412622008-10-07 19:05:35 +00001136 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001137 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001138
Evan Cheng148cad82008-11-13 07:34:59 +00001139 unsigned OpIdx = 0;
1140
1141 // Operand 0 of a pre- and post-indexed store is the address base
1142 // writeback. Skip it.
1143 bool Skipped = false;
1144 if (IsPrePost && Form == ARMII::StMiscFrm) {
1145 ++OpIdx;
1146 Skipped = true;
1147 }
1148
Evan Cheng7602e112008-09-02 06:52:38 +00001149 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001150 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001151
Evan Cheng358dec52009-06-15 08:28:29 +00001152 // Skip LDRD and STRD's second operand.
1153 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1154 ++OpIdx;
1155
Evan Cheng7602e112008-09-02 06:52:38 +00001156 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001157 if (ImplicitRn)
1158 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001159 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001160 else
1161 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001162
Evan Cheng05c356e2008-11-08 01:44:13 +00001163 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001164 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001165 ++OpIdx;
1166
Evan Cheng83b5cf02008-11-05 23:22:34 +00001167 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001168 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001169 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001170
Evan Chenge7de7e32008-09-13 01:44:01 +00001171 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001172 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001173 ARMII::U_BitShift);
1174
1175 // If this instr is in register offset/index encoding, set bit[3:0]
1176 // to the corresponding Rm register.
1177 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001178 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001179 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001180 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001181 }
1182
Evan Chengd87293c2008-11-06 08:47:38 +00001183 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001184 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001185 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001186 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001187 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1188 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001189 }
1190
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001192}
1193
Evan Chengcd8e66a2008-11-11 21:48:44 +00001194static unsigned getAddrModeUPBits(unsigned Mode) {
1195 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001196
1197 // Set addressing mode by modifying bits U(23) and P(24)
1198 // IA - Increment after - bit U = 1 and bit P = 0
1199 // IB - Increment before - bit U = 1 and bit P = 1
1200 // DA - Decrement after - bit U = 0 and bit P = 0
1201 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001202 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001203 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001204 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001205 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1206 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1207 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001208 }
1209
Evan Chengcd8e66a2008-11-11 21:48:44 +00001210 return Binary;
1211}
1212
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001213void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1214 const TargetInstrDesc &TID = MI.getDesc();
1215 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1216
Evan Chengcd8e66a2008-11-11 21:48:44 +00001217 // Part of binary is determined by TableGn.
1218 unsigned Binary = getBinaryCodeForInstr(MI);
1219
1220 // Set the conditional execution predicate
1221 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1222
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001223 // Skip operand 0 of an instruction with base register update.
1224 unsigned OpIdx = 0;
1225 if (IsUpdating)
1226 ++OpIdx;
1227
Evan Chengcd8e66a2008-11-11 21:48:44 +00001228 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001229 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001230
1231 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001232 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1233 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001234
Evan Cheng7602e112008-09-02 06:52:38 +00001235 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001236 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001237 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001238
1239 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001240 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001241 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001242 if (!MO.isReg() || MO.isImplicit())
1243 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001244 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001245 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1246 RegNum < 16);
1247 Binary |= 0x1 << RegNum;
1248 }
1249
Evan Cheng83b5cf02008-11-05 23:22:34 +00001250 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001251}
1252
Chris Lattner33fabd72010-02-02 21:48:51 +00001253void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001254 const TargetInstrDesc &TID = MI.getDesc();
1255
1256 // Part of binary is determined by TableGn.
1257 unsigned Binary = getBinaryCodeForInstr(MI);
1258
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001259 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001260 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001261
1262 // Encode S bit if MI modifies CPSR.
1263 Binary |= getAddrModeSBit(MI, TID);
1264
1265 // 32x32->64bit operations have two destination registers. The number
1266 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001267 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001268 if (TID.getNumDefs() == 2)
1269 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1270
1271 // Encode Rd
1272 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1273
1274 // Encode Rm
1275 Binary |= getMachineOpValue(MI, OpIdx++);
1276
1277 // Encode Rs
1278 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1279
Evan Chengfbc9d412008-11-06 01:21:28 +00001280 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1281 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001282 if (TID.getNumOperands() > OpIdx &&
1283 !TID.OpInfo[OpIdx].isPredicate() &&
1284 !TID.OpInfo[OpIdx].isOptionalDef())
1285 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1286
1287 emitWordLE(Binary);
1288}
1289
Chris Lattner33fabd72010-02-02 21:48:51 +00001290void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001291 const TargetInstrDesc &TID = MI.getDesc();
1292
1293 // Part of binary is determined by TableGn.
1294 unsigned Binary = getBinaryCodeForInstr(MI);
1295
1296 // Set the conditional execution predicate
1297 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1298
1299 unsigned OpIdx = 0;
1300
1301 // Encode Rd
1302 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1303
1304 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1305 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1306 if (MO2.isReg()) {
1307 // Two register operand form.
1308 // Encode Rn.
1309 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1310
1311 // Encode Rm.
1312 Binary |= getMachineOpValue(MI, MO2);
1313 ++OpIdx;
1314 } else {
1315 Binary |= getMachineOpValue(MI, MO1);
1316 }
1317
1318 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1319 if (MI.getOperand(OpIdx).isImm() &&
1320 !TID.OpInfo[OpIdx].isPredicate() &&
1321 !TID.OpInfo[OpIdx].isOptionalDef())
1322 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001323
Evan Cheng83b5cf02008-11-05 23:22:34 +00001324 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001325}
1326
Chris Lattner33fabd72010-02-02 21:48:51 +00001327void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001328 const TargetInstrDesc &TID = MI.getDesc();
1329
1330 // Part of binary is determined by TableGn.
1331 unsigned Binary = getBinaryCodeForInstr(MI);
1332
1333 // Set the conditional execution predicate
1334 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1335
1336 unsigned OpIdx = 0;
1337
1338 // Encode Rd
1339 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1340
1341 const MachineOperand &MO = MI.getOperand(OpIdx++);
1342 if (OpIdx == TID.getNumOperands() ||
1343 TID.OpInfo[OpIdx].isPredicate() ||
1344 TID.OpInfo[OpIdx].isOptionalDef()) {
1345 // Encode Rm and it's done.
1346 Binary |= getMachineOpValue(MI, MO);
1347 emitWordLE(Binary);
1348 return;
1349 }
1350
1351 // Encode Rn.
1352 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1353
1354 // Encode Rm.
1355 Binary |= getMachineOpValue(MI, OpIdx++);
1356
1357 // Encode shift_imm.
1358 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001359 if (TID.Opcode == ARM::PKHTB) {
1360 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1361 if (ShiftAmt == 32)
1362 ShiftAmt = 0;
1363 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001364 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1365 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001366
Evan Cheng8b59db32008-11-07 01:41:35 +00001367 emitWordLE(Binary);
1368}
1369
Bob Wilson9a1c1892010-08-11 00:01:18 +00001370void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1371 const TargetInstrDesc &TID = MI.getDesc();
1372
1373 // Part of binary is determined by TableGen.
1374 unsigned Binary = getBinaryCodeForInstr(MI);
1375
1376 // Set the conditional execution predicate
1377 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1378
1379 // Encode Rd
1380 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1381
1382 // Encode saturate bit position.
1383 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001384 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001385 Pos -= 1;
1386 assert((Pos < 16 || (Pos < 32 &&
1387 TID.Opcode != ARM::SSAT16 &&
1388 TID.Opcode != ARM::USAT16)) &&
1389 "saturate bit position out of range");
1390 Binary |= Pos << 16;
1391
1392 // Encode Rm
1393 Binary |= getMachineOpValue(MI, 2);
1394
1395 // Encode shift_imm.
1396 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001397 unsigned ShiftOp = MI.getOperand(3).getImm();
1398 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1399 if (Opc == ARM_AM::asr)
1400 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001401 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001402 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001403 ShiftAmt = 0;
1404 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1405 Binary |= ShiftAmt << ARMII::ShiftShift;
1406 }
1407
1408 emitWordLE(Binary);
1409}
1410
Chris Lattner33fabd72010-02-02 21:48:51 +00001411void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001412 const TargetInstrDesc &TID = MI.getDesc();
1413
Torok Edwindac237e2009-07-08 20:53:28 +00001414 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001415 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001416 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001417
Evan Cheng7602e112008-09-02 06:52:38 +00001418 // Part of binary is determined by TableGn.
1419 unsigned Binary = getBinaryCodeForInstr(MI);
1420
Evan Chengedda31c2008-11-05 18:35:52 +00001421 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001422 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001423
1424 // Set signed_immed_24 field
1425 Binary |= getMachineOpValue(MI, 0);
1426
Evan Cheng83b5cf02008-11-05 23:22:34 +00001427 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001428}
1429
Chris Lattner33fabd72010-02-02 21:48:51 +00001430void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001431 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001432 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001433 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001434 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1435 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001436
1437 // Now emit the jump table entries.
1438 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1439 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1440 if (IsPIC)
1441 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001442 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001443 else
1444 // Absolute DestBB address.
1445 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1446 emitWordLE(0);
1447 }
1448}
1449
Chris Lattner33fabd72010-02-02 21:48:51 +00001450void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001451 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001452
Evan Cheng437c1732008-11-07 22:30:53 +00001453 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001454 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001455 // First emit a ldr pc, [] instruction.
1456 emitDataProcessingInstruction(MI, ARM::PC);
1457
1458 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001459 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001460 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001461 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1462 emitInlineJumpTable(JTIndex);
1463 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001464 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001465 // First emit a ldr pc, [] instruction.
1466 emitLoadStoreInstruction(MI, ARM::PC);
1467
1468 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001469 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001470 return;
1471 }
1472
Evan Chengedda31c2008-11-05 18:35:52 +00001473 // Part of binary is determined by TableGn.
1474 unsigned Binary = getBinaryCodeForInstr(MI);
1475
1476 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001477 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001478
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001479 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001480 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001481 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001482 else
Evan Chengedda31c2008-11-05 18:35:52 +00001483 // otherwise, set the return register
1484 Binary |= getMachineOpValue(MI, 0);
1485
Evan Cheng83b5cf02008-11-05 23:22:34 +00001486 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001487}
Evan Cheng7602e112008-09-02 06:52:38 +00001488
Evan Cheng80a11982008-11-12 06:41:41 +00001489static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001490 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001491 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001492 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001493 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001494 if (!isSPVFP)
1495 Binary |= RegD << ARMII::RegRdShift;
1496 else {
1497 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1498 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1499 }
Evan Cheng80a11982008-11-12 06:41:41 +00001500 return Binary;
1501}
Evan Cheng78be83d2008-11-11 19:40:26 +00001502
Evan Cheng80a11982008-11-12 06:41:41 +00001503static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001504 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001505 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001506 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001507 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001508 if (!isSPVFP)
1509 Binary |= RegN << ARMII::RegRnShift;
1510 else {
1511 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1512 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1513 }
Evan Cheng80a11982008-11-12 06:41:41 +00001514 return Binary;
1515}
Evan Chengd06d48d2008-11-12 02:19:38 +00001516
Evan Cheng80a11982008-11-12 06:41:41 +00001517static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1518 unsigned RegM = MI.getOperand(OpIdx).getReg();
1519 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001520 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001521 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001522 if (!isSPVFP)
1523 Binary |= RegM;
1524 else {
1525 Binary |= ((RegM & 0x1E) >> 1);
1526 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001527 }
Evan Cheng80a11982008-11-12 06:41:41 +00001528 return Binary;
1529}
1530
Chris Lattner33fabd72010-02-02 21:48:51 +00001531void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001532 const TargetInstrDesc &TID = MI.getDesc();
1533
1534 // Part of binary is determined by TableGn.
1535 unsigned Binary = getBinaryCodeForInstr(MI);
1536
1537 // Set the conditional execution predicate
1538 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1539
1540 unsigned OpIdx = 0;
1541 assert((Binary & ARMII::D_BitShift) == 0 &&
1542 (Binary & ARMII::N_BitShift) == 0 &&
1543 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1544
1545 // Encode Dd / Sd.
1546 Binary |= encodeVFPRd(MI, OpIdx++);
1547
1548 // If this is a two-address operand, skip it, e.g. FMACD.
1549 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1550 ++OpIdx;
1551
1552 // Encode Dn / Sn.
1553 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001554 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001555
1556 if (OpIdx == TID.getNumOperands() ||
1557 TID.OpInfo[OpIdx].isPredicate() ||
1558 TID.OpInfo[OpIdx].isOptionalDef()) {
1559 // FCMPEZD etc. has only one operand.
1560 emitWordLE(Binary);
1561 return;
1562 }
1563
1564 // Encode Dm / Sm.
1565 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001566
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001567 emitWordLE(Binary);
1568}
1569
Bob Wilson87949d42010-03-17 21:16:45 +00001570void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001571 const TargetInstrDesc &TID = MI.getDesc();
1572 unsigned Form = TID.TSFlags & ARMII::FormMask;
1573
1574 // Part of binary is determined by TableGn.
1575 unsigned Binary = getBinaryCodeForInstr(MI);
1576
1577 // Set the conditional execution predicate
1578 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1579
1580 switch (Form) {
1581 default: break;
1582 case ARMII::VFPConv1Frm:
1583 case ARMII::VFPConv2Frm:
1584 case ARMII::VFPConv3Frm:
1585 // Encode Dd / Sd.
1586 Binary |= encodeVFPRd(MI, 0);
1587 break;
1588 case ARMII::VFPConv4Frm:
1589 // Encode Dn / Sn.
1590 Binary |= encodeVFPRn(MI, 0);
1591 break;
1592 case ARMII::VFPConv5Frm:
1593 // Encode Dm / Sm.
1594 Binary |= encodeVFPRm(MI, 0);
1595 break;
1596 }
1597
1598 switch (Form) {
1599 default: break;
1600 case ARMII::VFPConv1Frm:
1601 // Encode Dm / Sm.
1602 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001603 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001604 case ARMII::VFPConv2Frm:
1605 case ARMII::VFPConv3Frm:
1606 // Encode Dn / Sn.
1607 Binary |= encodeVFPRn(MI, 1);
1608 break;
1609 case ARMII::VFPConv4Frm:
1610 case ARMII::VFPConv5Frm:
1611 // Encode Dd / Sd.
1612 Binary |= encodeVFPRd(MI, 1);
1613 break;
1614 }
1615
1616 if (Form == ARMII::VFPConv5Frm)
1617 // Encode Dn / Sn.
1618 Binary |= encodeVFPRn(MI, 2);
1619 else if (Form == ARMII::VFPConv3Frm)
1620 // Encode Dm / Sm.
1621 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001622
1623 emitWordLE(Binary);
1624}
1625
Chris Lattner33fabd72010-02-02 21:48:51 +00001626void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001627 // Part of binary is determined by TableGn.
1628 unsigned Binary = getBinaryCodeForInstr(MI);
1629
1630 // Set the conditional execution predicate
1631 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1632
1633 unsigned OpIdx = 0;
1634
1635 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001636 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001637
1638 // Encode address base.
1639 const MachineOperand &Base = MI.getOperand(OpIdx++);
1640 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1641
1642 // If there is a non-zero immediate offset, encode it.
1643 if (Base.isReg()) {
1644 const MachineOperand &Offset = MI.getOperand(OpIdx);
1645 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1646 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1647 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001648 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001649 emitWordLE(Binary);
1650 return;
1651 }
1652 }
1653
1654 // If immediate offset is omitted, default to +0.
1655 Binary |= 1 << ARMII::U_BitShift;
1656
1657 emitWordLE(Binary);
1658}
1659
Bob Wilson87949d42010-03-17 21:16:45 +00001660void
1661ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001662 const TargetInstrDesc &TID = MI.getDesc();
1663 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1664
Evan Chengcd8e66a2008-11-11 21:48:44 +00001665 // Part of binary is determined by TableGn.
1666 unsigned Binary = getBinaryCodeForInstr(MI);
1667
1668 // Set the conditional execution predicate
1669 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1670
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001671 // Skip operand 0 of an instruction with base register update.
1672 unsigned OpIdx = 0;
1673 if (IsUpdating)
1674 ++OpIdx;
1675
Evan Chengcd8e66a2008-11-11 21:48:44 +00001676 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001677 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001678
1679 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001680 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1681 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001682
1683 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001684 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001685 Binary |= 0x1 << ARMII::W_BitShift;
1686
1687 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001688 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001689
Bob Wilsond4bfd542010-08-27 23:18:17 +00001690 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001691 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001692 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001693 const MachineOperand &MO = MI.getOperand(i);
1694 if (!MO.isReg() || MO.isImplicit())
1695 break;
1696 ++NumRegs;
1697 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001698 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1699 // Otherwise, it will be 0, in the case of 32-bit registers.
1700 if(Binary & 0x100)
1701 Binary |= NumRegs * 2;
1702 else
1703 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001704
1705 emitWordLE(Binary);
1706}
1707
Bob Wilson1a913ed2010-06-11 21:34:50 +00001708static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1709 unsigned RegD = MI.getOperand(OpIdx).getReg();
1710 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001711 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001712 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1713 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1714 return Binary;
1715}
1716
Bob Wilson5e7b6072010-06-25 22:40:46 +00001717static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1718 unsigned RegN = MI.getOperand(OpIdx).getReg();
1719 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001720 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001721 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1722 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1723 return Binary;
1724}
1725
Bob Wilson583a2a02010-06-25 21:17:19 +00001726static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1727 unsigned RegM = MI.getOperand(OpIdx).getReg();
1728 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001729 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001730 Binary |= (RegM & 0xf);
1731 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1732 return Binary;
1733}
1734
Bob Wilsond896a972010-06-28 21:12:19 +00001735/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1736/// data-processing instruction to the corresponding Thumb encoding.
1737static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1738 assert((Binary & 0xfe000000) == 0xf2000000 &&
1739 "not an ARM NEON data-processing instruction");
1740 unsigned UBit = (Binary >> 24) & 1;
1741 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1742}
1743
Bob Wilsond5a563d2010-06-29 17:34:07 +00001744void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001745 unsigned Binary = getBinaryCodeForInstr(MI);
1746
Bob Wilsond5a563d2010-06-29 17:34:07 +00001747 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1748 const TargetInstrDesc &TID = MI.getDesc();
1749 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1750 RegTOpIdx = 0;
1751 RegNOpIdx = 1;
1752 LnOpIdx = 2;
1753 } else { // ARMII::NSetLnFrm
1754 RegTOpIdx = 2;
1755 RegNOpIdx = 0;
1756 LnOpIdx = 3;
1757 }
1758
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001759 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001760 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001761
Bob Wilsond5a563d2010-06-29 17:34:07 +00001762 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001763 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001764 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001765 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001766
1767 unsigned LaneShift;
1768 if ((Binary & (1 << 22)) != 0)
1769 LaneShift = 0; // 8-bit elements
1770 else if ((Binary & (1 << 5)) != 0)
1771 LaneShift = 1; // 16-bit elements
1772 else
1773 LaneShift = 2; // 32-bit elements
1774
Bob Wilsond5a563d2010-06-29 17:34:07 +00001775 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001776 unsigned Opc1 = Lane >> 2;
1777 unsigned Opc2 = Lane & 3;
1778 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1779 Binary |= (Opc1 << 21);
1780 Binary |= (Opc2 << 5);
1781
1782 emitWordLE(Binary);
1783}
1784
Bob Wilson21773e72010-06-29 20:13:29 +00001785void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1786 unsigned Binary = getBinaryCodeForInstr(MI);
1787
1788 // Set the conditional execution predicate
1789 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1790
1791 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001792 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001793 Binary |= (RegT << ARMII::RegRdShift);
1794 Binary |= encodeNEONRn(MI, 0);
1795 emitWordLE(Binary);
1796}
1797
Bob Wilson583a2a02010-06-25 21:17:19 +00001798void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001799 unsigned Binary = getBinaryCodeForInstr(MI);
1800 // Destination register is encoded in Dd.
1801 Binary |= encodeNEONRd(MI, 0);
1802 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1803 unsigned Imm = MI.getOperand(1).getImm();
1804 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001805 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001806 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001807 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001808 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001809 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001810 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001811 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001812 emitWordLE(Binary);
1813}
1814
Bob Wilson583a2a02010-06-25 21:17:19 +00001815void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001816 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001817 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001818 // Destination register is encoded in Dd; source register in Dm.
1819 unsigned OpIdx = 0;
1820 Binary |= encodeNEONRd(MI, OpIdx++);
1821 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1822 ++OpIdx;
1823 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001824 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001825 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001826 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1827 emitWordLE(Binary);
1828}
1829
Bob Wilson5e7b6072010-06-25 22:40:46 +00001830void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1831 const TargetInstrDesc &TID = MI.getDesc();
1832 unsigned Binary = getBinaryCodeForInstr(MI);
1833 // Destination register is encoded in Dd; source registers in Dn and Dm.
1834 unsigned OpIdx = 0;
1835 Binary |= encodeNEONRd(MI, OpIdx++);
1836 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1837 ++OpIdx;
1838 Binary |= encodeNEONRn(MI, OpIdx++);
1839 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1840 ++OpIdx;
1841 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001842 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001843 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001844 // FIXME: This does not handle VMOVDneon or VMOVQ.
1845 emitWordLE(Binary);
1846}
1847
Evan Cheng7602e112008-09-02 06:52:38 +00001848#include "ARMGenCodeEmitter.inc"