blob: 98d8b858542834b1282ebcce79a34f17f99efa3d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Evan Chenga8e29892007-01-19 07:51:42 +0000533 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000534
Evan Chengf7d87ee2010-05-21 00:43:17 +0000535 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
536 setSchedulingPreference(Sched::RegPressure);
537 else
538 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000539
540 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000541
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000542 // On ARM arguments smaller than 4 bytes are extended, so all arguments
543 // are at least 4 bytes aligned.
544 setMinStackArgumentAlignment(4);
545
Evan Chengf6799392010-06-26 01:52:05 +0000546 if (EnableARMCodePlacement)
547 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
551 switch (Opcode) {
552 default: return 0;
553 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000554 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
555 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000556 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
558 case ARMISD::tCALL: return "ARMISD::tCALL";
559 case ARMISD::BRCOND: return "ARMISD::BRCOND";
560 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000561 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
563 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
564 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000565 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000566 case ARMISD::CMPFP: return "ARMISD::CMPFP";
567 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
568 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
569 case ARMISD::CMOV: return "ARMISD::CMOV";
570 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000571
Jim Grosbach3482c802010-01-18 19:58:49 +0000572 case ARMISD::RBIT: return "ARMISD::RBIT";
573
Bob Wilson76a312b2010-03-19 22:51:32 +0000574 case ARMISD::FTOSI: return "ARMISD::FTOSI";
575 case ARMISD::FTOUI: return "ARMISD::FTOUI";
576 case ARMISD::SITOF: return "ARMISD::SITOF";
577 case ARMISD::UITOF: return "ARMISD::UITOF";
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
580 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
581 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000582
Jim Grosbache5165492009-11-09 00:11:35 +0000583 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
584 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000585
Evan Chengc5942082009-10-28 06:55:03 +0000586 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
587 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
588
Dale Johannesen51e28e62010-06-03 21:09:53 +0000589 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
590
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000591 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000592
Evan Cheng86198642009-08-07 00:34:42 +0000593 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
594
Jim Grosbach3728e962009-12-10 00:11:09 +0000595 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
596 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
597
Bob Wilson5bafff32009-06-22 23:27:02 +0000598 case ARMISD::VCEQ: return "ARMISD::VCEQ";
599 case ARMISD::VCGE: return "ARMISD::VCGE";
600 case ARMISD::VCGEU: return "ARMISD::VCGEU";
601 case ARMISD::VCGT: return "ARMISD::VCGT";
602 case ARMISD::VCGTU: return "ARMISD::VCGTU";
603 case ARMISD::VTST: return "ARMISD::VTST";
604
605 case ARMISD::VSHL: return "ARMISD::VSHL";
606 case ARMISD::VSHRs: return "ARMISD::VSHRs";
607 case ARMISD::VSHRu: return "ARMISD::VSHRu";
608 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
609 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
610 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
611 case ARMISD::VSHRN: return "ARMISD::VSHRN";
612 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
613 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
614 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
615 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
616 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
617 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
618 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
619 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
620 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
621 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
622 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
623 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
624 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
625 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000626 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000627 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000628 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000629 case ARMISD::VREV64: return "ARMISD::VREV64";
630 case ARMISD::VREV32: return "ARMISD::VREV32";
631 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000632 case ARMISD::VZIP: return "ARMISD::VZIP";
633 case ARMISD::VUZP: return "ARMISD::VUZP";
634 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000635 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000636 case ARMISD::FMAX: return "ARMISD::FMAX";
637 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000638 }
639}
640
Evan Cheng06b666c2010-05-15 02:18:07 +0000641/// getRegClassFor - Return the register class that should be used for the
642/// specified value type.
643TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
644 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
645 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
646 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000647 if (Subtarget->hasNEON()) {
648 if (VT == MVT::v4i64)
649 return ARM::QQPRRegisterClass;
650 else if (VT == MVT::v8i64)
651 return ARM::QQQQPRRegisterClass;
652 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000653 return TargetLowering::getRegClassFor(VT);
654}
655
Bill Wendlingb4202b82009-07-01 18:50:55 +0000656/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000657unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000658 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000659}
660
Evan Cheng1cc39842010-05-20 23:26:43 +0000661Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000662 unsigned NumVals = N->getNumValues();
663 if (!NumVals)
664 return Sched::RegPressure;
665
666 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000667 EVT VT = N->getValueType(i);
668 if (VT.isFloatingPoint() || VT.isVector())
669 return Sched::Latency;
670 }
Evan Chengc10f5432010-05-28 23:25:23 +0000671
672 if (!N->isMachineOpcode())
673 return Sched::RegPressure;
674
675 // Load are scheduled for latency even if there instruction itinerary
676 // is not available.
677 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
678 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
679 if (TID.mayLoad())
680 return Sched::Latency;
681
682 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
683 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
684 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000685 return Sched::RegPressure;
686}
687
Evan Chenga8e29892007-01-19 07:51:42 +0000688//===----------------------------------------------------------------------===//
689// Lowering Code
690//===----------------------------------------------------------------------===//
691
Evan Chenga8e29892007-01-19 07:51:42 +0000692/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
693static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
694 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000695 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000696 case ISD::SETNE: return ARMCC::NE;
697 case ISD::SETEQ: return ARMCC::EQ;
698 case ISD::SETGT: return ARMCC::GT;
699 case ISD::SETGE: return ARMCC::GE;
700 case ISD::SETLT: return ARMCC::LT;
701 case ISD::SETLE: return ARMCC::LE;
702 case ISD::SETUGT: return ARMCC::HI;
703 case ISD::SETUGE: return ARMCC::HS;
704 case ISD::SETULT: return ARMCC::LO;
705 case ISD::SETULE: return ARMCC::LS;
706 }
707}
708
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000709/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
710static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000711 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000712 CondCode2 = ARMCC::AL;
713 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000714 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000715 case ISD::SETEQ:
716 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
717 case ISD::SETGT:
718 case ISD::SETOGT: CondCode = ARMCC::GT; break;
719 case ISD::SETGE:
720 case ISD::SETOGE: CondCode = ARMCC::GE; break;
721 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000722 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
724 case ISD::SETO: CondCode = ARMCC::VC; break;
725 case ISD::SETUO: CondCode = ARMCC::VS; break;
726 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
727 case ISD::SETUGT: CondCode = ARMCC::HI; break;
728 case ISD::SETUGE: CondCode = ARMCC::PL; break;
729 case ISD::SETLT:
730 case ISD::SETULT: CondCode = ARMCC::LT; break;
731 case ISD::SETLE:
732 case ISD::SETULE: CondCode = ARMCC::LE; break;
733 case ISD::SETNE:
734 case ISD::SETUNE: CondCode = ARMCC::NE; break;
735 }
Evan Chenga8e29892007-01-19 07:51:42 +0000736}
737
Bob Wilson1f595bb2009-04-17 19:07:39 +0000738//===----------------------------------------------------------------------===//
739// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000740//===----------------------------------------------------------------------===//
741
742#include "ARMGenCallingConv.inc"
743
744// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000745static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000746 CCValAssign::LocInfo &LocInfo,
747 CCState &State, bool CanFail) {
748 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
749
750 // Try to get the first register.
751 if (unsigned Reg = State.AllocateReg(RegList, 4))
752 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
753 else {
754 // For the 2nd half of a v2f64, do not fail.
755 if (CanFail)
756 return false;
757
758 // Put the whole thing on the stack.
759 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
760 State.AllocateStack(8, 4),
761 LocVT, LocInfo));
762 return true;
763 }
764
765 // Try to get the second register.
766 if (unsigned Reg = State.AllocateReg(RegList, 4))
767 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
768 else
769 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
770 State.AllocateStack(4, 4),
771 LocVT, LocInfo));
772 return true;
773}
774
Owen Andersone50ed302009-08-10 22:56:29 +0000775static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776 CCValAssign::LocInfo &LocInfo,
777 ISD::ArgFlagsTy &ArgFlags,
778 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000779 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
780 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000782 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
783 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000784 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785}
786
787// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000788static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000789 CCValAssign::LocInfo &LocInfo,
790 CCState &State, bool CanFail) {
791 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
792 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
793
794 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
795 if (Reg == 0) {
796 // For the 2nd half of a v2f64, do not just fail.
797 if (CanFail)
798 return false;
799
800 // Put the whole thing on the stack.
801 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
802 State.AllocateStack(8, 8),
803 LocVT, LocInfo));
804 return true;
805 }
806
807 unsigned i;
808 for (i = 0; i < 2; ++i)
809 if (HiRegList[i] == Reg)
810 break;
811
812 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
813 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
814 LocVT, LocInfo));
815 return true;
816}
817
Owen Andersone50ed302009-08-10 22:56:29 +0000818static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000819 CCValAssign::LocInfo &LocInfo,
820 ISD::ArgFlagsTy &ArgFlags,
821 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000822 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
823 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
826 return false;
827 return true; // we handled it
828}
829
Owen Andersone50ed302009-08-10 22:56:29 +0000830static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000831 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
833 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
834
Bob Wilsone65586b2009-04-17 20:40:45 +0000835 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
836 if (Reg == 0)
837 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838
Bob Wilsone65586b2009-04-17 20:40:45 +0000839 unsigned i;
840 for (i = 0; i < 2; ++i)
841 if (HiRegList[i] == Reg)
842 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000843
Bob Wilson5bafff32009-06-22 23:27:02 +0000844 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000845 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000846 LocVT, LocInfo));
847 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848}
849
Owen Andersone50ed302009-08-10 22:56:29 +0000850static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851 CCValAssign::LocInfo &LocInfo,
852 ISD::ArgFlagsTy &ArgFlags,
853 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
855 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000857 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000858 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859}
860
Owen Andersone50ed302009-08-10 22:56:29 +0000861static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862 CCValAssign::LocInfo &LocInfo,
863 ISD::ArgFlagsTy &ArgFlags,
864 CCState &State) {
865 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
866 State);
867}
868
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000869/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
870/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000871CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000872 bool Return,
873 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000874 switch (CC) {
875 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000876 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000877 case CallingConv::C:
878 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000879 // Use target triple & subtarget features to do actual dispatch.
880 if (Subtarget->isAAPCS_ABI()) {
881 if (Subtarget->hasVFP2() &&
882 FloatABIType == FloatABI::Hard && !isVarArg)
883 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
884 else
885 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
886 } else
887 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000888 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000889 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000890 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000891 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000892 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000893 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000894 }
895}
896
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897/// LowerCallResult - Lower the result values of a call into the
898/// appropriate copies out of appropriate physical registers.
899SDValue
900ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000901 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 const SmallVectorImpl<ISD::InputArg> &Ins,
903 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000904 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000905
Bob Wilson1f595bb2009-04-17 19:07:39 +0000906 // Assign locations to each value returned by this call.
907 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000909 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000911 CCAssignFnForNode(CallConv, /* Return*/ true,
912 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913
914 // Copy all of the result registers out of their specified physreg.
915 for (unsigned i = 0; i != RVLocs.size(); ++i) {
916 CCValAssign VA = RVLocs[i];
917
Bob Wilson80915242009-04-25 00:33:20 +0000918 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000923 Chain = Lo.getValue(1);
924 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000927 InFlag);
928 Chain = Hi.getValue(1);
929 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000930 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (VA.getLocVT() == MVT::v2f64) {
933 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
934 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
935 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000936
937 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 Chain = Lo.getValue(1);
940 InFlag = Lo.getValue(2);
941 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000943 Chain = Hi.getValue(1);
944 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000945 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
947 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000948 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000950 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
951 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000952 Chain = Val.getValue(1);
953 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000954 }
Bob Wilson80915242009-04-25 00:33:20 +0000955
956 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000957 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000958 case CCValAssign::Full: break;
959 case CCValAssign::BCvt:
960 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
961 break;
962 }
963
Dan Gohman98ca4f22009-08-05 01:29:28 +0000964 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965 }
966
Dan Gohman98ca4f22009-08-05 01:29:28 +0000967 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000968}
969
970/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
971/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000972/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973/// a byval function parameter.
974/// Sometimes what we are copying is the end of a larger object, the part that
975/// does not fit in registers.
976static SDValue
977CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
978 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
979 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000982 /*isVolatile=*/false, /*AlwaysInline=*/false,
983 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984}
985
Bob Wilsondee46d72009-04-17 20:35:10 +0000986/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
989 SDValue StackPtr, SDValue Arg,
990 DebugLoc dl, SelectionDAG &DAG,
991 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000992 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993 unsigned LocMemOffset = VA.getLocMemOffset();
994 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
995 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
996 if (Flags.isByVal()) {
997 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
998 }
999 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001000 PseudoSourceValue::getStack(), LocMemOffset,
1001 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001002}
1003
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001005 SDValue Chain, SDValue &Arg,
1006 RegsToPassVector &RegsToPass,
1007 CCValAssign &VA, CCValAssign &NextVA,
1008 SDValue &StackPtr,
1009 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001010 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001011
Jim Grosbache5165492009-11-09 00:11:35 +00001012 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001014 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1015
1016 if (NextVA.isRegLoc())
1017 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1018 else {
1019 assert(NextVA.isMemLoc());
1020 if (StackPtr.getNode() == 0)
1021 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1022
Dan Gohman98ca4f22009-08-05 01:29:28 +00001023 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1024 dl, DAG, NextVA,
1025 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001026 }
1027}
1028
Dan Gohman98ca4f22009-08-05 01:29:28 +00001029/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001030/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1031/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001033ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001034 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001035 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001036 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001037 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038 const SmallVectorImpl<ISD::InputArg> &Ins,
1039 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001040 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001041 MachineFunction &MF = DAG.getMachineFunction();
1042 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1043 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001044 // Temporarily disable tail calls so things don't break.
1045 if (!EnableARMTailCalls)
1046 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001047 if (isTailCall) {
1048 // Check if it's really possible to do a tail call.
1049 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1050 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001051 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001052 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1053 // detected sibcalls.
1054 if (isTailCall) {
1055 ++NumTailCalls;
1056 IsSibCall = true;
1057 }
1058 }
Evan Chenga8e29892007-01-19 07:51:42 +00001059
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060 // Analyze operands of the call, assigning locations to each operand.
1061 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001062 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1063 *DAG.getContext());
1064 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001065 CCAssignFnForNode(CallConv, /* Return*/ false,
1066 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001067
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068 // Get a count of how many bytes are to be pushed on the stack.
1069 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Dale Johannesen51e28e62010-06-03 21:09:53 +00001071 // For tail calls, memory operands are available in our caller's stack.
1072 if (IsSibCall)
1073 NumBytes = 0;
1074
Evan Chenga8e29892007-01-19 07:51:42 +00001075 // Adjust the stack pointer for the new arguments...
1076 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001077 if (!IsSibCall)
1078 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001080 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001084
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001086 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1088 i != e;
1089 ++i, ++realArgIdx) {
1090 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001091 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001092 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001093
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 // Promote the value if needed.
1095 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001096 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 case CCValAssign::Full: break;
1098 case CCValAssign::SExt:
1099 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1100 break;
1101 case CCValAssign::ZExt:
1102 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1103 break;
1104 case CCValAssign::AExt:
1105 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1106 break;
1107 case CCValAssign::BCvt:
1108 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1109 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001110 }
1111
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001112 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 if (VA.getLocVT() == MVT::v2f64) {
1115 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1116 DAG.getConstant(0, MVT::i32));
1117 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1118 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001121 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1122
1123 VA = ArgLocs[++i]; // skip ahead to next loc
1124 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1127 } else {
1128 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001129
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1131 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001132 }
1133 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001135 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 }
1137 } else if (VA.isRegLoc()) {
1138 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001139 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001140 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1143 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144 }
Evan Chenga8e29892007-01-19 07:51:42 +00001145 }
1146
1147 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001149 &MemOpChains[0], MemOpChains.size());
1150
1151 // Build a sequence of copy-to-reg nodes chained together with token chain
1152 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001153 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001154 // Tail call byval lowering might overwrite argument registers so in case of
1155 // tail call optimization the copies to registers are lowered later.
1156 if (!isTailCall)
1157 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1158 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1159 RegsToPass[i].second, InFlag);
1160 InFlag = Chain.getValue(1);
1161 }
Evan Chenga8e29892007-01-19 07:51:42 +00001162
Dale Johannesen51e28e62010-06-03 21:09:53 +00001163 // For tail calls lower the arguments to the 'real' stack slot.
1164 if (isTailCall) {
1165 // Force all the incoming stack arguments to be loaded from the stack
1166 // before any new outgoing arguments are stored to the stack, because the
1167 // outgoing stack slots may alias the incoming argument stack slots, and
1168 // the alias isn't otherwise explicit. This is slightly more conservative
1169 // than necessary, because it means that each store effectively depends
1170 // on every argument instead of just those arguments it would clobber.
1171
1172 // Do not flag preceeding copytoreg stuff together with the following stuff.
1173 InFlag = SDValue();
1174 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1175 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1176 RegsToPass[i].second, InFlag);
1177 InFlag = Chain.getValue(1);
1178 }
1179 InFlag =SDValue();
1180 }
1181
Bill Wendling056292f2008-09-16 21:48:12 +00001182 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1183 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1184 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001185 bool isDirect = false;
1186 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001187 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001188 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001189
1190 if (EnableARMLongCalls) {
1191 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1192 && "long-calls with non-static relocation model!");
1193 // Handle a global address or an external symbol. If it's not one of
1194 // those, the target's already in a register, so we don't need to do
1195 // anything extra.
1196 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001197 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001198 // Create a constant pool entry for the callee address
1199 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1200 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1201 ARMPCLabelIndex,
1202 ARMCP::CPValue, 0);
1203 // Get the address of the callee into a register
1204 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1205 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1206 Callee = DAG.getLoad(getPointerTy(), dl,
1207 DAG.getEntryNode(), CPAddr,
1208 PseudoSourceValue::getConstantPool(), 0,
1209 false, false, 0);
1210 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1211 const char *Sym = S->getSymbol();
1212
1213 // Create a constant pool entry for the callee address
1214 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1215 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1216 Sym, ARMPCLabelIndex, 0);
1217 // Get the address of the callee into a register
1218 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1219 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1220 Callee = DAG.getLoad(getPointerTy(), dl,
1221 DAG.getEntryNode(), CPAddr,
1222 PseudoSourceValue::getConstantPool(), 0,
1223 false, false, 0);
1224 }
1225 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001226 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001227 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001228 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001229 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001230 getTargetMachine().getRelocationModel() != Reloc::Static;
1231 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001232 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001233 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001234 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001235 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001236 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001237 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001238 ARMPCLabelIndex,
1239 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001240 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001242 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001243 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001244 PseudoSourceValue::getConstantPool(), 0,
1245 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001246 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001247 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001248 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001249 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001250 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001251 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001252 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001253 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001254 getTargetMachine().getRelocationModel() != Reloc::Static;
1255 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001256 // tBX takes a register source operand.
1257 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001258 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001260 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001261 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001262 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001265 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001266 PseudoSourceValue::getConstantPool(), 0,
1267 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001268 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001269 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001271 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001272 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001273 }
1274
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001275 // FIXME: handle tail calls differently.
1276 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001277 if (Subtarget->isThumb()) {
1278 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001279 CallOpc = ARMISD::CALL_NOLINK;
1280 else
1281 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1282 } else {
1283 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001284 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1285 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001286 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001287
Dan Gohman475871a2008-07-27 21:46:04 +00001288 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001289 Ops.push_back(Chain);
1290 Ops.push_back(Callee);
1291
1292 // Add argument registers to the end of the list so that they are known live
1293 // into the call.
1294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1295 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1296 RegsToPass[i].second.getValueType()));
1297
Gabor Greifba36cb52008-08-28 21:40:38 +00001298 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001299 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300
1301 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001302 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001303 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001307 InFlag = Chain.getValue(1);
1308
Chris Lattnere563bbc2008-10-11 22:08:30 +00001309 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1310 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001311 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001312 InFlag = Chain.getValue(1);
1313
Bob Wilson1f595bb2009-04-17 19:07:39 +00001314 // Handle result values, copying them out of physregs into vregs that we
1315 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1317 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001318}
1319
Dale Johannesen51e28e62010-06-03 21:09:53 +00001320/// MatchingStackOffset - Return true if the given stack call argument is
1321/// already available in the same position (relatively) of the caller's
1322/// incoming argument stack.
1323static
1324bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1325 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1326 const ARMInstrInfo *TII) {
1327 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1328 int FI = INT_MAX;
1329 if (Arg.getOpcode() == ISD::CopyFromReg) {
1330 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1331 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1332 return false;
1333 MachineInstr *Def = MRI->getVRegDef(VR);
1334 if (!Def)
1335 return false;
1336 if (!Flags.isByVal()) {
1337 if (!TII->isLoadFromStackSlot(Def, FI))
1338 return false;
1339 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001340 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341 }
1342 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1343 if (Flags.isByVal())
1344 // ByVal argument is passed in as a pointer but it's now being
1345 // dereferenced. e.g.
1346 // define @foo(%struct.X* %A) {
1347 // tail call @bar(%struct.X* byval %A)
1348 // }
1349 return false;
1350 SDValue Ptr = Ld->getBasePtr();
1351 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1352 if (!FINode)
1353 return false;
1354 FI = FINode->getIndex();
1355 } else
1356 return false;
1357
1358 assert(FI != INT_MAX);
1359 if (!MFI->isFixedObjectIndex(FI))
1360 return false;
1361 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1362}
1363
1364/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1365/// for tail call optimization. Targets which want to do tail call
1366/// optimization should implement this function.
1367bool
1368ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1369 CallingConv::ID CalleeCC,
1370 bool isVarArg,
1371 bool isCalleeStructRet,
1372 bool isCallerStructRet,
1373 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001374 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375 const SmallVectorImpl<ISD::InputArg> &Ins,
1376 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377 const Function *CallerF = DAG.getMachineFunction().getFunction();
1378 CallingConv::ID CallerCC = CallerF->getCallingConv();
1379 bool CCMatch = CallerCC == CalleeCC;
1380
1381 // Look for obvious safe cases to perform tail call optimization that do not
1382 // require ABI changes. This is what gcc calls sibcall.
1383
Jim Grosbach7616b642010-06-16 23:45:49 +00001384 // Do not sibcall optimize vararg calls unless the call site is not passing
1385 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386 if (isVarArg && !Outs.empty())
1387 return false;
1388
1389 // Also avoid sibcall optimization if either caller or callee uses struct
1390 // return semantics.
1391 if (isCalleeStructRet || isCallerStructRet)
1392 return false;
1393
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001394 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001395 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001396 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1397 // LR. This means if we need to reload LR, it takes an extra instructions,
1398 // which outweighs the value of the tail call; but here we don't know yet
1399 // whether LR is going to be used. Probably the right approach is to
1400 // generate the tail call here and turn it back into CALL/RET in
1401 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001402 if (Subtarget->isThumb1Only())
1403 return false;
1404
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001405 // For the moment, we can only do this to functions defined in this
1406 // compilation, or to indirect calls. A Thumb B to an ARM function,
1407 // or vice versa, is not easily fixed up in the linker unlike BL.
1408 // (We could do this by loading the address of the callee into a register;
1409 // that is an extra instruction over the direct call and burns a register
1410 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001411
1412 // It might be safe to remove this restriction on non-Darwin.
1413
1414 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1415 // but we need to make sure there are enough registers; the only valid
1416 // registers are the 4 used for parameters. We don't currently do this
1417 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001418 if (isa<ExternalSymbolSDNode>(Callee))
1419 return false;
1420
1421 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001422 const GlobalValue *GV = G->getGlobal();
1423 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001424 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001425 }
1426
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427 // If the calling conventions do not match, then we'd better make sure the
1428 // results are returned in the same way as what the caller expects.
1429 if (!CCMatch) {
1430 SmallVector<CCValAssign, 16> RVLocs1;
1431 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1432 RVLocs1, *DAG.getContext());
1433 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1434
1435 SmallVector<CCValAssign, 16> RVLocs2;
1436 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1437 RVLocs2, *DAG.getContext());
1438 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1439
1440 if (RVLocs1.size() != RVLocs2.size())
1441 return false;
1442 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1443 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1444 return false;
1445 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1446 return false;
1447 if (RVLocs1[i].isRegLoc()) {
1448 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1449 return false;
1450 } else {
1451 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1452 return false;
1453 }
1454 }
1455 }
1456
1457 // If the callee takes no arguments then go on to check the results of the
1458 // call.
1459 if (!Outs.empty()) {
1460 // Check if stack adjustment is needed. For now, do not do this if any
1461 // argument is passed on the stack.
1462 SmallVector<CCValAssign, 16> ArgLocs;
1463 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1464 ArgLocs, *DAG.getContext());
1465 CCInfo.AnalyzeCallOperands(Outs,
1466 CCAssignFnForNode(CalleeCC, false, isVarArg));
1467 if (CCInfo.getNextStackOffset()) {
1468 MachineFunction &MF = DAG.getMachineFunction();
1469
1470 // Check if the arguments are already laid out in the right way as
1471 // the caller's fixed stack objects.
1472 MachineFrameInfo *MFI = MF.getFrameInfo();
1473 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1474 const ARMInstrInfo *TII =
1475 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001476 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1477 i != e;
1478 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479 CCValAssign &VA = ArgLocs[i];
1480 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001482 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001483 if (VA.getLocInfo() == CCValAssign::Indirect)
1484 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001485 if (VA.needsCustom()) {
1486 // f64 and vector types are split into multiple registers or
1487 // register/stack-slot combinations. The types will not match
1488 // the registers; give up on memory f64 refs until we figure
1489 // out what to do about this.
1490 if (!VA.isRegLoc())
1491 return false;
1492 if (!ArgLocs[++i].isRegLoc())
1493 return false;
1494 if (RegVT == MVT::v2f64) {
1495 if (!ArgLocs[++i].isRegLoc())
1496 return false;
1497 if (!ArgLocs[++i].isRegLoc())
1498 return false;
1499 }
1500 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001501 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1502 MFI, MRI, TII))
1503 return false;
1504 }
1505 }
1506 }
1507 }
1508
1509 return true;
1510}
1511
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512SDValue
1513ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001514 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001516 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001517 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001518
Bob Wilsondee46d72009-04-17 20:35:10 +00001519 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001520 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001521
Bob Wilsondee46d72009-04-17 20:35:10 +00001522 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1524 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001525
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001527 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1528 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529
1530 // If this is the first return lowered for this function, add
1531 // the regs to the liveout set for the function.
1532 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1533 for (unsigned i = 0; i != RVLocs.size(); ++i)
1534 if (RVLocs[i].isRegLoc())
1535 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001536 }
1537
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 SDValue Flag;
1539
1540 // Copy the result values into the output registers.
1541 for (unsigned i = 0, realRVLocIdx = 0;
1542 i != RVLocs.size();
1543 ++i, ++realRVLocIdx) {
1544 CCValAssign &VA = RVLocs[i];
1545 assert(VA.isRegLoc() && "Can only return in registers!");
1546
Dan Gohmanc9403652010-07-07 15:54:55 +00001547 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548
1549 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001550 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001551 case CCValAssign::Full: break;
1552 case CCValAssign::BCvt:
1553 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1554 break;
1555 }
1556
Bob Wilson1f595bb2009-04-17 19:07:39 +00001557 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001559 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1561 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001562 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001564
1565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1566 Flag = Chain.getValue(1);
1567 VA = RVLocs[++i]; // skip ahead to next loc
1568 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1569 HalfGPRs.getValue(1), Flag);
1570 Flag = Chain.getValue(1);
1571 VA = RVLocs[++i]; // skip ahead to next loc
1572
1573 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1575 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 }
1577 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1578 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001579 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001581 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001582 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001583 VA = RVLocs[++i]; // skip ahead to next loc
1584 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1585 Flag);
1586 } else
1587 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1588
Bob Wilsondee46d72009-04-17 20:35:10 +00001589 // Guarantee that all emitted copies are
1590 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001591 Flag = Chain.getValue(1);
1592 }
1593
1594 SDValue result;
1595 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001597 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001599
1600 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001601}
1602
Bob Wilsonb62d2572009-11-03 00:02:05 +00001603// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1604// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1605// one of the above mentioned nodes. It has to be wrapped because otherwise
1606// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1607// be used to form addressing mode. These wrapped nodes will be selected
1608// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001609static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001611 // FIXME there is no actual debug info here
1612 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001613 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001614 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001615 if (CP->isMachineConstantPoolEntry())
1616 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1617 CP->getAlignment());
1618 else
1619 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1620 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001622}
1623
Dan Gohmand858e902010-04-17 15:26:15 +00001624SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1625 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001626 MachineFunction &MF = DAG.getMachineFunction();
1627 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1628 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001629 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001630 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001631 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001632 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1633 SDValue CPAddr;
1634 if (RelocM == Reloc::Static) {
1635 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1636 } else {
1637 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001638 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001639 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1640 ARMCP::CPBlockAddress,
1641 PCAdj);
1642 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1643 }
1644 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1645 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001646 PseudoSourceValue::getConstantPool(), 0,
1647 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001648 if (RelocM == Reloc::Static)
1649 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001650 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001651 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001652}
1653
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001655SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001656ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001657 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001658 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001659 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001661 MachineFunction &MF = DAG.getMachineFunction();
1662 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1663 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001664 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001665 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001666 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001667 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001669 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001670 PseudoSourceValue::getConstantPool(), 0,
1671 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001673
Evan Chenge7e0d622009-11-06 22:24:13 +00001674 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001675 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001676
1677 // call __tls_get_addr.
1678 ArgListTy Args;
1679 ArgListEntry Entry;
1680 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001681 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001682 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001683 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001684 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001685 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1686 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001688 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001689 return CallResult.first;
1690}
1691
1692// Lower ISD::GlobalTLSAddress using the "initial exec" or
1693// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001694SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001695ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001696 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001697 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001698 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue Offset;
1700 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001701 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001702 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001703 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001704
Chris Lattner4fb63d02009-07-15 04:12:33 +00001705 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001706 MachineFunction &MF = DAG.getMachineFunction();
1707 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1708 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1709 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001710 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1711 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001712 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001713 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001714 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001715 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001716 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001717 PseudoSourceValue::getConstantPool(), 0,
1718 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001719 Chain = Offset.getValue(1);
1720
Evan Chenge7e0d622009-11-06 22:24:13 +00001721 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001722 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001723
Evan Cheng9eda6892009-10-31 03:39:36 +00001724 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001725 PseudoSourceValue::getConstantPool(), 0,
1726 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001727 } else {
1728 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001729 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001730 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001732 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001733 PseudoSourceValue::getConstantPool(), 0,
1734 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001735 }
1736
1737 // The address of the thread local variable is the add of the thread
1738 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001739 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001740}
1741
Dan Gohman475871a2008-07-27 21:46:04 +00001742SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001743ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001744 // TODO: implement the "local dynamic" model
1745 assert(Subtarget->isTargetELF() &&
1746 "TLS not implemented for non-ELF targets");
1747 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1748 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1749 // otherwise use the "Local Exec" TLS Model
1750 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1751 return LowerToTLSGeneralDynamicModel(GA, DAG);
1752 else
1753 return LowerToTLSExecModels(GA, DAG);
1754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001757 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001758 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001759 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001760 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001761 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1762 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001763 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001764 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001765 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001766 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001768 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001769 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001770 PseudoSourceValue::getConstantPool(), 0,
1771 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001773 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001774 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001775 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001776 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001777 PseudoSourceValue::getGOT(), 0,
1778 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001779 return Result;
1780 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001781 // If we have T2 ops, we can materialize the address directly via movt/movw
1782 // pair. This is always cheaper.
1783 if (Subtarget->useMovt()) {
1784 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001785 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001786 } else {
1787 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1788 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1789 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001790 PseudoSourceValue::getConstantPool(), 0,
1791 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001792 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001793 }
1794}
1795
Dan Gohman475871a2008-07-27 21:46:04 +00001796SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001798 MachineFunction &MF = DAG.getMachineFunction();
1799 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1800 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001801 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001802 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001803 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001804 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001806 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001807 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001808 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001809 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001810 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1811 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001812 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001813 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Evan Cheng9eda6892009-10-31 03:39:36 +00001817 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001818 PseudoSourceValue::getConstantPool(), 0,
1819 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001821
1822 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001823 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001824 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001825 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001826
Evan Cheng63476a82009-09-03 07:04:02 +00001827 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001828 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001829 PseudoSourceValue::getGOT(), 0,
1830 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001831
1832 return Result;
1833}
1834
Dan Gohman475871a2008-07-27 21:46:04 +00001835SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001836 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001837 assert(Subtarget->isTargetELF() &&
1838 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001839 MachineFunction &MF = DAG.getMachineFunction();
1840 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1841 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001843 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001844 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001845 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1846 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001847 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001848 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001850 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001851 PseudoSourceValue::getConstantPool(), 0,
1852 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001853 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001854 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001855}
1856
Jim Grosbach0e0da732009-05-12 23:59:14 +00001857SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001858ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1859 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001860 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001861 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1862 Op.getOperand(1), Val);
1863}
1864
1865SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001866ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1867 DebugLoc dl = Op.getDebugLoc();
1868 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1869 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1870}
1871
1872SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001873ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001874 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001875 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001876 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001877 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001878 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001879 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001880 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001881 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1882 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001883 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001884 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001885 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1886 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001887 EVT PtrVT = getPointerTy();
1888 DebugLoc dl = Op.getDebugLoc();
1889 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1890 SDValue CPAddr;
1891 unsigned PCAdj = (RelocM != Reloc::PIC_)
1892 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001893 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001894 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1895 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001896 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001898 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001899 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001900 PseudoSourceValue::getConstantPool(), 0,
1901 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001902
1903 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001904 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001905 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1906 }
1907 return Result;
1908 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001909 }
1910}
1911
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001912static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001913 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001914 DebugLoc dl = Op.getDebugLoc();
1915 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001916 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001917 // v6 and v7 can both handle barriers directly, but need handled a bit
1918 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1919 // never get here.
1920 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1921 if (Subtarget->hasV7Ops())
1922 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1923 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1924 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1925 DAG.getConstant(0, MVT::i32));
1926 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1927 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001928}
1929
Dan Gohman1e93df62010-04-17 14:41:14 +00001930static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1931 MachineFunction &MF = DAG.getMachineFunction();
1932 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1933
Evan Chenga8e29892007-01-19 07:51:42 +00001934 // vastart just stores the address of the VarArgsFrameIndex slot into the
1935 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001936 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001938 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001939 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001940 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1941 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001942}
1943
Dan Gohman475871a2008-07-27 21:46:04 +00001944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001945ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1946 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001947 SDNode *Node = Op.getNode();
1948 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001949 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001950 SDValue Chain = Op.getOperand(0);
1951 SDValue Size = Op.getOperand(1);
1952 SDValue Align = Op.getOperand(2);
1953
1954 // Chain the dynamic stack allocation so that it doesn't modify the stack
1955 // pointer when other instructions are using the stack.
1956 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1957
1958 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1959 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1960 if (AlignVal > StackAlign)
1961 // Do this now since selection pass cannot introduce new target
1962 // independent node.
1963 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1964
1965 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1966 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1967 // do even more horrible hack later.
1968 MachineFunction &MF = DAG.getMachineFunction();
1969 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1970 if (AFI->isThumb1OnlyFunction()) {
1971 bool Negate = true;
1972 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1973 if (C) {
1974 uint32_t Val = C->getZExtValue();
1975 if (Val <= 508 && ((Val & 3) == 0))
1976 Negate = false;
1977 }
1978 if (Negate)
1979 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1980 }
1981
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001983 SDValue Ops1[] = { Chain, Size, Align };
1984 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1985 Chain = Res.getValue(1);
1986 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1987 DAG.getIntPtrConstant(0, true), SDValue());
1988 SDValue Ops2[] = { Res, Chain };
1989 return DAG.getMergeValues(Ops2, 2, dl);
1990}
1991
1992SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001993ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1994 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001995 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 MachineFunction &MF = DAG.getMachineFunction();
1997 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1998
1999 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002000 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002001 RC = ARM::tGPRRegisterClass;
2002 else
2003 RC = ARM::GPRRegisterClass;
2004
2005 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002006 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002008
2009 SDValue ArgValue2;
2010 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002011 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002012 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002013
2014 // Create load node to retrieve arguments from the stack.
2015 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002016 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002017 PseudoSourceValue::getFixedStack(FI), 0,
2018 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002019 } else {
2020 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 }
2023
Jim Grosbache5165492009-11-09 00:11:35 +00002024 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002025}
2026
2027SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002029 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 const SmallVectorImpl<ISD::InputArg>
2031 &Ins,
2032 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002033 SmallVectorImpl<SDValue> &InVals)
2034 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035
Bob Wilson1f595bb2009-04-17 19:07:39 +00002036 MachineFunction &MF = DAG.getMachineFunction();
2037 MachineFrameInfo *MFI = MF.getFrameInfo();
2038
Bob Wilson1f595bb2009-04-17 19:07:39 +00002039 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2040
2041 // Assign locations to all of the incoming arguments.
2042 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2044 *DAG.getContext());
2045 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002046 CCAssignFnForNode(CallConv, /* Return*/ false,
2047 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002048
2049 SmallVector<SDValue, 16> ArgValues;
2050
2051 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2052 CCValAssign &VA = ArgLocs[i];
2053
Bob Wilsondee46d72009-04-17 20:35:10 +00002054 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002055 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002056 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002057
Bob Wilson5bafff32009-06-22 23:27:02 +00002058 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002059 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002060 // f64 and vector types are split up into multiple registers or
2061 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002066 SDValue ArgValue2;
2067 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002068 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002069 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2070 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2071 PseudoSourceValue::getFixedStack(FI), 0,
2072 false, false, 0);
2073 } else {
2074 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2075 Chain, DAG, dl);
2076 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2078 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002079 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2082 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002084
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 } else {
2086 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002087
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002093 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002095 RC = (AFI->isThumb1OnlyFunction() ?
2096 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002098 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002099
2100 // Transform the arguments in physical registers into virtual ones.
2101 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002103 }
2104
2105 // If this is an 8 or 16-bit value, it is really passed promoted
2106 // to 32 bits. Insert an assert[sz]ext to capture this, then
2107 // truncate to the right size.
2108 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002109 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002110 case CCValAssign::Full: break;
2111 case CCValAssign::BCvt:
2112 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2113 break;
2114 case CCValAssign::SExt:
2115 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2116 DAG.getValueType(VA.getValVT()));
2117 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2118 break;
2119 case CCValAssign::ZExt:
2120 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2121 DAG.getValueType(VA.getValVT()));
2122 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2123 break;
2124 }
2125
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002127
2128 } else { // VA.isRegLoc()
2129
2130 // sanity check
2131 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002133
2134 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002135 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002136
Bob Wilsondee46d72009-04-17 20:35:10 +00002137 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002138 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002139 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002140 PseudoSourceValue::getFixedStack(FI), 0,
2141 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002142 }
2143 }
2144
2145 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002146 if (isVarArg) {
2147 static const unsigned GPRArgRegs[] = {
2148 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2149 };
2150
Bob Wilsondee46d72009-04-17 20:35:10 +00002151 unsigned NumGPRs = CCInfo.getFirstUnallocated
2152 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002153
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002154 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2155 unsigned VARegSize = (4 - NumGPRs) * 4;
2156 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002157 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002158 if (VARegSaveSize) {
2159 // If this function is vararg, store any remaining integer argument regs
2160 // to their spots on the stack so that they may be loaded by deferencing
2161 // the result of va_next.
2162 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002163 AFI->setVarArgsFrameIndex(
2164 MFI->CreateFixedObject(VARegSaveSize,
2165 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002166 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002167 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2168 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002169
Dan Gohman475871a2008-07-27 21:46:04 +00002170 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002171 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002172 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002173 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002174 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002175 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002176 RC = ARM::GPRRegisterClass;
2177
Bob Wilson998e1252009-04-20 18:36:57 +00002178 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002180 SDValue Store =
2181 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002182 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2183 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002184 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002185 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002186 DAG.getConstant(4, getPointerTy()));
2187 }
2188 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002191 } else
2192 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002193 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002194 }
2195
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002197}
2198
2199/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002200static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002201 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002202 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002203 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002204 // Maybe this has already been legalized into the constant pool?
2205 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002206 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002207 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002208 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002209 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002210 }
2211 }
2212 return false;
2213}
2214
Evan Chenga8e29892007-01-19 07:51:42 +00002215/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2216/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002217SDValue
2218ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002219 SDValue &ARMCC, SelectionDAG &DAG,
2220 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002221 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002223 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002224 // Constant does not fit, try adjusting it by one?
2225 switch (CC) {
2226 default: break;
2227 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002228 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002229 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002230 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002232 }
2233 break;
2234 case ISD::SETULT:
2235 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002236 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002237 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002239 }
2240 break;
2241 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002242 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002243 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002244 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002246 }
2247 break;
2248 case ISD::SETULE:
2249 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002250 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002251 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002253 }
2254 break;
2255 }
2256 }
2257 }
2258
2259 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002260 ARMISD::NodeType CompareType;
2261 switch (CondCode) {
2262 default:
2263 CompareType = ARMISD::CMP;
2264 break;
2265 case ARMCC::EQ:
2266 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002267 // Uses only Z Flag
2268 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002269 break;
2270 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2272 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002273}
2274
Evan Cheng515fe3a2010-07-08 02:08:50 +00002275static bool canBitcastToInt(SDNode *Op) {
2276 return Op->hasOneUse() &&
2277 ISD::isNormalLoad(Op) &&
2278 Op->getValueType(0) == MVT::f32;
2279}
2280
2281static SDValue bitcastToInt(SDValue Op, SelectionDAG &DAG) {
2282 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2283 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2284 Ld->getChain(), Ld->getBasePtr(),
2285 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2286 Ld->isVolatile(), Ld->isNonTemporal(),
2287 Ld->getAlignment());
2288
2289 llvm_unreachable("Unknown VFP cmp argument!");
2290}
2291
Evan Chenga8e29892007-01-19 07:51:42 +00002292/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002293SDValue
2294ARMTargetLowering::getVFPCmp(SDValue &LHS, SDValue &RHS, ISD::CondCode CC,
2295 SDValue &ARMCC, SelectionDAG &DAG,
2296 DebugLoc dl) const {
Evan Cheng5d115a02010-07-08 20:12:24 +00002297 if (UnsafeFPMath && FiniteOnlyFPMath() &&
Evan Cheng4ff7ab62010-07-08 06:01:49 +00002298 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
Evan Cheng515fe3a2010-07-08 02:08:50 +00002299 CC == ISD::SETNE || CC == ISD::SETUNE) &&
2300 canBitcastToInt(LHS.getNode()) && canBitcastToInt(RHS.getNode())) {
Evan Cheng4ff7ab62010-07-08 06:01:49 +00002301 // If unsafe fp math optimization is enabled and there are no othter uses of
2302 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2303 // to an integer comparison.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002304 if (CC == ISD::SETOEQ)
2305 CC = ISD::SETEQ;
2306 else if (CC == ISD::SETUNE)
2307 CC = ISD::SETNE;
2308 LHS = bitcastToInt(LHS, DAG);
2309 RHS = bitcastToInt(RHS, DAG);
2310 return getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
2311 }
2312
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002314 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002316 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2318 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002319}
2320
Dan Gohmand858e902010-04-17 15:26:15 +00002321SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002322 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002323 SDValue LHS = Op.getOperand(0);
2324 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002325 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002326 SDValue TrueVal = Op.getOperand(2);
2327 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002328 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002329
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002333 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002334 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002335 }
2336
2337 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002338 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002339
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2341 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002342 SDValue Cmp = getVFPCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002343 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002344 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002345 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002347 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002348 SDValue Cmp2 = getVFPCmp(LHS, RHS, CC, ARMCC2, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002349 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002350 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002351 }
2352 return Result;
2353}
2354
Dan Gohmand858e902010-04-17 15:26:15 +00002355SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002356 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002357 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue LHS = Op.getOperand(2);
2359 SDValue RHS = Op.getOperand(3);
2360 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002361 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002366 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002368 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002369 }
2370
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002372 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002373 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002374
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002376 SDValue Cmp = getVFPCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2378 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002380 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002381 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002384 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002385 }
2386 return Res;
2387}
2388
Dan Gohmand858e902010-04-17 15:26:15 +00002389SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002390 SDValue Chain = Op.getOperand(0);
2391 SDValue Table = Op.getOperand(1);
2392 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Owen Andersone50ed302009-08-10 22:56:29 +00002395 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002396 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2397 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002398 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002401 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2402 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002403 if (Subtarget->isThumb2()) {
2404 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2405 // which does another jump to the destination. This also makes it easier
2406 // to translate it to TBB / TBH later.
2407 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002409 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002410 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002411 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002412 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002413 PseudoSourceValue::getJumpTable(), 0,
2414 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002415 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002416 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002418 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002419 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002420 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002421 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002423 }
Evan Chenga8e29892007-01-19 07:51:42 +00002424}
2425
Bob Wilson76a312b2010-03-19 22:51:32 +00002426static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2427 DebugLoc dl = Op.getDebugLoc();
2428 unsigned Opc;
2429
2430 switch (Op.getOpcode()) {
2431 default:
2432 assert(0 && "Invalid opcode!");
2433 case ISD::FP_TO_SINT:
2434 Opc = ARMISD::FTOSI;
2435 break;
2436 case ISD::FP_TO_UINT:
2437 Opc = ARMISD::FTOUI;
2438 break;
2439 }
2440 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2441 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2442}
2443
2444static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2445 EVT VT = Op.getValueType();
2446 DebugLoc dl = Op.getDebugLoc();
2447 unsigned Opc;
2448
2449 switch (Op.getOpcode()) {
2450 default:
2451 assert(0 && "Invalid opcode!");
2452 case ISD::SINT_TO_FP:
2453 Opc = ARMISD::SITOF;
2454 break;
2455 case ISD::UINT_TO_FP:
2456 Opc = ARMISD::UITOF;
2457 break;
2458 }
2459
2460 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2461 return DAG.getNode(Opc, dl, VT, Op);
2462}
2463
Evan Cheng515fe3a2010-07-08 02:08:50 +00002464SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002465 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002466 SDValue Tmp0 = Op.getOperand(0);
2467 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002468 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT VT = Op.getValueType();
2470 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002471 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002473 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
2474 SDValue Cmp = getVFPCmp(Tmp1, FP0,
2475 ISD::SETLT, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002477 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002478}
2479
Evan Cheng2457f2c2010-05-22 01:47:14 +00002480SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2481 MachineFunction &MF = DAG.getMachineFunction();
2482 MachineFrameInfo *MFI = MF.getFrameInfo();
2483 MFI->setReturnAddressIsTaken(true);
2484
2485 EVT VT = Op.getValueType();
2486 DebugLoc dl = Op.getDebugLoc();
2487 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2488 if (Depth) {
2489 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2490 SDValue Offset = DAG.getConstant(4, MVT::i32);
2491 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2492 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2493 NULL, 0, false, false, 0);
2494 }
2495
2496 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002497 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002498 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2499}
2500
Dan Gohmand858e902010-04-17 15:26:15 +00002501SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002502 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2503 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002504
Owen Andersone50ed302009-08-10 22:56:29 +00002505 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002506 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2507 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002508 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002509 ? ARM::R7 : ARM::R11;
2510 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2511 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002512 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2513 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002514 return FrameAddr;
2515}
2516
Bob Wilson9f3f0612010-04-17 05:30:19 +00002517/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2518/// expand a bit convert where either the source or destination type is i64 to
2519/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2520/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2521/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002522static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002523 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2524 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002525 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002526
Bob Wilson9f3f0612010-04-17 05:30:19 +00002527 // This function is only supposed to be called for i64 types, either as the
2528 // source or destination of the bit convert.
2529 EVT SrcVT = Op.getValueType();
2530 EVT DstVT = N->getValueType(0);
2531 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2532 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002533
Bob Wilson9f3f0612010-04-17 05:30:19 +00002534 // Turn i64->f64 into VMOVDRR.
2535 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2537 DAG.getConstant(0, MVT::i32));
2538 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2539 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002540 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2541 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002542 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002543
Jim Grosbache5165492009-11-09 00:11:35 +00002544 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002545 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2546 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2547 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2548 // Merge the pieces into a single i64 value.
2549 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2550 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002551
Bob Wilson9f3f0612010-04-17 05:30:19 +00002552 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002553}
2554
Bob Wilson5bafff32009-06-22 23:27:02 +00002555/// getZeroVector - Returns a vector of specified type with all zero elements.
2556///
Owen Andersone50ed302009-08-10 22:56:29 +00002557static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 assert(VT.isVector() && "Expected a vector type");
2559
2560 // Zero vectors are used to represent vector negation and in those cases
2561 // will be implemented with the NEON VNEG instruction. However, VNEG does
2562 // not support i64 elements, so sometimes the zero vectors will need to be
2563 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002564 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002565 // to their dest type. This ensures they get CSE'd.
2566 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002567 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2568 SmallVector<SDValue, 8> Ops;
2569 MVT TVT;
2570
2571 if (VT.getSizeInBits() == 64) {
2572 Ops.assign(8, Cst); TVT = MVT::v8i8;
2573 } else {
2574 Ops.assign(16, Cst); TVT = MVT::v16i8;
2575 }
2576 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2579}
2580
2581/// getOnesVector - Returns a vector of specified type with all bits set.
2582///
Owen Andersone50ed302009-08-10 22:56:29 +00002583static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002584 assert(VT.isVector() && "Expected a vector type");
2585
Bob Wilson929ffa22009-10-30 20:13:25 +00002586 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002587 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002589 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2590 SmallVector<SDValue, 8> Ops;
2591 MVT TVT;
2592
2593 if (VT.getSizeInBits() == 64) {
2594 Ops.assign(8, Cst); TVT = MVT::v8i8;
2595 } else {
2596 Ops.assign(16, Cst); TVT = MVT::v16i8;
2597 }
2598 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002599
2600 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2601}
2602
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002603/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2604/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002605SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2606 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002607 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2608 EVT VT = Op.getValueType();
2609 unsigned VTBits = VT.getSizeInBits();
2610 DebugLoc dl = Op.getDebugLoc();
2611 SDValue ShOpLo = Op.getOperand(0);
2612 SDValue ShOpHi = Op.getOperand(1);
2613 SDValue ShAmt = Op.getOperand(2);
2614 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002615 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002616
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002617 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2618
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002619 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2620 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2621 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2622 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2623 DAG.getConstant(VTBits, MVT::i32));
2624 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2625 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002626 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002627
2628 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2629 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002630 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002631 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002632 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2633 CCR, Cmp);
2634
2635 SDValue Ops[2] = { Lo, Hi };
2636 return DAG.getMergeValues(Ops, 2, dl);
2637}
2638
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002639/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2640/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002641SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2642 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002643 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2644 EVT VT = Op.getValueType();
2645 unsigned VTBits = VT.getSizeInBits();
2646 DebugLoc dl = Op.getDebugLoc();
2647 SDValue ShOpLo = Op.getOperand(0);
2648 SDValue ShOpHi = Op.getOperand(1);
2649 SDValue ShAmt = Op.getOperand(2);
2650 SDValue ARMCC;
2651
2652 assert(Op.getOpcode() == ISD::SHL_PARTS);
2653 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2654 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2655 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2656 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2657 DAG.getConstant(VTBits, MVT::i32));
2658 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2659 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2660
2661 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2662 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2663 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002664 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002665 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2666 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2667 CCR, Cmp);
2668
2669 SDValue Ops[2] = { Lo, Hi };
2670 return DAG.getMergeValues(Ops, 2, dl);
2671}
2672
Jim Grosbach3482c802010-01-18 19:58:49 +00002673static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2674 const ARMSubtarget *ST) {
2675 EVT VT = N->getValueType(0);
2676 DebugLoc dl = N->getDebugLoc();
2677
2678 if (!ST->hasV6T2Ops())
2679 return SDValue();
2680
2681 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2682 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2683}
2684
Bob Wilson5bafff32009-06-22 23:27:02 +00002685static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2686 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002687 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002688 DebugLoc dl = N->getDebugLoc();
2689
2690 // Lower vector shifts on NEON to use VSHL.
2691 if (VT.isVector()) {
2692 assert(ST->hasNEON() && "unexpected vector shift");
2693
2694 // Left shifts translate directly to the vshiftu intrinsic.
2695 if (N->getOpcode() == ISD::SHL)
2696 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 N->getOperand(0), N->getOperand(1));
2699
2700 assert((N->getOpcode() == ISD::SRA ||
2701 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2702
2703 // NEON uses the same intrinsics for both left and right shifts. For
2704 // right shifts, the shift amounts are negative, so negate the vector of
2705 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002707 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2708 getZeroVector(ShiftVT, DAG, dl),
2709 N->getOperand(1));
2710 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2711 Intrinsic::arm_neon_vshifts :
2712 Intrinsic::arm_neon_vshiftu);
2713 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002714 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 N->getOperand(0), NegatedCount);
2716 }
2717
Eli Friedmance392eb2009-08-22 03:13:10 +00002718 // We can get here for a node like i32 = ISD::SHL i32, i64
2719 if (VT != MVT::i64)
2720 return SDValue();
2721
2722 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002723 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002724
Chris Lattner27a6c732007-11-24 07:07:01 +00002725 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2726 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002727 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002728 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002729
Chris Lattner27a6c732007-11-24 07:07:01 +00002730 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002731 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002732
Chris Lattner27a6c732007-11-24 07:07:01 +00002733 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002734 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002735 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002737 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002738
Chris Lattner27a6c732007-11-24 07:07:01 +00002739 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2740 // captures the result into a carry flag.
2741 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002743
Chris Lattner27a6c732007-11-24 07:07:01 +00002744 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002746
Chris Lattner27a6c732007-11-24 07:07:01 +00002747 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002748 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002749}
2750
Bob Wilson5bafff32009-06-22 23:27:02 +00002751static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2752 SDValue TmpOp0, TmpOp1;
2753 bool Invert = false;
2754 bool Swap = false;
2755 unsigned Opc = 0;
2756
2757 SDValue Op0 = Op.getOperand(0);
2758 SDValue Op1 = Op.getOperand(1);
2759 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002760 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002761 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2762 DebugLoc dl = Op.getDebugLoc();
2763
2764 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2765 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002766 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002767 case ISD::SETUNE:
2768 case ISD::SETNE: Invert = true; // Fallthrough
2769 case ISD::SETOEQ:
2770 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2771 case ISD::SETOLT:
2772 case ISD::SETLT: Swap = true; // Fallthrough
2773 case ISD::SETOGT:
2774 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2775 case ISD::SETOLE:
2776 case ISD::SETLE: Swap = true; // Fallthrough
2777 case ISD::SETOGE:
2778 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2779 case ISD::SETUGE: Swap = true; // Fallthrough
2780 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2781 case ISD::SETUGT: Swap = true; // Fallthrough
2782 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2783 case ISD::SETUEQ: Invert = true; // Fallthrough
2784 case ISD::SETONE:
2785 // Expand this to (OLT | OGT).
2786 TmpOp0 = Op0;
2787 TmpOp1 = Op1;
2788 Opc = ISD::OR;
2789 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2790 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2791 break;
2792 case ISD::SETUO: Invert = true; // Fallthrough
2793 case ISD::SETO:
2794 // Expand this to (OLT | OGE).
2795 TmpOp0 = Op0;
2796 TmpOp1 = Op1;
2797 Opc = ISD::OR;
2798 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2799 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2800 break;
2801 }
2802 } else {
2803 // Integer comparisons.
2804 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002805 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 case ISD::SETNE: Invert = true;
2807 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2808 case ISD::SETLT: Swap = true;
2809 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2810 case ISD::SETLE: Swap = true;
2811 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2812 case ISD::SETULT: Swap = true;
2813 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2814 case ISD::SETULE: Swap = true;
2815 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2816 }
2817
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002818 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 if (Opc == ARMISD::VCEQ) {
2820
2821 SDValue AndOp;
2822 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2823 AndOp = Op0;
2824 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2825 AndOp = Op1;
2826
2827 // Ignore bitconvert.
2828 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2829 AndOp = AndOp.getOperand(0);
2830
2831 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2832 Opc = ARMISD::VTST;
2833 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2834 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2835 Invert = !Invert;
2836 }
2837 }
2838 }
2839
2840 if (Swap)
2841 std::swap(Op0, Op1);
2842
2843 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2844
2845 if (Invert)
2846 Result = DAG.getNOT(dl, Result, VT);
2847
2848 return Result;
2849}
2850
Bob Wilsond3c42842010-06-14 22:19:57 +00002851/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2852/// valid vector constant for a NEON instruction with a "modified immediate"
2853/// operand (e.g., VMOV). If so, return either the constant being
Bob Wilson6dce00c2010-07-13 04:44:34 +00002854/// splatted or the encoded value, depending on the DoEncode parameter.
Bob Wilsond3c42842010-06-14 22:19:57 +00002855static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2856 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002857 bool isVMOV, bool DoEncode) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002858 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002859 EVT VT;
2860
Bob Wilson827b2102010-06-15 19:05:35 +00002861 // SplatBitSize is set to the smallest size that splats the vector, so a
2862 // zero vector will always have SplatBitSize == 8. However, NEON modified
2863 // immediate instructions others than VMOV do not support the 8-bit encoding
2864 // of a zero vector, and the default encoding of zero is supposed to be the
2865 // 32-bit version.
2866 if (SplatBits == 0)
2867 SplatBitSize = 32;
2868
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 switch (SplatBitSize) {
2870 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002871 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002873 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002874 Imm = SplatBits;
2875 VT = MVT::i8;
2876 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002877
2878 case 16:
2879 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002880 VT = MVT::i16;
2881 if ((SplatBits & ~0xff) == 0) {
2882 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002883 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002884 Imm = SplatBits;
2885 break;
2886 }
2887 if ((SplatBits & ~0xff00) == 0) {
2888 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002889 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002890 Imm = SplatBits >> 8;
2891 break;
2892 }
2893 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002894
2895 case 32:
2896 // NEON's 32-bit VMOV supports splat values where:
2897 // * only one byte is nonzero, or
2898 // * the least significant byte is 0xff and the second byte is nonzero, or
2899 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002900 VT = MVT::i32;
2901 if ((SplatBits & ~0xff) == 0) {
2902 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002903 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002904 Imm = SplatBits;
2905 break;
2906 }
2907 if ((SplatBits & ~0xff00) == 0) {
2908 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002909 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002910 Imm = SplatBits >> 8;
2911 break;
2912 }
2913 if ((SplatBits & ~0xff0000) == 0) {
2914 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002915 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002916 Imm = SplatBits >> 16;
2917 break;
2918 }
2919 if ((SplatBits & ~0xff000000) == 0) {
2920 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002921 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922 Imm = SplatBits >> 24;
2923 break;
2924 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002925
2926 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002927 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2928 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002929 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002930 Imm = SplatBits >> 8;
2931 SplatBits |= 0xff;
2932 break;
2933 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2937 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002938 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002939 Imm = SplatBits >> 16;
2940 SplatBits |= 0xffff;
2941 break;
2942 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2945 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2946 // VMOV.I32. A (very) minor optimization would be to replicate the value
2947 // and fall through here to test for a valid 64-bit splat. But, then the
2948 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
2951 case 64: {
2952 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002953 if (!isVMOV)
2954 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 uint64_t BitMask = 0xff;
2956 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002957 unsigned ImmMask = 1;
2958 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002960 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002962 Imm |= ImmMask;
2963 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002964 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002965 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002966 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002967 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002970 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002971 SplatBits = Val;
2972 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 break;
2974 }
2975
Bob Wilson1a913ed2010-06-11 21:34:50 +00002976 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002977 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002978 return SDValue();
2979 }
2980
Bob Wilson6dce00c2010-07-13 04:44:34 +00002981 if (DoEncode) {
2982 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
2983 return DAG.getTargetConstant(EncodedVal, MVT::i32);
2984 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002985 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002986}
2987
Bob Wilsond3c42842010-06-14 22:19:57 +00002988/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2989/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2990/// size, return the encoded value for that immediate. The ByteSize field
2991/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002992SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2993 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2995 APInt SplatBits, SplatUndef;
2996 unsigned SplatBitSize;
2997 bool HasAnyUndefs;
2998 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2999 HasAnyUndefs, ByteSize * 8))
3000 return SDValue();
3001
3002 if (SplatBitSize > ByteSize * 8)
3003 return SDValue();
3004
Bob Wilsond3c42842010-06-14 22:19:57 +00003005 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003006 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00003007}
3008
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003009static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3010 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003011 unsigned NumElts = VT.getVectorNumElements();
3012 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003013 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003014
3015 // If this is a VEXT shuffle, the immediate value is the index of the first
3016 // element. The other shuffle indices must be the successive elements after
3017 // the first one.
3018 unsigned ExpectedElt = Imm;
3019 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003020 // Increment the expected index. If it wraps around, it may still be
3021 // a VEXT but the source vectors must be swapped.
3022 ExpectedElt += 1;
3023 if (ExpectedElt == NumElts * 2) {
3024 ExpectedElt = 0;
3025 ReverseVEXT = true;
3026 }
3027
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003028 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003029 return false;
3030 }
3031
3032 // Adjust the index value if the source operands will be swapped.
3033 if (ReverseVEXT)
3034 Imm -= NumElts;
3035
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003036 return true;
3037}
3038
Bob Wilson8bb9e482009-07-26 00:39:34 +00003039/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3040/// instruction with the specified blocksize. (The order of the elements
3041/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003042static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3043 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003044 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3045 "Only possible block sizes for VREV are: 16, 32, 64");
3046
Bob Wilson8bb9e482009-07-26 00:39:34 +00003047 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003048 if (EltSz == 64)
3049 return false;
3050
3051 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003052 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003053
3054 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3055 return false;
3056
3057 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003058 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003059 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3060 return false;
3061 }
3062
3063 return true;
3064}
3065
Bob Wilsonc692cb72009-08-21 20:54:19 +00003066static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3067 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003068 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3069 if (EltSz == 64)
3070 return false;
3071
Bob Wilsonc692cb72009-08-21 20:54:19 +00003072 unsigned NumElts = VT.getVectorNumElements();
3073 WhichResult = (M[0] == 0 ? 0 : 1);
3074 for (unsigned i = 0; i < NumElts; i += 2) {
3075 if ((unsigned) M[i] != i + WhichResult ||
3076 (unsigned) M[i+1] != i + NumElts + WhichResult)
3077 return false;
3078 }
3079 return true;
3080}
3081
Bob Wilson324f4f12009-12-03 06:40:55 +00003082/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3083/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3084/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3085static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3086 unsigned &WhichResult) {
3087 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3088 if (EltSz == 64)
3089 return false;
3090
3091 unsigned NumElts = VT.getVectorNumElements();
3092 WhichResult = (M[0] == 0 ? 0 : 1);
3093 for (unsigned i = 0; i < NumElts; i += 2) {
3094 if ((unsigned) M[i] != i + WhichResult ||
3095 (unsigned) M[i+1] != i + WhichResult)
3096 return false;
3097 }
3098 return true;
3099}
3100
Bob Wilsonc692cb72009-08-21 20:54:19 +00003101static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3102 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003103 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3104 if (EltSz == 64)
3105 return false;
3106
Bob Wilsonc692cb72009-08-21 20:54:19 +00003107 unsigned NumElts = VT.getVectorNumElements();
3108 WhichResult = (M[0] == 0 ? 0 : 1);
3109 for (unsigned i = 0; i != NumElts; ++i) {
3110 if ((unsigned) M[i] != 2 * i + WhichResult)
3111 return false;
3112 }
3113
3114 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003115 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003116 return false;
3117
3118 return true;
3119}
3120
Bob Wilson324f4f12009-12-03 06:40:55 +00003121/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3122/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3123/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3124static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3125 unsigned &WhichResult) {
3126 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3127 if (EltSz == 64)
3128 return false;
3129
3130 unsigned Half = VT.getVectorNumElements() / 2;
3131 WhichResult = (M[0] == 0 ? 0 : 1);
3132 for (unsigned j = 0; j != 2; ++j) {
3133 unsigned Idx = WhichResult;
3134 for (unsigned i = 0; i != Half; ++i) {
3135 if ((unsigned) M[i + j * Half] != Idx)
3136 return false;
3137 Idx += 2;
3138 }
3139 }
3140
3141 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3142 if (VT.is64BitVector() && EltSz == 32)
3143 return false;
3144
3145 return true;
3146}
3147
Bob Wilsonc692cb72009-08-21 20:54:19 +00003148static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3149 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003150 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3151 if (EltSz == 64)
3152 return false;
3153
Bob Wilsonc692cb72009-08-21 20:54:19 +00003154 unsigned NumElts = VT.getVectorNumElements();
3155 WhichResult = (M[0] == 0 ? 0 : 1);
3156 unsigned Idx = WhichResult * NumElts / 2;
3157 for (unsigned i = 0; i != NumElts; i += 2) {
3158 if ((unsigned) M[i] != Idx ||
3159 (unsigned) M[i+1] != Idx + NumElts)
3160 return false;
3161 Idx += 1;
3162 }
3163
3164 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003165 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003166 return false;
3167
3168 return true;
3169}
3170
Bob Wilson324f4f12009-12-03 06:40:55 +00003171/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3172/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3173/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3174static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3175 unsigned &WhichResult) {
3176 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3177 if (EltSz == 64)
3178 return false;
3179
3180 unsigned NumElts = VT.getVectorNumElements();
3181 WhichResult = (M[0] == 0 ? 0 : 1);
3182 unsigned Idx = WhichResult * NumElts / 2;
3183 for (unsigned i = 0; i != NumElts; i += 2) {
3184 if ((unsigned) M[i] != Idx ||
3185 (unsigned) M[i+1] != Idx)
3186 return false;
3187 Idx += 1;
3188 }
3189
3190 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3191 if (VT.is64BitVector() && EltSz == 32)
3192 return false;
3193
3194 return true;
3195}
3196
3197
Owen Andersone50ed302009-08-10 22:56:29 +00003198static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003200 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 if (ConstVal->isNullValue())
3202 return getZeroVector(VT, DAG, dl);
3203 if (ConstVal->isAllOnesValue())
3204 return getOnesVector(VT, DAG, dl);
3205
Owen Andersone50ed302009-08-10 22:56:29 +00003206 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003207 if (VT.is64BitVector()) {
3208 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 case 8: CanonicalVT = MVT::v8i8; break;
3210 case 16: CanonicalVT = MVT::v4i16; break;
3211 case 32: CanonicalVT = MVT::v2i32; break;
3212 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003213 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003214 }
3215 } else {
3216 assert(VT.is128BitVector() && "unknown splat vector size");
3217 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 case 8: CanonicalVT = MVT::v16i8; break;
3219 case 16: CanonicalVT = MVT::v8i16; break;
3220 case 32: CanonicalVT = MVT::v4i32; break;
3221 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003222 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 }
3224 }
3225
3226 // Build a canonical splat for this value.
3227 SmallVector<SDValue, 8> Ops;
3228 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3229 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3230 Ops.size());
3231 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3232}
3233
3234// If this is a case we can't handle, return null and let the default
3235// expansion code take care of it.
3236static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003237 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003239 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003240
3241 APInt SplatBits, SplatUndef;
3242 unsigned SplatBitSize;
3243 bool HasAnyUndefs;
3244 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003245 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003246 // Check if an immediate VMOV works.
3247 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3248 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003249 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003250 if (Val.getNode())
3251 return BuildSplat(Val, VT, DAG, dl);
3252 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003253 }
3254
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003255 // Scan through the operands to see if only one value is used.
3256 unsigned NumElts = VT.getVectorNumElements();
3257 bool isOnlyLowElement = true;
3258 bool usesOnlyOneValue = true;
3259 bool isConstant = true;
3260 SDValue Value;
3261 for (unsigned i = 0; i < NumElts; ++i) {
3262 SDValue V = Op.getOperand(i);
3263 if (V.getOpcode() == ISD::UNDEF)
3264 continue;
3265 if (i > 0)
3266 isOnlyLowElement = false;
3267 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3268 isConstant = false;
3269
3270 if (!Value.getNode())
3271 Value = V;
3272 else if (V != Value)
3273 usesOnlyOneValue = false;
3274 }
3275
3276 if (!Value.getNode())
3277 return DAG.getUNDEF(VT);
3278
3279 if (isOnlyLowElement)
3280 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3281
3282 // If all elements are constants, fall back to the default expansion, which
3283 // will generate a load from the constant pool.
3284 if (isConstant)
3285 return SDValue();
3286
3287 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003288 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3289 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003290 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3291
3292 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003293 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3294 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003295 if (EltSize >= 32) {
3296 // Do the expansion with floating-point types, since that is what the VFP
3297 // registers are defined to use, and since i64 is not legal.
3298 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3299 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003300 SmallVector<SDValue, 8> Ops;
3301 for (unsigned i = 0; i < NumElts; ++i)
3302 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3303 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003304 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003305 }
3306
3307 return SDValue();
3308}
3309
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003310/// isShuffleMaskLegal - Targets can use this to indicate that they only
3311/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3312/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3313/// are assumed to be legal.
3314bool
3315ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3316 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003317 if (VT.getVectorNumElements() == 4 &&
3318 (VT.is128BitVector() || VT.is64BitVector())) {
3319 unsigned PFIndexes[4];
3320 for (unsigned i = 0; i != 4; ++i) {
3321 if (M[i] < 0)
3322 PFIndexes[i] = 8;
3323 else
3324 PFIndexes[i] = M[i];
3325 }
3326
3327 // Compute the index in the perfect shuffle table.
3328 unsigned PFTableIndex =
3329 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3330 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3331 unsigned Cost = (PFEntry >> 30);
3332
3333 if (Cost <= 4)
3334 return true;
3335 }
3336
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003337 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003338 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003339
Bob Wilson53dd2452010-06-07 23:53:38 +00003340 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3341 return (EltSize >= 32 ||
3342 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003343 isVREVMask(M, VT, 64) ||
3344 isVREVMask(M, VT, 32) ||
3345 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003346 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3347 isVTRNMask(M, VT, WhichResult) ||
3348 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003349 isVZIPMask(M, VT, WhichResult) ||
3350 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3351 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3352 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003353}
3354
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003355/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3356/// the specified operations to build the shuffle.
3357static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3358 SDValue RHS, SelectionDAG &DAG,
3359 DebugLoc dl) {
3360 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3361 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3362 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3363
3364 enum {
3365 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3366 OP_VREV,
3367 OP_VDUP0,
3368 OP_VDUP1,
3369 OP_VDUP2,
3370 OP_VDUP3,
3371 OP_VEXT1,
3372 OP_VEXT2,
3373 OP_VEXT3,
3374 OP_VUZPL, // VUZP, left result
3375 OP_VUZPR, // VUZP, right result
3376 OP_VZIPL, // VZIP, left result
3377 OP_VZIPR, // VZIP, right result
3378 OP_VTRNL, // VTRN, left result
3379 OP_VTRNR // VTRN, right result
3380 };
3381
3382 if (OpNum == OP_COPY) {
3383 if (LHSID == (1*9+2)*9+3) return LHS;
3384 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3385 return RHS;
3386 }
3387
3388 SDValue OpLHS, OpRHS;
3389 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3390 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3391 EVT VT = OpLHS.getValueType();
3392
3393 switch (OpNum) {
3394 default: llvm_unreachable("Unknown shuffle opcode!");
3395 case OP_VREV:
3396 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3397 case OP_VDUP0:
3398 case OP_VDUP1:
3399 case OP_VDUP2:
3400 case OP_VDUP3:
3401 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003402 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003403 case OP_VEXT1:
3404 case OP_VEXT2:
3405 case OP_VEXT3:
3406 return DAG.getNode(ARMISD::VEXT, dl, VT,
3407 OpLHS, OpRHS,
3408 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3409 case OP_VUZPL:
3410 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003411 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003412 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3413 case OP_VZIPL:
3414 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003415 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003416 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3417 case OP_VTRNL:
3418 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003419 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3420 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003421 }
3422}
3423
Bob Wilson5bafff32009-06-22 23:27:02 +00003424static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003425 SDValue V1 = Op.getOperand(0);
3426 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003427 DebugLoc dl = Op.getDebugLoc();
3428 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003429 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003430 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003431
Bob Wilson28865062009-08-13 02:13:04 +00003432 // Convert shuffles that are directly supported on NEON to target-specific
3433 // DAG nodes, instead of keeping them as shuffles and matching them again
3434 // during code selection. This is more efficient and avoids the possibility
3435 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003436 // FIXME: floating-point vectors should be canonicalized to integer vectors
3437 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003438 SVN->getMask(ShuffleMask);
3439
Bob Wilson53dd2452010-06-07 23:53:38 +00003440 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3441 if (EltSize <= 32) {
3442 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3443 int Lane = SVN->getSplatIndex();
3444 // If this is undef splat, generate it via "just" vdup, if possible.
3445 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003446
Bob Wilson53dd2452010-06-07 23:53:38 +00003447 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3448 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3449 }
3450 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3451 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003452 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003453
3454 bool ReverseVEXT;
3455 unsigned Imm;
3456 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3457 if (ReverseVEXT)
3458 std::swap(V1, V2);
3459 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3460 DAG.getConstant(Imm, MVT::i32));
3461 }
3462
3463 if (isVREVMask(ShuffleMask, VT, 64))
3464 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3465 if (isVREVMask(ShuffleMask, VT, 32))
3466 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3467 if (isVREVMask(ShuffleMask, VT, 16))
3468 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3469
3470 // Check for Neon shuffles that modify both input vectors in place.
3471 // If both results are used, i.e., if there are two shuffles with the same
3472 // source operands and with masks corresponding to both results of one of
3473 // these operations, DAG memoization will ensure that a single node is
3474 // used for both shuffles.
3475 unsigned WhichResult;
3476 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3477 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3478 V1, V2).getValue(WhichResult);
3479 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3480 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3481 V1, V2).getValue(WhichResult);
3482 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3483 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3484 V1, V2).getValue(WhichResult);
3485
3486 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3487 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3488 V1, V1).getValue(WhichResult);
3489 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3490 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3491 V1, V1).getValue(WhichResult);
3492 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3493 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3494 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003495 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003496
Bob Wilsonc692cb72009-08-21 20:54:19 +00003497 // If the shuffle is not directly supported and it has 4 elements, use
3498 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003499 unsigned NumElts = VT.getVectorNumElements();
3500 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003501 unsigned PFIndexes[4];
3502 for (unsigned i = 0; i != 4; ++i) {
3503 if (ShuffleMask[i] < 0)
3504 PFIndexes[i] = 8;
3505 else
3506 PFIndexes[i] = ShuffleMask[i];
3507 }
3508
3509 // Compute the index in the perfect shuffle table.
3510 unsigned PFTableIndex =
3511 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003512 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3513 unsigned Cost = (PFEntry >> 30);
3514
3515 if (Cost <= 4)
3516 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3517 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003518
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003519 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003520 if (EltSize >= 32) {
3521 // Do the expansion with floating-point types, since that is what the VFP
3522 // registers are defined to use, and since i64 is not legal.
3523 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3524 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3525 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3526 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003527 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003528 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003529 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003530 Ops.push_back(DAG.getUNDEF(EltVT));
3531 else
3532 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3533 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3534 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3535 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003536 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003537 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003538 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3539 }
3540
Bob Wilson22cac0d2009-08-14 05:16:33 +00003541 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003542}
3543
Bob Wilson5bafff32009-06-22 23:27:02 +00003544static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003545 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003546 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003547 SDValue Vec = Op.getOperand(0);
3548 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003549 assert(VT == MVT::i32 &&
3550 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3551 "unexpected type for custom-lowering vector extract");
3552 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003553}
3554
Bob Wilsona6d65862009-08-03 20:36:38 +00003555static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3556 // The only time a CONCAT_VECTORS operation can have legal types is when
3557 // two 64-bit vectors are concatenated to a 128-bit vector.
3558 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3559 "unexpected CONCAT_VECTORS");
3560 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003562 SDValue Op0 = Op.getOperand(0);
3563 SDValue Op1 = Op.getOperand(1);
3564 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3566 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003567 DAG.getIntPtrConstant(0));
3568 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3570 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003571 DAG.getIntPtrConstant(1));
3572 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003573}
3574
Dan Gohmand858e902010-04-17 15:26:15 +00003575SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003576 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003577 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003578 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003579 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003580 case ISD::GlobalAddress:
3581 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3582 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003583 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003584 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3585 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003586 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003587 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003588 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003589 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003590 case ISD::SINT_TO_FP:
3591 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3592 case ISD::FP_TO_SINT:
3593 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003594 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003595 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003596 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003597 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003598 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003599 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003600 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3601 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003602 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003603 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003604 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003605 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003606 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003607 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003608 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003609 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003610 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3611 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3612 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003613 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003614 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003615 }
Dan Gohman475871a2008-07-27 21:46:04 +00003616 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003617}
3618
Duncan Sands1607f052008-12-01 11:39:25 +00003619/// ReplaceNodeResults - Replace the results of node with an illegal result
3620/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003621void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3622 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003623 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003624 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003625 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003626 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003627 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003628 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003629 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003630 Res = ExpandBIT_CONVERT(N, DAG);
3631 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003632 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003633 case ISD::SRA:
3634 Res = LowerShift(N, DAG, Subtarget);
3635 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003636 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003637 if (Res.getNode())
3638 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003639}
Chris Lattner27a6c732007-11-24 07:07:01 +00003640
Evan Chenga8e29892007-01-19 07:51:42 +00003641//===----------------------------------------------------------------------===//
3642// ARM Scheduler Hooks
3643//===----------------------------------------------------------------------===//
3644
3645MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003646ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3647 MachineBasicBlock *BB,
3648 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003649 unsigned dest = MI->getOperand(0).getReg();
3650 unsigned ptr = MI->getOperand(1).getReg();
3651 unsigned oldval = MI->getOperand(2).getReg();
3652 unsigned newval = MI->getOperand(3).getReg();
3653 unsigned scratch = BB->getParent()->getRegInfo()
3654 .createVirtualRegister(ARM::GPRRegisterClass);
3655 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3656 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003657 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003658
3659 unsigned ldrOpc, strOpc;
3660 switch (Size) {
3661 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003662 case 1:
3663 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3664 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3665 break;
3666 case 2:
3667 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3668 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3669 break;
3670 case 4:
3671 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3672 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3673 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003674 }
3675
3676 MachineFunction *MF = BB->getParent();
3677 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3678 MachineFunction::iterator It = BB;
3679 ++It; // insert the new blocks after the current block
3680
3681 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3682 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3683 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3684 MF->insert(It, loop1MBB);
3685 MF->insert(It, loop2MBB);
3686 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003687
3688 // Transfer the remainder of BB and its successor edges to exitMBB.
3689 exitMBB->splice(exitMBB->begin(), BB,
3690 llvm::next(MachineBasicBlock::iterator(MI)),
3691 BB->end());
3692 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003693
3694 // thisMBB:
3695 // ...
3696 // fallthrough --> loop1MBB
3697 BB->addSuccessor(loop1MBB);
3698
3699 // loop1MBB:
3700 // ldrex dest, [ptr]
3701 // cmp dest, oldval
3702 // bne exitMBB
3703 BB = loop1MBB;
3704 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003705 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003706 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003707 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3708 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003709 BB->addSuccessor(loop2MBB);
3710 BB->addSuccessor(exitMBB);
3711
3712 // loop2MBB:
3713 // strex scratch, newval, [ptr]
3714 // cmp scratch, #0
3715 // bne loop1MBB
3716 BB = loop2MBB;
3717 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3718 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003719 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003720 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003721 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3722 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723 BB->addSuccessor(loop1MBB);
3724 BB->addSuccessor(exitMBB);
3725
3726 // exitMBB:
3727 // ...
3728 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003729
Dan Gohman14152b42010-07-06 20:24:04 +00003730 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003731
Jim Grosbach5278eb82009-12-11 01:42:04 +00003732 return BB;
3733}
3734
3735MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003736ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3737 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003738 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3740
3741 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003742 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003743 MachineFunction::iterator It = BB;
3744 ++It;
3745
3746 unsigned dest = MI->getOperand(0).getReg();
3747 unsigned ptr = MI->getOperand(1).getReg();
3748 unsigned incr = MI->getOperand(2).getReg();
3749 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003750
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003751 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003752 unsigned ldrOpc, strOpc;
3753 switch (Size) {
3754 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003755 case 1:
3756 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003757 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003758 break;
3759 case 2:
3760 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3761 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3762 break;
3763 case 4:
3764 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3765 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3766 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003767 }
3768
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003769 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3770 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3771 MF->insert(It, loopMBB);
3772 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003773
3774 // Transfer the remainder of BB and its successor edges to exitMBB.
3775 exitMBB->splice(exitMBB->begin(), BB,
3776 llvm::next(MachineBasicBlock::iterator(MI)),
3777 BB->end());
3778 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003779
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003780 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003781 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3782 unsigned scratch2 = (!BinOpcode) ? incr :
3783 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3784
3785 // thisMBB:
3786 // ...
3787 // fallthrough --> loopMBB
3788 BB->addSuccessor(loopMBB);
3789
3790 // loopMBB:
3791 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003792 // <binop> scratch2, dest, incr
3793 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003794 // cmp scratch, #0
3795 // bne- loopMBB
3796 // fallthrough --> exitMBB
3797 BB = loopMBB;
3798 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003799 if (BinOpcode) {
3800 // operand order needs to go the other way for NAND
3801 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3802 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3803 addReg(incr).addReg(dest)).addReg(0);
3804 else
3805 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3806 addReg(dest).addReg(incr)).addReg(0);
3807 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003808
3809 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3810 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003811 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003812 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003813 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3814 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003815
3816 BB->addSuccessor(loopMBB);
3817 BB->addSuccessor(exitMBB);
3818
3819 // exitMBB:
3820 // ...
3821 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003822
Dan Gohman14152b42010-07-06 20:24:04 +00003823 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003824
Jim Grosbachc3c23542009-12-14 04:22:04 +00003825 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003826}
3827
3828MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003829ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003830 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003831 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003832 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003833 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003834 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003835 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003836 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003837 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003838
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003839 case ARM::ATOMIC_LOAD_ADD_I8:
3840 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3841 case ARM::ATOMIC_LOAD_ADD_I16:
3842 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3843 case ARM::ATOMIC_LOAD_ADD_I32:
3844 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003845
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003846 case ARM::ATOMIC_LOAD_AND_I8:
3847 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3848 case ARM::ATOMIC_LOAD_AND_I16:
3849 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3850 case ARM::ATOMIC_LOAD_AND_I32:
3851 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003852
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003853 case ARM::ATOMIC_LOAD_OR_I8:
3854 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3855 case ARM::ATOMIC_LOAD_OR_I16:
3856 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3857 case ARM::ATOMIC_LOAD_OR_I32:
3858 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003859
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003860 case ARM::ATOMIC_LOAD_XOR_I8:
3861 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3862 case ARM::ATOMIC_LOAD_XOR_I16:
3863 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3864 case ARM::ATOMIC_LOAD_XOR_I32:
3865 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003866
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003867 case ARM::ATOMIC_LOAD_NAND_I8:
3868 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3869 case ARM::ATOMIC_LOAD_NAND_I16:
3870 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3871 case ARM::ATOMIC_LOAD_NAND_I32:
3872 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003873
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003874 case ARM::ATOMIC_LOAD_SUB_I8:
3875 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3876 case ARM::ATOMIC_LOAD_SUB_I16:
3877 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3878 case ARM::ATOMIC_LOAD_SUB_I32:
3879 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003880
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003881 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3882 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3883 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003884
3885 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3886 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3887 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003888
Evan Cheng007ea272009-08-12 05:17:19 +00003889 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003890 // To "insert" a SELECT_CC instruction, we actually have to insert the
3891 // diamond control-flow pattern. The incoming instruction knows the
3892 // destination vreg to set, the condition code register to branch on, the
3893 // true/false values to select between, and a branch opcode to use.
3894 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003895 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003896 ++It;
3897
3898 // thisMBB:
3899 // ...
3900 // TrueVal = ...
3901 // cmpTY ccX, r1, r2
3902 // bCC copy1MBB
3903 // fallthrough --> copy0MBB
3904 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003905 MachineFunction *F = BB->getParent();
3906 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3907 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003908 F->insert(It, copy0MBB);
3909 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003910
3911 // Transfer the remainder of BB and its successor edges to sinkMBB.
3912 sinkMBB->splice(sinkMBB->begin(), BB,
3913 llvm::next(MachineBasicBlock::iterator(MI)),
3914 BB->end());
3915 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3916
Dan Gohman258c58c2010-07-06 15:49:48 +00003917 BB->addSuccessor(copy0MBB);
3918 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003919
Dan Gohman14152b42010-07-06 20:24:04 +00003920 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3921 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3922
Evan Chenga8e29892007-01-19 07:51:42 +00003923 // copy0MBB:
3924 // %FalseValue = ...
3925 // # fallthrough to sinkMBB
3926 BB = copy0MBB;
3927
3928 // Update machine-CFG edges
3929 BB->addSuccessor(sinkMBB);
3930
3931 // sinkMBB:
3932 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3933 // ...
3934 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003935 BuildMI(*BB, BB->begin(), dl,
3936 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003937 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3938 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3939
Dan Gohman14152b42010-07-06 20:24:04 +00003940 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003941 return BB;
3942 }
Evan Cheng86198642009-08-07 00:34:42 +00003943
3944 case ARM::tANDsp:
3945 case ARM::tADDspr_:
3946 case ARM::tSUBspi_:
3947 case ARM::t2SUBrSPi_:
3948 case ARM::t2SUBrSPi12_:
3949 case ARM::t2SUBrSPs_: {
3950 MachineFunction *MF = BB->getParent();
3951 unsigned DstReg = MI->getOperand(0).getReg();
3952 unsigned SrcReg = MI->getOperand(1).getReg();
3953 bool DstIsDead = MI->getOperand(0).isDead();
3954 bool SrcIsKill = MI->getOperand(1).isKill();
3955
3956 if (SrcReg != ARM::SP) {
3957 // Copy the source to SP from virtual register.
3958 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3959 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3960 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003961 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00003962 .addReg(SrcReg, getKillRegState(SrcIsKill));
3963 }
3964
3965 unsigned OpOpc = 0;
3966 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3967 switch (MI->getOpcode()) {
3968 default:
3969 llvm_unreachable("Unexpected pseudo instruction!");
3970 case ARM::tANDsp:
3971 OpOpc = ARM::tAND;
3972 NeedPred = true;
3973 break;
3974 case ARM::tADDspr_:
3975 OpOpc = ARM::tADDspr;
3976 break;
3977 case ARM::tSUBspi_:
3978 OpOpc = ARM::tSUBspi;
3979 break;
3980 case ARM::t2SUBrSPi_:
3981 OpOpc = ARM::t2SUBrSPi;
3982 NeedPred = true; NeedCC = true;
3983 break;
3984 case ARM::t2SUBrSPi12_:
3985 OpOpc = ARM::t2SUBrSPi12;
3986 NeedPred = true;
3987 break;
3988 case ARM::t2SUBrSPs_:
3989 OpOpc = ARM::t2SUBrSPs;
3990 NeedPred = true; NeedCC = true; NeedOp3 = true;
3991 break;
3992 }
Dan Gohman14152b42010-07-06 20:24:04 +00003993 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00003994 if (OpOpc == ARM::tAND)
3995 AddDefaultT1CC(MIB);
3996 MIB.addReg(ARM::SP);
3997 MIB.addOperand(MI->getOperand(2));
3998 if (NeedOp3)
3999 MIB.addOperand(MI->getOperand(3));
4000 if (NeedPred)
4001 AddDefaultPred(MIB);
4002 if (NeedCC)
4003 AddDefaultCC(MIB);
4004
4005 // Copy the result from SP to virtual register.
4006 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4007 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4008 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004009 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004010 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4011 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004012 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004013 return BB;
4014 }
Evan Chenga8e29892007-01-19 07:51:42 +00004015 }
4016}
4017
4018//===----------------------------------------------------------------------===//
4019// ARM Optimization Hooks
4020//===----------------------------------------------------------------------===//
4021
Chris Lattnerd1980a52009-03-12 06:52:53 +00004022static
4023SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4024 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004025 SelectionDAG &DAG = DCI.DAG;
4026 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004027 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004028 unsigned Opc = N->getOpcode();
4029 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4030 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4031 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4032 ISD::CondCode CC = ISD::SETCC_INVALID;
4033
4034 if (isSlctCC) {
4035 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4036 } else {
4037 SDValue CCOp = Slct.getOperand(0);
4038 if (CCOp.getOpcode() == ISD::SETCC)
4039 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4040 }
4041
4042 bool DoXform = false;
4043 bool InvCC = false;
4044 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4045 "Bad input!");
4046
4047 if (LHS.getOpcode() == ISD::Constant &&
4048 cast<ConstantSDNode>(LHS)->isNullValue()) {
4049 DoXform = true;
4050 } else if (CC != ISD::SETCC_INVALID &&
4051 RHS.getOpcode() == ISD::Constant &&
4052 cast<ConstantSDNode>(RHS)->isNullValue()) {
4053 std::swap(LHS, RHS);
4054 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004055 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004056 Op0.getOperand(0).getValueType();
4057 bool isInt = OpVT.isInteger();
4058 CC = ISD::getSetCCInverse(CC, isInt);
4059
4060 if (!TLI.isCondCodeLegal(CC, OpVT))
4061 return SDValue(); // Inverse operator isn't legal.
4062
4063 DoXform = true;
4064 InvCC = true;
4065 }
4066
4067 if (DoXform) {
4068 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4069 if (isSlctCC)
4070 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4071 Slct.getOperand(0), Slct.getOperand(1), CC);
4072 SDValue CCOp = Slct.getOperand(0);
4073 if (InvCC)
4074 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4075 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4076 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4077 CCOp, OtherOp, Result);
4078 }
4079 return SDValue();
4080}
4081
4082/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4083static SDValue PerformADDCombine(SDNode *N,
4084 TargetLowering::DAGCombinerInfo &DCI) {
4085 // added by evan in r37685 with no testcase.
4086 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004087
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4089 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4090 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4091 if (Result.getNode()) return Result;
4092 }
4093 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4094 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4095 if (Result.getNode()) return Result;
4096 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004097
Chris Lattnerd1980a52009-03-12 06:52:53 +00004098 return SDValue();
4099}
4100
4101/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4102static SDValue PerformSUBCombine(SDNode *N,
4103 TargetLowering::DAGCombinerInfo &DCI) {
4104 // added by evan in r37685 with no testcase.
4105 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004106
Chris Lattnerd1980a52009-03-12 06:52:53 +00004107 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4108 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4109 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4110 if (Result.getNode()) return Result;
4111 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004112
Chris Lattnerd1980a52009-03-12 06:52:53 +00004113 return SDValue();
4114}
4115
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004116static SDValue PerformMULCombine(SDNode *N,
4117 TargetLowering::DAGCombinerInfo &DCI,
4118 const ARMSubtarget *Subtarget) {
4119 SelectionDAG &DAG = DCI.DAG;
4120
4121 if (Subtarget->isThumb1Only())
4122 return SDValue();
4123
4124 if (DAG.getMachineFunction().
4125 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4126 return SDValue();
4127
4128 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4129 return SDValue();
4130
4131 EVT VT = N->getValueType(0);
4132 if (VT != MVT::i32)
4133 return SDValue();
4134
4135 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4136 if (!C)
4137 return SDValue();
4138
4139 uint64_t MulAmt = C->getZExtValue();
4140 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4141 ShiftAmt = ShiftAmt & (32 - 1);
4142 SDValue V = N->getOperand(0);
4143 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004144
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004145 SDValue Res;
4146 MulAmt >>= ShiftAmt;
4147 if (isPowerOf2_32(MulAmt - 1)) {
4148 // (mul x, 2^N + 1) => (add (shl x, N), x)
4149 Res = DAG.getNode(ISD::ADD, DL, VT,
4150 V, DAG.getNode(ISD::SHL, DL, VT,
4151 V, DAG.getConstant(Log2_32(MulAmt-1),
4152 MVT::i32)));
4153 } else if (isPowerOf2_32(MulAmt + 1)) {
4154 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4155 Res = DAG.getNode(ISD::SUB, DL, VT,
4156 DAG.getNode(ISD::SHL, DL, VT,
4157 V, DAG.getConstant(Log2_32(MulAmt+1),
4158 MVT::i32)),
4159 V);
4160 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004161 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004162
4163 if (ShiftAmt != 0)
4164 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4165 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004166
4167 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004168 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004169 return SDValue();
4170}
4171
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004172/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4173/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004174static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004175 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004176 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004177 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004178 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004179 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004180 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004181}
4182
Bob Wilson5bafff32009-06-22 23:27:02 +00004183/// getVShiftImm - Check if this is a valid build_vector for the immediate
4184/// operand of a vector shift operation, where all the elements of the
4185/// build_vector must have the same constant integer value.
4186static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4187 // Ignore bit_converts.
4188 while (Op.getOpcode() == ISD::BIT_CONVERT)
4189 Op = Op.getOperand(0);
4190 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4191 APInt SplatBits, SplatUndef;
4192 unsigned SplatBitSize;
4193 bool HasAnyUndefs;
4194 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4195 HasAnyUndefs, ElementBits) ||
4196 SplatBitSize > ElementBits)
4197 return false;
4198 Cnt = SplatBits.getSExtValue();
4199 return true;
4200}
4201
4202/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4203/// operand of a vector shift left operation. That value must be in the range:
4204/// 0 <= Value < ElementBits for a left shift; or
4205/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004206static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004207 assert(VT.isVector() && "vector shift count is not a vector type");
4208 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4209 if (! getVShiftImm(Op, ElementBits, Cnt))
4210 return false;
4211 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4212}
4213
4214/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4215/// operand of a vector shift right operation. For a shift opcode, the value
4216/// is positive, but for an intrinsic the value count must be negative. The
4217/// absolute value must be in the range:
4218/// 1 <= |Value| <= ElementBits for a right shift; or
4219/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004220static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004221 int64_t &Cnt) {
4222 assert(VT.isVector() && "vector shift count is not a vector type");
4223 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4224 if (! getVShiftImm(Op, ElementBits, Cnt))
4225 return false;
4226 if (isIntrinsic)
4227 Cnt = -Cnt;
4228 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4229}
4230
4231/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4232static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4233 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4234 switch (IntNo) {
4235 default:
4236 // Don't do anything for most intrinsics.
4237 break;
4238
4239 // Vector shifts: check for immediate versions and lower them.
4240 // Note: This is done during DAG combining instead of DAG legalizing because
4241 // the build_vectors for 64-bit vector element shift counts are generally
4242 // not legal, and it is hard to see their values after they get legalized to
4243 // loads from a constant pool.
4244 case Intrinsic::arm_neon_vshifts:
4245 case Intrinsic::arm_neon_vshiftu:
4246 case Intrinsic::arm_neon_vshiftls:
4247 case Intrinsic::arm_neon_vshiftlu:
4248 case Intrinsic::arm_neon_vshiftn:
4249 case Intrinsic::arm_neon_vrshifts:
4250 case Intrinsic::arm_neon_vrshiftu:
4251 case Intrinsic::arm_neon_vrshiftn:
4252 case Intrinsic::arm_neon_vqshifts:
4253 case Intrinsic::arm_neon_vqshiftu:
4254 case Intrinsic::arm_neon_vqshiftsu:
4255 case Intrinsic::arm_neon_vqshiftns:
4256 case Intrinsic::arm_neon_vqshiftnu:
4257 case Intrinsic::arm_neon_vqshiftnsu:
4258 case Intrinsic::arm_neon_vqrshiftns:
4259 case Intrinsic::arm_neon_vqrshiftnu:
4260 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004261 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004262 int64_t Cnt;
4263 unsigned VShiftOpc = 0;
4264
4265 switch (IntNo) {
4266 case Intrinsic::arm_neon_vshifts:
4267 case Intrinsic::arm_neon_vshiftu:
4268 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4269 VShiftOpc = ARMISD::VSHL;
4270 break;
4271 }
4272 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4273 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4274 ARMISD::VSHRs : ARMISD::VSHRu);
4275 break;
4276 }
4277 return SDValue();
4278
4279 case Intrinsic::arm_neon_vshiftls:
4280 case Intrinsic::arm_neon_vshiftlu:
4281 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4282 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004283 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
4285 case Intrinsic::arm_neon_vrshifts:
4286 case Intrinsic::arm_neon_vrshiftu:
4287 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4288 break;
4289 return SDValue();
4290
4291 case Intrinsic::arm_neon_vqshifts:
4292 case Intrinsic::arm_neon_vqshiftu:
4293 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4294 break;
4295 return SDValue();
4296
4297 case Intrinsic::arm_neon_vqshiftsu:
4298 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4299 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004300 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004301
4302 case Intrinsic::arm_neon_vshiftn:
4303 case Intrinsic::arm_neon_vrshiftn:
4304 case Intrinsic::arm_neon_vqshiftns:
4305 case Intrinsic::arm_neon_vqshiftnu:
4306 case Intrinsic::arm_neon_vqshiftnsu:
4307 case Intrinsic::arm_neon_vqrshiftns:
4308 case Intrinsic::arm_neon_vqrshiftnu:
4309 case Intrinsic::arm_neon_vqrshiftnsu:
4310 // Narrowing shifts require an immediate right shift.
4311 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4312 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004313 llvm_unreachable("invalid shift count for narrowing vector shift "
4314 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004317 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 }
4319
4320 switch (IntNo) {
4321 case Intrinsic::arm_neon_vshifts:
4322 case Intrinsic::arm_neon_vshiftu:
4323 // Opcode already set above.
4324 break;
4325 case Intrinsic::arm_neon_vshiftls:
4326 case Intrinsic::arm_neon_vshiftlu:
4327 if (Cnt == VT.getVectorElementType().getSizeInBits())
4328 VShiftOpc = ARMISD::VSHLLi;
4329 else
4330 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4331 ARMISD::VSHLLs : ARMISD::VSHLLu);
4332 break;
4333 case Intrinsic::arm_neon_vshiftn:
4334 VShiftOpc = ARMISD::VSHRN; break;
4335 case Intrinsic::arm_neon_vrshifts:
4336 VShiftOpc = ARMISD::VRSHRs; break;
4337 case Intrinsic::arm_neon_vrshiftu:
4338 VShiftOpc = ARMISD::VRSHRu; break;
4339 case Intrinsic::arm_neon_vrshiftn:
4340 VShiftOpc = ARMISD::VRSHRN; break;
4341 case Intrinsic::arm_neon_vqshifts:
4342 VShiftOpc = ARMISD::VQSHLs; break;
4343 case Intrinsic::arm_neon_vqshiftu:
4344 VShiftOpc = ARMISD::VQSHLu; break;
4345 case Intrinsic::arm_neon_vqshiftsu:
4346 VShiftOpc = ARMISD::VQSHLsu; break;
4347 case Intrinsic::arm_neon_vqshiftns:
4348 VShiftOpc = ARMISD::VQSHRNs; break;
4349 case Intrinsic::arm_neon_vqshiftnu:
4350 VShiftOpc = ARMISD::VQSHRNu; break;
4351 case Intrinsic::arm_neon_vqshiftnsu:
4352 VShiftOpc = ARMISD::VQSHRNsu; break;
4353 case Intrinsic::arm_neon_vqrshiftns:
4354 VShiftOpc = ARMISD::VQRSHRNs; break;
4355 case Intrinsic::arm_neon_vqrshiftnu:
4356 VShiftOpc = ARMISD::VQRSHRNu; break;
4357 case Intrinsic::arm_neon_vqrshiftnsu:
4358 VShiftOpc = ARMISD::VQRSHRNsu; break;
4359 }
4360
4361 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004363 }
4364
4365 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004366 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004367 int64_t Cnt;
4368 unsigned VShiftOpc = 0;
4369
4370 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4371 VShiftOpc = ARMISD::VSLI;
4372 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4373 VShiftOpc = ARMISD::VSRI;
4374 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004375 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004376 }
4377
4378 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4379 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004381 }
4382
4383 case Intrinsic::arm_neon_vqrshifts:
4384 case Intrinsic::arm_neon_vqrshiftu:
4385 // No immediate versions of these to check for.
4386 break;
4387 }
4388
4389 return SDValue();
4390}
4391
4392/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4393/// lowers them. As with the vector shift intrinsics, this is done during DAG
4394/// combining instead of DAG legalizing because the build_vectors for 64-bit
4395/// vector element shift counts are generally not legal, and it is hard to see
4396/// their values after they get legalized to loads from a constant pool.
4397static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4398 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004399 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004400
4401 // Nothing to be done for scalar shifts.
4402 if (! VT.isVector())
4403 return SDValue();
4404
4405 assert(ST->hasNEON() && "unexpected vector shift");
4406 int64_t Cnt;
4407
4408 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004409 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004410
4411 case ISD::SHL:
4412 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4413 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004415 break;
4416
4417 case ISD::SRA:
4418 case ISD::SRL:
4419 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4420 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4421 ARMISD::VSHRs : ARMISD::VSHRu);
4422 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004424 }
4425 }
4426 return SDValue();
4427}
4428
4429/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4430/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4431static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4432 const ARMSubtarget *ST) {
4433 SDValue N0 = N->getOperand(0);
4434
4435 // Check for sign- and zero-extensions of vector extract operations of 8-
4436 // and 16-bit vector elements. NEON supports these directly. They are
4437 // handled during DAG combining because type legalization will promote them
4438 // to 32-bit types and it is messy to recognize the operations after that.
4439 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4440 SDValue Vec = N0.getOperand(0);
4441 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004442 EVT VT = N->getValueType(0);
4443 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004444 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4445
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 if (VT == MVT::i32 &&
4447 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 TLI.isTypeLegal(Vec.getValueType())) {
4449
4450 unsigned Opc = 0;
4451 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004452 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004453 case ISD::SIGN_EXTEND:
4454 Opc = ARMISD::VGETLANEs;
4455 break;
4456 case ISD::ZERO_EXTEND:
4457 case ISD::ANY_EXTEND:
4458 Opc = ARMISD::VGETLANEu;
4459 break;
4460 }
4461 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4462 }
4463 }
4464
4465 return SDValue();
4466}
4467
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004468/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4469/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4470static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4471 const ARMSubtarget *ST) {
4472 // If the target supports NEON, try to use vmax/vmin instructions for f32
4473 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4474 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4475 // a NaN; only do the transformation when it matches that behavior.
4476
4477 // For now only do this when using NEON for FP operations; if using VFP, it
4478 // is not obvious that the benefit outweighs the cost of switching to the
4479 // NEON pipeline.
4480 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4481 N->getValueType(0) != MVT::f32)
4482 return SDValue();
4483
4484 SDValue CondLHS = N->getOperand(0);
4485 SDValue CondRHS = N->getOperand(1);
4486 SDValue LHS = N->getOperand(2);
4487 SDValue RHS = N->getOperand(3);
4488 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4489
4490 unsigned Opcode = 0;
4491 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004492 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004493 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004494 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004495 IsReversed = true ; // x CC y ? y : x
4496 } else {
4497 return SDValue();
4498 }
4499
Bob Wilsone742bb52010-02-24 22:15:53 +00004500 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004501 switch (CC) {
4502 default: break;
4503 case ISD::SETOLT:
4504 case ISD::SETOLE:
4505 case ISD::SETLT:
4506 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004507 case ISD::SETULT:
4508 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004509 // If LHS is NaN, an ordered comparison will be false and the result will
4510 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4511 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4512 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4513 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4514 break;
4515 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4516 // will return -0, so vmin can only be used for unsafe math or if one of
4517 // the operands is known to be nonzero.
4518 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4519 !UnsafeFPMath &&
4520 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4521 break;
4522 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004523 break;
4524
4525 case ISD::SETOGT:
4526 case ISD::SETOGE:
4527 case ISD::SETGT:
4528 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004529 case ISD::SETUGT:
4530 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004531 // If LHS is NaN, an ordered comparison will be false and the result will
4532 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4533 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4534 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4535 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4536 break;
4537 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4538 // will return +0, so vmax can only be used for unsafe math or if one of
4539 // the operands is known to be nonzero.
4540 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4541 !UnsafeFPMath &&
4542 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4543 break;
4544 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004545 break;
4546 }
4547
4548 if (!Opcode)
4549 return SDValue();
4550 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4551}
4552
Dan Gohman475871a2008-07-27 21:46:04 +00004553SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004554 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004555 switch (N->getOpcode()) {
4556 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004557 case ISD::ADD: return PerformADDCombine(N, DCI);
4558 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004559 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004560 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004561 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004562 case ISD::SHL:
4563 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004564 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004565 case ISD::SIGN_EXTEND:
4566 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004567 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4568 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004569 }
Dan Gohman475871a2008-07-27 21:46:04 +00004570 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004571}
4572
Bill Wendlingaf566342009-08-15 21:21:19 +00004573bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4574 if (!Subtarget->hasV6Ops())
4575 // Pre-v6 does not support unaligned mem access.
4576 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004577
4578 // v6+ may or may not support unaligned mem access depending on the system
4579 // configuration.
4580 // FIXME: This is pretty conservative. Should we provide cmdline option to
4581 // control the behaviour?
4582 if (!Subtarget->isTargetDarwin())
4583 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004584
4585 switch (VT.getSimpleVT().SimpleTy) {
4586 default:
4587 return false;
4588 case MVT::i8:
4589 case MVT::i16:
4590 case MVT::i32:
4591 return true;
4592 // FIXME: VLD1 etc with standard alignment is legal.
4593 }
4594}
4595
Evan Chenge6c835f2009-08-14 20:09:37 +00004596static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4597 if (V < 0)
4598 return false;
4599
4600 unsigned Scale = 1;
4601 switch (VT.getSimpleVT().SimpleTy) {
4602 default: return false;
4603 case MVT::i1:
4604 case MVT::i8:
4605 // Scale == 1;
4606 break;
4607 case MVT::i16:
4608 // Scale == 2;
4609 Scale = 2;
4610 break;
4611 case MVT::i32:
4612 // Scale == 4;
4613 Scale = 4;
4614 break;
4615 }
4616
4617 if ((V & (Scale - 1)) != 0)
4618 return false;
4619 V /= Scale;
4620 return V == (V & ((1LL << 5) - 1));
4621}
4622
4623static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4624 const ARMSubtarget *Subtarget) {
4625 bool isNeg = false;
4626 if (V < 0) {
4627 isNeg = true;
4628 V = - V;
4629 }
4630
4631 switch (VT.getSimpleVT().SimpleTy) {
4632 default: return false;
4633 case MVT::i1:
4634 case MVT::i8:
4635 case MVT::i16:
4636 case MVT::i32:
4637 // + imm12 or - imm8
4638 if (isNeg)
4639 return V == (V & ((1LL << 8) - 1));
4640 return V == (V & ((1LL << 12) - 1));
4641 case MVT::f32:
4642 case MVT::f64:
4643 // Same as ARM mode. FIXME: NEON?
4644 if (!Subtarget->hasVFP2())
4645 return false;
4646 if ((V & 3) != 0)
4647 return false;
4648 V >>= 2;
4649 return V == (V & ((1LL << 8) - 1));
4650 }
4651}
4652
Evan Chengb01fad62007-03-12 23:30:29 +00004653/// isLegalAddressImmediate - Return true if the integer value can be used
4654/// as the offset of the target addressing mode for load / store of the
4655/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004656static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004657 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004658 if (V == 0)
4659 return true;
4660
Evan Cheng65011532009-03-09 19:15:00 +00004661 if (!VT.isSimple())
4662 return false;
4663
Evan Chenge6c835f2009-08-14 20:09:37 +00004664 if (Subtarget->isThumb1Only())
4665 return isLegalT1AddressImmediate(V, VT);
4666 else if (Subtarget->isThumb2())
4667 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004668
Evan Chenge6c835f2009-08-14 20:09:37 +00004669 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004670 if (V < 0)
4671 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004673 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 case MVT::i1:
4675 case MVT::i8:
4676 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004677 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004678 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004680 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004681 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 case MVT::f32:
4683 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004684 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004685 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004686 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004687 return false;
4688 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004689 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004690 }
Evan Chenga8e29892007-01-19 07:51:42 +00004691}
4692
Evan Chenge6c835f2009-08-14 20:09:37 +00004693bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4694 EVT VT) const {
4695 int Scale = AM.Scale;
4696 if (Scale < 0)
4697 return false;
4698
4699 switch (VT.getSimpleVT().SimpleTy) {
4700 default: return false;
4701 case MVT::i1:
4702 case MVT::i8:
4703 case MVT::i16:
4704 case MVT::i32:
4705 if (Scale == 1)
4706 return true;
4707 // r + r << imm
4708 Scale = Scale & ~1;
4709 return Scale == 2 || Scale == 4 || Scale == 8;
4710 case MVT::i64:
4711 // r + r
4712 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4713 return true;
4714 return false;
4715 case MVT::isVoid:
4716 // Note, we allow "void" uses (basically, uses that aren't loads or
4717 // stores), because arm allows folding a scale into many arithmetic
4718 // operations. This should be made more precise and revisited later.
4719
4720 // Allow r << imm, but the imm has to be a multiple of two.
4721 if (Scale & 1) return false;
4722 return isPowerOf2_32(Scale);
4723 }
4724}
4725
Chris Lattner37caf8c2007-04-09 23:33:39 +00004726/// isLegalAddressingMode - Return true if the addressing mode represented
4727/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004728bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004729 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004730 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004731 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004732 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004733
Chris Lattner37caf8c2007-04-09 23:33:39 +00004734 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004735 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004736 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004737
Chris Lattner37caf8c2007-04-09 23:33:39 +00004738 switch (AM.Scale) {
4739 case 0: // no scale reg, must be "r+i" or "r", or "i".
4740 break;
4741 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004742 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004743 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004744 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004745 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004746 // ARM doesn't support any R+R*scale+imm addr modes.
4747 if (AM.BaseOffs)
4748 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004749
Bob Wilson2c7dab12009-04-08 17:55:28 +00004750 if (!VT.isSimple())
4751 return false;
4752
Evan Chenge6c835f2009-08-14 20:09:37 +00004753 if (Subtarget->isThumb2())
4754 return isLegalT2ScaledAddressingMode(AM, VT);
4755
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004756 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004758 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 case MVT::i1:
4760 case MVT::i8:
4761 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004762 if (Scale < 0) Scale = -Scale;
4763 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004764 return true;
4765 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004766 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004768 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004769 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004770 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004771 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004772 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004773
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004775 // Note, we allow "void" uses (basically, uses that aren't loads or
4776 // stores), because arm allows folding a scale into many arithmetic
4777 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004778
Chris Lattner37caf8c2007-04-09 23:33:39 +00004779 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004780 if (Scale & 1) return false;
4781 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004782 }
4783 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004784 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004785 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004786}
4787
Evan Cheng77e47512009-11-11 19:05:52 +00004788/// isLegalICmpImmediate - Return true if the specified immediate is legal
4789/// icmp immediate, that is the target has icmp instructions which can compare
4790/// a register against the immediate without having to materialize the
4791/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004792bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004793 if (!Subtarget->isThumb())
4794 return ARM_AM::getSOImmVal(Imm) != -1;
4795 if (Subtarget->isThumb2())
4796 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004797 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004798}
4799
Owen Andersone50ed302009-08-10 22:56:29 +00004800static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004801 bool isSEXTLoad, SDValue &Base,
4802 SDValue &Offset, bool &isInc,
4803 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004804 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4805 return false;
4806
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004808 // AddressingMode 3
4809 Base = Ptr->getOperand(0);
4810 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004811 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004812 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004813 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004814 isInc = false;
4815 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4816 return true;
4817 }
4818 }
4819 isInc = (Ptr->getOpcode() == ISD::ADD);
4820 Offset = Ptr->getOperand(1);
4821 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004823 // AddressingMode 2
4824 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004825 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004826 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004827 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004828 isInc = false;
4829 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4830 Base = Ptr->getOperand(0);
4831 return true;
4832 }
4833 }
4834
4835 if (Ptr->getOpcode() == ISD::ADD) {
4836 isInc = true;
4837 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4838 if (ShOpcVal != ARM_AM::no_shift) {
4839 Base = Ptr->getOperand(1);
4840 Offset = Ptr->getOperand(0);
4841 } else {
4842 Base = Ptr->getOperand(0);
4843 Offset = Ptr->getOperand(1);
4844 }
4845 return true;
4846 }
4847
4848 isInc = (Ptr->getOpcode() == ISD::ADD);
4849 Base = Ptr->getOperand(0);
4850 Offset = Ptr->getOperand(1);
4851 return true;
4852 }
4853
Jim Grosbache5165492009-11-09 00:11:35 +00004854 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004855 return false;
4856}
4857
Owen Andersone50ed302009-08-10 22:56:29 +00004858static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004859 bool isSEXTLoad, SDValue &Base,
4860 SDValue &Offset, bool &isInc,
4861 SelectionDAG &DAG) {
4862 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4863 return false;
4864
4865 Base = Ptr->getOperand(0);
4866 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4867 int RHSC = (int)RHS->getZExtValue();
4868 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4869 assert(Ptr->getOpcode() == ISD::ADD);
4870 isInc = false;
4871 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4872 return true;
4873 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4874 isInc = Ptr->getOpcode() == ISD::ADD;
4875 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4876 return true;
4877 }
4878 }
4879
4880 return false;
4881}
4882
Evan Chenga8e29892007-01-19 07:51:42 +00004883/// getPreIndexedAddressParts - returns true by value, base pointer and
4884/// offset pointer and addressing mode by reference if the node's address
4885/// can be legally represented as pre-indexed load / store address.
4886bool
Dan Gohman475871a2008-07-27 21:46:04 +00004887ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4888 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004889 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004890 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004891 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004892 return false;
4893
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004895 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004896 bool isSEXTLoad = false;
4897 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4898 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004899 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004900 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4901 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4902 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004903 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004904 } else
4905 return false;
4906
4907 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004908 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004909 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004910 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4911 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004912 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004913 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004914 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004915 if (!isLegal)
4916 return false;
4917
4918 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4919 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004920}
4921
4922/// getPostIndexedAddressParts - returns true by value, base pointer and
4923/// offset pointer and addressing mode by reference if this node can be
4924/// combined with a load / store to form a post-indexed load / store.
4925bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004926 SDValue &Base,
4927 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004928 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004929 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004930 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004931 return false;
4932
Owen Andersone50ed302009-08-10 22:56:29 +00004933 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004935 bool isSEXTLoad = false;
4936 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004937 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004938 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004939 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4940 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004941 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004942 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004943 } else
4944 return false;
4945
4946 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004947 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004948 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004949 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004950 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004951 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004952 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4953 isInc, DAG);
4954 if (!isLegal)
4955 return false;
4956
Evan Cheng28dad2a2010-05-18 21:31:17 +00004957 if (Ptr != Base) {
4958 // Swap base ptr and offset to catch more post-index load / store when
4959 // it's legal. In Thumb2 mode, offset must be an immediate.
4960 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4961 !Subtarget->isThumb2())
4962 std::swap(Base, Offset);
4963
4964 // Post-indexed load / store update the base pointer.
4965 if (Ptr != Base)
4966 return false;
4967 }
4968
Evan Chenge88d5ce2009-07-02 07:28:31 +00004969 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4970 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004971}
4972
Dan Gohman475871a2008-07-27 21:46:04 +00004973void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004974 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004975 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004976 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004977 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004978 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004979 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004980 switch (Op.getOpcode()) {
4981 default: break;
4982 case ARMISD::CMOV: {
4983 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004984 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004985 if (KnownZero == 0 && KnownOne == 0) return;
4986
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004987 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004988 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4989 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004990 KnownZero &= KnownZeroRHS;
4991 KnownOne &= KnownOneRHS;
4992 return;
4993 }
4994 }
4995}
4996
4997//===----------------------------------------------------------------------===//
4998// ARM Inline Assembly Support
4999//===----------------------------------------------------------------------===//
5000
5001/// getConstraintType - Given a constraint letter, return the type of
5002/// constraint it is for this target.
5003ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005004ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5005 if (Constraint.size() == 1) {
5006 switch (Constraint[0]) {
5007 default: break;
5008 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005009 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005010 }
Evan Chenga8e29892007-01-19 07:51:42 +00005011 }
Chris Lattner4234f572007-03-25 02:14:49 +00005012 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005013}
5014
Bob Wilson2dc4f542009-03-20 22:42:55 +00005015std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005016ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005017 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005018 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005019 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005020 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005021 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005022 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005023 return std::make_pair(0U, ARM::tGPRRegisterClass);
5024 else
5025 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005026 case 'r':
5027 return std::make_pair(0U, ARM::GPRRegisterClass);
5028 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005030 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005031 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005032 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005033 if (VT.getSizeInBits() == 128)
5034 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005035 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005036 }
5037 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005038 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005039 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005040
Evan Chenga8e29892007-01-19 07:51:42 +00005041 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5042}
5043
5044std::vector<unsigned> ARMTargetLowering::
5045getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005046 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005047 if (Constraint.size() != 1)
5048 return std::vector<unsigned>();
5049
5050 switch (Constraint[0]) { // GCC ARM Constraint Letters
5051 default: break;
5052 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005053 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5054 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5055 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005056 case 'r':
5057 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5058 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5059 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5060 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005061 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005063 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5064 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5065 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5066 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5067 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5068 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5069 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5070 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005071 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005072 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5073 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5074 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5075 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005076 if (VT.getSizeInBits() == 128)
5077 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5078 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005079 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005080 }
5081
5082 return std::vector<unsigned>();
5083}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005084
5085/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5086/// vector. If it is invalid, don't add anything to Ops.
5087void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5088 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005089 std::vector<SDValue>&Ops,
5090 SelectionDAG &DAG) const {
5091 SDValue Result(0, 0);
5092
5093 switch (Constraint) {
5094 default: break;
5095 case 'I': case 'J': case 'K': case 'L':
5096 case 'M': case 'N': case 'O':
5097 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5098 if (!C)
5099 return;
5100
5101 int64_t CVal64 = C->getSExtValue();
5102 int CVal = (int) CVal64;
5103 // None of these constraints allow values larger than 32 bits. Check
5104 // that the value fits in an int.
5105 if (CVal != CVal64)
5106 return;
5107
5108 switch (Constraint) {
5109 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005110 if (Subtarget->isThumb1Only()) {
5111 // This must be a constant between 0 and 255, for ADD
5112 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005113 if (CVal >= 0 && CVal <= 255)
5114 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005115 } else if (Subtarget->isThumb2()) {
5116 // A constant that can be used as an immediate value in a
5117 // data-processing instruction.
5118 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5119 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005120 } else {
5121 // A constant that can be used as an immediate value in a
5122 // data-processing instruction.
5123 if (ARM_AM::getSOImmVal(CVal) != -1)
5124 break;
5125 }
5126 return;
5127
5128 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005129 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005130 // This must be a constant between -255 and -1, for negated ADD
5131 // immediates. This can be used in GCC with an "n" modifier that
5132 // prints the negated value, for use with SUB instructions. It is
5133 // not useful otherwise but is implemented for compatibility.
5134 if (CVal >= -255 && CVal <= -1)
5135 break;
5136 } else {
5137 // This must be a constant between -4095 and 4095. It is not clear
5138 // what this constraint is intended for. Implemented for
5139 // compatibility with GCC.
5140 if (CVal >= -4095 && CVal <= 4095)
5141 break;
5142 }
5143 return;
5144
5145 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005146 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005147 // A 32-bit value where only one byte has a nonzero value. Exclude
5148 // zero to match GCC. This constraint is used by GCC internally for
5149 // constants that can be loaded with a move/shift combination.
5150 // It is not useful otherwise but is implemented for compatibility.
5151 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5152 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005153 } else if (Subtarget->isThumb2()) {
5154 // A constant whose bitwise inverse can be used as an immediate
5155 // value in a data-processing instruction. This can be used in GCC
5156 // with a "B" modifier that prints the inverted value, for use with
5157 // BIC and MVN instructions. It is not useful otherwise but is
5158 // implemented for compatibility.
5159 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5160 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005161 } else {
5162 // A constant whose bitwise inverse can be used as an immediate
5163 // value in a data-processing instruction. This can be used in GCC
5164 // with a "B" modifier that prints the inverted value, for use with
5165 // BIC and MVN instructions. It is not useful otherwise but is
5166 // implemented for compatibility.
5167 if (ARM_AM::getSOImmVal(~CVal) != -1)
5168 break;
5169 }
5170 return;
5171
5172 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005173 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005174 // This must be a constant between -7 and 7,
5175 // for 3-operand ADD/SUB immediate instructions.
5176 if (CVal >= -7 && CVal < 7)
5177 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005178 } else if (Subtarget->isThumb2()) {
5179 // A constant whose negation can be used as an immediate value in a
5180 // data-processing instruction. This can be used in GCC with an "n"
5181 // modifier that prints the negated value, for use with SUB
5182 // instructions. It is not useful otherwise but is implemented for
5183 // compatibility.
5184 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5185 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005186 } else {
5187 // A constant whose negation can be used as an immediate value in a
5188 // data-processing instruction. This can be used in GCC with an "n"
5189 // modifier that prints the negated value, for use with SUB
5190 // instructions. It is not useful otherwise but is implemented for
5191 // compatibility.
5192 if (ARM_AM::getSOImmVal(-CVal) != -1)
5193 break;
5194 }
5195 return;
5196
5197 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005198 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005199 // This must be a multiple of 4 between 0 and 1020, for
5200 // ADD sp + immediate.
5201 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5202 break;
5203 } else {
5204 // A power of two or a constant between 0 and 32. This is used in
5205 // GCC for the shift amount on shifted register operands, but it is
5206 // useful in general for any shift amounts.
5207 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5208 break;
5209 }
5210 return;
5211
5212 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005213 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005214 // This must be a constant between 0 and 31, for shift amounts.
5215 if (CVal >= 0 && CVal <= 31)
5216 break;
5217 }
5218 return;
5219
5220 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005221 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005222 // This must be a multiple of 4 between -508 and 508, for
5223 // ADD/SUB sp = sp + immediate.
5224 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5225 break;
5226 }
5227 return;
5228 }
5229 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5230 break;
5231 }
5232
5233 if (Result.getNode()) {
5234 Ops.push_back(Result);
5235 return;
5236 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005237 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005238}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005239
5240bool
5241ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5242 // The ARM target isn't yet aware of offsets.
5243 return false;
5244}
Evan Cheng39382422009-10-28 01:44:26 +00005245
5246int ARM::getVFPf32Imm(const APFloat &FPImm) {
5247 APInt Imm = FPImm.bitcastToAPInt();
5248 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5249 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5250 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5251
5252 // We can handle 4 bits of mantissa.
5253 // mantissa = (16+UInt(e:f:g:h))/16.
5254 if (Mantissa & 0x7ffff)
5255 return -1;
5256 Mantissa >>= 19;
5257 if ((Mantissa & 0xf) != Mantissa)
5258 return -1;
5259
5260 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5261 if (Exp < -3 || Exp > 4)
5262 return -1;
5263 Exp = ((Exp+3) & 0x7) ^ 4;
5264
5265 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5266}
5267
5268int ARM::getVFPf64Imm(const APFloat &FPImm) {
5269 APInt Imm = FPImm.bitcastToAPInt();
5270 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5271 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5272 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5273
5274 // We can handle 4 bits of mantissa.
5275 // mantissa = (16+UInt(e:f:g:h))/16.
5276 if (Mantissa & 0xffffffffffffLL)
5277 return -1;
5278 Mantissa >>= 48;
5279 if ((Mantissa & 0xf) != Mantissa)
5280 return -1;
5281
5282 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5283 if (Exp < -3 || Exp > 4)
5284 return -1;
5285 Exp = ((Exp+3) & 0x7) ^ 4;
5286
5287 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5288}
5289
5290/// isFPImmLegal - Returns true if the target can instruction select the
5291/// specified FP immediate natively. If false, the legalizer will
5292/// materialize the FP immediate as a load from a constant pool.
5293bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5294 if (!Subtarget->hasVFP3())
5295 return false;
5296 if (VT == MVT::f32)
5297 return ARM::getVFPf32Imm(Imm) != -1;
5298 if (VT == MVT::f64)
5299 return ARM::getVFPf64Imm(Imm) != -1;
5300 return false;
5301}