blob: 79b3c1bd36d87061a3889fc1db77e647ac9a2218 [file] [log] [blame]
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001//===-- PPC32ISelSimple.cpp - A simple instruction selector PowerPC32 -----===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Misha Brukman98649d12004-06-24 21:54:47 +000010#define DEBUG_TYPE "isel"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011#include "PowerPC.h"
12#include "PowerPCInstrBuilder.h"
13#include "PowerPCInstrInfo.h"
Misha Brukman3d9a6c22004-08-11 00:09:42 +000014#include "PPC32TargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000015#include "llvm/Constants.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Instructions.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019#include "llvm/Pass.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/MRegisterInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/Debug.h"
30#include "llvm/ADT/Statistic.h"
Misha Brukman98649d12004-06-24 21:54:47 +000031#include <vector>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032using namespace llvm;
33
34namespace {
Misha Brukman422791f2004-06-21 17:41:12 +000035 /// TypeClass - Used by the PowerPC backend to group LLVM types by their basic
36 /// PPC Representation.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000037 ///
38 enum TypeClass {
Misha Brukman7e898c32004-07-20 00:41:46 +000039 cByte, cShort, cInt, cFP32, cFP64, cLong
Misha Brukman5dfe3a92004-06-21 16:55:25 +000040 };
41}
42
43/// getClass - Turn a primitive type into a "class" number which is based on the
44/// size of the type, and whether or not it is floating point.
45///
46static inline TypeClass getClass(const Type *Ty) {
Misha Brukman358829f2004-06-21 17:25:55 +000047 switch (Ty->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +000048 case Type::SByteTyID:
49 case Type::UByteTyID: return cByte; // Byte operands are class #0
50 case Type::ShortTyID:
51 case Type::UShortTyID: return cShort; // Short operands are class #1
52 case Type::IntTyID:
53 case Type::UIntTyID:
Misha Brukman2834a4d2004-07-07 20:07:22 +000054 case Type::PointerTyID: return cInt; // Ints and pointers are class #2
Misha Brukman5dfe3a92004-06-21 16:55:25 +000055
Misha Brukman7e898c32004-07-20 00:41:46 +000056 case Type::FloatTyID: return cFP32; // Single float is #3
57 case Type::DoubleTyID: return cFP64; // Double Point is #4
Misha Brukman5dfe3a92004-06-21 16:55:25 +000058
59 case Type::LongTyID:
Misha Brukman7e898c32004-07-20 00:41:46 +000060 case Type::ULongTyID: return cLong; // Longs are class #5
Misha Brukman5dfe3a92004-06-21 16:55:25 +000061 default:
62 assert(0 && "Invalid type to getClass!");
63 return cByte; // not reached
64 }
65}
66
67// getClassB - Just like getClass, but treat boolean values as ints.
68static inline TypeClass getClassB(const Type *Ty) {
Nate Begemanb73a7112004-08-13 09:32:01 +000069 if (Ty == Type::BoolTy) return cByte;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000070 return getClass(Ty);
71}
72
73namespace {
Misha Brukmana1dca552004-09-21 18:22:19 +000074 struct PPC32ISel : public FunctionPass, InstVisitor<PPC32ISel> {
Misha Brukman3d9a6c22004-08-11 00:09:42 +000075 PPC32TargetMachine &TM;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000076 MachineFunction *F; // The function we are compiling into
77 MachineBasicBlock *BB; // The current MBB we are compiling
78 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Misha Brukmanb097f212004-07-26 18:13:24 +000079
Nate Begeman645495d2004-09-23 05:31:33 +000080 /// CollapsedGepOp - This struct is for recording the intermediate results
81 /// used to calculate the base, index, and offset of a GEP instruction.
82 struct CollapsedGepOp {
83 ConstantSInt *offset; // the current offset into the struct/array
84 Value *index; // the index of the array element
85 ConstantUInt *size; // the size of each array element
86 CollapsedGepOp(ConstantSInt *o, Value *i, ConstantUInt *s) :
87 offset(o), index(i), size(s) {}
88 };
89
90 /// FoldedGEP - This struct is for recording the necessary information to
91 /// emit the GEP in a load or store instruction, used by emitGEPOperation.
92 struct FoldedGEP {
93 unsigned base;
94 unsigned index;
95 ConstantSInt *offset;
96 FoldedGEP() : base(0), index(0), offset(0) {}
97 FoldedGEP(unsigned b, unsigned i, ConstantSInt *o) :
98 base(b), index(i), offset(o) {}
99 };
Nate Begeman905a2912004-10-24 10:33:30 +0000100
101 /// RlwimiRec - This struct is for recording the arguments to a PowerPC
102 /// rlwimi instruction to be output for a particular Instruction::Or when
103 /// we recognize the pattern for rlwimi, starting with a shift or and.
104 struct RlwimiRec {
105 Value *Target, *Insert;
106 unsigned Shift, MB, ME;
107 RlwimiRec() : Target(0), Insert(0), Shift(0), MB(0), ME(0) {}
108 RlwimiRec(Value *tgt, Value *ins, unsigned s, unsigned b, unsigned e) :
109 Target(tgt), Insert(ins), Shift(s), MB(b), ME(e) {}
Nate Begeman1b750222004-10-17 05:19:20 +0000110 };
Nate Begeman905a2912004-10-24 10:33:30 +0000111
Misha Brukman2834a4d2004-07-07 20:07:22 +0000112 // External functions used in the Module
Nate Begemanb64af912004-08-10 20:42:36 +0000113 Function *fmodfFn, *fmodFn, *__cmpdi2Fn, *__moddi3Fn, *__divdi3Fn,
114 *__umoddi3Fn, *__udivdi3Fn, *__fixsfdiFn, *__fixdfdiFn, *__fixunssfdiFn,
115 *__fixunsdfdiFn, *__floatdisfFn, *__floatdidfFn, *mallocFn, *freeFn;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000116
Nate Begeman645495d2004-09-23 05:31:33 +0000117 // Mapping between Values and SSA Regs
118 std::map<Value*, unsigned> RegMap;
119
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000120 // MBBMap - Mapping between LLVM BB -> Machine BB
121 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
122
123 // AllocaMap - Mapping from fixed sized alloca instructions to the
124 // FrameIndex for the alloca.
125 std::map<AllocaInst*, unsigned> AllocaMap;
126
Nate Begeman645495d2004-09-23 05:31:33 +0000127 // GEPMap - Mapping between basic blocks and GEP definitions
128 std::map<GetElementPtrInst*, FoldedGEP> GEPMap;
Nate Begeman1b750222004-10-17 05:19:20 +0000129
130 // RlwimiMap - Mapping between BinaryOperand (Or) instructions and info
131 // needed to properly emit a rlwimi instruction in its place.
Nate Begeman905a2912004-10-24 10:33:30 +0000132 std::map<Instruction *, RlwimiRec> InsertMap;
133
134 // A rlwimi instruction is the combination of at least three instructions.
135 // Keep a vector of instructions to skip around so that we do not try to
136 // emit instructions that were folded into a rlwimi.
Nate Begeman1b750222004-10-17 05:19:20 +0000137 std::vector<Instruction *> SkipList;
Nate Begeman645495d2004-09-23 05:31:33 +0000138
Misha Brukmanb097f212004-07-26 18:13:24 +0000139 // A Reg to hold the base address used for global loads and stores, and a
140 // flag to set whether or not we need to emit it for this function.
141 unsigned GlobalBaseReg;
142 bool GlobalBaseInitialized;
143
Misha Brukmana1dca552004-09-21 18:22:19 +0000144 PPC32ISel(TargetMachine &tm):TM(reinterpret_cast<PPC32TargetMachine&>(tm)),
Misha Brukmane2eceb52004-07-23 16:08:20 +0000145 F(0), BB(0) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000146
Misha Brukman2834a4d2004-07-07 20:07:22 +0000147 bool doInitialization(Module &M) {
Misha Brukmanb0932592004-07-07 15:36:18 +0000148 // Add external functions that we may call
Nate Begemanb64af912004-08-10 20:42:36 +0000149 Type *i = Type::IntTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000150 Type *d = Type::DoubleTy;
Misha Brukmanf3f63822004-07-08 19:41:16 +0000151 Type *f = Type::FloatTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000152 Type *l = Type::LongTy;
153 Type *ul = Type::ULongTy;
Misha Brukman313efcb2004-07-09 15:45:07 +0000154 Type *voidPtr = PointerType::get(Type::SByteTy);
Misha Brukman7e898c32004-07-20 00:41:46 +0000155 // float fmodf(float, float);
156 fmodfFn = M.getOrInsertFunction("fmodf", f, f, f, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000157 // double fmod(double, double);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000158 fmodFn = M.getOrInsertFunction("fmod", d, d, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000159 // int __cmpdi2(long, long);
160 __cmpdi2Fn = M.getOrInsertFunction("__cmpdi2", i, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000161 // long __moddi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000162 __moddi3Fn = M.getOrInsertFunction("__moddi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000163 // long __divdi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000164 __divdi3Fn = M.getOrInsertFunction("__divdi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000165 // unsigned long __umoddi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000166 __umoddi3Fn = M.getOrInsertFunction("__umoddi3", ul, ul, ul, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000167 // unsigned long __udivdi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000168 __udivdi3Fn = M.getOrInsertFunction("__udivdi3", ul, ul, ul, 0);
Misha Brukman7e898c32004-07-20 00:41:46 +0000169 // long __fixsfdi(float)
Nate Begemanb64af912004-08-10 20:42:36 +0000170 __fixsfdiFn = M.getOrInsertFunction("__fixsfdi", l, f, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000171 // long __fixdfdi(double)
172 __fixdfdiFn = M.getOrInsertFunction("__fixdfdi", l, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000173 // unsigned long __fixunssfdi(float)
174 __fixunssfdiFn = M.getOrInsertFunction("__fixunssfdi", ul, f, 0);
175 // unsigned long __fixunsdfdi(double)
176 __fixunsdfdiFn = M.getOrInsertFunction("__fixunsdfdi", ul, d, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000177 // float __floatdisf(long)
178 __floatdisfFn = M.getOrInsertFunction("__floatdisf", f, l, 0);
179 // double __floatdidf(long)
180 __floatdidfFn = M.getOrInsertFunction("__floatdidf", d, l, 0);
Misha Brukman313efcb2004-07-09 15:45:07 +0000181 // void* malloc(size_t)
182 mallocFn = M.getOrInsertFunction("malloc", voidPtr, Type::UIntTy, 0);
183 // void free(void*)
184 freeFn = M.getOrInsertFunction("free", Type::VoidTy, voidPtr, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000185 return false;
186 }
Misha Brukmand18a31d2004-07-06 22:51:53 +0000187
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000188 /// runOnFunction - Top level implementation of instruction selection for
189 /// the entire function.
190 ///
191 bool runOnFunction(Function &Fn) {
192 // First pass over the function, lower any unknown intrinsic functions
193 // with the IntrinsicLowering class.
194 LowerUnknownIntrinsicFunctionCalls(Fn);
195
196 F = &MachineFunction::construct(&Fn, TM);
197
198 // Create all of the machine basic blocks for the function...
199 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
200 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
201
202 BB = &F->front();
203
Misha Brukmanb097f212004-07-26 18:13:24 +0000204 // Make sure we re-emit a set of the global base reg if necessary
205 GlobalBaseInitialized = false;
206
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000207 // Copy incoming arguments off of the stack...
208 LoadArgumentsToVirtualRegs(Fn);
209
210 // Instruction select everything except PHI nodes
211 visit(Fn);
212
213 // Select the PHI nodes
214 SelectPHINodes();
215
Nate Begeman645495d2004-09-23 05:31:33 +0000216 GEPMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000217 RegMap.clear();
218 MBBMap.clear();
Nate Begeman905a2912004-10-24 10:33:30 +0000219 InsertMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000220 AllocaMap.clear();
Nate Begeman1b750222004-10-17 05:19:20 +0000221 SkipList.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000222 F = 0;
223 // We always build a machine code representation for the function
224 return true;
225 }
226
227 virtual const char *getPassName() const {
228 return "PowerPC Simple Instruction Selection";
229 }
230
231 /// visitBasicBlock - This method is called when we are visiting a new basic
232 /// block. This simply creates a new MachineBasicBlock to emit code into
233 /// and adds it to the current MachineFunction. Subsequent visit* for
234 /// instructions will be invoked for all instructions in the basic block.
235 ///
236 void visitBasicBlock(BasicBlock &LLVM_BB) {
237 BB = MBBMap[&LLVM_BB];
238 }
239
240 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
241 /// function, lowering any calls to unknown intrinsic functions into the
242 /// equivalent LLVM code.
243 ///
244 void LowerUnknownIntrinsicFunctionCalls(Function &F);
245
246 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
247 /// from the stack into virtual registers.
248 ///
249 void LoadArgumentsToVirtualRegs(Function &F);
250
251 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
252 /// because we have to generate our sources into the source basic blocks,
253 /// not the current one.
254 ///
255 void SelectPHINodes();
256
257 // Visitation methods for various instructions. These methods simply emit
258 // fixed PowerPC code for each instruction.
259
Chris Lattner289a49a2004-10-16 18:13:47 +0000260 // Control flow operators.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000261 void visitReturnInst(ReturnInst &RI);
262 void visitBranchInst(BranchInst &BI);
Chris Lattner289a49a2004-10-16 18:13:47 +0000263 void visitUnreachableInst(UnreachableInst &UI) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000264
265 struct ValueRecord {
266 Value *Val;
267 unsigned Reg;
268 const Type *Ty;
269 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
270 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
271 };
Misha Brukmanb097f212004-07-26 18:13:24 +0000272
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000273 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000274 const std::vector<ValueRecord> &Args, bool isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000275 void visitCallInst(CallInst &I);
276 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
277
278 // Arithmetic operators
279 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
280 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
281 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
282 void visitMul(BinaryOperator &B);
283
284 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
285 void visitRem(BinaryOperator &B) { visitDivRem(B); }
286 void visitDivRem(BinaryOperator &B);
287
288 // Bitwise operators
289 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
290 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
291 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
292
293 // Comparison operators...
294 void visitSetCondInst(SetCondInst &I);
295 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
296 MachineBasicBlock *MBB,
297 MachineBasicBlock::iterator MBBI);
298 void visitSelectInst(SelectInst &SI);
299
300
301 // Memory Instructions
302 void visitLoadInst(LoadInst &I);
303 void visitStoreInst(StoreInst &I);
304 void visitGetElementPtrInst(GetElementPtrInst &I);
305 void visitAllocaInst(AllocaInst &I);
306 void visitMallocInst(MallocInst &I);
307 void visitFreeInst(FreeInst &I);
308
309 // Other operators
310 void visitShiftInst(ShiftInst &I);
311 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
312 void visitCastInst(CastInst &I);
313 void visitVANextInst(VANextInst &I);
314 void visitVAArgInst(VAArgInst &I);
315
316 void visitInstruction(Instruction &I) {
317 std::cerr << "Cannot instruction select: " << I;
318 abort();
319 }
320
Nate Begemanb47321b2004-08-20 09:56:22 +0000321 unsigned ExtendOrClear(MachineBasicBlock *MBB,
322 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000323 Value *Op0);
Nate Begemanb47321b2004-08-20 09:56:22 +0000324
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000325 /// promote32 - Make a value 32-bits wide, and put it somewhere.
326 ///
327 void promote32(unsigned targetReg, const ValueRecord &VR);
328
329 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
330 /// constant expression GEP support.
331 ///
332 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +0000333 GetElementPtrInst *GEPI, bool foldGEP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000334
335 /// emitCastOperation - Common code shared between visitCastInst and
336 /// constant expression cast support.
337 ///
338 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
339 Value *Src, const Type *DestTy, unsigned TargetReg);
340
Nate Begemanb816f022004-10-07 22:30:03 +0000341
Nate Begeman1b750222004-10-17 05:19:20 +0000342 /// emitBitfieldInsert - return true if we were able to fold the sequence of
Nate Begeman905a2912004-10-24 10:33:30 +0000343 /// instructions into a bitfield insert (rlwimi).
Nate Begeman9b508c32004-10-26 03:48:25 +0000344 bool emitBitfieldInsert(User *OpUser, unsigned DestReg);
Nate Begeman905a2912004-10-24 10:33:30 +0000345
346 /// emitBitfieldExtract - return true if we were able to fold the sequence
347 /// of instructions into a bitfield extract (rlwinm).
348 bool emitBitfieldExtract(MachineBasicBlock *MBB,
349 MachineBasicBlock::iterator IP,
Nate Begeman9b508c32004-10-26 03:48:25 +0000350 User *OpUser, unsigned DestReg);
Nate Begeman1b750222004-10-17 05:19:20 +0000351
Nate Begemanb816f022004-10-07 22:30:03 +0000352 /// emitBinaryConstOperation - Used by several functions to emit simple
353 /// arithmetic and logical operations with constants on a register rather
354 /// than a Value.
355 ///
356 void emitBinaryConstOperation(MachineBasicBlock *MBB,
357 MachineBasicBlock::iterator IP,
358 unsigned Op0Reg, ConstantInt *Op1,
359 unsigned Opcode, unsigned DestReg);
360
361 /// emitSimpleBinaryOperation - Implement simple binary operators for
362 /// integral types. OperatorClass is one of: 0 for Add, 1 for Sub,
363 /// 2 for And, 3 for Or, 4 for Xor.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000364 ///
365 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
366 MachineBasicBlock::iterator IP,
Nate Begeman905a2912004-10-24 10:33:30 +0000367 BinaryOperator *BO, Value *Op0, Value *Op1,
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000368 unsigned OperatorClass, unsigned TargetReg);
369
370 /// emitBinaryFPOperation - This method handles emission of floating point
371 /// Add (0), Sub (1), Mul (2), and Div (3) operations.
372 void emitBinaryFPOperation(MachineBasicBlock *BB,
373 MachineBasicBlock::iterator IP,
374 Value *Op0, Value *Op1,
375 unsigned OperatorClass, unsigned TargetReg);
376
377 void emitMultiply(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
378 Value *Op0, Value *Op1, unsigned TargetReg);
379
Misha Brukman1013ef52004-07-21 20:09:08 +0000380 void doMultiply(MachineBasicBlock *MBB,
381 MachineBasicBlock::iterator IP,
382 unsigned DestReg, Value *Op0, Value *Op1);
383
384 /// doMultiplyConst - This method will multiply the value in Op0Reg by the
385 /// value of the ContantInt *CI
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000386 void doMultiplyConst(MachineBasicBlock *MBB,
Misha Brukman1013ef52004-07-21 20:09:08 +0000387 MachineBasicBlock::iterator IP,
388 unsigned DestReg, Value *Op0, ConstantInt *CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000389
390 void emitDivRemOperation(MachineBasicBlock *BB,
391 MachineBasicBlock::iterator IP,
392 Value *Op0, Value *Op1, bool isDiv,
393 unsigned TargetReg);
394
395 /// emitSetCCOperation - Common code shared between visitSetCondInst and
396 /// constant expression support.
397 ///
398 void emitSetCCOperation(MachineBasicBlock *BB,
399 MachineBasicBlock::iterator IP,
400 Value *Op0, Value *Op1, unsigned Opcode,
401 unsigned TargetReg);
402
403 /// emitShiftOperation - Common code shared between visitShiftInst and
404 /// constant expression support.
405 ///
406 void emitShiftOperation(MachineBasicBlock *MBB,
407 MachineBasicBlock::iterator IP,
408 Value *Op, Value *ShiftAmount, bool isLeftShift,
Nate Begeman9b508c32004-10-26 03:48:25 +0000409 const Type *ResultTy, ShiftInst *SI,
410 unsigned DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000411
412 /// emitSelectOperation - Common code shared between visitSelectInst and the
413 /// constant expression support.
Misha Brukmanb097f212004-07-26 18:13:24 +0000414 ///
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000415 void emitSelectOperation(MachineBasicBlock *MBB,
416 MachineBasicBlock::iterator IP,
417 Value *Cond, Value *TrueVal, Value *FalseVal,
418 unsigned DestReg);
419
Nate Begeman1f5308e2004-11-18 06:51:29 +0000420 /// getGlobalBaseReg - Output the instructions required to put the
421 /// base address to use for accessing globals into a register. Returns the
422 /// register containing the base address.
Misha Brukmanb097f212004-07-26 18:13:24 +0000423 ///
Nate Begeman1f5308e2004-11-18 06:51:29 +0000424 unsigned getGlobalBaseReg(MachineBasicBlock *MBB,
425 MachineBasicBlock::iterator IP);
Misha Brukmanb097f212004-07-26 18:13:24 +0000426
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000427 /// copyConstantToRegister - Output the instructions required to put the
428 /// specified constant into the specified register.
429 ///
430 void copyConstantToRegister(MachineBasicBlock *MBB,
431 MachineBasicBlock::iterator MBBI,
432 Constant *C, unsigned Reg);
433
434 void emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
435 unsigned LHS, unsigned RHS);
436
437 /// makeAnotherReg - This method returns the next register number we haven't
438 /// yet used.
439 ///
440 /// Long values are handled somewhat specially. They are always allocated
441 /// as pairs of 32 bit integer values. The register number returned is the
Misha Brukman1013ef52004-07-21 20:09:08 +0000442 /// high 32 bits of the long value, and the regNum+1 is the low 32 bits.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000443 ///
444 unsigned makeAnotherReg(const Type *Ty) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000445 assert(dynamic_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo()) &&
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000446 "Current target doesn't have PPC reg info??");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000447 const PPC32RegisterInfo *PPCRI =
448 static_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo());
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000449 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Nate Begemanb64af912004-08-10 20:42:36 +0000450 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Type::IntTy);
451 // Create the upper part
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000452 F->getSSARegMap()->createVirtualRegister(RC);
Nate Begemanb64af912004-08-10 20:42:36 +0000453 // Create the lower part.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000454 return F->getSSARegMap()->createVirtualRegister(RC)-1;
455 }
456
457 // Add the mapping of regnumber => reg class to MachineFunction
Nate Begemanb64af912004-08-10 20:42:36 +0000458 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Ty);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000459 return F->getSSARegMap()->createVirtualRegister(RC);
460 }
461
462 /// getReg - This method turns an LLVM value into a register number.
463 ///
464 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
465 unsigned getReg(Value *V) {
466 // Just append to the end of the current bb.
467 MachineBasicBlock::iterator It = BB->end();
468 return getReg(V, BB, It);
469 }
470 unsigned getReg(Value *V, MachineBasicBlock *MBB,
471 MachineBasicBlock::iterator IPt);
Misha Brukman1013ef52004-07-21 20:09:08 +0000472
473 /// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
474 /// is okay to use as an immediate argument to a certain binary operation
Nate Begemanb816f022004-10-07 22:30:03 +0000475 bool canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
476 bool Shifted);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000477
478 /// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
479 /// that is to be statically allocated with the initial stack frame
480 /// adjustment.
481 unsigned getFixedSizedAllocaFI(AllocaInst *AI);
482 };
483}
484
485/// dyn_castFixedAlloca - If the specified value is a fixed size alloca
486/// instruction in the entry block, return it. Otherwise, return a null
487/// pointer.
488static AllocaInst *dyn_castFixedAlloca(Value *V) {
489 if (AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
490 BasicBlock *BB = AI->getParent();
491 if (isa<ConstantUInt>(AI->getArraySize()) && BB ==&BB->getParent()->front())
492 return AI;
493 }
494 return 0;
495}
496
497/// getReg - This method turns an LLVM value into a register number.
498///
Misha Brukmana1dca552004-09-21 18:22:19 +0000499unsigned PPC32ISel::getReg(Value *V, MachineBasicBlock *MBB,
500 MachineBasicBlock::iterator IPt) {
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000501 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattnera51e4f62004-07-18 18:45:01 +0000502 unsigned Reg = makeAnotherReg(V->getType());
503 copyConstantToRegister(MBB, IPt, C, Reg);
504 return Reg;
Nate Begeman676dee62004-11-08 02:25:40 +0000505 } else if (CastInst *CI = dyn_cast<CastInst>(V)) {
506 // Do not emit noop casts at all, unless it's a double -> float cast.
507 if (getClassB(CI->getType()) == getClassB(CI->getOperand(0)->getType()))
508 return getReg(CI->getOperand(0), MBB, IPt);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000509 } else if (AllocaInst *AI = dyn_castFixedAlloca(V)) {
510 unsigned Reg = makeAnotherReg(V->getType());
511 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5b570812004-08-10 22:47:03 +0000512 addFrameReference(BuildMI(*MBB, IPt, PPC::ADDI, 2, Reg), FI, 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000513 return Reg;
514 }
515
516 unsigned &Reg = RegMap[V];
517 if (Reg == 0) {
518 Reg = makeAnotherReg(V->getType());
519 RegMap[V] = Reg;
520 }
521
522 return Reg;
523}
524
Misha Brukman1013ef52004-07-21 20:09:08 +0000525/// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
526/// is okay to use as an immediate argument to a certain binary operator.
Nate Begemanb816f022004-10-07 22:30:03 +0000527/// The shifted argument determines if the immediate is suitable to be used with
528/// the PowerPC instructions such as addis which concatenate 16 bits of the
529/// immediate with 16 bits of zeroes.
Misha Brukman1013ef52004-07-21 20:09:08 +0000530///
Nate Begemanb816f022004-10-07 22:30:03 +0000531bool PPC32ISel::canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
532 bool Shifted) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000533 ConstantSInt *Op1Cs;
534 ConstantUInt *Op1Cu;
Nate Begemanb816f022004-10-07 22:30:03 +0000535
536 // For shifted immediates, any value with the low halfword cleared may be used
537 if (Shifted) {
Nate Begemanbdf69842004-10-08 02:49:24 +0000538 if (((int32_t)CI->getRawValue() & 0x0000FFFF) == 0)
Nate Begemanb816f022004-10-07 22:30:03 +0000539 return true;
Nate Begemanbdf69842004-10-08 02:49:24 +0000540 else
541 return false;
Nate Begemanb816f022004-10-07 22:30:03 +0000542 }
Nate Begeman28dd2fc2004-11-04 19:43:18 +0000543
544 // Treat subfic like addi for the purposes of constant validation
545 if (Opcode == 5) Opcode = 0;
Misha Brukman1013ef52004-07-21 20:09:08 +0000546
Nate Begeman28dd2fc2004-11-04 19:43:18 +0000547 // addi, subfic, compare, and non-indexed load take SIMM
Nate Begemanb816f022004-10-07 22:30:03 +0000548 bool cond1 = (Opcode < 2)
Nate Begemana41fc772004-09-29 02:35:05 +0000549 && ((int32_t)CI->getRawValue() <= 32767)
550 && ((int32_t)CI->getRawValue() >= -32768);
Misha Brukman1013ef52004-07-21 20:09:08 +0000551
Misha Brukman1013ef52004-07-21 20:09:08 +0000552 // ANDIo, ORI, and XORI take unsigned values
Nate Begemanb816f022004-10-07 22:30:03 +0000553 bool cond2 = (Opcode >= 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +0000554 && (Op1Cs = dyn_cast<ConstantSInt>(CI))
555 && (Op1Cs->getValue() >= 0)
Nate Begemana41fc772004-09-29 02:35:05 +0000556 && (Op1Cs->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000557
558 // ANDIo, ORI, and XORI take UIMMs, so they can be larger
Nate Begemanb816f022004-10-07 22:30:03 +0000559 bool cond3 = (Opcode >= 2)
Misha Brukman17a90002004-07-21 20:22:06 +0000560 && (Op1Cu = dyn_cast<ConstantUInt>(CI))
561 && (Op1Cu->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000562
Nate Begemanb816f022004-10-07 22:30:03 +0000563 if (cond1 || cond2 || cond3)
Misha Brukman1013ef52004-07-21 20:09:08 +0000564 return true;
565
566 return false;
567}
568
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000569/// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
570/// that is to be statically allocated with the initial stack frame
571/// adjustment.
Misha Brukmana1dca552004-09-21 18:22:19 +0000572unsigned PPC32ISel::getFixedSizedAllocaFI(AllocaInst *AI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000573 // Already computed this?
574 std::map<AllocaInst*, unsigned>::iterator I = AllocaMap.lower_bound(AI);
575 if (I != AllocaMap.end() && I->first == AI) return I->second;
576
577 const Type *Ty = AI->getAllocatedType();
578 ConstantUInt *CUI = cast<ConstantUInt>(AI->getArraySize());
579 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
580 TySize *= CUI->getValue(); // Get total allocated size...
581 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
582
583 // Create a new stack object using the frame manager...
584 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
585 AllocaMap.insert(I, std::make_pair(AI, FrameIdx));
586 return FrameIdx;
587}
588
589
Nate Begeman1f5308e2004-11-18 06:51:29 +0000590/// getGlobalBaseReg - Output the instructions required to put the
Misha Brukmanb097f212004-07-26 18:13:24 +0000591/// base address to use for accessing globals into a register.
592///
Nate Begeman1f5308e2004-11-18 06:51:29 +0000593unsigned PPC32ISel::getGlobalBaseReg(MachineBasicBlock *MBB,
594 MachineBasicBlock::iterator IP) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000595 if (!GlobalBaseInitialized) {
596 // Insert the set of GlobalBaseReg into the first MBB of the function
597 MachineBasicBlock &FirstMBB = F->front();
598 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
599 GlobalBaseReg = makeAnotherReg(Type::IntTy);
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000600 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Nate Begemanda721e72004-09-27 05:08:17 +0000601 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
Misha Brukmanb097f212004-07-26 18:13:24 +0000602 GlobalBaseInitialized = true;
603 }
Nate Begeman1f5308e2004-11-18 06:51:29 +0000604 return GlobalBaseReg;
Misha Brukmanb097f212004-07-26 18:13:24 +0000605}
606
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000607/// copyConstantToRegister - Output the instructions required to put the
608/// specified constant into the specified register.
609///
Misha Brukmana1dca552004-09-21 18:22:19 +0000610void PPC32ISel::copyConstantToRegister(MachineBasicBlock *MBB,
611 MachineBasicBlock::iterator IP,
612 Constant *C, unsigned R) {
Chris Lattner289a49a2004-10-16 18:13:47 +0000613 if (isa<UndefValue>(C)) {
614 BuildMI(*MBB, IP, PPC::IMPLICIT_DEF, 0, R);
Chris Lattner3c707642005-01-14 20:22:02 +0000615 if (getClass(C->getType()) == cLong)
616 BuildMI(*MBB, IP, PPC::IMPLICIT_DEF, 0, R+1);
Chris Lattner289a49a2004-10-16 18:13:47 +0000617 return;
618 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000619 if (C->getType()->isIntegral()) {
620 unsigned Class = getClassB(C->getType());
621
622 if (Class == cLong) {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000623 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
624 uint64_t uval = CUI->getValue();
625 unsigned hiUVal = uval >> 32;
626 unsigned loUVal = uval;
627 ConstantUInt *CUHi = ConstantUInt::get(Type::UIntTy, hiUVal);
628 ConstantUInt *CULo = ConstantUInt::get(Type::UIntTy, loUVal);
629 copyConstantToRegister(MBB, IP, CUHi, R);
630 copyConstantToRegister(MBB, IP, CULo, R+1);
631 return;
632 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
633 int64_t sval = CSI->getValue();
634 int hiSVal = sval >> 32;
635 int loSVal = sval;
636 ConstantSInt *CSHi = ConstantSInt::get(Type::IntTy, hiSVal);
637 ConstantSInt *CSLo = ConstantSInt::get(Type::IntTy, loSVal);
638 copyConstantToRegister(MBB, IP, CSHi, R);
639 copyConstantToRegister(MBB, IP, CSLo, R+1);
640 return;
Misha Brukman7e898c32004-07-20 00:41:46 +0000641 } else {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000642 std::cerr << "Unhandled long constant type!\n";
643 abort();
644 }
645 }
646
647 assert(Class <= cInt && "Type not handled yet!");
648
649 // Handle bool
650 if (C->getType() == Type::BoolTy) {
Misha Brukman5b570812004-08-10 22:47:03 +0000651 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(C == ConstantBool::True);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000652 return;
653 }
654
655 // Handle int
656 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
657 unsigned uval = CUI->getValue();
658 if (uval < 32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000659 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000660 } else {
661 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000662 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(uval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000663 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(uval & 0xFFFF);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000664 }
665 return;
666 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
667 int sval = CSI->getValue();
668 if (sval < 32768 && sval >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000669 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(sval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000670 } else {
671 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000672 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(sval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000673 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(sval & 0xFFFF);
Misha Brukman7e898c32004-07-20 00:41:46 +0000674 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000675 return;
676 }
Misha Brukmana0af38c2004-07-28 19:13:49 +0000677 std::cerr << "Unhandled integer constant!\n";
678 abort();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000679 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000680 // We need to spill the constant to memory...
681 MachineConstantPool *CP = F->getConstantPool();
682 unsigned CPI = CP->getConstantPoolIndex(CFP);
683 const Type *Ty = CFP->getType();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000684
Misha Brukmand18a31d2004-07-06 22:51:53 +0000685 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Misha Brukmanfc879c32004-07-08 18:02:38 +0000686
Misha Brukmanb097f212004-07-26 18:13:24 +0000687 // Load addr of constant to reg; constant is located at base + distance
688 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanfc879c32004-07-08 18:02:38 +0000689 unsigned Reg1 = makeAnotherReg(Type::IntTy);
Nate Begeman07a73752004-08-17 07:17:44 +0000690 unsigned Opcode = (Ty == Type::FloatTy) ? PPC::LFS : PPC::LFD;
Misha Brukmanb097f212004-07-26 18:13:24 +0000691 // Move value at base + distance into return reg
Nate Begeman1f5308e2004-11-18 06:51:29 +0000692 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, Reg1)
693 .addReg(getGlobalBaseReg(MBB, IP)).addConstantPoolIndex(CPI);
Nate Begemaned428532004-09-04 05:00:00 +0000694 BuildMI(*MBB, IP, Opcode, 2, R).addConstantPoolIndex(CPI).addReg(Reg1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000695 } else if (isa<ConstantPointerNull>(C)) {
696 // Copy zero (null pointer) to the register.
Misha Brukman5b570812004-08-10 22:47:03 +0000697 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(0);
Chris Lattner67910e12004-07-18 07:29:35 +0000698 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000699 // GV is located at base + distance
Nate Begemaned428532004-09-04 05:00:00 +0000700
Misha Brukmanb097f212004-07-26 18:13:24 +0000701 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000702 unsigned TmpReg = makeAnotherReg(GV->getType());
Misha Brukmanb097f212004-07-26 18:13:24 +0000703
704 // Move value at base + distance into return reg
Nate Begeman1f5308e2004-11-18 06:51:29 +0000705 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, TmpReg)
706 .addReg(getGlobalBaseReg(MBB, IP)).addGlobalAddress(GV);
Chris Lattner6540c6c2004-11-23 05:54:25 +0000707
Nate Begemand4c8bea2004-11-25 07:09:01 +0000708 if (GV->hasWeakLinkage() || GV->isExternal()) {
Chris Lattner6540c6c2004-11-23 05:54:25 +0000709 BuildMI(*MBB, IP, PPC::LWZ, 2, R).addGlobalAddress(GV).addReg(TmpReg);
710 } else {
711 BuildMI(*MBB, IP, PPC::LA, 2, R).addReg(TmpReg).addGlobalAddress(GV);
712 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000713 } else {
Chris Lattner76e2df22004-07-15 02:14:30 +0000714 std::cerr << "Offending constant: " << *C << "\n";
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000715 assert(0 && "Type not handled yet!");
716 }
717}
718
719/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
720/// the stack into virtual registers.
Misha Brukmana1dca552004-09-21 18:22:19 +0000721void PPC32ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
Chris Lattner3ea93462004-08-06 06:58:50 +0000722 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000723 unsigned GPR_remaining = 8;
724 unsigned FPR_remaining = 13;
Misha Brukmand18a31d2004-07-06 22:51:53 +0000725 unsigned GPR_idx = 0, FPR_idx = 0;
726 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000727 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
728 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000729 };
730 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000731 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
732 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Misha Brukmand18a31d2004-07-06 22:51:53 +0000733 };
Misha Brukman422791f2004-06-21 17:41:12 +0000734
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000735 MachineFrameInfo *MFI = F->getFrameInfo();
Misha Brukmand18a31d2004-07-06 22:51:53 +0000736
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000737 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
738 bool ArgLive = !I->use_empty();
739 unsigned Reg = ArgLive ? getReg(*I) : 0;
740 int FI; // Frame object index
741
742 switch (getClassB(I->getType())) {
743 case cByte:
744 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000745 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000746 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000747 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
748 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000749 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000750 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000751 addFrameReference(BuildMI(BB, PPC::LBZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000752 }
753 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000754 break;
755 case cShort:
756 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000757 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000758 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000759 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
760 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000761 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000762 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000763 addFrameReference(BuildMI(BB, PPC::LHZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000764 }
765 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000766 break;
767 case cInt:
768 if (ArgLive) {
769 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000770 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000771 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
772 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000773 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000774 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000775 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000776 }
777 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000778 break;
779 case cLong:
780 if (ArgLive) {
781 FI = MFI->CreateFixedObject(8, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000782 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +0000783 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
784 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx+1]);
785 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukman313efcb2004-07-09 15:45:07 +0000786 .addReg(GPR[GPR_idx]);
Misha Brukman5b570812004-08-10 22:47:03 +0000787 BuildMI(BB, PPC::OR, 2, Reg+1).addReg(GPR[GPR_idx+1])
Misha Brukman313efcb2004-07-09 15:45:07 +0000788 .addReg(GPR[GPR_idx+1]);
Misha Brukman422791f2004-06-21 17:41:12 +0000789 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000790 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
791 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg+1), FI, 4);
Misha Brukman422791f2004-06-21 17:41:12 +0000792 }
793 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000794 // longs require 4 additional bytes and use 2 GPRs
795 ArgOffset += 4;
Misha Brukman422791f2004-06-21 17:41:12 +0000796 if (GPR_remaining > 1) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000797 GPR_remaining--;
Misha Brukman422791f2004-06-21 17:41:12 +0000798 GPR_idx++;
799 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000800 break;
Misha Brukman7e898c32004-07-20 00:41:46 +0000801 case cFP32:
802 if (ArgLive) {
803 FI = MFI->CreateFixedObject(4, ArgOffset);
804
Misha Brukman422791f2004-06-21 17:41:12 +0000805 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000806 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
807 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukmand18a31d2004-07-06 22:51:53 +0000808 FPR_remaining--;
809 FPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000810 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000811 addFrameReference(BuildMI(BB, PPC::LFS, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000812 }
813 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000814 break;
815 case cFP64:
816 if (ArgLive) {
817 FI = MFI->CreateFixedObject(8, ArgOffset);
818
819 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000820 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
821 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukman7e898c32004-07-20 00:41:46 +0000822 FPR_remaining--;
823 FPR_idx++;
824 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000825 addFrameReference(BuildMI(BB, PPC::LFD, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000826 }
827 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000828
829 // doubles require 4 additional bytes and use 2 GPRs of param space
830 ArgOffset += 4;
831 if (GPR_remaining > 0) {
832 GPR_remaining--;
833 GPR_idx++;
834 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000835 break;
836 default:
837 assert(0 && "Unhandled argument type!");
838 }
839 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Misha Brukman422791f2004-06-21 17:41:12 +0000840 if (GPR_remaining > 0) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000841 GPR_remaining--; // uses up 2 GPRs
842 GPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000843 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000844 }
845
846 // If the function takes variable number of arguments, add a frame offset for
847 // the start of the first vararg value... this is used to expand
848 // llvm.va_start.
849 if (Fn.getFunctionType()->isVarArg())
Misha Brukmanb097f212004-07-26 18:13:24 +0000850 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000851}
852
853
854/// SelectPHINodes - Insert machine code to generate phis. This is tricky
855/// because we have to generate our sources into the source basic blocks, not
856/// the current one.
857///
Misha Brukmana1dca552004-09-21 18:22:19 +0000858void PPC32ISel::SelectPHINodes() {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000859 const TargetInstrInfo &TII = *TM.getInstrInfo();
860 const Function &LF = *F->getFunction(); // The LLVM function...
861 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
862 const BasicBlock *BB = I;
863 MachineBasicBlock &MBB = *MBBMap[I];
864
865 // Loop over all of the PHI nodes in the LLVM basic block...
866 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
867 for (BasicBlock::const_iterator I = BB->begin();
868 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
869
870 // Create a new machine instr PHI node, and insert it.
871 unsigned PHIReg = getReg(*PN);
872 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000873 PPC::PHI, PN->getNumOperands(), PHIReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000874
875 MachineInstr *LongPhiMI = 0;
876 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
877 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000878 PPC::PHI, PN->getNumOperands(), PHIReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000879
880 // PHIValues - Map of blocks to incoming virtual registers. We use this
881 // so that we only initialize one incoming value for a particular block,
882 // even if the block has multiple entries in the PHI node.
883 //
884 std::map<MachineBasicBlock*, unsigned> PHIValues;
885
886 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
Misha Brukman313efcb2004-07-09 15:45:07 +0000887 MachineBasicBlock *PredMBB = 0;
888 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
889 PE = MBB.pred_end (); PI != PE; ++PI)
890 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
891 PredMBB = *PI;
892 break;
893 }
894 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
895
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000896 unsigned ValReg;
897 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
898 PHIValues.lower_bound(PredMBB);
899
900 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
901 // We already inserted an initialization of the register for this
902 // predecessor. Recycle it.
903 ValReg = EntryIt->second;
Misha Brukman47225442004-07-23 22:35:49 +0000904 } else {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000905 // Get the incoming value into a virtual register.
906 //
907 Value *Val = PN->getIncomingValue(i);
908
909 // If this is a constant or GlobalValue, we may have to insert code
910 // into the basic block to compute it into a virtual register.
911 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
912 isa<GlobalValue>(Val)) {
913 // Simple constants get emitted at the end of the basic block,
914 // before any terminator instructions. We "know" that the code to
915 // move a constant into a register will never clobber any flags.
916 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
917 } else {
918 // Because we don't want to clobber any values which might be in
919 // physical registers with the computation of this constant (which
920 // might be arbitrarily complex if it is a constant expression),
921 // just insert the computation at the top of the basic block.
922 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukman47225442004-07-23 22:35:49 +0000923
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000924 // Skip over any PHI nodes though!
Misha Brukman5b570812004-08-10 22:47:03 +0000925 while (PI != PredMBB->end() && PI->getOpcode() == PPC::PHI)
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000926 ++PI;
Misha Brukman47225442004-07-23 22:35:49 +0000927
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000928 ValReg = getReg(Val, PredMBB, PI);
929 }
930
931 // Remember that we inserted a value for this PHI for this predecessor
932 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
933 }
934
935 PhiMI->addRegOperand(ValReg);
936 PhiMI->addMachineBasicBlockOperand(PredMBB);
937 if (LongPhiMI) {
938 LongPhiMI->addRegOperand(ValReg+1);
939 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
940 }
941 }
942
943 // Now that we emitted all of the incoming values for the PHI node, make
944 // sure to reposition the InsertPoint after the PHI that we just added.
945 // This is needed because we might have inserted a constant into this
946 // block, right after the PHI's which is before the old insert point!
947 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
948 ++PHIInsertPoint;
949 }
950 }
951}
952
953
954// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
955// it into the conditional branch or select instruction which is the only user
956// of the cc instruction. This is the case if the conditional branch is the
957// only user of the setcc, and if the setcc is in the same basic block as the
Misha Brukman1013ef52004-07-21 20:09:08 +0000958// conditional branch.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000959//
960static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
961 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
962 if (SCI->hasOneUse()) {
963 Instruction *User = cast<Instruction>(SCI->use_back());
Chris Lattnerfbd4de12005-01-14 19:31:00 +0000964 if ((isa<BranchInst>(User) ||
965 (isa<SelectInst>(User) && User->getOperand(0) == V)) &&
Misha Brukmanbebde752004-07-16 21:06:24 +0000966 SCI->getParent() == User->getParent())
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000967 return SCI;
968 }
969 return 0;
970}
971
Misha Brukmanb097f212004-07-26 18:13:24 +0000972// canFoldGEPIntoLoadOrStore - Return the GEP instruction if we can fold it into
973// the load or store instruction that is the only user of the GEP.
974//
975static GetElementPtrInst *canFoldGEPIntoLoadOrStore(Value *V) {
Nate Begeman645495d2004-09-23 05:31:33 +0000976 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(V)) {
977 bool AllUsesAreMem = true;
978 for (Value::use_iterator I = GEPI->use_begin(), E = GEPI->use_end();
979 I != E; ++I) {
980 Instruction *User = cast<Instruction>(*I);
981
982 // If the GEP is the target of a store, but not the source, then we are ok
983 // to fold it.
Misha Brukmanb097f212004-07-26 18:13:24 +0000984 if (isa<StoreInst>(User) &&
985 GEPI->getParent() == User->getParent() &&
986 User->getOperand(0) != GEPI &&
Nate Begeman645495d2004-09-23 05:31:33 +0000987 User->getOperand(1) == GEPI)
988 continue;
989
990 // If the GEP is the source of a load, then we're always ok to fold it
Misha Brukmanb097f212004-07-26 18:13:24 +0000991 if (isa<LoadInst>(User) &&
992 GEPI->getParent() == User->getParent() &&
Nate Begeman645495d2004-09-23 05:31:33 +0000993 User->getOperand(0) == GEPI)
994 continue;
995
996 // if we got to this point, than the instruction was not a load or store
997 // that we are capable of folding the GEP into.
998 AllUsesAreMem = false;
999 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00001000 }
Nate Begeman645495d2004-09-23 05:31:33 +00001001 if (AllUsesAreMem)
1002 return GEPI;
1003 }
Misha Brukmanb097f212004-07-26 18:13:24 +00001004 return 0;
1005}
1006
1007
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001008// Return a fixed numbering for setcc instructions which does not depend on the
1009// order of the opcodes.
1010//
1011static unsigned getSetCCNumber(unsigned Opcode) {
Misha Brukmane9c65512004-07-06 15:32:44 +00001012 switch (Opcode) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001013 default: assert(0 && "Unknown setcc instruction!");
1014 case Instruction::SetEQ: return 0;
1015 case Instruction::SetNE: return 1;
1016 case Instruction::SetLT: return 2;
1017 case Instruction::SetGE: return 3;
1018 case Instruction::SetGT: return 4;
1019 case Instruction::SetLE: return 5;
1020 }
1021}
1022
Misha Brukmane9c65512004-07-06 15:32:44 +00001023static unsigned getPPCOpcodeForSetCCNumber(unsigned Opcode) {
1024 switch (Opcode) {
1025 default: assert(0 && "Unknown setcc instruction!");
Misha Brukman5b570812004-08-10 22:47:03 +00001026 case Instruction::SetEQ: return PPC::BEQ;
1027 case Instruction::SetNE: return PPC::BNE;
1028 case Instruction::SetLT: return PPC::BLT;
1029 case Instruction::SetGE: return PPC::BGE;
1030 case Instruction::SetGT: return PPC::BGT;
1031 case Instruction::SetLE: return PPC::BLE;
Misha Brukmane9c65512004-07-06 15:32:44 +00001032 }
1033}
1034
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001035/// emitUCOM - emits an unordered FP compare.
Misha Brukmana1dca552004-09-21 18:22:19 +00001036void PPC32ISel::emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
1037 unsigned LHS, unsigned RHS) {
Misha Brukman5b570812004-08-10 22:47:03 +00001038 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(LHS).addReg(RHS);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001039}
1040
Misha Brukmana1dca552004-09-21 18:22:19 +00001041unsigned PPC32ISel::ExtendOrClear(MachineBasicBlock *MBB,
1042 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +00001043 Value *Op0) {
Nate Begeman0e5e5f52004-08-22 08:10:15 +00001044 const Type *CompTy = Op0->getType();
1045 unsigned Reg = getReg(Op0, MBB, IP);
Nate Begemanb47321b2004-08-20 09:56:22 +00001046 unsigned Class = getClassB(CompTy);
1047
Nate Begeman1b99fd32004-09-29 03:45:33 +00001048 // Since we know that boolean values will be either zero or one, we don't
1049 // have to extend or clear them.
1050 if (CompTy == Type::BoolTy)
1051 return Reg;
1052
Nate Begemanb47321b2004-08-20 09:56:22 +00001053 // Before we do a comparison or SetCC, we have to make sure that we truncate
1054 // the source registers appropriately.
1055 if (Class == cByte) {
1056 unsigned TmpReg = makeAnotherReg(CompTy);
1057 if (CompTy->isSigned())
1058 BuildMI(*MBB, IP, PPC::EXTSB, 1, TmpReg).addReg(Reg);
1059 else
1060 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1061 .addImm(24).addImm(31);
1062 Reg = TmpReg;
1063 } else if (Class == cShort) {
1064 unsigned TmpReg = makeAnotherReg(CompTy);
1065 if (CompTy->isSigned())
1066 BuildMI(*MBB, IP, PPC::EXTSH, 1, TmpReg).addReg(Reg);
1067 else
1068 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1069 .addImm(16).addImm(31);
1070 Reg = TmpReg;
1071 }
1072 return Reg;
1073}
1074
Misha Brukmanbebde752004-07-16 21:06:24 +00001075/// EmitComparison - emits a comparison of the two operands, returning the
1076/// extended setcc code to use. The result is in CR0.
1077///
Misha Brukmana1dca552004-09-21 18:22:19 +00001078unsigned PPC32ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
1079 MachineBasicBlock *MBB,
1080 MachineBasicBlock::iterator IP) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001081 // The arguments are already supposed to be of the same type.
1082 const Type *CompTy = Op0->getType();
1083 unsigned Class = getClassB(CompTy);
Nate Begemana2de1022004-09-22 04:40:25 +00001084 unsigned Op0r = ExtendOrClear(MBB, IP, Op0);
Misha Brukmanb097f212004-07-26 18:13:24 +00001085
Misha Brukman1013ef52004-07-21 20:09:08 +00001086 // Use crand for lt, gt and crandc for le, ge
Misha Brukman5b570812004-08-10 22:47:03 +00001087 unsigned CROpcode = (OpNum == 2 || OpNum == 4) ? PPC::CRAND : PPC::CRANDC;
Misha Brukman1013ef52004-07-21 20:09:08 +00001088 // ? cr1[lt] : cr1[gt]
1089 unsigned CR1field = (OpNum == 2 || OpNum == 3) ? 4 : 5;
1090 // ? cr0[lt] : cr0[gt]
1091 unsigned CR0field = (OpNum == 2 || OpNum == 5) ? 0 : 1;
Misha Brukman5b570812004-08-10 22:47:03 +00001092 unsigned Opcode = CompTy->isSigned() ? PPC::CMPW : PPC::CMPLW;
1093 unsigned OpcodeImm = CompTy->isSigned() ? PPC::CMPWI : PPC::CMPLWI;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001094
1095 // Special case handling of: cmp R, i
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001096 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001097 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00001098 unsigned Op1v = CI->getRawValue() & 0xFFFF;
Nate Begeman43d64ea2004-08-15 06:42:28 +00001099 unsigned OpClass = (CompTy->isSigned()) ? 0 : 2;
1100
Misha Brukman1013ef52004-07-21 20:09:08 +00001101 // Treat compare like ADDI for the purposes of immediate suitability
Nate Begemanb816f022004-10-07 22:30:03 +00001102 if (canUseAsImmediateForOpcode(CI, OpClass, false)) {
Misha Brukman5b570812004-08-10 22:47:03 +00001103 BuildMI(*MBB, IP, OpcodeImm, 2, PPC::CR0).addReg(Op0r).addSImm(Op1v);
Misha Brukman422791f2004-06-21 17:41:12 +00001104 } else {
1105 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00001106 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman422791f2004-06-21 17:41:12 +00001107 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001108 return OpNum;
1109 } else {
1110 assert(Class == cLong && "Unknown integer class!");
1111 unsigned LowCst = CI->getRawValue();
1112 unsigned HiCst = CI->getRawValue() >> 32;
1113 if (OpNum < 2) { // seteq, setne
Misha Brukman1013ef52004-07-21 20:09:08 +00001114 unsigned LoLow = makeAnotherReg(Type::IntTy);
1115 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1116 unsigned HiLow = makeAnotherReg(Type::IntTy);
1117 unsigned HiTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001118 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman47225442004-07-23 22:35:49 +00001119
Misha Brukman5b570812004-08-10 22:47:03 +00001120 BuildMI(*MBB, IP, PPC::XORI, 2, LoLow).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001121 .addImm(LowCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001122 BuildMI(*MBB, IP, PPC::XORIS, 2, LoTmp).addReg(LoLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001123 .addImm(LowCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001124 BuildMI(*MBB, IP, PPC::XORI, 2, HiLow).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00001125 .addImm(HiCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001126 BuildMI(*MBB, IP, PPC::XORIS, 2, HiTmp).addReg(HiLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001127 .addImm(HiCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001128 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001129 return OpNum;
1130 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001131 unsigned ConstReg = makeAnotherReg(CompTy);
Misha Brukmanbebde752004-07-16 21:06:24 +00001132 copyConstantToRegister(MBB, IP, CI, ConstReg);
Misha Brukman47225442004-07-23 22:35:49 +00001133
Misha Brukman1013ef52004-07-21 20:09:08 +00001134 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001135 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r)
Misha Brukmanbebde752004-07-16 21:06:24 +00001136 .addReg(ConstReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001137 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001138 .addReg(ConstReg+1);
Misha Brukman5b570812004-08-10 22:47:03 +00001139 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1140 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001141 .addImm(2);
Misha Brukman422791f2004-06-21 17:41:12 +00001142 return OpNum;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001143 }
1144 }
1145 }
1146
1147 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman1013ef52004-07-21 20:09:08 +00001148
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001149 switch (Class) {
1150 default: assert(0 && "Unknown type class!");
1151 case cByte:
1152 case cShort:
1153 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001154 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001155 break;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001156
Misha Brukman7e898c32004-07-20 00:41:46 +00001157 case cFP32:
1158 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001159 emitUCOM(MBB, IP, Op0r, Op1r);
1160 break;
1161
1162 case cLong:
1163 if (OpNum < 2) { // seteq, setne
1164 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1165 unsigned HiTmp = makeAnotherReg(Type::IntTy);
1166 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001167 BuildMI(*MBB, IP, PPC::XOR, 2, HiTmp).addReg(Op0r).addReg(Op1r);
1168 BuildMI(*MBB, IP, PPC::XOR, 2, LoTmp).addReg(Op0r+1).addReg(Op1r+1);
1169 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001170 break; // Allow the sete or setne to be generated from flags set by OR
1171 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001172 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
1173 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman1013ef52004-07-21 20:09:08 +00001174
1175 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001176 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
1177 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1).addReg(Op1r+1);
1178 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1179 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001180 .addImm(2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001181 return OpNum;
1182 }
1183 }
1184 return OpNum;
1185}
1186
Misha Brukmand18a31d2004-07-06 22:51:53 +00001187/// visitSetCondInst - emit code to calculate the condition via
1188/// EmitComparison(), and possibly store a 0 or 1 to a register as a result
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001189///
Misha Brukmana1dca552004-09-21 18:22:19 +00001190void PPC32ISel::visitSetCondInst(SetCondInst &I) {
Misha Brukmand18a31d2004-07-06 22:51:53 +00001191 if (canFoldSetCCIntoBranchOrSelect(&I))
Misha Brukmane9c65512004-07-06 15:32:44 +00001192 return;
Misha Brukmanbebde752004-07-16 21:06:24 +00001193
Nate Begemana2de1022004-09-22 04:40:25 +00001194 MachineBasicBlock::iterator MI = BB->end();
1195 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
1196 const Type *Ty = Op0->getType();
1197 unsigned Class = getClassB(Ty);
Nate Begemana96c4af2004-08-21 20:42:14 +00001198 unsigned Opcode = I.getOpcode();
Nate Begemana2de1022004-09-22 04:40:25 +00001199 unsigned OpNum = getSetCCNumber(Opcode);
1200 unsigned DestReg = getReg(I);
1201
1202 // If the comparison type is byte, short, or int, then we can emit a
1203 // branchless version of the SetCC that puts 0 (false) or 1 (true) in the
1204 // destination register.
1205 if (Class <= cInt) {
1206 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
1207
1208 if (CI && CI->getRawValue() == 0) {
Nate Begemana2de1022004-09-22 04:40:25 +00001209 unsigned Op0Reg = ExtendOrClear(BB, MI, Op0);
1210
1211 // comparisons against constant zero and negative one often have shorter
1212 // and/or faster sequences than the set-and-branch general case, handled
1213 // below.
1214 switch(OpNum) {
1215 case 0: { // eq0
1216 unsigned TempReg = makeAnotherReg(Type::IntTy);
1217 BuildMI(*BB, MI, PPC::CNTLZW, 1, TempReg).addReg(Op0Reg);
1218 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(TempReg).addImm(27)
1219 .addImm(5).addImm(31);
1220 break;
1221 }
1222 case 1: { // ne0
1223 unsigned TempReg = makeAnotherReg(Type::IntTy);
1224 BuildMI(*BB, MI, PPC::ADDIC, 2, TempReg).addReg(Op0Reg).addSImm(-1);
1225 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(TempReg).addReg(Op0Reg);
1226 break;
1227 }
1228 case 2: { // lt0, always false if unsigned
1229 if (Ty->isSigned())
1230 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(1)
1231 .addImm(31).addImm(31);
1232 else
1233 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(0);
1234 break;
1235 }
1236 case 3: { // ge0, always true if unsigned
1237 if (Ty->isSigned()) {
1238 unsigned TempReg = makeAnotherReg(Type::IntTy);
1239 BuildMI(*BB, MI, PPC::RLWINM, 4, TempReg).addReg(Op0Reg).addImm(1)
1240 .addImm(31).addImm(31);
1241 BuildMI(*BB, MI, PPC::XORI, 2, DestReg).addReg(TempReg).addImm(1);
1242 } else {
1243 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(1);
1244 }
1245 break;
1246 }
1247 case 4: { // gt0, equivalent to ne0 if unsigned
1248 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1249 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1250 if (Ty->isSigned()) {
1251 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1252 BuildMI(*BB, MI, PPC::ANDC, 2, Temp2).addReg(Temp1).addReg(Op0Reg);
1253 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1254 .addImm(31).addImm(31);
1255 } else {
1256 BuildMI(*BB, MI, PPC::ADDIC, 2, Temp1).addReg(Op0Reg).addSImm(-1);
1257 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(Temp1).addReg(Op0Reg);
1258 }
1259 break;
1260 }
1261 case 5: { // le0, equivalent to eq0 if unsigned
1262 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1263 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1264 if (Ty->isSigned()) {
1265 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1266 BuildMI(*BB, MI, PPC::ORC, 2, Temp2).addReg(Op0Reg).addReg(Temp1);
1267 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1268 .addImm(31).addImm(31);
1269 } else {
1270 BuildMI(*BB, MI, PPC::CNTLZW, 1, Temp1).addReg(Op0Reg);
1271 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp1).addImm(27)
1272 .addImm(5).addImm(31);
1273 }
1274 break;
1275 }
1276 } // switch
1277 return;
1278 }
1279 }
Nate Begemanb47321b2004-08-20 09:56:22 +00001280 unsigned PPCOpcode = getPPCOpcodeForSetCCNumber(Opcode);
Nate Begemana96c4af2004-08-21 20:42:14 +00001281
1282 // Create an iterator with which to insert the MBB for copying the false value
1283 // and the MBB to hold the PHI instruction for this SetCC.
Misha Brukman425ff242004-07-01 21:34:10 +00001284 MachineBasicBlock *thisMBB = BB;
1285 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001286 ilist<MachineBasicBlock>::iterator It = BB;
1287 ++It;
1288
Misha Brukman425ff242004-07-01 21:34:10 +00001289 // thisMBB:
1290 // ...
1291 // cmpTY cr0, r1, r2
Misha Brukman425ff242004-07-01 21:34:10 +00001292 // %TrueValue = li 1
Nate Begemana96c4af2004-08-21 20:42:14 +00001293 // bCC sinkMBB
Nate Begemana2de1022004-09-22 04:40:25 +00001294 EmitComparison(Opcode, Op0, Op1, BB, BB->end());
Misha Brukmane2eceb52004-07-23 16:08:20 +00001295 unsigned TrueValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001296 BuildMI(BB, PPC::LI, 1, TrueValue).addSImm(1);
Nate Begemana96c4af2004-08-21 20:42:14 +00001297 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1298 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1299 BuildMI(BB, PPCOpcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
1300 F->getBasicBlockList().insert(It, copy0MBB);
1301 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001302 // Update machine-CFG edges
Nate Begemana96c4af2004-08-21 20:42:14 +00001303 BB->addSuccessor(copy0MBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001304 BB->addSuccessor(sinkMBB);
1305
Misha Brukman1013ef52004-07-21 20:09:08 +00001306 // copy0MBB:
1307 // %FalseValue = li 0
1308 // fallthrough
1309 BB = copy0MBB;
1310 unsigned FalseValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001311 BuildMI(BB, PPC::LI, 1, FalseValue).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00001312 // Update machine-CFG edges
1313 BB->addSuccessor(sinkMBB);
1314
Misha Brukman425ff242004-07-01 21:34:10 +00001315 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001316 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukman425ff242004-07-01 21:34:10 +00001317 // ...
1318 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001319 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begemana96c4af2004-08-21 20:42:14 +00001320 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001321}
1322
Misha Brukmana1dca552004-09-21 18:22:19 +00001323void PPC32ISel::visitSelectInst(SelectInst &SI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001324 unsigned DestReg = getReg(SI);
1325 MachineBasicBlock::iterator MII = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00001326 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
1327 SI.getFalseValue(), DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001328}
1329
1330/// emitSelect - Common code shared between visitSelectInst and the constant
1331/// expression support.
Misha Brukmana1dca552004-09-21 18:22:19 +00001332void PPC32ISel::emitSelectOperation(MachineBasicBlock *MBB,
1333 MachineBasicBlock::iterator IP,
1334 Value *Cond, Value *TrueVal,
1335 Value *FalseVal, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001336 unsigned SelectClass = getClassB(TrueVal->getType());
Misha Brukman7e898c32004-07-20 00:41:46 +00001337 unsigned Opcode;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001338
Misha Brukmanbebde752004-07-16 21:06:24 +00001339 // See if we can fold the setcc into the select instruction, or if we have
1340 // to get the register of the Cond value
Misha Brukmanbebde752004-07-16 21:06:24 +00001341 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
1342 // We successfully folded the setcc into the select instruction.
Misha Brukmanbebde752004-07-16 21:06:24 +00001343 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Nate Begeman087d5d92004-10-06 09:53:04 +00001344 if (OpNum >= 2 && OpNum <= 5) {
1345 unsigned SetCondClass = getClassB(SCI->getOperand(0)->getType());
1346 if ((SetCondClass == cFP32 || SetCondClass == cFP64) &&
1347 (SelectClass == cFP32 || SelectClass == cFP64)) {
1348 unsigned CondReg = getReg(SCI->getOperand(0), MBB, IP);
1349 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1350 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1351 // if the comparison of the floating point value used to for the select
1352 // is against 0, then we can emit an fsel without subtraction.
1353 ConstantFP *Op1C = dyn_cast<ConstantFP>(SCI->getOperand(1));
1354 if (Op1C && (Op1C->isExactlyValue(-0.0) || Op1C->isExactlyValue(0.0))) {
1355 switch(OpNum) {
1356 case 2: // LT
1357 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1358 .addReg(FalseReg).addReg(TrueReg);
1359 break;
1360 case 3: // GE == !LT
1361 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1362 .addReg(TrueReg).addReg(FalseReg);
1363 break;
1364 case 4: { // GT
1365 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1366 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1367 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1368 .addReg(FalseReg).addReg(TrueReg);
1369 }
1370 break;
1371 case 5: { // LE == !GT
1372 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1373 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1374 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1375 .addReg(TrueReg).addReg(FalseReg);
1376 }
1377 break;
1378 default:
1379 assert(0 && "Invalid SetCC opcode to fsel");
1380 abort();
1381 break;
1382 }
1383 } else {
1384 unsigned OtherCondReg = getReg(SCI->getOperand(1), MBB, IP);
1385 unsigned SelectReg = makeAnotherReg(SCI->getOperand(0)->getType());
1386 switch(OpNum) {
1387 case 2: // LT
1388 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1389 .addReg(OtherCondReg);
1390 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1391 .addReg(FalseReg).addReg(TrueReg);
1392 break;
1393 case 3: // GE == !LT
1394 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1395 .addReg(OtherCondReg);
1396 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1397 .addReg(TrueReg).addReg(FalseReg);
1398 break;
1399 case 4: // GT
1400 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1401 .addReg(CondReg);
1402 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1403 .addReg(FalseReg).addReg(TrueReg);
1404 break;
1405 case 5: // LE == !GT
1406 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1407 .addReg(CondReg);
1408 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1409 .addReg(TrueReg).addReg(FalseReg);
1410 break;
1411 default:
1412 assert(0 && "Invalid SetCC opcode to fsel");
1413 abort();
1414 break;
1415 }
1416 }
Nate Begeman087d5d92004-10-06 09:53:04 +00001417 return;
1418 }
1419 }
Misha Brukman47225442004-07-23 22:35:49 +00001420 OpNum = EmitComparison(OpNum, SCI->getOperand(0),SCI->getOperand(1),MBB,IP);
Misha Brukmanbebde752004-07-16 21:06:24 +00001421 Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
1422 } else {
1423 unsigned CondReg = getReg(Cond, MBB, IP);
Nate Begemaned428532004-09-04 05:00:00 +00001424 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
Misha Brukmanbebde752004-07-16 21:06:24 +00001425 Opcode = getPPCOpcodeForSetCCNumber(Instruction::SetNE);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001426 }
Misha Brukmanbebde752004-07-16 21:06:24 +00001427
1428 MachineBasicBlock *thisMBB = BB;
1429 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001430 ilist<MachineBasicBlock>::iterator It = BB;
1431 ++It;
Misha Brukmanbebde752004-07-16 21:06:24 +00001432
Nate Begemana96c4af2004-08-21 20:42:14 +00001433 // thisMBB:
1434 // ...
Chris Lattner6dec0b02005-01-01 16:10:12 +00001435 // TrueVal = ...
Nate Begemana96c4af2004-08-21 20:42:14 +00001436 // cmpTY cr0, r1, r2
Nate Begeman1f49e862004-09-29 05:00:31 +00001437 // bCC copy1MBB
1438 // fallthrough --> copy0MBB
Misha Brukmanbebde752004-07-16 21:06:24 +00001439 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001440 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattner35e5c7c2005-01-02 23:07:31 +00001441 unsigned TrueValue = getReg(TrueVal);
Chris Lattner6dec0b02005-01-01 16:10:12 +00001442 BuildMI(BB, Opcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001443 F->getBasicBlockList().insert(It, copy0MBB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001444 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001445 // Update machine-CFG edges
Misha Brukmanbebde752004-07-16 21:06:24 +00001446 BB->addSuccessor(copy0MBB);
Chris Lattner6dec0b02005-01-01 16:10:12 +00001447 BB->addSuccessor(sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001448
Misha Brukman1013ef52004-07-21 20:09:08 +00001449 // copy0MBB:
1450 // %FalseValue = ...
Chris Lattner6dec0b02005-01-01 16:10:12 +00001451 // # fallthrough to sinkMBB
Misha Brukman1013ef52004-07-21 20:09:08 +00001452 BB = copy0MBB;
Chris Lattner35e5c7c2005-01-02 23:07:31 +00001453 unsigned FalseValue = getReg(FalseVal);
Misha Brukman1013ef52004-07-21 20:09:08 +00001454 // Update machine-CFG edges
1455 BB->addSuccessor(sinkMBB);
1456
Misha Brukmanbebde752004-07-16 21:06:24 +00001457 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001458 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukmanbebde752004-07-16 21:06:24 +00001459 // ...
1460 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001461 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Chris Lattner6dec0b02005-01-01 16:10:12 +00001462 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001463
Chris Lattner6dec0b02005-01-01 16:10:12 +00001464 // For a register pair representing a long value, define the top part.
Nate Begeman8d963e62004-08-11 03:30:55 +00001465 if (getClassB(TrueVal->getType()) == cLong)
Chris Lattner6dec0b02005-01-01 16:10:12 +00001466 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(FalseValue+1)
1467 .addMBB(copy0MBB).addReg(TrueValue+1).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001468}
1469
1470
1471
1472/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1473/// operand, in the specified target register.
1474///
Misha Brukmana1dca552004-09-21 18:22:19 +00001475void PPC32ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001476 bool isUnsigned = VR.Ty->isUnsigned() || VR.Ty == Type::BoolTy;
1477
1478 Value *Val = VR.Val;
1479 const Type *Ty = VR.Ty;
1480 if (Val) {
1481 if (Constant *C = dyn_cast<Constant>(Val)) {
1482 Val = ConstantExpr::getCast(C, Type::IntTy);
Chris Lattner74a806c2004-08-11 07:34:50 +00001483 if (isa<ConstantExpr>(Val)) // Could not fold
1484 Val = C;
1485 else
1486 Ty = Type::IntTy; // Folded!
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001487 }
1488
Misha Brukman2fec9902004-06-21 20:22:03 +00001489 // If this is a simple constant, just emit a load directly to avoid the copy
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001490 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00001491 copyConstantToRegister(BB, BB->end(), CI, targetReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001492 return;
1493 }
1494 }
1495
1496 // Make sure we have the register number for this value...
1497 unsigned Reg = Val ? getReg(Val) : VR.Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001498 switch (getClassB(Ty)) {
1499 case cByte:
1500 // Extend value into target register (8->32)
Nate Begeman1b99fd32004-09-29 03:45:33 +00001501 if (Ty == Type::BoolTy)
1502 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
1503 else if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001504 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001505 .addZImm(24).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001506 else
Misha Brukman5b570812004-08-10 22:47:03 +00001507 BuildMI(BB, PPC::EXTSB, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001508 break;
1509 case cShort:
1510 // Extend value into target register (16->32)
1511 if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001512 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001513 .addZImm(16).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001514 else
Misha Brukman5b570812004-08-10 22:47:03 +00001515 BuildMI(BB, PPC::EXTSH, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001516 break;
1517 case cInt:
1518 // Move value into target register (32->32)
Misha Brukman5b570812004-08-10 22:47:03 +00001519 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001520 break;
1521 default:
1522 assert(0 && "Unpromotable operand class in promote32");
1523 }
1524}
1525
Misha Brukman2fec9902004-06-21 20:22:03 +00001526/// visitReturnInst - implemented with BLR
1527///
Misha Brukmana1dca552004-09-21 18:22:19 +00001528void PPC32ISel::visitReturnInst(ReturnInst &I) {
Misha Brukmand47bbf72004-06-25 19:04:27 +00001529 // Only do the processing if this is a non-void return
1530 if (I.getNumOperands() > 0) {
1531 Value *RetVal = I.getOperand(0);
1532 switch (getClassB(RetVal->getType())) {
1533 case cByte: // integral return values: extend or move into r3 and return
1534 case cShort:
1535 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001536 promote32(PPC::R3, ValueRecord(RetVal));
Misha Brukmand47bbf72004-06-25 19:04:27 +00001537 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001538 case cFP32:
1539 case cFP64: { // Floats & Doubles: Return in f1
Misha Brukmand47bbf72004-06-25 19:04:27 +00001540 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001541 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(RetReg);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001542 break;
1543 }
1544 case cLong: {
1545 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001546 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(RetReg).addReg(RetReg);
1547 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(RetReg+1).addReg(RetReg+1);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001548 break;
1549 }
1550 default:
1551 visitInstruction(I);
1552 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001553 }
Misha Brukman5b570812004-08-10 22:47:03 +00001554 BuildMI(BB, PPC::BLR, 1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001555}
1556
1557// getBlockAfter - Return the basic block which occurs lexically after the
1558// specified one.
1559static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1560 Function::iterator I = BB; ++I; // Get iterator to next block
1561 return I != BB->getParent()->end() ? &*I : 0;
1562}
1563
1564/// visitBranchInst - Handle conditional and unconditional branches here. Note
1565/// that since code layout is frozen at this point, that if we are trying to
1566/// jump to a block that is the immediate successor of the current block, we can
1567/// just make a fall-through (but we don't currently).
1568///
Misha Brukmana1dca552004-09-21 18:22:19 +00001569void PPC32ISel::visitBranchInst(BranchInst &BI) {
Misha Brukman2fec9902004-06-21 20:22:03 +00001570 // Update machine-CFG edges
Misha Brukmane2eceb52004-07-23 16:08:20 +00001571 BB->addSuccessor(MBBMap[BI.getSuccessor(0)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001572 if (BI.isConditional())
Misha Brukmane2eceb52004-07-23 16:08:20 +00001573 BB->addSuccessor(MBBMap[BI.getSuccessor(1)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001574
1575 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
Misha Brukmane9c65512004-07-06 15:32:44 +00001576
Misha Brukman2fec9902004-06-21 20:22:03 +00001577 if (!BI.isConditional()) { // Unconditional branch?
Misha Brukmane9c65512004-07-06 15:32:44 +00001578 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001579 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001580 return;
Misha Brukman2fec9902004-06-21 20:22:03 +00001581 }
1582
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001583 // See if we can fold the setcc into the branch itself...
1584 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
1585 if (SCI == 0) {
1586 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1587 // computed some other way...
1588 unsigned condReg = getReg(BI.getCondition());
Misha Brukman5b570812004-08-10 22:47:03 +00001589 BuildMI(BB, PPC::CMPLI, 3, PPC::CR0).addImm(0).addReg(condReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001590 .addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001591 if (BI.getSuccessor(1) == NextBB) {
1592 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001593 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BNE)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001594 .addMBB(MBBMap[BI.getSuccessor(0)])
1595 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001596 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001597 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BEQ)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001598 .addMBB(MBBMap[BI.getSuccessor(1)])
1599 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001600 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001601 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001602 }
1603 return;
1604 }
1605
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001606 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Misha Brukmane9c65512004-07-06 15:32:44 +00001607 unsigned Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001608 MachineBasicBlock::iterator MII = BB->end();
1609 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001610
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001611 if (BI.getSuccessor(0) != NextBB) {
Misha Brukman5b570812004-08-10 22:47:03 +00001612 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001613 .addMBB(MBBMap[BI.getSuccessor(0)])
1614 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001615 if (BI.getSuccessor(1) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001616 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001617 } else {
1618 // Change to the inverse condition...
1619 if (BI.getSuccessor(1) != NextBB) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001620 Opcode = PPC32InstrInfo::invertPPCBranchOpcode(Opcode);
Misha Brukman5b570812004-08-10 22:47:03 +00001621 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001622 .addMBB(MBBMap[BI.getSuccessor(1)])
1623 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001624 }
1625 }
1626}
1627
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001628/// doCall - This emits an abstract call instruction, setting up the arguments
1629/// and the return value as appropriate. For the actual function call itself,
1630/// it inserts the specified CallMI instruction into the stream.
1631///
1632/// FIXME: See Documentation at the following URL for "correct" behavior
1633/// <http://developer.apple.com/documentation/DeveloperTools/Conceptual/MachORuntime/2rt_powerpc_abi/chapter_9_section_5.html>
Misha Brukmana1dca552004-09-21 18:22:19 +00001634void PPC32ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
1635 const std::vector<ValueRecord> &Args, bool isVarArg) {
Chris Lattner3ea93462004-08-06 06:58:50 +00001636 // Count how many bytes are to be pushed on the stack, including the linkage
1637 // area, and parameter passing area.
1638 unsigned NumBytes = 24;
1639 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001640
1641 if (!Args.empty()) {
1642 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1643 switch (getClassB(Args[i].Ty)) {
1644 case cByte: case cShort: case cInt:
1645 NumBytes += 4; break;
1646 case cLong:
1647 NumBytes += 8; break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001648 case cFP32:
1649 NumBytes += 4; break;
1650 case cFP64:
1651 NumBytes += 8; break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001652 break;
1653 default: assert(0 && "Unknown class!");
1654 }
1655
Nate Begeman865075e2004-08-16 01:50:22 +00001656 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1657 // plus 32 bytes of argument space in case any called code gets funky on us.
1658 if (NumBytes < 56) NumBytes = 56;
Chris Lattner3ea93462004-08-06 06:58:50 +00001659
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001660 // Adjust the stack pointer for the new arguments...
Chris Lattner3ea93462004-08-06 06:58:50 +00001661 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001662 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001663
1664 // Arguments go on the stack in reverse order, as specified by the ABI.
Misha Brukman7e898c32004-07-20 00:41:46 +00001665 // Offset to the paramater area on the stack is 24.
Misha Brukmand18a31d2004-07-06 22:51:53 +00001666 int GPR_remaining = 8, FPR_remaining = 13;
Misha Brukmanfc879c32004-07-08 18:02:38 +00001667 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001668 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001669 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1670 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001671 };
Misha Brukmand18a31d2004-07-06 22:51:53 +00001672 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001673 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6,
1674 PPC::F7, PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12,
1675 PPC::F13
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001676 };
Misha Brukman422791f2004-06-21 17:41:12 +00001677
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001678 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1679 unsigned ArgReg;
1680 switch (getClassB(Args[i].Ty)) {
1681 case cByte:
1682 case cShort:
1683 // Promote arg to 32 bits wide into a temporary register...
1684 ArgReg = makeAnotherReg(Type::UIntTy);
1685 promote32(ArgReg, Args[i]);
Misha Brukman422791f2004-06-21 17:41:12 +00001686
1687 // Reg or stack?
1688 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001689 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001690 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001691 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001692 }
1693 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001694 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1695 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001696 }
1697 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001698 case cInt:
1699 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1700
Misha Brukman422791f2004-06-21 17:41:12 +00001701 // Reg or stack?
1702 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001703 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001704 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001705 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001706 }
1707 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001708 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1709 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001710 }
1711 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001712 case cLong:
Misha Brukman422791f2004-06-21 17:41:12 +00001713 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001714
Misha Brukmanec6319a2004-07-20 15:51:37 +00001715 // Reg or stack? Note that PPC calling conventions state that long args
1716 // are passed rN = hi, rN+1 = lo, opposite of LLVM.
Misha Brukman422791f2004-06-21 17:41:12 +00001717 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001718 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanec6319a2004-07-20 15:51:37 +00001719 .addReg(ArgReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001720 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx+1]).addReg(ArgReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001721 .addReg(ArgReg+1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001722 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1723 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001724 }
1725 if (GPR_remaining <= 1 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001726 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1727 .addReg(PPC::R1);
1728 BuildMI(BB, PPC::STW, 3).addReg(ArgReg+1).addSImm(ArgOffset+4)
1729 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001730 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001731
1732 ArgOffset += 4; // 8 byte entry, not 4.
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001733 GPR_remaining -= 1; // uses up 2 GPRs
1734 GPR_idx += 1;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001735 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001736 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001737 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman7e898c32004-07-20 00:41:46 +00001738 // Reg or stack?
1739 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001740 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001741 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1742 FPR_remaining--;
1743 FPR_idx++;
1744
1745 // If this is a vararg function, and there are GPRs left, also
1746 // pass the float in an int. Otherwise, put it on the stack.
1747 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001748 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1749 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001750 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001751 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx])
Nate Begeman293d88c2004-08-13 04:45:14 +00001752 .addSImm(ArgOffset).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001753 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1754 }
Misha Brukman1916bf92004-06-24 21:56:15 +00001755 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001756 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001757 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1758 .addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001759 }
1760 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001761 case cFP64:
1762 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1763 // Reg or stack?
1764 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001765 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001766 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1767 FPR_remaining--;
1768 FPR_idx++;
1769 // For vararg functions, must pass doubles via int regs as well
1770 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001771 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1772 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001773
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001774 // Doubles can be split across reg + stack for varargs
1775 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001776 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx]).addSImm(ArgOffset)
1777 .addReg(PPC::R1);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001778 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1779 }
1780 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001781 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx+1])
1782 .addSImm(ArgOffset+4).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001783 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
1784 }
1785 }
1786 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001787 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1788 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001789 }
1790 // Doubles use 8 bytes, and 2 GPRs worth of param space
1791 ArgOffset += 4;
1792 GPR_remaining--;
1793 GPR_idx++;
1794 break;
1795
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001796 default: assert(0 && "Unknown class!");
1797 }
1798 ArgOffset += 4;
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001799 GPR_remaining--;
1800 GPR_idx++;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001801 }
1802 } else {
Nate Begeman865075e2004-08-16 01:50:22 +00001803 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001804 }
Nate Begeman43d64ea2004-08-15 06:42:28 +00001805
Misha Brukman5b570812004-08-10 22:47:03 +00001806 BuildMI(BB, PPC::IMPLICIT_DEF, 0, PPC::LR);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001807 BB->push_back(CallMI);
Chris Lattner3ea93462004-08-06 06:58:50 +00001808
1809 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001810 BuildMI(BB, PPC::ADJCALLSTACKUP, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001811
1812 // If there is a return value, scavenge the result from the location the call
1813 // leaves it in...
1814 //
1815 if (Ret.Ty != Type::VoidTy) {
1816 unsigned DestClass = getClassB(Ret.Ty);
1817 switch (DestClass) {
1818 case cByte:
1819 case cShort:
1820 case cInt:
1821 // Integral results are in r3
Misha Brukman5b570812004-08-10 22:47:03 +00001822 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
Misha Brukmane327e492004-06-24 23:53:24 +00001823 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001824 case cFP32: // Floating-point return values live in f1
Misha Brukman7e898c32004-07-20 00:41:46 +00001825 case cFP64:
Misha Brukman5b570812004-08-10 22:47:03 +00001826 BuildMI(BB, PPC::FMR, 1, Ret.Reg).addReg(PPC::F1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001827 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001828 case cLong: // Long values are in r3:r4
Misha Brukman5b570812004-08-10 22:47:03 +00001829 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
1830 BuildMI(BB, PPC::OR, 2, Ret.Reg+1).addReg(PPC::R4).addReg(PPC::R4);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001831 break;
1832 default: assert(0 && "Unknown class!");
1833 }
1834 }
1835}
1836
1837
1838/// visitCallInst - Push args on stack and do a procedure call instruction.
Misha Brukmana1dca552004-09-21 18:22:19 +00001839void PPC32ISel::visitCallInst(CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001840 MachineInstr *TheCall;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001841 Function *F = CI.getCalledFunction();
1842 if (F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001843 // Is it an intrinsic function call?
1844 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
1845 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1846 return;
1847 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001848 // Emit a CALL instruction with PC-relative displacement.
Misha Brukman5b570812004-08-10 22:47:03 +00001849 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(F, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001850 } else { // Emit an indirect call through the CTR
1851 unsigned Reg = getReg(CI.getCalledValue());
Nate Begeman43d64ea2004-08-15 06:42:28 +00001852 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Reg).addReg(Reg);
1853 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1854 TheCall = BuildMI(PPC::CALLindirect, 2).addZImm(20).addZImm(0)
1855 .addReg(PPC::R12);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001856 }
1857
1858 std::vector<ValueRecord> Args;
1859 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
1860 Args.push_back(ValueRecord(CI.getOperand(i)));
1861
1862 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001863 bool isVarArg = F ? F->getFunctionType()->isVarArg() : true;
1864 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args, isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001865}
1866
1867
1868/// dyncastIsNan - Return the operand of an isnan operation if this is an isnan.
1869///
1870static Value *dyncastIsNan(Value *V) {
1871 if (CallInst *CI = dyn_cast<CallInst>(V))
1872 if (Function *F = CI->getCalledFunction())
Misha Brukmana2916ce2004-06-21 17:58:36 +00001873 if (F->getIntrinsicID() == Intrinsic::isunordered)
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001874 return CI->getOperand(1);
1875 return 0;
1876}
1877
1878/// isOnlyUsedByUnorderedComparisons - Return true if this value is only used by
1879/// or's whos operands are all calls to the isnan predicate.
1880static bool isOnlyUsedByUnorderedComparisons(Value *V) {
1881 assert(dyncastIsNan(V) && "The value isn't an isnan call!");
1882
1883 // Check all uses, which will be or's of isnans if this predicate is true.
1884 for (Value::use_iterator UI = V->use_begin(), E = V->use_end(); UI != E;++UI){
1885 Instruction *I = cast<Instruction>(*UI);
1886 if (I->getOpcode() != Instruction::Or) return false;
1887 if (I->getOperand(0) != V && !dyncastIsNan(I->getOperand(0))) return false;
1888 if (I->getOperand(1) != V && !dyncastIsNan(I->getOperand(1))) return false;
1889 }
1890
1891 return true;
1892}
1893
1894/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1895/// function, lowering any calls to unknown intrinsic functions into the
1896/// equivalent LLVM code.
1897///
Misha Brukmana1dca552004-09-21 18:22:19 +00001898void PPC32ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001899 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1900 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1901 if (CallInst *CI = dyn_cast<CallInst>(I++))
1902 if (Function *F = CI->getCalledFunction())
1903 switch (F->getIntrinsicID()) {
1904 case Intrinsic::not_intrinsic:
1905 case Intrinsic::vastart:
1906 case Intrinsic::vacopy:
1907 case Intrinsic::vaend:
1908 case Intrinsic::returnaddress:
1909 case Intrinsic::frameaddress:
Misha Brukmanb097f212004-07-26 18:13:24 +00001910 // FIXME: should lower these ourselves
Misha Brukmana2916ce2004-06-21 17:58:36 +00001911 // case Intrinsic::isunordered:
Misha Brukmanb097f212004-07-26 18:13:24 +00001912 // case Intrinsic::memcpy: -> doCall(). system memcpy almost
1913 // guaranteed to be faster than anything we generate ourselves
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001914 // We directly implement these intrinsics
1915 break;
1916 case Intrinsic::readio: {
1917 // On PPC, memory operations are in-order. Lower this intrinsic
1918 // into a volatile load.
1919 Instruction *Before = CI->getPrev();
1920 LoadInst * LI = new LoadInst(CI->getOperand(1), "", true, CI);
1921 CI->replaceAllUsesWith(LI);
1922 BB->getInstList().erase(CI);
1923 break;
1924 }
1925 case Intrinsic::writeio: {
1926 // On PPC, memory operations are in-order. Lower this intrinsic
1927 // into a volatile store.
1928 Instruction *Before = CI->getPrev();
Misha Brukman8d442c22004-07-14 15:29:51 +00001929 StoreInst *SI = new StoreInst(CI->getOperand(1),
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001930 CI->getOperand(2), true, CI);
Misha Brukman8d442c22004-07-14 15:29:51 +00001931 CI->replaceAllUsesWith(SI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001932 BB->getInstList().erase(CI);
1933 break;
1934 }
1935 default:
1936 // All other intrinsic calls we must lower.
1937 Instruction *Before = CI->getPrev();
1938 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1939 if (Before) { // Move iterator to instruction after call
1940 I = Before; ++I;
1941 } else {
1942 I = BB->begin();
1943 }
1944 }
1945}
1946
Misha Brukmana1dca552004-09-21 18:22:19 +00001947void PPC32ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001948 unsigned TmpReg1, TmpReg2, TmpReg3;
1949 switch (ID) {
1950 case Intrinsic::vastart:
1951 // Get the address of the first vararg value...
1952 TmpReg1 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001953 addFrameReference(BuildMI(BB, PPC::ADDI, 2, TmpReg1), VarArgsFrameIndex,
Misha Brukmanec6319a2004-07-20 15:51:37 +00001954 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001955 return;
1956
1957 case Intrinsic::vacopy:
1958 TmpReg1 = getReg(CI);
1959 TmpReg2 = getReg(CI.getOperand(1));
Misha Brukman5b570812004-08-10 22:47:03 +00001960 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(TmpReg2).addReg(TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001961 return;
1962 case Intrinsic::vaend: return;
1963
1964 case Intrinsic::returnaddress:
Misha Brukmanec6319a2004-07-20 15:51:37 +00001965 TmpReg1 = getReg(CI);
1966 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1967 MachineFrameInfo *MFI = F->getFrameInfo();
1968 unsigned NumBytes = MFI->getStackSize();
1969
Misha Brukman5b570812004-08-10 22:47:03 +00001970 BuildMI(BB, PPC::LWZ, 2, TmpReg1).addSImm(NumBytes+8)
1971 .addReg(PPC::R1);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001972 } else {
1973 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001974 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001975 }
1976 return;
1977
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001978 case Intrinsic::frameaddress:
1979 TmpReg1 = getReg(CI);
1980 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00001981 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001982 } else {
1983 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001984 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001985 }
1986 return;
Misha Brukmanb097f212004-07-26 18:13:24 +00001987
Misha Brukmana2916ce2004-06-21 17:58:36 +00001988#if 0
1989 // This may be useful for supporting isunordered
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001990 case Intrinsic::isnan:
1991 // If this is only used by 'isunordered' style comparisons, don't emit it.
1992 if (isOnlyUsedByUnorderedComparisons(&CI)) return;
1993 TmpReg1 = getReg(CI.getOperand(1));
1994 emitUCOM(BB, BB->end(), TmpReg1, TmpReg1);
Misha Brukman422791f2004-06-21 17:41:12 +00001995 TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001996 BuildMI(BB, PPC::MFCR, TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001997 TmpReg3 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001998 BuildMI(BB, PPC::RLWINM, 4, TmpReg3).addReg(TmpReg2).addImm(4).addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001999 return;
Misha Brukmana2916ce2004-06-21 17:58:36 +00002000#endif
2001
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002002 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
2003 }
2004}
2005
2006/// visitSimpleBinary - Implement simple binary operators for integral types...
2007/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
2008/// Xor.
2009///
Misha Brukmana1dca552004-09-21 18:22:19 +00002010void PPC32ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
Nate Begeman1b750222004-10-17 05:19:20 +00002011 if (std::find(SkipList.begin(), SkipList.end(), &B) != SkipList.end())
2012 return;
Nate Begeman905a2912004-10-24 10:33:30 +00002013
2014 unsigned DestReg = getReg(B);
2015 MachineBasicBlock::iterator MI = BB->end();
2016 RlwimiRec RR = InsertMap[&B];
2017 if (RR.Target != 0) {
2018 unsigned TargetReg = getReg(RR.Target, BB, MI);
2019 unsigned InsertReg = getReg(RR.Insert, BB, MI);
2020 BuildMI(*BB, MI, PPC::RLWIMI, 5, DestReg).addReg(TargetReg)
2021 .addReg(InsertReg).addImm(RR.Shift).addImm(RR.MB).addImm(RR.ME);
2022 return;
Nate Begeman1b750222004-10-17 05:19:20 +00002023 }
Nate Begeman905a2912004-10-24 10:33:30 +00002024
2025 unsigned Class = getClassB(B.getType());
2026 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
2027 emitSimpleBinaryOperation(BB, MI, &B, Op0, Op1, OperatorClass, DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002028}
2029
2030/// emitBinaryFPOperation - This method handles emission of floating point
2031/// Add (0), Sub (1), Mul (2), and Div (3) operations.
Misha Brukmana1dca552004-09-21 18:22:19 +00002032void PPC32ISel::emitBinaryFPOperation(MachineBasicBlock *BB,
2033 MachineBasicBlock::iterator IP,
2034 Value *Op0, Value *Op1,
2035 unsigned OperatorClass, unsigned DestReg){
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002036
Nate Begeman6d1e2df2004-08-14 22:11:38 +00002037 static const unsigned OpcodeTab[][4] = {
2038 { PPC::FADDS, PPC::FSUBS, PPC::FMULS, PPC::FDIVS }, // Float
2039 { PPC::FADD, PPC::FSUB, PPC::FMUL, PPC::FDIV }, // Double
2040 };
2041
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002042 // Special case: R1 = op <const fp>, R2
Misha Brukmana596f8c2004-07-13 15:35:45 +00002043 if (ConstantFP *Op0C = dyn_cast<ConstantFP>(Op0))
2044 if (Op0C->isExactlyValue(-0.0) && OperatorClass == 1) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002045 // -0.0 - X === -X
2046 unsigned op1Reg = getReg(Op1, BB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002047 BuildMI(*BB, IP, PPC::FNEG, 1, DestReg).addReg(op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002048 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002049 }
2050
Nate Begeman81d265d2004-08-19 05:20:54 +00002051 unsigned Opcode = OpcodeTab[Op0->getType() == Type::DoubleTy][OperatorClass];
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002052 unsigned Op0r = getReg(Op0, BB, IP);
2053 unsigned Op1r = getReg(Op1, BB, IP);
2054 BuildMI(*BB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
2055}
2056
Nate Begemanb816f022004-10-07 22:30:03 +00002057// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
2058// returns zero when the input is not exactly a power of two.
2059static unsigned ExactLog2(unsigned Val) {
2060 if (Val == 0 || (Val & (Val-1))) return 0;
2061 unsigned Count = 0;
2062 while (Val != 1) {
2063 Val >>= 1;
2064 ++Count;
2065 }
2066 return Count;
2067}
2068
Nate Begemanbdf69842004-10-08 02:49:24 +00002069// isRunOfOnes - returns true if Val consists of one contiguous run of 1's with
2070// any number of 0's on either side. the 1's are allowed to wrap from LSB to
2071// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
2072// not, since all 1's are not contiguous.
2073static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
2074 bool isRun = true;
2075 MB = 0;
2076 ME = 0;
2077
2078 // look for first set bit
2079 int i = 0;
2080 for (; i < 32; i++) {
2081 if ((Val & (1 << (31 - i))) != 0) {
2082 MB = i;
2083 ME = i;
2084 break;
2085 }
2086 }
2087
2088 // look for last set bit
2089 for (; i < 32; i++) {
2090 if ((Val & (1 << (31 - i))) == 0)
2091 break;
2092 ME = i;
2093 }
2094
2095 // look for next set bit
2096 for (; i < 32; i++) {
2097 if ((Val & (1 << (31 - i))) != 0)
2098 break;
2099 }
2100
2101 // if we exhausted all the bits, we found a match at this point for 0*1*0*
2102 if (i == 32)
2103 return true;
2104
2105 // since we just encountered more 1's, if it doesn't wrap around to the
2106 // most significant bit of the word, then we did not find a match to 1*0*1* so
2107 // exit.
2108 if (MB != 0)
2109 return false;
2110
2111 // look for last set bit
2112 for (MB = i; i < 32; i++) {
2113 if ((Val & (1 << (31 - i))) == 0)
2114 break;
2115 }
2116
2117 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
2118 // the value is not a run of ones.
2119 if (i == 32)
2120 return true;
2121 return false;
2122}
2123
Nate Begeman905a2912004-10-24 10:33:30 +00002124/// isInsertAndHalf - Helper function for emitBitfieldInsert. Returns true if
2125/// OpUser has one use, is used by an or instruction, and is itself an and whose
2126/// second operand is a constant int. Optionally, set OrI to the Or instruction
2127/// that is the sole user of OpUser, and Op1User to the other operand of the Or
2128/// instruction.
2129static bool isInsertAndHalf(User *OpUser, Instruction **Op1User,
2130 Instruction **OrI, unsigned &Mask) {
2131 // If this instruction doesn't have one use, then return false.
2132 if (!OpUser->hasOneUse())
2133 return false;
2134
2135 Mask = 0xFFFFFFFF;
2136 if (BinaryOperator *BO = dyn_cast<BinaryOperator>(OpUser))
2137 if (BO->getOpcode() == Instruction::And) {
2138 Value *AndUse = *(OpUser->use_begin());
2139 if (BinaryOperator *Or = dyn_cast<BinaryOperator>(AndUse)) {
2140 if (Or->getOpcode() == Instruction::Or) {
2141 if (ConstantInt *CI = dyn_cast<ConstantInt>(OpUser->getOperand(1))) {
2142 if (OrI) *OrI = Or;
2143 if (Op1User) {
2144 if (Or->getOperand(0) == OpUser)
2145 *Op1User = dyn_cast<Instruction>(Or->getOperand(1));
2146 else
2147 *Op1User = dyn_cast<Instruction>(Or->getOperand(0));
Nate Begeman1b750222004-10-17 05:19:20 +00002148 }
Nate Begeman905a2912004-10-24 10:33:30 +00002149 Mask &= CI->getRawValue();
2150 return true;
Nate Begeman1b750222004-10-17 05:19:20 +00002151 }
2152 }
2153 }
2154 }
Nate Begeman905a2912004-10-24 10:33:30 +00002155 return false;
2156}
2157
2158/// isInsertShiftHalf - Helper function for emitBitfieldInsert. Returns true if
2159/// OpUser has one use, is used by an or instruction, and is itself a shift
2160/// instruction that is either used directly by the or instruction, or is used
2161/// by an and instruction whose second operand is a constant int, and which is
2162/// used by the or instruction.
2163static bool isInsertShiftHalf(User *OpUser, Instruction **Op1User,
2164 Instruction **OrI, Instruction **OptAndI,
2165 unsigned &Shift, unsigned &Mask) {
2166 // If this instruction doesn't have one use, then return false.
2167 if (!OpUser->hasOneUse())
2168 return false;
2169
2170 Mask = 0xFFFFFFFF;
2171 if (ShiftInst *SI = dyn_cast<ShiftInst>(OpUser)) {
2172 if (ConstantInt *CI = dyn_cast<ConstantInt>(SI->getOperand(1))) {
2173 Shift = CI->getRawValue();
2174 if (SI->getOpcode() == Instruction::Shl)
2175 Mask <<= Shift;
2176 else if (!SI->getOperand(0)->getType()->isSigned()) {
2177 Mask >>= Shift;
2178 Shift = 32 - Shift;
2179 }
2180
2181 // Now check to see if the shift instruction is used by an or.
2182 Value *ShiftUse = *(OpUser->use_begin());
2183 Value *OptAndICopy = 0;
2184 if (BinaryOperator *BO = dyn_cast<BinaryOperator>(ShiftUse)) {
2185 if (BO->getOpcode() == Instruction::And && BO->hasOneUse()) {
2186 if (ConstantInt *ACI = dyn_cast<ConstantInt>(BO->getOperand(1))) {
2187 if (OptAndI) *OptAndI = BO;
2188 OptAndICopy = BO;
2189 Mask &= ACI->getRawValue();
2190 BO = dyn_cast<BinaryOperator>(*(BO->use_begin()));
2191 }
2192 }
2193 if (BO && BO->getOpcode() == Instruction::Or) {
2194 if (OrI) *OrI = BO;
2195 if (Op1User) {
2196 if (BO->getOperand(0) == OpUser || BO->getOperand(0) == OptAndICopy)
2197 *Op1User = dyn_cast<Instruction>(BO->getOperand(1));
2198 else
2199 *Op1User = dyn_cast<Instruction>(BO->getOperand(0));
2200 }
2201 return true;
2202 }
2203 }
2204 }
2205 }
2206 return false;
2207}
2208
2209/// emitBitfieldInsert - turn a shift used only by an and with immediate into
2210/// the rotate left word immediate then mask insert (rlwimi) instruction.
2211/// Patterns matched:
2212/// 1. or shl, and 5. or (shl-and), and 9. or and, and
2213/// 2. or and, shl 6. or and, (shl-and)
2214/// 3. or shr, and 7. or (shr-and), and
2215/// 4. or and, shr 8. or and, (shr-and)
Nate Begeman9b508c32004-10-26 03:48:25 +00002216bool PPC32ISel::emitBitfieldInsert(User *OpUser, unsigned DestReg) {
Nate Begeman905a2912004-10-24 10:33:30 +00002217 // Instructions to skip if we match any of the patterns
2218 Instruction *Op0User, *Op1User = 0, *OptAndI = 0, *OrI = 0;
2219 unsigned TgtMask, InsMask, Amount = 0;
2220 bool matched = false;
2221
2222 // We require OpUser to be an instruction to continue
2223 Op0User = dyn_cast<Instruction>(OpUser);
2224 if (0 == Op0User)
2225 return false;
2226
2227 // Look for cases 2, 4, 6, 8, and 9
2228 if (isInsertAndHalf(Op0User, &Op1User, &OrI, TgtMask))
2229 if (Op1User)
2230 if (isInsertAndHalf(Op1User, 0, 0, InsMask))
2231 matched = true;
2232 else if (isInsertShiftHalf(Op1User, 0, 0, &OptAndI, Amount, InsMask))
2233 matched = true;
2234
2235 // Look for cases 1, 3, 5, and 7. Force the shift argument to be the one
2236 // inserted into the target, since rlwimi can only rotate the value inserted,
2237 // not the value being inserted into.
2238 if (matched == false)
2239 if (isInsertShiftHalf(Op0User, &Op1User, &OrI, &OptAndI, Amount, InsMask))
2240 if (Op1User && isInsertAndHalf(Op1User, 0, 0, TgtMask)) {
2241 std::swap(Op0User, Op1User);
2242 matched = true;
2243 }
2244
2245 // We didn't succeed in matching one of the patterns, so return false
2246 if (matched == false)
2247 return false;
2248
2249 // If the masks xor to -1, and the insert mask is a run of ones, then we have
2250 // succeeded in matching one of the cases for generating rlwimi. Update the
2251 // skip lists and users of the Instruction::Or.
2252 unsigned MB, ME;
2253 if (((TgtMask ^ InsMask) == 0xFFFFFFFF) && isRunOfOnes(InsMask, MB, ME)) {
2254 SkipList.push_back(Op0User);
2255 SkipList.push_back(Op1User);
2256 SkipList.push_back(OptAndI);
2257 InsertMap[OrI] = RlwimiRec(Op0User->getOperand(0), Op1User->getOperand(0),
2258 Amount, MB, ME);
2259 return true;
2260 }
2261 return false;
2262}
2263
2264/// emitBitfieldExtract - turn a shift used only by an and with immediate into the
2265/// rotate left word immediate then and with mask (rlwinm) instruction.
2266bool PPC32ISel::emitBitfieldExtract(MachineBasicBlock *MBB,
2267 MachineBasicBlock::iterator IP,
Nate Begeman9b508c32004-10-26 03:48:25 +00002268 User *OpUser, unsigned DestReg) {
Nate Begeman905a2912004-10-24 10:33:30 +00002269 return false;
Nate Begeman9b508c32004-10-26 03:48:25 +00002270 /*
2271 // Instructions to skip if we match any of the patterns
2272 Instruction *Op0User, *Op1User = 0;
2273 unsigned ShiftMask, AndMask, Amount = 0;
2274 bool matched = false;
Nate Begeman905a2912004-10-24 10:33:30 +00002275
Nate Begeman9b508c32004-10-26 03:48:25 +00002276 // We require OpUser to be an instruction to continue
2277 Op0User = dyn_cast<Instruction>(OpUser);
2278 if (0 == Op0User)
2279 return false;
2280
2281 if (isExtractShiftHalf)
2282 if (isExtractAndHalf)
2283 matched = true;
2284
2285 if (matched == false && isExtractAndHalf)
2286 if (isExtractShiftHalf)
2287 matched = true;
2288
2289 if (matched == false)
2290 return false;
2291
2292 if (isRunOfOnes(Imm, MB, ME)) {
2293 unsigned SrcReg = getReg(Op, MBB, IP);
2294 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(Rotate)
2295 .addImm(MB).addImm(ME);
2296 Op1User->replaceAllUsesWith(Op0User);
2297 SkipList.push_back(BO);
2298 return true;
Nate Begeman1b750222004-10-17 05:19:20 +00002299 }
Nate Begeman9b508c32004-10-26 03:48:25 +00002300 */
Nate Begeman1b750222004-10-17 05:19:20 +00002301}
2302
Nate Begemanb816f022004-10-07 22:30:03 +00002303/// emitBinaryConstOperation - Implement simple binary operators for integral
2304/// types with a constant operand. Opcode is one of: 0 for Add, 1 for Sub,
2305/// 2 for And, 3 for Or, 4 for Xor, and 5 for Subtract-From.
2306///
2307void PPC32ISel::emitBinaryConstOperation(MachineBasicBlock *MBB,
2308 MachineBasicBlock::iterator IP,
2309 unsigned Op0Reg, ConstantInt *Op1,
2310 unsigned Opcode, unsigned DestReg) {
2311 static const unsigned OpTab[] = {
2312 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR, PPC::SUBF
2313 };
2314 static const unsigned ImmOpTab[2][6] = {
2315 { PPC::ADDI, PPC::ADDI, PPC::ANDIo, PPC::ORI, PPC::XORI, PPC::SUBFIC },
2316 { PPC::ADDIS, PPC::ADDIS, PPC::ANDISo, PPC::ORIS, PPC::XORIS, PPC::SUBFIC }
2317 };
2318
Chris Lattner02846282004-11-30 07:30:20 +00002319 // Handle subtract now by inverting the constant value: X-4 == X+(-4)
Nate Begemanb816f022004-10-07 22:30:03 +00002320 if (Opcode == 1) {
Chris Lattner02846282004-11-30 07:30:20 +00002321 Op1 = cast<ConstantInt>(ConstantExpr::getNeg(Op1));
2322 Opcode = 0;
Nate Begemanb816f022004-10-07 22:30:03 +00002323 }
2324
2325 // xor X, -1 -> not X
Chris Lattner02846282004-11-30 07:30:20 +00002326 if (Opcode == 4 && Op1->isAllOnesValue()) {
2327 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg).addReg(Op0Reg).addReg(Op0Reg);
2328 return;
Nate Begemanb816f022004-10-07 22:30:03 +00002329 }
Nate Begemanbdf69842004-10-08 02:49:24 +00002330
Chris Lattner02846282004-11-30 07:30:20 +00002331 if (Opcode == 2 && !Op1->isNullValue()) {
2332 unsigned MB, ME, mask = Op1->getRawValue();
Nate Begemanbdf69842004-10-08 02:49:24 +00002333 if (isRunOfOnes(mask, MB, ME)) {
Nate Begemanbdf69842004-10-08 02:49:24 +00002334 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(0)
2335 .addImm(MB).addImm(ME);
2336 return;
2337 }
2338 }
Nate Begemanb816f022004-10-07 22:30:03 +00002339
Nate Begemane0c83a82004-10-15 00:50:19 +00002340 // PowerPC 16 bit signed immediates are sign extended before use by the
2341 // instruction. Therefore, we can only split up an add of a reg with a 32 bit
2342 // immediate into addis and addi if the sign bit of the low 16 bits is cleared
2343 // so that for register A, const imm X, we don't end up with
2344 // A + XXXX0000 + FFFFXXXX.
2345 bool WontSignExtend = (0 == (Op1->getRawValue() & 0x8000));
2346
Nate Begemanb816f022004-10-07 22:30:03 +00002347 // For Add, Sub, and SubF the instruction takes a signed immediate. For And,
2348 // Or, and Xor, the instruction takes an unsigned immediate. There is no
2349 // shifted immediate form of SubF so disallow its opcode for those constants.
Chris Lattner02846282004-11-30 07:30:20 +00002350 if (canUseAsImmediateForOpcode(Op1, Opcode, false)) {
Nate Begemanb816f022004-10-07 22:30:03 +00002351 if (Opcode < 2 || Opcode == 5)
2352 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2353 .addSImm(Op1->getRawValue());
2354 else
2355 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2356 .addZImm(Op1->getRawValue());
Chris Lattner02846282004-11-30 07:30:20 +00002357 } else if (canUseAsImmediateForOpcode(Op1, Opcode, true) && (Opcode < 5)) {
Nate Begemanb816f022004-10-07 22:30:03 +00002358 if (Opcode < 2)
2359 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2360 .addSImm(Op1->getRawValue() >> 16);
2361 else
2362 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2363 .addZImm(Op1->getRawValue() >> 16);
Nate Begemane0c83a82004-10-15 00:50:19 +00002364 } else if ((Opcode < 2 && WontSignExtend) || Opcode == 3 || Opcode == 4) {
2365 unsigned TmpReg = makeAnotherReg(Op1->getType());
Nate Begemane0c83a82004-10-15 00:50:19 +00002366 if (Opcode < 2) {
2367 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2368 .addSImm(Op1->getRawValue() >> 16);
2369 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2370 .addSImm(Op1->getRawValue());
2371 } else {
2372 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2373 .addZImm(Op1->getRawValue() >> 16);
2374 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2375 .addZImm(Op1->getRawValue());
2376 }
Nate Begemanb816f022004-10-07 22:30:03 +00002377 } else {
2378 unsigned Op1Reg = getReg(Op1, MBB, IP);
2379 BuildMI(*MBB, IP, OpTab[Opcode], 2, DestReg).addReg(Op0Reg).addReg(Op1Reg);
2380 }
2381}
2382
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002383/// emitSimpleBinaryOperation - Implement simple binary operators for integral
2384/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
2385/// Or, 4 for Xor.
2386///
Misha Brukmana1dca552004-09-21 18:22:19 +00002387void PPC32ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
2388 MachineBasicBlock::iterator IP,
Nate Begeman1b750222004-10-17 05:19:20 +00002389 BinaryOperator *BO,
Misha Brukmana1dca552004-09-21 18:22:19 +00002390 Value *Op0, Value *Op1,
2391 unsigned OperatorClass,
2392 unsigned DestReg) {
Misha Brukman422791f2004-06-21 17:41:12 +00002393 // Arithmetic and Bitwise operators
Misha Brukman911afde2004-06-25 14:50:41 +00002394 static const unsigned OpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002395 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002396 };
Nate Begemanb816f022004-10-07 22:30:03 +00002397 static const unsigned LongOpTab[2][5] = {
2398 { PPC::ADDC, PPC::SUBC, PPC::AND, PPC::OR, PPC::XOR },
2399 { PPC::ADDE, PPC::SUBFE, PPC::AND, PPC::OR, PPC::XOR }
Misha Brukman422791f2004-06-21 17:41:12 +00002400 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002401
Nate Begemanb816f022004-10-07 22:30:03 +00002402 unsigned Class = getClassB(Op0->getType());
2403
Misha Brukman7e898c32004-07-20 00:41:46 +00002404 if (Class == cFP32 || Class == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002405 assert(OperatorClass < 2 && "No logical ops for FP!");
2406 emitBinaryFPOperation(MBB, IP, Op0, Op1, OperatorClass, DestReg);
2407 return;
2408 }
2409
2410 if (Op0->getType() == Type::BoolTy) {
2411 if (OperatorClass == 3)
2412 // If this is an or of two isnan's, emit an FP comparison directly instead
2413 // of or'ing two isnan's together.
2414 if (Value *LHS = dyncastIsNan(Op0))
2415 if (Value *RHS = dyncastIsNan(Op1)) {
2416 unsigned Op0Reg = getReg(RHS, MBB, IP), Op1Reg = getReg(LHS, MBB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00002417 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002418 emitUCOM(MBB, IP, Op0Reg, Op1Reg);
Misha Brukman5b570812004-08-10 22:47:03 +00002419 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2420 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(TmpReg).addImm(4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002421 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002422 return;
2423 }
2424 }
2425
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002426 // Special case: op <const int>, Reg
Nate Begemanb816f022004-10-07 22:30:03 +00002427 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0))
Misha Brukman1013ef52004-07-21 20:09:08 +00002428 if (Class != cLong) {
Nate Begemanb816f022004-10-07 22:30:03 +00002429 unsigned Opcode = (OperatorClass == 1) ? 5 : OperatorClass;
2430 unsigned Op1r = getReg(Op1, MBB, IP);
2431 emitBinaryConstOperation(MBB, IP, Op1r, CI, Opcode, DestReg);
2432 return;
2433 }
2434 // Special case: op Reg, <const int>
2435 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1))
2436 if (Class != cLong) {
Nate Begeman9b508c32004-10-26 03:48:25 +00002437 if (emitBitfieldInsert(BO, DestReg))
Nate Begeman1b750222004-10-17 05:19:20 +00002438 return;
Nate Begeman905a2912004-10-24 10:33:30 +00002439
Nate Begemanb816f022004-10-07 22:30:03 +00002440 unsigned Op0r = getReg(Op0, MBB, IP);
2441 emitBinaryConstOperation(MBB, IP, Op0r, CI, OperatorClass, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002442 return;
2443 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002444
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002445 // We couldn't generate an immediate variant of the op, load both halves into
2446 // registers and emit the appropriate opcode.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002447 unsigned Op0r = getReg(Op0, MBB, IP);
2448 unsigned Op1r = getReg(Op1, MBB, IP);
2449
2450 if (Class != cLong) {
Misha Brukman422791f2004-06-21 17:41:12 +00002451 unsigned Opcode = OpcodeTab[OperatorClass];
2452 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002453 } else {
Nate Begemanb816f022004-10-07 22:30:03 +00002454 BuildMI(*MBB, IP, LongOpTab[0][OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002455 .addReg(Op1r+1);
Nate Begemanb816f022004-10-07 22:30:03 +00002456 BuildMI(*MBB, IP, LongOpTab[1][OperatorClass], 2, DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002457 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002458 }
2459 return;
2460}
2461
Misha Brukman1013ef52004-07-21 20:09:08 +00002462/// doMultiply - Emit appropriate instructions to multiply together the
2463/// Values Op0 and Op1, and put the result in DestReg.
Misha Brukman2fec9902004-06-21 20:22:03 +00002464///
Misha Brukmana1dca552004-09-21 18:22:19 +00002465void PPC32ISel::doMultiply(MachineBasicBlock *MBB,
2466 MachineBasicBlock::iterator IP,
2467 unsigned DestReg, Value *Op0, Value *Op1) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002468 unsigned Class0 = getClass(Op0->getType());
2469 unsigned Class1 = getClass(Op1->getType());
2470
2471 unsigned Op0r = getReg(Op0, MBB, IP);
2472 unsigned Op1r = getReg(Op1, MBB, IP);
2473
2474 // 64 x 64 -> 64
2475 if (Class0 == cLong && Class1 == cLong) {
2476 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2477 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2478 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2479 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002480 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r+1);
2481 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
2482 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Op1r);
2483 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2484 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r+1);
2485 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002486 return;
2487 }
2488
2489 // 64 x 32 or less, promote 32 to 64 and do a 64 x 64
2490 if (Class0 == cLong && Class1 <= cInt) {
2491 unsigned Tmp0 = makeAnotherReg(Type::IntTy);
2492 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2493 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2494 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2495 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
2496 if (Op1->getType()->isSigned())
Misha Brukman5b570812004-08-10 22:47:03 +00002497 BuildMI(*MBB, IP, PPC::SRAWI, 2, Tmp0).addReg(Op1r).addImm(31);
Misha Brukman1013ef52004-07-21 20:09:08 +00002498 else
Misha Brukman5b570812004-08-10 22:47:03 +00002499 BuildMI(*MBB, IP, PPC::LI, 2, Tmp0).addSImm(0);
2500 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r);
2501 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r);
2502 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Tmp0);
2503 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2504 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r);
2505 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002506 return;
2507 }
2508
2509 // 32 x 32 -> 32
2510 if (Class0 <= cInt && Class1 <= cInt) {
Misha Brukman5b570812004-08-10 22:47:03 +00002511 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002512 return;
2513 }
2514
2515 assert(0 && "doMultiply cannot operate on unknown type!");
2516}
2517
2518/// doMultiplyConst - This method will multiply the value in Op0 by the
2519/// value of the ContantInt *CI
Misha Brukmana1dca552004-09-21 18:22:19 +00002520void PPC32ISel::doMultiplyConst(MachineBasicBlock *MBB,
2521 MachineBasicBlock::iterator IP,
2522 unsigned DestReg, Value *Op0, ConstantInt *CI) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002523 unsigned Class = getClass(Op0->getType());
2524
2525 // Mul op0, 0 ==> 0
2526 if (CI->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002527 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002528 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002529 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002530 return;
Misha Brukman1013ef52004-07-21 20:09:08 +00002531 }
2532
2533 // Mul op0, 1 ==> op0
2534 if (CI->equalsInt(1)) {
2535 unsigned Op0r = getReg(Op0, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002536 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002537 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002538 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(Op0r+1).addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002539 return;
2540 }
2541
2542 // If the element size is exactly a power of 2, use a shift to get it.
Misha Brukman1013ef52004-07-21 20:09:08 +00002543 if (unsigned Shift = ExactLog2(CI->getRawValue())) {
2544 ConstantUInt *ShiftCI = ConstantUInt::get(Type::UByteTy, Shift);
Nate Begeman9b508c32004-10-26 03:48:25 +00002545 emitShiftOperation(MBB, IP, Op0, ShiftCI, true, Op0->getType(), 0, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002546 return;
2547 }
2548
2549 // If 32 bits or less and immediate is in right range, emit mul by immediate
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002550 if (Class == cByte || Class == cShort || Class == cInt) {
Nate Begemanb816f022004-10-07 22:30:03 +00002551 if (canUseAsImmediateForOpcode(CI, 0, false)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002552 unsigned Op0r = getReg(Op0, MBB, IP);
2553 unsigned imm = CI->getRawValue() & 0xFFFF;
Misha Brukman5b570812004-08-10 22:47:03 +00002554 BuildMI(*MBB, IP, PPC::MULLI, 2, DestReg).addReg(Op0r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002555 return;
2556 }
2557 }
2558
Misha Brukman1013ef52004-07-21 20:09:08 +00002559 doMultiply(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002560}
2561
Misha Brukmana1dca552004-09-21 18:22:19 +00002562void PPC32ISel::visitMul(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002563 unsigned ResultReg = getReg(I);
2564
2565 Value *Op0 = I.getOperand(0);
2566 Value *Op1 = I.getOperand(1);
2567
2568 MachineBasicBlock::iterator IP = BB->end();
2569 emitMultiply(BB, IP, Op0, Op1, ResultReg);
2570}
2571
Misha Brukmana1dca552004-09-21 18:22:19 +00002572void PPC32ISel::emitMultiply(MachineBasicBlock *MBB,
2573 MachineBasicBlock::iterator IP,
2574 Value *Op0, Value *Op1, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002575 TypeClass Class = getClass(Op0->getType());
2576
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002577 switch (Class) {
2578 case cByte:
2579 case cShort:
2580 case cInt:
Misha Brukman1013ef52004-07-21 20:09:08 +00002581 case cLong:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002582 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002583 doMultiplyConst(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002584 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002585 doMultiply(MBB, IP, DestReg, Op0, Op1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002586 }
2587 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002588 case cFP32:
2589 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002590 emitBinaryFPOperation(MBB, IP, Op0, Op1, 2, DestReg);
2591 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002592 break;
2593 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002594}
2595
2596
2597/// visitDivRem - Handle division and remainder instructions... these
2598/// instruction both require the same instructions to be generated, they just
2599/// select the result from a different register. Note that both of these
2600/// instructions work differently for signed and unsigned operands.
2601///
Misha Brukmana1dca552004-09-21 18:22:19 +00002602void PPC32ISel::visitDivRem(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002603 unsigned ResultReg = getReg(I);
2604 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
2605
2606 MachineBasicBlock::iterator IP = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00002607 emitDivRemOperation(BB, IP, Op0, Op1, I.getOpcode() == Instruction::Div,
2608 ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002609}
2610
Nate Begeman087d5d92004-10-06 09:53:04 +00002611void PPC32ISel::emitDivRemOperation(MachineBasicBlock *MBB,
Misha Brukmana1dca552004-09-21 18:22:19 +00002612 MachineBasicBlock::iterator IP,
2613 Value *Op0, Value *Op1, bool isDiv,
2614 unsigned ResultReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002615 const Type *Ty = Op0->getType();
2616 unsigned Class = getClass(Ty);
2617 switch (Class) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002618 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002619 if (isDiv) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002620 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002621 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002622 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002623 } else {
2624 // Floating point remainder via fmodf(float x, float y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002625 unsigned Op0Reg = getReg(Op0, MBB, IP);
2626 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman7e898c32004-07-20 00:41:46 +00002627 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002628 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodfFn, true);
Misha Brukman7e898c32004-07-20 00:41:46 +00002629 std::vector<ValueRecord> Args;
2630 Args.push_back(ValueRecord(Op0Reg, Type::FloatTy));
2631 Args.push_back(ValueRecord(Op1Reg, Type::FloatTy));
2632 doCall(ValueRecord(ResultReg, Type::FloatTy), TheCall, Args, false);
2633 }
2634 return;
2635 case cFP64:
2636 if (isDiv) {
2637 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002638 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002639 return;
2640 } else {
2641 // Floating point remainder via fmod(double x, double y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002642 unsigned Op0Reg = getReg(Op0, MBB, IP);
2643 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002644 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002645 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodFn, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002646 std::vector<ValueRecord> Args;
2647 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2648 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002649 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002650 }
2651 return;
2652 case cLong: {
Misha Brukman7e898c32004-07-20 00:41:46 +00002653 static Function* const Funcs[] =
Misha Brukman0aa97c62004-07-08 18:27:59 +00002654 { __moddi3Fn, __divdi3Fn, __umoddi3Fn, __udivdi3Fn };
Nate Begeman087d5d92004-10-06 09:53:04 +00002655 unsigned Op0Reg = getReg(Op0, MBB, IP);
2656 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002657 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
2658 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002659 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(Funcs[NameIdx], true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002660
2661 std::vector<ValueRecord> Args;
2662 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2663 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002664 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002665 return;
2666 }
2667 case cByte: case cShort: case cInt:
2668 break; // Small integrals, handled below...
2669 default: assert(0 && "Unknown class!");
2670 }
2671
2672 // Special case signed division by power of 2.
2673 if (isDiv)
2674 if (ConstantSInt *CI = dyn_cast<ConstantSInt>(Op1)) {
2675 assert(Class != cLong && "This doesn't handle 64-bit divides!");
2676 int V = CI->getValue();
2677
2678 if (V == 1) { // X /s 1 => X
Nate Begeman087d5d92004-10-06 09:53:04 +00002679 unsigned Op0Reg = getReg(Op0, MBB, IP);
2680 BuildMI(*MBB, IP, PPC::OR, 2, ResultReg).addReg(Op0Reg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002681 return;
2682 }
2683
2684 if (V == -1) { // X /s -1 => -X
Nate Begeman087d5d92004-10-06 09:53:04 +00002685 unsigned Op0Reg = getReg(Op0, MBB, IP);
2686 BuildMI(*MBB, IP, PPC::NEG, 1, ResultReg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002687 return;
2688 }
2689
Misha Brukmanec6319a2004-07-20 15:51:37 +00002690 unsigned log2V = ExactLog2(V);
2691 if (log2V != 0 && Ty->isSigned()) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002692 unsigned Op0Reg = getReg(Op0, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002693 unsigned TmpReg = makeAnotherReg(Op0->getType());
Misha Brukmanec6319a2004-07-20 15:51:37 +00002694
Nate Begeman087d5d92004-10-06 09:53:04 +00002695 BuildMI(*MBB, IP, PPC::SRAWI, 2, TmpReg).addReg(Op0Reg).addImm(log2V);
2696 BuildMI(*MBB, IP, PPC::ADDZE, 1, ResultReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002697 return;
2698 }
2699 }
2700
Nate Begeman087d5d92004-10-06 09:53:04 +00002701 unsigned Op0Reg = getReg(Op0, MBB, IP);
2702
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002703 if (isDiv) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002704 unsigned Op1Reg = getReg(Op1, MBB, IP);
2705 unsigned Opcode = Ty->isSigned() ? PPC::DIVW : PPC::DIVWU;
2706 BuildMI(*MBB, IP, Opcode, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002707 } else { // Remainder
Nate Begeman087d5d92004-10-06 09:53:04 +00002708 // FIXME: don't load the CI part of a CI divide twice
2709 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
Misha Brukman422791f2004-06-21 17:41:12 +00002710 unsigned TmpReg1 = makeAnotherReg(Op0->getType());
2711 unsigned TmpReg2 = makeAnotherReg(Op0->getType());
Nate Begeman087d5d92004-10-06 09:53:04 +00002712 emitDivRemOperation(MBB, IP, Op0, Op1, true, TmpReg1);
Nate Begemanb816f022004-10-07 22:30:03 +00002713 if (CI && canUseAsImmediateForOpcode(CI, 0, false)) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002714 BuildMI(*MBB, IP, PPC::MULLI, 2, TmpReg2).addReg(TmpReg1)
2715 .addSImm(CI->getRawValue());
2716 } else {
2717 unsigned Op1Reg = getReg(Op1, MBB, IP);
2718 BuildMI(*MBB, IP, PPC::MULLW, 2, TmpReg2).addReg(TmpReg1).addReg(Op1Reg);
2719 }
2720 BuildMI(*MBB, IP, PPC::SUBF, 2, ResultReg).addReg(TmpReg2).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002721 }
2722}
2723
2724
2725/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2726/// for constant immediate shift values, and for constant immediate
2727/// shift values equal to 1. Even the general case is sort of special,
2728/// because the shift amount has to be in CL, not just any old register.
2729///
Misha Brukmana1dca552004-09-21 18:22:19 +00002730void PPC32ISel::visitShiftInst(ShiftInst &I) {
Nate Begeman905a2912004-10-24 10:33:30 +00002731 if (std::find(SkipList.begin(), SkipList.end(), &I) != SkipList.end())
2732 return;
2733
Misha Brukmane2eceb52004-07-23 16:08:20 +00002734 MachineBasicBlock::iterator IP = BB->end();
2735 emitShiftOperation(BB, IP, I.getOperand(0), I.getOperand(1),
2736 I.getOpcode() == Instruction::Shl, I.getType(),
Nate Begeman9b508c32004-10-26 03:48:25 +00002737 &I, getReg(I));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002738}
2739
2740/// emitShiftOperation - Common code shared between visitShiftInst and
2741/// constant expression support.
Misha Brukman2fec9902004-06-21 20:22:03 +00002742///
Misha Brukmana1dca552004-09-21 18:22:19 +00002743void PPC32ISel::emitShiftOperation(MachineBasicBlock *MBB,
2744 MachineBasicBlock::iterator IP,
2745 Value *Op, Value *ShiftAmount,
Nate Begeman9b508c32004-10-26 03:48:25 +00002746 bool isLeftShift, const Type *ResultTy,
2747 ShiftInst *SI, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002748 bool isSigned = ResultTy->isSigned ();
2749 unsigned Class = getClass (ResultTy);
2750
2751 // Longs, as usual, are handled specially...
2752 if (Class == cLong) {
Nate Begeman1b750222004-10-17 05:19:20 +00002753 unsigned SrcReg = getReg (Op, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002754 // If we have a constant shift, we can generate much more efficient code
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002755 // than for a variable shift by using the rlwimi instruction.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002756 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2757 unsigned Amount = CUI->getValue();
Chris Lattner77470402004-11-30 06:29:10 +00002758 if (Amount == 0) {
2759 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2760 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1)
2761 .addReg(SrcReg+1).addReg(SrcReg+1);
2762
2763 } else if (Amount < 32) {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002764 unsigned TempReg = makeAnotherReg(ResultTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002765 if (isLeftShift) {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002766 BuildMI(*MBB, IP, PPC::RLWINM, 4, TempReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002767 .addImm(Amount).addImm(0).addImm(31-Amount);
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002768 BuildMI(*MBB, IP, PPC::RLWIMI, 5, DestReg).addReg(TempReg)
2769 .addReg(SrcReg+1).addImm(Amount).addImm(32-Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002770 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002771 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002772 } else {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002773 BuildMI(*MBB, IP, PPC::RLWINM, 4, TempReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002774 .addImm(32-Amount).addImm(Amount).addImm(31);
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002775 BuildMI(*MBB, IP, PPC::RLWIMI, 5, DestReg+1).addReg(TempReg)
2776 .addReg(SrcReg).addImm(32-Amount).addImm(0).addImm(Amount-1);
Misha Brukman5b570812004-08-10 22:47:03 +00002777 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002778 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002779 }
2780 } else { // Shifting more than 32 bits
2781 Amount -= 32;
2782 if (isLeftShift) {
2783 if (Amount != 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00002784 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002785 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002786 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002787 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002788 .addReg(SrcReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002789 }
Misha Brukman5b570812004-08-10 22:47:03 +00002790 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002791 } else {
2792 if (Amount != 0) {
2793 if (isSigned)
Misha Brukman5b570812004-08-10 22:47:03 +00002794 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002795 .addImm(Amount);
2796 else
Misha Brukman5b570812004-08-10 22:47:03 +00002797 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002798 .addImm(32-Amount).addImm(Amount).addImm(31);
2799 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002800 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002801 .addReg(SrcReg);
2802 }
Misha Brukman5b570812004-08-10 22:47:03 +00002803 BuildMI(*MBB, IP,PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002804 }
2805 }
2806 } else {
2807 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
2808 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002809 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2810 unsigned TmpReg4 = makeAnotherReg(Type::IntTy);
2811 unsigned TmpReg5 = makeAnotherReg(Type::IntTy);
2812 unsigned TmpReg6 = makeAnotherReg(Type::IntTy);
2813 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2814
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002815 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002816 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002817 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002818 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg2).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002819 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002820 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg3).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002821 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002822 BuildMI(*MBB, IP, PPC::OR, 2,TmpReg4).addReg(TmpReg2).addReg(TmpReg3);
2823 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002824 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002825 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg6).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002826 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002827 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002828 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002829 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002830 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002831 } else {
Nate Begemanf2f07812004-08-29 08:19:32 +00002832 if (isSigned) { // shift right algebraic
2833 MachineBasicBlock *TmpMBB =new MachineBasicBlock(BB->getBasicBlock());
2834 MachineBasicBlock *PhiMBB =new MachineBasicBlock(BB->getBasicBlock());
2835 MachineBasicBlock *OldMBB = BB;
2836 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2837 F->getBasicBlockList().insert(It, TmpMBB);
2838 F->getBasicBlockList().insert(It, PhiMBB);
2839 BB->addSuccessor(TmpMBB);
2840 BB->addSuccessor(PhiMBB);
2841
2842 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
2843 .addSImm(32);
2844 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
2845 .addReg(ShiftAmountReg);
2846 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
2847 .addReg(TmpReg1);
2848 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
2849 .addReg(TmpReg3);
2850 BuildMI(*MBB, IP, PPC::ADDICo, 2, TmpReg5).addReg(ShiftAmountReg)
2851 .addSImm(-32);
2852 BuildMI(*MBB, IP, PPC::SRAW, 2, TmpReg6).addReg(SrcReg)
2853 .addReg(TmpReg5);
2854 BuildMI(*MBB, IP, PPC::SRAW, 2, DestReg).addReg(SrcReg)
2855 .addReg(ShiftAmountReg);
2856 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2857
2858 // OrMBB:
2859 // Select correct least significant half if the shift amount > 32
2860 BB = TmpMBB;
2861 unsigned OrReg = makeAnotherReg(Type::IntTy);
Chris Lattner35f2bbe2004-11-30 06:40:04 +00002862 BuildMI(BB, PPC::OR, 2, OrReg).addReg(TmpReg6).addReg(TmpReg6);
Nate Begemanf2f07812004-08-29 08:19:32 +00002863 TmpMBB->addSuccessor(PhiMBB);
2864
2865 BB = PhiMBB;
2866 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(TmpReg4).addMBB(OldMBB)
2867 .addReg(OrReg).addMBB(TmpMBB);
2868 } else { // shift right logical
Misha Brukman5b570812004-08-10 22:47:03 +00002869 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002870 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002871 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002872 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002873 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002874 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002875 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
Misha Brukman2fec9902004-06-21 20:22:03 +00002876 .addReg(TmpReg3);
Misha Brukman5b570812004-08-10 22:47:03 +00002877 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002878 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002879 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg6).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002880 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002881 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002882 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002883 BuildMI(*MBB, IP, PPC::SRW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002884 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002885 }
2886 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002887 }
2888 return;
2889 }
2890
2891 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2892 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2893 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
2894 unsigned Amount = CUI->getValue();
Nate Begeman1b750222004-10-17 05:19:20 +00002895
Nate Begeman905a2912004-10-24 10:33:30 +00002896 // If this is a shift with one use, and that use is an And instruction,
2897 // then attempt to emit a bitfield operation.
Nate Begeman9b508c32004-10-26 03:48:25 +00002898 if (SI && emitBitfieldInsert(SI, DestReg))
2899 return;
Nate Begeman1b750222004-10-17 05:19:20 +00002900
2901 unsigned SrcReg = getReg (Op, MBB, IP);
Chris Lattnere74ed0d2004-11-30 06:36:11 +00002902 if (Amount == 0) {
2903 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2904 } else if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002905 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002906 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman422791f2004-06-21 17:41:12 +00002907 } else {
Misha Brukman2fec9902004-06-21 20:22:03 +00002908 if (isSigned) {
Misha Brukman5b570812004-08-10 22:47:03 +00002909 BuildMI(*MBB, IP, PPC::SRAWI,2,DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukman2fec9902004-06-21 20:22:03 +00002910 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002911 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002912 .addImm(32-Amount).addImm(Amount).addImm(31);
2913 }
Misha Brukman422791f2004-06-21 17:41:12 +00002914 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002915 } else { // The shift amount is non-constant.
Nate Begeman1b750222004-10-17 05:19:20 +00002916 unsigned SrcReg = getReg (Op, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002917 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2918
Misha Brukman422791f2004-06-21 17:41:12 +00002919 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002920 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002921 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002922 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002923 BuildMI(*MBB, IP, isSigned ? PPC::SRAW : PPC::SRW, 2, DestReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002924 .addReg(SrcReg).addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002925 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002926 }
2927}
2928
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002929/// LoadNeedsSignExtend - On PowerPC, there is no load byte with sign extend.
2930/// Therefore, if this is a byte load and the destination type is signed, we
Nate Begeman35b020d2004-10-06 11:03:30 +00002931/// would normally need to also emit a sign extend instruction after the load.
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002932/// However, store instructions don't care whether a signed type was sign
2933/// extended across a whole register. Also, a SetCC instruction will emit its
2934/// own sign extension to force the value into the appropriate range, so we
2935/// need not emit it here. Ideally, this kind of thing wouldn't be necessary
2936/// once LLVM's type system is improved.
2937static bool LoadNeedsSignExtend(LoadInst &LI) {
2938 if (cByte == getClassB(LI.getType()) && LI.getType()->isSigned()) {
2939 bool AllUsesAreStoresOrSetCC = true;
Nate Begeman35b020d2004-10-06 11:03:30 +00002940 for (Value::use_iterator I = LI.use_begin(), E = LI.use_end(); I != E; ++I){
Chris Lattner7c348e12004-10-06 16:28:24 +00002941 if (isa<SetCondInst>(*I))
Nate Begeman35b020d2004-10-06 11:03:30 +00002942 continue;
Chris Lattner7c348e12004-10-06 16:28:24 +00002943 if (StoreInst *SI = dyn_cast<StoreInst>(*I))
Nate Begemanb816f022004-10-07 22:30:03 +00002944 if (cByte == getClassB(SI->getOperand(0)->getType()))
Nate Begeman35b020d2004-10-06 11:03:30 +00002945 continue;
2946 AllUsesAreStoresOrSetCC = false;
2947 break;
2948 }
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002949 if (!AllUsesAreStoresOrSetCC)
2950 return true;
2951 }
2952 return false;
2953}
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002954
Misha Brukmanb097f212004-07-26 18:13:24 +00002955/// visitLoadInst - Implement LLVM load instructions. Pretty straightforward
2956/// mapping of LLVM classes to PPC load instructions, with the exception of
2957/// signed byte loads, which need a sign extension following them.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002958///
Misha Brukmana1dca552004-09-21 18:22:19 +00002959void PPC32ISel::visitLoadInst(LoadInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002960 // Immediate opcodes, for reg+imm addressing
2961 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002962 PPC::LBZ, PPC::LHZ, PPC::LWZ,
2963 PPC::LFS, PPC::LFD, PPC::LWZ
Misha Brukmanb097f212004-07-26 18:13:24 +00002964 };
2965 // Indexed opcodes, for reg+reg addressing
2966 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002967 PPC::LBZX, PPC::LHZX, PPC::LWZX,
2968 PPC::LFSX, PPC::LFDX, PPC::LWZX
Misha Brukman2fec9902004-06-21 20:22:03 +00002969 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002970
Misha Brukmanb097f212004-07-26 18:13:24 +00002971 unsigned Class = getClassB(I.getType());
2972 unsigned ImmOpcode = ImmOpcodes[Class];
2973 unsigned IdxOpcode = IdxOpcodes[Class];
2974 unsigned DestReg = getReg(I);
2975 Value *SourceAddr = I.getOperand(0);
2976
Misha Brukman5b570812004-08-10 22:47:03 +00002977 if (Class == cShort && I.getType()->isSigned()) ImmOpcode = PPC::LHA;
2978 if (Class == cShort && I.getType()->isSigned()) IdxOpcode = PPC::LHAX;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002979
Nate Begeman53e4aa52004-11-24 21:53:14 +00002980 // If this is a fixed size alloca, emit a load directly from the stack slot
2981 // corresponding to it.
Misha Brukmanb097f212004-07-26 18:13:24 +00002982 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
Misha Brukman422791f2004-06-21 17:41:12 +00002983 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002984 if (Class == cLong) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002985 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
2986 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg+1), FI, 4);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002987 } else if (LoadNeedsSignExtend(I)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002988 unsigned TmpReg = makeAnotherReg(I.getType());
Misha Brukmanb097f212004-07-26 18:13:24 +00002989 addFrameReference(BuildMI(BB, ImmOpcode, 2, TmpReg), FI);
Misha Brukman5b570812004-08-10 22:47:03 +00002990 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002991 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00002992 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +00002993 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002994 return;
2995 }
2996
Nate Begeman645495d2004-09-23 05:31:33 +00002997 // If the offset fits in 16 bits, we can emit a reg+imm load, otherwise, we
2998 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002999 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003000
Nate Begeman645495d2004-09-23 05:31:33 +00003001 // Generate the code for the GEP and get the components of the folded GEP
3002 emitGEPOperation(BB, BB->end(), GEPI, true);
3003 unsigned baseReg = GEPMap[GEPI].base;
3004 unsigned indexReg = GEPMap[GEPI].index;
3005 ConstantSInt *offset = GEPMap[GEPI].offset;
3006
3007 if (Class != cLong) {
Nate Begemanbc3a5372004-11-19 08:01:16 +00003008 unsigned TmpReg = LoadNeedsSignExtend(I) ? makeAnotherReg(I.getType())
3009 : DestReg;
Nate Begeman645495d2004-09-23 05:31:33 +00003010 if (indexReg == 0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003011 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(offset->getValue())
3012 .addReg(baseReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003013 else
3014 BuildMI(BB, IdxOpcode, 2, TmpReg).addReg(indexReg).addReg(baseReg);
3015 if (LoadNeedsSignExtend(I))
Misha Brukman5b570812004-08-10 22:47:03 +00003016 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003017 } else {
3018 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00003019 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003020 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00003021 BuildMI(BB, IdxOpcode, 2, DestReg).addReg(indexReg).addReg(baseReg);
3022 BuildMI(BB, IdxOpcode, 2, DestReg+1).addReg(indexPlus4).addReg(baseReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003023 }
Misha Brukmanb097f212004-07-26 18:13:24 +00003024 return;
3025 }
3026
3027 // The fallback case, where the load was from a source that could not be
3028 // folded into the load instruction.
3029 unsigned SrcAddrReg = getReg(SourceAddr);
3030
3031 if (Class == cLong) {
3032 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
3033 BuildMI(BB, ImmOpcode, 2, DestReg+1).addSImm(4).addReg(SrcAddrReg);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00003034 } else if (LoadNeedsSignExtend(I)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003035 unsigned TmpReg = makeAnotherReg(I.getType());
3036 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5b570812004-08-10 22:47:03 +00003037 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003038 } else {
3039 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003040 }
3041}
3042
3043/// visitStoreInst - Implement LLVM store instructions
3044///
Misha Brukmana1dca552004-09-21 18:22:19 +00003045void PPC32ISel::visitStoreInst(StoreInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003046 // Immediate opcodes, for reg+imm addressing
3047 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00003048 PPC::STB, PPC::STH, PPC::STW,
3049 PPC::STFS, PPC::STFD, PPC::STW
Misha Brukmanb097f212004-07-26 18:13:24 +00003050 };
3051 // Indexed opcodes, for reg+reg addressing
3052 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00003053 PPC::STBX, PPC::STHX, PPC::STWX,
3054 PPC::STFSX, PPC::STFDX, PPC::STWX
Misha Brukmanb097f212004-07-26 18:13:24 +00003055 };
3056
3057 Value *SourceAddr = I.getOperand(1);
3058 const Type *ValTy = I.getOperand(0)->getType();
3059 unsigned Class = getClassB(ValTy);
3060 unsigned ImmOpcode = ImmOpcodes[Class];
3061 unsigned IdxOpcode = IdxOpcodes[Class];
3062 unsigned ValReg = getReg(I.getOperand(0));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003063
Nate Begeman53e4aa52004-11-24 21:53:14 +00003064 // If this is a fixed size alloca, emit a store directly to the stack slot
3065 // corresponding to it.
3066 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
3067 unsigned FI = getFixedSizedAllocaFI(AI);
3068 addFrameReference(BuildMI(BB, ImmOpcode, 3).addReg(ValReg), FI);
3069 if (Class == cLong)
3070 addFrameReference(BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1), FI, 4);
3071 return;
3072 }
3073
Nate Begeman645495d2004-09-23 05:31:33 +00003074 // If the offset fits in 16 bits, we can emit a reg+imm store, otherwise, we
3075 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00003076 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003077 // Generate the code for the GEP and get the components of the folded GEP
3078 emitGEPOperation(BB, BB->end(), GEPI, true);
3079 unsigned baseReg = GEPMap[GEPI].base;
3080 unsigned indexReg = GEPMap[GEPI].index;
3081 ConstantSInt *offset = GEPMap[GEPI].offset;
Misha Brukmanb097f212004-07-26 18:13:24 +00003082
Nate Begeman645495d2004-09-23 05:31:33 +00003083 if (Class != cLong) {
3084 if (indexReg == 0)
3085 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(offset->getValue())
3086 .addReg(baseReg);
3087 else
3088 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg)
3089 .addReg(baseReg);
3090 } else {
3091 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00003092 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003093 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00003094 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg).addReg(baseReg);
3095 BuildMI(BB, IdxOpcode, 3).addReg(ValReg+1).addReg(indexPlus4)
3096 .addReg(baseReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003097 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003098 return;
3099 }
Misha Brukmanb097f212004-07-26 18:13:24 +00003100
3101 // If the store address wasn't the only use of a GEP, we fall back to the
3102 // standard path: store the ValReg at the value in AddressReg.
3103 unsigned AddressReg = getReg(I.getOperand(1));
3104 if (Class == cLong) {
3105 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
3106 BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1).addSImm(4).addReg(AddressReg);
3107 return;
3108 }
3109 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003110}
3111
3112
3113/// visitCastInst - Here we have various kinds of copying with or without sign
3114/// extension going on.
3115///
Misha Brukmana1dca552004-09-21 18:22:19 +00003116void PPC32ISel::visitCastInst(CastInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003117 Value *Op = CI.getOperand(0);
3118
3119 unsigned SrcClass = getClassB(Op->getType());
3120 unsigned DestClass = getClassB(CI.getType());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003121
Nate Begeman676dee62004-11-08 02:25:40 +00003122 // Noop casts are not emitted: getReg will return the source operand as the
3123 // register to use for any uses of the noop cast.
3124 if (DestClass == SrcClass) return;
3125
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003126 // If this is a cast from a 32-bit integer to a Long type, and the only uses
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003127 // of the cast are GEP instructions, then the cast does not need to be
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003128 // generated explicitly, it will be folded into the GEP.
3129 if (DestClass == cLong && SrcClass == cInt) {
3130 bool AllUsesAreGEPs = true;
3131 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
3132 if (!isa<GetElementPtrInst>(*I)) {
3133 AllUsesAreGEPs = false;
3134 break;
3135 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003136 if (AllUsesAreGEPs) return;
3137 }
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003138
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003139 unsigned DestReg = getReg(CI);
3140 MachineBasicBlock::iterator MI = BB->end();
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003141
Nate Begeman31dfc522004-10-23 00:50:23 +00003142 // If this is a cast from an integer type to a ubyte, with one use where the
3143 // use is the shift amount argument of a shift instruction, just emit a move
3144 // instead (since the shift instruction will only look at the low 5 bits
3145 // regardless of how it is sign extended)
3146 if (CI.getType() == Type::UByteTy && SrcClass <= cInt && CI.hasOneUse()) {
3147 ShiftInst *SI = dyn_cast<ShiftInst>(*(CI.use_begin()));
3148 if (SI && (SI->getOperand(1) == &CI)) {
3149 unsigned SrcReg = getReg(Op, BB, MI);
3150 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3151 return;
3152 }
3153 }
3154
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003155 // If this is a cast from an byte, short, or int to an integer type of equal
3156 // or lesser width, and all uses of the cast are store instructions then dont
3157 // emit them, as the store instruction will implicitly not store the zero or
3158 // sign extended bytes.
3159 if (SrcClass <= cInt && SrcClass >= DestClass) {
Nate Begeman075cdc62004-11-07 20:23:42 +00003160 bool AllUsesAreStores = true;
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003161 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
Nate Begeman075cdc62004-11-07 20:23:42 +00003162 if (!isa<StoreInst>(*I)) {
3163 AllUsesAreStores = false;
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003164 break;
3165 }
3166 // Turn this cast directly into a move instruction, which the register
3167 // allocator will deal with.
Nate Begeman075cdc62004-11-07 20:23:42 +00003168 if (AllUsesAreStores) {
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003169 unsigned SrcReg = getReg(Op, BB, MI);
3170 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3171 return;
3172 }
3173 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003174 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
3175}
3176
3177/// emitCastOperation - Common code shared between visitCastInst and constant
3178/// expression cast support.
3179///
Misha Brukmana1dca552004-09-21 18:22:19 +00003180void PPC32ISel::emitCastOperation(MachineBasicBlock *MBB,
3181 MachineBasicBlock::iterator IP,
3182 Value *Src, const Type *DestTy,
3183 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003184 const Type *SrcTy = Src->getType();
3185 unsigned SrcClass = getClassB(SrcTy);
3186 unsigned DestClass = getClassB(DestTy);
Misha Brukman7e898c32004-07-20 00:41:46 +00003187 unsigned SrcReg = getReg(Src, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003188
Nate Begeman0797d492004-10-20 21:55:41 +00003189 // Implement casts from bool to integer types as a move operation
3190 if (SrcTy == Type::BoolTy) {
3191 switch (DestClass) {
3192 case cByte:
3193 case cShort:
3194 case cInt:
3195 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3196 return;
3197 case cLong:
3198 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addImm(0);
3199 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg).addReg(SrcReg);
3200 return;
3201 default:
3202 break;
3203 }
3204 }
3205
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003206 // Implement casts to bool by using compare on the operand followed by set if
3207 // not zero on the result.
3208 if (DestTy == Type::BoolTy) {
3209 switch (SrcClass) {
3210 case cByte:
Misha Brukman422791f2004-06-21 17:41:12 +00003211 case cShort:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003212 case cInt: {
3213 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003214 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg).addSImm(-1);
3215 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg).addReg(SrcReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003216 break;
3217 }
3218 case cLong: {
3219 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3220 unsigned SrcReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003221 BuildMI(*MBB, IP, PPC::OR, 2, SrcReg2).addReg(SrcReg).addReg(SrcReg+1);
3222 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg2).addSImm(-1);
3223 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg)
Misha Brukmanbf417a62004-07-20 20:43:05 +00003224 .addReg(SrcReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003225 break;
3226 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003227 case cFP32:
3228 case cFP64:
Nate Begemanf2f07812004-08-29 08:19:32 +00003229 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3230 unsigned ConstZero = getReg(ConstantFP::get(Type::DoubleTy, 0.0), BB, IP);
3231 BuildMI(*MBB, IP, PPC::FCMPU, PPC::CR7).addReg(SrcReg).addReg(ConstZero);
3232 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
3233 BuildMI(*MBB, IP, PPC::RLWINM, DestReg).addReg(TmpReg).addImm(31)
3234 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003235 }
3236 return;
3237 }
3238
Misha Brukman7e898c32004-07-20 00:41:46 +00003239 // Handle cast of Float -> Double
3240 if (SrcClass == cFP32 && DestClass == cFP64) {
Misha Brukman5b570812004-08-10 22:47:03 +00003241 BuildMI(*MBB, IP, PPC::FMR, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00003242 return;
3243 }
3244
3245 // Handle cast of Double -> Float
3246 if (SrcClass == cFP64 && DestClass == cFP32) {
Misha Brukman5b570812004-08-10 22:47:03 +00003247 BuildMI(*MBB, IP, PPC::FRSP, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00003248 return;
3249 }
3250
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003251 // Handle casts from integer to floating point now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003252 if (DestClass == cFP32 || DestClass == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003253
Misha Brukman422791f2004-06-21 17:41:12 +00003254 // Emit a library call for long to float conversion
3255 if (SrcClass == cLong) {
Misha Brukman7e898c32004-07-20 00:41:46 +00003256 Function *floatFn = (DestClass == cFP32) ? __floatdisfFn : __floatdidfFn;
Nate Begemanf2f07812004-08-29 08:19:32 +00003257 if (SrcTy->isSigned()) {
3258 std::vector<ValueRecord> Args;
3259 Args.push_back(ValueRecord(SrcReg, SrcTy));
3260 MachineInstr *TheCall =
3261 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3262 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003263 } else {
3264 std::vector<ValueRecord> CmpArgs, ClrArgs, SetArgs;
3265 unsigned ZeroLong = getReg(ConstantUInt::get(SrcTy, 0));
3266 unsigned CondReg = makeAnotherReg(Type::IntTy);
3267
3268 // Update machine-CFG edges
3269 MachineBasicBlock *ClrMBB = new MachineBasicBlock(BB->getBasicBlock());
3270 MachineBasicBlock *SetMBB = new MachineBasicBlock(BB->getBasicBlock());
3271 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3272 MachineBasicBlock *OldMBB = BB;
3273 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3274 F->getBasicBlockList().insert(It, ClrMBB);
3275 F->getBasicBlockList().insert(It, SetMBB);
3276 F->getBasicBlockList().insert(It, PhiMBB);
3277 BB->addSuccessor(ClrMBB);
3278 BB->addSuccessor(SetMBB);
3279
3280 CmpArgs.push_back(ValueRecord(SrcReg, SrcTy));
3281 CmpArgs.push_back(ValueRecord(ZeroLong, SrcTy));
3282 MachineInstr *TheCall =
3283 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(__cmpdi2Fn, true);
3284 doCall(ValueRecord(CondReg, Type::IntTy), TheCall, CmpArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003285 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
3286 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(SetMBB);
3287
3288 // ClrMBB
3289 BB = ClrMBB;
3290 unsigned ClrReg = makeAnotherReg(DestTy);
3291 ClrArgs.push_back(ValueRecord(SrcReg, SrcTy));
3292 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3293 doCall(ValueRecord(ClrReg, DestTy), TheCall, ClrArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003294 BuildMI(BB, PPC::B, 1).addMBB(PhiMBB);
3295 BB->addSuccessor(PhiMBB);
3296
3297 // SetMBB
3298 BB = SetMBB;
3299 unsigned SetReg = makeAnotherReg(DestTy);
3300 unsigned CallReg = makeAnotherReg(DestTy);
3301 unsigned ShiftedReg = makeAnotherReg(SrcTy);
3302 ConstantSInt *Const1 = ConstantSInt::get(Type::IntTy, 1);
Nate Begeman9b508c32004-10-26 03:48:25 +00003303 emitShiftOperation(BB, BB->end(), Src, Const1, false, SrcTy, 0,
3304 ShiftedReg);
Nate Begemanf2f07812004-08-29 08:19:32 +00003305 SetArgs.push_back(ValueRecord(ShiftedReg, SrcTy));
3306 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3307 doCall(ValueRecord(CallReg, DestTy), TheCall, SetArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003308 unsigned SetOpcode = (DestClass == cFP32) ? PPC::FADDS : PPC::FADD;
3309 BuildMI(BB, SetOpcode, 2, SetReg).addReg(CallReg).addReg(CallReg);
3310 BB->addSuccessor(PhiMBB);
3311
3312 // PhiMBB
3313 BB = PhiMBB;
3314 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(ClrReg).addMBB(ClrMBB)
3315 .addReg(SetReg).addMBB(SetMBB);
3316 }
Misha Brukman422791f2004-06-21 17:41:12 +00003317 return;
3318 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003319
Misha Brukman7e898c32004-07-20 00:41:46 +00003320 // Make sure we're dealing with a full 32 bits
Nate Begeman8531f6f2004-11-19 02:06:40 +00003321 if (SrcClass < cInt) {
3322 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3323 promote32(TmpReg, ValueRecord(SrcReg, SrcTy));
3324 SrcReg = TmpReg;
3325 }
Misha Brukman422791f2004-06-21 17:41:12 +00003326
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003327 // Spill the integer to memory and reload it from there.
Misha Brukman422791f2004-06-21 17:41:12 +00003328 // Also spill room for a special conversion constant
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003329 int ValueFrameIdx =
3330 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
3331
Nate Begeman81d265d2004-08-19 05:20:54 +00003332 MachineConstantPool *CP = F->getConstantPool();
Misha Brukman422791f2004-06-21 17:41:12 +00003333 unsigned constantHi = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00003334 unsigned TempF = makeAnotherReg(Type::DoubleTy);
3335
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003336 if (!SrcTy->isSigned()) {
Nate Begeman81d265d2004-08-19 05:20:54 +00003337 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000000p52);
3338 unsigned ConstF = getReg(CFP, BB, IP);
Nate Begemanf2f07812004-08-29 08:19:32 +00003339 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3340 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003341 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003342 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(SrcReg),
Misha Brukman2fec9902004-06-21 20:22:03 +00003343 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003344 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3345 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003346 } else {
Nate Begeman81d265d2004-08-19 05:20:54 +00003347 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000008p52);
3348 unsigned ConstF = getReg(CFP, BB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00003349 unsigned TempLo = makeAnotherReg(Type::IntTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003350 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3351 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003352 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003353 BuildMI(*MBB, IP, PPC::XORIS, 2, TempLo).addReg(SrcReg).addImm(0x8000);
3354 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(TempLo),
Misha Brukman2fec9902004-06-21 20:22:03 +00003355 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003356 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3357 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003358 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003359 return;
3360 }
3361
3362 // Handle casts from floating point to integer now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003363 if (SrcClass == cFP32 || SrcClass == cFP64) {
Nate Begemanb64af912004-08-10 20:42:36 +00003364 static Function* const Funcs[] =
3365 { __fixsfdiFn, __fixdfdiFn, __fixunssfdiFn, __fixunsdfdiFn };
Misha Brukman422791f2004-06-21 17:41:12 +00003366 // emit library call
3367 if (DestClass == cLong) {
Nate Begemanb64af912004-08-10 20:42:36 +00003368 bool isDouble = SrcClass == cFP64;
3369 unsigned nameIndex = 2 * DestTy->isSigned() + isDouble;
Misha Brukman422791f2004-06-21 17:41:12 +00003370 std::vector<ValueRecord> Args;
3371 Args.push_back(ValueRecord(SrcReg, SrcTy));
Nate Begemanb64af912004-08-10 20:42:36 +00003372 Function *floatFn = Funcs[nameIndex];
Misha Brukman2fec9902004-06-21 20:22:03 +00003373 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003374 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003375 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Misha Brukman422791f2004-06-21 17:41:12 +00003376 return;
3377 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003378
3379 int ValueFrameIdx =
Nate Begeman43d64ea2004-08-15 06:42:28 +00003380 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003381
Misha Brukman7e898c32004-07-20 00:41:46 +00003382 if (DestTy->isSigned()) {
Misha Brukman4c14f332004-07-23 01:11:19 +00003383 unsigned TempReg = makeAnotherReg(Type::DoubleTy);
3384
3385 // Convert to integer in the FP reg and store it to a stack slot
Nate Begemanf2f07812004-08-29 08:19:32 +00003386 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, TempReg).addReg(SrcReg);
3387 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3)
Misha Brukman4c14f332004-07-23 01:11:19 +00003388 .addReg(TempReg), ValueFrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003389
3390 // There is no load signed byte opcode, so we must emit a sign extend for
3391 // that particular size. Make sure to source the new integer from the
3392 // correct offset.
Misha Brukman4c14f332004-07-23 01:11:19 +00003393 if (DestClass == cByte) {
3394 unsigned TempReg2 = makeAnotherReg(DestTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003395 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, TempReg2),
Misha Brukmanb097f212004-07-26 18:13:24 +00003396 ValueFrameIdx, 7);
Nate Begemanf2f07812004-08-29 08:19:32 +00003397 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(TempReg2);
Misha Brukman4c14f332004-07-23 01:11:19 +00003398 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00003399 int offset = (DestClass == cShort) ? 6 : 4;
Misha Brukman5b570812004-08-10 22:47:03 +00003400 unsigned LoadOp = (DestClass == cShort) ? PPC::LHA : PPC::LWZ;
Nate Begemanf2f07812004-08-29 08:19:32 +00003401 addFrameReference(BuildMI(*MBB, IP, LoadOp, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003402 ValueFrameIdx, offset);
Misha Brukman4c14f332004-07-23 01:11:19 +00003403 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003404 } else {
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003405 unsigned Zero = getReg(ConstantFP::get(Type::DoubleTy, 0.0f));
3406 double maxInt = (1LL << 32) - 1;
3407 unsigned MaxInt = getReg(ConstantFP::get(Type::DoubleTy, maxInt));
3408 double border = 1LL << 31;
3409 unsigned Border = getReg(ConstantFP::get(Type::DoubleTy, border));
3410 unsigned UseZero = makeAnotherReg(Type::DoubleTy);
3411 unsigned UseMaxInt = makeAnotherReg(Type::DoubleTy);
3412 unsigned UseChoice = makeAnotherReg(Type::DoubleTy);
3413 unsigned TmpReg = makeAnotherReg(Type::DoubleTy);
3414 unsigned TmpReg2 = makeAnotherReg(Type::DoubleTy);
3415 unsigned ConvReg = makeAnotherReg(Type::DoubleTy);
3416 unsigned IntTmp = makeAnotherReg(Type::IntTy);
3417 unsigned XorReg = makeAnotherReg(Type::IntTy);
3418 int FrameIdx =
3419 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
3420 // Update machine-CFG edges
3421 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
3422 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3423 MachineBasicBlock *OldMBB = BB;
3424 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3425 F->getBasicBlockList().insert(It, XorMBB);
3426 F->getBasicBlockList().insert(It, PhiMBB);
3427 BB->addSuccessor(XorMBB);
3428 BB->addSuccessor(PhiMBB);
3429
3430 // Convert from floating point to unsigned 32-bit value
3431 // Use 0 if incoming value is < 0.0
Nate Begemanf2f07812004-08-29 08:19:32 +00003432 BuildMI(*MBB, IP, PPC::FSEL, 3, UseZero).addReg(SrcReg).addReg(SrcReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003433 .addReg(Zero);
3434 // Use 2**32 - 1 if incoming value is >= 2**32
Nate Begemanf2f07812004-08-29 08:19:32 +00003435 BuildMI(*MBB, IP, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(SrcReg);
3436 BuildMI(*MBB, IP, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003437 .addReg(UseZero).addReg(MaxInt);
3438 // Subtract 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003439 BuildMI(*MBB, IP, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003440 // Use difference if >= 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003441 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003442 .addReg(Border);
Nate Begemanf2f07812004-08-29 08:19:32 +00003443 BuildMI(*MBB, IP, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003444 .addReg(UseChoice);
3445 // Convert to integer
Nate Begemanf2f07812004-08-29 08:19:32 +00003446 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
3447 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3).addReg(ConvReg),
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003448 FrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003449 if (DestClass == cByte) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003450 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003451 FrameIdx, 7);
3452 } else if (DestClass == cShort) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003453 addFrameReference(BuildMI(*MBB, IP, PPC::LHZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003454 FrameIdx, 6);
3455 } if (DestClass == cInt) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003456 addFrameReference(BuildMI(*MBB, IP, PPC::LWZ, 2, IntTmp),
Misha Brukmanb097f212004-07-26 18:13:24 +00003457 FrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003458 BuildMI(*MBB, IP, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
3459 BuildMI(*MBB, IP, PPC::B, 1).addMBB(XorMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003460
Misha Brukmanb097f212004-07-26 18:13:24 +00003461 // XorMBB:
3462 // add 2**31 if input was >= 2**31
3463 BB = XorMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00003464 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
Misha Brukmanb097f212004-07-26 18:13:24 +00003465 XorMBB->addSuccessor(PhiMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003466
Misha Brukmanb097f212004-07-26 18:13:24 +00003467 // PhiMBB:
3468 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
3469 BB = PhiMBB;
Misha Brukmand2cbb872004-08-19 21:00:12 +00003470 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(IntTmp).addMBB(OldMBB)
Misha Brukmanb097f212004-07-26 18:13:24 +00003471 .addReg(XorReg).addMBB(XorMBB);
3472 }
3473 }
3474 return;
3475 }
3476
3477 // Check our invariants
3478 assert((SrcClass <= cInt || SrcClass == cLong) &&
3479 "Unhandled source class for cast operation!");
3480 assert((DestClass <= cInt || DestClass == cLong) &&
3481 "Unhandled destination class for cast operation!");
3482
3483 bool sourceUnsigned = SrcTy->isUnsigned() || SrcTy == Type::BoolTy;
3484 bool destUnsigned = DestTy->isUnsigned();
3485
3486 // Unsigned -> Unsigned, clear if larger,
3487 if (sourceUnsigned && destUnsigned) {
3488 // handle long dest class now to keep switch clean
3489 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003490 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3491 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3492 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003493 return;
3494 }
3495
3496 // handle u{ byte, short, int } x u{ byte, short, int }
3497 unsigned clearBits = (SrcClass == cByte || DestClass == cByte) ? 24 : 16;
3498 switch (SrcClass) {
3499 case cByte:
3500 case cShort:
Nate Begeman8531f6f2004-11-19 02:06:40 +00003501 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
3502 .addImm(0).addImm(clearBits).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003503 break;
3504 case cLong:
3505 ++SrcReg;
3506 // Fall through
3507 case cInt:
Nate Begeman8531f6f2004-11-19 02:06:40 +00003508 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
3509 .addImm(0).addImm(clearBits).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003510 break;
3511 }
3512 return;
3513 }
3514
3515 // Signed -> Signed
3516 if (!sourceUnsigned && !destUnsigned) {
3517 // handle long dest class now to keep switch clean
3518 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003519 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3520 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3521 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003522 return;
3523 }
3524
3525 // handle { byte, short, int } x { byte, short, int }
3526 switch (SrcClass) {
3527 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003528 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003529 break;
3530 case cShort:
3531 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003532 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003533 else
Misha Brukman5b570812004-08-10 22:47:03 +00003534 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003535 break;
3536 case cLong:
3537 ++SrcReg;
3538 // Fall through
3539 case cInt:
3540 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003541 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003542 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003543 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003544 else
Misha Brukman5b570812004-08-10 22:47:03 +00003545 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003546 break;
3547 }
3548 return;
3549 }
3550
3551 // Unsigned -> Signed
3552 if (sourceUnsigned && !destUnsigned) {
3553 // handle long dest class now to keep switch clean
3554 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003555 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3556 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3557 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003558 return;
3559 }
3560
3561 // handle u{ byte, short, int } -> { byte, short, int }
3562 switch (SrcClass) {
3563 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003564 // uByte 255 -> signed short/int == 255
3565 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
3566 .addImm(24).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003567 break;
3568 case cShort:
3569 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003570 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003571 else
Misha Brukman5b570812004-08-10 22:47:03 +00003572 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003573 .addImm(16).addImm(31);
3574 break;
3575 case cLong:
3576 ++SrcReg;
3577 // Fall through
3578 case cInt:
3579 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003580 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003581 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003582 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003583 else
Misha Brukman5b570812004-08-10 22:47:03 +00003584 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003585 break;
3586 }
3587 return;
3588 }
3589
3590 // Signed -> Unsigned
3591 if (!sourceUnsigned && destUnsigned) {
3592 // handle long dest class now to keep switch clean
3593 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003594 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3595 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3596 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003597 return;
3598 }
3599
3600 // handle { byte, short, int } -> u{ byte, short, int }
3601 unsigned clearBits = (DestClass == cByte) ? 24 : 16;
3602 switch (SrcClass) {
3603 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003604 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
3605 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003606 case cShort:
Nate Begeman01136382004-11-18 04:56:53 +00003607 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003608 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003609 .addImm(0).addImm(clearBits).addImm(31);
3610 else
Nate Begeman01136382004-11-18 04:56:53 +00003611 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003612 break;
3613 case cLong:
3614 ++SrcReg;
3615 // Fall through
3616 case cInt:
3617 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003618 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003619 else
Misha Brukman5b570812004-08-10 22:47:03 +00003620 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003621 .addImm(0).addImm(clearBits).addImm(31);
3622 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00003623 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003624 return;
3625 }
3626
3627 // Anything we haven't handled already, we can't (yet) handle at all.
Misha Brukmanb097f212004-07-26 18:13:24 +00003628 std::cerr << "Unhandled cast from " << SrcTy->getDescription()
3629 << "to " << DestTy->getDescription() << '\n';
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003630 abort();
3631}
3632
3633/// visitVANextInst - Implement the va_next instruction...
3634///
Misha Brukmana1dca552004-09-21 18:22:19 +00003635void PPC32ISel::visitVANextInst(VANextInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003636 unsigned VAList = getReg(I.getOperand(0));
3637 unsigned DestReg = getReg(I);
3638
3639 unsigned Size;
Misha Brukman358829f2004-06-21 17:25:55 +00003640 switch (I.getArgType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003641 default:
3642 std::cerr << I;
3643 assert(0 && "Error: bad type for va_next instruction!");
3644 return;
3645 case Type::PointerTyID:
3646 case Type::UIntTyID:
3647 case Type::IntTyID:
3648 Size = 4;
3649 break;
3650 case Type::ULongTyID:
3651 case Type::LongTyID:
3652 case Type::DoubleTyID:
3653 Size = 8;
3654 break;
3655 }
3656
3657 // Increment the VAList pointer...
Misha Brukman5b570812004-08-10 22:47:03 +00003658 BuildMI(BB, PPC::ADDI, 2, DestReg).addReg(VAList).addSImm(Size);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003659}
3660
Misha Brukmana1dca552004-09-21 18:22:19 +00003661void PPC32ISel::visitVAArgInst(VAArgInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003662 unsigned VAList = getReg(I.getOperand(0));
3663 unsigned DestReg = getReg(I);
3664
Misha Brukman358829f2004-06-21 17:25:55 +00003665 switch (I.getType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003666 default:
3667 std::cerr << I;
3668 assert(0 && "Error: bad type for va_next instruction!");
3669 return;
3670 case Type::PointerTyID:
3671 case Type::UIntTyID:
3672 case Type::IntTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003673 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003674 break;
3675 case Type::ULongTyID:
3676 case Type::LongTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003677 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
3678 BuildMI(BB, PPC::LWZ, 2, DestReg+1).addSImm(4).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003679 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003680 case Type::FloatTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003681 BuildMI(BB, PPC::LFS, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukmanb097f212004-07-26 18:13:24 +00003682 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003683 case Type::DoubleTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003684 BuildMI(BB, PPC::LFD, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003685 break;
3686 }
3687}
3688
3689/// visitGetElementPtrInst - instruction-select GEP instructions
3690///
Misha Brukmana1dca552004-09-21 18:22:19 +00003691void PPC32ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003692 if (canFoldGEPIntoLoadOrStore(&I))
3693 return;
3694
Nate Begeman645495d2004-09-23 05:31:33 +00003695 emitGEPOperation(BB, BB->end(), &I, false);
3696}
3697
Misha Brukman1013ef52004-07-21 20:09:08 +00003698/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
3699/// constant expression GEP support.
3700///
Misha Brukmana1dca552004-09-21 18:22:19 +00003701void PPC32ISel::emitGEPOperation(MachineBasicBlock *MBB,
3702 MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +00003703 GetElementPtrInst *GEPI, bool GEPIsFolded) {
3704 // If we've already emitted this particular GEP, just return to avoid
3705 // multiple definitions of the base register.
Nate Begemana41fc772004-09-29 02:35:05 +00003706 if (GEPIsFolded && (GEPMap[GEPI].base != 0))
Nate Begeman645495d2004-09-23 05:31:33 +00003707 return;
Nate Begeman645495d2004-09-23 05:31:33 +00003708
3709 Value *Src = GEPI->getOperand(0);
3710 User::op_iterator IdxBegin = GEPI->op_begin()+1;
3711 User::op_iterator IdxEnd = GEPI->op_end();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003712 const TargetData &TD = TM.getTargetData();
3713 const Type *Ty = Src->getType();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003714 int64_t constValue = 0;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003715
3716 // Record the operations to emit the GEP in a vector so that we can emit them
3717 // after having analyzed the entire instruction.
Misha Brukmanb097f212004-07-26 18:13:24 +00003718 std::vector<CollapsedGepOp> ops;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003719
Misha Brukman1013ef52004-07-21 20:09:08 +00003720 // GEPs have zero or more indices; we must perform a struct access
3721 // or array access for each one.
3722 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
3723 ++oi) {
3724 Value *idx = *oi;
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003725 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00003726 // It's a struct access. idx is the index into the structure,
3727 // which names the field. Use the TargetData structure to
3728 // pick out what the layout of the structure is in memory.
3729 // Use the (constant) structure index's value to find the
3730 // right byte offset from the StructLayout class's list of
3731 // structure member offsets.
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003732 unsigned fieldIndex = cast<ConstantUInt>(idx)->getValue();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003733
3734 // StructType member offsets are always constant values. Add it to the
3735 // running total.
Nate Begeman645495d2004-09-23 05:31:33 +00003736 constValue += TD.getStructLayout(StTy)->MemberOffsets[fieldIndex];
Misha Brukmane2eceb52004-07-23 16:08:20 +00003737
Nate Begeman645495d2004-09-23 05:31:33 +00003738 // The next type is the member of the structure selected by the index.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003739 Ty = StTy->getElementType (fieldIndex);
Nate Begeman645495d2004-09-23 05:31:33 +00003740 } else if (const SequentialType *SqTy = dyn_cast<SequentialType>(Ty)) {
Misha Brukman313efcb2004-07-09 15:45:07 +00003741 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
3742 // operand. Handle this case directly now...
3743 if (CastInst *CI = dyn_cast<CastInst>(idx))
3744 if (CI->getOperand(0)->getType() == Type::IntTy ||
3745 CI->getOperand(0)->getType() == Type::UIntTy)
3746 idx = CI->getOperand(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00003747
Misha Brukmane2eceb52004-07-23 16:08:20 +00003748 // It's an array or pointer access: [ArraySize x ElementType].
3749 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
3750 // must find the size of the pointed-to type (Not coincidentally, the next
3751 // type is the type of the elements in the array).
Misha Brukman1013ef52004-07-21 20:09:08 +00003752 Ty = SqTy->getElementType();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003753 unsigned elementSize = TD.getTypeSize(Ty);
Misha Brukman1013ef52004-07-21 20:09:08 +00003754
Misha Brukmane2eceb52004-07-23 16:08:20 +00003755 if (ConstantInt *C = dyn_cast<ConstantInt>(idx)) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00003756 if (ConstantSInt *CS = dyn_cast<ConstantSInt>(C))
3757 constValue += CS->getValue() * elementSize;
3758 else if (ConstantUInt *CU = dyn_cast<ConstantUInt>(C))
3759 constValue += CU->getValue() * elementSize;
3760 else
3761 assert(0 && "Invalid ConstantInt GEP index type!");
3762 } else {
Nate Begeman645495d2004-09-23 05:31:33 +00003763 // Push current gep state to this point as an add and multiply
3764 ops.push_back(CollapsedGepOp(
3765 ConstantSInt::get(Type::IntTy, constValue),
3766 idx, ConstantUInt::get(Type::UIntTy, elementSize)));
3767
Misha Brukmane2eceb52004-07-23 16:08:20 +00003768 constValue = 0;
Misha Brukman313efcb2004-07-09 15:45:07 +00003769 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003770 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003771 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003772 // Emit instructions for all the collapsed ops
Nate Begeman645495d2004-09-23 05:31:33 +00003773 unsigned indexReg = 0;
Misha Brukmanb097f212004-07-26 18:13:24 +00003774 for(std::vector<CollapsedGepOp>::iterator cgo_i = ops.begin(),
Misha Brukmane2eceb52004-07-23 16:08:20 +00003775 cgo_e = ops.end(); cgo_i != cgo_e; ++cgo_i) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003776 CollapsedGepOp& cgo = *cgo_i;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003777
Nate Begeman8531f6f2004-11-19 02:06:40 +00003778 // Avoid emitting known move instructions here for the register allocator
3779 // to deal with later. val * 1 == val. val + 0 == val.
3780 unsigned TmpReg1;
3781 if (cgo.size->getValue() == 1) {
3782 TmpReg1 = getReg(cgo.index, MBB, IP);
3783 } else {
3784 TmpReg1 = makeAnotherReg(Type::IntTy);
3785 doMultiplyConst(MBB, IP, TmpReg1, cgo.index, cgo.size);
3786 }
3787
3788 unsigned TmpReg2;
3789 if (cgo.offset->isNullValue()) {
3790 TmpReg2 = TmpReg1;
3791 } else {
3792 TmpReg2 = makeAnotherReg(Type::IntTy);
3793 emitBinaryConstOperation(MBB, IP, TmpReg1, cgo.offset, 0, TmpReg2);
3794 }
Nate Begeman645495d2004-09-23 05:31:33 +00003795
3796 if (indexReg == 0)
3797 indexReg = TmpReg2;
3798 else {
3799 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
3800 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg3).addReg(indexReg).addReg(TmpReg2);
3801 indexReg = TmpReg3;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003802 }
Misha Brukman2fec9902004-06-21 20:22:03 +00003803 }
Nate Begeman645495d2004-09-23 05:31:33 +00003804
3805 // We now have a base register, an index register, and possibly a constant
3806 // remainder. If the GEP is going to be folded, we try to generate the
3807 // optimal addressing mode.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003808 ConstantSInt *remainder = ConstantSInt::get(Type::IntTy, constValue);
3809
Misha Brukmanb097f212004-07-26 18:13:24 +00003810 // If we are emitting this during a fold, copy the current base register to
3811 // the target, and save the current constant offset so the folding load or
3812 // store can try and use it as an immediate.
3813 if (GEPIsFolded) {
Nate Begeman645495d2004-09-23 05:31:33 +00003814 if (indexReg == 0) {
Nate Begemanb816f022004-10-07 22:30:03 +00003815 if (!canUseAsImmediateForOpcode(remainder, 0, false)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003816 indexReg = getReg(remainder, MBB, IP);
3817 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003818 }
Nate Begemanbc3a5372004-11-19 08:01:16 +00003819 } else if (!remainder->isNullValue()) {
Nate Begeman645495d2004-09-23 05:31:33 +00003820 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begemanb816f022004-10-07 22:30:03 +00003821 emitBinaryConstOperation(MBB, IP, indexReg, remainder, 0, TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003822 indexReg = TmpReg;
3823 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003824 }
Nate Begemandb869aa2004-11-18 07:22:46 +00003825 unsigned basePtrReg = getReg(Src, MBB, IP);
3826 GEPMap[GEPI] = FoldedGEP(basePtrReg, indexReg, remainder);
Misha Brukmanb097f212004-07-26 18:13:24 +00003827 return;
3828 }
Nate Begemanb64af912004-08-10 20:42:36 +00003829
Nate Begeman645495d2004-09-23 05:31:33 +00003830 // We're not folding, so collapse the base, index, and any remainder into the
3831 // destination register.
Nate Begemandb869aa2004-11-18 07:22:46 +00003832 unsigned TargetReg = getReg(GEPI, MBB, IP);
3833 unsigned basePtrReg = getReg(Src, MBB, IP);
Nate Begemanbc3a5372004-11-19 08:01:16 +00003834
Nate Begeman486ebfd2004-11-21 05:14:06 +00003835 if ((indexReg == 0) && remainder->isNullValue()) {
3836 BuildMI(*MBB, IP, PPC::OR, 2, TargetReg).addReg(basePtrReg)
3837 .addReg(basePtrReg);
3838 return;
3839 }
Nate Begemanbc3a5372004-11-19 08:01:16 +00003840 if (!remainder->isNullValue()) {
3841 unsigned TmpReg = (indexReg == 0) ? TargetReg : makeAnotherReg(Type::IntTy);
3842 emitBinaryConstOperation(MBB, IP, basePtrReg, remainder, 0, TmpReg);
Nate Begemanb64af912004-08-10 20:42:36 +00003843 basePtrReg = TmpReg;
3844 }
Nate Begeman486ebfd2004-11-21 05:14:06 +00003845 if (indexReg != 0)
Nate Begemanbc3a5372004-11-19 08:01:16 +00003846 BuildMI(*MBB, IP, PPC::ADD, 2, TargetReg).addReg(indexReg)
3847 .addReg(basePtrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003848}
3849
3850/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
3851/// frame manager, otherwise do it the hard way.
3852///
Misha Brukmana1dca552004-09-21 18:22:19 +00003853void PPC32ISel::visitAllocaInst(AllocaInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003854 // If this is a fixed size alloca in the entry block for the function, we
3855 // statically stack allocate the space, so we don't need to do anything here.
3856 //
3857 if (dyn_castFixedAlloca(&I)) return;
3858
3859 // Find the data size of the alloca inst's getAllocatedType.
3860 const Type *Ty = I.getAllocatedType();
3861 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
3862
3863 // Create a register to hold the temporary result of multiplying the type size
3864 // constant by the variable amount.
3865 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003866
3867 // TotalSizeReg = mul <numelements>, <TypeSize>
3868 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003869 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, TySize);
3870 doMultiplyConst(BB, MBBI, TotalSizeReg, I.getArraySize(), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003871
3872 // AddedSize = add <TotalSizeReg>, 15
3873 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003874 BuildMI(BB, PPC::ADDI, 2, AddedSizeReg).addReg(TotalSizeReg).addSImm(15);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003875
3876 // AlignedSize = and <AddedSize>, ~15
3877 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003878 BuildMI(BB, PPC::RLWINM, 4, AlignedSize).addReg(AddedSizeReg).addImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00003879 .addImm(0).addImm(27);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003880
3881 // Subtract size from stack pointer, thereby allocating some space.
Misha Brukman5b570812004-08-10 22:47:03 +00003882 BuildMI(BB, PPC::SUB, 2, PPC::R1).addReg(PPC::R1).addReg(AlignedSize);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003883
3884 // Put a pointer to the space into the result register, by copying
3885 // the stack pointer.
Misha Brukman5b570812004-08-10 22:47:03 +00003886 BuildMI(BB, PPC::OR, 2, getReg(I)).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003887
3888 // Inform the Frame Information that we have just allocated a variable-sized
3889 // object.
3890 F->getFrameInfo()->CreateVariableSizedObject();
3891}
3892
3893/// visitMallocInst - Malloc instructions are code generated into direct calls
3894/// to the library malloc.
3895///
Misha Brukmana1dca552004-09-21 18:22:19 +00003896void PPC32ISel::visitMallocInst(MallocInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003897 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3898 unsigned Arg;
3899
3900 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3901 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3902 } else {
3903 Arg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003904 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003905 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, AllocSize);
3906 doMultiplyConst(BB, MBBI, Arg, I.getOperand(0), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003907 }
3908
3909 std::vector<ValueRecord> Args;
3910 Args.push_back(ValueRecord(Arg, Type::UIntTy));
Misha Brukman2fec9902004-06-21 20:22:03 +00003911 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003912 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(mallocFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003913 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003914}
3915
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003916/// visitFreeInst - Free instructions are code gen'd to call the free libc
3917/// function.
3918///
Misha Brukmana1dca552004-09-21 18:22:19 +00003919void PPC32ISel::visitFreeInst(FreeInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003920 std::vector<ValueRecord> Args;
3921 Args.push_back(ValueRecord(I.getOperand(0)));
Misha Brukman2fec9902004-06-21 20:22:03 +00003922 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003923 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(freeFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003924 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003925}
3926
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003927/// createPPC32ISelSimple - This pass converts an LLVM function into a machine
3928/// code representation is a very simple peep-hole fashion.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003929///
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003930FunctionPass *llvm::createPPC32ISelSimple(TargetMachine &TM) {
Misha Brukmana1dca552004-09-21 18:22:19 +00003931 return new PPC32ISel(TM);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003932}