blob: cd4fa25a15b3f95be91449808050fbf00135e28e [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Evan Cheng56966222007-01-12 02:11:51 +000029/// InitLibcallNames - Set default libcall names.
30///
Evan Cheng79cca502007-01-12 22:51:10 +000031static void InitLibcallNames(const char **Names) {
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000032 Names[RTLIB::SHL_I16] = "__ashli16";
Evan Cheng56966222007-01-12 02:11:51 +000033 Names[RTLIB::SHL_I32] = "__ashlsi3";
34 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000035 Names[RTLIB::SHL_I128] = "__ashlti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000036 Names[RTLIB::SRL_I16] = "__lshri16";
Evan Cheng56966222007-01-12 02:11:51 +000037 Names[RTLIB::SRL_I32] = "__lshrsi3";
38 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000039 Names[RTLIB::SRL_I128] = "__lshrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000040 Names[RTLIB::SRA_I16] = "__ashri16";
Evan Cheng56966222007-01-12 02:11:51 +000041 Names[RTLIB::SRA_I32] = "__ashrsi3";
42 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000043 Names[RTLIB::SRA_I128] = "__ashrti3";
Sanjiv Gupta15c94d02009-01-18 18:25:27 +000044 Names[RTLIB::MUL_I16] = "__muli16";
Evan Cheng56966222007-01-12 02:11:51 +000045 Names[RTLIB::MUL_I32] = "__mulsi3";
46 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000047 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000048 Names[RTLIB::SDIV_I32] = "__divsi3";
49 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000050 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000051 Names[RTLIB::UDIV_I32] = "__udivsi3";
52 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000053 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000054 Names[RTLIB::SREM_I32] = "__modsi3";
55 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000056 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::UREM_I32] = "__umodsi3";
58 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000059 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000060 Names[RTLIB::NEG_I32] = "__negsi2";
61 Names[RTLIB::NEG_I64] = "__negdi2";
62 Names[RTLIB::ADD_F32] = "__addsf3";
63 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000064 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000065 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::SUB_F32] = "__subsf3";
67 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000068 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000069 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::MUL_F32] = "__mulsf3";
71 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000072 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000073 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::DIV_F32] = "__divsf3";
75 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000076 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000077 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +000078 Names[RTLIB::REM_F32] = "fmodf";
79 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +000080 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +000081 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::POWI_F32] = "__powisf2";
83 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +000084 Names[RTLIB::POWI_F80] = "__powixf2";
85 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SQRT_F32] = "sqrtf";
87 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +000088 Names[RTLIB::SQRT_F80] = "sqrtl";
89 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +000090 Names[RTLIB::LOG_F32] = "logf";
91 Names[RTLIB::LOG_F64] = "log";
92 Names[RTLIB::LOG_F80] = "logl";
93 Names[RTLIB::LOG_PPCF128] = "logl";
94 Names[RTLIB::LOG2_F32] = "log2f";
95 Names[RTLIB::LOG2_F64] = "log2";
96 Names[RTLIB::LOG2_F80] = "log2l";
97 Names[RTLIB::LOG2_PPCF128] = "log2l";
98 Names[RTLIB::LOG10_F32] = "log10f";
99 Names[RTLIB::LOG10_F64] = "log10";
100 Names[RTLIB::LOG10_F80] = "log10l";
101 Names[RTLIB::LOG10_PPCF128] = "log10l";
102 Names[RTLIB::EXP_F32] = "expf";
103 Names[RTLIB::EXP_F64] = "exp";
104 Names[RTLIB::EXP_F80] = "expl";
105 Names[RTLIB::EXP_PPCF128] = "expl";
106 Names[RTLIB::EXP2_F32] = "exp2f";
107 Names[RTLIB::EXP2_F64] = "exp2";
108 Names[RTLIB::EXP2_F80] = "exp2l";
109 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::SIN_F32] = "sinf";
111 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::SIN_F80] = "sinl";
113 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::COS_F32] = "cosf";
115 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000116 Names[RTLIB::COS_F80] = "cosl";
117 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000118 Names[RTLIB::POW_F32] = "powf";
119 Names[RTLIB::POW_F64] = "pow";
120 Names[RTLIB::POW_F80] = "powl";
121 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000122 Names[RTLIB::CEIL_F32] = "ceilf";
123 Names[RTLIB::CEIL_F64] = "ceil";
124 Names[RTLIB::CEIL_F80] = "ceill";
125 Names[RTLIB::CEIL_PPCF128] = "ceill";
126 Names[RTLIB::TRUNC_F32] = "truncf";
127 Names[RTLIB::TRUNC_F64] = "trunc";
128 Names[RTLIB::TRUNC_F80] = "truncl";
129 Names[RTLIB::TRUNC_PPCF128] = "truncl";
130 Names[RTLIB::RINT_F32] = "rintf";
131 Names[RTLIB::RINT_F64] = "rint";
132 Names[RTLIB::RINT_F80] = "rintl";
133 Names[RTLIB::RINT_PPCF128] = "rintl";
134 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
135 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
136 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
137 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
138 Names[RTLIB::FLOOR_F32] = "floorf";
139 Names[RTLIB::FLOOR_F64] = "floor";
140 Names[RTLIB::FLOOR_F80] = "floorl";
141 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
143 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000144 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
145 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
146 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
147 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000148 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
149 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000150 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000151 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
152 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000153 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000154 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000155 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000156 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000157 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000158 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000159 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000160 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
161 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000162 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000163 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
164 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000165 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000166 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
167 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000168 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000169 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000170 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000171 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000172 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
173 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000174 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
175 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000176 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
177 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000178 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
179 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000180 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
181 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
182 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
183 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
185 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000186 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
187 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000188 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
189 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000190 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
191 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
192 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
193 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
194 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
195 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000196 Names[RTLIB::OEQ_F32] = "__eqsf2";
197 Names[RTLIB::OEQ_F64] = "__eqdf2";
198 Names[RTLIB::UNE_F32] = "__nesf2";
199 Names[RTLIB::UNE_F64] = "__nedf2";
200 Names[RTLIB::OGE_F32] = "__gesf2";
201 Names[RTLIB::OGE_F64] = "__gedf2";
202 Names[RTLIB::OLT_F32] = "__ltsf2";
203 Names[RTLIB::OLT_F64] = "__ltdf2";
204 Names[RTLIB::OLE_F32] = "__lesf2";
205 Names[RTLIB::OLE_F64] = "__ledf2";
206 Names[RTLIB::OGT_F32] = "__gtsf2";
207 Names[RTLIB::OGT_F64] = "__gtdf2";
208 Names[RTLIB::UO_F32] = "__unordsf2";
209 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000210 Names[RTLIB::O_F32] = "__unordsf2";
211 Names[RTLIB::O_F64] = "__unorddf2";
212}
213
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000214/// getFPEXT - Return the FPEXT_*_* value for the given types, or
215/// UNKNOWN_LIBCALL if there is none.
216RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
217 if (OpVT == MVT::f32) {
218 if (RetVT == MVT::f64)
219 return FPEXT_F32_F64;
220 }
221 return UNKNOWN_LIBCALL;
222}
223
224/// getFPROUND - Return the FPROUND_*_* value for the given types, or
225/// UNKNOWN_LIBCALL if there is none.
226RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000227 if (RetVT == MVT::f32) {
228 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000229 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000230 if (OpVT == MVT::f80)
231 return FPROUND_F80_F32;
232 if (OpVT == MVT::ppcf128)
233 return FPROUND_PPCF128_F32;
234 } else if (RetVT == MVT::f64) {
235 if (OpVT == MVT::f80)
236 return FPROUND_F80_F64;
237 if (OpVT == MVT::ppcf128)
238 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000239 }
240 return UNKNOWN_LIBCALL;
241}
242
243/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
244/// UNKNOWN_LIBCALL if there is none.
245RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
246 if (OpVT == MVT::f32) {
247 if (RetVT == MVT::i32)
248 return FPTOSINT_F32_I32;
249 if (RetVT == MVT::i64)
250 return FPTOSINT_F32_I64;
251 if (RetVT == MVT::i128)
252 return FPTOSINT_F32_I128;
253 } else if (OpVT == MVT::f64) {
254 if (RetVT == MVT::i32)
255 return FPTOSINT_F64_I32;
256 if (RetVT == MVT::i64)
257 return FPTOSINT_F64_I64;
258 if (RetVT == MVT::i128)
259 return FPTOSINT_F64_I128;
260 } else if (OpVT == MVT::f80) {
261 if (RetVT == MVT::i32)
262 return FPTOSINT_F80_I32;
263 if (RetVT == MVT::i64)
264 return FPTOSINT_F80_I64;
265 if (RetVT == MVT::i128)
266 return FPTOSINT_F80_I128;
267 } else if (OpVT == MVT::ppcf128) {
268 if (RetVT == MVT::i32)
269 return FPTOSINT_PPCF128_I32;
270 if (RetVT == MVT::i64)
271 return FPTOSINT_PPCF128_I64;
272 if (RetVT == MVT::i128)
273 return FPTOSINT_PPCF128_I128;
274 }
275 return UNKNOWN_LIBCALL;
276}
277
278/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
279/// UNKNOWN_LIBCALL if there is none.
280RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
281 if (OpVT == MVT::f32) {
282 if (RetVT == MVT::i32)
283 return FPTOUINT_F32_I32;
284 if (RetVT == MVT::i64)
285 return FPTOUINT_F32_I64;
286 if (RetVT == MVT::i128)
287 return FPTOUINT_F32_I128;
288 } else if (OpVT == MVT::f64) {
289 if (RetVT == MVT::i32)
290 return FPTOUINT_F64_I32;
291 if (RetVT == MVT::i64)
292 return FPTOUINT_F64_I64;
293 if (RetVT == MVT::i128)
294 return FPTOUINT_F64_I128;
295 } else if (OpVT == MVT::f80) {
296 if (RetVT == MVT::i32)
297 return FPTOUINT_F80_I32;
298 if (RetVT == MVT::i64)
299 return FPTOUINT_F80_I64;
300 if (RetVT == MVT::i128)
301 return FPTOUINT_F80_I128;
302 } else if (OpVT == MVT::ppcf128) {
303 if (RetVT == MVT::i32)
304 return FPTOUINT_PPCF128_I32;
305 if (RetVT == MVT::i64)
306 return FPTOUINT_PPCF128_I64;
307 if (RetVT == MVT::i128)
308 return FPTOUINT_PPCF128_I128;
309 }
310 return UNKNOWN_LIBCALL;
311}
312
313/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
314/// UNKNOWN_LIBCALL if there is none.
315RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
316 if (OpVT == MVT::i32) {
317 if (RetVT == MVT::f32)
318 return SINTTOFP_I32_F32;
319 else if (RetVT == MVT::f64)
320 return SINTTOFP_I32_F64;
321 else if (RetVT == MVT::f80)
322 return SINTTOFP_I32_F80;
323 else if (RetVT == MVT::ppcf128)
324 return SINTTOFP_I32_PPCF128;
325 } else if (OpVT == MVT::i64) {
326 if (RetVT == MVT::f32)
327 return SINTTOFP_I64_F32;
328 else if (RetVT == MVT::f64)
329 return SINTTOFP_I64_F64;
330 else if (RetVT == MVT::f80)
331 return SINTTOFP_I64_F80;
332 else if (RetVT == MVT::ppcf128)
333 return SINTTOFP_I64_PPCF128;
334 } else if (OpVT == MVT::i128) {
335 if (RetVT == MVT::f32)
336 return SINTTOFP_I128_F32;
337 else if (RetVT == MVT::f64)
338 return SINTTOFP_I128_F64;
339 else if (RetVT == MVT::f80)
340 return SINTTOFP_I128_F80;
341 else if (RetVT == MVT::ppcf128)
342 return SINTTOFP_I128_PPCF128;
343 }
344 return UNKNOWN_LIBCALL;
345}
346
347/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
348/// UNKNOWN_LIBCALL if there is none.
349RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
350 if (OpVT == MVT::i32) {
351 if (RetVT == MVT::f32)
352 return UINTTOFP_I32_F32;
353 else if (RetVT == MVT::f64)
354 return UINTTOFP_I32_F64;
355 else if (RetVT == MVT::f80)
356 return UINTTOFP_I32_F80;
357 else if (RetVT == MVT::ppcf128)
358 return UINTTOFP_I32_PPCF128;
359 } else if (OpVT == MVT::i64) {
360 if (RetVT == MVT::f32)
361 return UINTTOFP_I64_F32;
362 else if (RetVT == MVT::f64)
363 return UINTTOFP_I64_F64;
364 else if (RetVT == MVT::f80)
365 return UINTTOFP_I64_F80;
366 else if (RetVT == MVT::ppcf128)
367 return UINTTOFP_I64_PPCF128;
368 } else if (OpVT == MVT::i128) {
369 if (RetVT == MVT::f32)
370 return UINTTOFP_I128_F32;
371 else if (RetVT == MVT::f64)
372 return UINTTOFP_I128_F64;
373 else if (RetVT == MVT::f80)
374 return UINTTOFP_I128_F80;
375 else if (RetVT == MVT::ppcf128)
376 return UINTTOFP_I128_PPCF128;
377 }
378 return UNKNOWN_LIBCALL;
379}
380
Evan Chengd385fd62007-01-31 09:29:11 +0000381/// InitCmpLibcallCCs - Set default comparison libcall CC.
382///
383static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
384 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
385 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
386 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
387 CCs[RTLIB::UNE_F32] = ISD::SETNE;
388 CCs[RTLIB::UNE_F64] = ISD::SETNE;
389 CCs[RTLIB::OGE_F32] = ISD::SETGE;
390 CCs[RTLIB::OGE_F64] = ISD::SETGE;
391 CCs[RTLIB::OLT_F32] = ISD::SETLT;
392 CCs[RTLIB::OLT_F64] = ISD::SETLT;
393 CCs[RTLIB::OLE_F32] = ISD::SETLE;
394 CCs[RTLIB::OLE_F64] = ISD::SETLE;
395 CCs[RTLIB::OGT_F32] = ISD::SETGT;
396 CCs[RTLIB::OGT_F64] = ISD::SETGT;
397 CCs[RTLIB::UO_F32] = ISD::SETNE;
398 CCs[RTLIB::UO_F64] = ISD::SETNE;
399 CCs[RTLIB::O_F32] = ISD::SETEQ;
400 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000401}
402
Chris Lattner310968c2005-01-07 07:44:53 +0000403TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000404 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000405 // All operations default to being supported.
406 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000407 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000408 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000409 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
410 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000411 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000412
Chris Lattner1a3048b2007-12-22 20:47:56 +0000413 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000414 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000415 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000416 for (unsigned IM = (unsigned)ISD::PRE_INC;
417 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000418 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
419 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000420 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000421
422 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000423 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000424 }
Evan Chengd2cde682008-03-10 19:38:10 +0000425
426 // Most targets ignore the @llvm.prefetch intrinsic.
427 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000428
429 // ConstantFP nodes default to expand. Targets can either change this to
430 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
431 // to optimize expansions for certain constants.
432 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
433 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
434 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000435
Dale Johannesen0bb41602008-09-22 21:57:32 +0000436 // These library functions default to expand.
437 setOperationAction(ISD::FLOG , MVT::f64, Expand);
438 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
439 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
440 setOperationAction(ISD::FEXP , MVT::f64, Expand);
441 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
442 setOperationAction(ISD::FLOG , MVT::f32, Expand);
443 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
444 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
445 setOperationAction(ISD::FEXP , MVT::f32, Expand);
446 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
447
Chris Lattner41bab0b2008-01-15 21:58:08 +0000448 // Default ISD::TRAP to expand (which turns it into abort).
449 setOperationAction(ISD::TRAP, MVT::Other, Expand);
450
Owen Andersona69571c2006-05-03 01:29:57 +0000451 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000452 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000453 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000454 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000455 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000456 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000457 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000458 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000459 UseUnderscoreSetJmp = false;
460 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000461 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000462 IntDivIsCheap = false;
463 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000464 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000465 ExceptionPointerRegister = 0;
466 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000467 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000468 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000469 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000470 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000471 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000472 IfCvtDupBlockSizeLimit = 0;
473 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000474
475 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000476 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000477
478 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000479 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
480 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000481 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000482}
483
Chris Lattnercba82f92005-01-16 07:28:11 +0000484TargetLowering::~TargetLowering() {}
485
Chris Lattner310968c2005-01-07 07:44:53 +0000486/// computeRegisterProperties - Once all of the register classes are added,
487/// this allows us to compute derived properties we expose.
488void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000489 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000490 "Too many value types for ValueTypeActions to hold!");
491
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000492 // Everything defaults to needing one register.
493 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000494 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000495 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000496 }
497 // ...except isVoid, which doesn't need any registers.
498 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000499
Chris Lattner310968c2005-01-07 07:44:53 +0000500 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000501 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000502 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
503 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
504
505 // Every integer value type larger than this largest register takes twice as
506 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000507 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
508 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
509 if (!EVT.isInteger())
510 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000511 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
513 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
514 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000515 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000516
517 // Inspect all of the ValueType's smaller than the largest integer
518 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000519 unsigned LegalIntReg = LargestIntReg;
520 for (unsigned IntReg = LargestIntReg - 1;
521 IntReg >= (unsigned)MVT::i1; --IntReg) {
522 MVT IVT = (MVT::SimpleValueType)IntReg;
523 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000524 LegalIntReg = IntReg;
525 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000526 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
527 (MVT::SimpleValueType)LegalIntReg;
528 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000529 }
530 }
531
Dale Johannesen161e8972007-10-05 20:04:43 +0000532 // ppcf128 type is really two f64's.
533 if (!isTypeLegal(MVT::ppcf128)) {
534 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
535 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
536 TransformToType[MVT::ppcf128] = MVT::f64;
537 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
538 }
539
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000540 // Decide how to handle f64. If the target does not have native f64 support,
541 // expand it to i64 and we will be generating soft float library calls.
542 if (!isTypeLegal(MVT::f64)) {
543 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
544 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
545 TransformToType[MVT::f64] = MVT::i64;
546 ValueTypeActions.setTypeAction(MVT::f64, Expand);
547 }
548
549 // Decide how to handle f32. If the target does not have native support for
550 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
551 if (!isTypeLegal(MVT::f32)) {
552 if (isTypeLegal(MVT::f64)) {
553 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
554 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
555 TransformToType[MVT::f32] = MVT::f64;
556 ValueTypeActions.setTypeAction(MVT::f32, Promote);
557 } else {
558 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
559 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
560 TransformToType[MVT::f32] = MVT::i32;
561 ValueTypeActions.setTypeAction(MVT::f32, Expand);
562 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000563 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000564
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000565 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000566 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
567 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
568 MVT VT = (MVT::SimpleValueType)i;
569 if (!isTypeLegal(VT)) {
570 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000571 unsigned NumIntermediates;
572 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000573 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000574 IntermediateVT, NumIntermediates,
575 RegisterVT);
576 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000577
578 // Determine if there is a legal wider type.
579 bool IsLegalWiderType = false;
580 MVT EltVT = VT.getVectorElementType();
581 unsigned NElts = VT.getVectorNumElements();
582 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
583 MVT SVT = (MVT::SimpleValueType)nVT;
584 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
585 SVT.getVectorNumElements() > NElts) {
586 TransformToType[i] = SVT;
587 ValueTypeActions.setTypeAction(VT, Promote);
588 IsLegalWiderType = true;
589 break;
590 }
591 }
592 if (!IsLegalWiderType) {
593 MVT NVT = VT.getPow2VectorType();
594 if (NVT == VT) {
595 // Type is already a power of 2. The default action is to split.
596 TransformToType[i] = MVT::Other;
597 ValueTypeActions.setTypeAction(VT, Expand);
598 } else {
599 TransformToType[i] = NVT;
600 ValueTypeActions.setTypeAction(VT, Promote);
601 }
602 }
Dan Gohman7f321562007-06-25 16:23:39 +0000603 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000604 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000605}
Chris Lattnercba82f92005-01-16 07:28:11 +0000606
Evan Cheng72261582005-12-20 06:22:03 +0000607const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
608 return NULL;
609}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000610
Scott Michel5b8f82e2008-03-10 15:42:14 +0000611
Duncan Sands5480c042009-01-01 15:52:00 +0000612MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000613 return getValueType(TD->getIntPtrType());
614}
615
616
Dan Gohman7f321562007-06-25 16:23:39 +0000617/// getVectorTypeBreakdown - Vector types are broken down into some number of
618/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000619/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000620/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000621///
Dan Gohman7f321562007-06-25 16:23:39 +0000622/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000623/// register. It also returns the VT and quantity of the intermediate values
624/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000625///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
627 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000628 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000629 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000630 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000631 unsigned NumElts = VT.getVectorNumElements();
632 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000633
634 unsigned NumVectorRegs = 1;
635
Nate Begemand73ab882007-11-27 19:28:48 +0000636 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
637 // could break down into LHS/RHS like LegalizeDAG does.
638 if (!isPowerOf2_32(NumElts)) {
639 NumVectorRegs = NumElts;
640 NumElts = 1;
641 }
642
Chris Lattnerdc879292006-03-31 00:28:56 +0000643 // Divide the input until we get to a supported size. This will always
644 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000645 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000646 NumElts >>= 1;
647 NumVectorRegs <<= 1;
648 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000649
650 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000651
Duncan Sands83ec4b62008-06-06 12:08:01 +0000652 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000653 if (!isTypeLegal(NewVT))
654 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000655 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000656
Duncan Sands83ec4b62008-06-06 12:08:01 +0000657 MVT DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000658 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000659 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000660 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000661 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000662 } else {
663 // Otherwise, promotion or legal types use the same number of registers as
664 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000665 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000666 }
667
Evan Chenge9b3da12006-05-17 18:10:06 +0000668 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000669}
670
Mon P Wang0c397192008-10-30 08:01:45 +0000671/// getWidenVectorType: given a vector type, returns the type to widen to
672/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
673/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000674/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000675/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000676MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000677 assert(VT.isVector());
678 if (isTypeLegal(VT))
679 return VT;
680
681 // Default is not to widen until moved to LegalizeTypes
682 return MVT::Other;
683}
684
Evan Cheng3ae05432008-01-24 00:22:01 +0000685/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000686/// function arguments in the caller parameter area. This is the actual
687/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000688unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000689 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000690}
691
Dan Gohman475871a2008-07-27 21:46:04 +0000692SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
693 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000694 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000695 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000696 return Table;
697}
698
Dan Gohman6520e202008-10-18 02:06:02 +0000699bool
700TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
701 // Assume that everything is safe in static mode.
702 if (getTargetMachine().getRelocationModel() == Reloc::Static)
703 return true;
704
705 // In dynamic-no-pic mode, assume that known defined values are safe.
706 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
707 GA &&
708 !GA->getGlobal()->isDeclaration() &&
709 !GA->getGlobal()->mayBeOverridden())
710 return true;
711
712 // Otherwise assume nothing is safe.
713 return false;
714}
715
Chris Lattnereb8146b2006-02-04 02:13:02 +0000716//===----------------------------------------------------------------------===//
717// Optimization Methods
718//===----------------------------------------------------------------------===//
719
Nate Begeman368e18d2006-02-16 21:11:51 +0000720/// ShrinkDemandedConstant - Check to see if the specified operand of the
721/// specified instruction is a constant integer. If so, check to see if there
722/// are any bits set in the constant that are not demanded. If so, shrink the
723/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000724bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000725 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000726 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerec665152006-02-26 23:36:02 +0000727 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000728 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000729 default: break;
Nate Begemande996292006-02-03 22:24:05 +0000730 case ISD::AND:
Nate Begeman368e18d2006-02-16 21:11:51 +0000731 case ISD::OR:
732 case ISD::XOR:
733 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000734 if (C->getAPIntValue().intersects(~Demanded)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000735 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000736 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000737 DAG.getConstant(Demanded &
738 C->getAPIntValue(),
Nate Begeman368e18d2006-02-16 21:11:51 +0000739 VT));
740 return CombineTo(Op, New);
Nate Begemande996292006-02-03 22:24:05 +0000741 }
Nate Begemande996292006-02-03 22:24:05 +0000742 break;
743 }
744 return false;
745}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000746
Nate Begeman368e18d2006-02-16 21:11:51 +0000747/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
748/// DemandedMask bits of the result of Op are ever used downstream. If we can
749/// use this information to simplify Op, create a new simplified DAG node and
750/// return true, returning the original and new nodes in Old and New. Otherwise,
751/// analyze the expression and return a mask of KnownOne and KnownZero bits for
752/// the expression (used to simplify the caller). The KnownZero/One bits may
753/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000754bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000755 const APInt &DemandedMask,
756 APInt &KnownZero,
757 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000758 TargetLoweringOpt &TLO,
759 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000760 unsigned BitWidth = DemandedMask.getBitWidth();
761 assert(Op.getValueSizeInBits() == BitWidth &&
762 "Mask size mismatches value type size!");
763 APInt NewMask = DemandedMask;
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000764 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000765
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000766 // Don't know anything.
767 KnownZero = KnownOne = APInt(BitWidth, 0);
768
Nate Begeman368e18d2006-02-16 21:11:51 +0000769 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000770 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000771 if (Depth != 0) {
772 // If not at the root, Just compute the KnownZero/KnownOne bits to
773 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000774 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000775 return false;
776 }
777 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000778 // just set the NewMask to all bits.
779 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000780 } else if (DemandedMask == 0) {
781 // Not demanding any bits from Op.
782 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000783 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000784 return false;
785 } else if (Depth == 6) { // Limit search depth.
786 return false;
787 }
788
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000789 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000790 switch (Op.getOpcode()) {
791 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000792 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000793 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
794 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000795 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000796 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000797 // If the RHS is a constant, check to see if the LHS would be zero without
798 // using the bits from the RHS. Below, we use knowledge about the RHS to
799 // simplify the LHS, here we're using information from the LHS to simplify
800 // the RHS.
801 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000802 APInt LHSZero, LHSOne;
803 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000804 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000805 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000806 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000807 return TLO.CombineTo(Op, Op.getOperand(0));
808 // If any of the set bits in the RHS are known zero on the LHS, shrink
809 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000810 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000811 return true;
812 }
813
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000814 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000815 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000816 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000817 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000818 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000819 KnownZero2, KnownOne2, TLO, Depth+1))
820 return true;
821 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
822
823 // If all of the demanded bits are known one on one side, return the other.
824 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000825 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000826 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000827 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000828 return TLO.CombineTo(Op, Op.getOperand(1));
829 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000830 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000831 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
832 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000833 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000834 return true;
Chris Lattner5f0c6582006-02-27 00:22:28 +0000835
Nate Begeman368e18d2006-02-16 21:11:51 +0000836 // Output known-1 bits are only known if set in both the LHS & RHS.
837 KnownOne &= KnownOne2;
838 // Output known-0 are known to be clear if zero in either the LHS | RHS.
839 KnownZero |= KnownZero2;
840 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000841 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000843 KnownOne, TLO, Depth+1))
844 return true;
845 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000846 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000847 KnownZero2, KnownOne2, TLO, Depth+1))
848 return true;
849 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
850
851 // If all of the demanded bits are known zero on one side, return the other.
852 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000853 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000854 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000855 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000856 return TLO.CombineTo(Op, Op.getOperand(1));
857 // If all of the potentially set bits on one side are known to be set on
858 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000859 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000860 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000861 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000862 return TLO.CombineTo(Op, Op.getOperand(1));
863 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000865 return true;
866
867 // Output known-0 bits are only known if clear in both the LHS & RHS.
868 KnownZero &= KnownZero2;
869 // Output known-1 are known to be set if set in either the LHS | RHS.
870 KnownOne |= KnownOne2;
871 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000872 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000873 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 KnownOne, TLO, Depth+1))
875 return true;
876 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000877 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000878 KnownOne2, TLO, Depth+1))
879 return true;
880 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
881
882 // If all of the demanded bits are known zero on one side, return the other.
883 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000884 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000885 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000886 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000887 return TLO.CombineTo(Op, Op.getOperand(1));
Chris Lattner3687c1a2006-11-27 21:50:02 +0000888
889 // If all of the unknown bits are known to be zero on one side or the other
890 // (but not both) turn this into an *inclusive* or.
891 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000892 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000893 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000894 Op.getOperand(0),
895 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000896
897 // Output known-0 bits are known if clear or set in both the LHS & RHS.
898 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
899 // Output known-1 are known to be set if set in only one of the LHS, RHS.
900 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
901
Nate Begeman368e18d2006-02-16 21:11:51 +0000902 // If all of the demanded bits on one side are known, and all of the set
903 // bits on that side are also known to be set on the other side, turn this
904 // into an AND, as we know the bits will be cleared.
905 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000906 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000907 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000908 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000910 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
911 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000912 }
913 }
914
915 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000916 // for XOR, we prefer to force bits to 1 if they will make a -1.
917 // if we can't force bits, try to shrink constant
918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
919 APInt Expanded = C->getAPIntValue() | (~NewMask);
920 // if we can expand it to have all bits set, do it
921 if (Expanded.isAllOnesValue()) {
922 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000923 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000924 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000925 TLO.DAG.getConstant(Expanded, VT));
926 return TLO.CombineTo(Op, New);
927 }
928 // if it already has all the bits set, nothing to change
929 // but don't shrink either!
930 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
931 return true;
932 }
933 }
934
Nate Begeman368e18d2006-02-16 21:11:51 +0000935 KnownZero = KnownZeroOut;
936 KnownOne = KnownOneOut;
937 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000938 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000940 KnownOne, TLO, Depth+1))
941 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000942 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000943 KnownOne2, TLO, Depth+1))
944 return true;
945 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
946 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
947
948 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000949 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000950 return true;
951
952 // Only known if known in both the LHS and RHS.
953 KnownOne &= KnownOne2;
954 KnownZero &= KnownZero2;
955 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000956 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000958 KnownOne, TLO, Depth+1))
959 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000961 KnownOne2, TLO, Depth+1))
962 return true;
963 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
964 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
965
966 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000968 return true;
969
970 // Only known if known in both the LHS and RHS.
971 KnownOne &= KnownOne2;
972 KnownZero &= KnownZero2;
973 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000974 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000977 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000978
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000979 // If the shift count is an invalid immediate, don't do anything.
980 if (ShAmt >= BitWidth)
981 break;
982
Chris Lattner895c4ab2007-04-17 21:14:16 +0000983 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
984 // single shift. We can do this if the bottom bits (which are shifted
985 // out) are never demanded.
986 if (InOp.getOpcode() == ISD::SRL &&
987 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000988 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000989 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000990 unsigned Opc = ISD::SHL;
991 int Diff = ShAmt-C1;
992 if (Diff < 0) {
993 Diff = -Diff;
994 Opc = ISD::SRL;
995 }
996
Dan Gohman475871a2008-07-27 21:46:04 +0000997 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000998 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000999 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001000 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001001 InOp.getOperand(0), NewSA));
1002 }
1003 }
1004
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001005 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001006 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001007 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001008 KnownZero <<= SA->getZExtValue();
1009 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001010 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001011 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001012 }
1013 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 case ISD::SRL:
1015 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001016 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001017 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001019 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001020
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001021 // If the shift count is an invalid immediate, don't do anything.
1022 if (ShAmt >= BitWidth)
1023 break;
1024
Chris Lattner895c4ab2007-04-17 21:14:16 +00001025 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1026 // single shift. We can do this if the top bits (which are shifted out)
1027 // are never demanded.
1028 if (InOp.getOpcode() == ISD::SHL &&
1029 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001031 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001032 unsigned Opc = ISD::SRL;
1033 int Diff = ShAmt-C1;
1034 if (Diff < 0) {
1035 Diff = -Diff;
1036 Opc = ISD::SHL;
1037 }
1038
Dan Gohman475871a2008-07-27 21:46:04 +00001039 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001040 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001041 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001042 InOp.getOperand(0), NewSA));
1043 }
1044 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001045
1046 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 KnownZero, KnownOne, TLO, Depth+1))
1049 return true;
1050 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 KnownZero = KnownZero.lshr(ShAmt);
1052 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001053
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001055 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001056 }
1057 break;
1058 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001059 // If this is an arithmetic shift right and only the low-bit is set, we can
1060 // always convert this into a logical shr, even if the shift amount is
1061 // variable. The low bit of the shift cannot be an input sign bit unless
1062 // the shift amount is >= the size of the datatype, which is undefined.
1063 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001064 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001065 Op.getOperand(0), Op.getOperand(1)));
1066
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001069 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001070
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001071 // If the shift count is an invalid immediate, don't do anything.
1072 if (ShAmt >= BitWidth)
1073 break;
1074
1075 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001076
1077 // If any of the demanded bits are produced by the sign extension, we also
1078 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001079 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1080 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001081 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001082
1083 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001084 KnownZero, KnownOne, TLO, Depth+1))
1085 return true;
1086 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001087 KnownZero = KnownZero.lshr(ShAmt);
1088 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001089
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001090 // Handle the sign bit, adjusted to where it is now in the mask.
1091 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001092
1093 // If the input sign bit is known to be zero, or if none of the top bits
1094 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001095 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001096 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1097 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001098 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001100 KnownOne |= HighBits;
1101 }
1102 }
1103 break;
1104 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001105 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001106
Chris Lattnerec665152006-02-26 23:36:02 +00001107 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001108 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001109 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001110 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001111 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001112
Chris Lattnerec665152006-02-26 23:36:02 +00001113 // If none of the extended bits are demanded, eliminate the sextinreg.
1114 if (NewBits == 0)
1115 return TLO.CombineTo(Op, Op.getOperand(0));
1116
Duncan Sands83ec4b62008-06-06 12:08:01 +00001117 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001118 InSignBit.zext(BitWidth);
1119 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001120 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001121 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001122
Chris Lattnerec665152006-02-26 23:36:02 +00001123 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001124 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001125 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001126
1127 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1128 KnownZero, KnownOne, TLO, Depth+1))
1129 return true;
1130 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1131
1132 // If the sign bit of the input is known set or clear, then we know the
1133 // top bits of the result.
1134
Chris Lattnerec665152006-02-26 23:36:02 +00001135 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001136 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001137 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001138 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001139
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001140 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001141 KnownOne |= NewBits;
1142 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001143 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001144 KnownZero &= ~NewBits;
1145 KnownOne &= ~NewBits;
1146 }
1147 break;
1148 }
Chris Lattnerec665152006-02-26 23:36:02 +00001149 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001150 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1151 APInt InMask = NewMask;
1152 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001153
1154 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 APInt NewBits =
1156 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1157 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001158 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001159 Op.getValueType(),
1160 Op.getOperand(0)));
1161
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001162 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001163 KnownZero, KnownOne, TLO, Depth+1))
1164 return true;
1165 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001166 KnownZero.zext(BitWidth);
1167 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001168 KnownZero |= NewBits;
1169 break;
1170 }
1171 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001172 MVT InVT = Op.getOperand(0).getValueType();
1173 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001175 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001176 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001177
1178 // If none of the top bits are demanded, convert this into an any_extend.
1179 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001180 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1181 Op.getValueType(),
1182 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001183
1184 // Since some of the sign extended bits are demanded, we know that the sign
1185 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001187 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001188 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001189
1190 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1191 KnownOne, TLO, Depth+1))
1192 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001193 KnownZero.zext(BitWidth);
1194 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001195
1196 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001197 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001198 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001199 Op.getValueType(),
1200 Op.getOperand(0)));
1201
1202 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001203 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001204 KnownOne |= NewBits;
1205 KnownZero &= ~NewBits;
1206 } else { // Otherwise, top bits aren't known.
1207 KnownOne &= ~NewBits;
1208 KnownZero &= ~NewBits;
1209 }
1210 break;
1211 }
1212 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1214 APInt InMask = NewMask;
1215 InMask.trunc(OperandBitWidth);
1216 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001217 KnownZero, KnownOne, TLO, Depth+1))
1218 return true;
1219 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 KnownZero.zext(BitWidth);
1221 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001222 break;
1223 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001224 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001225 // Simplify the input, using demanded bit information, and compute the known
1226 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001227 APInt TruncMask = NewMask;
1228 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1229 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001230 KnownZero, KnownOne, TLO, Depth+1))
1231 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001232 KnownZero.trunc(BitWidth);
1233 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001234
1235 // If the input is only used by this truncate, see if we can shrink it based
1236 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001237 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001238 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001240 switch (In.getOpcode()) {
1241 default: break;
1242 case ISD::SRL:
1243 // Shrink SRL by a constant if none of the high bits shifted in are
1244 // demanded.
1245 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1247 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001248 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001249 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001250
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001251 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001252 // None of the shifted in bits are needed. Add a truncate of the
1253 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001254 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001255 Op.getValueType(),
1256 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001257 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1258 Op.getValueType(),
1259 NewTrunc,
1260 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001261 }
1262 }
1263 break;
1264 }
1265 }
1266
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001267 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001268 break;
1269 }
Chris Lattnerec665152006-02-26 23:36:02 +00001270 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001272 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001273 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001274 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001275 KnownZero, KnownOne, TLO, Depth+1))
1276 return true;
1277 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001279 break;
1280 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001281 case ISD::BIT_CONVERT:
1282#if 0
1283 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1284 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001285 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001286 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1287 !MVT::isVector(Op.getOperand(0).getValueType())) {
1288 // Only do this xform if FGETSIGN is valid or if before legalize.
1289 if (!TLO.AfterLegalize ||
1290 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1291 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1292 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001294 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001295 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001296 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001297 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1298 Sign, ShAmt));
1299 }
1300 }
1301#endif
1302 break;
Dan Gohman54eed372008-05-06 00:53:29 +00001303 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001304 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001306 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001307 }
Chris Lattnerec665152006-02-26 23:36:02 +00001308
1309 // If we know the value of all of the demanded bits, return this as a
1310 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001311 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001312 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1313
Nate Begeman368e18d2006-02-16 21:11:51 +00001314 return false;
1315}
1316
Nate Begeman368e18d2006-02-16 21:11:51 +00001317/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1318/// in Mask are known to be either zero or one and return them in the
1319/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001320void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001321 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001322 APInt &KnownZero,
1323 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001324 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001325 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001326 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1327 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1328 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1329 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001330 "Should use MaskedValueIsZero if you don't know whether Op"
1331 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001332 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001333}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001334
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001335/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1336/// targets that want to expose additional information about sign bits to the
1337/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001338unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001339 unsigned Depth) const {
1340 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1341 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1342 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1343 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1344 "Should use ComputeNumSignBits if you don't know whether Op"
1345 " is a target node!");
1346 return 1;
1347}
1348
Dan Gohmane5af2d32009-01-29 01:59:02 +00001349static bool ValueHasAtMostOneBitSet(SDValue Val, const SelectionDAG &DAG) {
1350 // Logical shift right or left won't ever introduce new set bits.
1351 // We check for this case because we don't care which bits are
1352 // set, but ComputeMaskedBits won't know anything unless it can
1353 // determine which specific bits may be set.
1354 if (Val.getOpcode() == ISD::SHL || Val.getOpcode() == ISD::SRL)
1355 return ValueHasAtMostOneBitSet(Val.getOperand(0), DAG);
1356
1357 MVT OpVT = Val.getValueType();
1358 unsigned BitWidth = OpVT.getSizeInBits();
1359 APInt Mask = APInt::getAllOnesValue(BitWidth);
1360 APInt KnownZero, KnownOne;
1361 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
1362 return KnownZero.countPopulation() == BitWidth - 1;
1363}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001364
Evan Chengfa1eb272007-02-08 22:13:59 +00001365/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001366/// and cc. If it is unable to simplify it, return a null SDValue.
1367SDValue
1368TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001369 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001370 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001371 SelectionDAG &DAG = DCI.DAG;
1372
1373 // These setcc operations always fold.
1374 switch (Cond) {
1375 default: break;
1376 case ISD::SETFALSE:
1377 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1378 case ISD::SETTRUE:
1379 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1380 }
1381
Gabor Greifba36cb52008-08-28 21:40:38 +00001382 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001383 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001384 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001385 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001386 } else {
1387 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1388 // equality comparison, then we're just comparing whether X itself is
1389 // zero.
1390 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1391 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1392 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001393 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001394 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001395 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001396 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1397 // (srl (ctlz x), 5) == 0 -> X != 0
1398 // (srl (ctlz x), 5) != 1 -> X != 0
1399 Cond = ISD::SETNE;
1400 } else {
1401 // (srl (ctlz x), 5) != 0 -> X == 0
1402 // (srl (ctlz x), 5) == 1 -> X == 0
1403 Cond = ISD::SETEQ;
1404 }
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001406 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001407 Zero, Cond);
1408 }
1409 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001410
1411 // If the LHS is '(and load, const)', the RHS is 0,
1412 // the test is for equality or unsigned, and all 1 bits of the const are
1413 // in the same partial word, see if we can shorten the load.
1414 if (DCI.isBeforeLegalize() &&
1415 N0.getOpcode() == ISD::AND && C1 == 0 &&
1416 isa<LoadSDNode>(N0.getOperand(0)) &&
1417 N0.getOperand(0).getNode()->hasOneUse() &&
1418 isa<ConstantSDNode>(N0.getOperand(1))) {
1419 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1420 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001421 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001422 unsigned bestWidth = 0, bestOffset = 0;
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001423 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001424 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001425 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1426 // 8 bits, but have to be careful...
1427 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1428 origWidth = Lod->getMemoryVT().getSizeInBits();
Dale Johannesen89217a62008-11-07 01:28:02 +00001429 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1430 uint64_t newMask = (1ULL << width) - 1;
1431 for (unsigned offset=0; offset<origWidth/width; offset++) {
1432 if ((newMask & Mask)==Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001433 if (!TD->isLittleEndian())
1434 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001435 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001436 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001437 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001438 bestWidth = width;
1439 break;
1440 }
1441 newMask = newMask << width;
1442 }
1443 }
1444 }
1445 if (bestWidth) {
1446 MVT newVT = MVT::getIntegerVT(bestWidth);
1447 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001448 MVT PtrType = Lod->getOperand(1).getValueType();
1449 SDValue Ptr = Lod->getBasePtr();
1450 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001451 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001452 DAG.getConstant(bestOffset, PtrType));
1453 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001454 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001455 Lod->getSrcValue(),
1456 Lod->getSrcValueOffset() + bestOffset,
1457 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001458 return DAG.getSetCC(dl, VT,
1459 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001460 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001461 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001462 }
1463 }
1464 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001465
Evan Chengfa1eb272007-02-08 22:13:59 +00001466 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1467 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001468 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001469
1470 // If the comparison constant has bits in the upper part, the
1471 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001472 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1473 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001474 switch (Cond) {
1475 case ISD::SETUGT:
1476 case ISD::SETUGE:
1477 case ISD::SETEQ: return DAG.getConstant(0, VT);
1478 case ISD::SETULT:
1479 case ISD::SETULE:
1480 case ISD::SETNE: return DAG.getConstant(1, VT);
1481 case ISD::SETGT:
1482 case ISD::SETGE:
1483 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001484 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001485 case ISD::SETLT:
1486 case ISD::SETLE:
1487 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001488 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001489 default:
1490 break;
1491 }
1492 }
1493
1494 // Otherwise, we can perform the comparison with the low bits.
1495 switch (Cond) {
1496 case ISD::SETEQ:
1497 case ISD::SETNE:
1498 case ISD::SETUGT:
1499 case ISD::SETUGE:
1500 case ISD::SETULT:
1501 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001502 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001503 DAG.getConstant(APInt(C1).trunc(InSize),
1504 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001505 Cond);
1506 default:
1507 break; // todo, be more careful with signed comparisons
1508 }
1509 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1510 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001511 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1512 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1513 MVT ExtDstTy = N0.getValueType();
1514 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001515
1516 // If the extended part has any inconsistent bits, it cannot ever
1517 // compare equal. In other words, they have to be all ones or all
1518 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001519 APInt ExtBits =
1520 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001521 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1522 return DAG.getConstant(Cond == ISD::SETNE, VT);
1523
Dan Gohman475871a2008-07-27 21:46:04 +00001524 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001526 if (Op0Ty == ExtSrcTy) {
1527 ZextOp = N0.getOperand(0);
1528 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001529 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001530 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001531 DAG.getConstant(Imm, Op0Ty));
1532 }
1533 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001534 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001535 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001536 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001537 DAG.getConstant(C1 & APInt::getLowBitsSet(
1538 ExtDstTyBits,
1539 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001540 ExtDstTy),
1541 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001542 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001543 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1544
1545 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1546 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001547 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001548 if (TrueWhenTrue)
1549 return N0;
1550
1551 // Invert the condition.
1552 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1553 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001554 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001555 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001556 }
1557
1558 if ((N0.getOpcode() == ISD::XOR ||
1559 (N0.getOpcode() == ISD::AND &&
1560 N0.getOperand(0).getOpcode() == ISD::XOR &&
1561 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1562 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001563 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001564 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1565 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001566 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001567 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001568 APInt::getHighBitsSet(BitWidth,
1569 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001570 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001572 if (N0.getOpcode() == ISD::XOR)
1573 Val = N0.getOperand(0);
1574 else {
1575 assert(N0.getOpcode() == ISD::AND &&
1576 N0.getOperand(0).getOpcode() == ISD::XOR);
1577 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001578 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001579 N0.getOperand(0).getOperand(0),
1580 N0.getOperand(1));
1581 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001582 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001583 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1584 }
1585 }
1586 }
1587
Dan Gohman3370dd72008-03-03 22:37:52 +00001588 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001589 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001590 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001591 MinVal = APInt::getSignedMinValue(OperandBitSize);
1592 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001593 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001594 MinVal = APInt::getMinValue(OperandBitSize);
1595 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001596 }
1597
1598 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1599 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1600 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001601 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001602 return DAG.getSetCC(dl, VT, N0,
1603 DAG.getConstant(C1-1, N1.getValueType()),
1604 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001605 }
1606
1607 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1608 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001609 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001610 return DAG.getSetCC(dl, VT, N0,
1611 DAG.getConstant(C1+1, N1.getValueType()),
1612 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001613 }
1614
1615 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1616 return DAG.getConstant(0, VT); // X < MIN --> false
1617 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1618 return DAG.getConstant(1, VT); // X >= MIN --> true
1619 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1620 return DAG.getConstant(0, VT); // X > MAX --> false
1621 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1622 return DAG.getConstant(1, VT); // X <= MAX --> true
1623
1624 // Canonicalize setgt X, Min --> setne X, Min
1625 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001626 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001627 // Canonicalize setlt X, Max --> setne X, Max
1628 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001629 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001630
1631 // If we have setult X, 1, turn it into seteq X, 0
1632 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001633 return DAG.getSetCC(dl, VT, N0,
1634 DAG.getConstant(MinVal, N0.getValueType()),
1635 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001636 // If we have setugt X, Max-1, turn it into seteq X, Max
1637 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001638 return DAG.getSetCC(dl, VT, N0,
1639 DAG.getConstant(MaxVal, N0.getValueType()),
1640 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001641
1642 // If we have "setcc X, C0", check to see if we can shrink the immediate
1643 // by changing cc.
1644
1645 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001646 if (Cond == ISD::SETUGT &&
1647 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001648 return DAG.getSetCC(dl, VT, N0,
1649 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001650 ISD::SETLT);
1651
Eli Friedman86f874d2008-11-30 04:59:26 +00001652 // SETULT X, SINTMIN -> SETGT X, -1
1653 if (Cond == ISD::SETULT &&
1654 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1655 SDValue ConstMinusOne =
1656 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1657 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001658 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001659 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001660
1661 // Fold bit comparisons when we can.
1662 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1663 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1664 if (ConstantSDNode *AndRHS =
1665 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001666 MVT ShiftTy = DCI.isBeforeLegalize() ?
1667 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001668 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1669 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001670 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001671 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001672 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1673 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001674 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001675 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001676 // (X & 8) == 8 --> (X & 8) >> 3
1677 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001678 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001679 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001680 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001681 }
1682 }
1683 }
1684 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001685 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001686 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001687 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001688 }
1689
Gabor Greifba36cb52008-08-28 21:40:38 +00001690 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001691 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001692 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001693 if (O.getNode()) return O;
1694 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001695 // If the RHS of an FP comparison is a constant, simplify it away in
1696 // some cases.
1697 if (CFP->getValueAPF().isNaN()) {
1698 // If an operand is known to be a nan, we can fold it.
1699 switch (ISD::getUnorderedFlavor(Cond)) {
1700 default: assert(0 && "Unknown flavor!");
1701 case 0: // Known false.
1702 return DAG.getConstant(0, VT);
1703 case 1: // Known true.
1704 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001705 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001706 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001707 }
1708 }
1709
1710 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1711 // constant if knowing that the operand is non-nan is enough. We prefer to
1712 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1713 // materialize 0.0.
1714 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001715 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001716 }
1717
1718 if (N0 == N1) {
1719 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001720 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001721 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1722 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1723 if (UOF == 2) // FP operators that are undefined on NaNs.
1724 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1725 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1726 return DAG.getConstant(UOF, VT);
1727 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1728 // if it is not already.
1729 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1730 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001731 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001732 }
1733
1734 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001735 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001736 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1737 N0.getOpcode() == ISD::XOR) {
1738 // Simplify (X+Y) == (X+Z) --> Y == Z
1739 if (N0.getOpcode() == N1.getOpcode()) {
1740 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001741 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001742 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001743 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001744 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1745 // If X op Y == Y op X, try other combinations.
1746 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001747 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1748 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001749 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001750 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1751 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001752 }
1753 }
1754
1755 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1756 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1757 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001759 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001760 DAG.getConstant(RHSC->getAPIntValue()-
1761 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001762 N0.getValueType()), Cond);
1763 }
1764
1765 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1766 if (N0.getOpcode() == ISD::XOR)
1767 // If we know that all of the inverted bits are zero, don't bother
1768 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001769 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1770 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001771 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001772 DAG.getConstant(LHSR->getAPIntValue() ^
1773 RHSC->getAPIntValue(),
1774 N0.getValueType()),
1775 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001776 }
1777
1778 // Turn (C1-X) == C2 --> X == C1-C2
1779 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001780 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001781 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001782 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001783 DAG.getConstant(SUBC->getAPIntValue() -
1784 RHSC->getAPIntValue(),
1785 N0.getValueType()),
1786 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001787 }
1788 }
1789 }
1790
1791 // Simplify (X+Z) == X --> Z == 0
1792 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001793 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001794 DAG.getConstant(0, N0.getValueType()), Cond);
1795 if (N0.getOperand(1) == N1) {
1796 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001797 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001798 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001799 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001800 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1801 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001802 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001803 N1,
1804 DAG.getConstant(1, getShiftAmountTy()));
1805 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001806 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001807 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001808 }
1809 }
1810 }
1811
1812 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1813 N1.getOpcode() == ISD::XOR) {
1814 // Simplify X == (X+Z) --> Z == 0
1815 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001816 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001817 DAG.getConstant(0, N1.getValueType()), Cond);
1818 } else if (N1.getOperand(1) == N0) {
1819 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001820 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001821 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001822 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001823 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1824 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001825 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001826 DAG.getConstant(1, getShiftAmountTy()));
1827 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001828 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001829 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001830 }
1831 }
1832 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001833
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001834 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001835 if (N0.getOpcode() == ISD::AND)
1836 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
1837 if (ValueHasAtMostOneBitSet(N1, DAG)) {
1838 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1839 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001840 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001841 }
1842 }
1843 if (N1.getOpcode() == ISD::AND)
1844 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
1845 if (ValueHasAtMostOneBitSet(N0, DAG)) {
1846 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1847 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001848 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001849 }
1850 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001851 }
1852
1853 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001855 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1856 switch (Cond) {
1857 default: assert(0 && "Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001858 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001859 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1860 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001861 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001862 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001863 break;
1864 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001865 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001866 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001867 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1868 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001869 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00001870 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001871 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001872 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001874 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1875 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001876 Temp = DAG.getNOT(dl, N1, MVT::i1);
1877 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001878 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001879 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001880 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001881 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1882 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001883 Temp = DAG.getNOT(dl, N0, MVT::i1);
1884 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001885 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001886 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001887 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001888 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1889 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001890 Temp = DAG.getNOT(dl, N1, MVT::i1);
1891 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001892 break;
1893 }
1894 if (VT != MVT::i1) {
1895 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001896 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001897 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001898 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00001899 }
1900 return N0;
1901 }
1902
1903 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001904 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001905}
1906
Evan Chengad4196b2008-05-12 19:56:52 +00001907/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1908/// node is a GlobalAddress + offset.
1909bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
1910 int64_t &Offset) const {
1911 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001912 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1913 GA = GASD->getGlobal();
1914 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001915 return true;
1916 }
1917
1918 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue N1 = N->getOperand(0);
1920 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001921 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001922 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1923 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001924 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001925 return true;
1926 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001927 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001928 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1929 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001930 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001931 return true;
1932 }
1933 }
1934 }
1935 return false;
1936}
1937
1938
1939/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
1940/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
1941/// location that the 'Base' load is loading from.
1942bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
1943 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00001944 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001945 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00001946 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001947 MVT VT = LD->getValueType(0);
1948 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00001949 return false;
1950
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue Loc = LD->getOperand(1);
1952 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00001953 if (Loc.getOpcode() == ISD::FrameIndex) {
1954 if (BaseLoc.getOpcode() != ISD::FrameIndex)
1955 return false;
1956 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
1957 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
1958 int FS = MFI->getObjectSize(FI);
1959 int BFS = MFI->getObjectSize(BFI);
1960 if (FS != BFS || FS != (int)Bytes) return false;
1961 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
1962 }
1963
1964 GlobalValue *GV1 = NULL;
1965 GlobalValue *GV2 = NULL;
1966 int64_t Offset1 = 0;
1967 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00001968 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
1969 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00001970 if (isGA1 && isGA2 && GV1 == GV2)
1971 return Offset1 == (Offset2 + Dist*Bytes);
1972 return false;
1973}
1974
1975
Dan Gohman475871a2008-07-27 21:46:04 +00001976SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001977PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1978 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001979 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001980}
1981
Chris Lattnereb8146b2006-02-04 02:13:02 +00001982//===----------------------------------------------------------------------===//
1983// Inline Assembler Implementation Methods
1984//===----------------------------------------------------------------------===//
1985
Chris Lattner4376fea2008-04-27 00:09:47 +00001986
Chris Lattnereb8146b2006-02-04 02:13:02 +00001987TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001988TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001989 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00001990 if (Constraint.size() == 1) {
1991 switch (Constraint[0]) {
1992 default: break;
1993 case 'r': return C_RegisterClass;
1994 case 'm': // memory
1995 case 'o': // offsetable
1996 case 'V': // not offsetable
1997 return C_Memory;
1998 case 'i': // Simple Integer or Relocatable Constant
1999 case 'n': // Simple Integer
2000 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002001 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002002 case 'I': // Target registers.
2003 case 'J':
2004 case 'K':
2005 case 'L':
2006 case 'M':
2007 case 'N':
2008 case 'O':
2009 case 'P':
2010 return C_Other;
2011 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002012 }
Chris Lattner065421f2007-03-25 02:18:14 +00002013
2014 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2015 Constraint[Constraint.size()-1] == '}')
2016 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002017 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002018}
2019
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002020/// LowerXConstraint - try to replace an X constraint, which matches anything,
2021/// with another that has more specific requirements based on the type of the
2022/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002023const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2024 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002025 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002026 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002027 return "f"; // works for many targets
2028 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002029}
2030
Chris Lattner48884cd2007-08-25 00:47:38 +00002031/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2032/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002033void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002034 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002035 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002036 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002037 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002038 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002039 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002040 case 'X': // Allows any operand; labels (basic block) use this.
2041 if (Op.getOpcode() == ISD::BasicBlock) {
2042 Ops.push_back(Op);
2043 return;
2044 }
2045 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002046 case 'i': // Simple Integer or Relocatable Constant
2047 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002048 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002049 // These operands are interested in values of the form (GV+C), where C may
2050 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2051 // is possible and fine if either GV or C are missing.
2052 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2053 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2054
2055 // If we have "(add GV, C)", pull out GV/C
2056 if (Op.getOpcode() == ISD::ADD) {
2057 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2058 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2059 if (C == 0 || GA == 0) {
2060 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2061 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2062 }
2063 if (C == 0 || GA == 0)
2064 C = 0, GA = 0;
2065 }
2066
2067 // If we find a valid operand, map to the TargetXXX version so that the
2068 // value itself doesn't get selected.
2069 if (GA) { // Either &GV or &GV+C
2070 if (ConstraintLetter != 'n') {
2071 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002072 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002073 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2074 Op.getValueType(), Offs));
2075 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002076 }
2077 }
2078 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002079 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002080 if (ConstraintLetter != 's') {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002081 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue(),
2082 Op.getValueType()));
Chris Lattner48884cd2007-08-25 00:47:38 +00002083 return;
2084 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002085 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002086 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002087 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002088 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002089}
2090
Chris Lattner4ccb0702006-01-26 20:37:03 +00002091std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002092getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002093 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002094 return std::vector<unsigned>();
2095}
2096
2097
2098std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002099getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002100 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002101 if (Constraint[0] != '{')
2102 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002103 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2104
2105 // Remove the braces from around the name.
2106 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002107
2108 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002109 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2110 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002111 E = RI->regclass_end(); RCI != E; ++RCI) {
2112 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002113
2114 // If none of the the value types for this register class are valid, we
2115 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2116 bool isLegal = false;
2117 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2118 I != E; ++I) {
2119 if (isTypeLegal(*I)) {
2120 isLegal = true;
2121 break;
2122 }
2123 }
2124
2125 if (!isLegal) continue;
2126
Chris Lattner1efa40f2006-02-22 00:56:39 +00002127 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2128 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002129 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002130 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002131 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002132 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002133
Chris Lattner1efa40f2006-02-22 00:56:39 +00002134 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002135}
Evan Cheng30b37b52006-03-13 23:18:16 +00002136
2137//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002138// Constraint Selection.
2139
Chris Lattner6bdcda32008-10-17 16:47:46 +00002140/// isMatchingInputConstraint - Return true of this is an input operand that is
2141/// a matching constraint like "4".
2142bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002143 assert(!ConstraintCode.empty() && "No known constraint!");
2144 return isdigit(ConstraintCode[0]);
2145}
2146
2147/// getMatchedOperand - If this is an input matching constraint, this method
2148/// returns the output operand it matches.
2149unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2150 assert(!ConstraintCode.empty() && "No known constraint!");
2151 return atoi(ConstraintCode.c_str());
2152}
2153
2154
Chris Lattner4376fea2008-04-27 00:09:47 +00002155/// getConstraintGenerality - Return an integer indicating how general CT
2156/// is.
2157static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2158 switch (CT) {
2159 default: assert(0 && "Unknown constraint type!");
2160 case TargetLowering::C_Other:
2161 case TargetLowering::C_Unknown:
2162 return 0;
2163 case TargetLowering::C_Register:
2164 return 1;
2165 case TargetLowering::C_RegisterClass:
2166 return 2;
2167 case TargetLowering::C_Memory:
2168 return 3;
2169 }
2170}
2171
2172/// ChooseConstraint - If there are multiple different constraints that we
2173/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002174/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002175/// Other -> immediates and magic values
2176/// Register -> one specific register
2177/// RegisterClass -> a group of regs
2178/// Memory -> memory
2179/// Ideally, we would pick the most specific constraint possible: if we have
2180/// something that fits into a register, we would pick it. The problem here
2181/// is that if we have something that could either be in a register or in
2182/// memory that use of the register could cause selection of *other*
2183/// operands to fail: they might only succeed if we pick memory. Because of
2184/// this the heuristic we use is:
2185///
2186/// 1) If there is an 'other' constraint, and if the operand is valid for
2187/// that constraint, use it. This makes us take advantage of 'i'
2188/// constraints when available.
2189/// 2) Otherwise, pick the most general constraint present. This prefers
2190/// 'm' over 'r', for example.
2191///
2192static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002193 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002195 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2196 unsigned BestIdx = 0;
2197 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2198 int BestGenerality = -1;
2199
2200 // Loop over the options, keeping track of the most general one.
2201 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2202 TargetLowering::ConstraintType CType =
2203 TLI.getConstraintType(OpInfo.Codes[i]);
2204
Chris Lattner5a096902008-04-27 00:37:18 +00002205 // If this is an 'other' constraint, see if the operand is valid for it.
2206 // For example, on X86 we might have an 'rI' constraint. If the operand
2207 // is an integer in the range [0..31] we want to use I (saving a load
2208 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002209 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002210 assert(OpInfo.Codes[i].size() == 1 &&
2211 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002212 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002213 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002214 ResultOps, *DAG);
2215 if (!ResultOps.empty()) {
2216 BestType = CType;
2217 BestIdx = i;
2218 break;
2219 }
2220 }
2221
Chris Lattner4376fea2008-04-27 00:09:47 +00002222 // This constraint letter is more general than the previous one, use it.
2223 int Generality = getConstraintGenerality(CType);
2224 if (Generality > BestGenerality) {
2225 BestType = CType;
2226 BestIdx = i;
2227 BestGenerality = Generality;
2228 }
2229 }
2230
2231 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2232 OpInfo.ConstraintType = BestType;
2233}
2234
2235/// ComputeConstraintToUse - Determines the constraint code and constraint
2236/// type to use for the specific AsmOperandInfo, setting
2237/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002238void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002240 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002241 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002242 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2243
2244 // Single-letter constraints ('r') are very common.
2245 if (OpInfo.Codes.size() == 1) {
2246 OpInfo.ConstraintCode = OpInfo.Codes[0];
2247 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2248 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002249 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002250 }
2251
2252 // 'X' matches anything.
2253 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2254 // Labels and constants are handled elsewhere ('X' is the only thing
2255 // that matches labels).
2256 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2257 isa<ConstantInt>(OpInfo.CallOperandVal))
2258 return;
2259
2260 // Otherwise, try to resolve it to something we know about by looking at
2261 // the actual operand type.
2262 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2263 OpInfo.ConstraintCode = Repl;
2264 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2265 }
2266 }
2267}
2268
2269//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002270// Loop Strength Reduction hooks
2271//===----------------------------------------------------------------------===//
2272
Chris Lattner1436bb62007-03-30 23:14:50 +00002273/// isLegalAddressingMode - Return true if the addressing mode represented
2274/// by AM is legal for this target, for a load/store of the specified type.
2275bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2276 const Type *Ty) const {
2277 // The default implementation of this implements a conservative RISCy, r+r and
2278 // r+i addr mode.
2279
2280 // Allows a sign-extended 16-bit immediate field.
2281 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2282 return false;
2283
2284 // No global is ever allowed as a base.
2285 if (AM.BaseGV)
2286 return false;
2287
2288 // Only support r+r,
2289 switch (AM.Scale) {
2290 case 0: // "r+i" or just "i", depending on HasBaseReg.
2291 break;
2292 case 1:
2293 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2294 return false;
2295 // Otherwise we have r+r or r+i.
2296 break;
2297 case 2:
2298 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2299 return false;
2300 // Allow 2*r as r+r.
2301 break;
2302 }
2303
2304 return true;
2305}
2306
Eli Friedman201c9772008-11-30 06:02:26 +00002307struct mu {
2308 APInt m; // magic number
2309 bool a; // add indicator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002310 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002311};
2312
Eli Friedman201c9772008-11-30 06:02:26 +00002313/// magicu - calculate the magic numbers required to codegen an integer udiv as
2314/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2315static mu magicu(const APInt& d) {
2316 unsigned p;
2317 APInt nc, delta, q1, r1, q2, r2;
2318 struct mu magu;
2319 magu.a = 0; // initialize "add" indicator
2320 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2321 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2322 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
2323
2324 nc = allOnes - (-d).urem(d);
2325 p = d.getBitWidth() - 1; // initialize p
2326 q1 = signedMin.udiv(nc); // initialize q1 = 2p/nc
2327 r1 = signedMin - q1*nc; // initialize r1 = rem(2p,nc)
2328 q2 = signedMax.udiv(d); // initialize q2 = (2p-1)/d
2329 r2 = signedMax - q2*d; // initialize r2 = rem((2p-1),d)
2330 do {
2331 p = p + 1;
2332 if (r1.uge(nc - r1)) {
2333 q1 = q1 + q1 + 1; // update q1
2334 r1 = r1 + r1 - nc; // update r1
2335 }
2336 else {
2337 q1 = q1+q1; // update q1
2338 r1 = r1+r1; // update r1
2339 }
2340 if ((r2 + 1).uge(d - r2)) {
2341 if (q2.uge(signedMax)) magu.a = 1;
2342 q2 = q2+q2 + 1; // update q2
2343 r2 = r2+r2 + 1 - d; // update r2
2344 }
2345 else {
2346 if (q2.uge(signedMin)) magu.a = 1;
2347 q2 = q2+q2; // update q2
2348 r2 = r2+r2 + 1; // update r2
2349 }
2350 delta = d - 1 - r2;
2351 } while (p < d.getBitWidth()*2 &&
2352 (q1.ult(delta) || (q1 == delta && r1 == 0)));
2353 magu.m = q2 + 1; // resulting magic number
2354 magu.s = p - d.getBitWidth(); // resulting shift
2355 return magu;
2356}
2357
2358// Magic for divide replacement
Eli Friedman201c9772008-11-30 06:02:26 +00002359struct ms {
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002360 APInt m; // magic number
2361 unsigned s; // shift amount
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002362};
2363
2364/// magic - calculate the magic numbers required to codegen an integer sdiv as
2365/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2366/// or -1.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002367static ms magic(const APInt& d) {
2368 unsigned p;
2369 APInt ad, anc, delta, q1, r1, q2, r2, t;
2370 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2371 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2372 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002373 struct ms mag;
2374
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002375 ad = d.abs();
2376 t = signedMin + (d.lshr(d.getBitWidth() - 1));
2377 anc = t - 1 - t.urem(ad); // absolute value of nc
2378 p = d.getBitWidth() - 1; // initialize p
2379 q1 = signedMin.udiv(anc); // initialize q1 = 2p/abs(nc)
2380 r1 = signedMin - q1*anc; // initialize r1 = rem(2p,abs(nc))
2381 q2 = signedMin.udiv(ad); // initialize q2 = 2p/abs(d)
2382 r2 = signedMin - q2*ad; // initialize r2 = rem(2p,abs(d))
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002383 do {
2384 p = p + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002385 q1 = q1<<1; // update q1 = 2p/abs(nc)
2386 r1 = r1<<1; // update r1 = rem(2p/abs(nc))
2387 if (r1.uge(anc)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002388 q1 = q1 + 1;
2389 r1 = r1 - anc;
2390 }
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002391 q2 = q2<<1; // update q2 = 2p/abs(d)
2392 r2 = r2<<1; // update r2 = rem(2p/abs(d))
2393 if (r2.uge(ad)) { // must be unsigned comparison
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002394 q2 = q2 + 1;
2395 r2 = r2 - ad;
2396 }
2397 delta = ad - r2;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002398 } while (q1.ule(delta) || (q1 == delta && r1 == 0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002399
2400 mag.m = q2 + 1;
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002401 if (d.isNegative()) mag.m = -mag.m; // resulting magic number
2402 mag.s = p - d.getBitWidth(); // resulting shift
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002403 return mag;
2404}
2405
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002406/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2407/// return a DAG expression to select that will generate the same value by
2408/// multiplying by a magic number. See:
2409/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002410SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2411 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002412 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002413 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002414
2415 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002416 // FIXME: We should be more aggressive here.
2417 if (!isTypeLegal(VT))
2418 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002419
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002420 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2421 ms magics = magic(d);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002422
2423 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002424 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002426 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002427 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002428 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002429 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002430 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002431 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002432 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002433 else
Dan Gohman475871a2008-07-27 21:46:04 +00002434 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002435 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002436 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002437 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002438 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002439 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002440 }
2441 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002442 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002443 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002444 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002445 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002446 }
2447 // Shift right algebraic if shift value is nonzero
2448 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002449 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002450 DAG.getConstant(magics.s, getShiftAmountTy()));
2451 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002452 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002453 }
2454 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002456 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002457 getShiftAmountTy()));
2458 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002459 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002460 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002461}
2462
2463/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2464/// return a DAG expression to select that will generate the same value by
2465/// multiplying by a magic number. See:
2466/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002467SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2468 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002469 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002470 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002471
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002472 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002473 // FIXME: We should be more aggressive here.
2474 if (!isTypeLegal(VT))
2475 return SDValue();
2476
2477 // FIXME: We should use a narrower constant when the upper
2478 // bits are known to be zero.
2479 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
2480 mu magics = magicu(N1C->getAPIntValue());
2481
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002482 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002483 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002485 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002486 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002487 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002488 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002489 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002490 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002491 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002492 else
Dan Gohman475871a2008-07-27 21:46:04 +00002493 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002494 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002495 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002496
2497 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002498 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2499 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002500 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002501 DAG.getConstant(magics.s, getShiftAmountTy()));
2502 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002503 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002504 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002505 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002506 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002507 DAG.getConstant(1, getShiftAmountTy()));
2508 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002510 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002511 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002512 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002513 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002514 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2515 }
2516}