blob: cf26166875b91dd3d15a41fbe31f8286acfe4f4a [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Evan Cheng56966222007-01-12 02:11:51 +000029/// InitLibcallNames - Set default libcall names.
30///
Evan Cheng79cca502007-01-12 22:51:10 +000031static void InitLibcallNames(const char **Names) {
Evan Cheng56966222007-01-12 02:11:51 +000032 Names[RTLIB::SHL_I32] = "__ashlsi3";
33 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000034 Names[RTLIB::SHL_I128] = "__ashlti3";
Evan Cheng56966222007-01-12 02:11:51 +000035 Names[RTLIB::SRL_I32] = "__lshrsi3";
36 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000037 Names[RTLIB::SRL_I128] = "__lshrti3";
Evan Cheng56966222007-01-12 02:11:51 +000038 Names[RTLIB::SRA_I32] = "__ashrsi3";
39 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000040 Names[RTLIB::SRA_I128] = "__ashrti3";
Evan Cheng56966222007-01-12 02:11:51 +000041 Names[RTLIB::MUL_I32] = "__mulsi3";
42 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000043 Names[RTLIB::MUL_I128] = "__multi3";
Evan Cheng56966222007-01-12 02:11:51 +000044 Names[RTLIB::SDIV_I32] = "__divsi3";
45 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000046 Names[RTLIB::SDIV_I128] = "__divti3";
Evan Cheng56966222007-01-12 02:11:51 +000047 Names[RTLIB::UDIV_I32] = "__udivsi3";
48 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000049 Names[RTLIB::UDIV_I128] = "__udivti3";
Evan Cheng56966222007-01-12 02:11:51 +000050 Names[RTLIB::SREM_I32] = "__modsi3";
51 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000052 Names[RTLIB::SREM_I128] = "__modti3";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::UREM_I32] = "__umodsi3";
54 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000055 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::NEG_I32] = "__negsi2";
57 Names[RTLIB::NEG_I64] = "__negdi2";
58 Names[RTLIB::ADD_F32] = "__addsf3";
59 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000060 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000061 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SUB_F32] = "__subsf3";
63 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000064 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000065 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::MUL_F32] = "__mulsf3";
67 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000068 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000069 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000070 Names[RTLIB::DIV_F32] = "__divsf3";
71 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000072 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000073 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::REM_F32] = "fmodf";
75 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +000076 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +000077 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +000078 Names[RTLIB::POWI_F32] = "__powisf2";
79 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +000080 Names[RTLIB::POWI_F80] = "__powixf2";
81 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::SQRT_F32] = "sqrtf";
83 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +000084 Names[RTLIB::SQRT_F80] = "sqrtl";
85 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +000086 Names[RTLIB::LOG_F32] = "logf";
87 Names[RTLIB::LOG_F64] = "log";
88 Names[RTLIB::LOG_F80] = "logl";
89 Names[RTLIB::LOG_PPCF128] = "logl";
90 Names[RTLIB::LOG2_F32] = "log2f";
91 Names[RTLIB::LOG2_F64] = "log2";
92 Names[RTLIB::LOG2_F80] = "log2l";
93 Names[RTLIB::LOG2_PPCF128] = "log2l";
94 Names[RTLIB::LOG10_F32] = "log10f";
95 Names[RTLIB::LOG10_F64] = "log10";
96 Names[RTLIB::LOG10_F80] = "log10l";
97 Names[RTLIB::LOG10_PPCF128] = "log10l";
98 Names[RTLIB::EXP_F32] = "expf";
99 Names[RTLIB::EXP_F64] = "exp";
100 Names[RTLIB::EXP_F80] = "expl";
101 Names[RTLIB::EXP_PPCF128] = "expl";
102 Names[RTLIB::EXP2_F32] = "exp2f";
103 Names[RTLIB::EXP2_F64] = "exp2";
104 Names[RTLIB::EXP2_F80] = "exp2l";
105 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::SIN_F32] = "sinf";
107 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::SIN_F80] = "sinl";
109 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::COS_F32] = "cosf";
111 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::COS_F80] = "cosl";
113 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000114 Names[RTLIB::POW_F32] = "powf";
115 Names[RTLIB::POW_F64] = "pow";
116 Names[RTLIB::POW_F80] = "powl";
117 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000118 Names[RTLIB::CEIL_F32] = "ceilf";
119 Names[RTLIB::CEIL_F64] = "ceil";
120 Names[RTLIB::CEIL_F80] = "ceill";
121 Names[RTLIB::CEIL_PPCF128] = "ceill";
122 Names[RTLIB::TRUNC_F32] = "truncf";
123 Names[RTLIB::TRUNC_F64] = "trunc";
124 Names[RTLIB::TRUNC_F80] = "truncl";
125 Names[RTLIB::TRUNC_PPCF128] = "truncl";
126 Names[RTLIB::RINT_F32] = "rintf";
127 Names[RTLIB::RINT_F64] = "rint";
128 Names[RTLIB::RINT_F80] = "rintl";
129 Names[RTLIB::RINT_PPCF128] = "rintl";
130 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
131 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
132 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
133 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
134 Names[RTLIB::FLOOR_F32] = "floorf";
135 Names[RTLIB::FLOOR_F64] = "floor";
136 Names[RTLIB::FLOOR_F80] = "floorl";
137 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
139 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000140 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
141 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
142 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
143 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
145 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000146 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000147 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
148 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000149 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000150 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000151 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000152 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000153 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000154 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000155 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000156 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
157 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000158 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000159 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
160 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000161 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000162 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
163 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000164 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000165 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000166 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000167 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000168 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
169 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000170 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
171 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000172 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
173 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000174 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
175 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000176 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
177 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
178 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
179 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
181 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000182 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
183 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
185 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000186 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
187 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
188 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
189 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
190 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
191 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::OEQ_F32] = "__eqsf2";
193 Names[RTLIB::OEQ_F64] = "__eqdf2";
194 Names[RTLIB::UNE_F32] = "__nesf2";
195 Names[RTLIB::UNE_F64] = "__nedf2";
196 Names[RTLIB::OGE_F32] = "__gesf2";
197 Names[RTLIB::OGE_F64] = "__gedf2";
198 Names[RTLIB::OLT_F32] = "__ltsf2";
199 Names[RTLIB::OLT_F64] = "__ltdf2";
200 Names[RTLIB::OLE_F32] = "__lesf2";
201 Names[RTLIB::OLE_F64] = "__ledf2";
202 Names[RTLIB::OGT_F32] = "__gtsf2";
203 Names[RTLIB::OGT_F64] = "__gtdf2";
204 Names[RTLIB::UO_F32] = "__unordsf2";
205 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000206 Names[RTLIB::O_F32] = "__unordsf2";
207 Names[RTLIB::O_F64] = "__unorddf2";
208}
209
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000210/// getFPEXT - Return the FPEXT_*_* value for the given types, or
211/// UNKNOWN_LIBCALL if there is none.
212RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
213 if (OpVT == MVT::f32) {
214 if (RetVT == MVT::f64)
215 return FPEXT_F32_F64;
216 }
217 return UNKNOWN_LIBCALL;
218}
219
220/// getFPROUND - Return the FPROUND_*_* value for the given types, or
221/// UNKNOWN_LIBCALL if there is none.
222RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000223 if (RetVT == MVT::f32) {
224 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000225 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000226 if (OpVT == MVT::f80)
227 return FPROUND_F80_F32;
228 if (OpVT == MVT::ppcf128)
229 return FPROUND_PPCF128_F32;
230 } else if (RetVT == MVT::f64) {
231 if (OpVT == MVT::f80)
232 return FPROUND_F80_F64;
233 if (OpVT == MVT::ppcf128)
234 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000235 }
236 return UNKNOWN_LIBCALL;
237}
238
239/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
240/// UNKNOWN_LIBCALL if there is none.
241RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
242 if (OpVT == MVT::f32) {
243 if (RetVT == MVT::i32)
244 return FPTOSINT_F32_I32;
245 if (RetVT == MVT::i64)
246 return FPTOSINT_F32_I64;
247 if (RetVT == MVT::i128)
248 return FPTOSINT_F32_I128;
249 } else if (OpVT == MVT::f64) {
250 if (RetVT == MVT::i32)
251 return FPTOSINT_F64_I32;
252 if (RetVT == MVT::i64)
253 return FPTOSINT_F64_I64;
254 if (RetVT == MVT::i128)
255 return FPTOSINT_F64_I128;
256 } else if (OpVT == MVT::f80) {
257 if (RetVT == MVT::i32)
258 return FPTOSINT_F80_I32;
259 if (RetVT == MVT::i64)
260 return FPTOSINT_F80_I64;
261 if (RetVT == MVT::i128)
262 return FPTOSINT_F80_I128;
263 } else if (OpVT == MVT::ppcf128) {
264 if (RetVT == MVT::i32)
265 return FPTOSINT_PPCF128_I32;
266 if (RetVT == MVT::i64)
267 return FPTOSINT_PPCF128_I64;
268 if (RetVT == MVT::i128)
269 return FPTOSINT_PPCF128_I128;
270 }
271 return UNKNOWN_LIBCALL;
272}
273
274/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
275/// UNKNOWN_LIBCALL if there is none.
276RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
277 if (OpVT == MVT::f32) {
278 if (RetVT == MVT::i32)
279 return FPTOUINT_F32_I32;
280 if (RetVT == MVT::i64)
281 return FPTOUINT_F32_I64;
282 if (RetVT == MVT::i128)
283 return FPTOUINT_F32_I128;
284 } else if (OpVT == MVT::f64) {
285 if (RetVT == MVT::i32)
286 return FPTOUINT_F64_I32;
287 if (RetVT == MVT::i64)
288 return FPTOUINT_F64_I64;
289 if (RetVT == MVT::i128)
290 return FPTOUINT_F64_I128;
291 } else if (OpVT == MVT::f80) {
292 if (RetVT == MVT::i32)
293 return FPTOUINT_F80_I32;
294 if (RetVT == MVT::i64)
295 return FPTOUINT_F80_I64;
296 if (RetVT == MVT::i128)
297 return FPTOUINT_F80_I128;
298 } else if (OpVT == MVT::ppcf128) {
299 if (RetVT == MVT::i32)
300 return FPTOUINT_PPCF128_I32;
301 if (RetVT == MVT::i64)
302 return FPTOUINT_PPCF128_I64;
303 if (RetVT == MVT::i128)
304 return FPTOUINT_PPCF128_I128;
305 }
306 return UNKNOWN_LIBCALL;
307}
308
309/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
310/// UNKNOWN_LIBCALL if there is none.
311RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
312 if (OpVT == MVT::i32) {
313 if (RetVT == MVT::f32)
314 return SINTTOFP_I32_F32;
315 else if (RetVT == MVT::f64)
316 return SINTTOFP_I32_F64;
317 else if (RetVT == MVT::f80)
318 return SINTTOFP_I32_F80;
319 else if (RetVT == MVT::ppcf128)
320 return SINTTOFP_I32_PPCF128;
321 } else if (OpVT == MVT::i64) {
322 if (RetVT == MVT::f32)
323 return SINTTOFP_I64_F32;
324 else if (RetVT == MVT::f64)
325 return SINTTOFP_I64_F64;
326 else if (RetVT == MVT::f80)
327 return SINTTOFP_I64_F80;
328 else if (RetVT == MVT::ppcf128)
329 return SINTTOFP_I64_PPCF128;
330 } else if (OpVT == MVT::i128) {
331 if (RetVT == MVT::f32)
332 return SINTTOFP_I128_F32;
333 else if (RetVT == MVT::f64)
334 return SINTTOFP_I128_F64;
335 else if (RetVT == MVT::f80)
336 return SINTTOFP_I128_F80;
337 else if (RetVT == MVT::ppcf128)
338 return SINTTOFP_I128_PPCF128;
339 }
340 return UNKNOWN_LIBCALL;
341}
342
343/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
344/// UNKNOWN_LIBCALL if there is none.
345RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
346 if (OpVT == MVT::i32) {
347 if (RetVT == MVT::f32)
348 return UINTTOFP_I32_F32;
349 else if (RetVT == MVT::f64)
350 return UINTTOFP_I32_F64;
351 else if (RetVT == MVT::f80)
352 return UINTTOFP_I32_F80;
353 else if (RetVT == MVT::ppcf128)
354 return UINTTOFP_I32_PPCF128;
355 } else if (OpVT == MVT::i64) {
356 if (RetVT == MVT::f32)
357 return UINTTOFP_I64_F32;
358 else if (RetVT == MVT::f64)
359 return UINTTOFP_I64_F64;
360 else if (RetVT == MVT::f80)
361 return UINTTOFP_I64_F80;
362 else if (RetVT == MVT::ppcf128)
363 return UINTTOFP_I64_PPCF128;
364 } else if (OpVT == MVT::i128) {
365 if (RetVT == MVT::f32)
366 return UINTTOFP_I128_F32;
367 else if (RetVT == MVT::f64)
368 return UINTTOFP_I128_F64;
369 else if (RetVT == MVT::f80)
370 return UINTTOFP_I128_F80;
371 else if (RetVT == MVT::ppcf128)
372 return UINTTOFP_I128_PPCF128;
373 }
374 return UNKNOWN_LIBCALL;
375}
376
Evan Chengd385fd62007-01-31 09:29:11 +0000377/// InitCmpLibcallCCs - Set default comparison libcall CC.
378///
379static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
380 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
381 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
382 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
383 CCs[RTLIB::UNE_F32] = ISD::SETNE;
384 CCs[RTLIB::UNE_F64] = ISD::SETNE;
385 CCs[RTLIB::OGE_F32] = ISD::SETGE;
386 CCs[RTLIB::OGE_F64] = ISD::SETGE;
387 CCs[RTLIB::OLT_F32] = ISD::SETLT;
388 CCs[RTLIB::OLT_F64] = ISD::SETLT;
389 CCs[RTLIB::OLE_F32] = ISD::SETLE;
390 CCs[RTLIB::OLE_F64] = ISD::SETLE;
391 CCs[RTLIB::OGT_F32] = ISD::SETGT;
392 CCs[RTLIB::OGT_F64] = ISD::SETGT;
393 CCs[RTLIB::UO_F32] = ISD::SETNE;
394 CCs[RTLIB::UO_F64] = ISD::SETNE;
395 CCs[RTLIB::O_F32] = ISD::SETEQ;
396 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000397}
398
Chris Lattner310968c2005-01-07 07:44:53 +0000399TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000400 : TM(tm), TD(TM.getTargetData()) {
Mon P Wang63307c32008-05-05 19:05:59 +0000401 assert(ISD::BUILTIN_OP_END <= OpActionsCapacity &&
Chris Lattner310968c2005-01-07 07:44:53 +0000402 "Fixed size array in TargetLowering is not large enough!");
Chris Lattnercba82f92005-01-16 07:28:11 +0000403 // All operations default to being supported.
404 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000405 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000406 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000407 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
408 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000409 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000410
Chris Lattner1a3048b2007-12-22 20:47:56 +0000411 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000412 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000413 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000414 for (unsigned IM = (unsigned)ISD::PRE_INC;
415 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000416 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
417 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000418 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000419
420 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000421 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000422 }
Evan Chengd2cde682008-03-10 19:38:10 +0000423
424 // Most targets ignore the @llvm.prefetch intrinsic.
425 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000426
427 // ConstantFP nodes default to expand. Targets can either change this to
428 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
429 // to optimize expansions for certain constants.
430 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
431 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
432 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000433
Dale Johannesen0bb41602008-09-22 21:57:32 +0000434 // These library functions default to expand.
435 setOperationAction(ISD::FLOG , MVT::f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
437 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
438 setOperationAction(ISD::FEXP , MVT::f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
440 setOperationAction(ISD::FLOG , MVT::f32, Expand);
441 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
442 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
443 setOperationAction(ISD::FEXP , MVT::f32, Expand);
444 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
445
Chris Lattner41bab0b2008-01-15 21:58:08 +0000446 // Default ISD::TRAP to expand (which turns it into abort).
447 setOperationAction(ISD::TRAP, MVT::Other, Expand);
448
Owen Andersona69571c2006-05-03 01:29:57 +0000449 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000450 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000451 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000452 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000453 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000454 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000455 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000456 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000457 UseUnderscoreSetJmp = false;
458 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000459 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000460 IntDivIsCheap = false;
461 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000462 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000463 ExceptionPointerRegister = 0;
464 ExceptionSelectorRegister = 0;
Chris Lattnerdfe89342007-09-21 17:06:39 +0000465 SetCCResultContents = UndefinedSetCCResult;
Evan Cheng0577a222006-01-25 18:52:42 +0000466 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000467 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000468 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000469 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000470 IfCvtDupBlockSizeLimit = 0;
471 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000472
473 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000474 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000475
476 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000477 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
478 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000479 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000480}
481
Chris Lattnercba82f92005-01-16 07:28:11 +0000482TargetLowering::~TargetLowering() {}
483
Chris Lattner310968c2005-01-07 07:44:53 +0000484/// computeRegisterProperties - Once all of the register classes are added,
485/// this allows us to compute derived properties we expose.
486void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000487 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000488 "Too many value types for ValueTypeActions to hold!");
489
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000490 // Everything defaults to needing one register.
491 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000492 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000493 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000494 }
495 // ...except isVoid, which doesn't need any registers.
496 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000497
Chris Lattner310968c2005-01-07 07:44:53 +0000498 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000499 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000500 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
501 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
502
503 // Every integer value type larger than this largest register takes twice as
504 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000505 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
506 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
507 if (!EVT.isInteger())
508 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000509 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000510 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
511 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
512 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000513 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000514
515 // Inspect all of the ValueType's smaller than the largest integer
516 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000517 unsigned LegalIntReg = LargestIntReg;
518 for (unsigned IntReg = LargestIntReg - 1;
519 IntReg >= (unsigned)MVT::i1; --IntReg) {
520 MVT IVT = (MVT::SimpleValueType)IntReg;
521 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000522 LegalIntReg = IntReg;
523 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000524 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
525 (MVT::SimpleValueType)LegalIntReg;
526 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000527 }
528 }
529
Dale Johannesen161e8972007-10-05 20:04:43 +0000530 // ppcf128 type is really two f64's.
531 if (!isTypeLegal(MVT::ppcf128)) {
532 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
533 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
534 TransformToType[MVT::ppcf128] = MVT::f64;
535 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
536 }
537
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000538 // Decide how to handle f64. If the target does not have native f64 support,
539 // expand it to i64 and we will be generating soft float library calls.
540 if (!isTypeLegal(MVT::f64)) {
541 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
542 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
543 TransformToType[MVT::f64] = MVT::i64;
544 ValueTypeActions.setTypeAction(MVT::f64, Expand);
545 }
546
547 // Decide how to handle f32. If the target does not have native support for
548 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
549 if (!isTypeLegal(MVT::f32)) {
550 if (isTypeLegal(MVT::f64)) {
551 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
552 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
553 TransformToType[MVT::f32] = MVT::f64;
554 ValueTypeActions.setTypeAction(MVT::f32, Promote);
555 } else {
556 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
557 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
558 TransformToType[MVT::f32] = MVT::i32;
559 ValueTypeActions.setTypeAction(MVT::f32, Expand);
560 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000561 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000562
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000563 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000564 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
565 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
566 MVT VT = (MVT::SimpleValueType)i;
567 if (!isTypeLegal(VT)) {
568 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000569 unsigned NumIntermediates;
570 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000571 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000572 IntermediateVT, NumIntermediates,
573 RegisterVT);
574 RegisterTypeForVT[i] = RegisterVT;
575 TransformToType[i] = MVT::Other; // this isn't actually used
Mon P Wang0c397192008-10-30 08:01:45 +0000576 ValueTypeActions.setTypeAction(VT, Promote);
Dan Gohman7f321562007-06-25 16:23:39 +0000577 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000578 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000579}
Chris Lattnercba82f92005-01-16 07:28:11 +0000580
Evan Cheng72261582005-12-20 06:22:03 +0000581const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
582 return NULL;
583}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000584
Scott Michel5b8f82e2008-03-10 15:42:14 +0000585
Dan Gohman475871a2008-07-27 21:46:04 +0000586MVT TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000587 return getValueType(TD->getIntPtrType());
588}
589
590
Dan Gohman7f321562007-06-25 16:23:39 +0000591/// getVectorTypeBreakdown - Vector types are broken down into some number of
592/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000593/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000594/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000595///
Dan Gohman7f321562007-06-25 16:23:39 +0000596/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000597/// register. It also returns the VT and quantity of the intermediate values
598/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000599///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000600unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
601 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000602 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000603 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000604 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000605 unsigned NumElts = VT.getVectorNumElements();
606 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000607
608 unsigned NumVectorRegs = 1;
609
Nate Begemand73ab882007-11-27 19:28:48 +0000610 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
611 // could break down into LHS/RHS like LegalizeDAG does.
612 if (!isPowerOf2_32(NumElts)) {
613 NumVectorRegs = NumElts;
614 NumElts = 1;
615 }
616
Chris Lattnerdc879292006-03-31 00:28:56 +0000617 // Divide the input until we get to a supported size. This will always
618 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000619 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000620 NumElts >>= 1;
621 NumVectorRegs <<= 1;
622 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000623
624 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000625
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000627 if (!isTypeLegal(NewVT))
628 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000629 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000630
Duncan Sands83ec4b62008-06-06 12:08:01 +0000631 MVT DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000632 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000633 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000634 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000635 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000636 } else {
637 // Otherwise, promotion or legal types use the same number of registers as
638 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000639 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000640 }
641
Evan Chenge9b3da12006-05-17 18:10:06 +0000642 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000643}
644
Mon P Wang0c397192008-10-30 08:01:45 +0000645/// getWidenVectorType: given a vector type, returns the type to widen to
646/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
647/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000648/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000649/// scalarizing vs using the wider vector type.
650MVT TargetLowering::getWidenVectorType(MVT VT) {
651 assert(VT.isVector());
652 if (isTypeLegal(VT))
653 return VT;
654
655 // Default is not to widen until moved to LegalizeTypes
656 return MVT::Other;
657}
658
Evan Cheng3ae05432008-01-24 00:22:01 +0000659/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000660/// function arguments in the caller parameter area. This is the actual
661/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000662unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000663 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000664}
665
Dan Gohman475871a2008-07-27 21:46:04 +0000666SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
667 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000668 if (usesGlobalOffsetTable())
669 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
670 return Table;
671}
672
Dan Gohman6520e202008-10-18 02:06:02 +0000673bool
674TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
675 // Assume that everything is safe in static mode.
676 if (getTargetMachine().getRelocationModel() == Reloc::Static)
677 return true;
678
679 // In dynamic-no-pic mode, assume that known defined values are safe.
680 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
681 GA &&
682 !GA->getGlobal()->isDeclaration() &&
683 !GA->getGlobal()->mayBeOverridden())
684 return true;
685
686 // Otherwise assume nothing is safe.
687 return false;
688}
689
Chris Lattnereb8146b2006-02-04 02:13:02 +0000690//===----------------------------------------------------------------------===//
691// Optimization Methods
692//===----------------------------------------------------------------------===//
693
Nate Begeman368e18d2006-02-16 21:11:51 +0000694/// ShrinkDemandedConstant - Check to see if the specified operand of the
695/// specified instruction is a constant integer. If so, check to see if there
696/// are any bits set in the constant that are not demanded. If so, shrink the
697/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000698bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000699 const APInt &Demanded) {
Chris Lattnerec665152006-02-26 23:36:02 +0000700 // FIXME: ISD::SELECT, ISD::SELECT_CC
Nate Begeman368e18d2006-02-16 21:11:51 +0000701 switch(Op.getOpcode()) {
702 default: break;
Nate Begemande996292006-02-03 22:24:05 +0000703 case ISD::AND:
Nate Begeman368e18d2006-02-16 21:11:51 +0000704 case ISD::OR:
705 case ISD::XOR:
706 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000707 if (C->getAPIntValue().intersects(~Demanded)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000709 SDValue New = DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000710 DAG.getConstant(Demanded &
711 C->getAPIntValue(),
Nate Begeman368e18d2006-02-16 21:11:51 +0000712 VT));
713 return CombineTo(Op, New);
Nate Begemande996292006-02-03 22:24:05 +0000714 }
Nate Begemande996292006-02-03 22:24:05 +0000715 break;
716 }
717 return false;
718}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000719
Nate Begeman368e18d2006-02-16 21:11:51 +0000720/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
721/// DemandedMask bits of the result of Op are ever used downstream. If we can
722/// use this information to simplify Op, create a new simplified DAG node and
723/// return true, returning the original and new nodes in Old and New. Otherwise,
724/// analyze the expression and return a mask of KnownOne and KnownZero bits for
725/// the expression (used to simplify the caller). The KnownZero/One bits may
726/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000727bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000728 const APInt &DemandedMask,
729 APInt &KnownZero,
730 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000731 TargetLoweringOpt &TLO,
732 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000733 unsigned BitWidth = DemandedMask.getBitWidth();
734 assert(Op.getValueSizeInBits() == BitWidth &&
735 "Mask size mismatches value type size!");
736 APInt NewMask = DemandedMask;
Chris Lattner3fc5b012007-05-17 18:19:23 +0000737
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000738 // Don't know anything.
739 KnownZero = KnownOne = APInt(BitWidth, 0);
740
Nate Begeman368e18d2006-02-16 21:11:51 +0000741 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000743 if (Depth != 0) {
744 // If not at the root, Just compute the KnownZero/KnownOne bits to
745 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000746 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000747 return false;
748 }
749 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000750 // just set the NewMask to all bits.
751 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000752 } else if (DemandedMask == 0) {
753 // Not demanding any bits from Op.
754 if (Op.getOpcode() != ISD::UNDEF)
755 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::UNDEF, Op.getValueType()));
756 return false;
757 } else if (Depth == 6) { // Limit search depth.
758 return false;
759 }
760
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000761 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000762 switch (Op.getOpcode()) {
763 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000764 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000765 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
766 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000767 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000768 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000769 // If the RHS is a constant, check to see if the LHS would be zero without
770 // using the bits from the RHS. Below, we use knowledge about the RHS to
771 // simplify the LHS, here we're using information from the LHS to simplify
772 // the RHS.
773 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000774 APInt LHSZero, LHSOne;
775 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000776 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000777 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000778 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000779 return TLO.CombineTo(Op, Op.getOperand(0));
780 // If any of the set bits in the RHS are known zero on the LHS, shrink
781 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000782 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000783 return true;
784 }
785
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000786 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000787 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000788 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000789 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000790 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000791 KnownZero2, KnownOne2, TLO, Depth+1))
792 return true;
793 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
794
795 // If all of the demanded bits are known one on one side, return the other.
796 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000797 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000798 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000799 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000800 return TLO.CombineTo(Op, Op.getOperand(1));
801 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000802 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000803 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
804 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000805 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000806 return true;
Chris Lattner5f0c6582006-02-27 00:22:28 +0000807
Nate Begeman368e18d2006-02-16 21:11:51 +0000808 // Output known-1 bits are only known if set in both the LHS & RHS.
809 KnownOne &= KnownOne2;
810 // Output known-0 are known to be clear if zero in either the LHS | RHS.
811 KnownZero |= KnownZero2;
812 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000813 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000814 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000815 KnownOne, TLO, Depth+1))
816 return true;
817 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000818 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000819 KnownZero2, KnownOne2, TLO, Depth+1))
820 return true;
821 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
822
823 // If all of the demanded bits are known zero on one side, return the other.
824 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000825 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000826 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000827 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000828 return TLO.CombineTo(Op, Op.getOperand(1));
829 // If all of the potentially set bits on one side are known to be set on
830 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000831 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000832 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000833 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000834 return TLO.CombineTo(Op, Op.getOperand(1));
835 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000836 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000837 return true;
838
839 // Output known-0 bits are only known if clear in both the LHS & RHS.
840 KnownZero &= KnownZero2;
841 // Output known-1 are known to be set if set in either the LHS | RHS.
842 KnownOne |= KnownOne2;
843 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000844 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000845 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000846 KnownOne, TLO, Depth+1))
847 return true;
848 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000849 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000850 KnownOne2, TLO, Depth+1))
851 return true;
852 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
853
854 // If all of the demanded bits are known zero on one side, return the other.
855 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000856 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000857 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000858 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000859 return TLO.CombineTo(Op, Op.getOperand(1));
Chris Lattner3687c1a2006-11-27 21:50:02 +0000860
861 // If all of the unknown bits are known to be zero on one side or the other
862 // (but not both) turn this into an *inclusive* or.
863 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Chris Lattner3687c1a2006-11-27 21:50:02 +0000865 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, Op.getValueType(),
866 Op.getOperand(0),
867 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000868
869 // Output known-0 bits are known if clear or set in both the LHS & RHS.
870 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
871 // Output known-1 are known to be set if set in only one of the LHS, RHS.
872 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
873
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 // If all of the demanded bits on one side are known, and all of the set
875 // bits on that side are also known to be set on the other side, turn this
876 // into an AND, as we know the bits will be cleared.
877 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000878 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000879 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Nate Begeman368e18d2006-02-16 21:11:51 +0000882 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, VT, Op.getOperand(0),
883 ANDC));
884 }
885 }
886
887 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000888 // for XOR, we prefer to force bits to 1 if they will make a -1.
889 // if we can't force bits, try to shrink constant
890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
891 APInt Expanded = C->getAPIntValue() | (~NewMask);
892 // if we can expand it to have all bits set, do it
893 if (Expanded.isAllOnesValue()) {
894 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000895 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000896 SDValue New = TLO.DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000897 TLO.DAG.getConstant(Expanded, VT));
898 return TLO.CombineTo(Op, New);
899 }
900 // if it already has all the bits set, nothing to change
901 // but don't shrink either!
902 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
903 return true;
904 }
905 }
906
Nate Begeman368e18d2006-02-16 21:11:51 +0000907 KnownZero = KnownZeroOut;
908 KnownOne = KnownOneOut;
909 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000910 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000911 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000912 KnownOne, TLO, Depth+1))
913 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000914 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000915 KnownOne2, TLO, Depth+1))
916 return true;
917 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
918 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
919
920 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000921 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000922 return true;
923
924 // Only known if known in both the LHS and RHS.
925 KnownOne &= KnownOne2;
926 KnownZero &= KnownZero2;
927 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000928 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000929 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000930 KnownOne, TLO, Depth+1))
931 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000932 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000933 KnownOne2, TLO, Depth+1))
934 return true;
935 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
936 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
937
938 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000940 return true;
941
942 // Only known if known in both the LHS and RHS.
943 KnownOne &= KnownOne2;
944 KnownZero &= KnownZero2;
945 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000946 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000947 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000948 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000949 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000950
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000951 // If the shift count is an invalid immediate, don't do anything.
952 if (ShAmt >= BitWidth)
953 break;
954
Chris Lattner895c4ab2007-04-17 21:14:16 +0000955 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
956 // single shift. We can do this if the bottom bits (which are shifted
957 // out) are never demanded.
958 if (InOp.getOpcode() == ISD::SRL &&
959 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000961 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000962 unsigned Opc = ISD::SHL;
963 int Diff = ShAmt-C1;
964 if (Diff < 0) {
965 Diff = -Diff;
966 Opc = ISD::SRL;
967 }
968
Dan Gohman475871a2008-07-27 21:46:04 +0000969 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000970 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000971 MVT VT = Op.getValueType();
Chris Lattner0a16a1f2007-04-18 03:01:40 +0000972 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000973 InOp.getOperand(0), NewSA));
974 }
975 }
976
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000977 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000979 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 KnownZero <<= SA->getZExtValue();
981 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000982 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000983 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000984 }
985 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 case ISD::SRL:
987 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000988 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000989 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000990 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000992
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000993 // If the shift count is an invalid immediate, don't do anything.
994 if (ShAmt >= BitWidth)
995 break;
996
Chris Lattner895c4ab2007-04-17 21:14:16 +0000997 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
998 // single shift. We can do this if the top bits (which are shifted out)
999 // are never demanded.
1000 if (InOp.getOpcode() == ISD::SHL &&
1001 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001003 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001004 unsigned Opc = ISD::SRL;
1005 int Diff = ShAmt-C1;
1006 if (Diff < 0) {
1007 Diff = -Diff;
1008 Opc = ISD::SHL;
1009 }
1010
Dan Gohman475871a2008-07-27 21:46:04 +00001011 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001012 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Chris Lattner895c4ab2007-04-17 21:14:16 +00001013 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
1014 InOp.getOperand(0), NewSA));
1015 }
1016 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001017
1018 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 KnownZero, KnownOne, TLO, Depth+1))
1021 return true;
1022 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001023 KnownZero = KnownZero.lshr(ShAmt);
1024 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001025
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001026 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001027 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 }
1029 break;
1030 case ISD::SRA:
1031 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001032 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001033 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001034
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001035 // If the shift count is an invalid immediate, don't do anything.
1036 if (ShAmt >= BitWidth)
1037 break;
1038
1039 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001040
1041 // If any of the demanded bits are produced by the sign extension, we also
1042 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1044 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001045 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001046
1047 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 KnownZero, KnownOne, TLO, Depth+1))
1049 return true;
1050 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 KnownZero = KnownZero.lshr(ShAmt);
1052 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001053
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 // Handle the sign bit, adjusted to where it is now in the mask.
1055 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001056
1057 // If the input sign bit is known to be zero, or if none of the top bits
1058 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001059 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, VT, Op.getOperand(0),
1061 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001062 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 KnownOne |= HighBits;
1064 }
1065 }
1066 break;
1067 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001069
Chris Lattnerec665152006-02-26 23:36:02 +00001070 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001071 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001072 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001073 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001074 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001075
Chris Lattnerec665152006-02-26 23:36:02 +00001076 // If none of the extended bits are demanded, eliminate the sextinreg.
1077 if (NewBits == 0)
1078 return TLO.CombineTo(Op, Op.getOperand(0));
1079
Duncan Sands83ec4b62008-06-06 12:08:01 +00001080 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001081 InSignBit.zext(BitWidth);
1082 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001083 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001084 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001085
Chris Lattnerec665152006-02-26 23:36:02 +00001086 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001087 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001088 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001089
1090 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1091 KnownZero, KnownOne, TLO, Depth+1))
1092 return true;
1093 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1094
1095 // If the sign bit of the input is known set or clear, then we know the
1096 // top bits of the result.
1097
Chris Lattnerec665152006-02-26 23:36:02 +00001098 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001100 return TLO.CombineTo(Op,
1101 TLO.DAG.getZeroExtendInReg(Op.getOperand(0), EVT));
1102
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001103 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001104 KnownOne |= NewBits;
1105 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001106 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001107 KnownZero &= ~NewBits;
1108 KnownOne &= ~NewBits;
1109 }
1110 break;
1111 }
Chris Lattnerec665152006-02-26 23:36:02 +00001112 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001113 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1114 APInt InMask = NewMask;
1115 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001116
1117 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001118 APInt NewBits =
1119 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1120 if (!NewBits.intersects(NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001121 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND,
1122 Op.getValueType(),
1123 Op.getOperand(0)));
1124
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001125 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001126 KnownZero, KnownOne, TLO, Depth+1))
1127 return true;
1128 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001129 KnownZero.zext(BitWidth);
1130 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001131 KnownZero |= NewBits;
1132 break;
1133 }
1134 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001135 MVT InVT = Op.getOperand(0).getValueType();
1136 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001138 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001139 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001140
1141 // If none of the top bits are demanded, convert this into an any_extend.
1142 if (NewBits == 0)
Chris Lattnerfea997a2007-02-01 04:55:59 +00001143 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND,Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001144 Op.getOperand(0)));
1145
1146 // Since some of the sign extended bits are demanded, we know that the sign
1147 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001148 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001149 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001150 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001151
1152 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1153 KnownOne, TLO, Depth+1))
1154 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 KnownZero.zext(BitWidth);
1156 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001157
1158 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001159 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001160 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND,
1161 Op.getValueType(),
1162 Op.getOperand(0)));
1163
1164 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001165 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001166 KnownOne |= NewBits;
1167 KnownZero &= ~NewBits;
1168 } else { // Otherwise, top bits aren't known.
1169 KnownOne &= ~NewBits;
1170 KnownZero &= ~NewBits;
1171 }
1172 break;
1173 }
1174 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001175 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1176 APInt InMask = NewMask;
1177 InMask.trunc(OperandBitWidth);
1178 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001179 KnownZero, KnownOne, TLO, Depth+1))
1180 return true;
1181 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001182 KnownZero.zext(BitWidth);
1183 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001184 break;
1185 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001186 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001187 // Simplify the input, using demanded bit information, and compute the known
1188 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001189 APInt TruncMask = NewMask;
1190 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1191 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001192 KnownZero, KnownOne, TLO, Depth+1))
1193 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 KnownZero.trunc(BitWidth);
1195 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001196
1197 // If the input is only used by this truncate, see if we can shrink it based
1198 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001199 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001201 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001202 switch (In.getOpcode()) {
1203 default: break;
1204 case ISD::SRL:
1205 // Shrink SRL by a constant if none of the high bits shifted in are
1206 // demanded.
1207 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001208 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1209 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001210 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001211 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001212
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001213 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001214 // None of the shifted in bits are needed. Add a truncate of the
1215 // shift input, then shift it.
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001217 Op.getValueType(),
1218 In.getOperand(0));
1219 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL,Op.getValueType(),
1220 NewTrunc, In.getOperand(1)));
1221 }
1222 }
1223 break;
1224 }
1225 }
1226
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001227 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001228 break;
1229 }
Chris Lattnerec665152006-02-26 23:36:02 +00001230 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001231 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001232 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001233 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001234 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001235 KnownZero, KnownOne, TLO, Depth+1))
1236 return true;
1237 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001238 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001239 break;
1240 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001241 case ISD::BIT_CONVERT:
1242#if 0
1243 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1244 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001245 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001246 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1247 !MVT::isVector(Op.getOperand(0).getValueType())) {
1248 // Only do this xform if FGETSIGN is valid or if before legalize.
1249 if (!TLO.AfterLegalize ||
1250 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1251 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1252 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001254 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001255 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001257 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1258 Sign, ShAmt));
1259 }
1260 }
1261#endif
1262 break;
Dan Gohman54eed372008-05-06 00:53:29 +00001263 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001264 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001266 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001267 }
Chris Lattnerec665152006-02-26 23:36:02 +00001268
1269 // If we know the value of all of the demanded bits, return this as a
1270 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001271 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001272 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1273
Nate Begeman368e18d2006-02-16 21:11:51 +00001274 return false;
1275}
1276
Nate Begeman368e18d2006-02-16 21:11:51 +00001277/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1278/// in Mask are known to be either zero or one and return them in the
1279/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001280void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001281 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001282 APInt &KnownZero,
1283 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001284 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001285 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001286 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1287 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1288 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1289 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001290 "Should use MaskedValueIsZero if you don't know whether Op"
1291 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001292 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001293}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001294
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001295/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1296/// targets that want to expose additional information about sign bits to the
1297/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001298unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001299 unsigned Depth) const {
1300 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1301 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1302 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1303 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1304 "Should use ComputeNumSignBits if you don't know whether Op"
1305 " is a target node!");
1306 return 1;
1307}
1308
1309
Evan Chengfa1eb272007-02-08 22:13:59 +00001310/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001311/// and cc. If it is unable to simplify it, return a null SDValue.
1312SDValue
1313TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001314 ISD::CondCode Cond, bool foldBooleans,
1315 DAGCombinerInfo &DCI) const {
1316 SelectionDAG &DAG = DCI.DAG;
1317
1318 // These setcc operations always fold.
1319 switch (Cond) {
1320 default: break;
1321 case ISD::SETFALSE:
1322 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1323 case ISD::SETTRUE:
1324 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1325 }
1326
Gabor Greifba36cb52008-08-28 21:40:38 +00001327 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001328 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001329 if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001330 return DAG.FoldSetCC(VT, N0, N1, Cond);
1331 } else {
1332 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1333 // equality comparison, then we're just comparing whether X itself is
1334 // zero.
1335 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1336 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1337 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001338 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001339 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001340 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001341 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1342 // (srl (ctlz x), 5) == 0 -> X != 0
1343 // (srl (ctlz x), 5) != 1 -> X != 0
1344 Cond = ISD::SETNE;
1345 } else {
1346 // (srl (ctlz x), 5) != 0 -> X == 0
1347 // (srl (ctlz x), 5) == 1 -> X == 0
1348 Cond = ISD::SETEQ;
1349 }
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Evan Chengfa1eb272007-02-08 22:13:59 +00001351 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
1352 Zero, Cond);
1353 }
1354 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001355
1356 // If the LHS is '(and load, const)', the RHS is 0,
1357 // the test is for equality or unsigned, and all 1 bits of the const are
1358 // in the same partial word, see if we can shorten the load.
1359 if (DCI.isBeforeLegalize() &&
1360 N0.getOpcode() == ISD::AND && C1 == 0 &&
1361 isa<LoadSDNode>(N0.getOperand(0)) &&
1362 N0.getOperand(0).getNode()->hasOneUse() &&
1363 isa<ConstantSDNode>(N0.getOperand(1))) {
1364 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1365 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1366 unsigned bestWidth = 0, bestOffset = 0;
1367 if (!Lod->isVolatile()) {
1368 unsigned origWidth = N0.getValueType().getSizeInBits();
1369 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1370 uint64_t newMask = (1ULL << width) - 1;
1371 for (unsigned offset=0; offset<origWidth/width; offset++) {
1372 if ((newMask & Mask)==Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001373 if (!TD->isLittleEndian())
1374 bestOffset = (origWidth/width - offset - 1) * (width/8);
1375 else
1376 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001377 bestWidth = width;
1378 break;
1379 }
1380 newMask = newMask << width;
1381 }
1382 }
1383 }
1384 if (bestWidth) {
1385 MVT newVT = MVT::getIntegerVT(bestWidth);
1386 if (newVT.isRound()) {
1387 uint64_t bestMask = Mask >> (bestOffset * 8);
1388 MVT PtrType = Lod->getOperand(1).getValueType();
1389 SDValue Ptr = Lod->getBasePtr();
1390 if (bestOffset != 0)
1391 Ptr = DAG.getNode(ISD::ADD, PtrType, Lod->getBasePtr(),
1392 DAG.getConstant(bestOffset, PtrType));
1393 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1394 SDValue NewLoad = DAG.getLoad(newVT, Lod->getChain(), Ptr,
1395 Lod->getSrcValue(),
1396 Lod->getSrcValueOffset() + bestOffset,
1397 false, NewAlign);
1398 return DAG.getSetCC(VT, DAG.getNode(ISD::AND, newVT, NewLoad,
1399 DAG.getConstant(bestMask, newVT)),
1400 DAG.getConstant(0LL, newVT), Cond);
1401 }
1402 }
1403 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001404
1405 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1406 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001407 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001408
1409 // If the comparison constant has bits in the upper part, the
1410 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001411 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1412 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001413 switch (Cond) {
1414 case ISD::SETUGT:
1415 case ISD::SETUGE:
1416 case ISD::SETEQ: return DAG.getConstant(0, VT);
1417 case ISD::SETULT:
1418 case ISD::SETULE:
1419 case ISD::SETNE: return DAG.getConstant(1, VT);
1420 case ISD::SETGT:
1421 case ISD::SETGE:
1422 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001423 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001424 case ISD::SETLT:
1425 case ISD::SETLE:
1426 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001427 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001428 default:
1429 break;
1430 }
1431 }
1432
1433 // Otherwise, we can perform the comparison with the low bits.
1434 switch (Cond) {
1435 case ISD::SETEQ:
1436 case ISD::SETNE:
1437 case ISD::SETUGT:
1438 case ISD::SETUGE:
1439 case ISD::SETULT:
1440 case ISD::SETULE:
1441 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001442 DAG.getConstant(APInt(C1).trunc(InSize),
1443 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001444 Cond);
1445 default:
1446 break; // todo, be more careful with signed comparisons
1447 }
1448 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1449 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001450 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1451 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1452 MVT ExtDstTy = N0.getValueType();
1453 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001454
1455 // If the extended part has any inconsistent bits, it cannot ever
1456 // compare equal. In other words, they have to be all ones or all
1457 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001458 APInt ExtBits =
1459 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001460 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1461 return DAG.getConstant(Cond == ISD::SETNE, VT);
1462
Dan Gohman475871a2008-07-27 21:46:04 +00001463 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001464 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001465 if (Op0Ty == ExtSrcTy) {
1466 ZextOp = N0.getOperand(0);
1467 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001468 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001469 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
1470 DAG.getConstant(Imm, Op0Ty));
1471 }
1472 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001473 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001474 // Otherwise, make this a use of a zext.
1475 return DAG.getSetCC(VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001476 DAG.getConstant(C1 & APInt::getLowBitsSet(
1477 ExtDstTyBits,
1478 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001479 ExtDstTy),
1480 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001481 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001482 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1483
1484 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1485 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001486 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001487 if (TrueWhenTrue)
1488 return N0;
1489
1490 // Invert the condition.
1491 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1492 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001493 N0.getOperand(0).getValueType().isInteger());
Evan Chengfa1eb272007-02-08 22:13:59 +00001494 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
1495 }
1496
1497 if ((N0.getOpcode() == ISD::XOR ||
1498 (N0.getOpcode() == ISD::AND &&
1499 N0.getOperand(0).getOpcode() == ISD::XOR &&
1500 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1501 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001502 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001503 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1504 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001505 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001506 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001507 APInt::getHighBitsSet(BitWidth,
1508 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001509 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001511 if (N0.getOpcode() == ISD::XOR)
1512 Val = N0.getOperand(0);
1513 else {
1514 assert(N0.getOpcode() == ISD::AND &&
1515 N0.getOperand(0).getOpcode() == ISD::XOR);
1516 // ((X^1)&1)^1 -> X & 1
1517 Val = DAG.getNode(ISD::AND, N0.getValueType(),
1518 N0.getOperand(0).getOperand(0),
1519 N0.getOperand(1));
1520 }
1521 return DAG.getSetCC(VT, Val, N1,
1522 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1523 }
1524 }
1525 }
1526
Dan Gohman3370dd72008-03-03 22:37:52 +00001527 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001528 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001529 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001530 MinVal = APInt::getSignedMinValue(OperandBitSize);
1531 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001532 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001533 MinVal = APInt::getMinValue(OperandBitSize);
1534 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001535 }
1536
1537 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1538 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1539 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001540 // X >= C0 --> X > (C0-1)
1541 return DAG.getSetCC(VT, N0, DAG.getConstant(C1-1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001542 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1543 }
1544
1545 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1546 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001547 // X <= C0 --> X < (C0+1)
1548 return DAG.getSetCC(VT, N0, DAG.getConstant(C1+1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001549 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1550 }
1551
1552 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1553 return DAG.getConstant(0, VT); // X < MIN --> false
1554 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1555 return DAG.getConstant(1, VT); // X >= MIN --> true
1556 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1557 return DAG.getConstant(0, VT); // X > MAX --> false
1558 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1559 return DAG.getConstant(1, VT); // X <= MAX --> true
1560
1561 // Canonicalize setgt X, Min --> setne X, Min
1562 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1563 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1564 // Canonicalize setlt X, Max --> setne X, Max
1565 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1566 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1567
1568 // If we have setult X, 1, turn it into seteq X, 0
1569 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1570 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
1571 ISD::SETEQ);
1572 // If we have setugt X, Max-1, turn it into seteq X, Max
1573 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1574 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
1575 ISD::SETEQ);
1576
1577 // If we have "setcc X, C0", check to see if we can shrink the immediate
1578 // by changing cc.
1579
1580 // SETUGT X, SINTMAX -> SETLT X, 0
1581 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
1582 C1 == (~0ULL >> (65-OperandBitSize)))
1583 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
1584 ISD::SETLT);
1585
1586 // FIXME: Implement the rest of these.
1587
1588 // Fold bit comparisons when we can.
1589 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1590 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1591 if (ConstantSDNode *AndRHS =
1592 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1593 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1594 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001595 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001596 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001597 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001598 getShiftAmountTy()));
1599 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001600 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001601 // (X & 8) == 8 --> (X & 8) >> 3
1602 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001603 if (C1.isPowerOf2()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001604 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001605 DAG.getConstant(C1.logBase2(), getShiftAmountTy()));
Evan Chengfa1eb272007-02-08 22:13:59 +00001606 }
1607 }
1608 }
1609 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001610 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001611 // Ensure that the constant occurs on the RHS.
1612 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1613 }
1614
Gabor Greifba36cb52008-08-28 21:40:38 +00001615 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001616 // Constant fold or commute setcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001618 if (O.getNode()) return O;
1619 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001620 // If the RHS of an FP comparison is a constant, simplify it away in
1621 // some cases.
1622 if (CFP->getValueAPF().isNaN()) {
1623 // If an operand is known to be a nan, we can fold it.
1624 switch (ISD::getUnorderedFlavor(Cond)) {
1625 default: assert(0 && "Unknown flavor!");
1626 case 0: // Known false.
1627 return DAG.getConstant(0, VT);
1628 case 1: // Known true.
1629 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001630 case 2: // Undefined.
Chris Lattner63079f02007-12-29 08:37:08 +00001631 return DAG.getNode(ISD::UNDEF, VT);
1632 }
1633 }
1634
1635 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1636 // constant if knowing that the operand is non-nan is enough. We prefer to
1637 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1638 // materialize 0.0.
1639 if (Cond == ISD::SETO || Cond == ISD::SETUO)
1640 return DAG.getSetCC(VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001641 }
1642
1643 if (N0 == N1) {
1644 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001645 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001646 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1647 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1648 if (UOF == 2) // FP operators that are undefined on NaNs.
1649 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1650 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1651 return DAG.getConstant(UOF, VT);
1652 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1653 // if it is not already.
1654 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1655 if (NewCond != Cond)
1656 return DAG.getSetCC(VT, N0, N1, NewCond);
1657 }
1658
1659 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001660 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001661 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1662 N0.getOpcode() == ISD::XOR) {
1663 // Simplify (X+Y) == (X+Z) --> Y == Z
1664 if (N0.getOpcode() == N1.getOpcode()) {
1665 if (N0.getOperand(0) == N1.getOperand(0))
1666 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
1667 if (N0.getOperand(1) == N1.getOperand(1))
1668 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
1669 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1670 // If X op Y == Y op X, try other combinations.
1671 if (N0.getOperand(0) == N1.getOperand(1))
1672 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
1673 if (N0.getOperand(1) == N1.getOperand(0))
1674 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
1675 }
1676 }
1677
1678 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1679 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1680 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001681 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001682 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001683 DAG.getConstant(RHSC->getAPIntValue()-
1684 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001685 N0.getValueType()), Cond);
1686 }
1687
1688 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1689 if (N0.getOpcode() == ISD::XOR)
1690 // If we know that all of the inverted bits are zero, don't bother
1691 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001692 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1693 return
1694 DAG.getSetCC(VT, N0.getOperand(0),
1695 DAG.getConstant(LHSR->getAPIntValue() ^
1696 RHSC->getAPIntValue(),
1697 N0.getValueType()),
1698 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001699 }
1700
1701 // Turn (C1-X) == C2 --> X == C1-C2
1702 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001703 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001704 return
1705 DAG.getSetCC(VT, N0.getOperand(1),
1706 DAG.getConstant(SUBC->getAPIntValue() -
1707 RHSC->getAPIntValue(),
1708 N0.getValueType()),
1709 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001710 }
1711 }
1712 }
1713
1714 // Simplify (X+Z) == X --> Z == 0
1715 if (N0.getOperand(0) == N1)
1716 return DAG.getSetCC(VT, N0.getOperand(1),
1717 DAG.getConstant(0, N0.getValueType()), Cond);
1718 if (N0.getOperand(1) == N1) {
1719 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1720 return DAG.getSetCC(VT, N0.getOperand(0),
1721 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001722 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001723 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1724 // (Z-X) == X --> Z == X<<1
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001726 N1,
1727 DAG.getConstant(1, getShiftAmountTy()));
1728 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001729 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001730 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
1731 }
1732 }
1733 }
1734
1735 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1736 N1.getOpcode() == ISD::XOR) {
1737 // Simplify X == (X+Z) --> Z == 0
1738 if (N1.getOperand(0) == N0) {
1739 return DAG.getSetCC(VT, N1.getOperand(1),
1740 DAG.getConstant(0, N1.getValueType()), Cond);
1741 } else if (N1.getOperand(1) == N0) {
1742 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
1743 return DAG.getSetCC(VT, N1.getOperand(0),
1744 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001745 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001746 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1747 // X == (Z-X) --> X<<1 == Z
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001749 DAG.getConstant(1, getShiftAmountTy()));
1750 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001751 DCI.AddToWorklist(SH.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001752 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
1753 }
1754 }
1755 }
1756 }
1757
1758 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001760 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1761 switch (Cond) {
1762 default: assert(0 && "Unknown integer setcc!");
1763 case ISD::SETEQ: // X == Y -> (X^Y)^1
1764 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1765 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
1766 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001767 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001768 break;
1769 case ISD::SETNE: // X != Y --> (X^Y)
1770 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1771 break;
1772 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
1773 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
1774 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1775 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
1776 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001777 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001778 break;
1779 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
1780 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
1781 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1782 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
1783 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001784 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001785 break;
1786 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
1787 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
1788 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1789 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
1790 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001791 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001792 break;
1793 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
1794 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
1795 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1796 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
1797 break;
1798 }
1799 if (VT != MVT::i1) {
1800 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001801 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001802 // FIXME: If running after legalize, we probably can't do this.
1803 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
1804 }
1805 return N0;
1806 }
1807
1808 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001809 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001810}
1811
Evan Chengad4196b2008-05-12 19:56:52 +00001812/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1813/// node is a GlobalAddress + offset.
1814bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
1815 int64_t &Offset) const {
1816 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001817 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1818 GA = GASD->getGlobal();
1819 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001820 return true;
1821 }
1822
1823 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue N1 = N->getOperand(0);
1825 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001826 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001827 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1828 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001829 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001830 return true;
1831 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001832 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001833 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1834 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001835 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001836 return true;
1837 }
1838 }
1839 }
1840 return false;
1841}
1842
1843
1844/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
1845/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
1846/// location that the 'Base' load is loading from.
1847bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
1848 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00001849 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001850 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00001851 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001852 MVT VT = LD->getValueType(0);
1853 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00001854 return false;
1855
Dan Gohman475871a2008-07-27 21:46:04 +00001856 SDValue Loc = LD->getOperand(1);
1857 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00001858 if (Loc.getOpcode() == ISD::FrameIndex) {
1859 if (BaseLoc.getOpcode() != ISD::FrameIndex)
1860 return false;
1861 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
1862 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
1863 int FS = MFI->getObjectSize(FI);
1864 int BFS = MFI->getObjectSize(BFI);
1865 if (FS != BFS || FS != (int)Bytes) return false;
1866 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
1867 }
1868
1869 GlobalValue *GV1 = NULL;
1870 GlobalValue *GV2 = NULL;
1871 int64_t Offset1 = 0;
1872 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00001873 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
1874 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00001875 if (isGA1 && isGA2 && GV1 == GV2)
1876 return Offset1 == (Offset2 + Dist*Bytes);
1877 return false;
1878}
1879
1880
Dan Gohman475871a2008-07-27 21:46:04 +00001881SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001882PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1883 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001884 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001885}
1886
Chris Lattnereb8146b2006-02-04 02:13:02 +00001887//===----------------------------------------------------------------------===//
1888// Inline Assembler Implementation Methods
1889//===----------------------------------------------------------------------===//
1890
Chris Lattner4376fea2008-04-27 00:09:47 +00001891
Chris Lattnereb8146b2006-02-04 02:13:02 +00001892TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001893TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001894 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00001895 if (Constraint.size() == 1) {
1896 switch (Constraint[0]) {
1897 default: break;
1898 case 'r': return C_RegisterClass;
1899 case 'm': // memory
1900 case 'o': // offsetable
1901 case 'V': // not offsetable
1902 return C_Memory;
1903 case 'i': // Simple Integer or Relocatable Constant
1904 case 'n': // Simple Integer
1905 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001906 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001907 case 'I': // Target registers.
1908 case 'J':
1909 case 'K':
1910 case 'L':
1911 case 'M':
1912 case 'N':
1913 case 'O':
1914 case 'P':
1915 return C_Other;
1916 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001917 }
Chris Lattner065421f2007-03-25 02:18:14 +00001918
1919 if (Constraint.size() > 1 && Constraint[0] == '{' &&
1920 Constraint[Constraint.size()-1] == '}')
1921 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00001922 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001923}
1924
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001925/// LowerXConstraint - try to replace an X constraint, which matches anything,
1926/// with another that has more specific requirements based on the type of the
1927/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001928const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
1929 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001930 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001931 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001932 return "f"; // works for many targets
1933 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001934}
1935
Chris Lattner48884cd2007-08-25 00:47:38 +00001936/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1937/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001938void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00001939 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00001940 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00001941 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001942 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001943 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001944 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001945 case 'X': // Allows any operand; labels (basic block) use this.
1946 if (Op.getOpcode() == ISD::BasicBlock) {
1947 Ops.push_back(Op);
1948 return;
1949 }
1950 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001951 case 'i': // Simple Integer or Relocatable Constant
1952 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001953 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001954 // These operands are interested in values of the form (GV+C), where C may
1955 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1956 // is possible and fine if either GV or C are missing.
1957 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1958 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
1959
1960 // If we have "(add GV, C)", pull out GV/C
1961 if (Op.getOpcode() == ISD::ADD) {
1962 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1963 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
1964 if (C == 0 || GA == 0) {
1965 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
1966 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
1967 }
1968 if (C == 0 || GA == 0)
1969 C = 0, GA = 0;
1970 }
1971
1972 // If we find a valid operand, map to the TargetXXX version so that the
1973 // value itself doesn't get selected.
1974 if (GA) { // Either &GV or &GV+C
1975 if (ConstraintLetter != 'n') {
1976 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001977 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00001978 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
1979 Op.getValueType(), Offs));
1980 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001981 }
1982 }
1983 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001984 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00001985 if (ConstraintLetter != 's') {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001986 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue(),
1987 Op.getValueType()));
Chris Lattner48884cd2007-08-25 00:47:38 +00001988 return;
1989 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001990 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001991 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001992 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001993 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001994}
1995
Chris Lattner4ccb0702006-01-26 20:37:03 +00001996std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001997getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001998 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00001999 return std::vector<unsigned>();
2000}
2001
2002
2003std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002004getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002005 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002006 if (Constraint[0] != '{')
2007 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002008 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2009
2010 // Remove the braces from around the name.
2011 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002012
2013 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002014 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2015 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002016 E = RI->regclass_end(); RCI != E; ++RCI) {
2017 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002018
2019 // If none of the the value types for this register class are valid, we
2020 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2021 bool isLegal = false;
2022 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2023 I != E; ++I) {
2024 if (isTypeLegal(*I)) {
2025 isLegal = true;
2026 break;
2027 }
2028 }
2029
2030 if (!isLegal) continue;
2031
Chris Lattner1efa40f2006-02-22 00:56:39 +00002032 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2033 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002034 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002035 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002036 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002037 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002038
Chris Lattner1efa40f2006-02-22 00:56:39 +00002039 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002040}
Evan Cheng30b37b52006-03-13 23:18:16 +00002041
2042//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002043// Constraint Selection.
2044
Chris Lattner6bdcda32008-10-17 16:47:46 +00002045/// isMatchingInputConstraint - Return true of this is an input operand that is
2046/// a matching constraint like "4".
2047bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002048 assert(!ConstraintCode.empty() && "No known constraint!");
2049 return isdigit(ConstraintCode[0]);
2050}
2051
2052/// getMatchedOperand - If this is an input matching constraint, this method
2053/// returns the output operand it matches.
2054unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2055 assert(!ConstraintCode.empty() && "No known constraint!");
2056 return atoi(ConstraintCode.c_str());
2057}
2058
2059
Chris Lattner4376fea2008-04-27 00:09:47 +00002060/// getConstraintGenerality - Return an integer indicating how general CT
2061/// is.
2062static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2063 switch (CT) {
2064 default: assert(0 && "Unknown constraint type!");
2065 case TargetLowering::C_Other:
2066 case TargetLowering::C_Unknown:
2067 return 0;
2068 case TargetLowering::C_Register:
2069 return 1;
2070 case TargetLowering::C_RegisterClass:
2071 return 2;
2072 case TargetLowering::C_Memory:
2073 return 3;
2074 }
2075}
2076
2077/// ChooseConstraint - If there are multiple different constraints that we
2078/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002079/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002080/// Other -> immediates and magic values
2081/// Register -> one specific register
2082/// RegisterClass -> a group of regs
2083/// Memory -> memory
2084/// Ideally, we would pick the most specific constraint possible: if we have
2085/// something that fits into a register, we would pick it. The problem here
2086/// is that if we have something that could either be in a register or in
2087/// memory that use of the register could cause selection of *other*
2088/// operands to fail: they might only succeed if we pick memory. Because of
2089/// this the heuristic we use is:
2090///
2091/// 1) If there is an 'other' constraint, and if the operand is valid for
2092/// that constraint, use it. This makes us take advantage of 'i'
2093/// constraints when available.
2094/// 2) Otherwise, pick the most general constraint present. This prefers
2095/// 'm' over 'r', for example.
2096///
2097static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002098 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002100 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2101 unsigned BestIdx = 0;
2102 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2103 int BestGenerality = -1;
2104
2105 // Loop over the options, keeping track of the most general one.
2106 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2107 TargetLowering::ConstraintType CType =
2108 TLI.getConstraintType(OpInfo.Codes[i]);
2109
Chris Lattner5a096902008-04-27 00:37:18 +00002110 // If this is an 'other' constraint, see if the operand is valid for it.
2111 // For example, on X86 we might have an 'rI' constraint. If the operand
2112 // is an integer in the range [0..31] we want to use I (saving a load
2113 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002114 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002115 assert(OpInfo.Codes[i].size() == 1 &&
2116 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002117 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002118 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002119 ResultOps, *DAG);
2120 if (!ResultOps.empty()) {
2121 BestType = CType;
2122 BestIdx = i;
2123 break;
2124 }
2125 }
2126
Chris Lattner4376fea2008-04-27 00:09:47 +00002127 // This constraint letter is more general than the previous one, use it.
2128 int Generality = getConstraintGenerality(CType);
2129 if (Generality > BestGenerality) {
2130 BestType = CType;
2131 BestIdx = i;
2132 BestGenerality = Generality;
2133 }
2134 }
2135
2136 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2137 OpInfo.ConstraintType = BestType;
2138}
2139
2140/// ComputeConstraintToUse - Determines the constraint code and constraint
2141/// type to use for the specific AsmOperandInfo, setting
2142/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002143void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002145 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002146 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002147 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2148
2149 // Single-letter constraints ('r') are very common.
2150 if (OpInfo.Codes.size() == 1) {
2151 OpInfo.ConstraintCode = OpInfo.Codes[0];
2152 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2153 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002154 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002155 }
2156
2157 // 'X' matches anything.
2158 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2159 // Labels and constants are handled elsewhere ('X' is the only thing
2160 // that matches labels).
2161 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2162 isa<ConstantInt>(OpInfo.CallOperandVal))
2163 return;
2164
2165 // Otherwise, try to resolve it to something we know about by looking at
2166 // the actual operand type.
2167 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2168 OpInfo.ConstraintCode = Repl;
2169 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2170 }
2171 }
2172}
2173
2174//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002175// Loop Strength Reduction hooks
2176//===----------------------------------------------------------------------===//
2177
Chris Lattner1436bb62007-03-30 23:14:50 +00002178/// isLegalAddressingMode - Return true if the addressing mode represented
2179/// by AM is legal for this target, for a load/store of the specified type.
2180bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2181 const Type *Ty) const {
2182 // The default implementation of this implements a conservative RISCy, r+r and
2183 // r+i addr mode.
2184
2185 // Allows a sign-extended 16-bit immediate field.
2186 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2187 return false;
2188
2189 // No global is ever allowed as a base.
2190 if (AM.BaseGV)
2191 return false;
2192
2193 // Only support r+r,
2194 switch (AM.Scale) {
2195 case 0: // "r+i" or just "i", depending on HasBaseReg.
2196 break;
2197 case 1:
2198 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2199 return false;
2200 // Otherwise we have r+r or r+i.
2201 break;
2202 case 2:
2203 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2204 return false;
2205 // Allow 2*r as r+r.
2206 break;
2207 }
2208
2209 return true;
2210}
2211
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002212// Magic for divide replacement
2213
2214struct ms {
2215 int64_t m; // magic number
2216 int64_t s; // shift amount
2217};
2218
2219struct mu {
2220 uint64_t m; // magic number
2221 int64_t a; // add indicator
2222 int64_t s; // shift amount
2223};
2224
2225/// magic - calculate the magic numbers required to codegen an integer sdiv as
2226/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2227/// or -1.
2228static ms magic32(int32_t d) {
2229 int32_t p;
2230 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
2231 const uint32_t two31 = 0x80000000U;
2232 struct ms mag;
2233
2234 ad = abs(d);
2235 t = two31 + ((uint32_t)d >> 31);
2236 anc = t - 1 - t%ad; // absolute value of nc
2237 p = 31; // initialize p
2238 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
2239 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
2240 q2 = two31/ad; // initialize q2 = 2p/abs(d)
2241 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
2242 do {
2243 p = p + 1;
2244 q1 = 2*q1; // update q1 = 2p/abs(nc)
2245 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
2246 if (r1 >= anc) { // must be unsigned comparison
2247 q1 = q1 + 1;
2248 r1 = r1 - anc;
2249 }
2250 q2 = 2*q2; // update q2 = 2p/abs(d)
2251 r2 = 2*r2; // update r2 = rem(2p/abs(d))
2252 if (r2 >= ad) { // must be unsigned comparison
2253 q2 = q2 + 1;
2254 r2 = r2 - ad;
2255 }
2256 delta = ad - r2;
2257 } while (q1 < delta || (q1 == delta && r1 == 0));
2258
2259 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
2260 if (d < 0) mag.m = -mag.m; // resulting magic number
2261 mag.s = p - 32; // resulting shift
2262 return mag;
2263}
2264
2265/// magicu - calculate the magic numbers required to codegen an integer udiv as
2266/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2267static mu magicu32(uint32_t d) {
2268 int32_t p;
2269 uint32_t nc, delta, q1, r1, q2, r2;
2270 struct mu magu;
2271 magu.a = 0; // initialize "add" indicator
2272 nc = - 1 - (-d)%d;
2273 p = 31; // initialize p
2274 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
2275 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
2276 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
2277 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
2278 do {
2279 p = p + 1;
2280 if (r1 >= nc - r1 ) {
2281 q1 = 2*q1 + 1; // update q1
2282 r1 = 2*r1 - nc; // update r1
2283 }
2284 else {
2285 q1 = 2*q1; // update q1
2286 r1 = 2*r1; // update r1
2287 }
2288 if (r2 + 1 >= d - r2) {
2289 if (q2 >= 0x7FFFFFFF) magu.a = 1;
2290 q2 = 2*q2 + 1; // update q2
2291 r2 = 2*r2 + 1 - d; // update r2
2292 }
2293 else {
2294 if (q2 >= 0x80000000) magu.a = 1;
2295 q2 = 2*q2; // update q2
2296 r2 = 2*r2 + 1; // update r2
2297 }
2298 delta = d - 1 - r2;
2299 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
2300 magu.m = q2 + 1; // resulting magic number
2301 magu.s = p - 32; // resulting shift
2302 return magu;
2303}
2304
2305/// magic - calculate the magic numbers required to codegen an integer sdiv as
2306/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2307/// or -1.
2308static ms magic64(int64_t d) {
2309 int64_t p;
2310 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
2311 const uint64_t two63 = 9223372036854775808ULL; // 2^63
2312 struct ms mag;
2313
2314 ad = d >= 0 ? d : -d;
2315 t = two63 + ((uint64_t)d >> 63);
2316 anc = t - 1 - t%ad; // absolute value of nc
2317 p = 63; // initialize p
2318 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
2319 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
2320 q2 = two63/ad; // initialize q2 = 2p/abs(d)
2321 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
2322 do {
2323 p = p + 1;
2324 q1 = 2*q1; // update q1 = 2p/abs(nc)
2325 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
2326 if (r1 >= anc) { // must be unsigned comparison
2327 q1 = q1 + 1;
2328 r1 = r1 - anc;
2329 }
2330 q2 = 2*q2; // update q2 = 2p/abs(d)
2331 r2 = 2*r2; // update r2 = rem(2p/abs(d))
2332 if (r2 >= ad) { // must be unsigned comparison
2333 q2 = q2 + 1;
2334 r2 = r2 - ad;
2335 }
2336 delta = ad - r2;
2337 } while (q1 < delta || (q1 == delta && r1 == 0));
2338
2339 mag.m = q2 + 1;
2340 if (d < 0) mag.m = -mag.m; // resulting magic number
2341 mag.s = p - 64; // resulting shift
2342 return mag;
2343}
2344
2345/// magicu - calculate the magic numbers required to codegen an integer udiv as
2346/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2347static mu magicu64(uint64_t d)
2348{
2349 int64_t p;
2350 uint64_t nc, delta, q1, r1, q2, r2;
2351 struct mu magu;
2352 magu.a = 0; // initialize "add" indicator
2353 nc = - 1 - (-d)%d;
2354 p = 63; // initialize p
2355 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
2356 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
2357 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
2358 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
2359 do {
2360 p = p + 1;
2361 if (r1 >= nc - r1 ) {
2362 q1 = 2*q1 + 1; // update q1
2363 r1 = 2*r1 - nc; // update r1
2364 }
2365 else {
2366 q1 = 2*q1; // update q1
2367 r1 = 2*r1; // update r1
2368 }
2369 if (r2 + 1 >= d - r2) {
2370 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
2371 q2 = 2*q2 + 1; // update q2
2372 r2 = 2*r2 + 1 - d; // update r2
2373 }
2374 else {
2375 if (q2 >= 0x8000000000000000ull) magu.a = 1;
2376 q2 = 2*q2; // update q2
2377 r2 = 2*r2 + 1; // update r2
2378 }
2379 delta = d - 1 - r2;
Andrew Lenharth3e348492006-05-16 17:45:23 +00002380 } while (p < 128 && (q1 < delta || (q1 == delta && r1 == 0)));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002381 magu.m = q2 + 1; // resulting magic number
2382 magu.s = p - 64; // resulting shift
2383 return magu;
2384}
2385
2386/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2387/// return a DAG expression to select that will generate the same value by
2388/// multiplying by a magic number. See:
2389/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002390SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2391 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002392 MVT VT = N->getValueType(0);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002393
2394 // Check to see if we can do this.
2395 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
Dan Gohman475871a2008-07-27 21:46:04 +00002396 return SDValue(); // BuildSDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002397
Dan Gohman7810bfe2008-09-26 21:54:37 +00002398 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSExtValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002399 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2400
2401 // Multiply the numerator (operand 0) by the magic value
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002403 if (isOperationLegal(ISD::MULHS, VT))
2404 Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2405 DAG.getConstant(magics.m, VT));
2406 else if (isOperationLegal(ISD::SMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002407 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002408 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002409 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002410 else
Dan Gohman475871a2008-07-27 21:46:04 +00002411 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002412 // If d > 0 and m < 0, add the numerator
2413 if (d > 0 && magics.m < 0) {
2414 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
2415 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002416 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002417 }
2418 // If d < 0 and m > 0, subtract the numerator.
2419 if (d < 0 && magics.m > 0) {
2420 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
2421 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002422 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002423 }
2424 // Shift right algebraic if shift value is nonzero
2425 if (magics.s > 0) {
2426 Q = DAG.getNode(ISD::SRA, VT, Q,
2427 DAG.getConstant(magics.s, getShiftAmountTy()));
2428 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002429 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002430 }
2431 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue T =
Duncan Sands83ec4b62008-06-06 12:08:01 +00002433 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002434 getShiftAmountTy()));
2435 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002436 Created->push_back(T.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002437 return DAG.getNode(ISD::ADD, VT, Q, T);
2438}
2439
2440/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2441/// return a DAG expression to select that will generate the same value by
2442/// multiplying by a magic number. See:
2443/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002444SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2445 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002446 MVT VT = N->getValueType(0);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002447
2448 // Check to see if we can do this.
2449 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
Dan Gohman475871a2008-07-27 21:46:04 +00002450 return SDValue(); // BuildUDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002451
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002452 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002453 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
2454
2455 // Multiply the numerator (operand 0) by the magic value
Dan Gohman475871a2008-07-27 21:46:04 +00002456 SDValue Q;
Dan Gohman525178c2007-10-08 18:33:35 +00002457 if (isOperationLegal(ISD::MULHU, VT))
2458 Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
2459 DAG.getConstant(magics.m, VT));
2460 else if (isOperationLegal(ISD::UMUL_LOHI, VT))
Dan Gohman475871a2008-07-27 21:46:04 +00002461 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002462 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002463 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002464 else
Dan Gohman475871a2008-07-27 21:46:04 +00002465 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002466 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002467 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002468
2469 if (magics.a == 0) {
2470 return DAG.getNode(ISD::SRL, VT, Q,
2471 DAG.getConstant(magics.s, getShiftAmountTy()));
2472 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002473 SDValue NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002474 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002475 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002476 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
2477 DAG.getConstant(1, getShiftAmountTy()));
2478 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002479 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002480 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
2481 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002482 Created->push_back(NPQ.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002483 return DAG.getNode(ISD::SRL, VT, NPQ,
2484 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2485 }
2486}