blob: ff6fe9deff16078c424d815cb4087cd9d6784b4b [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000134 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
345 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
388 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
406 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
431 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
643 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
644 RegisterVT.isInteger() && !RegisterVT.isVector()) {
645 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
646 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
647 const FunctionLoweringInfo::LiveOutInfo &LOI =
648 FuncInfo.LiveOutRegInfo[SlotNo];
649
650 unsigned RegSize = RegisterVT.getSizeInBits();
651 unsigned NumSignBits = LOI.NumSignBits;
652 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
653
654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674
675 if (FromVT != MVT::Other)
676 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
677 RegisterVT, P, DAG.getValueType(FromVT));
678 }
679 }
680
681 Parts[i] = P;
682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
911 } else {
912 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
913 Offset, dl, SDNodeOrder);
914 DAG.AddDbgValue(SDV, 0, false);
915 }
916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000935 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
1406 // For example, instead of something like:
1407 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // or C, F
1412 // jnz foo
1413 // Emit:
1414 // cmp A, B
1415 // je foo
1416 // cmp D, E
1417 // jle foo
1418 //
Dan Gohman46510a72010-04-15 01:51:59 +00001419 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 (BOp->getOpcode() == Instruction::And ||
1422 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001423 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1424 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // If the compares in later blocks need to use values not currently
1426 // exported from this block, export them now. This block should always
1427 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001428 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // Allow some cases to be rejected.
1431 if (ShouldEmitAsBranches(SwitchCases)) {
1432 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1433 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1434 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 SwitchCases.erase(SwitchCases.begin());
1440 return;
1441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 // Okay, we decided not to do this, remove any inserted MBB's and clear
1444 // SwitchCases.
1445 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001446 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 SwitchCases.clear();
1449 }
1450 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001453 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001454 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 // Use visitSwitchCase to actually insert the fast branch sequence for this
1457 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459}
1460
1461/// visitSwitchCase - Emits the necessary code to represent a single node in
1462/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1464 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 SDValue Cond;
1466 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001467 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001468
1469 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 if (CB.CmpMHS == NULL) {
1471 // Fold "(X == true)" to X and "(X == false)" to !X to
1472 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001473 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001474 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001476 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001477 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001479 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else {
1483 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1484
Anton Korobeynikov23218582008-12-23 22:25:27 +00001485 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1486 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001489 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490
1491 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001493 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001496 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 DAG.getConstant(High-Low, VT), ISD::SETULE);
1499 }
1500 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503 SwitchBB->addSuccessor(CB.TrueBB);
1504 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // Set NextBlock to be the MBB immediately after the current one, if any.
1507 // This is used to avoid emitting unnecessary branches to the next block.
1508 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001509 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001510 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // If the lhs block is the next block, invert the condition so that we can
1514 // fall through to the lhs instead of the rhs block.
1515 if (CB.TrueBB == NextBlock) {
1516 std::swap(CB.TrueBB, CB.FalseBB);
1517 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001520
Dale Johannesenf5d97892009-02-04 01:48:28 +00001521 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001524
Evan Cheng266a99d2010-09-23 06:51:55 +00001525 // Insert the false branch. Do this even if it's a fall through branch,
1526 // this makes it easier to do DAG optimizations which require inverting
1527 // the branch condition.
1528 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1529 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001530
1531 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532}
1533
1534/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001535void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the code for the jump table
1537 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001539 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1540 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001542 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1543 MVT::Other, Index.getValue(1),
1544 Table, Index);
1545 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546}
1547
1548/// visitJumpTableHeader - This function emits necessary code to produce index
1549/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001550void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001551 JumpTableHeader &JTH,
1552 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001553 // Subtract the lowest switch case value from the value being switched on and
1554 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // difference between smallest and largest cases.
1556 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001558 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001559 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001562 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // can be used as an index into the jump table in a subsequent basic block.
1564 // This value may be smaller or larger than the target's pointer type, and
1565 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001566 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dan Gohman89496d02010-07-02 00:10:16 +00001568 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001569 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1570 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 JT.Reg = JumpTableReg;
1572
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001573 // Emit the range check for the jump table, and branch to the default block
1574 // for the switch statement if the value being switched on exceeds the largest
1575 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001576 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001577 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001578 DAG.getConstant(JTH.Last-JTH.First,VT),
1579 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580
1581 // Set NextBlock to be the MBB immediately after the current one, if any.
1582 // This is used to avoid emitting unnecessary branches to the next block.
1583 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001585
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001586 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 NextBlock = BBI;
1588
Dale Johannesen66978ee2009-01-31 02:22:37 +00001589 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001591 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592
Bill Wendling4533cac2010-01-28 21:51:40 +00001593 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001594 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1595 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596
Bill Wendling87710f02009-12-21 23:47:40 +00001597 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598}
1599
1600/// visitBitTestHeader - This function emits necessary code to produce value
1601/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001602void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1603 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 // Subtract the minimum value
1605 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001607 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001608 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609
1610 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001612 TLI.getSetCCResultType(Sub.getValueType()),
1613 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001614 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Bill Wendling87710f02009-12-21 23:47:40 +00001616 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1617 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618
Dan Gohman89496d02010-07-02 00:10:16 +00001619 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001620 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1621 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622
1623 // Set NextBlock to be the MBB immediately after the current one, if any.
1624 // This is used to avoid emitting unnecessary branches to the next block.
1625 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001626 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001627 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 NextBlock = BBI;
1629
1630 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1631
Dan Gohman99be8ae2010-04-19 22:41:47 +00001632 SwitchBB->addSuccessor(B.Default);
1633 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634
Dale Johannesen66978ee2009-01-31 02:22:37 +00001635 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001637 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001638
Evan Cheng8c1f4322010-09-23 18:32:19 +00001639 if (MBB != NextBlock)
1640 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1641 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001642
Bill Wendling87710f02009-12-21 23:47:40 +00001643 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644}
1645
1646/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001647void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1648 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 BitTestCase &B,
1650 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001651 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001652 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001653 SDValue Cmp;
1654 if (CountPopulation_64(B.Mask) == 1) {
1655 // Testing for a single bit; just compare the shift count with what it
1656 // would need to be to shift a 1 bit in that position.
1657 Cmp = DAG.getSetCC(getCurDebugLoc(),
1658 TLI.getSetCCResultType(ShiftOp.getValueType()),
1659 ShiftOp,
1660 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1661 TLI.getPointerTy()),
1662 ISD::SETEQ);
1663 } else {
1664 // Make desired shift
1665 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1666 TLI.getPointerTy(),
1667 DAG.getConstant(1, TLI.getPointerTy()),
1668 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Dan Gohman8e0163a2010-06-24 02:06:24 +00001670 // Emit bit tests and jumps
1671 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1672 TLI.getPointerTy(), SwitchVal,
1673 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1674 Cmp = DAG.getSetCC(getCurDebugLoc(),
1675 TLI.getSetCCResultType(AndOp.getValueType()),
1676 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1677 ISD::SETNE);
1678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679
Dan Gohman99be8ae2010-04-19 22:41:47 +00001680 SwitchBB->addSuccessor(B.TargetBB);
1681 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001682
Dale Johannesen66978ee2009-01-31 02:22:37 +00001683 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001685 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686
1687 // Set NextBlock to be the MBB immediately after the current one, if any.
1688 // This is used to avoid emitting unnecessary branches to the next block.
1689 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001690 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001691 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 NextBlock = BBI;
1693
Evan Cheng8c1f4322010-09-23 18:32:19 +00001694 if (NextMBB != NextBlock)
1695 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1696 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001697
Bill Wendling87710f02009-12-21 23:47:40 +00001698 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699}
1700
Dan Gohman46510a72010-04-15 01:51:59 +00001701void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001702 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Retrieve successors.
1705 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1706 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1707
Gabor Greifb67e6b32009-01-15 11:10:44 +00001708 const Value *Callee(I.getCalledValue());
1709 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 visitInlineAsm(&I);
1711 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001712 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 // If the value of the invoke is used outside of its defining block, make it
1715 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001716 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717
1718 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719 InvokeMBB->addSuccessor(Return);
1720 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721
1722 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001723 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1724 MVT::Other, getControlRoot(),
1725 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726}
1727
Dan Gohman46510a72010-04-15 01:51:59 +00001728void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729}
1730
1731/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1732/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001733bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1734 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001735 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001736 MachineBasicBlock *Default,
1737 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743 return false;
1744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 // Get the MachineFunction which holds the current MBB. This is used when
1746 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001747 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
1749 // Figure out which block is immediately after the current one.
1750 MachineBasicBlock *NextBlock = 0;
1751 MachineFunction::iterator BBI = CR.CaseBB;
1752
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001753 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 NextBlock = BBI;
1755
Benjamin Kramerce750f02010-11-22 09:45:38 +00001756 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 // is the same as the other, but has one bit unset that the other has set,
1758 // use bit manipulation to do two compares at once. For example:
1759 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001760 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1761 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1762 if (Size == 2 && CR.CaseBB == SwitchBB) {
1763 Case &Small = *CR.Range.first;
1764 Case &Big = *(CR.Range.second-1);
1765
1766 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1767 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1768 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1769
1770 // Check that there is only one bit different.
1771 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1772 (SmallValue | BigValue) == BigValue) {
1773 // Isolate the common bit.
1774 APInt CommonBit = BigValue & ~SmallValue;
1775 assert((SmallValue | CommonBit) == BigValue &&
1776 CommonBit.countPopulation() == 1 && "Not a common bit?");
1777
1778 SDValue CondLHS = getValue(SV);
1779 EVT VT = CondLHS.getValueType();
1780 DebugLoc DL = getCurDebugLoc();
1781
1782 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1783 DAG.getConstant(CommonBit, VT));
1784 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1785 Or, DAG.getConstant(BigValue, VT),
1786 ISD::SETEQ);
1787
1788 // Update successor info.
1789 SwitchBB->addSuccessor(Small.BB);
1790 SwitchBB->addSuccessor(Default);
1791
1792 // Insert the true branch.
1793 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1794 getControlRoot(), Cond,
1795 DAG.getBasicBlock(Small.BB));
1796
1797 // Insert the false branch.
1798 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1799 DAG.getBasicBlock(Default));
1800
1801 DAG.setRoot(BrCond);
1802 return true;
1803 }
1804 }
1805 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807 // Rearrange the case blocks so that the last one falls through if possible.
1808 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1809 // The last case block won't fall through into 'NextBlock' if we emit the
1810 // branches in this order. See if rearranging a case value would help.
1811 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1812 if (I->BB == NextBlock) {
1813 std::swap(*I, BackCase);
1814 break;
1815 }
1816 }
1817 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819 // Create a CaseBlock record representing a conditional branch to
1820 // the Case's target mbb if the value being switched on SV is equal
1821 // to C.
1822 MachineBasicBlock *CurBlock = CR.CaseBB;
1823 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1824 MachineBasicBlock *FallThrough;
1825 if (I != E-1) {
1826 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1827 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001828
1829 // Put SV in a virtual register to make it available from the new blocks.
1830 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831 } else {
1832 // If the last case doesn't match, go to the default block.
1833 FallThrough = Default;
1834 }
1835
Dan Gohman46510a72010-04-15 01:51:59 +00001836 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 ISD::CondCode CC;
1838 if (I->High == I->Low) {
1839 // This is just small small case range :) containing exactly 1 case
1840 CC = ISD::SETEQ;
1841 LHS = SV; RHS = I->High; MHS = NULL;
1842 } else {
1843 CC = ISD::SETLE;
1844 LHS = I->Low; MHS = SV; RHS = I->High;
1845 }
1846 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 // If emitting the first comparison, just call visitSwitchCase to emit the
1849 // code into the current block. Otherwise, push the CaseBlock onto the
1850 // vector to be later processed by SDISel, and insert the node's MBB
1851 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001852 if (CurBlock == SwitchBB)
1853 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001854 else
1855 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857 CurBlock = FallThrough;
1858 }
1859
1860 return true;
1861}
1862
1863static inline bool areJTsAllowed(const TargetLowering &TLI) {
1864 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1866 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001868
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001869static APInt ComputeRange(const APInt &First, const APInt &Last) {
1870 APInt LastExt(Last), FirstExt(First);
1871 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1872 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1873 return (LastExt - FirstExt + 1ULL);
1874}
1875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001877bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1878 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001879 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001880 MachineBasicBlock* Default,
1881 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 Case& FrontCase = *CR.Range.first;
1883 Case& BackCase = *(CR.Range.second-1);
1884
Chris Lattnere880efe2009-11-07 07:50:34 +00001885 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1886 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887
Chris Lattnere880efe2009-11-07 07:50:34 +00001888 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1890 I!=E; ++I)
1891 TSize += I->size();
1892
Dan Gohmane0567812010-04-08 23:03:40 +00001893 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001895
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001896 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001897 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 if (Density < 0.4)
1899 return false;
1900
David Greene4b69d992010-01-05 01:24:57 +00001901 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001902 << "First entry: " << First << ". Last entry: " << Last << '\n'
1903 << "Range: " << Range
1904 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001905
1906 // Get the MachineFunction which holds the current MBB. This is used when
1907 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001908 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909
1910 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001912 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913
1914 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1915
1916 // Create a new basic block to hold the code for loading the address
1917 // of the jump table, and jumping to it. Update successor information;
1918 // we will either branch to the default case for the switch, or the jump
1919 // table.
1920 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1921 CurMF->insert(BBI, JumpTableBB);
1922 CR.CaseBB->addSuccessor(Default);
1923 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925 // Build a vector of destination BBs, corresponding to each target
1926 // of the jump table. If the value of the jump table slot corresponds to
1927 // a case statement, push the case's BB onto the vector, otherwise, push
1928 // the default BB.
1929 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001930 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001932 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1933 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001934
1935 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 DestBBs.push_back(I->BB);
1937 if (TEI==High)
1938 ++I;
1939 } else {
1940 DestBBs.push_back(Default);
1941 }
1942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1946 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 E = DestBBs.end(); I != E; ++I) {
1948 if (!SuccsHandled[(*I)->getNumber()]) {
1949 SuccsHandled[(*I)->getNumber()] = true;
1950 JumpTableBB->addSuccessor(*I);
1951 }
1952 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001953
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001954 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001955 unsigned JTEncoding = TLI.getJumpTableEncoding();
1956 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001957 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959 // Set the jump table information so that we can codegen it as a second
1960 // MachineBasicBlock
1961 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001962 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1963 if (CR.CaseBB == SwitchBB)
1964 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001965
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 JTCases.push_back(JumpTableBlock(JTH, JT));
1967
1968 return true;
1969}
1970
1971/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1972/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001973bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1974 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001975 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001976 MachineBasicBlock *Default,
1977 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 // Get the MachineFunction which holds the current MBB. This is used when
1979 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001980 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981
1982 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001984 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985
1986 Case& FrontCase = *CR.Range.first;
1987 Case& BackCase = *(CR.Range.second-1);
1988 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1989
1990 // Size is the number of Cases represented by this range.
1991 unsigned Size = CR.Range.second - CR.Range.first;
1992
Chris Lattnere880efe2009-11-07 07:50:34 +00001993 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1994 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 double FMetric = 0;
1996 CaseItr Pivot = CR.Range.first + Size/2;
1997
1998 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1999 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002000 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2002 I!=E; ++I)
2003 TSize += I->size();
2004
Chris Lattnere880efe2009-11-07 07:50:34 +00002005 APInt LSize = FrontCase.size();
2006 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002007 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002008 << "First: " << First << ", Last: " << Last <<'\n'
2009 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2011 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002012 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2013 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002014 APInt Range = ComputeRange(LEnd, RBegin);
2015 assert((Range - 2ULL).isNonNegative() &&
2016 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002017 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002018 (LEnd - First + 1ULL).roundToDouble();
2019 double RDensity = (double)RSize.roundToDouble() /
2020 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002021 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002023 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002024 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2025 << "LDensity: " << LDensity
2026 << ", RDensity: " << RDensity << '\n'
2027 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 if (FMetric < Metric) {
2029 Pivot = J;
2030 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002031 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 }
2033
2034 LSize += J->size();
2035 RSize -= J->size();
2036 }
2037 if (areJTsAllowed(TLI)) {
2038 // If our case is dense we *really* should handle it earlier!
2039 assert((FMetric > 0) && "Should handle dense range earlier!");
2040 } else {
2041 Pivot = CR.Range.first + Size/2;
2042 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 CaseRange LHSR(CR.Range.first, Pivot);
2045 CaseRange RHSR(Pivot, CR.Range.second);
2046 Constant *C = Pivot->Low;
2047 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002050 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002052 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 // Pivot's Value, then we can branch directly to the LHS's Target,
2054 // rather than creating a leaf node for it.
2055 if ((LHSR.second - LHSR.first) == 1 &&
2056 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057 cast<ConstantInt>(C)->getValue() ==
2058 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 TrueBB = LHSR.first->BB;
2060 } else {
2061 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2062 CurMF->insert(BBI, TrueBB);
2063 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002064
2065 // Put SV in a virtual register to make it available from the new blocks.
2066 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 // Similar to the optimization above, if the Value being switched on is
2070 // known to be less than the Constant CR.LT, and the current Case Value
2071 // is CR.LT - 1, then we can branch directly to the target block for
2072 // the current Case Value, rather than emitting a RHS leaf node for it.
2073 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2075 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 FalseBB = RHSR.first->BB;
2077 } else {
2078 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2079 CurMF->insert(BBI, FalseBB);
2080 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002081
2082 // Put SV in a virtual register to make it available from the new blocks.
2083 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 }
2085
2086 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002087 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 // Otherwise, branch to LHS.
2089 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2090
Dan Gohman99be8ae2010-04-19 22:41:47 +00002091 if (CR.CaseBB == SwitchBB)
2092 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 else
2094 SwitchCases.push_back(CB);
2095
2096 return true;
2097}
2098
2099/// handleBitTestsSwitchCase - if current case range has few destination and
2100/// range span less, than machine word bitwidth, encode case range into series
2101/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002102bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2103 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002104 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002105 MachineBasicBlock* Default,
2106 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002108 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109
2110 Case& FrontCase = *CR.Range.first;
2111 Case& BackCase = *(CR.Range.second-1);
2112
2113 // Get the MachineFunction which holds the current MBB. This is used when
2114 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002115 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002117 // If target does not have legal shift left, do not emit bit tests at all.
2118 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2119 return false;
2120
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2123 I!=E; ++I) {
2124 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002125 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 // Count unique destinations
2129 SmallSet<MachineBasicBlock*, 4> Dests;
2130 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2131 Dests.insert(I->BB);
2132 if (Dests.size() > 3)
2133 // Don't bother the code below, if there are too much unique destinations
2134 return false;
2135 }
David Greene4b69d992010-01-05 01:24:57 +00002136 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002137 << Dests.size() << '\n'
2138 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2142 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002143 APInt cmpRange = maxValue - minValue;
2144
David Greene4b69d992010-01-05 01:24:57 +00002145 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002146 << "Low bound: " << minValue << '\n'
2147 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002148
Dan Gohmane0567812010-04-08 23:03:40 +00002149 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 (!(Dests.size() == 1 && numCmps >= 3) &&
2151 !(Dests.size() == 2 && numCmps >= 5) &&
2152 !(Dests.size() >= 3 && numCmps >= 6)))
2153 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
David Greene4b69d992010-01-05 01:24:57 +00002155 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158 // Optimize the case where all the case values fit in a
2159 // word without having to subtract minValue. In this case,
2160 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002161 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 CaseBitsVector CasesBits;
2168 unsigned i, count = 0;
2169
2170 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2171 MachineBasicBlock* Dest = I->BB;
2172 for (i = 0; i < count; ++i)
2173 if (Dest == CasesBits[i].BB)
2174 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 if (i == count) {
2177 assert((count < 3) && "Too much destinations to test!");
2178 CasesBits.push_back(CaseBits(0, Dest, 0));
2179 count++;
2180 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
2182 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2183 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2184
2185 uint64_t lo = (lowValue - lowBound).getZExtValue();
2186 uint64_t hi = (highValue - lowBound).getZExtValue();
2187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 for (uint64_t j = lo; j <= hi; j++) {
2189 CasesBits[i].Mask |= 1ULL << j;
2190 CasesBits[i].Bits++;
2191 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 }
2194 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 BitTestInfo BTC;
2197
2198 // Figure out which block is immediately after the current one.
2199 MachineFunction::iterator BBI = CR.CaseBB;
2200 ++BBI;
2201
2202 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2203
David Greene4b69d992010-01-05 01:24:57 +00002204 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002206 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002207 << ", Bits: " << CasesBits[i].Bits
2208 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209
2210 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2211 CurMF->insert(BBI, CaseBB);
2212 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2213 CaseBB,
2214 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002215
2216 // Put SV in a virtual register to make it available from the new blocks.
2217 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002219
2220 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002221 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 CR.CaseBB, Default, BTC);
2223
Dan Gohman99be8ae2010-04-19 22:41:47 +00002224 if (CR.CaseBB == SwitchBB)
2225 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 BitTestCases.push_back(BTB);
2228
2229 return true;
2230}
2231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002233size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2234 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002235 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236
2237 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002238 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2240 Cases.push_back(Case(SI.getSuccessorValue(i),
2241 SI.getSuccessorValue(i),
2242 SMBB));
2243 }
2244 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2245
2246 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002247 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 // Must recompute end() each iteration because it may be
2249 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2251 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2252 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 MachineBasicBlock* nextBB = J->BB;
2254 MachineBasicBlock* currentBB = I->BB;
2255
2256 // If the two neighboring cases go to the same destination, merge them
2257 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 I->High = J->High;
2260 J = Cases.erase(J);
2261 } else {
2262 I = J++;
2263 }
2264 }
2265
2266 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2267 if (I->Low != I->High)
2268 // A range counts double, since it requires two compares.
2269 ++numCmps;
2270 }
2271
2272 return numCmps;
2273}
2274
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002275void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2276 MachineBasicBlock *Last) {
2277 // Update JTCases.
2278 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2279 if (JTCases[i].first.HeaderBB == First)
2280 JTCases[i].first.HeaderBB = Last;
2281
2282 // Update BitTestCases.
2283 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2284 if (BitTestCases[i].Parent == First)
2285 BitTestCases[i].Parent = Last;
2286}
2287
Dan Gohman46510a72010-04-15 01:51:59 +00002288void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002289 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 // Figure out which block is immediately after the current one.
2292 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2294
2295 // If there is only the default destination, branch to it if it is not the
2296 // next basic block. Otherwise, just fall through.
2297 if (SI.getNumOperands() == 2) {
2298 // Update machine-CFG edges.
2299
2300 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002302 if (Default != NextBlock)
2303 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2304 MVT::Other, getControlRoot(),
2305 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 return;
2308 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 // If there are any non-default case statements, create a vector of Cases
2311 // representing each one, and sort the vector so that we can efficiently
2312 // create a binary search tree from them.
2313 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002314 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002315 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002316 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002317 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318
2319 // Get the Value to be switched on and default basic blocks, which will be
2320 // inserted into CaseBlock records, representing basic blocks in the binary
2321 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002322 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323
2324 // Push the initial CaseRec onto the worklist
2325 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002326 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2327 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328
2329 while (!WorkList.empty()) {
2330 // Grab a record representing a case range to process off the worklist
2331 CaseRec CR = WorkList.back();
2332 WorkList.pop_back();
2333
Dan Gohman99be8ae2010-04-19 22:41:47 +00002334 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 // If the range has few cases (two or less) emit a series of specific
2338 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002339 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002342 // If the switch has more than 5 blocks, and at least 40% dense, and the
2343 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002345 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2349 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002350 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 }
2352}
2353
Dan Gohman46510a72010-04-15 01:51:59 +00002354void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002355 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002356
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002357 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002358 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002359 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002360 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002361 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002362 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002363 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2364 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002365 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002366
Bill Wendling4533cac2010-01-28 21:51:40 +00002367 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2368 MVT::Other, getControlRoot(),
2369 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002370}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371
Dan Gohman46510a72010-04-15 01:51:59 +00002372void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 // -0.0 - X --> fneg
2374 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002375 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2377 const VectorType *DestTy = cast<VectorType>(I.getType());
2378 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002379 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002380 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002381 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002382 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002384 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2385 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 return;
2387 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002388 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002390
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002391 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002392 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002393 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002394 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2395 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002396 return;
2397 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002399 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400}
2401
Dan Gohman46510a72010-04-15 01:51:59 +00002402void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 SDValue Op1 = getValue(I.getOperand(0));
2404 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002405 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2406 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407}
2408
Dan Gohman46510a72010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 SDValue Op1 = getValue(I.getOperand(0));
2411 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002412 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002413 Op2.getValueType() != TLI.getShiftAmountTy()) {
2414 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002415 EVT PTy = TLI.getPointerTy();
2416 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002417 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002418 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2419 TLI.getShiftAmountTy(), Op2);
2420 // If the operand is larger than the shift count type but the shift
2421 // count type has enough bits to represent any shift value, truncate
2422 // it now. This is a common case and it exposes the truncate to
2423 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002424 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002425 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2426 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2427 TLI.getShiftAmountTy(), Op2);
2428 // Otherwise we'll need to temporarily settle for some other
2429 // convenient type; type legalization will make adjustments as
2430 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002431 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002432 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002433 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002434 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002435 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002436 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002438
Bill Wendling4533cac2010-01-28 21:51:40 +00002439 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2440 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441}
2442
Dan Gohman46510a72010-04-15 01:51:59 +00002443void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002445 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002447 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 predicate = ICmpInst::Predicate(IC->getPredicate());
2449 SDValue Op1 = getValue(I.getOperand(0));
2450 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002451 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002452
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455}
2456
Dan Gohman46510a72010-04-15 01:51:59 +00002457void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002459 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002461 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 predicate = FCmpInst::Predicate(FC->getPredicate());
2463 SDValue Op1 = getValue(I.getOperand(0));
2464 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002465 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002466 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002467 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468}
2469
Dan Gohman46510a72010-04-15 01:51:59 +00002470void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002471 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002472 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2473 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002474 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002475
Bill Wendling49fcff82009-12-21 22:30:11 +00002476 SmallVector<SDValue, 4> Values(NumValues);
2477 SDValue Cond = getValue(I.getOperand(0));
2478 SDValue TrueVal = getValue(I.getOperand(1));
2479 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002480
Bill Wendling4533cac2010-01-28 21:51:40 +00002481 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002482 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002483 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2484 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002485 SDValue(TrueVal.getNode(),
2486 TrueVal.getResNo() + i),
2487 SDValue(FalseVal.getNode(),
2488 FalseVal.getResNo() + i));
2489
Bill Wendling4533cac2010-01-28 21:51:40 +00002490 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2491 DAG.getVTList(&ValueVTs[0], NumValues),
2492 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002493}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494
Dan Gohman46510a72010-04-15 01:51:59 +00002495void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2497 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002499 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500}
2501
Dan Gohman46510a72010-04-15 01:51:59 +00002502void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2504 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2505 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002506 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002507 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508}
2509
Dan Gohman46510a72010-04-15 01:51:59 +00002510void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2512 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2513 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002515 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516}
2517
Dan Gohman46510a72010-04-15 01:51:59 +00002518void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519 // FPTrunc is never a no-op cast, no need to check
2520 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002522 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2523 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 // FPTrunc is never a no-op cast, no need to check
2528 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002530 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 // FPToUI is never a no-op cast, no need to check
2535 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538}
2539
Dan Gohman46510a72010-04-15 01:51:59 +00002540void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 // FPToSI is never a no-op cast, no need to check
2542 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002543 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002544 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545}
2546
Dan Gohman46510a72010-04-15 01:51:59 +00002547void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // UIToFP is never a no-op cast, no need to check
2549 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002550 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002551 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552}
2553
Dan Gohman46510a72010-04-15 01:51:59 +00002554void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002555 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002558 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559}
2560
Dan Gohman46510a72010-04-15 01:51:59 +00002561void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562 // What to do depends on the size of the integer and the size of the pointer.
2563 // We can either truncate, zero extend, or no-op, accordingly.
2564 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002565 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002566 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567}
2568
Dan Gohman46510a72010-04-15 01:51:59 +00002569void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 // What to do depends on the size of the integer and the size of the pointer.
2571 // We can either truncate, zero extend, or no-op, accordingly.
2572 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575}
2576
Dan Gohman46510a72010-04-15 01:51:59 +00002577void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002579 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580
Bill Wendling49fcff82009-12-21 22:30:11 +00002581 // BitCast assures us that source and destination are the same size so this is
2582 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 if (DestVT != N.getValueType())
2584 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2585 DestVT, N)); // convert types.
2586 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002587 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588}
2589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 SDValue InVec = getValue(I.getOperand(0));
2592 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002593 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002594 TLI.getPointerTy(),
2595 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2597 TLI.getValueType(I.getType()),
2598 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599}
2600
Dan Gohman46510a72010-04-15 01:51:59 +00002601void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002603 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002604 TLI.getPointerTy(),
2605 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002606 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2607 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608}
2609
Mon P Wangaeb06d22008-11-10 04:46:22 +00002610// Utility for visitShuffleVector - Returns true if the mask is mask starting
2611// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2613 unsigned MaskNumElts = Mask.size();
2614 for (unsigned i = 0; i != MaskNumElts; ++i)
2615 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002617 return true;
2618}
2619
Dan Gohman46510a72010-04-15 01:51:59 +00002620void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002622 SDValue Src1 = getValue(I.getOperand(0));
2623 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 // Convert the ConstantVector mask operand into an array of ints, with -1
2626 // representing undef values.
2627 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002628 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002629 unsigned MaskNumElts = MaskElts.size();
2630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 if (isa<UndefValue>(MaskElts[i]))
2632 Mask.push_back(-1);
2633 else
2634 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2635 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002636
Owen Andersone50ed302009-08-10 22:56:29 +00002637 EVT VT = TLI.getValueType(I.getType());
2638 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002639 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640
Mon P Wangc7849c22008-11-16 05:06:27 +00002641 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002642 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2643 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002644 return;
2645 }
2646
2647 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002648 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2649 // Mask is longer than the source vectors and is a multiple of the source
2650 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002651 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002652 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2653 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2655 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002656 return;
2657 }
2658
Mon P Wangc7849c22008-11-16 05:06:27 +00002659 // Pad both vectors with undefs to make them the same length as the mask.
2660 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2662 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002663 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2666 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002667 MOps1[0] = Src1;
2668 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002669
2670 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2671 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 &MOps1[0], NumConcat);
2673 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002674 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002676
Mon P Wangaeb06d22008-11-10 04:46:22 +00002677 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002679 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002681 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 MappedOps.push_back(Idx);
2683 else
2684 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002685 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002686
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2688 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002689 return;
2690 }
2691
Mon P Wangc7849c22008-11-16 05:06:27 +00002692 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002693 // Analyze the access pattern of the vector to see if we can extract
2694 // two subvectors and do the shuffle. The analysis is done by calculating
2695 // the range of elements the mask access on both vectors.
2696 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2697 int MaxRange[2] = {-1, -1};
2698
Nate Begeman5a5ca152009-04-29 05:20:52 +00002699 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 int Idx = Mask[i];
2701 int Input = 0;
2702 if (Idx < 0)
2703 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002704
Nate Begeman5a5ca152009-04-29 05:20:52 +00002705 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 Input = 1;
2707 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002708 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 if (Idx > MaxRange[Input])
2710 MaxRange[Input] = Idx;
2711 if (Idx < MinRange[Input])
2712 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002714
Mon P Wangc7849c22008-11-16 05:06:27 +00002715 // Check if the access is smaller than the vector size and can we find
2716 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002717 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2718 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002719 int StartIdx[2]; // StartIdx to extract from
2720 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002722 RangeUse[Input] = 0; // Unused
2723 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002725 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002726 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002727 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002728 RangeUse[Input] = 1; // Extract from beginning of the vector
2729 StartIdx[Input] = 0;
2730 } else {
2731 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002733 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002735 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002736 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 }
2738
Bill Wendling636e2582009-08-21 18:16:06 +00002739 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002741 return;
2742 }
2743 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2744 // Extract appropriate subvector and generate a vector shuffle
2745 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002746 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002747 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002748 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002749 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002750 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002751 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002752 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002753
Mon P Wangc7849c22008-11-16 05:06:27 +00002754 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002756 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 int Idx = Mask[i];
2758 if (Idx < 0)
2759 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002760 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 MappedOps.push_back(Idx - StartIdx[0]);
2762 else
2763 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002764 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002765
Bill Wendling4533cac2010-01-28 21:51:40 +00002766 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2767 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002768 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002769 }
2770 }
2771
Mon P Wangc7849c22008-11-16 05:06:27 +00002772 // We can't use either concat vectors or extract subvectors so fall back to
2773 // replacing the shuffle with extract and build vector.
2774 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT EltVT = VT.getVectorElementType();
2776 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002777 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002780 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002783 SDValue Res;
2784
Nate Begeman5a5ca152009-04-29 05:20:52 +00002785 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002786 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2787 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002788 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002789 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2790 EltVT, Src2,
2791 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2792
2793 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002794 }
2795 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002796
Bill Wendling4533cac2010-01-28 21:51:40 +00002797 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2798 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799}
2800
Dan Gohman46510a72010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802 const Value *Op0 = I.getOperand(0);
2803 const Value *Op1 = I.getOperand(1);
2804 const Type *AggTy = I.getType();
2805 const Type *ValTy = Op1->getType();
2806 bool IntoUndef = isa<UndefValue>(Op0);
2807 bool FromUndef = isa<UndefValue>(Op1);
2808
Dan Gohman0dadb152010-10-06 16:18:29 +00002809 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810
Owen Andersone50ed302009-08-10 22:56:29 +00002811 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002813 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2815
2816 unsigned NumAggValues = AggValueVTs.size();
2817 unsigned NumValValues = ValValueVTs.size();
2818 SmallVector<SDValue, 4> Values(NumAggValues);
2819
2820 SDValue Agg = getValue(Op0);
2821 SDValue Val = getValue(Op1);
2822 unsigned i = 0;
2823 // Copy the beginning value(s) from the original aggregate.
2824 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002825 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 SDValue(Agg.getNode(), Agg.getResNo() + i);
2827 // Copy values from the inserted value(s).
2828 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2831 // Copy remaining value(s) from the original aggregate.
2832 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002833 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 SDValue(Agg.getNode(), Agg.getResNo() + i);
2835
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2837 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2838 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839}
2840
Dan Gohman46510a72010-04-15 01:51:59 +00002841void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 const Value *Op0 = I.getOperand(0);
2843 const Type *AggTy = Op0->getType();
2844 const Type *ValTy = I.getType();
2845 bool OutOfUndef = isa<UndefValue>(Op0);
2846
Dan Gohman0dadb152010-10-06 16:18:29 +00002847 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848
Owen Andersone50ed302009-08-10 22:56:29 +00002849 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2851
2852 unsigned NumValValues = ValValueVTs.size();
2853 SmallVector<SDValue, 4> Values(NumValValues);
2854
2855 SDValue Agg = getValue(Op0);
2856 // Copy out the selected value(s).
2857 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2858 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002859 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002860 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002861 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862
Bill Wendling4533cac2010-01-28 21:51:40 +00002863 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2864 DAG.getVTList(&ValValueVTs[0], NumValValues),
2865 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866}
2867
Dan Gohman46510a72010-04-15 01:51:59 +00002868void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 SDValue N = getValue(I.getOperand(0));
2870 const Type *Ty = I.getOperand(0)->getType();
2871
Dan Gohman46510a72010-04-15 01:51:59 +00002872 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002874 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2876 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2877 if (Field) {
2878 // N = N + Offset
2879 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002880 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 DAG.getIntPtrConstant(Offset));
2882 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 Ty = StTy->getElementType(Field);
2885 } else {
2886 Ty = cast<SequentialType>(Ty)->getElementType();
2887
2888 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002889 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002890 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002891 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002892 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002893 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002895 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002896 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002897 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2898 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002900 else
Evan Chengb1032a82009-02-09 20:54:38 +00002901 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002902
Dale Johannesen66978ee2009-01-31 02:22:37 +00002903 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002904 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905 continue;
2906 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002909 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2910 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 SDValue IdxN = getValue(Idx);
2912
2913 // If the index is smaller or larger than intptr_t, truncate or extend
2914 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002915 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916
2917 // If this is a multiply by a power of two, turn it into a shl
2918 // immediately. This is a very common case.
2919 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002920 if (ElementSize.isPowerOf2()) {
2921 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002922 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002923 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002924 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002926 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002927 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002928 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 }
2930 }
2931
Scott Michelfdc40a02009-02-17 22:15:04 +00002932 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002933 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 }
2935 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 setValue(&I, N);
2938}
2939
Dan Gohman46510a72010-04-15 01:51:59 +00002940void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 // If this is a fixed sized alloca in the entry block of the function,
2942 // allocate it statically on the stack.
2943 if (FuncInfo.StaticAllocaMap.count(&I))
2944 return; // getValue will auto-populate this.
2945
2946 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002947 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948 unsigned Align =
2949 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2950 I.getAlignment());
2951
2952 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002953
Owen Andersone50ed302009-08-10 22:56:29 +00002954 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002955 if (AllocSize.getValueType() != IntPtr)
2956 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2957
2958 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2959 AllocSize,
2960 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 // Handle alignment. If the requested alignment is less than or equal to
2963 // the stack alignment, ignore it. If the size is greater than or equal to
2964 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002965 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 if (Align <= StackAlign)
2967 Align = 0;
2968
2969 // Round the size of the allocation up to the stack alignment size
2970 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002971 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002972 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002976 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002977 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2979
2980 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002982 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002983 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 setValue(&I, DSA);
2985 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 // Inform the Frame Information that we have just allocated a variable-sized
2988 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002989 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990}
2991
Dan Gohman46510a72010-04-15 01:51:59 +00002992void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 const Value *SV = I.getOperand(0);
2994 SDValue Ptr = getValue(SV);
2995
2996 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002999 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003001 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002
Owen Andersone50ed302009-08-10 22:56:29 +00003003 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004 SmallVector<uint64_t, 4> Offsets;
3005 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3006 unsigned NumValues = ValueVTs.size();
3007 if (NumValues == 0)
3008 return;
3009
3010 SDValue Root;
3011 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003012 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 // Serialize volatile loads with other side effects.
3014 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003015 else if (AA->pointsToConstantMemory(
3016 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 // Do not serialize (non-volatile) loads of constant memory with anything.
3018 Root = DAG.getEntryNode();
3019 ConstantMemory = true;
3020 } else {
3021 // Do not serialize non-volatile loads against each other.
3022 Root = DAG.getRoot();
3023 }
Andrew Trickde91f3c2010-11-12 17:50:46 +00003024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003026 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3027 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003028 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003029 unsigned ChainI = 0;
3030 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3031 // Serializing loads here may result in excessive register pressure, and
3032 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3033 // could recover a bit by hoisting nodes upward in the chain by recognizing
3034 // they are side-effect free or do not alias. The optimizer should really
3035 // avoid this case by converting large object/array copies to llvm.memcpy
3036 // (MaxParallelChains should always remain as failsafe).
3037 if (ChainI == MaxParallelChains) {
3038 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3039 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3040 MVT::Other, &Chains[0], ChainI);
3041 Root = Chain;
3042 ChainI = 0;
3043 }
Bill Wendling856ff412009-12-22 00:12:37 +00003044 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3045 PtrVT, Ptr,
3046 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003047 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003048 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003049 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003052 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003056 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003057 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058 if (isVolatile)
3059 DAG.setRoot(Chain);
3060 else
3061 PendingLoads.push_back(Chain);
3062 }
3063
Bill Wendling4533cac2010-01-28 21:51:40 +00003064 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3065 DAG.getVTList(&ValueVTs[0], NumValues),
3066 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003067}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068
Dan Gohman46510a72010-04-15 01:51:59 +00003069void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3070 const Value *SrcV = I.getOperand(0);
3071 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Owen Andersone50ed302009-08-10 22:56:29 +00003073 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 SmallVector<uint64_t, 4> Offsets;
3075 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3076 unsigned NumValues = ValueVTs.size();
3077 if (NumValues == 0)
3078 return;
3079
3080 // Get the lowered operands. Note that we do this after
3081 // checking if NumResults is zero, because with zero results
3082 // the operands won't have values in the map.
3083 SDValue Src = getValue(SrcV);
3084 SDValue Ptr = getValue(PtrV);
3085
3086 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003087 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3088 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003091 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003093 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003094
Andrew Trickde91f3c2010-11-12 17:50:46 +00003095 unsigned ChainI = 0;
3096 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3097 // See visitLoad comments.
3098 if (ChainI == MaxParallelChains) {
3099 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3100 MVT::Other, &Chains[0], ChainI);
3101 Root = Chain;
3102 ChainI = 0;
3103 }
Bill Wendling856ff412009-12-22 00:12:37 +00003104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3105 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003106 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3107 SDValue(Src.getNode(), Src.getResNo() + i),
3108 Add, MachinePointerInfo(PtrV, Offsets[i]),
3109 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3110 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003111 }
3112
Devang Patel7e13efa2010-10-26 22:14:52 +00003113 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003114 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003115 ++SDNodeOrder;
3116 AssignOrderingToNode(StoreNode.getNode());
3117 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118}
3119
3120/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3121/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003122void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003123 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 bool HasChain = !I.doesNotAccessMemory();
3125 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3126
3127 // Build the operand list.
3128 SmallVector<SDValue, 8> Ops;
3129 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3130 if (OnlyLoad) {
3131 // We don't need to serialize loads against other loads.
3132 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003133 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 Ops.push_back(getRoot());
3135 }
3136 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003137
3138 // Info is set by getTgtMemInstrinsic
3139 TargetLowering::IntrinsicInfo Info;
3140 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3141
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003142 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003143 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3144 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003145 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146
3147 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003148 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3149 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 assert(TLI.isTypeLegal(Op.getValueType()) &&
3151 "Intrinsic uses a non-legal type?");
3152 Ops.push_back(Op);
3153 }
3154
Owen Andersone50ed302009-08-10 22:56:29 +00003155 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003156 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3157#ifndef NDEBUG
3158 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3159 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3160 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 }
Bob Wilson8d919552009-07-31 22:41:21 +00003162#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166
Bob Wilson8d919552009-07-31 22:41:21 +00003167 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168
3169 // Create the node.
3170 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003171 if (IsTgtIntrinsic) {
3172 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003173 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003174 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003175 Info.memVT,
3176 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003177 Info.align, Info.vol,
3178 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003179 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003180 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003181 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003182 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003183 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003184 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003185 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003187 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003188 }
3189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 if (HasChain) {
3191 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3192 if (OnlyLoad)
3193 PendingLoads.push_back(Chain);
3194 else
3195 DAG.setRoot(Chain);
3196 }
Bill Wendling856ff412009-12-22 00:12:37 +00003197
Benjamin Kramerf0127052010-01-05 13:12:22 +00003198 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003200 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003201 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003202 }
Bill Wendling856ff412009-12-22 00:12:37 +00003203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 setValue(&I, Result);
3205 }
3206}
3207
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003208/// GetSignificand - Get the significand and build it into a floating-point
3209/// number with exponent of 1:
3210///
3211/// Op = (Op & 0x007fffff) | 0x3f800000;
3212///
3213/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003214static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003215GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3217 DAG.getConstant(0x007fffff, MVT::i32));
3218 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3219 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003220 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003221}
3222
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223/// GetExponent - Get the exponent:
3224///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003225/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003226///
3227/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003228static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003229GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003230 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3232 DAG.getConstant(0x7f800000, MVT::i32));
3233 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003234 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3236 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003237 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003238}
3239
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003240/// getF32Constant - Get 32-bit floating point constant.
3241static SDValue
3242getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244}
3245
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003246/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003247/// visitIntrinsicCall: I is a call instruction
3248/// Op is the associated NodeType for I
3249const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003250SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3251 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003252 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003253 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003254 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003255 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003256 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003257 getValue(I.getArgOperand(0)),
3258 getValue(I.getArgOperand(1)),
3259 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260 setValue(&I, L);
3261 DAG.setRoot(L.getValue(1));
3262 return 0;
3263}
3264
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003265// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003266const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003267SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003268 SDValue Op1 = getValue(I.getArgOperand(0));
3269 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003270
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003272 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003273 return 0;
3274}
Bill Wendling74c37652008-12-09 22:08:41 +00003275
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003276/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3277/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003278void
Dan Gohman46510a72010-04-15 01:51:59 +00003279SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003280 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003281 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003282
Gabor Greif0635f352010-06-25 09:38:13 +00003283 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003285 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003286
3287 // Put the exponent in the right bit position for later addition to the
3288 // final result:
3289 //
3290 // #define LOG2OFe 1.4426950f
3291 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003293 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003295
3296 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3298 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003299
3300 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003302 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003303
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003304 if (LimitFloatPrecision <= 6) {
3305 // For floating-point precision of 6:
3306 //
3307 // TwoToFractionalPartOfX =
3308 // 0.997535578f +
3309 // (0.735607626f + 0.252464424f * x) * x;
3310 //
3311 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3317 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003318 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003320
3321 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003323 TwoToFracPartOfX, IntegerPartOfX);
3324
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003326 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3327 // For floating-point precision of 12:
3328 //
3329 // TwoToFractionalPartOfX =
3330 // 0.999892986f +
3331 // (0.696457318f +
3332 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3333 //
3334 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3340 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3343 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003344 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003346
3347 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003349 TwoToFracPartOfX, IntegerPartOfX);
3350
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003352 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3353 // For floating-point precision of 18:
3354 //
3355 // TwoToFractionalPartOfX =
3356 // 0.999999982f +
3357 // (0.693148872f +
3358 // (0.240227044f +
3359 // (0.554906021e-1f +
3360 // (0.961591928e-2f +
3361 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3362 //
3363 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3369 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003370 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3372 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3375 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3378 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3381 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003383 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003385
3386 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003388 TwoToFracPartOfX, IntegerPartOfX);
3389
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003391 }
3392 } else {
3393 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003394 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003395 getValue(I.getArgOperand(0)).getValueType(),
3396 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003397 }
3398
Dale Johannesen59e577f2008-09-05 18:38:42 +00003399 setValue(&I, result);
3400}
3401
Bill Wendling39150252008-09-09 20:39:27 +00003402/// visitLog - Lower a log intrinsic. Handles the special sequences for
3403/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003404void
Dan Gohman46510a72010-04-15 01:51:59 +00003405SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003406 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003407 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003408
Gabor Greif0635f352010-06-25 09:38:13 +00003409 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003410 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003411 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003413
3414 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003415 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003418
3419 // Get the significand and build it into a floating-point number with
3420 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003421 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003422
3423 if (LimitFloatPrecision <= 6) {
3424 // For floating-point precision of 6:
3425 //
3426 // LogofMantissa =
3427 // -1.1609546f +
3428 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003429 //
Bill Wendling39150252008-09-09 20:39:27 +00003430 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3436 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003437 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003438
Scott Michelfdc40a02009-02-17 22:15:04 +00003439 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003441 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3442 // For floating-point precision of 12:
3443 //
3444 // LogOfMantissa =
3445 // -1.7417939f +
3446 // (2.8212026f +
3447 // (-1.4699568f +
3448 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3449 //
3450 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3456 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3459 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3462 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003463 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003464
Scott Michelfdc40a02009-02-17 22:15:04 +00003465 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003467 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3468 // For floating-point precision of 18:
3469 //
3470 // LogOfMantissa =
3471 // -2.1072184f +
3472 // (4.2372794f +
3473 // (-3.7029485f +
3474 // (2.2781945f +
3475 // (-0.87823314f +
3476 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3477 //
3478 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3484 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3487 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3490 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3493 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3496 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003498
Scott Michelfdc40a02009-02-17 22:15:04 +00003499 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003501 }
3502 } else {
3503 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003504 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003505 getValue(I.getArgOperand(0)).getValueType(),
3506 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003507 }
3508
Dale Johannesen59e577f2008-09-05 18:38:42 +00003509 setValue(&I, result);
3510}
3511
Bill Wendling3eb59402008-09-09 00:28:24 +00003512/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3513/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003514void
Dan Gohman46510a72010-04-15 01:51:59 +00003515SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003516 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003517 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003518
Gabor Greif0635f352010-06-25 09:38:13 +00003519 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003520 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003521 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003523
Bill Wendling39150252008-09-09 20:39:27 +00003524 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003525 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003528 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003529 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003530
Bill Wendling3eb59402008-09-09 00:28:24 +00003531 // Different possible minimax approximations of significand in
3532 // floating-point for various degrees of accuracy over [1,2].
3533 if (LimitFloatPrecision <= 6) {
3534 // For floating-point precision of 6:
3535 //
3536 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3537 //
3538 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3544 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003546
Scott Michelfdc40a02009-02-17 22:15:04 +00003547 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003549 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3550 // For floating-point precision of 12:
3551 //
3552 // Log2ofMantissa =
3553 // -2.51285454f +
3554 // (4.07009056f +
3555 // (-2.12067489f +
3556 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003557 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003558 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3564 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3567 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3570 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003572
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003575 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3576 // For floating-point precision of 18:
3577 //
3578 // Log2ofMantissa =
3579 // -3.0400495f +
3580 // (6.1129976f +
3581 // (-5.3420409f +
3582 // (3.2865683f +
3583 // (-1.2669343f +
3584 // (0.27515199f -
3585 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3586 //
3587 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3593 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3596 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3599 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3602 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3605 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003607
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003610 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003611 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003612 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003613 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003614 getValue(I.getArgOperand(0)).getValueType(),
3615 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003616 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003617
Dale Johannesen59e577f2008-09-05 18:38:42 +00003618 setValue(&I, result);
3619}
3620
Bill Wendling3eb59402008-09-09 00:28:24 +00003621/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3622/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003623void
Dan Gohman46510a72010-04-15 01:51:59 +00003624SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003626 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003627
Gabor Greif0635f352010-06-25 09:38:13 +00003628 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003629 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003630 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003632
Bill Wendling39150252008-09-09 20:39:27 +00003633 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003634 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003637
3638 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003639 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003640 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003641
3642 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003643 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003644 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003645 // Log10ofMantissa =
3646 // -0.50419619f +
3647 // (0.60948995f - 0.10380950f * x) * x;
3648 //
3649 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3655 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003657
Scott Michelfdc40a02009-02-17 22:15:04 +00003658 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003660 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3661 // For floating-point precision of 12:
3662 //
3663 // Log10ofMantissa =
3664 // -0.64831180f +
3665 // (0.91751397f +
3666 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3667 //
3668 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3674 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3677 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003679
Scott Michelfdc40a02009-02-17 22:15:04 +00003680 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003682 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003683 // For floating-point precision of 18:
3684 //
3685 // Log10ofMantissa =
3686 // -0.84299375f +
3687 // (1.5327582f +
3688 // (-1.0688956f +
3689 // (0.49102474f +
3690 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3691 //
3692 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3698 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3701 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3704 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3707 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003709
Scott Michelfdc40a02009-02-17 22:15:04 +00003710 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003712 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003713 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003714 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003715 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003716 getValue(I.getArgOperand(0)).getValueType(),
3717 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003718 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003719
Dale Johannesen59e577f2008-09-05 18:38:42 +00003720 setValue(&I, result);
3721}
3722
Bill Wendlinge10c8142008-09-09 22:39:21 +00003723/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3724/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003725void
Dan Gohman46510a72010-04-15 01:51:59 +00003726SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003727 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003728 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729
Gabor Greif0635f352010-06-25 09:38:13 +00003730 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003732 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003733
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735
3736 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3738 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739
3740 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003742 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743
3744 if (LimitFloatPrecision <= 6) {
3745 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003746 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003747 // TwoToFractionalPartOfX =
3748 // 0.997535578f +
3749 // (0.735607626f + 0.252464424f * x) * x;
3750 //
3751 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3757 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003760 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003762
Scott Michelfdc40a02009-02-17 22:15:04 +00003763 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003765 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3766 // For floating-point precision of 12:
3767 //
3768 // TwoToFractionalPartOfX =
3769 // 0.999892986f +
3770 // (0.696457318f +
3771 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3772 //
3773 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3782 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003785 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003787
Scott Michelfdc40a02009-02-17 22:15:04 +00003788 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003790 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3791 // For floating-point precision of 18:
3792 //
3793 // TwoToFractionalPartOfX =
3794 // 0.999999982f +
3795 // (0.693148872f +
3796 // (0.240227044f +
3797 // (0.554906021e-1f +
3798 // (0.961591928e-2f +
3799 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3800 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3806 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3809 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3812 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3815 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3818 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003821 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003823
Scott Michelfdc40a02009-02-17 22:15:04 +00003824 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003826 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003827 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003828 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003829 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003830 getValue(I.getArgOperand(0)).getValueType(),
3831 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003832 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003833
Dale Johannesen601d3c02008-09-05 01:48:15 +00003834 setValue(&I, result);
3835}
3836
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003837/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3838/// limited-precision mode with x == 10.0f.
3839void
Dan Gohman46510a72010-04-15 01:51:59 +00003840SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003841 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003842 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003843 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003844 bool IsExp10 = false;
3845
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003847 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003848 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3849 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3850 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3851 APFloat Ten(10.0f);
3852 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3853 }
3854 }
3855 }
3856
3857 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003858 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859
3860 // Put the exponent in the right bit position for later addition to the
3861 // final result:
3862 //
3863 // #define LOG2OF10 3.3219281f
3864 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003868
3869 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3871 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872
3873 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003875 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003876
3877 if (LimitFloatPrecision <= 6) {
3878 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003879 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003880 // twoToFractionalPartOfX =
3881 // 0.997535578f +
3882 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003883 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003884 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3890 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003893 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003895
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003896 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003898 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3899 // For floating-point precision of 12:
3900 //
3901 // TwoToFractionalPartOfX =
3902 // 0.999892986f +
3903 // (0.696457318f +
3904 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3905 //
3906 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3912 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3915 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003918 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003920
Scott Michelfdc40a02009-02-17 22:15:04 +00003921 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003923 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3924 // For floating-point precision of 18:
3925 //
3926 // TwoToFractionalPartOfX =
3927 // 0.999999982f +
3928 // (0.693148872f +
3929 // (0.240227044f +
3930 // (0.554906021e-1f +
3931 // (0.961591928e-2f +
3932 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3933 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3939 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3942 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3945 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3948 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3951 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003954 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003956
Scott Michelfdc40a02009-02-17 22:15:04 +00003957 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003959 }
3960 } else {
3961 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003962 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003963 getValue(I.getArgOperand(0)).getValueType(),
3964 getValue(I.getArgOperand(0)),
3965 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003966 }
3967
3968 setValue(&I, result);
3969}
3970
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003971
3972/// ExpandPowI - Expand a llvm.powi intrinsic.
3973static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3974 SelectionDAG &DAG) {
3975 // If RHS is a constant, we can expand this out to a multiplication tree,
3976 // otherwise we end up lowering to a call to __powidf2 (for example). When
3977 // optimizing for size, we only want to do this if the expansion would produce
3978 // a small number of multiplies, otherwise we do the full expansion.
3979 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3980 // Get the exponent as a positive value.
3981 unsigned Val = RHSC->getSExtValue();
3982 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003983
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003984 // powi(x, 0) -> 1.0
3985 if (Val == 0)
3986 return DAG.getConstantFP(1.0, LHS.getValueType());
3987
Dan Gohmanae541aa2010-04-15 04:33:49 +00003988 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003989 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3990 // If optimizing for size, don't insert too many multiplies. This
3991 // inserts up to 5 multiplies.
3992 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3993 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003994 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003995 // powi(x,15) generates one more multiply than it should), but this has
3996 // the benefit of being both really simple and much better than a libcall.
3997 SDValue Res; // Logically starts equal to 1.0
3998 SDValue CurSquare = LHS;
3999 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004000 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004001 if (Res.getNode())
4002 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4003 else
4004 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004005 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004006
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004007 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4008 CurSquare, CurSquare);
4009 Val >>= 1;
4010 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004011
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004012 // If the original was negative, invert the result, producing 1/(x*x*x).
4013 if (RHSC->getSExtValue() < 0)
4014 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4015 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4016 return Res;
4017 }
4018 }
4019
4020 // Otherwise, expand to a libcall.
4021 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4022}
4023
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004024/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4025/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4026/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004027bool
Devang Patel78a06e52010-08-25 20:39:26 +00004028SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004029 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004030 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004031 const Argument *Arg = dyn_cast<Argument>(V);
4032 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004033 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004034
Devang Patel719f6a92010-04-29 20:40:36 +00004035 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004036 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4037 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4038
Devang Patela83ce982010-04-29 18:50:36 +00004039 // Ignore inlined function arguments here.
4040 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004041 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004042 return false;
4043
Dan Gohman84023e02010-07-10 09:00:22 +00004044 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004045 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004046 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004047
4048 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004049 if (Arg->hasByValAttr()) {
4050 // Byval arguments' frame index is recorded during argument lowering.
4051 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004052 Reg = TRI->getFrameRegister(MF);
4053 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004054 // If byval argument ofset is not recorded then ignore this.
4055 if (!Offset)
4056 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004057 }
4058
Devang Patel6cd467b2010-08-26 22:53:27 +00004059 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004060 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004061 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004062 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4063 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4064 if (PR)
4065 Reg = PR;
4066 }
4067 }
4068
Evan Chenga36acad2010-04-29 06:33:38 +00004069 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004070 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004071 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004072 if (VMI != FuncInfo.ValueMap.end())
4073 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004074 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004075
4076 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004077 // Check if frame index is available.
4078 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4079 if (FrameIndexSDNode *FINode =
4080 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4081 Reg = TRI->getFrameRegister(MF);
4082 Offset = FINode->getIndex();
4083 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004084 }
4085
4086 if (!Reg)
4087 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004088
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004089 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4090 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004091 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004092 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004093 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004094}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004095
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004096// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004097#if defined(_MSC_VER) && defined(setjmp) && \
4098 !defined(setjmp_undefined_for_msvc)
4099# pragma push_macro("setjmp")
4100# undef setjmp
4101# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004102#endif
4103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004104/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4105/// we want to emit this as a call to a named external function, return the name
4106/// otherwise lower it and return null.
4107const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004108SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004109 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004110 SDValue Res;
4111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004112 switch (Intrinsic) {
4113 default:
4114 // By default, turn this into a target intrinsic node.
4115 visitTargetIntrinsic(I, Intrinsic);
4116 return 0;
4117 case Intrinsic::vastart: visitVAStart(I); return 0;
4118 case Intrinsic::vaend: visitVAEnd(I); return 0;
4119 case Intrinsic::vacopy: visitVACopy(I); return 0;
4120 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004121 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004122 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004123 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004124 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004125 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004126 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 return 0;
4128 case Intrinsic::setjmp:
4129 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004130 case Intrinsic::longjmp:
4131 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004132 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004133 // Assert for address < 256 since we support only user defined address
4134 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004135 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004136 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004137 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004138 < 256 &&
4139 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004140 SDValue Op1 = getValue(I.getArgOperand(0));
4141 SDValue Op2 = getValue(I.getArgOperand(1));
4142 SDValue Op3 = getValue(I.getArgOperand(2));
4143 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4144 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004145 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004146 MachinePointerInfo(I.getArgOperand(0)),
4147 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148 return 0;
4149 }
Chris Lattner824b9582008-11-21 16:42:48 +00004150 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004151 // Assert for address < 256 since we support only user defined address
4152 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004153 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004154 < 256 &&
4155 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004156 SDValue Op1 = getValue(I.getArgOperand(0));
4157 SDValue Op2 = getValue(I.getArgOperand(1));
4158 SDValue Op3 = getValue(I.getArgOperand(2));
4159 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4160 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004161 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004162 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
Chris Lattner824b9582008-11-21 16:42:48 +00004165 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 // Assert for address < 256 since we support only user defined address
4167 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004168 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004169 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004170 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004171 < 256 &&
4172 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004173 SDValue Op1 = getValue(I.getArgOperand(0));
4174 SDValue Op2 = getValue(I.getArgOperand(1));
4175 SDValue Op3 = getValue(I.getArgOperand(2));
4176 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4177 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004178 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004179 MachinePointerInfo(I.getArgOperand(0)),
4180 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004181 return 0;
4182 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004183 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004184 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004185 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004186 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004187 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004188 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004189
4190 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4191 // but do not always have a corresponding SDNode built. The SDNodeOrder
4192 // absolute, but not relative, values are different depending on whether
4193 // debug info exists.
4194 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004195
4196 // Check if address has undef value.
4197 if (isa<UndefValue>(Address) ||
4198 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004199 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004200 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4201 0, dl, SDNodeOrder);
4202 DAG.AddDbgValue(SDV, 0, false);
4203 return 0;
4204 }
4205
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004206 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004207 if (!N.getNode() && isa<Argument>(Address))
4208 // Check unused arguments map.
4209 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004210 SDDbgValue *SDV;
4211 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004212 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004213 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004214 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4215 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4216 Address = BCI->getOperand(0);
4217 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4218
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004219 if (isParameter && !AI) {
4220 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4221 if (FINode)
4222 // Byval parameter. We have a frame index at this point.
4223 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4224 0, dl, SDNodeOrder);
4225 else
4226 // Can't do anything with other non-AI cases yet. This might be a
4227 // parameter of a callee function that got inlined, for example.
4228 return 0;
4229 } else if (AI)
4230 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4231 0, dl, SDNodeOrder);
4232 else
4233 // Can't do anything with other non-AI cases yet.
4234 return 0;
4235 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4236 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004237 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004238 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004239 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004240 // If variable is pinned by a alloca in dominating bb then
4241 // use StaticAllocaMap.
4242 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004243 if (AI->getParent() != DI.getParent()) {
4244 DenseMap<const AllocaInst*, int>::iterator SI =
4245 FuncInfo.StaticAllocaMap.find(AI);
4246 if (SI != FuncInfo.StaticAllocaMap.end()) {
4247 SDV = DAG.getDbgValue(Variable, SI->second,
4248 0, dl, SDNodeOrder);
4249 DAG.AddDbgValue(SDV, 0, false);
4250 return 0;
4251 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004252 }
4253 }
4254 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004255 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4256 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004257 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004258 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004259 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004260 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004261 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004262 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004263 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004264 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004265 return 0;
4266
4267 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004268 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004269 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004270 if (!V)
4271 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004272
4273 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4274 // but do not always have a corresponding SDNode built. The SDNodeOrder
4275 // absolute, but not relative, values are different depending on whether
4276 // debug info exists.
4277 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004278 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004279 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004280 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4281 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004282 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004283 // Do not use getValue() in here; we don't want to generate code at
4284 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004285 SDValue N = NodeMap[V];
4286 if (!N.getNode() && isa<Argument>(V))
4287 // Check unused arguments map.
4288 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004289 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004290 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004291 SDV = DAG.getDbgValue(Variable, N.getNode(),
4292 N.getResNo(), Offset, dl, SDNodeOrder);
4293 DAG.AddDbgValue(SDV, N.getNode(), false);
4294 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004295 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4296 // Do not call getValue(V) yet, as we don't want to generate code.
4297 // Remember it for later.
4298 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4299 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004300 } else {
Devang Patel00190342010-03-15 19:15:44 +00004301 // We may expand this to cover more cases. One case where we have no
4302 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004303 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4304 Offset, dl, SDNodeOrder);
4305 DAG.AddDbgValue(SDV, 0, false);
4306 }
Devang Patel00190342010-03-15 19:15:44 +00004307 }
4308
4309 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004310 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004311 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004312 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004313 // Don't handle byval struct arguments or VLAs, for example.
4314 if (!AI)
4315 return 0;
4316 DenseMap<const AllocaInst*, int>::iterator SI =
4317 FuncInfo.StaticAllocaMap.find(AI);
4318 if (SI == FuncInfo.StaticAllocaMap.end())
4319 return 0; // VLAs.
4320 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004321
Chris Lattner512063d2010-04-05 06:19:28 +00004322 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4323 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4324 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004325 return 0;
4326 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004327 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004328 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004329 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004330 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 SDValue Ops[1];
4333 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004334 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 setValue(&I, Op);
4336 DAG.setRoot(Op.getValue(1));
4337 return 0;
4338 }
4339
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004340 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004341 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004342 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004343 if (CallMBB->isLandingPad())
4344 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004345 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004347 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004349 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4350 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004351 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004353
Chris Lattner3a5815f2009-09-17 23:54:54 +00004354 // Insert the EHSELECTION instruction.
4355 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4356 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004357 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004358 Ops[1] = getRoot();
4359 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004360 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004361 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004362 return 0;
4363 }
4364
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004365 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004366 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004367 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004368 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4369 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004370 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004371 return 0;
4372 }
4373
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004374 case Intrinsic::eh_return_i32:
4375 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004376 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4377 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4378 MVT::Other,
4379 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004380 getValue(I.getArgOperand(0)),
4381 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004382 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004383 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004384 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004385 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004386 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004387 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004388 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004389 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004390 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004391 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004392 TLI.getPointerTy()),
4393 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004394 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004395 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004396 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004397 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4398 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004399 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004400 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004401 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004402 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004403 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004404 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004405 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004406
Chris Lattner512063d2010-04-05 06:19:28 +00004407 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004408 return 0;
4409 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004410 case Intrinsic::eh_sjlj_setjmp: {
4411 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004412 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004413 return 0;
4414 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004415 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004416 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004417 getRoot(), getValue(I.getArgOperand(0))));
4418 return 0;
4419 }
4420 case Intrinsic::eh_sjlj_dispatch_setup: {
4421 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4422 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004423 return 0;
4424 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004425
Dale Johannesen0488fb62010-09-30 23:57:10 +00004426 case Intrinsic::x86_mmx_pslli_w:
4427 case Intrinsic::x86_mmx_pslli_d:
4428 case Intrinsic::x86_mmx_pslli_q:
4429 case Intrinsic::x86_mmx_psrli_w:
4430 case Intrinsic::x86_mmx_psrli_d:
4431 case Intrinsic::x86_mmx_psrli_q:
4432 case Intrinsic::x86_mmx_psrai_w:
4433 case Intrinsic::x86_mmx_psrai_d: {
4434 SDValue ShAmt = getValue(I.getArgOperand(1));
4435 if (isa<ConstantSDNode>(ShAmt)) {
4436 visitTargetIntrinsic(I, Intrinsic);
4437 return 0;
4438 }
4439 unsigned NewIntrinsic = 0;
4440 EVT ShAmtVT = MVT::v2i32;
4441 switch (Intrinsic) {
4442 case Intrinsic::x86_mmx_pslli_w:
4443 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4444 break;
4445 case Intrinsic::x86_mmx_pslli_d:
4446 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4447 break;
4448 case Intrinsic::x86_mmx_pslli_q:
4449 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4450 break;
4451 case Intrinsic::x86_mmx_psrli_w:
4452 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4453 break;
4454 case Intrinsic::x86_mmx_psrli_d:
4455 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4456 break;
4457 case Intrinsic::x86_mmx_psrli_q:
4458 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4459 break;
4460 case Intrinsic::x86_mmx_psrai_w:
4461 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4462 break;
4463 case Intrinsic::x86_mmx_psrai_d:
4464 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4465 break;
4466 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4467 }
4468
4469 // The vector shift intrinsics with scalars uses 32b shift amounts but
4470 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4471 // to be zero.
4472 // We must do this early because v2i32 is not a legal type.
4473 DebugLoc dl = getCurDebugLoc();
4474 SDValue ShOps[2];
4475 ShOps[0] = ShAmt;
4476 ShOps[1] = DAG.getConstant(0, MVT::i32);
4477 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4478 EVT DestVT = TLI.getValueType(I.getType());
4479 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4480 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4481 DAG.getConstant(NewIntrinsic, MVT::i32),
4482 getValue(I.getArgOperand(0)), ShAmt);
4483 setValue(&I, Res);
4484 return 0;
4485 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004486 case Intrinsic::convertff:
4487 case Intrinsic::convertfsi:
4488 case Intrinsic::convertfui:
4489 case Intrinsic::convertsif:
4490 case Intrinsic::convertuif:
4491 case Intrinsic::convertss:
4492 case Intrinsic::convertsu:
4493 case Intrinsic::convertus:
4494 case Intrinsic::convertuu: {
4495 ISD::CvtCode Code = ISD::CVT_INVALID;
4496 switch (Intrinsic) {
4497 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4498 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4499 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4500 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4501 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4502 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4503 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4504 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4505 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4506 }
Owen Andersone50ed302009-08-10 22:56:29 +00004507 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004508 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004509 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4510 DAG.getValueType(DestVT),
4511 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004512 getValue(I.getArgOperand(1)),
4513 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004514 Code);
4515 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004516 return 0;
4517 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004518 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004519 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004520 getValue(I.getArgOperand(0)).getValueType(),
4521 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 return 0;
4523 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004524 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4525 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 return 0;
4527 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004528 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004529 getValue(I.getArgOperand(0)).getValueType(),
4530 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 return 0;
4532 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004533 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004534 getValue(I.getArgOperand(0)).getValueType(),
4535 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004537 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004538 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004539 return 0;
4540 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004541 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004542 return 0;
4543 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004544 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004545 return 0;
4546 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004547 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004548 return 0;
4549 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004550 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004551 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004552 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004553 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004554 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004555 case Intrinsic::convert_to_fp16:
4556 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004557 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004558 return 0;
4559 case Intrinsic::convert_from_fp16:
4560 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004561 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004562 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004564 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004565 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566 return 0;
4567 }
4568 case Intrinsic::readcyclecounter: {
4569 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004570 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4571 DAG.getVTList(MVT::i64, MVT::Other),
4572 &Op, 1);
4573 setValue(&I, Res);
4574 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575 return 0;
4576 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004578 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004579 getValue(I.getArgOperand(0)).getValueType(),
4580 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 return 0;
4582 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004583 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004584 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004585 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004586 return 0;
4587 }
4588 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004589 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004591 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592 return 0;
4593 }
4594 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004595 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004596 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004597 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598 return 0;
4599 }
4600 case Intrinsic::stacksave: {
4601 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004602 Res = DAG.getNode(ISD::STACKSAVE, dl,
4603 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4604 setValue(&I, Res);
4605 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 return 0;
4607 }
4608 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004609 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004610 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004611 return 0;
4612 }
Bill Wendling57344502008-11-18 11:01:33 +00004613 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004614 // Emit code into the DAG to store the stack guard onto the stack.
4615 MachineFunction &MF = DAG.getMachineFunction();
4616 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004617 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004618
Gabor Greif0635f352010-06-25 09:38:13 +00004619 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4620 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004621
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004622 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004623 MFI->setStackProtectorIndex(FI);
4624
4625 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4626
4627 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004628 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004629 MachinePointerInfo::getFixedStack(FI),
4630 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004631 setValue(&I, Res);
4632 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004633 return 0;
4634 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004635 case Intrinsic::objectsize: {
4636 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004637 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004638
4639 assert(CI && "Non-constant type in __builtin_object_size?");
4640
Gabor Greif0635f352010-06-25 09:38:13 +00004641 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004642 EVT Ty = Arg.getValueType();
4643
Dan Gohmane368b462010-06-18 14:22:04 +00004644 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004645 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004646 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004647 Res = DAG.getConstant(0, Ty);
4648
4649 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004650 return 0;
4651 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 case Intrinsic::var_annotation:
4653 // Discard annotate attributes
4654 return 0;
4655
4656 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004657 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658
4659 SDValue Ops[6];
4660 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004661 Ops[1] = getValue(I.getArgOperand(0));
4662 Ops[2] = getValue(I.getArgOperand(1));
4663 Ops[3] = getValue(I.getArgOperand(2));
4664 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665 Ops[5] = DAG.getSrcValue(F);
4666
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004667 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4668 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4669 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004671 setValue(&I, Res);
4672 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 return 0;
4674 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 case Intrinsic::gcroot:
4676 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004677 const Value *Alloca = I.getArgOperand(0);
4678 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4681 GFI->addStackRoot(FI->getIndex(), TypeMap);
4682 }
4683 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684 case Intrinsic::gcread:
4685 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004686 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004688 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004689 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004690 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004691 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004692 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004694 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004695 return implVisitAluOverflow(I, ISD::UADDO);
4696 case Intrinsic::sadd_with_overflow:
4697 return implVisitAluOverflow(I, ISD::SADDO);
4698 case Intrinsic::usub_with_overflow:
4699 return implVisitAluOverflow(I, ISD::USUBO);
4700 case Intrinsic::ssub_with_overflow:
4701 return implVisitAluOverflow(I, ISD::SSUBO);
4702 case Intrinsic::umul_with_overflow:
4703 return implVisitAluOverflow(I, ISD::UMULO);
4704 case Intrinsic::smul_with_overflow:
4705 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 case Intrinsic::prefetch: {
4708 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004709 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004711 Ops[1] = getValue(I.getArgOperand(0));
4712 Ops[2] = getValue(I.getArgOperand(1));
4713 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004714 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4715 DAG.getVTList(MVT::Other),
4716 &Ops[0], 4,
4717 EVT::getIntegerVT(*Context, 8),
4718 MachinePointerInfo(I.getArgOperand(0)),
4719 0, /* align */
4720 false, /* volatile */
4721 rw==0, /* read */
4722 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004723 return 0;
4724 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 case Intrinsic::memory_barrier: {
4726 SDValue Ops[6];
4727 Ops[0] = getRoot();
4728 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004729 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730
Bill Wendling4533cac2010-01-28 21:51:40 +00004731 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 return 0;
4733 }
4734 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004735 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004736 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004737 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004738 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004739 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004740 getValue(I.getArgOperand(0)),
4741 getValue(I.getArgOperand(1)),
4742 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004743 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744 setValue(&I, L);
4745 DAG.setRoot(L.getValue(1));
4746 return 0;
4747 }
4748 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004749 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004751 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004753 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004755 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004763 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004765 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004767 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004768 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004769 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004770
4771 case Intrinsic::invariant_start:
4772 case Intrinsic::lifetime_start:
4773 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004774 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004775 return 0;
4776 case Intrinsic::invariant_end:
4777 case Intrinsic::lifetime_end:
4778 // Discard region information.
4779 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780 }
4781}
4782
Dan Gohman46510a72010-04-15 01:51:59 +00004783void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004784 bool isTailCall,
4785 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4787 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004788 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004789 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004790 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004791
4792 TargetLowering::ArgListTy Args;
4793 TargetLowering::ArgListEntry Entry;
4794 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004795
4796 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004797 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004798 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004799 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4800 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004801
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004802 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004803 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004804
4805 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004806 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004807
4808 if (!CanLowerReturn) {
4809 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4810 FTy->getReturnType());
4811 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4812 FTy->getReturnType());
4813 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004814 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4816
Chris Lattnerecf42c42010-09-21 16:36:31 +00004817 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004818 Entry.Node = DemoteStackSlot;
4819 Entry.Ty = StackSlotPtrType;
4820 Entry.isSExt = false;
4821 Entry.isZExt = false;
4822 Entry.isInReg = false;
4823 Entry.isSRet = true;
4824 Entry.isNest = false;
4825 Entry.isByVal = false;
4826 Entry.Alignment = Align;
4827 Args.push_back(Entry);
4828 RetTy = Type::getVoidTy(FTy->getContext());
4829 }
4830
Dan Gohman46510a72010-04-15 01:51:59 +00004831 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004832 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004833 SDValue ArgNode = getValue(*i);
4834 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4835
4836 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004837 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4838 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4839 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4840 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4841 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4842 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004843 Entry.Alignment = CS.getParamAlignment(attrInd);
4844 Args.push_back(Entry);
4845 }
4846
Chris Lattner512063d2010-04-05 06:19:28 +00004847 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004848 // Insert a label before the invoke call to mark the try range. This can be
4849 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004850 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004851
Jim Grosbachca752c92010-01-28 01:45:32 +00004852 // For SjLj, keep track of which landing pads go with which invokes
4853 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004854 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004855 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004856 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004857 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004858 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004859 }
4860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 // Both PendingLoads and PendingExports must be flushed here;
4862 // this call might not return.
4863 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004864 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 }
4866
Dan Gohman98ca4f22009-08-05 01:29:28 +00004867 // Check if target-independent constraints permit a tail call here.
4868 // Target-dependent constraints are checked within TLI.LowerCallTo.
4869 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004870 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004871 isTailCall = false;
4872
Dan Gohmanbadcda42010-08-28 00:51:03 +00004873 // If there's a possibility that fast-isel has already selected some amount
4874 // of the current basic block, don't emit a tail call.
4875 if (isTailCall && EnableFastISel)
4876 isTailCall = false;
4877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004879 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004880 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004881 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004882 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004883 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004884 isTailCall,
4885 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004886 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004887 assert((isTailCall || Result.second.getNode()) &&
4888 "Non-null chain expected with non-tail call!");
4889 assert((Result.second.getNode() || !Result.first.getNode()) &&
4890 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004891 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004893 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004894 // The instruction result is the result of loading from the
4895 // hidden sret parameter.
4896 SmallVector<EVT, 1> PVTs;
4897 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4898
4899 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4900 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4901 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004902 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004903 SmallVector<SDValue, 4> Values(NumValues);
4904 SmallVector<SDValue, 4> Chains(NumValues);
4905
4906 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004907 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4908 DemoteStackSlot,
4909 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004910 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004911 Add,
4912 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4913 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004914 Values[i] = L;
4915 Chains[i] = L.getValue(1);
4916 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004917
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004918 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4919 MVT::Other, &Chains[0], NumValues);
4920 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004921
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004922 // Collect the legal value parts into potentially illegal values
4923 // that correspond to the original function's return values.
4924 SmallVector<EVT, 4> RetTys;
4925 RetTy = FTy->getReturnType();
4926 ComputeValueVTs(TLI, RetTy, RetTys);
4927 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4928 SmallVector<SDValue, 4> ReturnValues;
4929 unsigned CurReg = 0;
4930 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4931 EVT VT = RetTys[I];
4932 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4933 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004934
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004935 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004936 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004937 RegisterVT, VT, AssertOp);
4938 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004939 CurReg += NumRegs;
4940 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004941
Bill Wendling4533cac2010-01-28 21:51:40 +00004942 setValue(CS.getInstruction(),
4943 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4944 DAG.getVTList(&RetTys[0], RetTys.size()),
4945 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004946
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004947 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004948
4949 // As a special case, a null chain means that a tail call has been emitted and
4950 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004951 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004952 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004953 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004954 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955
Chris Lattner512063d2010-04-05 06:19:28 +00004956 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 // Insert a label at the end of the invoke call to mark the try range. This
4958 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004959 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004960 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961
4962 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004963 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004964 }
4965}
4966
Chris Lattner8047d9a2009-12-24 00:37:38 +00004967/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4968/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004969static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4970 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004971 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004972 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004973 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004974 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004975 if (C->isNullValue())
4976 continue;
4977 // Unknown instruction.
4978 return false;
4979 }
4980 return true;
4981}
4982
Dan Gohman46510a72010-04-15 01:51:59 +00004983static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4984 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004985 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004986
Chris Lattner8047d9a2009-12-24 00:37:38 +00004987 // Check to see if this load can be trivially constant folded, e.g. if the
4988 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004989 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004990 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004991 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004992 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004993
Dan Gohman46510a72010-04-15 01:51:59 +00004994 if (const Constant *LoadCst =
4995 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4996 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004997 return Builder.getValue(LoadCst);
4998 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004999
Chris Lattner8047d9a2009-12-24 00:37:38 +00005000 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5001 // still constant memory, the input chain can be the entry node.
5002 SDValue Root;
5003 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005004
Chris Lattner8047d9a2009-12-24 00:37:38 +00005005 // Do not serialize (non-volatile) loads of constant memory with anything.
5006 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5007 Root = Builder.DAG.getEntryNode();
5008 ConstantMemory = true;
5009 } else {
5010 // Do not serialize non-volatile loads against each other.
5011 Root = Builder.DAG.getRoot();
5012 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005013
Chris Lattner8047d9a2009-12-24 00:37:38 +00005014 SDValue Ptr = Builder.getValue(PtrVal);
5015 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005016 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005017 false /*volatile*/,
5018 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005019
Chris Lattner8047d9a2009-12-24 00:37:38 +00005020 if (!ConstantMemory)
5021 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5022 return LoadVal;
5023}
5024
5025
5026/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5027/// If so, return true and lower it, otherwise return false and it will be
5028/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005029bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005030 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005031 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005032 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005033
Gabor Greif0635f352010-06-25 09:38:13 +00005034 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005035 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005036 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005037 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005038 return false;
5039
Gabor Greif0635f352010-06-25 09:38:13 +00005040 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005041
Chris Lattner8047d9a2009-12-24 00:37:38 +00005042 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5043 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005044 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5045 bool ActuallyDoIt = true;
5046 MVT LoadVT;
5047 const Type *LoadTy;
5048 switch (Size->getZExtValue()) {
5049 default:
5050 LoadVT = MVT::Other;
5051 LoadTy = 0;
5052 ActuallyDoIt = false;
5053 break;
5054 case 2:
5055 LoadVT = MVT::i16;
5056 LoadTy = Type::getInt16Ty(Size->getContext());
5057 break;
5058 case 4:
5059 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005060 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005061 break;
5062 case 8:
5063 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005064 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005065 break;
5066 /*
5067 case 16:
5068 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005069 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005070 LoadTy = VectorType::get(LoadTy, 4);
5071 break;
5072 */
5073 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005074
Chris Lattner04b091a2009-12-24 01:07:17 +00005075 // This turns into unaligned loads. We only do this if the target natively
5076 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5077 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005078
Chris Lattner04b091a2009-12-24 01:07:17 +00005079 // Require that we can find a legal MVT, and only do this if the target
5080 // supports unaligned loads of that type. Expanding into byte loads would
5081 // bloat the code.
5082 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5083 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5084 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5085 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5086 ActuallyDoIt = false;
5087 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005088
Chris Lattner04b091a2009-12-24 01:07:17 +00005089 if (ActuallyDoIt) {
5090 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5091 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005092
Chris Lattner04b091a2009-12-24 01:07:17 +00005093 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5094 ISD::SETNE);
5095 EVT CallVT = TLI.getValueType(I.getType(), true);
5096 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5097 return true;
5098 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005099 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005100
5101
Chris Lattner8047d9a2009-12-24 00:37:38 +00005102 return false;
5103}
5104
5105
Dan Gohman46510a72010-04-15 01:51:59 +00005106void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005107 // Handle inline assembly differently.
5108 if (isa<InlineAsm>(I.getCalledValue())) {
5109 visitInlineAsm(&I);
5110 return;
5111 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005112
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005113 // See if any floating point values are being passed to this function. This is
5114 // used to emit an undefined reference to fltused on Windows.
5115 const FunctionType *FT =
5116 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5117 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5118 if (FT->isVarArg() &&
5119 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5120 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5121 const Type* T = I.getArgOperand(i)->getType();
Chris Lattnera29aae72010-11-12 17:24:29 +00005122 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
5123 i != e; ++i) {
5124 if (!i->isFloatingPointTy()) continue;
5125 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5126 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005127 }
5128 }
5129 }
5130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005131 const char *RenameFn = 0;
5132 if (Function *F = I.getCalledFunction()) {
5133 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005134 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005135 if (unsigned IID = II->getIntrinsicID(F)) {
5136 RenameFn = visitIntrinsicCall(I, IID);
5137 if (!RenameFn)
5138 return;
5139 }
5140 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 if (unsigned IID = F->getIntrinsicID()) {
5142 RenameFn = visitIntrinsicCall(I, IID);
5143 if (!RenameFn)
5144 return;
5145 }
5146 }
5147
5148 // Check for well-known libc/libm calls. If the function is internal, it
5149 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005150 if (!F->hasLocalLinkage() && F->hasName()) {
5151 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005152 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005153 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005154 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5155 I.getType() == I.getArgOperand(0)->getType() &&
5156 I.getType() == I.getArgOperand(1)->getType()) {
5157 SDValue LHS = getValue(I.getArgOperand(0));
5158 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005159 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5160 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 return;
5162 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005163 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005164 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005165 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5166 I.getType() == I.getArgOperand(0)->getType()) {
5167 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005168 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5169 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170 return;
5171 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005172 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005173 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005174 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5175 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005176 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005177 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005178 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5179 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 return;
5181 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005182 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005183 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005184 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5185 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005186 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005187 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005188 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5189 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190 return;
5191 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005192 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005193 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005194 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5195 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005196 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005197 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005198 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5199 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005200 return;
5201 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005202 } else if (Name == "memcmp") {
5203 if (visitMemCmpCall(I))
5204 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205 }
5206 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 SDValue Callee;
5210 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005211 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 else
Bill Wendling056292f2008-09-16 21:48:12 +00005213 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214
Bill Wendling0d580132009-12-23 01:28:19 +00005215 // Check if we can potentially perform a tail call. More detailed checking is
5216 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005217 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218}
5219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222/// AsmOperandInfo - This contains information for each constraint that we are
5223/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005224class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005225 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005226public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005227 /// CallOperand - If this is the result output operand or a clobber
5228 /// this is null, otherwise it is the incoming operand to the CallInst.
5229 /// This gets modified as the asm is processed.
5230 SDValue CallOperand;
5231
5232 /// AssignedRegs - If this is a register or register class operand, this
5233 /// contains the set of register corresponding to the operand.
5234 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235
John Thompsoneac6e1d2010-09-13 18:15:37 +00005236 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5238 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5241 /// busy in OutputRegs/InputRegs.
5242 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005243 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 std::set<unsigned> &InputRegs,
5245 const TargetRegisterInfo &TRI) const {
5246 if (isOutReg) {
5247 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5248 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5249 }
5250 if (isInReg) {
5251 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5252 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5253 }
5254 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255
Owen Andersone50ed302009-08-10 22:56:29 +00005256 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005257 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005259 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005260 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005261 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Chris Lattner81249c92008-10-17 17:05:25 +00005264 if (isa<BasicBlock>(CallOperandVal))
5265 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005266
Chris Lattner81249c92008-10-17 17:05:25 +00005267 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005268
Chris Lattner81249c92008-10-17 17:05:25 +00005269 // If this is an indirect operand, the operand is a pointer to the
5270 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005271 if (isIndirect) {
5272 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5273 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005274 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005275 OpTy = PtrTy->getElementType();
5276 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005277
Chris Lattner81249c92008-10-17 17:05:25 +00005278 // If OpTy is not a single value, it may be a struct/union that we
5279 // can tile with integers.
5280 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5281 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5282 switch (BitSize) {
5283 default: break;
5284 case 1:
5285 case 8:
5286 case 16:
5287 case 32:
5288 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005289 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005290 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005291 break;
5292 }
5293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005294
Chris Lattner81249c92008-10-17 17:05:25 +00005295 return TLI.getValueType(OpTy, true);
5296 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298private:
5299 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5300 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005301 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 const TargetRegisterInfo &TRI) {
5303 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5304 Regs.insert(Reg);
5305 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5306 for (; *Aliases; ++Aliases)
5307 Regs.insert(*Aliases);
5308 }
5309};
Dan Gohman462f6b52010-05-29 17:53:24 +00005310
John Thompson44ab89e2010-10-29 17:29:13 +00005311typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313} // end llvm namespace.
5314
Dan Gohman462f6b52010-05-29 17:53:24 +00005315/// isAllocatableRegister - If the specified register is safe to allocate,
5316/// i.e. it isn't a stack pointer or some other special register, return the
5317/// register class for the register. Otherwise, return null.
5318static const TargetRegisterClass *
5319isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5320 const TargetLowering &TLI,
5321 const TargetRegisterInfo *TRI) {
5322 EVT FoundVT = MVT::Other;
5323 const TargetRegisterClass *FoundRC = 0;
5324 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5325 E = TRI->regclass_end(); RCI != E; ++RCI) {
5326 EVT ThisVT = MVT::Other;
5327
5328 const TargetRegisterClass *RC = *RCI;
5329 // If none of the value types for this register class are valid, we
5330 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5331 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5332 I != E; ++I) {
5333 if (TLI.isTypeLegal(*I)) {
5334 // If we have already found this register in a different register class,
5335 // choose the one with the largest VT specified. For example, on
5336 // PowerPC, we favor f64 register classes over f32.
5337 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5338 ThisVT = *I;
5339 break;
5340 }
5341 }
5342 }
5343
5344 if (ThisVT == MVT::Other) continue;
5345
5346 // NOTE: This isn't ideal. In particular, this might allocate the
5347 // frame pointer in functions that need it (due to them not being taken
5348 // out of allocation, because a variable sized allocation hasn't been seen
5349 // yet). This is a slight code pessimization, but should still work.
5350 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5351 E = RC->allocation_order_end(MF); I != E; ++I)
5352 if (*I == Reg) {
5353 // We found a matching register class. Keep looking at others in case
5354 // we find one with larger registers that this physreg is also in.
5355 FoundRC = RC;
5356 FoundVT = ThisVT;
5357 break;
5358 }
5359 }
5360 return FoundRC;
5361}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362
5363/// GetRegistersForValue - Assign registers (virtual or physical) for the
5364/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005365/// register allocator to handle the assignment process. However, if the asm
5366/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367/// allocation. This produces generally horrible, but correct, code.
5368///
5369/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370/// Input and OutputRegs are the set of already allocated physical registers.
5371///
Dan Gohman2048b852009-11-23 18:04:58 +00005372void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005373GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005376 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 // Compute whether this value requires an input register, an output register,
5379 // or both.
5380 bool isOutReg = false;
5381 bool isInReg = false;
5382 switch (OpInfo.Type) {
5383 case InlineAsm::isOutput:
5384 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385
5386 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005387 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005388 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 break;
5390 case InlineAsm::isInput:
5391 isInReg = true;
5392 isOutReg = false;
5393 break;
5394 case InlineAsm::isClobber:
5395 isOutReg = true;
5396 isInReg = true;
5397 break;
5398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
5400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 MachineFunction &MF = DAG.getMachineFunction();
5402 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 // If this is a constraint for a single physreg, or a constraint for a
5405 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5408 OpInfo.ConstraintVT);
5409
5410 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005412 // If this is a FP input in an integer register (or visa versa) insert a bit
5413 // cast of the input value. More generally, handle any case where the input
5414 // value disagrees with the register class we plan to stick this in.
5415 if (OpInfo.Type == InlineAsm::isInput &&
5416 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005417 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005418 // types are identical size, use a bitcast to convert (e.g. two differing
5419 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005420 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005421 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005422 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005423 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005424 OpInfo.ConstraintVT = RegVT;
5425 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5426 // If the input is a FP value and we want it in FP registers, do a
5427 // bitcast to the corresponding integer type. This turns an f64 value
5428 // into i64, which can be passed with two i32 values on a 32-bit
5429 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005430 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005431 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005432 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005433 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005434 OpInfo.ConstraintVT = RegVT;
5435 }
5436 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437
Owen Anderson23b9b192009-08-12 00:36:31 +00005438 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005439 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005440
Owen Andersone50ed302009-08-10 22:56:29 +00005441 EVT RegVT;
5442 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443
5444 // If this is a constraint for a specific physical register, like {r17},
5445 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005446 if (unsigned AssignedReg = PhysReg.first) {
5447 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005449 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451 // Get the actual register value type. This is important, because the user
5452 // may have asked for (e.g.) the AX register in i32 type. We need to
5453 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005454 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005457 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458
5459 // If this is an expanded reference, add the rest of the regs to Regs.
5460 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005461 TargetRegisterClass::iterator I = RC->begin();
5462 for (; *I != AssignedReg; ++I)
5463 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 // Already added the first reg.
5466 --NumRegs; ++I;
5467 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005468 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 Regs.push_back(*I);
5470 }
5471 }
Bill Wendling651ad132009-12-22 01:25:10 +00005472
Dan Gohman7451d3e2010-05-29 17:03:36 +00005473 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5475 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5476 return;
5477 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 // Otherwise, if this was a reference to an LLVM register class, create vregs
5480 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005481 if (const TargetRegisterClass *RC = PhysReg.second) {
5482 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005484 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485
Evan Chengfb112882009-03-23 08:01:15 +00005486 // Create the appropriate number of virtual registers.
5487 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5488 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005489 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005490
Dan Gohman7451d3e2010-05-29 17:03:36 +00005491 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005492 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005494
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005495 // This is a reference to a register class that doesn't directly correspond
5496 // to an LLVM register class. Allocate NumRegs consecutive, available,
5497 // registers from the class.
5498 std::vector<unsigned> RegClassRegs
5499 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5500 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5503 unsigned NumAllocated = 0;
5504 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5505 unsigned Reg = RegClassRegs[i];
5506 // See if this register is available.
5507 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5508 (isInReg && InputRegs.count(Reg))) { // Already used.
5509 // Make sure we find consecutive registers.
5510 NumAllocated = 0;
5511 continue;
5512 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514 // Check to see if this register is allocatable (i.e. don't give out the
5515 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005516 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5517 if (!RC) { // Couldn't allocate this register.
5518 // Reset NumAllocated to make sure we return consecutive registers.
5519 NumAllocated = 0;
5520 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005522
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523 // Okay, this register is good, we can use it.
5524 ++NumAllocated;
5525
5526 // If we allocated enough consecutive registers, succeed.
5527 if (NumAllocated == NumRegs) {
5528 unsigned RegStart = (i-NumAllocated)+1;
5529 unsigned RegEnd = i+1;
5530 // Mark all of the allocated registers used.
5531 for (unsigned i = RegStart; i != RegEnd; ++i)
5532 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533
Dan Gohman7451d3e2010-05-29 17:03:36 +00005534 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 OpInfo.ConstraintVT);
5536 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5537 return;
5538 }
5539 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 // Otherwise, we couldn't allocate enough registers for this.
5542}
5543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544/// visitInlineAsm - Handle a call to an InlineAsm object.
5545///
Dan Gohman46510a72010-04-15 01:51:59 +00005546void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5547 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548
5549 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005550 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 std::set<unsigned> OutputRegs, InputRegs;
5553
John Thompson44ab89e2010-10-29 17:29:13 +00005554 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005555 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5558 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005559 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5560 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005562
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564
5565 // Compute the value type for each operand.
5566 switch (OpInfo.Type) {
5567 case InlineAsm::isOutput:
5568 // Indirect outputs just consume an argument.
5569 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005570 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 break;
5572 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 // The return value of the call is this value. As such, there is no
5575 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005576 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005577 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5579 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5580 } else {
5581 assert(ResNo == 0 && "Asm only has one result!");
5582 OpVT = TLI.getValueType(CS.getType());
5583 }
5584 ++ResNo;
5585 break;
5586 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005587 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 break;
5589 case InlineAsm::isClobber:
5590 // Nothing to do.
5591 break;
5592 }
5593
5594 // If this is an input or an indirect output, process the call argument.
5595 // BasicBlocks are labels, currently appearing only in asm's.
5596 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005597 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005599 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005602
Owen Anderson1d0be152009-08-13 21:58:54 +00005603 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005604 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005607
John Thompsoneac6e1d2010-09-13 18:15:37 +00005608 // Indirect operand accesses access memory.
5609 if (OpInfo.isIndirect)
5610 hasMemory = true;
5611 else {
5612 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5613 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5614 if (CType == TargetLowering::C_Memory) {
5615 hasMemory = true;
5616 break;
5617 }
5618 }
5619 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005620 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
John Thompsoneac6e1d2010-09-13 18:15:37 +00005622 SDValue Chain, Flag;
5623
5624 // We won't need to flush pending loads if this asm doesn't touch
5625 // memory and is nonvolatile.
5626 if (hasMemory || IA->hasSideEffects())
5627 Chain = getRoot();
5628 else
5629 Chain = DAG.getRoot();
5630
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005631 // Second pass over the constraints: compute which constraint option to use
5632 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005633 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005634 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005635
John Thompson54584742010-09-24 22:24:05 +00005636 // If this is an output operand with a matching input operand, look up the
5637 // matching input. If their types mismatch, e.g. one is an integer, the
5638 // other is floating point, or their sizes are different, flag it as an
5639 // error.
5640 if (OpInfo.hasMatchingInput()) {
5641 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005642
John Thompson54584742010-09-24 22:24:05 +00005643 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5644 if ((OpInfo.ConstraintVT.isInteger() !=
5645 Input.ConstraintVT.isInteger()) ||
5646 (OpInfo.ConstraintVT.getSizeInBits() !=
5647 Input.ConstraintVT.getSizeInBits())) {
5648 report_fatal_error("Unsupported asm: input constraint"
5649 " with a matching output constraint of"
5650 " incompatible type!");
5651 }
5652 Input.ConstraintVT = OpInfo.ConstraintVT;
5653 }
5654 }
5655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005657 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 // If this is a memory input, and if the operand is not indirect, do what we
5660 // need to to provide an address for the memory input.
5661 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5662 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005663 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 // Memory operands really want the address of the value. If we don't have
5667 // an indirect input, put it in the constpool if we can, otherwise spill
5668 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 // If the operand is a float, integer, or vector constant, spill to a
5671 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005672 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5674 isa<ConstantVector>(OpVal)) {
5675 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5676 TLI.getPointerTy());
5677 } else {
5678 // Otherwise, create a stack slot and emit a store to it before the
5679 // asm.
5680 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005681 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5683 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005684 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005686 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005687 OpInfo.CallOperand, StackSlot,
5688 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005689 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 OpInfo.CallOperand = StackSlot;
5691 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // There is no longer a Value* corresponding to this operand.
5694 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 // It is now an indirect operand.
5697 OpInfo.isIndirect = true;
5698 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 // If this constraint is for a specific register, allocate it before
5701 // anything else.
5702 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005703 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005707 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5709 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 // C_Register operands have already been allocated, Other/Memory don't need
5712 // to be.
5713 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005714 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715 }
5716
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5718 std::vector<SDValue> AsmNodeOperands;
5719 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5720 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005721 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5722 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005723
Chris Lattnerdecc2672010-04-07 05:20:54 +00005724 // If we have a !srcloc metadata node associated with it, we want to attach
5725 // this to the ultimately generated inline asm machineinstr. To do this, we
5726 // pass in the third operand as this (potentially null) inline asm MDNode.
5727 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5728 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005729
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005730 // Remember the AlignStack bit as operand 3.
5731 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5732 MVT::i1));
5733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 // Loop over all of the inputs, copying the operand values into the
5735 // appropriate registers and processing the output regs.
5736 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5739 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5742 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5743
5744 switch (OpInfo.Type) {
5745 case InlineAsm::isOutput: {
5746 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5747 OpInfo.ConstraintType != TargetLowering::C_Register) {
5748 // Memory output, or 'other' output (e.g. 'X' constraint).
5749 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5750
5751 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005752 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5753 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005754 TLI.getPointerTy()));
5755 AsmNodeOperands.push_back(OpInfo.CallOperand);
5756 break;
5757 }
5758
5759 // Otherwise, this is a register or register class output.
5760
5761 // Copy the output from the appropriate register. Find a register that
5762 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005763 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005764 report_fatal_error("Couldn't allocate output reg for constraint '" +
5765 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766
5767 // If this is an indirect operand, store through the pointer after the
5768 // asm.
5769 if (OpInfo.isIndirect) {
5770 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5771 OpInfo.CallOperandVal));
5772 } else {
5773 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005774 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775 // Concatenate this output onto the outputs list.
5776 RetValRegs.append(OpInfo.AssignedRegs);
5777 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005778
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779 // Add information to the INLINEASM node to know that this register is
5780 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005781 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005782 InlineAsm::Kind_RegDefEarlyClobber :
5783 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005784 false,
5785 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005786 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005787 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 break;
5789 }
5790 case InlineAsm::isInput: {
5791 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005792
Chris Lattner6bdcda32008-10-17 16:47:46 +00005793 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 // If this is required to match an output register we have already set,
5795 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005796 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 // Scan until we find the definition we already emitted of this operand.
5799 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005800 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 for (; OperandNo; --OperandNo) {
5802 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005803 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005804 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005805 assert((InlineAsm::isRegDefKind(OpFlag) ||
5806 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5807 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005808 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 }
5810
Evan Cheng697cbbf2009-03-20 18:03:34 +00005811 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005812 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005813 if (InlineAsm::isRegDefKind(OpFlag) ||
5814 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005815 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005816 if (OpInfo.isIndirect) {
5817 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005818 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005819 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5820 " don't know how to handle tied "
5821 "indirect register inputs");
5822 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005826 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005827 MatchedRegs.RegVTs.push_back(RegVT);
5828 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005829 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005830 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005831 MatchedRegs.Regs.push_back
5832 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005833
5834 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005835 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005836 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005837 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005838 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005839 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005842
Chris Lattnerdecc2672010-04-07 05:20:54 +00005843 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5844 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5845 "Unexpected number of operands");
5846 // Add information to the INLINEASM node to know about this input.
5847 // See InlineAsm.h isUseOperandTiedToDef.
5848 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5849 OpInfo.getMatchedOperand());
5850 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5851 TLI.getPointerTy()));
5852 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5853 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dale Johannesenb5611a62010-07-13 20:17:05 +00005856 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005857 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5858 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005859 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005860
Dale Johannesenb5611a62010-07-13 20:17:05 +00005861 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 std::vector<SDValue> Ops;
5863 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005864 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005865 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005866 report_fatal_error("Invalid operand for inline asm constraint '" +
5867 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005870 unsigned ResOpType =
5871 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 TLI.getPointerTy()));
5874 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5875 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005876 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005877
Chris Lattnerdecc2672010-04-07 05:20:54 +00005878 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5880 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5881 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005884 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005885 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 TLI.getPointerTy()));
5887 AsmNodeOperands.push_back(InOperandVal);
5888 break;
5889 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5892 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5893 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005894 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 "Don't know how to handle indirect register inputs yet!");
5896
5897 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005898 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005899 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005900 report_fatal_error("Couldn't allocate input reg for constraint '" +
5901 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902
Dale Johannesen66978ee2009-01-31 02:22:37 +00005903 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005904 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905
Chris Lattnerdecc2672010-04-07 05:20:54 +00005906 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005907 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 break;
5909 }
5910 case InlineAsm::isClobber: {
5911 // Add the clobbered value to the operand list, so that the register
5912 // allocator is aware that the physreg got clobbered.
5913 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005914 OpInfo.AssignedRegs.AddInlineAsmOperands(
5915 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005916 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005917 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 break;
5919 }
5920 }
5921 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005922
Chris Lattnerdecc2672010-04-07 05:20:54 +00005923 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005924 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005925 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005926
Dale Johannesen66978ee2009-01-31 02:22:37 +00005927 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 &AsmNodeOperands[0], AsmNodeOperands.size());
5930 Flag = Chain.getValue(1);
5931
5932 // If this asm returns a register value, copy the result from that register
5933 // and set it as the value of the call.
5934 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005935 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005936 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005938 // FIXME: Why don't we do this for inline asms with MRVs?
5939 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005940 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005941
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005942 // If any of the results of the inline asm is a vector, it may have the
5943 // wrong width/num elts. This can happen for register classes that can
5944 // contain multiple different value types. The preg or vreg allocated may
5945 // not have the same VT as was expected. Convert it to the right type
5946 // with bit_convert.
5947 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005948 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005949 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005950
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005951 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005952 ResultType.isInteger() && Val.getValueType().isInteger()) {
5953 // If a result value was tied to an input value, the computed result may
5954 // have a wider width than the expected result. Extract the relevant
5955 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005956 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005957 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005958
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005959 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005960 }
Dan Gohman95915732008-10-18 01:03:45 +00005961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005963 // Don't need to use this as a chain in this case.
5964 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5965 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005967
Dan Gohman46510a72010-04-15 01:51:59 +00005968 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 // Process indirect outputs, first output all of the flagged copies out of
5971 // physregs.
5972 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5973 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005974 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005975 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005976 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5978 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005980 // Emit the non-flagged stores from the physregs.
5981 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005982 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5983 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5984 StoresToEmit[i].first,
5985 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005986 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005987 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005988 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005989 }
5990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 DAG.setRoot(Chain);
5996}
5997
Dan Gohman46510a72010-04-15 01:51:59 +00005998void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005999 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6000 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006001 getValue(I.getArgOperand(0)),
6002 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006003}
6004
Dan Gohman46510a72010-04-15 01:51:59 +00006005void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006006 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006007 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6008 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006009 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006010 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006011 setValue(&I, V);
6012 DAG.setRoot(V.getValue(1));
6013}
6014
Dan Gohman46510a72010-04-15 01:51:59 +00006015void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006016 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6017 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006018 getValue(I.getArgOperand(0)),
6019 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020}
6021
Dan Gohman46510a72010-04-15 01:51:59 +00006022void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006023 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6024 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006025 getValue(I.getArgOperand(0)),
6026 getValue(I.getArgOperand(1)),
6027 DAG.getSrcValue(I.getArgOperand(0)),
6028 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029}
6030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006032/// implementation, which just calls LowerCall.
6033/// FIXME: When all targets are
6034/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035std::pair<SDValue, SDValue>
6036TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6037 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006038 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006039 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006040 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006042 ArgListTy &Args, SelectionDAG &DAG,
6043 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006045 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006046 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006048 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006049 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6050 for (unsigned Value = 0, NumValues = ValueVTs.size();
6051 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006052 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006053 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006054 SDValue Op = SDValue(Args[i].Node.getNode(),
6055 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 ISD::ArgFlagsTy Flags;
6057 unsigned OriginalAlignment =
6058 getTargetData()->getABITypeAlignment(ArgTy);
6059
6060 if (Args[i].isZExt)
6061 Flags.setZExt();
6062 if (Args[i].isSExt)
6063 Flags.setSExt();
6064 if (Args[i].isInReg)
6065 Flags.setInReg();
6066 if (Args[i].isSRet)
6067 Flags.setSRet();
6068 if (Args[i].isByVal) {
6069 Flags.setByVal();
6070 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6071 const Type *ElementTy = Ty->getElementType();
6072 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006073 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006074 // For ByVal, alignment should come from FE. BE will guess if this
6075 // info is not there but there are cases it cannot get right.
6076 if (Args[i].Alignment)
6077 FrameAlign = Args[i].Alignment;
6078 Flags.setByValAlign(FrameAlign);
6079 Flags.setByValSize(FrameSize);
6080 }
6081 if (Args[i].isNest)
6082 Flags.setNest();
6083 Flags.setOrigAlign(OriginalAlignment);
6084
Owen Anderson23b9b192009-08-12 00:36:31 +00006085 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6086 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 SmallVector<SDValue, 4> Parts(NumParts);
6088 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6089
6090 if (Args[i].isSExt)
6091 ExtendKind = ISD::SIGN_EXTEND;
6092 else if (Args[i].isZExt)
6093 ExtendKind = ISD::ZERO_EXTEND;
6094
Bill Wendling46ada192010-03-02 01:55:18 +00006095 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006096 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097
Dan Gohman98ca4f22009-08-05 01:29:28 +00006098 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006100 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6101 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006102 if (NumParts > 1 && j == 0)
6103 MyFlags.Flags.setSplit();
6104 else if (j != 0)
6105 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106
Dan Gohman98ca4f22009-08-05 01:29:28 +00006107 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006108 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006109 }
6110 }
6111 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Dan Gohman98ca4f22009-08-05 01:29:28 +00006113 // Handle the incoming return values from the call.
6114 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006115 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006118 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006119 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6120 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006121 for (unsigned i = 0; i != NumRegs; ++i) {
6122 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006123 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006124 MyFlags.Used = isReturnValueUsed;
6125 if (RetSExt)
6126 MyFlags.Flags.setSExt();
6127 if (RetZExt)
6128 MyFlags.Flags.setZExt();
6129 if (isInreg)
6130 MyFlags.Flags.setInReg();
6131 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 }
6134
Dan Gohman98ca4f22009-08-05 01:29:28 +00006135 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006136 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006137 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006138
6139 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006141 "LowerCall didn't return a valid chain!");
6142 assert((!isTailCall || InVals.empty()) &&
6143 "LowerCall emitted a return value for a tail call!");
6144 assert((isTailCall || InVals.size() == Ins.size()) &&
6145 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006146
6147 // For a tail call, the return value is merely live-out and there aren't
6148 // any nodes in the DAG representing it. Return a special value to
6149 // indicate that a tail call has been emitted and no more Instructions
6150 // should be processed in the current block.
6151 if (isTailCall) {
6152 DAG.setRoot(Chain);
6153 return std::make_pair(SDValue(), SDValue());
6154 }
6155
Evan Chengaf1871f2010-03-11 19:38:18 +00006156 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6157 assert(InVals[i].getNode() &&
6158 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006159 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006160 "LowerCall emitted a value with the wrong type!");
6161 });
6162
Dan Gohman98ca4f22009-08-05 01:29:28 +00006163 // Collect the legal value parts into potentially illegal values
6164 // that correspond to the original function's return values.
6165 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6166 if (RetSExt)
6167 AssertOp = ISD::AssertSext;
6168 else if (RetZExt)
6169 AssertOp = ISD::AssertZext;
6170 SmallVector<SDValue, 4> ReturnValues;
6171 unsigned CurReg = 0;
6172 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006173 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006174 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6175 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006176
Bill Wendling46ada192010-03-02 01:55:18 +00006177 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006178 NumRegs, RegisterVT, VT,
6179 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006180 CurReg += NumRegs;
6181 }
6182
6183 // For a function returning void, there is no return value. We can't create
6184 // such a node, so we just return a null return value in that case. In
6185 // that case, nothing will actualy look at the value.
6186 if (ReturnValues.empty())
6187 return std::make_pair(SDValue(), Chain);
6188
6189 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6190 DAG.getVTList(&RetTys[0], RetTys.size()),
6191 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006192 return std::make_pair(Res, Chain);
6193}
6194
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006195void TargetLowering::LowerOperationWrapper(SDNode *N,
6196 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006197 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006198 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006199 if (Res.getNode())
6200 Results.push_back(Res);
6201}
6202
Dan Gohmand858e902010-04-17 15:26:15 +00006203SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006204 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 return SDValue();
6206}
6207
Dan Gohman46510a72010-04-15 01:51:59 +00006208void
6209SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006210 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006211 assert((Op.getOpcode() != ISD::CopyFromReg ||
6212 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6213 "Copy from a reg to the same reg!");
6214 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6215
Owen Anderson23b9b192009-08-12 00:36:31 +00006216 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006218 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 PendingExports.push_back(Chain);
6220}
6221
6222#include "llvm/CodeGen/SelectionDAGISel.h"
6223
Dan Gohman46510a72010-04-15 01:51:59 +00006224void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006226 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006227 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006228 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006229 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006230 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006231
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006232 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006233 SmallVector<ISD::OutputArg, 4> Outs;
6234 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6235 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006236
Dan Gohman7451d3e2010-05-29 17:03:36 +00006237 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006238 // Put in an sret pointer parameter before all the other parameters.
6239 SmallVector<EVT, 1> ValueVTs;
6240 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6241
6242 // NOTE: Assuming that a pointer will never break down to more than one VT
6243 // or one register.
6244 ISD::ArgFlagsTy Flags;
6245 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006246 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006247 ISD::InputArg RetArg(Flags, RegisterVT, true);
6248 Ins.push_back(RetArg);
6249 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006250
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006252 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006253 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006254 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006255 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006256 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6257 bool isArgValueUsed = !I->use_empty();
6258 for (unsigned Value = 0, NumValues = ValueVTs.size();
6259 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006260 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006261 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006262 ISD::ArgFlagsTy Flags;
6263 unsigned OriginalAlignment =
6264 TD->getABITypeAlignment(ArgTy);
6265
6266 if (F.paramHasAttr(Idx, Attribute::ZExt))
6267 Flags.setZExt();
6268 if (F.paramHasAttr(Idx, Attribute::SExt))
6269 Flags.setSExt();
6270 if (F.paramHasAttr(Idx, Attribute::InReg))
6271 Flags.setInReg();
6272 if (F.paramHasAttr(Idx, Attribute::StructRet))
6273 Flags.setSRet();
6274 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6275 Flags.setByVal();
6276 const PointerType *Ty = cast<PointerType>(I->getType());
6277 const Type *ElementTy = Ty->getElementType();
6278 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6279 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6280 // For ByVal, alignment should be passed from FE. BE will guess if
6281 // this info is not there but there are cases it cannot get right.
6282 if (F.getParamAlignment(Idx))
6283 FrameAlign = F.getParamAlignment(Idx);
6284 Flags.setByValAlign(FrameAlign);
6285 Flags.setByValSize(FrameSize);
6286 }
6287 if (F.paramHasAttr(Idx, Attribute::Nest))
6288 Flags.setNest();
6289 Flags.setOrigAlign(OriginalAlignment);
6290
Owen Anderson23b9b192009-08-12 00:36:31 +00006291 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6292 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006293 for (unsigned i = 0; i != NumRegs; ++i) {
6294 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6295 if (NumRegs > 1 && i == 0)
6296 MyFlags.Flags.setSplit();
6297 // if it isn't first piece, alignment must be 1
6298 else if (i > 0)
6299 MyFlags.Flags.setOrigAlign(1);
6300 Ins.push_back(MyFlags);
6301 }
6302 }
6303 }
6304
6305 // Call the target to set up the argument values.
6306 SmallVector<SDValue, 8> InVals;
6307 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6308 F.isVarArg(), Ins,
6309 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006310
6311 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006312 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006313 "LowerFormalArguments didn't return a valid chain!");
6314 assert(InVals.size() == Ins.size() &&
6315 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006316 DEBUG({
6317 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6318 assert(InVals[i].getNode() &&
6319 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006320 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006321 "LowerFormalArguments emitted a value with the wrong type!");
6322 }
6323 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006324
Dan Gohman5e866062009-08-06 15:37:27 +00006325 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006326 DAG.setRoot(NewRoot);
6327
6328 // Set up the argument values.
6329 unsigned i = 0;
6330 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006331 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006332 // Create a virtual register for the sret pointer, and put in a copy
6333 // from the sret argument into it.
6334 SmallVector<EVT, 1> ValueVTs;
6335 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6336 EVT VT = ValueVTs[0];
6337 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6338 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006339 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006340 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006341
Dan Gohman2048b852009-11-23 18:04:58 +00006342 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006343 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6344 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006345 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006346 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6347 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006348 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006349
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006350 // i indexes lowered arguments. Bump it past the hidden sret argument.
6351 // Idx indexes LLVM arguments. Don't touch it.
6352 ++i;
6353 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006354
Dan Gohman46510a72010-04-15 01:51:59 +00006355 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006356 ++I, ++Idx) {
6357 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006358 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006359 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006361
6362 // If this argument is unused then remember its value. It is used to generate
6363 // debugging information.
6364 if (I->use_empty() && NumValues)
6365 SDB->setUnusedArgValue(I, InVals[i]);
6366
Dan Gohman98ca4f22009-08-05 01:29:28 +00006367 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006368 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006369 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6370 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006371
6372 if (!I->use_empty()) {
6373 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6374 if (F.paramHasAttr(Idx, Attribute::SExt))
6375 AssertOp = ISD::AssertSext;
6376 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6377 AssertOp = ISD::AssertZext;
6378
Bill Wendling46ada192010-03-02 01:55:18 +00006379 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006380 NumParts, PartVT, VT,
6381 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006382 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006383
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384 i += NumParts;
6385 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006386
Devang Patel0b48ead2010-08-31 22:22:42 +00006387 // Note down frame index for byval arguments.
6388 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006389 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006390 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6391 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6392
Dan Gohman98ca4f22009-08-05 01:29:28 +00006393 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006394 SDValue Res;
6395 if (!ArgValues.empty())
6396 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6397 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006398 SDB->setValue(I, Res);
6399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 // If this argument is live outside of the entry block, insert a copy from
6401 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006402 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006405
Dan Gohman98ca4f22009-08-05 01:29:28 +00006406 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407
6408 // Finally, if the target has anything special to do, allow it to do so.
6409 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006410 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006411}
6412
6413/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6414/// ensure constants are generated when needed. Remember the virtual registers
6415/// that need to be added to the Machine PHI nodes as input. We cannot just
6416/// directly add them, because expansion might result in multiple MBB's for one
6417/// BB. As such, the start of the BB might correspond to a different MBB than
6418/// the end.
6419///
6420void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006421SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006422 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423
6424 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6425
6426 // Check successor nodes' PHI nodes that expect a constant to be available
6427 // from this block.
6428 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006429 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006431 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433 // If this terminator has multiple identical successors (common for
6434 // switches), only handle each succ once.
6435 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006437 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438
6439 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6440 // nodes and Machine PHI nodes, but the incoming operands have not been
6441 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006442 for (BasicBlock::const_iterator I = SuccBB->begin();
6443 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444 // Ignore dead phi's.
6445 if (PN->use_empty()) continue;
6446
6447 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006448 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449
Dan Gohman46510a72010-04-15 01:51:59 +00006450 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006451 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006453 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006454 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006455 }
6456 Reg = RegOut;
6457 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006458 DenseMap<const Value *, unsigned>::iterator I =
6459 FuncInfo.ValueMap.find(PHIOp);
6460 if (I != FuncInfo.ValueMap.end())
6461 Reg = I->second;
6462 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006464 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006466 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006467 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469 }
6470
6471 // Remember that this register needs to added to the machine PHI node as
6472 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006473 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006474 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6475 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006476 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006477 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006478 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006479 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 Reg += NumRegisters;
6481 }
6482 }
6483 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006484 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006485}