blob: 1bcb69f1860b75c963d222da2643ea415feb70e4 [file] [log] [blame]
Jayant Shekhar99192482016-01-14 11:24:41 +05301/* Copyright (c) 2012-2016, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
Sandeep Panda6c24af72015-12-23 15:36:07 +053042#include <arch/defines.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080043
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -080044#define MDSS_MDP_MAX_PREFILL_FETCH 25
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +053045
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080046int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080047
48static int mdp_rev;
49
50void mdp_set_revision(int rev)
51{
52 mdp_rev = rev;
53}
54
55int mdp_get_revision()
56{
57 return mdp_rev;
58}
59
Dhaval Patel44014672015-03-26 10:58:32 -070060static inline bool is_software_pixel_ext_config_needed()
61{
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +053062 return (MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
63 MDSS_MDP_HW_REV_107) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
Jayant Shekhar99192482016-01-14 11:24:41 +053064 MDSS_MDP_HW_REV_114) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
Jayant Shekhar85a82722016-01-28 11:22:47 +053065 MDSS_MDP_HW_REV_116) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
66 MDSS_MDP_HW_REV_115));
Dhaval Patel44014672015-03-26 10:58:32 -070067}
68
69static inline bool has_fixed_size_smp()
70{
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +053071 return (MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
72 MDSS_MDP_HW_REV_107) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
Jayant Shekhar99192482016-01-14 11:24:41 +053073 MDSS_MDP_HW_REV_114) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
Jayant Shekhar85a82722016-01-28 11:22:47 +053074 MDSS_MDP_HW_REV_116) || MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
75 MDSS_MDP_HW_REV_115));
Dhaval Patel44014672015-03-26 10:58:32 -070076}
77
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080078uint32_t mdss_mdp_intf_offset()
79{
80 uint32_t mdss_mdp_intf_off;
81 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
82
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053083 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -070084 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +053085 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +053086 (mdss_mdp_rev == MDSS_MDP_HW_REV_112) ||
Jayant Shekhar99192482016-01-14 11:24:41 +053087 (mdss_mdp_rev == MDSS_MDP_HW_REV_114) ||
Jayant Shekhar85a82722016-01-28 11:22:47 +053088 (mdss_mdp_rev == MDSS_MDP_HW_REV_116) ||
89 (mdss_mdp_rev == MDSS_MDP_HW_REV_115))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053090 mdss_mdp_intf_off = 0x59100;
91 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080092 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070093 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070094 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080095
96 return mdss_mdp_intf_off;
97}
98
Jeevan Shriramd9c12652015-01-07 19:09:14 -080099static uint32_t mdss_mdp_get_ppb_offset()
100{
101 uint32_t mdss_mdp_ppb_off = 0;
102 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
103
104 /* return MMSS_MDP_PPB0_CONFIG offset from MDSS base */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530105 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700106 (mdss_mdp_rev == MDSS_MDP_HW_REV_111))
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800107 mdss_mdp_ppb_off = 0x1420;
108 else if (mdss_mdp_rev == MDSS_MDP_HW_REV_110)
109 mdss_mdp_ppb_off = 0x1334;
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700110 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
111 mdss_mdp_ppb_off = 0x1330;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800112 else
113 dprintf(CRITICAL,"Invalid PPB0_CONFIG offset\n");
114
115 return mdss_mdp_ppb_off;
116}
117
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800118static uint32_t mdss_mdp_vbif_qos_remap_get_offset()
119{
120 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
121
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530122 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_110) ||
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +0530123 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Jayant Shekhar99192482016-01-14 11:24:41 +0530124 (mdss_mdp_rev == MDSS_MDP_HW_REV_114) ||
Jayant Shekhar85a82722016-01-28 11:22:47 +0530125 (mdss_mdp_rev == MDSS_MDP_HW_REV_115) ||
Jayant Shekhar99192482016-01-14 11:24:41 +0530126 (mdss_mdp_rev == MDSS_MDP_HW_REV_116))
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800127 return 0xB0020;
Dhaval Patel225cde12015-05-04 11:14:12 -0700128 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
129 return 0xB0000;
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800130 else
131 return 0xC8020;
132}
133
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800134void mdp_clk_gating_ctrl(void)
135{
Dhaval Patel225cde12015-05-04 11:14:12 -0700136 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
137 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
138 return;
139
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800140 writel(0x40000000, MDP_CLK_CTRL0);
141 udelay(20);
142 writel(0x40000040, MDP_CLK_CTRL0);
143 writel(0x40000000, MDP_CLK_CTRL1);
144 writel(0x00400000, MDP_CLK_CTRL3);
145 udelay(20);
146 writel(0x00404000, MDP_CLK_CTRL3);
147 writel(0x40000000, MDP_CLK_CTRL4);
148}
149
Jayant Shekhar07373922014-05-26 10:13:49 +0530150static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
151 uint32_t *left_pipe, uint32_t *right_pipe)
152{
153 switch (pinfo->pipe_type) {
154 case MDSS_MDP_PIPE_TYPE_RGB:
155 *left_pipe = MDP_VP_0_RGB_0_BASE;
156 *right_pipe = MDP_VP_0_RGB_1_BASE;
157 break;
158 case MDSS_MDP_PIPE_TYPE_DMA:
159 *left_pipe = MDP_VP_0_DMA_0_BASE;
160 *right_pipe = MDP_VP_0_DMA_1_BASE;
161 break;
162 case MDSS_MDP_PIPE_TYPE_VIG:
163 default:
164 *left_pipe = MDP_VP_0_VIG_0_BASE;
165 *right_pipe = MDP_VP_0_VIG_1_BASE;
166 break;
167 }
168}
169
170static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
171 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
172{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530173 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Ujwal Patel190369c2014-11-06 14:18:55 -0800174 bool dual_pipe_single_ctl = pinfo->lcdc.dual_pipe &&
175 !pinfo->mipi.dual_dsi && !pinfo->lcdc.split_display;
Jayant Shekhar07373922014-05-26 10:13:49 +0530176 switch (pinfo->pipe_type) {
177 case MDSS_MDP_PIPE_TYPE_RGB:
Ujwal Patel190369c2014-11-06 14:18:55 -0800178 if (dual_pipe_single_ctl)
179 *ctl0_reg_val = 0x220D8;
180 else
181 *ctl0_reg_val = 0x22048;
Jayant Shekhar07373922014-05-26 10:13:49 +0530182 *ctl1_reg_val = 0x24090;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800183
184 if (pinfo->lcdc.dst_split)
185 *ctl0_reg_val |= BIT(4);
Jayant Shekhar07373922014-05-26 10:13:49 +0530186 break;
187 case MDSS_MDP_PIPE_TYPE_DMA:
Ujwal Patel190369c2014-11-06 14:18:55 -0800188 if (dual_pipe_single_ctl)
189 *ctl0_reg_val = 0x238C0;
190 else
191 *ctl0_reg_val = 0x22840;
Jayant Shekhar07373922014-05-26 10:13:49 +0530192 *ctl1_reg_val = 0x25080;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800193 if (pinfo->lcdc.dst_split)
194 *ctl0_reg_val |= BIT(12);
Jayant Shekhar07373922014-05-26 10:13:49 +0530195 break;
196 case MDSS_MDP_PIPE_TYPE_VIG:
197 default:
Ujwal Patel190369c2014-11-06 14:18:55 -0800198 if (dual_pipe_single_ctl)
199 *ctl0_reg_val = 0x220C3;
200 else
201 *ctl0_reg_val = 0x22041;
Jayant Shekhar07373922014-05-26 10:13:49 +0530202 *ctl1_reg_val = 0x24082;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800203 if (pinfo->lcdc.dst_split)
204 *ctl0_reg_val |= BIT(1);
Jayant Shekhar07373922014-05-26 10:13:49 +0530205 break;
206 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530207 /* For targets from MDP v1.5, MDP INTF registers are double buffered */
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530208 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700209 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530210 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700211 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800212 if (pinfo->dest == DISPLAY_2) {
213 *ctl0_reg_val |= BIT(31);
214 *ctl1_reg_val |= BIT(30);
215 } else {
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530216 *ctl0_reg_val |= BIT(30);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530217 *ctl1_reg_val |= BIT(31);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800218 }
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700219 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800220 (mdss_mdp_rev == MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700221 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev,
222 MDSS_MDP_HW_REV_107) ||
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +0530223 (mdss_mdp_rev == MDSS_MDP_HW_REV_114) ||
Jayant Shekhar99192482016-01-14 11:24:41 +0530224 (mdss_mdp_rev == MDSS_MDP_HW_REV_116) ||
Jayant Shekhar85a82722016-01-28 11:22:47 +0530225 (mdss_mdp_rev == MDSS_MDP_HW_REV_115) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800226 (mdss_mdp_rev == MDSS_MDP_HW_REV_110)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800227 if (pinfo->dest == DISPLAY_2) {
228 *ctl0_reg_val |= BIT(29);
229 *ctl1_reg_val |= BIT(30);
230 } else {
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530231 *ctl0_reg_val |= BIT(30);
232 *ctl1_reg_val |= BIT(29);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800233 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530234 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530235}
236
Jayant Shekhar32397f92014-03-27 13:30:41 +0530237static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700238 *pinfo, uint32_t pipe_base)
239{
Ujwal Patel41a665a2015-07-17 13:51:30 -0700240 uint32_t img_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700241 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530242 uint32_t flip_bits = 0;
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700243 uint32_t src_xy = 0, dst_xy = 0;
244 uint32_t height, width;
245
246 height = fb->height - pinfo->border_top - pinfo->border_bottom;
247 width = fb->width - pinfo->border_left - pinfo->border_right;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700248
249 /* write active region size*/
Ujwal Patel41a665a2015-07-17 13:51:30 -0700250 img_size = (height << 16) | width;
251 out_size = img_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700252 if (pinfo->lcdc.dual_pipe) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700253 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
Ujwal Patel41a665a2015-07-17 13:51:30 -0700254 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
255 (pipe_base == MDP_VP_0_VIG_1_BASE)) {
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700256 fb_off = (pinfo->xres / 2);
Ujwal Patel41a665a2015-07-17 13:51:30 -0700257 out_size = (height << 16) + (pinfo->lm_split[1]);
258 } else {
259 out_size = (height << 16) + (pinfo->lm_split[0]);
260 }
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700261 }
262
263 stride = (fb->stride * fb->bpp/8);
264
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700265 if (fb_off == 0) { /* left */
266 dst_xy = (pinfo->border_top << 16) | pinfo->border_left;
267 src_xy = dst_xy;
268 } else { /* right */
269 dst_xy = (pinfo->border_top << 16);
270 src_xy = (pinfo->border_top << 16) | fb_off;
271 }
272
273 dprintf(SPEW,"%s: src=%x fb_off=%x src_xy=%x dst_xy=%x\n",
274 __func__, out_size, fb_off, src_xy, dst_xy);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800275 writel((uint32_t) fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700276 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
Ujwal Patel41a665a2015-07-17 13:51:30 -0700277 writel(img_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700278 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
279 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700280 writel(src_xy, pipe_base + PIPE_SSPP_SRC_XY);
281 writel(dst_xy, pipe_base + PIPE_SSPP_OUT_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700282
283 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
284 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
285 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530286
287 /* bit(0) is set if hflip is required.
288 * bit(1) is set if vflip is required.
289 */
290 if (pinfo->orientation & 0x1)
291 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
292 if (pinfo->orientation & 0x2)
293 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
Dhaval Patel44014672015-03-26 10:58:32 -0700294
295 if (is_software_pixel_ext_config_needed()) {
296 flip_bits |= BIT(31);
297 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C0_REQ);
298 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C1C2_REQ);
299 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C3_REQ);
300 /* configure phase step 1 for all color components */
301 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_X);
302 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_Y);
303 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_X);
304 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_Y);
305 }
Prashant Nukala64eeff92014-07-11 07:35:34 +0530306 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700307}
308
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700309static void mdss_vbif_setup()
310{
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700311 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Dhaval Patel225cde12015-05-04 11:14:12 -0700312 int access_secure = false;
313 if (!MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107))
314 access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700315
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530316 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700317 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700318
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530319 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
320 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800321 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
322
323 /*
324 * Following configuration is needed because on some versions,
325 * recommended reset values are not stored.
326 */
327 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
328 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700329 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
330 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
331 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
332 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
333 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
334 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
335 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800336 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530337 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700338 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530339 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700340 }
341 }
342}
343
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800344static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
345 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700346{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800347 uint32_t i, j;
348 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700349
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800350 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
351 /* max 3 MMB per register */
352 reg_val |= client_id << (((j++) % 3) * 8);
353 if ((j % 3) == 0) {
354 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
355 free_smp_offset);
356 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
357 free_smp_offset);
358 reg_val = 0;
359 free_smp_offset += 4;
360 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700361 }
362
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800363 if (j % 3) {
364 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
365 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
366 free_smp_offset += 4;
367 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700368
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800369 return free_smp_offset;
370}
371
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530372static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
373 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
374{
375 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
376 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
377 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700378 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530379 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700380 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530381 switch (pinfo->pipe_type) {
382 case MDSS_MDP_PIPE_TYPE_RGB:
383 *left_sspp_client_id = 0x7; /* 7 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530384 *right_sspp_client_id = 0x8; /* 8 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530385 break;
386 case MDSS_MDP_PIPE_TYPE_DMA:
387 *left_sspp_client_id = 0x4; /* 4 */
388 *right_sspp_client_id = 0xD; /* 13 */
389 break;
390 case MDSS_MDP_PIPE_TYPE_VIG:
391 default:
392 *left_sspp_client_id = 0x1; /* 1 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530393 *right_sspp_client_id = 0x9; /* 9 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530394 break;
395 }
396 } else {
397 switch (pinfo->pipe_type) {
398 case MDSS_MDP_PIPE_TYPE_RGB:
399 *left_sspp_client_id = 0x10; /* 16 */
400 *right_sspp_client_id = 0x11; /* 17 */
401 break;
402 case MDSS_MDP_PIPE_TYPE_DMA:
403 *left_sspp_client_id = 0xA; /* 10 */
404 *right_sspp_client_id = 0xD; /* 13 */
405 break;
406 case MDSS_MDP_PIPE_TYPE_VIG:
407 default:
408 *left_sspp_client_id = 0x1; /* 1 */
409 *right_sspp_client_id = 0x4; /* 4 */
410 break;
411 }
412 }
413}
414
415static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
416 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
417{
418 switch (pinfo->pipe_type) {
419 case MDSS_MDP_PIPE_TYPE_RGB:
420 *left_pipe_xin_id = 0x1; /* 1 */
421 *right_pipe_xin_id = 0x5; /* 5 */
422 break;
423 case MDSS_MDP_PIPE_TYPE_DMA:
424 *left_pipe_xin_id = 0x2; /* 2 */
425 *right_pipe_xin_id = 0xA; /* 10 */
426 break;
427 case MDSS_MDP_PIPE_TYPE_VIG:
428 default:
429 *left_pipe_xin_id = 0x0; /* 0 */
430 *right_pipe_xin_id = 0x4; /* 4 */
431 break;
432 }
433}
434
Jayant Shekhar32397f92014-03-27 13:30:41 +0530435static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
436 uint32_t right_pipe)
437
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800438{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530439 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800440 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
441 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
442 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
443
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700444 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
445 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
446 /* 8Kb per SMP on 8916/8952 */
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530447 smp_size = 8192;
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530448 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
449 (mdss_mdp_rev == MDSS_MDP_HW_REV_111)) {
450 /* 10Kb per SMP on 8939/8956 */
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530451 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530452 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800453 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
454 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800455 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530456 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
457 fixed_smp_cnt = 2;
458 else
459 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800460 }
461
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530462 mdp_select_pipe_client_id(pinfo,
463 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800464
465 /* Each pipe driving half the screen */
466 if (pinfo->lcdc.dual_pipe)
Ujwal Patel41a665a2015-07-17 13:51:30 -0700467 xres = pinfo->lm_split[0];
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800468
469 /* bpp = bytes per pixel of input image */
470 smp_cnt = (xres * bpp * 2) + smp_size - 1;
471 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700472
473 if (smp_cnt > 4) {
474 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
475 smp_cnt);
476 ASSERT(0); /* Max 4 SMPs can be allocated per client */
477 }
478
Jayant Shekhar32397f92014-03-27 13:30:41 +0530479 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
480 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
481 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700482
483 if (pinfo->lcdc.dual_pipe) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700484 xres = pinfo->lm_split[1];
485
486 smp_cnt = (xres * bpp * 2) + smp_size - 1;
487 smp_cnt /= smp_size;
488
Jayant Shekhar32397f92014-03-27 13:30:41 +0530489 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
490 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
491 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700492 }
493
Jayant Shekhar32397f92014-03-27 13:30:41 +0530494 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800495 fixed_smp_cnt, free_smp_offset);
496 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530497 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800498 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700499}
500
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800501static void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800502{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800503 uint32_t hsync_period, vsync_period;
504 uint32_t hsync_start_x, hsync_end_x;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700505 uint32_t display_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700506 uint32_t adjust_xres = 0;
Dhaval Patel55c12172015-05-04 22:25:22 -0700507 uint32_t upper = 0, lower = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700508
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800509 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700510 struct intf_timing_params itp = {0};
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800511
512 if (pinfo == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800513 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800514
515 lcdc = &(pinfo->lcdc);
516 if (lcdc == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800517 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800518
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700519 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700520 if (pinfo->lcdc.split_display) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700521 if (pinfo->lcdc.dst_split) {
522 adjust_xres /= 2;
523 } else if(pinfo->lcdc.dual_pipe) {
524 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))
525 adjust_xres = pinfo->lm_split[0];
526 else
527 adjust_xres = pinfo->lm_split[1];
528 }
529
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530530 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset())) {
Dhaval Patel55c12172015-05-04 22:25:22 -0700531 if (pinfo->lcdc.pipe_swap) {
532 lower |= BIT(4);
533 upper |= BIT(8);
534 } else {
535 lower |= BIT(8);
536 upper |= BIT(4);
537 }
538 writel(lower, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
539 writel(upper, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700540 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
541 }
542 }
543
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700544 if (pinfo->lcdc.dst_split && (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800545 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700546 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CNTL */
547 writel(BIT(16) | (0x3 << 20), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CONFIG */
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530548 }
549
Ujwal Patel41a665a2015-07-17 13:51:30 -0700550 if (pinfo->compression_mode == COMPRESSION_FBC)
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700551 if (!pinfo->fbc.enabled || !pinfo->fbc.comp_ratio)
552 pinfo->fbc.comp_ratio = 1;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700553
554 itp.xres = (adjust_xres / pinfo->fbc.comp_ratio);
555 itp.yres = pinfo->yres;
556 itp.width =((adjust_xres + pinfo->lcdc.xres_pad) / pinfo->fbc.comp_ratio);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700557
Ujwal Patel41a665a2015-07-17 13:51:30 -0700558 if (pinfo->compression_mode == COMPRESSION_DSC) {
559 itp.xres = pinfo->dsc.pclk_per_line;
560 itp.width = pinfo->dsc.pclk_per_line;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700561 }
562
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700563 itp.height = pinfo->yres + pinfo->lcdc.yres_pad;
564 itp.h_back_porch = pinfo->lcdc.h_back_porch;
565 itp.h_front_porch = pinfo->lcdc.h_front_porch;
566 itp.v_back_porch = pinfo->lcdc.v_back_porch;
567 itp.v_front_porch = pinfo->lcdc.v_front_porch;
568 itp.hsync_pulse_width = pinfo->lcdc.h_pulse_width;
569 itp.vsync_pulse_width = pinfo->lcdc.v_pulse_width;
570
571 itp.border_clr = pinfo->lcdc.border_clr;
572 itp.underflow_clr = pinfo->lcdc.underflow_clr;
573 itp.hsync_skew = pinfo->lcdc.hsync_skew;
574
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700575 hsync_period = itp.hsync_pulse_width + itp.h_back_porch +
576 itp.width + itp.h_front_porch;
577
578 vsync_period = itp.vsync_pulse_width + itp.v_back_porch +
579 itp.height + itp.v_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800580
581 hsync_start_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700582 itp.hsync_pulse_width +
583 itp.h_back_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800584 hsync_end_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700585 hsync_period - itp.h_front_porch - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800586
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700587 display_vstart = (itp.vsync_pulse_width +
588 itp.v_back_porch)
589 * hsync_period + itp.hsync_skew;
590 display_vend = ((vsync_period - itp.v_front_porch) * hsync_period)
591 + itp.hsync_skew - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800592
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530593 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) { /* eDP */
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700594 display_vstart += itp.hsync_pulse_width + itp.h_back_porch;
595 display_vend -= itp.h_front_porch;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300596 }
597
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700598 hsync_ctl = (hsync_period << 16) | itp.hsync_pulse_width;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800599 display_hctl = (hsync_end_x << 16) | hsync_start_x;
600
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800601 writel(hsync_ctl, MDP_HSYNC_CTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700602 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800603 intf_base);
604 writel(0x00, MDP_VSYNC_PERIOD_F1 + intf_base);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700605 writel(itp.vsync_pulse_width*hsync_period,
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700606 MDP_VSYNC_PULSE_WIDTH_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800607 intf_base);
608 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + intf_base);
609 writel(display_hctl, MDP_DISPLAY_HCTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700610 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800611 intf_base);
612 writel(0x00, MDP_DISPLAY_V_START_F1 + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700613 writel(display_vend, MDP_DISPLAY_V_END_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800614 intf_base);
615 writel(0x00, MDP_DISPLAY_V_END_F1 + intf_base);
616 writel(0x00, MDP_ACTIVE_HCTL + intf_base);
617 writel(0x00, MDP_ACTIVE_V_START_F0 + intf_base);
618 writel(0x00, MDP_ACTIVE_V_START_F1 + intf_base);
619 writel(0x00, MDP_ACTIVE_V_END_F0 + intf_base);
620 writel(0x00, MDP_ACTIVE_V_END_F1 + intf_base);
621 writel(0xFF, MDP_UNDERFFLOW_COLOR + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700622
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800623 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) /* eDP */
624 writel(0x212A, MDP_PANEL_FORMAT + intf_base);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300625 else
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800626 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700627}
628
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800629static void mdss_intf_fetch_start_config(struct msm_panel_info *pinfo,
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530630 uint32_t intf_base)
631{
632 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800633 uint32_t v_total, h_total, fetch_start, vfp_start;
634 uint32_t prefetch_avail, prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530635 uint32_t adjust_xres = 0;
Huaibin Yang617cbb02015-01-14 14:17:07 -0800636 uint32_t fetch_enable = BIT(31);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530637
638 struct lcdc_panel_info *lcdc = NULL;
639
640 if (pinfo == NULL)
641 return;
642
643 lcdc = &(pinfo->lcdc);
644 if (lcdc == NULL)
645 return;
646
647 /*
648 * MDP programmable fetch is for MDP with rev >= 1.05.
649 * Programmable fetch is not needed if vertical back porch
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800650 * plus vertical puls width is >= 25.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530651 */
652 if (mdp_hw_rev < MDSS_MDP_HW_REV_105 ||
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800653 (lcdc->v_back_porch + lcdc->v_pulse_width) >=
654 MDSS_MDP_MAX_PREFILL_FETCH)
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530655 return;
656
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530657 adjust_xres = pinfo->xres;
Ujwal Patel41a665a2015-07-17 13:51:30 -0700658 if (pinfo->lcdc.split_display) {
659 if (pinfo->lcdc.dst_split) {
660 adjust_xres /= 2;
661 } else if(pinfo->lcdc.dual_pipe) {
662 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))
663 adjust_xres = pinfo->lm_split[0];
664 else
665 adjust_xres = pinfo->lm_split[1];
666 }
667 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530668
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700669 if (pinfo->compression_mode == COMPRESSION_DSC) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700670 adjust_xres = pinfo->dsc.pclk_per_line;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700671 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
672 if (pinfo->fbc.enabled && pinfo->fbc.comp_ratio)
673 adjust_xres /= pinfo->fbc.comp_ratio;
674 }
Jeevan Shriram44667292015-03-17 17:28:39 -0700675
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530676 /*
677 * Fetch should always be outside the active lines. If the fetching
678 * is programmed within active region, hardware behavior is unknown.
679 */
680 v_total = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres +
681 lcdc->v_front_porch;
682 h_total = lcdc->h_pulse_width + lcdc->h_back_porch + adjust_xres +
683 lcdc->h_front_porch;
684 vfp_start = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres;
685
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800686 prefetch_avail = v_total - vfp_start;
687 prefetch_needed = MDSS_MDP_MAX_PREFILL_FETCH -
688 lcdc->v_back_porch -
689 lcdc->v_pulse_width;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530690
691 /*
692 * In some cases, vertical front porch is too high. In such cases limit
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800693 * the mdp fetch lines as the last (25 - vbp - vpw) lines of vertical front porch.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530694 */
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800695 if (prefetch_avail > prefetch_needed)
696 prefetch_avail = prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530697
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800698 fetch_start = (v_total - prefetch_avail) * h_total + 1;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530699
Huaibin Yang617cbb02015-01-14 14:17:07 -0800700 if (pinfo->dfps.panel_dfps.enabled)
701 fetch_enable |= BIT(23);
702
703 writel_relaxed(fetch_start, MDP_PROG_FETCH_START + intf_base);
704 writel_relaxed(fetch_enable, MDP_INTF_CONFIG + intf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530705}
706
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700707void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
708 *pinfo)
709{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530710 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530711 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700712
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700713 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700714 width = fb->width;
715
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800716 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
Ujwal Patel41a665a2015-07-17 13:51:30 -0700717 width = pinfo->lm_split[0];
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700718
719 /* write active region size*/
720 mdp_rgb_size = (height << 16) | width;
721
722 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
723 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
724 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
725 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
726 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
727 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
728 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
729 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
730 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
731 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
732
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530733 switch (pinfo->pipe_type) {
734 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530735 left_staging_level = 0x0000200;
736 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530737 break;
738 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530739 left_staging_level = 0x0040000;
740 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530741 break;
742 case MDSS_MDP_PIPE_TYPE_VIG:
743 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530744 left_staging_level = 0x1;
745 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530746 break;
747 }
748
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800749 /*
750 * When ping-pong split is enabled and two pipes are used,
751 * both the pipes need to be staged on the same layer mixer.
752 */
753 if (pinfo->lcdc.dual_pipe && pinfo->lcdc.dst_split)
754 left_staging_level |= right_staging_level;
755
Jayant Shekhar07373922014-05-26 10:13:49 +0530756 /* Base layer for layer mixer 0 */
757 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700758
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800759 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700760 /* write active region size*/
761 mdp_rgb_size = (height << 16) | pinfo->lm_split[1];
762
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700763 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
764 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
765 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
766 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
767 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
768 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
769 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
770 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
771 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
772 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
773
Jayant Shekhar07373922014-05-26 10:13:49 +0530774 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700775 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530776 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700777 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530778 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700779 }
780}
781
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700782void mdss_fbc_cfg(struct msm_panel_info *pinfo)
783{
784 uint32_t mode = 0;
785 uint32_t budget_ctl = 0;
786 uint32_t lossy_mode = 0;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700787 struct fbc_panel_info *fbc;
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800788 uint32_t enc_mode, width;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700789
790 fbc = &pinfo->fbc;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700791
792 if (!pinfo->fbc.enabled)
793 return;
794
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700795 /* enc_mode defines FBC version. 0 = FBC 1.0 and 1 = FBC 2.0 */
796 enc_mode = (fbc->comp_ratio == 2) ? 0 : 1;
797
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800798 width = pinfo->xres;
799 if (enc_mode)
800 width = (pinfo->xres/fbc->comp_ratio);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700801
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800802 if (pinfo->mipi.dual_dsi)
803 width /= 2;
804
805 mode = ((width) << 16) | ((fbc->slice_height) << 11) |
806 ((fbc->pred_mode) << 10) | (enc_mode) << 9 |
807 ((fbc->comp_mode) << 8) | ((fbc->qerr_enable) << 7) |
808 ((fbc->cd_bias) << 4) | ((fbc->pat_enable) << 3) |
809 ((fbc->vlc_enable) << 2) | ((fbc->bflc_enable) << 1) | 1;
810
811 dprintf(SPEW, "width = %d, slice height = %d, pred_mode =%d, enc_mode = %d, \
812 comp_mode %d, qerr_enable = %d, cd_bias = %d\n",
813 width, fbc->slice_height, fbc->pred_mode, enc_mode,
814 fbc->comp_mode, fbc->qerr_enable, fbc->cd_bias);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800815 dprintf(SPEW, "pat_enable %d, vlc_enable = %d, bflc_enable = %d\n",
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700816 fbc->pat_enable, fbc->vlc_enable, fbc->bflc_enable);
817
818 budget_ctl = ((fbc->line_x_budget) << 12) |
819 ((fbc->block_x_budget) << 8) | fbc->block_budget;
820
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800821 lossy_mode = (((fbc->max_pred_err) << 28) | (fbc->lossless_mode_thd) << 16) |
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700822 ((fbc->lossy_mode_thd) << 8) |
823 ((fbc->lossy_rgb_thd) << 4) | fbc->lossy_mode_idx;
824
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800825 dprintf(SPEW, "mode= 0x%x, budget_ctl = 0x%x, lossy_mode= 0x%x\n",
826 mode, budget_ctl, lossy_mode);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700827 writel(mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_MODE);
828 writel(budget_ctl, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
829 writel(lossy_mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
830
831 if (pinfo->mipi.dual_dsi) {
832 writel(mode, MDP_PP_1_BASE + MDSS_MDP_REG_PP_FBC_MODE);
833 writel(budget_ctl, MDP_PP_1_BASE +
834 MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
835 writel(lossy_mode, MDP_PP_1_BASE +
836 MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
837 }
838}
839
Dhaval Patel069d0af2014-01-03 16:55:15 -0800840void mdss_qos_remapper_setup(void)
841{
842 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
843 uint32_t map;
844
845 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
846 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
847 MDSS_MDP_HW_REV_102))
848 map = 0xE9;
849 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530850 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800851 map = 0xA5;
852 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530853 MDSS_MDP_HW_REV_106) ||
854 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700855 MDSS_MDP_HW_REV_108) ||
856 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530857 MDSS_MDP_HW_REV_111) ||
858 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700859 MDSS_MDP_HW_REV_112))
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530860 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530861 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700862 MDSS_MDP_HW_REV_105) ||
863 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800864 MDSS_MDP_HW_REV_109) ||
865 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel44014672015-03-26 10:58:32 -0700866 MDSS_MDP_HW_REV_107) ||
867 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800868 MDSS_MDP_HW_REV_110))
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700869 map = 0xA4;
870 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
871 MDSS_MDP_HW_REV_103))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800872 map = 0xFA;
873 else
874 return;
875
876 writel(map, MDP_QOS_REMAPPER_CLASS_0);
877}
878
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530879void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
880{
881 uint32_t mask, reg_val, i;
882 uint32_t left_pipe_xin_id, right_pipe_xin_id;
883 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
884 uint32_t vbif_qos[4] = {0, 0, 0, 0};
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800885 uint32_t vbif_offset;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530886
887 mdp_select_pipe_xin_id(pinfo,
888 &left_pipe_xin_id, &right_pipe_xin_id);
889
890 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700891 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530892 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700893 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530894 vbif_qos[0] = 2;
895 vbif_qos[1] = 2;
896 vbif_qos[2] = 2;
897 vbif_qos[3] = 2;
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700898 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800899 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700900 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800901 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_110)) {
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700902 vbif_qos[0] = 1;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530903 vbif_qos[1] = 2;
904 vbif_qos[2] = 2;
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700905 vbif_qos[3] = 2;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530906 } else {
907 return;
908 }
909
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800910 vbif_offset = mdss_mdp_vbif_qos_remap_get_offset();
911
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530912 for (i = 0; i < 4; i++) {
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800913 /* VBIF_VBIF_QOS_REMAP_00 */
914 reg_val = readl(REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530915 mask = 0x3 << (left_pipe_xin_id * 2);
916 reg_val &= ~(mask);
917 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
918
919 if (pinfo->lcdc.dual_pipe) {
920 mask = 0x3 << (right_pipe_xin_id * 2);
921 reg_val &= ~(mask);
922 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
923 }
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800924 writel(reg_val, REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530925 }
926}
927
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700928static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
929 int is_main_ctl)
930{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800931 uint32_t mctl_intf_sel;
932 uint32_t sctl_intf_sel;
933
934 if ((pinfo->dest == DISPLAY_2) ||
935 ((pinfo->dest = DISPLAY_1) && (pinfo->lcdc.pipe_swap))) {
936 mctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
937 sctl_intf_sel = BIT(5); /* Interface 1 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700938 } else {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800939 mctl_intf_sel = BIT(5); /* Interface 1 */
940 sctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700941 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800942 dprintf(SPEW, "%s: main ctl dest=%s sec ctl dest=%s\n", __func__,
943 (mctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1",
944 (sctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1");
945 return is_main_ctl ? mctl_intf_sel : sctl_intf_sel;
946}
947
948static void mdp_set_intf_base(struct msm_panel_info *pinfo,
949 uint32_t *intf_sel, uint32_t *sintf_sel,
950 uint32_t *intf_base, uint32_t *sintf_base)
951{
952 if (pinfo->dest == DISPLAY_2) {
953 *intf_sel = BIT(16);
954 *sintf_sel = BIT(8);
955 *intf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
956 *sintf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
957 } else {
958 *intf_sel = BIT(8);
959 *sintf_sel = BIT(16);
960 *intf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
961 *sintf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
962 }
963 dprintf(SPEW, "%s: main intf=%s, sec intf=%s\n", __func__,
964 (pinfo->dest == DISPLAY_2) ? "Intf2" : "Intf1",
965 (pinfo->dest == DISPLAY_2) ? "Intf1" : "Intf2");
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700966}
967
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700968int mdp_dsi_video_config(struct msm_panel_info *pinfo,
969 struct fbcon_config *fb)
970{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800971 uint32_t intf_sel, sintf_sel;
972 uint32_t intf_base, sintf_base;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530973 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700974 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700975
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800976 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
977
978 mdss_intf_tg_setup(pinfo, intf_base);
979 mdss_intf_fetch_start_config(pinfo, intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700980
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530981 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800982 mdss_intf_tg_setup(pinfo, sintf_base);
983 mdss_intf_fetch_start_config(pinfo, sintf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530984 }
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800985
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800986 mdp_clk_gating_ctrl();
987
Jayant Shekhar07373922014-05-26 10:13:49 +0530988 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700989 mdss_vbif_setup();
Dhaval Patel44014672015-03-26 10:58:32 -0700990 if (!has_fixed_size_smp())
991 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700992
Dhaval Patel069d0af2014-01-03 16:55:15 -0800993 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530994 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700995
Jayant Shekhar32397f92014-03-27 13:30:41 +0530996 mdss_source_pipe_config(fb, pinfo, left_pipe);
997
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700998 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530999 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001000
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001001 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001002
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001003 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel190369c2014-11-06 14:18:55 -08001004
1005 /* enable 3D mux for dual_pipe but single interface config */
1006 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
Ujwal Patel41a665a2015-07-17 13:51:30 -07001007 !pinfo->lcdc.split_display) {
1008
1009 if (pinfo->num_dsc_enc != 2)
1010 reg |= BIT(19) | BIT(20);
1011 }
Ujwal Patel190369c2014-11-06 14:18:55 -08001012
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001013 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001014
Ujwal Patel41a665a2015-07-17 13:51:30 -07001015 if ((pinfo->compression_mode == COMPRESSION_DSC) &&
1016 pinfo->dsc.mdp_dsc_config) {
1017 struct dsc_desc *dsc = &pinfo->dsc;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001018
Ujwal Patel41a665a2015-07-17 13:51:30 -07001019 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1020 !pinfo->lcdc.split_display && (pinfo->num_dsc_enc == 2)) {
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001021
Ujwal Patel41a665a2015-07-17 13:51:30 -07001022 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1023 MDP_DSC_0_BASE, true, true);
1024 dsc->mdp_dsc_config(pinfo, MDP_PP_1_BASE,
1025 MDP_DSC_1_BASE, true, true);
1026 } else {
1027 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1028 MDP_DSC_0_BASE, false, false);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001029 }
1030 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
1031 if (pinfo->fbc.enabled)
1032 mdss_fbc_cfg(pinfo);
1033 }
Vineet Bajaj2f08a362014-07-24 20:50:42 +05301034
Ujwal Patel41a665a2015-07-17 13:51:30 -07001035 /*
1036 * if dst_split is enabled, intf 1 & 2 needs to be enabled but
1037 * CTL_1 path should not be set since CTL_0 itself is going
1038 * to split after DSPP block and drive both intf.
1039 */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001040 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +05301041 if (!pinfo->lcdc.dst_split) {
1042 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
1043 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
1044 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001045 intf_sel |= sintf_sel; /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001046 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -07001047
1048 writel(intf_sel, MDP_DISP_INTF_SEL);
1049
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001050 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1051 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1052 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1053
1054 return 0;
1055}
1056
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001057int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
1058{
Jayant Shekhar32397f92014-03-27 13:30:41 +05301059 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001060
1061 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
1062
Jayant Shekhar07373922014-05-26 10:13:49 +05301063 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001064 mdp_clk_gating_ctrl();
1065
1066 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +05301067 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001068
Dhaval Patel069d0af2014-01-03 16:55:15 -08001069 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301070 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001071
Jayant Shekhar32397f92014-03-27 13:30:41 +05301072 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001073 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301074 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001075
1076 mdss_layer_mixer_setup(fb, pinfo);
1077
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001078 if (pinfo->lcdc.dual_pipe)
1079 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
1080 else
1081 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
1082
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001083 writel(0x9, MDP_DISP_INTF_SEL);
1084 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1085 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1086 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1087
1088 return 0;
1089}
1090
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001091int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001092{
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001093 uint32_t left_pipe, right_pipe;
Casey Piper77f69c52015-03-20 15:55:12 -07001094 dprintf(SPEW, "ENTER: %s\n", __func__);
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001095
Casey Piper77f69c52015-03-20 15:55:12 -07001096 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE + mdss_mdp_intf_offset());
1097 pinfo->pipe_type = MDSS_MDP_PIPE_TYPE_RGB;
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001098 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
1099
1100 mdp_clk_gating_ctrl();
1101 mdss_vbif_setup();
1102
1103 mdss_smp_setup(pinfo, left_pipe, right_pipe);
1104
1105 mdss_qos_remapper_setup();
1106
1107 mdss_source_pipe_config(fb, pinfo, left_pipe);
1108 if (pinfo->lcdc.dual_pipe)
1109 mdss_source_pipe_config(fb, pinfo, right_pipe);
1110
1111 mdss_layer_mixer_setup(fb, pinfo);
1112
1113 if (pinfo->lcdc.dual_pipe)
1114 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
1115 else
1116 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
1117
1118 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
1119 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1120 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1121 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1122
1123 return 0;
1124}
1125
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001126int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
1127 struct fbcon_config *fb)
1128{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001129 uint32_t intf_sel, sintf_sel;
1130 uint32_t intf_base, sintf_base;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001131 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001132 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +05301133 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001134
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001135 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001136
1137 if (pinfo == NULL)
1138 return ERR_INVALID_ARGS;
1139
1140 lcdc = &(pinfo->lcdc);
1141 if (lcdc == NULL)
1142 return ERR_INVALID_ARGS;
1143
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001144 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
1145
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001146 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001147 reg = BIT(1); /* Command mode */
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001148 if (pinfo->lcdc.dst_split)
1149 reg |= BIT(2); /* Enable SMART_PANEL_FREE_RUN mode */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001150 if (pinfo->lcdc.pipe_swap)
1151 reg |= BIT(4); /* Use intf2 as trigger */
1152 else
1153 reg |= BIT(8); /* Use intf1 as trigger */
1154 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
1155 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001156 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
1157 }
1158
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301159 if (pinfo->lcdc.dst_split) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001160 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
Ujwal Patel5c3227b2015-08-12 14:48:02 -07001161 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CNTL */
1162 writel(BIT(16) | (0x3 << 20), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CONFIG */
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301163 }
1164
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001165 mdp_clk_gating_ctrl();
1166
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001167 if (pinfo->mipi.dual_dsi)
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001168 intf_sel |= sintf_sel; /* INTF 2 enable */
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001169
1170 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001171
Jayant Shekhar07373922014-05-26 10:13:49 +05301172 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -07001173 mdss_vbif_setup();
Padmanabhan Komanduruf1d58a32015-11-13 19:02:22 +05301174 if (!has_fixed_size_smp())
1175 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001176 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301177 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001178
Jayant Shekhar32397f92014-03-27 13:30:41 +05301179 mdss_source_pipe_config(fb, pinfo, left_pipe);
1180
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001181 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301182 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001183
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001184 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001185
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001186 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001187 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel41a665a2015-07-17 13:51:30 -07001188
1189 /* enable 3D mux for dual_pipe but single interface config */
1190 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1191 !pinfo->lcdc.split_display) {
1192
1193 if (pinfo->num_dsc_enc != 2)
1194 reg |= BIT(19) | BIT(20);
1195 }
1196
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001197 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001198
Ujwal Patel41a665a2015-07-17 13:51:30 -07001199 if ((pinfo->compression_mode == COMPRESSION_DSC) &&
1200 pinfo->dsc.mdp_dsc_config) {
1201 struct dsc_desc *dsc = &pinfo->dsc;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001202
Ujwal Patel41a665a2015-07-17 13:51:30 -07001203 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1204 !pinfo->lcdc.split_display && (pinfo->num_dsc_enc == 2)) {
1205
1206 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1207 MDP_DSC_0_BASE, true, true);
1208 dsc->mdp_dsc_config(pinfo, MDP_PP_1_BASE,
1209 MDP_DSC_1_BASE, true, true);
1210 } else {
1211 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1212 MDP_DSC_0_BASE, false, false);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001213 }
1214 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
1215 if (pinfo->fbc.enabled)
1216 mdss_fbc_cfg(pinfo);
1217 }
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -07001218
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001219 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001220 writel(0x213F, sintf_base + MDP_PANEL_FORMAT);
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301221 if (!pinfo->lcdc.dst_split) {
1222 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
1223 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
1224 }
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001225 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001226
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001227 return ret;
1228}
1229
Jayant Shekhar32397f92014-03-27 13:30:41 +05301230int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001231{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301232 uint32_t ctl0_reg_val, ctl1_reg_val;
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001233 uint32_t timing_engine_en;
1234
Jayant Shekhar07373922014-05-26 10:13:49 +05301235 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301236 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001237 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1238 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001239
1240 if (pinfo->dest == DISPLAY_1)
1241 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1242 else
1243 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1244 writel(0x01, timing_engine_en + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +05301245
1246 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001247}
1248
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001249int mdp_dsi_video_off(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001250{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001251 uint32_t timing_engine_en;
1252
1253 if (pinfo->dest == DISPLAY_1)
1254 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1255 else
1256 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1257
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001258 if(!target_cont_splash_screen())
1259 {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001260 writel(0x00000000, timing_engine_en + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001261 mdelay(60);
1262 /* Ping-Pong done Tear Check Read/Write */
1263 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1264 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001265 }
1266
Siddhartha Agrawal6a598222013-02-17 18:33:27 -08001267 writel(0x00000000, MDP_INTR_EN);
1268
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001269 return NO_ERROR;
1270}
1271
1272int mdp_dsi_cmd_off()
1273{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001274 if(!target_cont_splash_screen())
1275 {
1276 /* Ping-Pong done Tear Check Read/Write */
1277 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1278 writel(0xFF777713, MDP_INTR_CLEAR);
1279 }
1280 writel(0x00000000, MDP_INTR_EN);
1281
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001282 return NO_ERROR;
1283}
1284
Sandeep Panda6c24af72015-12-23 15:36:07 +05301285static void mdp_set_cmd_autorefresh_mode(struct msm_panel_info *pinfo)
1286{
1287 uint32_t total_lines = 0, vclks_line = 0, cfg = 0;
1288
1289 if (!pinfo || (pinfo->type != MIPI_CMD_PANEL) ||
1290 !pinfo->autorefresh_enable)
1291 return;
1292
1293 total_lines = pinfo->lcdc.v_front_porch +
1294 pinfo->lcdc.v_back_porch +
1295 pinfo->lcdc.v_pulse_width +
1296 pinfo->border_top + pinfo->border_bottom +
1297 pinfo->yres;
1298 total_lines *= pinfo->mipi.frame_rate;
1299
1300 vclks_line = (total_lines) ? 19200000 / total_lines : 0;
1301 vclks_line = vclks_line * pinfo->mipi.frame_rate * 100 / 6000;
1302
1303 cfg = BIT(19) | vclks_line;
1304
1305 /* Configure tearcheck VSYNC param */
1306 writel(cfg, MDP_REG_PP_0_SYNC_CONFIG_VSYNC);
1307 if (pinfo->lcdc.dst_split)
1308 writel(cfg, MDP_REG_PP_SLAVE_SYNC_CONFIG_VSYNC);
1309 if (pinfo->lcdc.dual_pipe)
1310 writel(cfg, MDP_REG_PP_1_SYNC_CONFIG_VSYNC);
1311 dsb();
1312
1313 /* Enable autorefresh mode */
1314 writel((BIT(31) | pinfo->autorefresh_framenum),
1315 MDP_REG_PP_0_AUTOREFRESH_CONFIG);
1316 if (pinfo->lcdc.dst_split)
1317 writel((BIT(31) | pinfo->autorefresh_framenum),
1318 MDP_REG_PP_SLAVE_AUTOREFRESH_CONFIG);
1319 if (pinfo->lcdc.dual_pipe)
1320 writel((BIT(31) | pinfo->autorefresh_framenum),
1321 MDP_REG_PP_1_AUTOREFRESH_CONFIG);
1322 dsb();
1323}
1324
Jayant Shekhar32397f92014-03-27 13:30:41 +05301325int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001326{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301327 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +05301328 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301329 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001330 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1331 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
1332
Sandeep Panda6c24af72015-12-23 15:36:07 +05301333 if (pinfo->autorefresh_enable)
1334 mdp_set_cmd_autorefresh_mode(pinfo);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001335 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Sandeep Panda6c24af72015-12-23 15:36:07 +05301336
1337 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001338}
1339
Jayant Shekhar32397f92014-03-27 13:30:41 +05301340int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001341{
Jayant Shekhar07373922014-05-26 10:13:49 +05301342 uint32_t ctl0_reg_val, ctl1_reg_val;
1343 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301344 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001345 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1346 return NO_ERROR;
1347}
1348
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001349int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001350{
1351 uint32_t ctl0_reg_val, ctl1_reg_val;
1352
1353 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
1354 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1355
1356 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1357
1358 return NO_ERROR;
1359}
1360
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001361int mdp_edp_off(void)
1362{
1363 if (!target_cont_splash_screen()) {
1364
1365 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
1366 mdss_mdp_intf_offset());
1367 mdelay(60);
1368 /* Ping-Pong done Tear Check Read/Write */
1369 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1370 writel(0xFF777713, MDP_INTR_CLEAR);
1371 writel(0x00000000, MDP_INTR_EN);
1372 }
1373
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001374 writel(0x00000000, MDP_INTR_EN);
1375
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001376 return NO_ERROR;
1377}