blob: 8fcb32a02cb40564bf9f6aab5efb6c4cbe38ad97 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Chris Wilson78501ea2010-10-27 12:18:21 +0100409 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson78501ea2010-10-27 12:18:21 +0100413u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Chris Wilson78501ea2010-10-27 12:18:21 +0100415 drm_i915_private_t *dev_priv = ring->dev->dev_private;
416 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200417 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800418
419 return I915_READ(acthd_reg);
420}
421
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200422static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
423{
424 struct drm_i915_private *dev_priv = ring->dev->dev_private;
425 u32 addr;
426
427 addr = dev_priv->status_page_dmah->busaddr;
428 if (INTEL_INFO(ring->dev)->gen >= 4)
429 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
430 I915_WRITE(HWS_PGA, addr);
431}
432
Chris Wilson78501ea2010-10-27 12:18:21 +0100433static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200435 struct drm_device *dev = ring->dev;
436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000437 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200438 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800439 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440
Deepak Sc8d9a592013-11-23 14:55:42 +0530441 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200442
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200443 if (I915_NEED_GFX_HWS(dev))
444 intel_ring_setup_status_page(ring);
445 else
446 ring_setup_phys_status_page(ring);
447
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200449 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200450 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100451 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452
Daniel Vetter570ef602010-08-02 17:06:23 +0200453 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800454
455 /* G45 ring initialization fails to reset head to zero */
456 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000457 DRM_DEBUG_KMS("%s head not reset to zero "
458 "ctl %08x head %08x tail %08x start %08x\n",
459 ring->name,
460 I915_READ_CTL(ring),
461 I915_READ_HEAD(ring),
462 I915_READ_TAIL(ring),
463 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464
Daniel Vetter570ef602010-08-02 17:06:23 +0200465 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800466
Chris Wilson6fd0d562010-12-05 20:42:33 +0000467 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
468 DRM_ERROR("failed to set %s head to zero "
469 "ctl %08x head %08x tail %08x start %08x\n",
470 ring->name,
471 I915_READ_CTL(ring),
472 I915_READ_HEAD(ring),
473 I915_READ_TAIL(ring),
474 I915_READ_START(ring));
475 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700476 }
477
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200478 /* Initialize the ring. This must happen _after_ we've cleared the ring
479 * registers with the above sequence (the readback of the HEAD registers
480 * also enforces ordering), otherwise the hw might lose the new ring
481 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700482 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200483 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000484 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000485 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800486
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800487 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400488 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700489 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400490 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000491 DRM_ERROR("%s initialization failed "
492 "ctl %08x head %08x tail %08x start %08x\n",
493 ring->name,
494 I915_READ_CTL(ring),
495 I915_READ_HEAD(ring),
496 I915_READ_TAIL(ring),
497 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200498 ret = -EIO;
499 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800500 }
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
503 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800504 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000505 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200506 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000507 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100508 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510
Chris Wilson50f018d2013-06-10 11:20:19 +0100511 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
512
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200513out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530514 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200515
516 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700517}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800518
Chris Wilsonc6df5412010-12-15 09:56:50 +0000519static int
520init_pipe_control(struct intel_ring_buffer *ring)
521{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000522 int ret;
523
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100524 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000525 return 0;
526
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100527 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
528 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000529 DRM_ERROR("Failed to allocate seqno page\n");
530 ret = -ENOMEM;
531 goto err;
532 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100533
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100534 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000535
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100536 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537 if (ret)
538 goto err_unref;
539
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100540 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
541 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
542 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800543 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000544 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800545 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200547 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100548 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000549 return 0;
550
551err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100552 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000553err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100554 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000556 return ret;
557}
558
Chris Wilson78501ea2010-10-27 12:18:21 +0100559static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800560{
Chris Wilson78501ea2010-10-27 12:18:21 +0100561 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100563 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800564
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000565 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200566 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000567
568 /* We need to disable the AsyncFlip performance optimisations in order
569 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
570 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100571 *
572 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000573 */
574 if (INTEL_INFO(dev)->gen >= 6)
575 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
576
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000577 /* Required for the hardware to program scanline values for waiting */
578 if (INTEL_INFO(dev)->gen == 6)
579 I915_WRITE(GFX_MODE,
580 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
581
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000582 if (IS_GEN7(dev))
583 I915_WRITE(GFX_MODE_GEN7,
584 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
585 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100586
Jesse Barnes8d315282011-10-16 10:23:31 +0200587 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000588 ret = init_pipe_control(ring);
589 if (ret)
590 return ret;
591 }
592
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200593 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700594 /* From the Sandybridge PRM, volume 1 part 3, page 24:
595 * "If this bit is set, STCunit will have LRA as replacement
596 * policy. [...] This bit must be reset. LRA replacement
597 * policy is not supported."
598 */
599 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200600 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700601
602 /* This is not explicitly set for GEN6, so read the register.
603 * see intel_ring_mi_set_context() for why we care.
604 * TODO: consider explicitly setting the bit for GEN5
605 */
606 ring->itlb_before_ctx_switch =
607 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800608 }
609
Daniel Vetter6b26c862012-04-24 14:04:12 +0200610 if (INTEL_INFO(dev)->gen >= 6)
611 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000612
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700613 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700614 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 return ret;
617}
618
Chris Wilsonc6df5412010-12-15 09:56:50 +0000619static void render_ring_cleanup(struct intel_ring_buffer *ring)
620{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100621 struct drm_device *dev = ring->dev;
622
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100623 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624 return;
625
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100626 if (INTEL_INFO(dev)->gen >= 5) {
627 kunmap(sg_page(ring->scratch.obj->pages->sgl));
628 i915_gem_object_unpin(ring->scratch.obj);
629 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 drm_gem_object_unreference(&ring->scratch.obj->base);
632 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000633}
634
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700636update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000637 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638{
Ben Widawskyad776f82013-05-28 19:22:18 -0700639/* NB: In order to be able to do semaphore MBOX updates for varying number
640 * of rings, it's easiest if we round up each individual update to a
641 * multiple of 2 (since ring updates must always be a multiple of 2)
642 * even though the actual update only requires 3 dwords.
643 */
644#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000645 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700646 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100647 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700648 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000649}
650
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700651/**
652 * gen6_add_request - Update the semaphore mailbox registers
653 *
654 * @ring - ring that is adding a request
655 * @seqno - return seqno stuck into the ring
656 *
657 * Update the mailbox registers in the *other* rings with the current seqno.
658 * This acts like a signal in the canonical semaphore.
659 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000660static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000661gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000662{
Ben Widawskyad776f82013-05-28 19:22:18 -0700663 struct drm_device *dev = ring->dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
665 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800666 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000667
Ben Widawsky52ed2322013-12-16 20:50:38 -0800668 if (i915_semaphore_is_enabled(dev))
669 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
670#undef MBOX_UPDATE_DWORDS
671
672 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000673 if (ret)
674 return ret;
675
Ben Widawskyad776f82013-05-28 19:22:18 -0700676 for_each_ring(useless, dev_priv, i) {
677 u32 mbox_reg = ring->signal_mbox[i];
678 if (mbox_reg != GEN6_NOSYNC)
679 update_mboxes(ring, mbox_reg);
680 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681
682 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
683 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100684 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000685 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100686 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000687
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688 return 0;
689}
690
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200691static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
692 u32 seqno)
693{
694 struct drm_i915_private *dev_priv = dev->dev_private;
695 return dev_priv->last_seqno < seqno;
696}
697
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700698/**
699 * intel_ring_sync - sync the waiter to the signaller on seqno
700 *
701 * @waiter - ring that is waiting
702 * @signaller - ring which has, or will signal
703 * @seqno - seqno which the waiter will block on
704 */
705static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200706gen6_ring_sync(struct intel_ring_buffer *waiter,
707 struct intel_ring_buffer *signaller,
708 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000709{
710 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700711 u32 dw1 = MI_SEMAPHORE_MBOX |
712 MI_SEMAPHORE_COMPARE |
713 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000714
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700715 /* Throughout all of the GEM code, seqno passed implies our current
716 * seqno is >= the last seqno executed. However for hardware the
717 * comparison is strictly greater than.
718 */
719 seqno -= 1;
720
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200721 WARN_ON(signaller->semaphore_register[waiter->id] ==
722 MI_SEMAPHORE_SYNC_INVALID);
723
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700724 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000725 if (ret)
726 return ret;
727
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200728 /* If seqno wrap happened, omit the wait with no-ops */
729 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
730 intel_ring_emit(waiter,
731 dw1 |
732 signaller->semaphore_register[waiter->id]);
733 intel_ring_emit(waiter, seqno);
734 intel_ring_emit(waiter, 0);
735 intel_ring_emit(waiter, MI_NOOP);
736 } else {
737 intel_ring_emit(waiter, MI_NOOP);
738 intel_ring_emit(waiter, MI_NOOP);
739 intel_ring_emit(waiter, MI_NOOP);
740 intel_ring_emit(waiter, MI_NOOP);
741 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700742 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000743
744 return 0;
745}
746
Chris Wilsonc6df5412010-12-15 09:56:50 +0000747#define PIPE_CONTROL_FLUSH(ring__, addr__) \
748do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200749 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
750 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000751 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
752 intel_ring_emit(ring__, 0); \
753 intel_ring_emit(ring__, 0); \
754} while (0)
755
756static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000757pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000758{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100759 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000760 int ret;
761
762 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
763 * incoherent with writes to memory, i.e. completely fubar,
764 * so we need to use PIPE_NOTIFY instead.
765 *
766 * However, we also need to workaround the qword write
767 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
768 * memory before requesting an interrupt.
769 */
770 ret = intel_ring_begin(ring, 32);
771 if (ret)
772 return ret;
773
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200774 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200775 PIPE_CONTROL_WRITE_FLUSH |
776 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100777 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100778 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000779 intel_ring_emit(ring, 0);
780 PIPE_CONTROL_FLUSH(ring, scratch_addr);
781 scratch_addr += 128; /* write to separate cachelines */
782 PIPE_CONTROL_FLUSH(ring, scratch_addr);
783 scratch_addr += 128;
784 PIPE_CONTROL_FLUSH(ring, scratch_addr);
785 scratch_addr += 128;
786 PIPE_CONTROL_FLUSH(ring, scratch_addr);
787 scratch_addr += 128;
788 PIPE_CONTROL_FLUSH(ring, scratch_addr);
789 scratch_addr += 128;
790 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000791
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200792 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200793 PIPE_CONTROL_WRITE_FLUSH |
794 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000795 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100796 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100797 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000798 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100799 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000800
Chris Wilsonc6df5412010-12-15 09:56:50 +0000801 return 0;
802}
803
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800804static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100805gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100806{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100807 /* Workaround to force correct ordering between irq and seqno writes on
808 * ivb (and maybe also on snb) by reading from a CS register (like
809 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100810 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100811 intel_ring_get_active_head(ring);
812 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
813}
814
815static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100816ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800817{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000818 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
819}
820
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200821static void
822ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
823{
824 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
825}
826
Chris Wilsonc6df5412010-12-15 09:56:50 +0000827static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100828pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000829{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100830 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000831}
832
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200833static void
834pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
835{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100836 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200837}
838
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000839static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200840gen5_ring_get_irq(struct intel_ring_buffer *ring)
841{
842 struct drm_device *dev = ring->dev;
843 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100844 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200845
846 if (!dev->irq_enabled)
847 return false;
848
Chris Wilson7338aef2012-04-24 21:48:47 +0100849 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300850 if (ring->irq_refcount++ == 0)
851 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100852 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200853
854 return true;
855}
856
857static void
858gen5_ring_put_irq(struct intel_ring_buffer *ring)
859{
860 struct drm_device *dev = ring->dev;
861 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100862 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200863
Chris Wilson7338aef2012-04-24 21:48:47 +0100864 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300865 if (--ring->irq_refcount == 0)
866 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100867 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200868}
869
870static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200871i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700872{
Chris Wilson78501ea2010-10-27 12:18:21 +0100873 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000874 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100875 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700876
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000877 if (!dev->irq_enabled)
878 return false;
879
Chris Wilson7338aef2012-04-24 21:48:47 +0100880 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200881 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200882 dev_priv->irq_mask &= ~ring->irq_enable_mask;
883 I915_WRITE(IMR, dev_priv->irq_mask);
884 POSTING_READ(IMR);
885 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100886 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000887
888 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700889}
890
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800891static void
Daniel Vettere3670312012-04-11 22:12:53 +0200892i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700893{
Chris Wilson78501ea2010-10-27 12:18:21 +0100894 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000895 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100896 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700897
Chris Wilson7338aef2012-04-24 21:48:47 +0100898 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200899 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200900 dev_priv->irq_mask |= ring->irq_enable_mask;
901 I915_WRITE(IMR, dev_priv->irq_mask);
902 POSTING_READ(IMR);
903 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100904 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700905}
906
Chris Wilsonc2798b12012-04-22 21:13:57 +0100907static bool
908i8xx_ring_get_irq(struct intel_ring_buffer *ring)
909{
910 struct drm_device *dev = ring->dev;
911 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100912 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100913
914 if (!dev->irq_enabled)
915 return false;
916
Chris Wilson7338aef2012-04-24 21:48:47 +0100917 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200918 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100919 dev_priv->irq_mask &= ~ring->irq_enable_mask;
920 I915_WRITE16(IMR, dev_priv->irq_mask);
921 POSTING_READ16(IMR);
922 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100923 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100924
925 return true;
926}
927
928static void
929i8xx_ring_put_irq(struct intel_ring_buffer *ring)
930{
931 struct drm_device *dev = ring->dev;
932 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100933 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100934
Chris Wilson7338aef2012-04-24 21:48:47 +0100935 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200936 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100937 dev_priv->irq_mask |= ring->irq_enable_mask;
938 I915_WRITE16(IMR, dev_priv->irq_mask);
939 POSTING_READ16(IMR);
940 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100941 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100942}
943
Chris Wilson78501ea2010-10-27 12:18:21 +0100944void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800945{
Eric Anholt45930102011-05-06 17:12:35 -0700946 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100947 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700948 u32 mmio = 0;
949
950 /* The ring status page addresses are no longer next to the rest of
951 * the ring registers as of gen7.
952 */
953 if (IS_GEN7(dev)) {
954 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100955 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700956 mmio = RENDER_HWS_PGA_GEN7;
957 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100958 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700959 mmio = BLT_HWS_PGA_GEN7;
960 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100961 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700962 mmio = BSD_HWS_PGA_GEN7;
963 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700964 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700965 mmio = VEBOX_HWS_PGA_GEN7;
966 break;
Eric Anholt45930102011-05-06 17:12:35 -0700967 }
968 } else if (IS_GEN6(ring->dev)) {
969 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
970 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800971 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700972 mmio = RING_HWS_PGA(ring->mmio_base);
973 }
974
Chris Wilson78501ea2010-10-27 12:18:21 +0100975 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
976 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100977
978 /* Flush the TLB for this page */
979 if (INTEL_INFO(dev)->gen >= 6) {
980 u32 reg = RING_INSTPM(ring->mmio_base);
981 I915_WRITE(reg,
982 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
983 INSTPM_SYNC_FLUSH));
984 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
985 1000))
986 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
987 ring->name);
988 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800989}
990
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000991static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100992bsd_ring_flush(struct intel_ring_buffer *ring,
993 u32 invalidate_domains,
994 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800995{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000996 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000997
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000998 ret = intel_ring_begin(ring, 2);
999 if (ret)
1000 return ret;
1001
1002 intel_ring_emit(ring, MI_FLUSH);
1003 intel_ring_emit(ring, MI_NOOP);
1004 intel_ring_advance(ring);
1005 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001006}
1007
Chris Wilson3cce4692010-10-27 16:11:02 +01001008static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001009i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001010{
Chris Wilson3cce4692010-10-27 16:11:02 +01001011 int ret;
1012
1013 ret = intel_ring_begin(ring, 4);
1014 if (ret)
1015 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001016
Chris Wilson3cce4692010-10-27 16:11:02 +01001017 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1018 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001019 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001020 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001021 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001022
Chris Wilson3cce4692010-10-27 16:11:02 +01001023 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001024}
1025
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001026static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001027gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001028{
1029 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001030 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001031 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001032
1033 if (!dev->irq_enabled)
1034 return false;
1035
Chris Wilson7338aef2012-04-24 21:48:47 +01001036 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001037 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001038 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001039 I915_WRITE_IMR(ring,
1040 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001041 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001042 else
1043 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001044 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001045 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001046 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001047
1048 return true;
1049}
1050
1051static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001052gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001053{
1054 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001055 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001056 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001057
Chris Wilson7338aef2012-04-24 21:48:47 +01001058 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001059 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001060 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001061 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001062 else
1063 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001064 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001065 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001066 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001067}
1068
Ben Widawskya19d2932013-05-28 19:22:30 -07001069static bool
1070hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1071{
1072 struct drm_device *dev = ring->dev;
1073 struct drm_i915_private *dev_priv = dev->dev_private;
1074 unsigned long flags;
1075
1076 if (!dev->irq_enabled)
1077 return false;
1078
Daniel Vetter59cdb632013-07-04 23:35:28 +02001079 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001080 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001081 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001082 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001083 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001084 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001085
1086 return true;
1087}
1088
1089static void
1090hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1091{
1092 struct drm_device *dev = ring->dev;
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 unsigned long flags;
1095
1096 if (!dev->irq_enabled)
1097 return;
1098
Daniel Vetter59cdb632013-07-04 23:35:28 +02001099 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001100 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001101 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001102 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001103 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001104 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001105}
1106
Ben Widawskyabd58f02013-11-02 21:07:09 -07001107static bool
1108gen8_ring_get_irq(struct intel_ring_buffer *ring)
1109{
1110 struct drm_device *dev = ring->dev;
1111 struct drm_i915_private *dev_priv = dev->dev_private;
1112 unsigned long flags;
1113
1114 if (!dev->irq_enabled)
1115 return false;
1116
1117 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1118 if (ring->irq_refcount++ == 0) {
1119 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1120 I915_WRITE_IMR(ring,
1121 ~(ring->irq_enable_mask |
1122 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1123 } else {
1124 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1125 }
1126 POSTING_READ(RING_IMR(ring->mmio_base));
1127 }
1128 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1129
1130 return true;
1131}
1132
1133static void
1134gen8_ring_put_irq(struct intel_ring_buffer *ring)
1135{
1136 struct drm_device *dev = ring->dev;
1137 struct drm_i915_private *dev_priv = dev->dev_private;
1138 unsigned long flags;
1139
1140 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1141 if (--ring->irq_refcount == 0) {
1142 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1143 I915_WRITE_IMR(ring,
1144 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1145 } else {
1146 I915_WRITE_IMR(ring, ~0);
1147 }
1148 POSTING_READ(RING_IMR(ring->mmio_base));
1149 }
1150 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1151}
1152
Zou Nan haid1b851f2010-05-21 09:08:57 +08001153static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001154i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1155 u32 offset, u32 length,
1156 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001157{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001158 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001159
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001160 ret = intel_ring_begin(ring, 2);
1161 if (ret)
1162 return ret;
1163
Chris Wilson78501ea2010-10-27 12:18:21 +01001164 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001165 MI_BATCH_BUFFER_START |
1166 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001167 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001168 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001169 intel_ring_advance(ring);
1170
Zou Nan haid1b851f2010-05-21 09:08:57 +08001171 return 0;
1172}
1173
Daniel Vetterb45305f2012-12-17 16:21:27 +01001174/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1175#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001176static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001177i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001178 u32 offset, u32 len,
1179 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001180{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001181 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001182
Daniel Vetterb45305f2012-12-17 16:21:27 +01001183 if (flags & I915_DISPATCH_PINNED) {
1184 ret = intel_ring_begin(ring, 4);
1185 if (ret)
1186 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001187
Daniel Vetterb45305f2012-12-17 16:21:27 +01001188 intel_ring_emit(ring, MI_BATCH_BUFFER);
1189 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1190 intel_ring_emit(ring, offset + len - 8);
1191 intel_ring_emit(ring, MI_NOOP);
1192 intel_ring_advance(ring);
1193 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001194 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001195
1196 if (len > I830_BATCH_LIMIT)
1197 return -ENOSPC;
1198
1199 ret = intel_ring_begin(ring, 9+3);
1200 if (ret)
1201 return ret;
1202 /* Blit the batch (which has now all relocs applied) to the stable batch
1203 * scratch bo area (so that the CS never stumbles over its tlb
1204 * invalidation bug) ... */
1205 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1206 XY_SRC_COPY_BLT_WRITE_ALPHA |
1207 XY_SRC_COPY_BLT_WRITE_RGB);
1208 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1209 intel_ring_emit(ring, 0);
1210 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1211 intel_ring_emit(ring, cs_offset);
1212 intel_ring_emit(ring, 0);
1213 intel_ring_emit(ring, 4096);
1214 intel_ring_emit(ring, offset);
1215 intel_ring_emit(ring, MI_FLUSH);
1216
1217 /* ... and execute it. */
1218 intel_ring_emit(ring, MI_BATCH_BUFFER);
1219 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1220 intel_ring_emit(ring, cs_offset + len - 8);
1221 intel_ring_advance(ring);
1222 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001223
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001224 return 0;
1225}
1226
1227static int
1228i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001229 u32 offset, u32 len,
1230 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001231{
1232 int ret;
1233
1234 ret = intel_ring_begin(ring, 2);
1235 if (ret)
1236 return ret;
1237
Chris Wilson65f56872012-04-17 16:38:12 +01001238 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001239 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001240 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001241
Eric Anholt62fdfea2010-05-21 13:26:39 -07001242 return 0;
1243}
1244
Chris Wilson78501ea2010-10-27 12:18:21 +01001245static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246{
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001248
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001249 obj = ring->status_page.obj;
1250 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001251 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Chris Wilson9da3da62012-06-01 15:20:22 +01001253 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001254 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001255 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001256 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001257}
1258
Chris Wilson78501ea2010-10-27 12:18:21 +01001259static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001260{
Chris Wilson78501ea2010-10-27 12:18:21 +01001261 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001262 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263 int ret;
1264
Eric Anholt62fdfea2010-05-21 13:26:39 -07001265 obj = i915_gem_alloc_object(dev, 4096);
1266 if (obj == NULL) {
1267 DRM_ERROR("Failed to allocate status page\n");
1268 ret = -ENOMEM;
1269 goto err;
1270 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001271
1272 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273
Ben Widawskyc37e2202013-07-31 16:59:58 -07001274 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001276 goto err_unref;
1277 }
1278
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001279 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001280 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001281 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001282 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001283 goto err_unpin;
1284 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 ring->status_page.obj = obj;
1286 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001287
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001288 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1289 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001290
1291 return 0;
1292
1293err_unpin:
1294 i915_gem_object_unpin(obj);
1295err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001296 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001297err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001298 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001299}
1300
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001301static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001302{
1303 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001304
1305 if (!dev_priv->status_page_dmah) {
1306 dev_priv->status_page_dmah =
1307 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1308 if (!dev_priv->status_page_dmah)
1309 return -ENOMEM;
1310 }
1311
Chris Wilson6b8294a2012-11-16 11:43:20 +00001312 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1313 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1314
1315 return 0;
1316}
1317
Ben Widawskyc43b5632012-04-16 14:07:40 -07001318static int intel_init_ring_buffer(struct drm_device *dev,
1319 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320{
Chris Wilson05394f32010-11-08 19:18:58 +00001321 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001322 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001323 int ret;
1324
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001325 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001326 INIT_LIST_HEAD(&ring->active_list);
1327 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001328 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001329 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001330
Chris Wilsonb259f672011-03-29 13:19:09 +01001331 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001332
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001333 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001334 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001335 if (ret)
1336 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001337 } else {
1338 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001339 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001340 if (ret)
1341 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001342 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001343
Chris Wilsonebc052e2012-11-15 11:32:28 +00001344 obj = NULL;
1345 if (!HAS_LLC(dev))
1346 obj = i915_gem_object_create_stolen(dev, ring->size);
1347 if (obj == NULL)
1348 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001349 if (obj == NULL) {
1350 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001351 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001352 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001353 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354
Chris Wilson05394f32010-11-08 19:18:58 +00001355 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001356
Ben Widawskyc37e2202013-07-31 16:59:58 -07001357 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001358 if (ret)
1359 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001360
Chris Wilson3eef8912012-06-04 17:05:40 +01001361 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1362 if (ret)
1363 goto err_unpin;
1364
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001365 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001366 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001367 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001368 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001369 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001370 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001371 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001372 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001373
Chris Wilson78501ea2010-10-27 12:18:21 +01001374 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001375 if (ret)
1376 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001377
Chris Wilson55249ba2010-12-22 14:04:47 +00001378 /* Workaround an erratum on the i830 which causes a hang if
1379 * the TAIL pointer points to within the last 2 cachelines
1380 * of the buffer.
1381 */
1382 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001383 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001384 ring->effective_size -= 128;
1385
Chris Wilsonc584fe42010-10-29 18:15:52 +01001386 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001387
1388err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001389 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001390err_unpin:
1391 i915_gem_object_unpin(obj);
1392err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001393 drm_gem_object_unreference(&obj->base);
1394 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001395err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001396 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001397 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001398}
1399
Chris Wilson78501ea2010-10-27 12:18:21 +01001400void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001401{
Chris Wilson33626e62010-10-29 16:18:36 +01001402 struct drm_i915_private *dev_priv;
1403 int ret;
1404
Chris Wilson05394f32010-11-08 19:18:58 +00001405 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001406 return;
1407
Chris Wilson33626e62010-10-29 16:18:36 +01001408 /* Disable the ring buffer. The ring must be idle at this point */
1409 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001410 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001411 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001412 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1413 ring->name, ret);
1414
Chris Wilson33626e62010-10-29 16:18:36 +01001415 I915_WRITE_CTL(ring, 0);
1416
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001417 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 i915_gem_object_unpin(ring->obj);
1420 drm_gem_object_unreference(&ring->obj->base);
1421 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001422 ring->preallocated_lazy_request = NULL;
1423 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001424
Zou Nan hai8d192152010-11-02 16:31:01 +08001425 if (ring->cleanup)
1426 ring->cleanup(ring);
1427
Chris Wilson78501ea2010-10-27 12:18:21 +01001428 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001429}
1430
Chris Wilsona71d8d92012-02-15 11:25:36 +00001431static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1432{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001433 int ret;
1434
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001435 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001436 if (!ret)
1437 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001438
1439 return ret;
1440}
1441
1442static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1443{
1444 struct drm_i915_gem_request *request;
1445 u32 seqno = 0;
1446 int ret;
1447
1448 i915_gem_retire_requests_ring(ring);
1449
1450 if (ring->last_retired_head != -1) {
1451 ring->head = ring->last_retired_head;
1452 ring->last_retired_head = -1;
1453 ring->space = ring_space(ring);
1454 if (ring->space >= n)
1455 return 0;
1456 }
1457
1458 list_for_each_entry(request, &ring->request_list, list) {
1459 int space;
1460
1461 if (request->tail == -1)
1462 continue;
1463
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001464 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001465 if (space < 0)
1466 space += ring->size;
1467 if (space >= n) {
1468 seqno = request->seqno;
1469 break;
1470 }
1471
1472 /* Consume this request in case we need more space than
1473 * is available and so need to prevent a race between
1474 * updating last_retired_head and direct reads of
1475 * I915_RING_HEAD. It also provides a nice sanity check.
1476 */
1477 request->tail = -1;
1478 }
1479
1480 if (seqno == 0)
1481 return -ENOSPC;
1482
1483 ret = intel_ring_wait_seqno(ring, seqno);
1484 if (ret)
1485 return ret;
1486
1487 if (WARN_ON(ring->last_retired_head == -1))
1488 return -ENOSPC;
1489
1490 ring->head = ring->last_retired_head;
1491 ring->last_retired_head = -1;
1492 ring->space = ring_space(ring);
1493 if (WARN_ON(ring->space < n))
1494 return -ENOSPC;
1495
1496 return 0;
1497}
1498
Chris Wilson3e960502012-11-27 16:22:54 +00001499static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001500{
Chris Wilson78501ea2010-10-27 12:18:21 +01001501 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001503 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001504 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001505
Chris Wilsona71d8d92012-02-15 11:25:36 +00001506 ret = intel_ring_wait_request(ring, n);
1507 if (ret != -ENOSPC)
1508 return ret;
1509
Chris Wilson09246732013-08-10 22:16:32 +01001510 /* force the tail write in case we have been skipping them */
1511 __intel_ring_advance(ring);
1512
Chris Wilsondb53a302011-02-03 11:57:46 +00001513 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001514 /* With GEM the hangcheck timer should kick us out of the loop,
1515 * leaving it early runs the risk of corrupting GEM state (due
1516 * to running on almost untested codepaths). But on resume
1517 * timers don't work yet, so prevent a complete hang in that
1518 * case by choosing an insanely large timeout. */
1519 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001520
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001521 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001522 ring->head = I915_READ_HEAD(ring);
1523 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001524 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001525 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001526 return 0;
1527 }
1528
1529 if (dev->primary->master) {
1530 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1531 if (master_priv->sarea_priv)
1532 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1533 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534
Chris Wilsone60a0b12010-10-13 10:09:14 +01001535 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001536
Daniel Vetter33196de2012-11-14 17:14:05 +01001537 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1538 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001539 if (ret)
1540 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001541 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001542 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001543 return -EBUSY;
1544}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001545
Chris Wilson3e960502012-11-27 16:22:54 +00001546static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1547{
1548 uint32_t __iomem *virt;
1549 int rem = ring->size - ring->tail;
1550
1551 if (ring->space < rem) {
1552 int ret = ring_wait_for_space(ring, rem);
1553 if (ret)
1554 return ret;
1555 }
1556
1557 virt = ring->virtual_start + ring->tail;
1558 rem /= 4;
1559 while (rem--)
1560 iowrite32(MI_NOOP, virt++);
1561
1562 ring->tail = 0;
1563 ring->space = ring_space(ring);
1564
1565 return 0;
1566}
1567
1568int intel_ring_idle(struct intel_ring_buffer *ring)
1569{
1570 u32 seqno;
1571 int ret;
1572
1573 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001574 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001575 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001576 if (ret)
1577 return ret;
1578 }
1579
1580 /* Wait upon the last request to be completed */
1581 if (list_empty(&ring->request_list))
1582 return 0;
1583
1584 seqno = list_entry(ring->request_list.prev,
1585 struct drm_i915_gem_request,
1586 list)->seqno;
1587
1588 return i915_wait_seqno(ring, seqno);
1589}
1590
Chris Wilson9d7730912012-11-27 16:22:52 +00001591static int
1592intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1593{
Chris Wilson18235212013-09-04 10:45:51 +01001594 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001595 return 0;
1596
Chris Wilson3c0e2342013-09-04 10:45:52 +01001597 if (ring->preallocated_lazy_request == NULL) {
1598 struct drm_i915_gem_request *request;
1599
1600 request = kmalloc(sizeof(*request), GFP_KERNEL);
1601 if (request == NULL)
1602 return -ENOMEM;
1603
1604 ring->preallocated_lazy_request = request;
1605 }
1606
Chris Wilson18235212013-09-04 10:45:51 +01001607 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001608}
1609
Chris Wilson304d6952014-01-02 14:32:35 +00001610static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1611 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001612{
1613 int ret;
1614
1615 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1616 ret = intel_wrap_ring_buffer(ring);
1617 if (unlikely(ret))
1618 return ret;
1619 }
1620
1621 if (unlikely(ring->space < bytes)) {
1622 ret = ring_wait_for_space(ring, bytes);
1623 if (unlikely(ret))
1624 return ret;
1625 }
1626
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001627 return 0;
1628}
1629
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001630int intel_ring_begin(struct intel_ring_buffer *ring,
1631 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001632{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001633 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001634 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001635
Daniel Vetter33196de2012-11-14 17:14:05 +01001636 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1637 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001638 if (ret)
1639 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001640
Chris Wilson304d6952014-01-02 14:32:35 +00001641 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1642 if (ret)
1643 return ret;
1644
Chris Wilson9d7730912012-11-27 16:22:52 +00001645 /* Preallocate the olr before touching the ring */
1646 ret = intel_ring_alloc_seqno(ring);
1647 if (ret)
1648 return ret;
1649
Chris Wilson304d6952014-01-02 14:32:35 +00001650 ring->space -= num_dwords * sizeof(uint32_t);
1651 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001652}
1653
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001654void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001655{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001656 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001657
Chris Wilson18235212013-09-04 10:45:51 +01001658 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001659
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001660 if (INTEL_INFO(ring->dev)->gen >= 6) {
1661 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1662 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001663 if (HAS_VEBOX(ring->dev))
1664 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001665 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001666
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001667 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001668 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001669}
1670
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001671static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1672 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001673{
Akshay Joshi0206e352011-08-16 15:34:10 -04001674 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001675
1676 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001677
Chris Wilson12f55812012-07-05 17:14:01 +01001678 /* Disable notification that the ring is IDLE. The GT
1679 * will then assume that it is busy and bring it out of rc6.
1680 */
1681 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1682 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1683
1684 /* Clear the context id. Here be magic! */
1685 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1686
1687 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001688 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001689 GEN6_BSD_SLEEP_INDICATOR) == 0,
1690 50))
1691 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001692
Chris Wilson12f55812012-07-05 17:14:01 +01001693 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001694 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001695 POSTING_READ(RING_TAIL(ring->mmio_base));
1696
1697 /* Let the ring send IDLE messages to the GT again,
1698 * and so let it sleep to conserve power when idle.
1699 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001700 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001701 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001702}
1703
Ben Widawskyea251322013-05-28 19:22:21 -07001704static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1705 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001706{
Chris Wilson71a77e02011-02-02 12:13:49 +00001707 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001708 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001710 ret = intel_ring_begin(ring, 4);
1711 if (ret)
1712 return ret;
1713
Chris Wilson71a77e02011-02-02 12:13:49 +00001714 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001715 if (INTEL_INFO(ring->dev)->gen >= 8)
1716 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001717 /*
1718 * Bspec vol 1c.5 - video engine command streamer:
1719 * "If ENABLED, all TLBs will be invalidated once the flush
1720 * operation is complete. This bit is only valid when the
1721 * Post-Sync Operation field is a value of 1h or 3h."
1722 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001723 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001724 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1725 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001726 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001727 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001728 if (INTEL_INFO(ring->dev)->gen >= 8) {
1729 intel_ring_emit(ring, 0); /* upper addr */
1730 intel_ring_emit(ring, 0); /* value */
1731 } else {
1732 intel_ring_emit(ring, 0);
1733 intel_ring_emit(ring, MI_NOOP);
1734 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001735 intel_ring_advance(ring);
1736 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001737}
1738
1739static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001740gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1741 u32 offset, u32 len,
1742 unsigned flags)
1743{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001744 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1745 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1746 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001747 int ret;
1748
1749 ret = intel_ring_begin(ring, 4);
1750 if (ret)
1751 return ret;
1752
1753 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001754 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001755 intel_ring_emit(ring, offset);
1756 intel_ring_emit(ring, 0);
1757 intel_ring_emit(ring, MI_NOOP);
1758 intel_ring_advance(ring);
1759
1760 return 0;
1761}
1762
1763static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001764hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1765 u32 offset, u32 len,
1766 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001767{
Akshay Joshi0206e352011-08-16 15:34:10 -04001768 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001769
Akshay Joshi0206e352011-08-16 15:34:10 -04001770 ret = intel_ring_begin(ring, 2);
1771 if (ret)
1772 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001773
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001774 intel_ring_emit(ring,
1775 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1776 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1777 /* bit0-7 is the length on GEN6+ */
1778 intel_ring_emit(ring, offset);
1779 intel_ring_advance(ring);
1780
1781 return 0;
1782}
1783
1784static int
1785gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1786 u32 offset, u32 len,
1787 unsigned flags)
1788{
1789 int ret;
1790
1791 ret = intel_ring_begin(ring, 2);
1792 if (ret)
1793 return ret;
1794
1795 intel_ring_emit(ring,
1796 MI_BATCH_BUFFER_START |
1797 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001798 /* bit0-7 is the length on GEN6+ */
1799 intel_ring_emit(ring, offset);
1800 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001801
Akshay Joshi0206e352011-08-16 15:34:10 -04001802 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001803}
1804
Chris Wilson549f7362010-10-19 11:19:32 +01001805/* Blitter support (SandyBridge+) */
1806
Ben Widawskyea251322013-05-28 19:22:21 -07001807static int gen6_ring_flush(struct intel_ring_buffer *ring,
1808 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001809{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001810 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001811 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001812 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001813
Daniel Vetter6a233c72011-12-14 13:57:07 +01001814 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001815 if (ret)
1816 return ret;
1817
Chris Wilson71a77e02011-02-02 12:13:49 +00001818 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001819 if (INTEL_INFO(ring->dev)->gen >= 8)
1820 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001821 /*
1822 * Bspec vol 1c.3 - blitter engine command streamer:
1823 * "If ENABLED, all TLBs will be invalidated once the flush
1824 * operation is complete. This bit is only valid when the
1825 * Post-Sync Operation field is a value of 1h or 3h."
1826 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001827 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001828 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001829 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001830 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001831 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001832 if (INTEL_INFO(ring->dev)->gen >= 8) {
1833 intel_ring_emit(ring, 0); /* upper addr */
1834 intel_ring_emit(ring, 0); /* value */
1835 } else {
1836 intel_ring_emit(ring, 0);
1837 intel_ring_emit(ring, MI_NOOP);
1838 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001839 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001840
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001841 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001842 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1843
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001844 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001845}
1846
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001847int intel_init_render_ring_buffer(struct drm_device *dev)
1848{
1849 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001850 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001851
Daniel Vetter59465b52012-04-11 22:12:48 +02001852 ring->name = "render ring";
1853 ring->id = RCS;
1854 ring->mmio_base = RENDER_RING_BASE;
1855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 if (INTEL_INFO(dev)->gen >= 6) {
1857 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001858 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001859 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001860 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001861 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001862 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001863 ring->irq_get = gen8_ring_get_irq;
1864 ring->irq_put = gen8_ring_put_irq;
1865 } else {
1866 ring->irq_get = gen6_ring_get_irq;
1867 ring->irq_put = gen6_ring_put_irq;
1868 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001869 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001870 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001871 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001872 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001873 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1874 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1875 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001876 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001877 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1878 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1879 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001880 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001881 } else if (IS_GEN5(dev)) {
1882 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001883 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001884 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001885 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001886 ring->irq_get = gen5_ring_get_irq;
1887 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001888 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1889 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001890 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001891 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001892 if (INTEL_INFO(dev)->gen < 4)
1893 ring->flush = gen2_render_ring_flush;
1894 else
1895 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001896 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001897 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001898 if (IS_GEN2(dev)) {
1899 ring->irq_get = i8xx_ring_get_irq;
1900 ring->irq_put = i8xx_ring_put_irq;
1901 } else {
1902 ring->irq_get = i9xx_ring_get_irq;
1903 ring->irq_put = i9xx_ring_put_irq;
1904 }
Daniel Vettere3670312012-04-11 22:12:53 +02001905 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001906 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001907 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001908 if (IS_HASWELL(dev))
1909 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001910 else if (IS_GEN8(dev))
1911 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001912 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001913 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1914 else if (INTEL_INFO(dev)->gen >= 4)
1915 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1916 else if (IS_I830(dev) || IS_845G(dev))
1917 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1918 else
1919 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001920 ring->init = init_render_ring;
1921 ring->cleanup = render_ring_cleanup;
1922
Daniel Vetterb45305f2012-12-17 16:21:27 +01001923 /* Workaround batchbuffer to combat CS tlb bug. */
1924 if (HAS_BROKEN_CS_TLB(dev)) {
1925 struct drm_i915_gem_object *obj;
1926 int ret;
1927
1928 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1929 if (obj == NULL) {
1930 DRM_ERROR("Failed to allocate batch bo\n");
1931 return -ENOMEM;
1932 }
1933
Ben Widawskyc37e2202013-07-31 16:59:58 -07001934 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001935 if (ret != 0) {
1936 drm_gem_object_unreference(&obj->base);
1937 DRM_ERROR("Failed to ping batch bo\n");
1938 return ret;
1939 }
1940
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001941 ring->scratch.obj = obj;
1942 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001943 }
1944
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001945 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001946}
1947
Chris Wilsone8616b62011-01-20 09:57:11 +00001948int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
1951 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001952 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001953
Daniel Vetter59465b52012-04-11 22:12:48 +02001954 ring->name = "render ring";
1955 ring->id = RCS;
1956 ring->mmio_base = RENDER_RING_BASE;
1957
Chris Wilsone8616b62011-01-20 09:57:11 +00001958 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001959 /* non-kms not supported on gen6+ */
1960 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001961 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001962
1963 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1964 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1965 * the special gen5 functions. */
1966 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001967 if (INTEL_INFO(dev)->gen < 4)
1968 ring->flush = gen2_render_ring_flush;
1969 else
1970 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001971 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001972 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001973 if (IS_GEN2(dev)) {
1974 ring->irq_get = i8xx_ring_get_irq;
1975 ring->irq_put = i8xx_ring_put_irq;
1976 } else {
1977 ring->irq_get = i9xx_ring_get_irq;
1978 ring->irq_put = i9xx_ring_put_irq;
1979 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001980 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001981 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001982 if (INTEL_INFO(dev)->gen >= 4)
1983 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1984 else if (IS_I830(dev) || IS_845G(dev))
1985 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1986 else
1987 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001988 ring->init = init_render_ring;
1989 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001990
1991 ring->dev = dev;
1992 INIT_LIST_HEAD(&ring->active_list);
1993 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001994
1995 ring->size = size;
1996 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001997 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001998 ring->effective_size -= 128;
1999
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002000 ring->virtual_start = ioremap_wc(start, size);
2001 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002002 DRM_ERROR("can not ioremap virtual address for"
2003 " ring buffer\n");
2004 return -ENOMEM;
2005 }
2006
Chris Wilson6b8294a2012-11-16 11:43:20 +00002007 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002008 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002009 if (ret)
2010 return ret;
2011 }
2012
Chris Wilsone8616b62011-01-20 09:57:11 +00002013 return 0;
2014}
2015
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002016int intel_init_bsd_ring_buffer(struct drm_device *dev)
2017{
2018 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002019 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002020
Daniel Vetter58fa3832012-04-11 22:12:49 +02002021 ring->name = "bsd ring";
2022 ring->id = VCS;
2023
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002024 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002025 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002026 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002027 /* gen6 bsd needs a special wa for tail updates */
2028 if (IS_GEN6(dev))
2029 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002030 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002031 ring->add_request = gen6_add_request;
2032 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002033 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002034 if (INTEL_INFO(dev)->gen >= 8) {
2035 ring->irq_enable_mask =
2036 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2037 ring->irq_get = gen8_ring_get_irq;
2038 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002039 ring->dispatch_execbuffer =
2040 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002041 } else {
2042 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2043 ring->irq_get = gen6_ring_get_irq;
2044 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002045 ring->dispatch_execbuffer =
2046 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002047 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002048 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002049 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2050 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2051 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002052 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002053 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2054 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2055 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002056 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002057 } else {
2058 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002059 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002060 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002061 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002062 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002063 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002064 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002065 ring->irq_get = gen5_ring_get_irq;
2066 ring->irq_put = gen5_ring_put_irq;
2067 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002068 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002069 ring->irq_get = i9xx_ring_get_irq;
2070 ring->irq_put = i9xx_ring_put_irq;
2071 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002072 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002073 }
2074 ring->init = init_ring_common;
2075
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002076 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002077}
Chris Wilson549f7362010-10-19 11:19:32 +01002078
2079int intel_init_blt_ring_buffer(struct drm_device *dev)
2080{
2081 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002082 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002083
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002084 ring->name = "blitter ring";
2085 ring->id = BCS;
2086
2087 ring->mmio_base = BLT_RING_BASE;
2088 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002089 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002090 ring->add_request = gen6_add_request;
2091 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002092 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002093 if (INTEL_INFO(dev)->gen >= 8) {
2094 ring->irq_enable_mask =
2095 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2096 ring->irq_get = gen8_ring_get_irq;
2097 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002098 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002099 } else {
2100 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2101 ring->irq_get = gen6_ring_get_irq;
2102 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002103 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002104 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002105 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002106 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2107 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2108 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002109 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002110 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2111 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2112 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002113 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002114 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002115
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002116 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002117}
Chris Wilsona7b97612012-07-20 12:41:08 +01002118
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002119int intel_init_vebox_ring_buffer(struct drm_device *dev)
2120{
2121 drm_i915_private_t *dev_priv = dev->dev_private;
2122 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2123
2124 ring->name = "video enhancement ring";
2125 ring->id = VECS;
2126
2127 ring->mmio_base = VEBOX_RING_BASE;
2128 ring->write_tail = ring_write_tail;
2129 ring->flush = gen6_ring_flush;
2130 ring->add_request = gen6_add_request;
2131 ring->get_seqno = gen6_ring_get_seqno;
2132 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002133
2134 if (INTEL_INFO(dev)->gen >= 8) {
2135 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002136 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002137 ring->irq_get = gen8_ring_get_irq;
2138 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002139 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002140 } else {
2141 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2142 ring->irq_get = hsw_vebox_get_irq;
2143 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002144 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002145 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002146 ring->sync_to = gen6_ring_sync;
2147 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2148 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2149 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2150 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2151 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2152 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2153 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2154 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2155 ring->init = init_ring_common;
2156
2157 return intel_init_ring_buffer(dev, ring);
2158}
2159
Chris Wilsona7b97612012-07-20 12:41:08 +01002160int
2161intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2162{
2163 int ret;
2164
2165 if (!ring->gpu_caches_dirty)
2166 return 0;
2167
2168 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2169 if (ret)
2170 return ret;
2171
2172 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2173
2174 ring->gpu_caches_dirty = false;
2175 return 0;
2176}
2177
2178int
2179intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2180{
2181 uint32_t flush_domains;
2182 int ret;
2183
2184 flush_domains = 0;
2185 if (ring->gpu_caches_dirty)
2186 flush_domains = I915_GEM_GPU_DOMAINS;
2187
2188 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2189 if (ret)
2190 return ret;
2191
2192 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2193
2194 ring->gpu_caches_dirty = false;
2195 return 0;
2196}