blob: a2f4a116f87233e3f23e5ed5cabe4cdfa5bc6a85 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
74module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020077MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020078 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020079module_param_array(bdl_pos_adj, int, NULL, 0644);
80MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010082MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010083module_param_array(probe_only, bool, NULL, 0444);
84MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010085module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020086MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
87 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010089MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020090#ifdef CONFIG_SND_HDA_PATCH_LOADER
91module_param_array(patch, charp, NULL, 0444);
92MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
93#endif
Takashi Iwai606ad752005-11-24 16:03:40 +010094
Takashi Iwaidee1b662007-08-13 16:10:30 +020095#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010096static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
97module_param(power_save, int, 0644);
98MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
99 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Takashi Iwaidee1b662007-08-13 16:10:30 +0200101/* reset the HD-audio controller in power save mode.
102 * this may give more power-saving, but will take longer time to
103 * wake up.
104 */
105static int power_save_controller = 1;
106module_param(power_save_controller, bool, 0644);
107MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
108#endif
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110MODULE_LICENSE("GPL");
111MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
112 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700113 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200114 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100115 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100116 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100117 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700118 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100119 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200120 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200121 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200122 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200123 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200124 "{ATI, RS780},"
125 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100126 "{ATI, RV630},"
127 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100128 "{ATI, RV670},"
129 "{ATI, RV635},"
130 "{ATI, RV620},"
131 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200132 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200133 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200134 "{SiS, SIS966},"
135 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136MODULE_DESCRIPTION("Intel HDA driver");
137
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200138#ifdef CONFIG_SND_VERBOSE_PRINTK
139#define SFX /* nop */
140#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200142#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200143
144/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * registers
146 */
147#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200148#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
149#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
150#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
151#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
152#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define ICH6_REG_VMIN 0x02
154#define ICH6_REG_VMAJ 0x03
155#define ICH6_REG_OUTPAY 0x04
156#define ICH6_REG_INPAY 0x06
157#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200158#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200159#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
160#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#define ICH6_REG_WAKEEN 0x0c
162#define ICH6_REG_STATESTS 0x0e
163#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200164#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165#define ICH6_REG_INTCTL 0x20
166#define ICH6_REG_INTSTS 0x24
167#define ICH6_REG_WALCLK 0x30
168#define ICH6_REG_SYNC 0x34
169#define ICH6_REG_CORBLBASE 0x40
170#define ICH6_REG_CORBUBASE 0x44
171#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200172#define ICH6_REG_CORBRP 0x4a
173#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200175#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
176#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200178#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define ICH6_REG_CORBSIZE 0x4e
180
181#define ICH6_REG_RIRBLBASE 0x50
182#define ICH6_REG_RIRBUBASE 0x54
183#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200184#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#define ICH6_REG_RINTCNT 0x5a
186#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200187#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
188#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
189#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200191#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
192#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193#define ICH6_REG_RIRBSIZE 0x5e
194
195#define ICH6_REG_IC 0x60
196#define ICH6_REG_IR 0x64
197#define ICH6_REG_IRS 0x68
198#define ICH6_IRS_VALID (1<<1)
199#define ICH6_IRS_BUSY (1<<0)
200
201#define ICH6_REG_DPLBASE 0x70
202#define ICH6_REG_DPUBASE 0x74
203#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
204
205/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
206enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
207
208/* stream register offsets from stream base */
209#define ICH6_REG_SD_CTL 0x00
210#define ICH6_REG_SD_STS 0x03
211#define ICH6_REG_SD_LPIB 0x04
212#define ICH6_REG_SD_CBL 0x08
213#define ICH6_REG_SD_LVI 0x0c
214#define ICH6_REG_SD_FIFOW 0x0e
215#define ICH6_REG_SD_FIFOSIZE 0x10
216#define ICH6_REG_SD_FORMAT 0x12
217#define ICH6_REG_SD_BDLPL 0x18
218#define ICH6_REG_SD_BDLPU 0x1c
219
220/* PCI space */
221#define ICH6_PCIREG_TCSEL 0x44
222
223/*
224 * other constants
225 */
226
227/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200228/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200229#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200230#define ICH6_NUM_PLAYBACK 4
231
232/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200233#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200234#define ULI_NUM_PLAYBACK 6
235
Felix Kuehling778b6e12006-05-17 11:22:21 +0200236/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200237#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200238#define ATIHDMI_NUM_PLAYBACK 1
239
Kailang Yangf2690022008-05-27 11:44:55 +0200240/* TERA has 4 playback and 3 capture */
241#define TERA_NUM_CAPTURE 3
242#define TERA_NUM_PLAYBACK 4
243
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244/* this number is statically defined for simplicity */
245#define MAX_AZX_DEV 16
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100248#define BDL_SIZE 4096
249#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
250#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* max buffer size - no h/w limit, you can increase as you like */
252#define AZX_MAX_BUF_SIZE (1024*1024*1024)
253/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100254#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256/* RIRB int mask: overrun[2], response[0] */
257#define RIRB_INT_RESPONSE 0x01
258#define RIRB_INT_OVERRUN 0x04
259#define RIRB_INT_MASK 0x05
260
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200261/* STATESTS int mask: S3,SD2,SD1,SD0 */
262#define AZX_MAX_CODECS 4
263#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* SD_CTL bits */
266#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
267#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100268#define SD_CTL_STRIPE (3 << 16) /* stripe control */
269#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
270#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
272#define SD_CTL_STREAM_TAG_SHIFT 20
273
274/* SD_CTL and SD_STS */
275#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
276#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
277#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200278#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
279 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/* SD_STS */
282#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
283
284/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200285#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
286#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
287#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289/* below are so far hardcoded - should read registers in future */
290#define ICH6_MAX_CORB_ENTRIES 256
291#define ICH6_MAX_RIRB_ENTRIES 256
292
Takashi Iwaic74db862005-05-12 14:26:27 +0200293/* position fix mode */
294enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200295 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200296 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200297 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200298};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Frederick Lif5d40b32005-05-12 14:55:20 +0200300/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200301#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
302#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
303
Vinod Gda3fca22005-09-13 18:49:12 +0200304/* Defines for Nvidia HDA support */
305#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
306#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700307#define NVIDIA_HDA_ISTRM_COH 0x4d
308#define NVIDIA_HDA_OSTRM_COH 0x4c
309#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200310
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100311/* Defines for Intel SCH HDA snoop control */
312#define INTEL_SCH_HDA_DEVC 0x78
313#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
314
Joseph Chan0e153472008-08-26 14:38:03 +0200315/* Define IN stream 0 FIFO size offset in VIA controller */
316#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
317/* Define VIA HD Audio Device ID*/
318#define VIA_HDAC_DEVICE_ID 0x3288
319
Yang, Libinc4da29c2008-11-13 11:07:07 +0100320/* HD Audio class code */
321#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 */
325
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100326struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100327 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200328 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Takashi Iwaid01ce992007-07-27 16:52:19 +0200330 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200331 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332 unsigned int frags; /* number for period in the play buffer */
333 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200334 unsigned long start_jiffies; /* start + minimum jiffies */
335 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Takashi Iwaid01ce992007-07-27 16:52:19 +0200337 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200342 struct snd_pcm_substream *substream; /* assigned substream,
343 * set in PCM open
344 */
345 unsigned int format_val; /* format value to be set in the
346 * controller and the codec
347 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 unsigned char stream_tag; /* assigned stream */
349 unsigned char index; /* stream index */
350
Pavel Machek927fc862006-08-31 17:03:43 +0200351 unsigned int opened :1;
352 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200353 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700354 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200355 /*
356 * For VIA:
357 * A flag to ensure DMA position is 0
358 * when link position is not greater than FIFO size
359 */
360 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361};
362
363/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100364struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 u32 *buf; /* CORB/RIRB buffer
366 * Each CORB entry is 4byte, RIRB is 8byte
367 */
368 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
369 /* for RIRB */
370 unsigned short rp, wp; /* read/write pointers */
371 int cmds; /* number of pending requests */
372 u32 res; /* last read value */
373};
374
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100375struct azx {
376 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200378 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 /* chip type specific */
381 int driver_type;
382 int playback_streams;
383 int playback_index_offset;
384 int capture_streams;
385 int capture_index_offset;
386 int num_streams;
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 /* pci resources */
389 unsigned long addr;
390 void __iomem *remap_addr;
391 int irq;
392
393 /* locks */
394 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100395 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100398 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 /* HD codec */
404 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100405 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 struct hda_bus *bus;
407
408 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100409 struct azx_rb corb;
410 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100412 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 struct snd_dma_buffer rb;
414 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200415
416 /* flags */
417 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200418 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200419 unsigned int initialized :1;
420 unsigned int single_cmd :1;
421 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200422 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200423 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200424 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100425 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200426
427 /* for debugging */
428 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200429
430 /* for pending irqs */
431 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100432
433 /* reboot notifier (for mysterious hangup problem at power-down) */
434 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200437/* driver types */
438enum {
439 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100440 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200442 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 AZX_DRIVER_VIA,
444 AZX_DRIVER_SIS,
445 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200446 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200447 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100448 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200449 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200450};
451
452static char *driver_short_names[] __devinitdata = {
453 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100454 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200456 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200457 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
458 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200459 [AZX_DRIVER_ULI] = "HDA ULI M5461",
460 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200461 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100462 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200463};
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465/*
466 * macros for easy use
467 */
468#define azx_writel(chip,reg,value) \
469 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
470#define azx_readl(chip,reg) \
471 readl((chip)->remap_addr + ICH6_REG_##reg)
472#define azx_writew(chip,reg,value) \
473 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
474#define azx_readw(chip,reg) \
475 readw((chip)->remap_addr + ICH6_REG_##reg)
476#define azx_writeb(chip,reg,value) \
477 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
478#define azx_readb(chip,reg) \
479 readb((chip)->remap_addr + ICH6_REG_##reg)
480
481#define azx_sd_writel(dev,reg,value) \
482 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
483#define azx_sd_readl(dev,reg) \
484 readl((dev)->sd_addr + ICH6_REG_##reg)
485#define azx_sd_writew(dev,reg,value) \
486 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
487#define azx_sd_readw(dev,reg) \
488 readw((dev)->sd_addr + ICH6_REG_##reg)
489#define azx_sd_writeb(dev,reg,value) \
490 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
491#define azx_sd_readb(dev,reg) \
492 readb((dev)->sd_addr + ICH6_REG_##reg)
493
494/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100495#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200497static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499/*
500 * Interface for HD codec
501 */
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503/*
504 * CORB / RIRB interface
505 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100506static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
508 int err;
509
510 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200511 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
512 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 PAGE_SIZE, &chip->rb);
514 if (err < 0) {
515 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
516 return err;
517 }
518 return 0;
519}
520
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100521static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522{
523 /* CORB set up */
524 chip->corb.addr = chip->rb.addr;
525 chip->corb.buf = (u32 *)chip->rb.area;
526 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200527 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200529 /* set the corb size to 256 entries (ULI requires explicitly) */
530 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /* set the corb write pointer to 0 */
532 azx_writew(chip, CORBWP, 0);
533 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200534 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200536 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 /* RIRB set up */
539 chip->rirb.addr = chip->rb.addr + 2048;
540 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200541 chip->rirb.wp = chip->rirb.rp = chip->rirb.cmds = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200543 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200545 /* set the rirb size to 256 entries (ULI requires explicitly) */
546 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200548 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* set N=1, get RIRB response interrupt for new entry */
550 azx_writew(chip, RINTCNT, 1);
551 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553}
554
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100555static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
557 /* disable ringbuffer DMAs */
558 azx_writeb(chip, RIRBCTL, 0);
559 azx_writeb(chip, CORBCTL, 0);
560}
561
562/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100563static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100565 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568 /* add command to corb */
569 wp = azx_readb(chip, CORBWP);
570 wp++;
571 wp %= ICH6_MAX_CORB_ENTRIES;
572
573 spin_lock_irq(&chip->reg_lock);
574 chip->rirb.cmds++;
575 chip->corb.buf[wp] = cpu_to_le32(val);
576 azx_writel(chip, CORBWP, wp);
577 spin_unlock_irq(&chip->reg_lock);
578
579 return 0;
580}
581
582#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
583
584/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100585static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586{
587 unsigned int rp, wp;
588 u32 res, res_ex;
589
590 wp = azx_readb(chip, RIRBWP);
591 if (wp == chip->rirb.wp)
592 return;
593 chip->rirb.wp = wp;
594
595 while (chip->rirb.rp != wp) {
596 chip->rirb.rp++;
597 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
598
599 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
600 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
601 res = le32_to_cpu(chip->rirb.buf[rp]);
602 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
603 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
604 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100606 smp_wmb();
607 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
609 }
610}
611
612/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100613static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100615 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200616 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200618 again:
619 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100620 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200621 if (chip->polling_mode) {
622 spin_lock_irq(&chip->reg_lock);
623 azx_update_rirb(chip);
624 spin_unlock_irq(&chip->reg_lock);
625 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100626 if (!chip->rirb.cmds) {
627 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100628 bus->rirb_error = 0;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200629 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100630 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100631 if (time_after(jiffies, timeout))
632 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100633 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100634 msleep(2); /* temporary workaround */
635 else {
636 udelay(10);
637 cond_resched();
638 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100639 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200640
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200641 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200642 snd_printk(KERN_WARNING SFX "No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200643 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200644 free_irq(chip->irq, chip);
645 chip->irq = -1;
646 pci_disable_msi(chip->pci);
647 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100648 if (azx_acquire_irq(chip, 1) < 0) {
649 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200650 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100651 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200652 goto again;
653 }
654
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200655 if (!chip->polling_mode) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200656 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200657 "switching to polling mode: last cmd=0x%08x\n",
658 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200659 chip->polling_mode = 1;
660 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200662
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100663 if (chip->probing) {
664 /* If this critical timeout happens during the codec probing
665 * phase, this is likely an access to a non-existing codec
666 * slot. Better to return an error and reset the system.
667 */
668 return -1;
669 }
670
Takashi Iwai8dd78332009-06-02 01:16:07 +0200671 /* a fatal communication error; need either to reset or to fallback
672 * to the single_cmd mode
673 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100674 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200675 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200676 bus->response_reset = 1;
677 return -1; /* give a chance to retry */
678 }
679
680 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
681 "switching to single_cmd mode: last cmd=0x%08x\n",
682 chip->last_cmd);
683 chip->single_cmd = 1;
684 bus->response_reset = 0;
685 /* re-initialize CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200686 azx_free_cmd_io(chip);
687 azx_init_cmd_io(chip);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200688 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689}
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691/*
692 * Use the single immediate command instead of CORB/RIRB for simplicity
693 *
694 * Note: according to Intel, this is not preferred use. The command was
695 * intended for the BIOS only, and may get confused with unsolicited
696 * responses. So, we shouldn't use it for normal operation from the
697 * driver.
698 * I left the codes, however, for debugging/testing purposes.
699 */
700
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200701/* receive a response */
702static int azx_single_wait_for_response(struct azx *chip)
703{
704 int timeout = 50;
705
706 while (timeout--) {
707 /* check IRV busy bit */
708 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
709 /* reuse rirb.res as the response return value */
710 chip->rirb.res = azx_readl(chip, IR);
711 return 0;
712 }
713 udelay(1);
714 }
715 if (printk_ratelimit())
716 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
717 azx_readw(chip, IRS));
718 chip->rirb.res = -1;
719 return -EIO;
720}
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100723static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100725 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 int timeout = 50;
727
Takashi Iwai8dd78332009-06-02 01:16:07 +0200728 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 while (timeout--) {
730 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200731 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200733 azx_writew(chip, IRS, azx_readw(chip, IRS) |
734 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200736 azx_writew(chip, IRS, azx_readw(chip, IRS) |
737 ICH6_IRS_BUSY);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200738 return azx_single_wait_for_response(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 }
740 udelay(1);
741 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100742 if (printk_ratelimit())
743 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
744 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 return -EIO;
746}
747
748/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100749static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100751 struct azx *chip = bus->private_data;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200752 return chip->rirb.res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
Takashi Iwai111d3af2006-02-16 18:17:58 +0100755/*
756 * The below are the main callbacks from hda_codec.
757 *
758 * They are just the skeleton to call sub-callbacks according to the
759 * current setting of chip->single_cmd.
760 */
761
762/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100763static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100764{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100765 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200766
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200767 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100768 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100769 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100770 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100771 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100772}
773
774/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100775static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100776{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100777 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100778 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100779 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100780 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100781 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100782}
783
Takashi Iwaicb53c622007-08-10 17:21:45 +0200784#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100785static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200786#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100789static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
791 int count;
792
Danny Tholene8a7f132007-09-11 21:41:56 +0200793 /* clear STATESTS */
794 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 /* reset controller */
797 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
798
799 count = 50;
800 while (azx_readb(chip, GCTL) && --count)
801 msleep(1);
802
803 /* delay for >= 100us for codec PLL to settle per spec
804 * Rev 0.9 section 5.5.1
805 */
806 msleep(1);
807
808 /* Bring controller out of reset */
809 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
810
811 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200812 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 msleep(1);
814
Pavel Machek927fc862006-08-31 17:03:43 +0200815 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 msleep(1);
817
818 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200819 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200820 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 return -EBUSY;
822 }
823
Matt41e2fce2005-07-04 17:49:55 +0200824 /* Accept unsolicited responses */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200825 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200826
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200828 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200830 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 }
832
833 return 0;
834}
835
836
837/*
838 * Lowlevel interface
839 */
840
841/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100842static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843{
844 /* enable controller CIE and GIE */
845 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
846 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
847}
848
849/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100850static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
852 int i;
853
854 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200855 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100856 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 azx_sd_writeb(azx_dev, SD_CTL,
858 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
859 }
860
861 /* disable SIE for all streams */
862 azx_writeb(chip, INTCTL, 0);
863
864 /* disable controller CIE and GIE */
865 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
866 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
867}
868
869/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100870static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 int i;
873
874 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200875 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100876 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
878 }
879
880 /* clear STATESTS */
881 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
882
883 /* clear rirb status */
884 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
885
886 /* clear int status */
887 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
888}
889
890/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100891static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
Joseph Chan0e153472008-08-26 14:38:03 +0200893 /*
894 * Before stream start, initialize parameter
895 */
896 azx_dev->insufficient = 1;
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 /* enable SIE */
899 azx_writeb(chip, INTCTL,
900 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
901 /* set DMA start and interrupt mask */
902 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
903 SD_CTL_DMA_START | SD_INT_MASK);
904}
905
Takashi Iwai1dddab42009-03-18 15:15:37 +0100906/* stop DMA */
907static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
910 ~(SD_CTL_DMA_START | SD_INT_MASK));
911 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100912}
913
914/* stop a stream */
915static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
916{
917 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 /* disable SIE */
919 azx_writeb(chip, INTCTL,
920 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
921}
922
923
924/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200925 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100927static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200929 if (chip->initialized)
930 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 /* reset controller */
933 azx_reset(chip);
934
935 /* initialize interrupts */
936 azx_int_clear(chip);
937 azx_int_enable(chip);
938
939 /* initialize the codec command I/O */
Takashi Iwai81740862009-05-26 15:22:00 +0200940 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200942 /* program the position buffer */
943 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200944 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200945
Takashi Iwaicb53c622007-08-10 17:21:45 +0200946 chip->initialized = 1;
947}
948
949/*
950 * initialize the PCI registers
951 */
952/* update bits in a PCI register byte */
953static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
954 unsigned char mask, unsigned char val)
955{
956 unsigned char data;
957
958 pci_read_config_byte(pci, reg, &data);
959 data &= ~mask;
960 data |= (val & mask);
961 pci_write_config_byte(pci, reg, data);
962}
963
964static void azx_init_pci(struct azx *chip)
965{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100966 unsigned short snoop;
967
Takashi Iwaicb53c622007-08-10 17:21:45 +0200968 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
969 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
970 * Ensuring these bits are 0 clears playback static on some HD Audio
971 * codecs
972 */
973 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
974
Vinod Gda3fca22005-09-13 18:49:12 +0200975 switch (chip->driver_type) {
976 case AZX_DRIVER_ATI:
977 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200978 update_pci_byte(chip->pci,
979 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
980 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200981 break;
982 case AZX_DRIVER_NVIDIA:
983 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200984 update_pci_byte(chip->pci,
985 NVIDIA_HDA_TRANSREG_ADDR,
986 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700987 update_pci_byte(chip->pci,
988 NVIDIA_HDA_ISTRM_COH,
989 0x01, NVIDIA_HDA_ENABLE_COHBIT);
990 update_pci_byte(chip->pci,
991 NVIDIA_HDA_OSTRM_COH,
992 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200993 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100994 case AZX_DRIVER_SCH:
995 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
996 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200997 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100998 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
999 pci_read_config_word(chip->pci,
1000 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001001 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1002 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001003 ? "Failed" : "OK");
1004 }
1005 break;
1006
Vinod Gda3fca22005-09-13 18:49:12 +02001007 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
1010
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001011static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013/*
1014 * interrupt handler
1015 */
David Howells7d12e782006-10-05 14:55:46 +01001016static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001018 struct azx *chip = dev_id;
1019 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001021 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 spin_lock(&chip->reg_lock);
1024
1025 status = azx_readl(chip, INTSTS);
1026 if (status == 0) {
1027 spin_unlock(&chip->reg_lock);
1028 return IRQ_NONE;
1029 }
1030
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001031 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 azx_dev = &chip->azx_dev[i];
1033 if (status & azx_dev->sd_int_sta_mask) {
1034 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001035 if (!azx_dev->substream || !azx_dev->running)
1036 continue;
1037 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001038 ok = azx_position_ok(chip, azx_dev);
1039 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001040 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 spin_unlock(&chip->reg_lock);
1042 snd_pcm_period_elapsed(azx_dev->substream);
1043 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001044 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001045 /* bogus IRQ, process it later */
1046 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001047 queue_work(chip->bus->workq,
1048 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 }
1050 }
1051 }
1052
1053 /* clear rirb int */
1054 status = azx_readb(chip, RIRBSTS);
1055 if (status & RIRB_INT_MASK) {
Takashi Iwai81740862009-05-26 15:22:00 +02001056 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 azx_update_rirb(chip);
1058 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1059 }
1060
1061#if 0
1062 /* clear state status int */
1063 if (azx_readb(chip, STATESTS) & 0x04)
1064 azx_writeb(chip, STATESTS, 0x04);
1065#endif
1066 spin_unlock(&chip->reg_lock);
1067
1068 return IRQ_HANDLED;
1069}
1070
1071
1072/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001073 * set up a BDL entry
1074 */
1075static int setup_bdle(struct snd_pcm_substream *substream,
1076 struct azx_dev *azx_dev, u32 **bdlp,
1077 int ofs, int size, int with_ioc)
1078{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001079 u32 *bdl = *bdlp;
1080
1081 while (size > 0) {
1082 dma_addr_t addr;
1083 int chunk;
1084
1085 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1086 return -EINVAL;
1087
Takashi Iwai77a23f22008-08-21 13:00:13 +02001088 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001089 /* program the address field of the BDL entry */
1090 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001091 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001092 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001093 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001094 bdl[2] = cpu_to_le32(chunk);
1095 /* program the IOC to enable interrupt
1096 * only when the whole fragment is processed
1097 */
1098 size -= chunk;
1099 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1100 bdl += 4;
1101 azx_dev->frags++;
1102 ofs += chunk;
1103 }
1104 *bdlp = bdl;
1105 return ofs;
1106}
1107
1108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 * set up BDL entries
1110 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001111static int azx_setup_periods(struct azx *chip,
1112 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001113 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001115 u32 *bdl;
1116 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001117 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119 /* reset BDL address */
1120 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1121 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1122
Takashi Iwai97b71c92009-03-18 15:09:13 +01001123 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001124 periods = azx_dev->bufsize / period_bytes;
1125
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001127 bdl = (u32 *)azx_dev->bdl.area;
1128 ofs = 0;
1129 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001130 pos_adj = bdl_pos_adj[chip->dev_index];
1131 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001132 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001133 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001134 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001135 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001136 pos_adj = pos_align;
1137 else
1138 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1139 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001140 pos_adj = frames_to_bytes(runtime, pos_adj);
1141 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001142 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001143 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001144 pos_adj = 0;
1145 } else {
1146 ofs = setup_bdle(substream, azx_dev,
1147 &bdl, ofs, pos_adj, 1);
1148 if (ofs < 0)
1149 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001150 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001151 } else
1152 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001153 for (i = 0; i < periods; i++) {
1154 if (i == periods - 1 && pos_adj)
1155 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1156 period_bytes - pos_adj, 0);
1157 else
1158 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1159 period_bytes, 1);
1160 if (ofs < 0)
1161 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001163 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001164
1165 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001166 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001167 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001168 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169}
1170
Takashi Iwai1dddab42009-03-18 15:15:37 +01001171/* reset stream */
1172static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
1174 unsigned char val;
1175 int timeout;
1176
Takashi Iwai1dddab42009-03-18 15:15:37 +01001177 azx_stream_clear(chip, azx_dev);
1178
Takashi Iwaid01ce992007-07-27 16:52:19 +02001179 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1180 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 udelay(3);
1182 timeout = 300;
1183 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1184 --timeout)
1185 ;
1186 val &= ~SD_CTL_STREAM_RESET;
1187 azx_sd_writeb(azx_dev, SD_CTL, val);
1188 udelay(3);
1189
1190 timeout = 300;
1191 /* waiting for hardware to report that the stream is out of reset */
1192 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1193 --timeout)
1194 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001195
1196 /* reset first position - may not be synced with hw at this time */
1197 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001198}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Takashi Iwai1dddab42009-03-18 15:15:37 +01001200/*
1201 * set up the SD for streaming
1202 */
1203static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1204{
1205 /* make sure the run bit is zero for SD */
1206 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 /* program the stream_tag */
1208 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001209 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1211
1212 /* program the length of samples in cyclic buffer */
1213 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1214
1215 /* program the stream format */
1216 /* this value needs to be the same as the one programmed */
1217 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1218
1219 /* program the stream LVI (last valid index) of the BDL */
1220 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1221
1222 /* program the BDL address */
1223 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001224 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001226 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001228 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001229 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001230 chip->position_fix == POS_FIX_AUTO ||
1231 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001232 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1233 azx_writel(chip, DPLBASE,
1234 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1235 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001238 azx_sd_writel(azx_dev, SD_CTL,
1239 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 return 0;
1242}
1243
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001244/*
1245 * Probe the given codec address
1246 */
1247static int probe_codec(struct azx *chip, int addr)
1248{
1249 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1250 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1251 unsigned int res;
1252
1253 chip->probing = 1;
1254 azx_send_cmd(chip->bus, cmd);
1255 res = azx_get_response(chip->bus);
1256 chip->probing = 0;
1257 if (res == -1)
1258 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001259 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001260 return 0;
1261}
1262
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001263static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1264 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001265static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
Takashi Iwai8dd78332009-06-02 01:16:07 +02001267static void azx_bus_reset(struct hda_bus *bus)
1268{
1269 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001270
1271 bus->in_reset = 1;
1272 azx_stop_chip(chip);
1273 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001274#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001275 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001276 int i;
1277
Takashi Iwai8dd78332009-06-02 01:16:07 +02001278 for (i = 0; i < AZX_MAX_PCMS; i++)
1279 snd_pcm_suspend_all(chip->pcm[i]);
1280 snd_hda_suspend(chip->bus);
1281 snd_hda_resume(chip->bus);
1282 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001283#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001284 bus->in_reset = 0;
1285}
1286
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287/*
1288 * Codec initialization
1289 */
1290
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001291/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1292static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001293 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001294};
1295
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001296static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297{
1298 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001299 int c, codecs, err;
1300 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 memset(&bus_temp, 0, sizeof(bus_temp));
1303 bus_temp.private_data = chip;
1304 bus_temp.modelname = model;
1305 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001306 bus_temp.ops.command = azx_send_cmd;
1307 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001308 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001309 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001310#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001311 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001312 bus_temp.ops.pm_notify = azx_power_notify;
1313#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Takashi Iwaid01ce992007-07-27 16:52:19 +02001315 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1316 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 return err;
1318
Wei Nidc9c8e22008-09-26 13:55:56 +08001319 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1320 chip->bus->needs_damn_long_delay = 1;
1321
Takashi Iwai34c25352008-10-28 11:38:58 +01001322 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001323 max_slots = azx_max_codecs[chip->driver_type];
1324 if (!max_slots)
1325 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001326
1327 /* First try to probe all given codec slots */
1328 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001329 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001330 if (probe_codec(chip, c) < 0) {
1331 /* Some BIOSen give you wrong codec addresses
1332 * that don't exist
1333 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001334 snd_printk(KERN_WARNING SFX
1335 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001336 "disabling it...\n", c);
1337 chip->codec_mask &= ~(1 << c);
1338 /* More badly, accessing to a non-existing
1339 * codec often screws up the controller chip,
1340 * and distrubs the further communications.
1341 * Thus if an error occurs during probing,
1342 * better to reset the controller chip to
1343 * get back to the sanity state.
1344 */
1345 azx_stop_chip(chip);
1346 azx_init_chip(chip);
1347 }
1348 }
1349 }
1350
1351 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001352 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001353 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001354 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001355 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 if (err < 0)
1357 continue;
1358 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001359 }
1360 }
1361 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1363 return -ENXIO;
1364 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001365 return 0;
1366}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001368/* configure each codec instance */
1369static int __devinit azx_codec_configure(struct azx *chip)
1370{
1371 struct hda_codec *codec;
1372 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1373 snd_hda_codec_configure(codec);
1374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 return 0;
1376}
1377
1378
1379/*
1380 * PCM support
1381 */
1382
1383/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001384static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001386 int dev, i, nums;
1387 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1388 dev = chip->playback_index_offset;
1389 nums = chip->playback_streams;
1390 } else {
1391 dev = chip->capture_index_offset;
1392 nums = chip->capture_streams;
1393 }
1394 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001395 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 chip->azx_dev[dev].opened = 1;
1397 return &chip->azx_dev[dev];
1398 }
1399 return NULL;
1400}
1401
1402/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001403static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404{
1405 azx_dev->opened = 0;
1406}
1407
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001408static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001409 .info = (SNDRV_PCM_INFO_MMAP |
1410 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1412 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001413 /* No full-resume yet implemented */
1414 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001415 SNDRV_PCM_INFO_PAUSE |
1416 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1418 .rates = SNDRV_PCM_RATE_48000,
1419 .rate_min = 48000,
1420 .rate_max = 48000,
1421 .channels_min = 2,
1422 .channels_max = 2,
1423 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1424 .period_bytes_min = 128,
1425 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1426 .periods_min = 2,
1427 .periods_max = AZX_MAX_FRAG,
1428 .fifo_size = 0,
1429};
1430
1431struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001432 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 struct hda_codec *codec;
1434 struct hda_pcm_stream *hinfo[2];
1435};
1436
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001437static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
1439 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1440 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001441 struct azx *chip = apcm->chip;
1442 struct azx_dev *azx_dev;
1443 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 unsigned long flags;
1445 int err;
1446
Ingo Molnar62932df2006-01-16 16:34:20 +01001447 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 azx_dev = azx_assign_device(chip, substream->stream);
1449 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001450 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 return -EBUSY;
1452 }
1453 runtime->hw = azx_pcm_hw;
1454 runtime->hw.channels_min = hinfo->channels_min;
1455 runtime->hw.channels_max = hinfo->channels_max;
1456 runtime->hw.formats = hinfo->formats;
1457 runtime->hw.rates = hinfo->rates;
1458 snd_pcm_limit_hw_rates(runtime);
1459 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001460 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1461 128);
1462 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1463 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001464 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001465 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1466 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001468 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001469 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return err;
1471 }
1472 spin_lock_irqsave(&chip->reg_lock, flags);
1473 azx_dev->substream = substream;
1474 azx_dev->running = 0;
1475 spin_unlock_irqrestore(&chip->reg_lock, flags);
1476
1477 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001478 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001479 mutex_unlock(&chip->open_mutex);
Takashi Iwai1dddab42009-03-18 15:15:37 +01001480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 return 0;
1482}
1483
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001484static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485{
1486 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1487 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001488 struct azx *chip = apcm->chip;
1489 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 unsigned long flags;
1491
Ingo Molnar62932df2006-01-16 16:34:20 +01001492 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 spin_lock_irqsave(&chip->reg_lock, flags);
1494 azx_dev->substream = NULL;
1495 azx_dev->running = 0;
1496 spin_unlock_irqrestore(&chip->reg_lock, flags);
1497 azx_release_device(azx_dev);
1498 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001499 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001500 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 return 0;
1502}
1503
Takashi Iwaid01ce992007-07-27 16:52:19 +02001504static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1505 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001507 struct azx_dev *azx_dev = get_azx_dev(substream);
1508
1509 azx_dev->bufsize = 0;
1510 azx_dev->period_bytes = 0;
1511 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001512 return snd_pcm_lib_malloc_pages(substream,
1513 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514}
1515
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001516static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
1518 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001519 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1521
1522 /* reset BDL address */
1523 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1524 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1525 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001526 azx_dev->bufsize = 0;
1527 azx_dev->period_bytes = 0;
1528 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1531
1532 return snd_pcm_lib_free_pages(substream);
1533}
1534
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001535static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
1537 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001538 struct azx *chip = apcm->chip;
1539 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001541 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001542 unsigned int bufsize, period_bytes, format_val;
1543 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001545 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001546 format_val = snd_hda_calc_stream_format(runtime->rate,
1547 runtime->channels,
1548 runtime->format,
1549 hinfo->maxbps);
1550 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001551 snd_printk(KERN_ERR SFX
1552 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 runtime->rate, runtime->channels, runtime->format);
1554 return -EINVAL;
1555 }
1556
Takashi Iwai97b71c92009-03-18 15:09:13 +01001557 bufsize = snd_pcm_lib_buffer_bytes(substream);
1558 period_bytes = snd_pcm_lib_period_bytes(substream);
1559
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001560 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001561 bufsize, format_val);
1562
1563 if (bufsize != azx_dev->bufsize ||
1564 period_bytes != azx_dev->period_bytes ||
1565 format_val != azx_dev->format_val) {
1566 azx_dev->bufsize = bufsize;
1567 azx_dev->period_bytes = period_bytes;
1568 azx_dev->format_val = format_val;
1569 err = azx_setup_periods(chip, substream, azx_dev);
1570 if (err < 0)
1571 return err;
1572 }
1573
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001574 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1575 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 azx_setup_controller(chip, azx_dev);
1577 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1578 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1579 else
1580 azx_dev->fifo_size = 0;
1581
1582 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1583 azx_dev->format_val, substream);
1584}
1585
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001586static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587{
1588 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001589 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001590 struct azx_dev *azx_dev;
1591 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001592 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001593 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001596 case SNDRV_PCM_TRIGGER_START:
1597 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1599 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001600 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 break;
1602 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001603 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001605 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 break;
1607 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001608 return -EINVAL;
1609 }
1610
1611 snd_pcm_group_for_each_entry(s, substream) {
1612 if (s->pcm->card != substream->pcm->card)
1613 continue;
1614 azx_dev = get_azx_dev(s);
1615 sbits |= 1 << azx_dev->index;
1616 nsync++;
1617 snd_pcm_trigger_done(s, substream);
1618 }
1619
1620 spin_lock(&chip->reg_lock);
1621 if (nsync > 1) {
1622 /* first, set SYNC bits of corresponding streams */
1623 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1624 }
1625 snd_pcm_group_for_each_entry(s, substream) {
1626 if (s->pcm->card != substream->pcm->card)
1627 continue;
1628 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001629 if (rstart) {
1630 azx_dev->start_flag = 1;
1631 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1632 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001633 if (start)
1634 azx_stream_start(chip, azx_dev);
1635 else
1636 azx_stream_stop(chip, azx_dev);
1637 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 }
1639 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001640 if (start) {
1641 if (nsync == 1)
1642 return 0;
1643 /* wait until all FIFOs get ready */
1644 for (timeout = 5000; timeout; timeout--) {
1645 nwait = 0;
1646 snd_pcm_group_for_each_entry(s, substream) {
1647 if (s->pcm->card != substream->pcm->card)
1648 continue;
1649 azx_dev = get_azx_dev(s);
1650 if (!(azx_sd_readb(azx_dev, SD_STS) &
1651 SD_STS_FIFO_READY))
1652 nwait++;
1653 }
1654 if (!nwait)
1655 break;
1656 cpu_relax();
1657 }
1658 } else {
1659 /* wait until all RUN bits are cleared */
1660 for (timeout = 5000; timeout; timeout--) {
1661 nwait = 0;
1662 snd_pcm_group_for_each_entry(s, substream) {
1663 if (s->pcm->card != substream->pcm->card)
1664 continue;
1665 azx_dev = get_azx_dev(s);
1666 if (azx_sd_readb(azx_dev, SD_CTL) &
1667 SD_CTL_DMA_START)
1668 nwait++;
1669 }
1670 if (!nwait)
1671 break;
1672 cpu_relax();
1673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001675 if (nsync > 1) {
1676 spin_lock(&chip->reg_lock);
1677 /* reset SYNC bits */
1678 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1679 spin_unlock(&chip->reg_lock);
1680 }
1681 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682}
1683
Joseph Chan0e153472008-08-26 14:38:03 +02001684/* get the current DMA position with correction on VIA chips */
1685static unsigned int azx_via_get_position(struct azx *chip,
1686 struct azx_dev *azx_dev)
1687{
1688 unsigned int link_pos, mini_pos, bound_pos;
1689 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1690 unsigned int fifo_size;
1691
1692 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1693 if (azx_dev->index >= 4) {
1694 /* Playback, no problem using link position */
1695 return link_pos;
1696 }
1697
1698 /* Capture */
1699 /* For new chipset,
1700 * use mod to get the DMA position just like old chipset
1701 */
1702 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1703 mod_dma_pos %= azx_dev->period_bytes;
1704
1705 /* azx_dev->fifo_size can't get FIFO size of in stream.
1706 * Get from base address + offset.
1707 */
1708 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1709
1710 if (azx_dev->insufficient) {
1711 /* Link position never gather than FIFO size */
1712 if (link_pos <= fifo_size)
1713 return 0;
1714
1715 azx_dev->insufficient = 0;
1716 }
1717
1718 if (link_pos <= fifo_size)
1719 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1720 else
1721 mini_pos = link_pos - fifo_size;
1722
1723 /* Find nearest previous boudary */
1724 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1725 mod_link_pos = link_pos % azx_dev->period_bytes;
1726 if (mod_link_pos >= fifo_size)
1727 bound_pos = link_pos - mod_link_pos;
1728 else if (mod_dma_pos >= mod_mini_pos)
1729 bound_pos = mini_pos - mod_mini_pos;
1730 else {
1731 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1732 if (bound_pos >= azx_dev->bufsize)
1733 bound_pos = 0;
1734 }
1735
1736 /* Calculate real DMA position we want */
1737 return bound_pos + mod_dma_pos;
1738}
1739
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001740static unsigned int azx_get_position(struct azx *chip,
1741 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 unsigned int pos;
1744
Joseph Chan0e153472008-08-26 14:38:03 +02001745 if (chip->via_dmapos_patch)
1746 pos = azx_via_get_position(chip, azx_dev);
1747 else if (chip->position_fix == POS_FIX_POSBUF ||
1748 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001749 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001750 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001751 } else {
1752 /* read LPIB */
1753 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 if (pos >= azx_dev->bufsize)
1756 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001757 return pos;
1758}
1759
1760static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1761{
1762 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1763 struct azx *chip = apcm->chip;
1764 struct azx_dev *azx_dev = get_azx_dev(substream);
1765 return bytes_to_frames(substream->runtime,
1766 azx_get_position(chip, azx_dev));
1767}
1768
1769/*
1770 * Check whether the current DMA position is acceptable for updating
1771 * periods. Returns non-zero if it's OK.
1772 *
1773 * Many HD-audio controllers appear pretty inaccurate about
1774 * the update-IRQ timing. The IRQ is issued before actually the
1775 * data is processed. So, we need to process it afterwords in a
1776 * workqueue.
1777 */
1778static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1779{
1780 unsigned int pos;
1781
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001782 if (azx_dev->start_flag &&
1783 time_before_eq(jiffies, azx_dev->start_jiffies))
1784 return -1; /* bogus (too early) interrupt */
1785 azx_dev->start_flag = 0;
1786
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001787 pos = azx_get_position(chip, azx_dev);
1788 if (chip->position_fix == POS_FIX_AUTO) {
1789 if (!pos) {
1790 printk(KERN_WARNING
1791 "hda-intel: Invalid position buffer, "
1792 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001793 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001794 pos = azx_get_position(chip, azx_dev);
1795 } else
1796 chip->position_fix = POS_FIX_POSBUF;
1797 }
1798
Takashi Iwaia62741c2008-08-18 17:11:09 +02001799 if (!bdl_pos_adj[chip->dev_index])
1800 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001801 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1802 return 0; /* NG - it's below the period boundary */
1803 return 1; /* OK, it's fine */
1804}
1805
1806/*
1807 * The work for pending PCM period updates.
1808 */
1809static void azx_irq_pending_work(struct work_struct *work)
1810{
1811 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1812 int i, pending;
1813
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001814 if (!chip->irq_pending_warned) {
1815 printk(KERN_WARNING
1816 "hda-intel: IRQ timing workaround is activated "
1817 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1818 chip->card->number);
1819 chip->irq_pending_warned = 1;
1820 }
1821
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001822 for (;;) {
1823 pending = 0;
1824 spin_lock_irq(&chip->reg_lock);
1825 for (i = 0; i < chip->num_streams; i++) {
1826 struct azx_dev *azx_dev = &chip->azx_dev[i];
1827 if (!azx_dev->irq_pending ||
1828 !azx_dev->substream ||
1829 !azx_dev->running)
1830 continue;
1831 if (azx_position_ok(chip, azx_dev)) {
1832 azx_dev->irq_pending = 0;
1833 spin_unlock(&chip->reg_lock);
1834 snd_pcm_period_elapsed(azx_dev->substream);
1835 spin_lock(&chip->reg_lock);
1836 } else
1837 pending++;
1838 }
1839 spin_unlock_irq(&chip->reg_lock);
1840 if (!pending)
1841 return;
1842 cond_resched();
1843 }
1844}
1845
1846/* clear irq_pending flags and assure no on-going workq */
1847static void azx_clear_irq_pending(struct azx *chip)
1848{
1849 int i;
1850
1851 spin_lock_irq(&chip->reg_lock);
1852 for (i = 0; i < chip->num_streams; i++)
1853 chip->azx_dev[i].irq_pending = 0;
1854 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001857static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 .open = azx_pcm_open,
1859 .close = azx_pcm_close,
1860 .ioctl = snd_pcm_lib_ioctl,
1861 .hw_params = azx_pcm_hw_params,
1862 .hw_free = azx_pcm_hw_free,
1863 .prepare = azx_pcm_prepare,
1864 .trigger = azx_pcm_trigger,
1865 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001866 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867};
1868
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001869static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
Takashi Iwai176d5332008-07-30 15:01:44 +02001871 struct azx_pcm *apcm = pcm->private_data;
1872 if (apcm) {
1873 apcm->chip->pcm[pcm->device] = NULL;
1874 kfree(apcm);
1875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876}
1877
Takashi Iwai176d5332008-07-30 15:01:44 +02001878static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001879azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1880 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001882 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001883 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001885 int pcm_dev = cpcm->device;
1886 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
Takashi Iwai176d5332008-07-30 15:01:44 +02001888 if (pcm_dev >= AZX_MAX_PCMS) {
1889 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1890 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001891 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001892 }
1893 if (chip->pcm[pcm_dev]) {
1894 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1895 return -EBUSY;
1896 }
1897 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1898 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1899 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 &pcm);
1901 if (err < 0)
1902 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001903 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001904 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 if (apcm == NULL)
1906 return -ENOMEM;
1907 apcm->chip = chip;
1908 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 pcm->private_data = apcm;
1910 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001911 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1912 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1913 chip->pcm[pcm_dev] = pcm;
1914 cpcm->pcm = pcm;
1915 for (s = 0; s < 2; s++) {
1916 apcm->hinfo[s] = &cpcm->stream[s];
1917 if (cpcm->stream[s].substreams)
1918 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1919 }
1920 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001921 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001923 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 return 0;
1925}
1926
1927/*
1928 * mixer creation - all stuff is implemented in hda module
1929 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001930static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
1932 return snd_hda_build_controls(chip->bus);
1933}
1934
1935
1936/*
1937 * initialize SD streams
1938 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001939static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940{
1941 int i;
1942
1943 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001944 * assign the starting bdl address to each stream (device)
1945 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001947 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001948 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001949 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1951 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1952 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1953 azx_dev->sd_int_sta_mask = 1 << i;
1954 /* stream tag: must be non-zero and unique */
1955 azx_dev->index = i;
1956 azx_dev->stream_tag = i + 1;
1957 }
1958
1959 return 0;
1960}
1961
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001962static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1963{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001964 if (request_irq(chip->pci->irq, azx_interrupt,
1965 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001966 "HDA Intel", chip)) {
1967 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1968 "disabling device\n", chip->pci->irq);
1969 if (do_disconnect)
1970 snd_card_disconnect(chip->card);
1971 return -1;
1972 }
1973 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001974 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001975 return 0;
1976}
1977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Takashi Iwaicb53c622007-08-10 17:21:45 +02001979static void azx_stop_chip(struct azx *chip)
1980{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001981 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001982 return;
1983
1984 /* disable interrupts */
1985 azx_int_disable(chip);
1986 azx_int_clear(chip);
1987
1988 /* disable CORB/RIRB */
1989 azx_free_cmd_io(chip);
1990
1991 /* disable position buffer */
1992 azx_writel(chip, DPLBASE, 0);
1993 azx_writel(chip, DPUBASE, 0);
1994
1995 chip->initialized = 0;
1996}
1997
1998#ifdef CONFIG_SND_HDA_POWER_SAVE
1999/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002000static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002001{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002002 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002003 struct hda_codec *c;
2004 int power_on = 0;
2005
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002006 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002007 if (c->power_on) {
2008 power_on = 1;
2009 break;
2010 }
2011 }
2012 if (power_on)
2013 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02002014 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002015 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002016}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002017#endif /* CONFIG_SND_HDA_POWER_SAVE */
2018
2019#ifdef CONFIG_PM
2020/*
2021 * power management
2022 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002023
2024static int snd_hda_codecs_inuse(struct hda_bus *bus)
2025{
2026 struct hda_codec *codec;
2027
2028 list_for_each_entry(codec, &bus->codec_list, list) {
2029 if (snd_hda_codec_needs_resume(codec))
2030 return 1;
2031 }
2032 return 0;
2033}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002034
Takashi Iwai421a1252005-11-17 16:11:09 +01002035static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036{
Takashi Iwai421a1252005-11-17 16:11:09 +01002037 struct snd_card *card = pci_get_drvdata(pci);
2038 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 int i;
2040
Takashi Iwai421a1252005-11-17 16:11:09 +01002041 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002042 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01002043 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002044 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002045 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002046 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002047 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002048 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002049 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002050 chip->irq = -1;
2051 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002052 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002053 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002054 pci_disable_device(pci);
2055 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002056 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 return 0;
2058}
2059
Takashi Iwai421a1252005-11-17 16:11:09 +01002060static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
Takashi Iwai421a1252005-11-17 16:11:09 +01002062 struct snd_card *card = pci_get_drvdata(pci);
2063 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002065 pci_set_power_state(pci, PCI_D0);
2066 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002067 if (pci_enable_device(pci) < 0) {
2068 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2069 "disabling device\n");
2070 snd_card_disconnect(card);
2071 return -EIO;
2072 }
2073 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002074 if (chip->msi)
2075 if (pci_enable_msi(pci) < 0)
2076 chip->msi = 0;
2077 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002078 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002079 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002080
2081 if (snd_hda_codecs_inuse(chip->bus))
2082 azx_init_chip(chip);
2083
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002085 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 return 0;
2087}
2088#endif /* CONFIG_PM */
2089
2090
2091/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002092 * reboot notifier for hang-up problem at power-down
2093 */
2094static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2095{
2096 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2097 azx_stop_chip(chip);
2098 return NOTIFY_OK;
2099}
2100
2101static void azx_notifier_register(struct azx *chip)
2102{
2103 chip->reboot_notifier.notifier_call = azx_halt;
2104 register_reboot_notifier(&chip->reboot_notifier);
2105}
2106
2107static void azx_notifier_unregister(struct azx *chip)
2108{
2109 if (chip->reboot_notifier.notifier_call)
2110 unregister_reboot_notifier(&chip->reboot_notifier);
2111}
2112
2113/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 * destructor
2115 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002116static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002118 int i;
2119
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002120 azx_notifier_unregister(chip);
2121
Takashi Iwaice43fba2005-05-30 20:33:44 +02002122 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002123 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002124 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002126 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 }
2128
Jeff Garzikf000fd82008-04-22 13:50:34 +02002129 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002131 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002132 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002133 if (chip->remap_addr)
2134 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002136 if (chip->azx_dev) {
2137 for (i = 0; i < chip->num_streams; i++)
2138 if (chip->azx_dev[i].bdl.area)
2139 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 if (chip->rb.area)
2142 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 if (chip->posbuf.area)
2144 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 pci_release_regions(chip->pci);
2146 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002147 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 kfree(chip);
2149
2150 return 0;
2151}
2152
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002153static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154{
2155 return azx_free(device->device_data);
2156}
2157
2158/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002159 * white/black-listing for position_fix
2160 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002161static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002162 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2163 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2164 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002165 {}
2166};
2167
2168static int __devinit check_position_fix(struct azx *chip, int fix)
2169{
2170 const struct snd_pci_quirk *q;
2171
Takashi Iwaic673ba12009-03-17 07:49:14 +01002172 switch (fix) {
2173 case POS_FIX_LPIB:
2174 case POS_FIX_POSBUF:
2175 return fix;
2176 }
2177
2178 /* Check VIA/ATI HD Audio Controller exist */
2179 switch (chip->driver_type) {
2180 case AZX_DRIVER_VIA:
2181 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002182 chip->via_dmapos_patch = 1;
2183 /* Use link position directly, avoid any transfer problem. */
2184 return POS_FIX_LPIB;
2185 }
2186 chip->via_dmapos_patch = 0;
2187
Takashi Iwaic673ba12009-03-17 07:49:14 +01002188 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2189 if (q) {
2190 printk(KERN_INFO
2191 "hda_intel: position_fix set to %d "
2192 "for device %04x:%04x\n",
2193 q->value, q->subvendor, q->subdevice);
2194 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002195 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002196 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002197}
2198
2199/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002200 * black-lists for probe_mask
2201 */
2202static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2203 /* Thinkpad often breaks the controller communication when accessing
2204 * to the non-working (or non-existing) modem codec slot.
2205 */
2206 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2207 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2208 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002209 /* broken BIOS */
2210 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002211 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2212 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002213 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002214 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002215 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002216 {}
2217};
2218
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002219#define AZX_FORCE_CODEC_MASK 0x100
2220
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002221static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002222{
2223 const struct snd_pci_quirk *q;
2224
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002225 chip->codec_probe_mask = probe_mask[dev];
2226 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002227 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2228 if (q) {
2229 printk(KERN_INFO
2230 "hda_intel: probe_mask set to 0x%x "
2231 "for device %04x:%04x\n",
2232 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002233 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002234 }
2235 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002236
2237 /* check forced option */
2238 if (chip->codec_probe_mask != -1 &&
2239 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2240 chip->codec_mask = chip->codec_probe_mask & 0xff;
2241 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2242 chip->codec_mask);
2243 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002244}
2245
2246
2247/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 * constructor
2249 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002250static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002251 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002252 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002254 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002255 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002256 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002257 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 .dev_free = azx_dev_free,
2259 };
2260
2261 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002262
Pavel Machek927fc862006-08-31 17:03:43 +02002263 err = pci_enable_device(pci);
2264 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 return err;
2266
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002267 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002268 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2270 pci_disable_device(pci);
2271 return -ENOMEM;
2272 }
2273
2274 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002275 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 chip->card = card;
2277 chip->pci = pci;
2278 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002279 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002280 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002281 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002282 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002284 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2285 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002286
Takashi Iwai27346162006-01-12 18:28:44 +01002287 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002288
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002289 if (bdl_pos_adj[dev] < 0) {
2290 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002291 case AZX_DRIVER_ICH:
2292 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002293 break;
2294 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002295 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002296 break;
2297 }
2298 }
2299
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002300#if BITS_PER_LONG != 64
2301 /* Fix up base address on ULI M5461 */
2302 if (chip->driver_type == AZX_DRIVER_ULI) {
2303 u16 tmp3;
2304 pci_read_config_word(pci, 0x40, &tmp3);
2305 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2306 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2307 }
2308#endif
2309
Pavel Machek927fc862006-08-31 17:03:43 +02002310 err = pci_request_regions(pci, "ICH HD audio");
2311 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 kfree(chip);
2313 pci_disable_device(pci);
2314 return err;
2315 }
2316
Pavel Machek927fc862006-08-31 17:03:43 +02002317 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002318 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319 if (chip->remap_addr == NULL) {
2320 snd_printk(KERN_ERR SFX "ioremap error\n");
2321 err = -ENXIO;
2322 goto errout;
2323 }
2324
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002325 if (chip->msi)
2326 if (pci_enable_msi(pci) < 0)
2327 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002328
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002329 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 err = -EBUSY;
2331 goto errout;
2332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333
2334 pci_set_master(pci);
2335 synchronize_irq(chip->irq);
2336
Tobin Davisbcd72002008-01-15 11:23:55 +01002337 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002338 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002339
Takashi Iwai09240cf2009-03-17 07:47:18 +01002340 /* ATI chips seems buggy about 64bit DMA addresses */
2341 if (chip->driver_type == AZX_DRIVER_ATI)
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002342 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai09240cf2009-03-17 07:47:18 +01002343
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002344 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002345 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002346 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002347 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002348 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2349 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002350 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002351
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002352 /* read number of streams from GCAP register instead of using
2353 * hardcoded value
2354 */
2355 chip->capture_streams = (gcap >> 8) & 0x0f;
2356 chip->playback_streams = (gcap >> 12) & 0x0f;
2357 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002358 /* gcap didn't give any info, switching to old method */
2359
2360 switch (chip->driver_type) {
2361 case AZX_DRIVER_ULI:
2362 chip->playback_streams = ULI_NUM_PLAYBACK;
2363 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002364 break;
2365 case AZX_DRIVER_ATIHDMI:
2366 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2367 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002368 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002369 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002370 default:
2371 chip->playback_streams = ICH6_NUM_PLAYBACK;
2372 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002373 break;
2374 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002375 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002376 chip->capture_index_offset = 0;
2377 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002378 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002379 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2380 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002381 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002382 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002383 goto errout;
2384 }
2385
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002386 for (i = 0; i < chip->num_streams; i++) {
2387 /* allocate memory for the BDL for each stream */
2388 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2389 snd_dma_pci_data(chip->pci),
2390 BDL_SIZE, &chip->azx_dev[i].bdl);
2391 if (err < 0) {
2392 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2393 goto errout;
2394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002396 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002397 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2398 snd_dma_pci_data(chip->pci),
2399 chip->num_streams * 8, &chip->posbuf);
2400 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002401 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2402 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002405 err = azx_alloc_cmd_io(chip);
2406 if (err < 0)
2407 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
2409 /* initialize streams */
2410 azx_init_stream(chip);
2411
2412 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002413 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 azx_init_chip(chip);
2415
2416 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002417 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 snd_printk(KERN_ERR SFX "no codecs found!\n");
2419 err = -ENODEV;
2420 goto errout;
2421 }
2422
Takashi Iwaid01ce992007-07-27 16:52:19 +02002423 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2424 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2426 goto errout;
2427 }
2428
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002429 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002430 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2431 sizeof(card->shortname));
2432 snprintf(card->longname, sizeof(card->longname),
2433 "%s at 0x%lx irq %i",
2434 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002435
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 *rchip = chip;
2437 return 0;
2438
2439 errout:
2440 azx_free(chip);
2441 return err;
2442}
2443
Takashi Iwaicb53c622007-08-10 17:21:45 +02002444static void power_down_all_codecs(struct azx *chip)
2445{
2446#ifdef CONFIG_SND_HDA_POWER_SAVE
2447 /* The codecs were powered up in snd_hda_codec_new().
2448 * Now all initialization done, so turn them down if possible
2449 */
2450 struct hda_codec *codec;
2451 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2452 snd_hda_power_down(codec);
2453 }
2454#endif
2455}
2456
Takashi Iwaid01ce992007-07-27 16:52:19 +02002457static int __devinit azx_probe(struct pci_dev *pci,
2458 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002460 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002461 struct snd_card *card;
2462 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002463 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002465 if (dev >= SNDRV_CARDS)
2466 return -ENODEV;
2467 if (!enable[dev]) {
2468 dev++;
2469 return -ENOENT;
2470 }
2471
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002472 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2473 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002475 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 }
2477
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002478 /* set this here since it's referred in snd_hda_load_patch() */
2479 snd_card_set_dev(card, &pci->dev);
2480
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002481 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002482 if (err < 0)
2483 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002484 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002487 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002488 if (err < 0)
2489 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002490#ifdef CONFIG_SND_HDA_PATCH_LOADER
2491 if (patch[dev]) {
2492 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2493 patch[dev]);
2494 err = snd_hda_load_patch(chip->bus, patch[dev]);
2495 if (err < 0)
2496 goto out_free;
2497 }
2498#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002499 if (!probe_only[dev]) {
2500 err = azx_codec_configure(chip);
2501 if (err < 0)
2502 goto out_free;
2503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
2505 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002506 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002507 if (err < 0)
2508 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
2510 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002511 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002512 if (err < 0)
2513 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514
Takashi Iwaid01ce992007-07-27 16:52:19 +02002515 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002516 if (err < 0)
2517 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518
2519 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002520 chip->running = 1;
2521 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002522 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002524 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002526out_free:
2527 snd_card_free(card);
2528 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529}
2530
2531static void __devexit azx_remove(struct pci_dev *pci)
2532{
2533 snd_card_free(pci_get_drvdata(pci));
2534 pci_set_drvdata(pci, NULL);
2535}
2536
2537/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002538static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002539 /* ICH 6..10 */
2540 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2541 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2542 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2543 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002544 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002545 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2546 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2547 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2548 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002549 /* PCH */
2550 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002551 /* SCH */
2552 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2553 /* ATI SB 450/600 */
2554 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2555 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2556 /* ATI HDMI */
2557 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2558 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2559 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002560 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002561 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2562 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2563 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2564 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2565 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2566 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2567 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2568 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2569 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2570 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2571 /* VIA VT8251/VT8237A */
2572 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2573 /* SIS966 */
2574 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2575 /* ULI M5461 */
2576 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2577 /* NVIDIA MCP */
2578 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2579 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2580 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2581 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2582 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2583 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2584 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2585 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2586 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2587 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2588 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2589 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2590 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2591 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2592 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2593 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2594 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2595 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002596 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2597 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2598 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2599 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002600 /* Teradici */
2601 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002602 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002603#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2604 /* the following entry conflicts with snd-ctxfi driver,
2605 * as ctxfi driver mutates from HD-audio to native mode with
2606 * a special command sequence.
2607 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002608 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2609 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2610 .class_mask = 0xffffff,
2611 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002612#else
2613 /* this entry seems still valid -- i.e. without emu20kx chip */
2614 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2615#endif
Yang, Libinc4da29c2008-11-13 11:07:07 +01002616 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2617 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2618 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2619 .class_mask = 0xffffff,
2620 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621 { 0, }
2622};
2623MODULE_DEVICE_TABLE(pci, azx_ids);
2624
2625/* pci_driver definition */
2626static struct pci_driver driver = {
2627 .name = "HDA Intel",
2628 .id_table = azx_ids,
2629 .probe = azx_probe,
2630 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002631#ifdef CONFIG_PM
2632 .suspend = azx_suspend,
2633 .resume = azx_resume,
2634#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635};
2636
2637static int __init alsa_card_azx_init(void)
2638{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002639 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640}
2641
2642static void __exit alsa_card_azx_exit(void)
2643{
2644 pci_unregister_driver(&driver);
2645}
2646
2647module_init(alsa_card_azx_init)
2648module_exit(alsa_card_azx_exit)