blob: 0301896ac157899552855c34a8a8b64eb9282103 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121/*
122 * Errata workarounds.
123 */
124enum radeon_pll_errata {
125 CHIP_ERRATA_R300_CG = 0x00000001,
126 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
127 CHIP_ERRATA_PLL_DELAY = 0x00000004
128};
129
130
131struct radeon_device;
132
133
134/*
135 * BIOS.
136 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000137#define ATRM_BIOS_PAGE 4096
138
Dave Airlie8edb3812010-03-01 21:50:01 +1100139#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000140bool radeon_atrm_supported(struct pci_dev *pdev);
141int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100142#else
143static inline bool radeon_atrm_supported(struct pci_dev *pdev)
144{
145 return false;
146}
147
148static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
149 return -EINVAL;
150}
151#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152bool radeon_get_bios(struct radeon_device *rdev);
153
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000154
155/*
156 * Dummy page
157 */
158struct radeon_dummy_page {
159 struct page *page;
160 dma_addr_t addr;
161};
162int radeon_dummy_page_init(struct radeon_device *rdev);
163void radeon_dummy_page_fini(struct radeon_device *rdev);
164
165
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166/*
167 * Clocks
168 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169struct radeon_clock {
170 struct radeon_pll p1pll;
171 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500172 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173 struct radeon_pll spll;
174 struct radeon_pll mpll;
175 /* 10 Khz units */
176 uint32_t default_mclk;
177 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500178 uint32_t default_dispclk;
179 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400180 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181};
182
Rafał Miłecki74338742009-11-03 00:53:02 +0100183/*
184 * Power management
185 */
186int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500187void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100188void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400189void radeon_pm_suspend(struct radeon_device *rdev);
190void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500191void radeon_combios_get_power_modes(struct radeon_device *rdev);
192void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400193void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400194int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400195void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500196extern int rv6xx_get_temp(struct radeon_device *rdev);
197extern int rv770_get_temp(struct radeon_device *rdev);
198extern int evergreen_get_temp(struct radeon_device *rdev);
199extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000200
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201/*
202 * Fences.
203 */
204struct radeon_fence_driver {
205 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000206 uint64_t gpu_addr;
207 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208 atomic_t seq;
209 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000210 unsigned long last_jiffies;
211 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200214 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100216 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217};
218
219struct radeon_fence {
220 struct radeon_device *rdev;
221 struct kref kref;
222 struct list_head list;
223 /* protected by radeon_fence.lock */
224 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200225 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400227 /* RB, DMA, etc. */
228 int ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229};
230
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000231int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
232int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400234int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400236void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237bool radeon_fence_signaled(struct radeon_fence *fence);
238int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400239int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
240int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
242void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200243int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244
Dave Airliee024e112009-06-24 09:48:08 +1000245/*
Christian König15d33322011-09-15 19:02:22 +0200246 * Semaphores.
247 */
Christian Könige32eb502011-10-23 12:56:27 +0200248struct radeon_ring;
Christian König7b1f2482011-09-23 15:11:23 +0200249
Christian König15d33322011-09-15 19:02:22 +0200250struct radeon_semaphore_driver {
251 rwlock_t lock;
252 struct list_head free;
253};
254
255struct radeon_semaphore {
256 struct radeon_bo *robj;
257 struct list_head list;
258 uint64_t gpu_addr;
259};
260
261void radeon_semaphore_driver_fini(struct radeon_device *rdev);
262int radeon_semaphore_create(struct radeon_device *rdev,
263 struct radeon_semaphore **semaphore);
264void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
265 struct radeon_semaphore *semaphore);
266void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
267 struct radeon_semaphore *semaphore);
268void radeon_semaphore_free(struct radeon_device *rdev,
269 struct radeon_semaphore *semaphore);
270
271/*
Dave Airliee024e112009-06-24 09:48:08 +1000272 * Tiling registers
273 */
274struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000276};
277
278#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279
280/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100281 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100283struct radeon_mman {
284 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000285 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100286 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100287 bool mem_global_referenced;
288 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100289};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290
Jerome Glisse4c788672009-11-20 14:29:23 +0100291struct radeon_bo {
292 /* Protected by gem.mutex */
293 struct list_head list;
294 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100295 u32 placements[3];
296 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 struct ttm_buffer_object tbo;
298 struct ttm_bo_kmap_obj kmap;
299 unsigned pin_count;
300 void *kptr;
301 u32 tiling_flags;
302 u32 pitch;
303 int surface_reg;
304 /* Constant after initialization */
305 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100306 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100307};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100308#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100309
310struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000311 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 uint64_t gpu_offset;
314 unsigned rdomain;
315 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100316 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317};
318
Jerome Glisseb15ba512011-11-15 11:48:34 -0500319/* sub-allocation manager, it has to be protected by another lock.
320 * By conception this is an helper for other part of the driver
321 * like the indirect buffer or semaphore, which both have their
322 * locking.
323 *
324 * Principe is simple, we keep a list of sub allocation in offset
325 * order (first entry has offset == 0, last entry has the highest
326 * offset).
327 *
328 * When allocating new object we first check if there is room at
329 * the end total_size - (last_object_offset + last_object_size) >=
330 * alloc_size. If so we allocate new object there.
331 *
332 * When there is not enough room at the end, we start waiting for
333 * each sub object until we reach object_offset+object_size >=
334 * alloc_size, this object then become the sub object we return.
335 *
336 * Alignment can't be bigger than page size.
337 *
338 * Hole are not considered for allocation to keep things simple.
339 * Assumption is that there won't be hole (all object on same
340 * alignment).
341 */
342struct radeon_sa_manager {
343 struct radeon_bo *bo;
344 struct list_head sa_bo;
345 unsigned size;
346 uint64_t gpu_addr;
347 void *cpu_ptr;
348 uint32_t domain;
349};
350
351struct radeon_sa_bo;
352
353/* sub-allocation buffer */
354struct radeon_sa_bo {
355 struct list_head list;
356 struct radeon_sa_manager *manager;
357 unsigned offset;
358 unsigned size;
359};
360
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361/*
362 * GEM objects.
363 */
364struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 struct list_head objects;
367};
368
369int radeon_gem_init(struct radeon_device *rdev);
370void radeon_gem_fini(struct radeon_device *rdev);
371int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100372 int alignment, int initial_domain,
373 bool discardable, bool kernel,
374 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
376 uint64_t *gpu_addr);
377void radeon_gem_object_unpin(struct drm_gem_object *obj);
378
Dave Airlieff72145b2011-02-07 12:16:14 +1000379int radeon_mode_dumb_create(struct drm_file *file_priv,
380 struct drm_device *dev,
381 struct drm_mode_create_dumb *args);
382int radeon_mode_dumb_mmap(struct drm_file *filp,
383 struct drm_device *dev,
384 uint32_t handle, uint64_t *offset_p);
385int radeon_mode_dumb_destroy(struct drm_file *file_priv,
386 struct drm_device *dev,
387 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388
389/*
390 * GART structures, functions & helpers
391 */
392struct radeon_mc;
393
Matt Turnera77f1712009-10-14 00:34:41 -0400394#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000395#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400396#define RADEON_GPU_PAGE_SHIFT 12
Matt Turnera77f1712009-10-14 00:34:41 -0400397
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398struct radeon_gart {
399 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400400 struct radeon_bo *robj;
401 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402 unsigned num_gpu_pages;
403 unsigned num_cpu_pages;
404 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 struct page **pages;
406 dma_addr_t *pages_addr;
407 bool ready;
408};
409
410int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
411void radeon_gart_table_ram_free(struct radeon_device *rdev);
412int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
413void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400414int radeon_gart_table_vram_pin(struct radeon_device *rdev);
415void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416int radeon_gart_init(struct radeon_device *rdev);
417void radeon_gart_fini(struct radeon_device *rdev);
418void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
419 int pages);
420int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500421 int pages, struct page **pagelist,
422 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400423void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424
425
426/*
427 * GPU MC structures, functions & helpers
428 */
429struct radeon_mc {
430 resource_size_t aper_size;
431 resource_size_t aper_base;
432 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000433 /* for some chips with <= 32MB we need to lie
434 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000435 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000436 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000437 u64 gtt_size;
438 u64 gtt_start;
439 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000440 u64 vram_start;
441 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200442 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000443 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444 int vram_mtrr;
445 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000446 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400447 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200448};
449
Alex Deucher06b64762010-01-05 11:27:29 -0500450bool radeon_combios_sideport_present(struct radeon_device *rdev);
451bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200452
453/*
454 * GPU scratch registers structures, functions & helpers
455 */
456struct radeon_scratch {
457 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400458 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459 bool free[32];
460 uint32_t reg[32];
461};
462
463int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
464void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
465
466
467/*
468 * IRQS.
469 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500470
471struct radeon_unpin_work {
472 struct work_struct work;
473 struct radeon_device *rdev;
474 int crtc_id;
475 struct radeon_fence *fence;
476 struct drm_pending_vblank_event *event;
477 struct radeon_bo *old_rbo;
478 u64 new_crtc_base;
479};
480
481struct r500_irq_stat_regs {
482 u32 disp_int;
483};
484
485struct r600_irq_stat_regs {
486 u32 disp_int;
487 u32 disp_int_cont;
488 u32 disp_int_cont2;
489 u32 d1grph_int;
490 u32 d2grph_int;
491};
492
493struct evergreen_irq_stat_regs {
494 u32 disp_int;
495 u32 disp_int_cont;
496 u32 disp_int_cont2;
497 u32 disp_int_cont3;
498 u32 disp_int_cont4;
499 u32 disp_int_cont5;
500 u32 d1grph_int;
501 u32 d2grph_int;
502 u32 d3grph_int;
503 u32 d4grph_int;
504 u32 d5grph_int;
505 u32 d6grph_int;
506};
507
508union radeon_irq_stat_regs {
509 struct r500_irq_stat_regs r500;
510 struct r600_irq_stat_regs r600;
511 struct evergreen_irq_stat_regs evergreen;
512};
513
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400514#define RADEON_MAX_HPD_PINS 6
515#define RADEON_MAX_CRTCS 6
516#define RADEON_MAX_HDMI_BLOCKS 2
517
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200518struct radeon_irq {
519 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500520 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400521 bool crtc_vblank_int[RADEON_MAX_CRTCS];
522 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100523 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400524 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400525 bool gui_idle;
526 bool gui_idle_acked;
527 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400528 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000529 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500530 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500531 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400532 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
533 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534};
535
536int radeon_irq_kms_init(struct radeon_device *rdev);
537void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500538void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
539void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500540void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
541void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
543/*
Christian Könige32eb502011-10-23 12:56:27 +0200544 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 */
Alex Deucher74652802011-08-25 13:39:48 -0400546
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500548 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100549 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500551 uint64_t gpu_addr;
552 uint32_t *ptr;
553 struct radeon_fence *fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554};
555
Dave Airlieecb114a2009-09-15 11:12:56 +1000556/*
557 * locking -
558 * mutex protects scheduled_ibs, ready, alloc_bm
559 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560struct radeon_ib_pool {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500561 struct mutex mutex;
562 struct radeon_sa_manager sa_manager;
563 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
564 bool ready;
565 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566};
567
Christian Könige32eb502011-10-23 12:56:27 +0200568struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100569 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 volatile uint32_t *ring;
571 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200572 unsigned rptr_offs;
573 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574 unsigned wptr;
575 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200576 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 unsigned ring_size;
578 unsigned ring_free_dw;
579 int count_dw;
580 uint64_t gpu_addr;
581 uint32_t align_mask;
582 uint32_t ptr_mask;
583 struct mutex mutex;
584 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500585 u32 ptr_reg_shift;
586 u32 ptr_reg_mask;
587 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588};
589
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500590/*
591 * R6xx+ IH ring
592 */
593struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100594 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500595 volatile uint32_t *ring;
596 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200597 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500598 unsigned wptr;
599 unsigned wptr_old;
600 unsigned ring_size;
601 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500602 uint32_t ptr_mask;
603 spinlock_t lock;
604 bool enabled;
605};
606
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400607struct r600_blit_cp_primitives {
608 void (*set_render_target)(struct radeon_device *rdev, int format,
609 int w, int h, u64 gpu_addr);
610 void (*cp_set_surface_sync)(struct radeon_device *rdev,
611 u32 sync_type, u32 size,
612 u64 mc_addr);
613 void (*set_shaders)(struct radeon_device *rdev);
614 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
615 void (*set_tex_resource)(struct radeon_device *rdev,
616 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400617 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400618 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
619 int x2, int y2);
620 void (*draw_auto)(struct radeon_device *rdev);
621 void (*set_default_state)(struct radeon_device *rdev);
622};
623
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000624struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100625 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100626 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400627 struct r600_blit_cp_primitives primitives;
628 int max_dim;
629 int ring_size_common;
630 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000631 u64 shader_gpu_addr;
632 u32 vs_offset, ps_offset;
633 u32 state_offset;
634 u32 state_len;
635 u32 vb_used, vb_total;
636 struct radeon_ib *vb_ib;
637};
638
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400639void r600_blit_suspend(struct radeon_device *rdev);
640
Jerome Glisse69e130a2011-12-21 12:13:46 -0500641int radeon_ib_get(struct radeon_device *rdev, int ring,
642 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
644int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
645int radeon_ib_pool_init(struct radeon_device *rdev);
646void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500647int radeon_ib_pool_start(struct radeon_device *rdev);
648int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649int radeon_ib_test(struct radeon_device *rdev);
650/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200651int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
652void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
653int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
654int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
655void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
656void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
657void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
658int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
659int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500660 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
661 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200662void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663
664
665/*
666 * CS.
667 */
668struct radeon_cs_reloc {
669 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100670 struct radeon_bo *robj;
671 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672 uint32_t handle;
673 uint32_t flags;
674};
675
676struct radeon_cs_chunk {
677 uint32_t chunk_id;
678 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000679 int kpage_idx[2];
680 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000682 void __user *user_ptr;
683 int last_copied_page;
684 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685};
686
687struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100688 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689 struct radeon_device *rdev;
690 struct drm_file *filp;
691 /* chunks */
692 unsigned nchunks;
693 struct radeon_cs_chunk *chunks;
694 uint64_t *chunks_array;
695 /* IB */
696 unsigned idx;
697 /* relocations */
698 unsigned nrelocs;
699 struct radeon_cs_reloc *relocs;
700 struct radeon_cs_reloc **relocs_ptr;
701 struct list_head validated;
702 /* indices of various chunks */
703 int chunk_ib_idx;
704 int chunk_relocs_idx;
705 struct radeon_ib *ib;
706 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000707 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200708 int parser_error;
709 bool keep_tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200710};
711
Dave Airlie513bcb42009-09-23 16:56:27 +1000712extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
713extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700714extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716struct radeon_cs_packet {
717 unsigned idx;
718 unsigned type;
719 unsigned reg;
720 unsigned opcode;
721 int count;
722 unsigned one_reg_wr;
723};
724
725typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
726 struct radeon_cs_packet *pkt,
727 unsigned idx, unsigned reg);
728typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
729 struct radeon_cs_packet *pkt);
730
731
732/*
733 * AGP
734 */
735int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000736void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200737void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738void radeon_agp_fini(struct radeon_device *rdev);
739
740
741/*
742 * Writeback
743 */
744struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100745 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 volatile uint32_t *wb;
747 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400748 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400749 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200750};
751
Alex Deucher724c80e2010-08-27 18:25:25 -0400752#define RADEON_WB_SCRATCH_OFFSET 0
753#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500754#define RADEON_WB_CP1_RPTR_OFFSET 1280
755#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400756#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400757#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400758
Jerome Glissec93bb852009-07-13 21:04:08 +0200759/**
760 * struct radeon_pm - power management datas
761 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
762 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
763 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
764 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
765 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
766 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
767 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
768 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
769 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300770 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200771 * @needed_bandwidth: current bandwidth needs
772 *
773 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300774 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200775 * Equation between gpu/memory clock and available bandwidth is hw dependent
776 * (type of memory, bus size, efficiency, ...)
777 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400778
779enum radeon_pm_method {
780 PM_METHOD_PROFILE,
781 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100782};
Alex Deucherce8f5372010-05-07 15:10:16 -0400783
784enum radeon_dynpm_state {
785 DYNPM_STATE_DISABLED,
786 DYNPM_STATE_MINIMUM,
787 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000788 DYNPM_STATE_ACTIVE,
789 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400790};
791enum radeon_dynpm_action {
792 DYNPM_ACTION_NONE,
793 DYNPM_ACTION_MINIMUM,
794 DYNPM_ACTION_DOWNCLOCK,
795 DYNPM_ACTION_UPCLOCK,
796 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100797};
Alex Deucher56278a82009-12-28 13:58:44 -0500798
799enum radeon_voltage_type {
800 VOLTAGE_NONE = 0,
801 VOLTAGE_GPIO,
802 VOLTAGE_VDDC,
803 VOLTAGE_SW
804};
805
Alex Deucher0ec0e742009-12-23 13:21:58 -0500806enum radeon_pm_state_type {
807 POWER_STATE_TYPE_DEFAULT,
808 POWER_STATE_TYPE_POWERSAVE,
809 POWER_STATE_TYPE_BATTERY,
810 POWER_STATE_TYPE_BALANCED,
811 POWER_STATE_TYPE_PERFORMANCE,
812};
813
Alex Deucherce8f5372010-05-07 15:10:16 -0400814enum radeon_pm_profile_type {
815 PM_PROFILE_DEFAULT,
816 PM_PROFILE_AUTO,
817 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400818 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400819 PM_PROFILE_HIGH,
820};
821
822#define PM_PROFILE_DEFAULT_IDX 0
823#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400824#define PM_PROFILE_MID_SH_IDX 2
825#define PM_PROFILE_HIGH_SH_IDX 3
826#define PM_PROFILE_LOW_MH_IDX 4
827#define PM_PROFILE_MID_MH_IDX 5
828#define PM_PROFILE_HIGH_MH_IDX 6
829#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400830
831struct radeon_pm_profile {
832 int dpms_off_ps_idx;
833 int dpms_on_ps_idx;
834 int dpms_off_cm_idx;
835 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500836};
837
Alex Deucher21a81222010-07-02 12:58:16 -0400838enum radeon_int_thermal_type {
839 THERMAL_TYPE_NONE,
840 THERMAL_TYPE_RV6XX,
841 THERMAL_TYPE_RV770,
842 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500843 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500844 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400845};
846
Alex Deucher56278a82009-12-28 13:58:44 -0500847struct radeon_voltage {
848 enum radeon_voltage_type type;
849 /* gpio voltage */
850 struct radeon_gpio_rec gpio;
851 u32 delay; /* delay in usec from voltage drop to sclk change */
852 bool active_high; /* voltage drop is active when bit is high */
853 /* VDDC voltage */
854 u8 vddc_id; /* index into vddc voltage table */
855 u8 vddci_id; /* index into vddci voltage table */
856 bool vddci_enabled;
857 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400858 u16 voltage;
859 /* evergreen+ vddci */
860 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500861};
862
Alex Deucherd7311172010-05-03 01:13:14 -0400863/* clock mode flags */
864#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
865
Alex Deucher56278a82009-12-28 13:58:44 -0500866struct radeon_pm_clock_info {
867 /* memory clock */
868 u32 mclk;
869 /* engine clock */
870 u32 sclk;
871 /* voltage info */
872 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400873 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500874 u32 flags;
875};
876
Alex Deuchera48b9b42010-04-22 14:03:55 -0400877/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400878#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400879
Alex Deucher56278a82009-12-28 13:58:44 -0500880struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500881 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400882 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500883 /* number of valid clock modes in this power state */
884 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500885 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400886 /* standardized state flags */
887 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400888 u32 misc; /* vbios specific flags */
889 u32 misc2; /* vbios specific flags */
890 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500891};
892
Rafał Miłecki27459322010-02-11 22:16:36 +0000893/*
894 * Some modes are overclocked by very low value, accept them
895 */
896#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
897
Jerome Glissec93bb852009-07-13 21:04:08 +0200898struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100899 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400900 u32 active_crtcs;
901 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100902 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100903 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400904 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200905 fixed20_12 max_bandwidth;
906 fixed20_12 igp_sideport_mclk;
907 fixed20_12 igp_system_mclk;
908 fixed20_12 igp_ht_link_clk;
909 fixed20_12 igp_ht_link_width;
910 fixed20_12 k8_bandwidth;
911 fixed20_12 sideport_bandwidth;
912 fixed20_12 ht_bandwidth;
913 fixed20_12 core_bandwidth;
914 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400915 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200916 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500917 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500918 /* number of valid power states */
919 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400920 int current_power_state_index;
921 int current_clock_mode_index;
922 int requested_power_state_index;
923 int requested_clock_mode_index;
924 int default_power_state_index;
925 u32 current_sclk;
926 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400927 u16 current_vddc;
928 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500929 u32 default_sclk;
930 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400931 u16 default_vddc;
932 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500933 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400934 /* selected pm method */
935 enum radeon_pm_method pm_method;
936 /* dynpm power management */
937 struct delayed_work dynpm_idle_work;
938 enum radeon_dynpm_state dynpm_state;
939 enum radeon_dynpm_action dynpm_planned_action;
940 unsigned long dynpm_action_timeout;
941 bool dynpm_can_upclock;
942 bool dynpm_can_downclock;
943 /* profile-based power management */
944 enum radeon_pm_profile_type profile;
945 int profile_index;
946 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400947 /* internal thermal controller on rv6xx+ */
948 enum radeon_int_thermal_type int_thermal_type;
949 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200950};
951
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400952int radeon_pm_get_type_index(struct radeon_device *rdev,
953 enum radeon_pm_state_type ps_type,
954 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955
956/*
957 * Benchmarking
958 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400959void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960
961
962/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200963 * Testing
964 */
965void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +0200966void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200967 struct radeon_ring *cpA,
968 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +0200969void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200970
971
972/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973 * Debugfs
974 */
Christian König4d8bf9a2011-10-24 14:54:54 +0200975struct radeon_debugfs {
976 struct drm_info_list *files;
977 unsigned num_files;
978};
979
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200980int radeon_debugfs_add_files(struct radeon_device *rdev,
981 struct drm_info_list *files,
982 unsigned nfiles);
983int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200984
985
986/*
987 * ASIC specific functions.
988 */
989struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200990 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000991 void (*fini)(struct radeon_device *rdev);
992 int (*resume)(struct radeon_device *rdev);
993 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000994 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +0200995 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000996 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997 void (*gart_tlb_flush)(struct radeon_device *rdev);
998 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
999 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
1000 void (*cp_fini)(struct radeon_device *rdev);
1001 void (*cp_disable)(struct radeon_device *rdev);
1002 void (*ring_start)(struct radeon_device *rdev);
Christian König4c87bc22011-10-19 19:02:21 +02001003
1004 struct {
1005 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1006 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001007 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001008 struct radeon_semaphore *semaphore, bool emit_wait);
1009 } ring[RADEON_NUM_RINGS];
1010
Christian Könige32eb502011-10-23 12:56:27 +02001011 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 int (*irq_set)(struct radeon_device *rdev);
1013 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001014 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015 int (*cs_parse)(struct radeon_cs_parser *p);
1016 int (*copy_blit)(struct radeon_device *rdev,
1017 uint64_t src_offset,
1018 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001019 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001020 struct radeon_fence *fence);
1021 int (*copy_dma)(struct radeon_device *rdev,
1022 uint64_t src_offset,
1023 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001024 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025 struct radeon_fence *fence);
1026 int (*copy)(struct radeon_device *rdev,
1027 uint64_t src_offset,
1028 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001029 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +01001031 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +01001033 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -05001035 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1037 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +10001038 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
1039 uint32_t tiling_flags, uint32_t pitch,
1040 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +00001041 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +02001042 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -05001043 void (*hpd_init)(struct radeon_device *rdev);
1044 void (*hpd_fini)(struct radeon_device *rdev);
1045 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1046 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +01001047 /* ioctl hw specific callback. Some hw might want to perform special
1048 * operation on specific ioctl. For instance on wait idle some hw
1049 * might want to perform and HDP flush through MMIO as it seems that
1050 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1051 * through ring.
1052 */
1053 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -04001054 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001055 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -04001056 void (*pm_misc)(struct radeon_device *rdev);
1057 void (*pm_prepare)(struct radeon_device *rdev);
1058 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001059 void (*pm_init_profile)(struct radeon_device *rdev);
1060 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -05001061 /* pageflipping */
1062 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1063 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1064 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065};
1066
Jerome Glisse21f9a432009-09-11 15:55:33 +02001067/*
1068 * Asic structures
1069 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001070struct r100_gpu_lockup {
1071 unsigned long last_jiffies;
1072 u32 last_cp_rptr;
1073};
1074
Dave Airlie551ebd82009-09-01 15:25:57 +10001075struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001076 const unsigned *reg_safe_bm;
1077 unsigned reg_safe_bm_size;
1078 u32 hdp_cntl;
1079 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001080};
1081
Jerome Glisse21f9a432009-09-11 15:55:33 +02001082struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001083 const unsigned *reg_safe_bm;
1084 unsigned reg_safe_bm_size;
1085 u32 resync_scratch;
1086 u32 hdp_cntl;
1087 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001088};
1089
1090struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001091 unsigned max_pipes;
1092 unsigned max_tile_pipes;
1093 unsigned max_simds;
1094 unsigned max_backends;
1095 unsigned max_gprs;
1096 unsigned max_threads;
1097 unsigned max_stack_entries;
1098 unsigned max_hw_contexts;
1099 unsigned max_gs_threads;
1100 unsigned sx_max_export_size;
1101 unsigned sx_max_export_pos_size;
1102 unsigned sx_max_export_smx_size;
1103 unsigned sq_num_cf_insts;
1104 unsigned tiling_nbanks;
1105 unsigned tiling_npipes;
1106 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001107 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001108 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001109 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001110};
1111
1112struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001113 unsigned max_pipes;
1114 unsigned max_tile_pipes;
1115 unsigned max_simds;
1116 unsigned max_backends;
1117 unsigned max_gprs;
1118 unsigned max_threads;
1119 unsigned max_stack_entries;
1120 unsigned max_hw_contexts;
1121 unsigned max_gs_threads;
1122 unsigned sx_max_export_size;
1123 unsigned sx_max_export_pos_size;
1124 unsigned sx_max_export_smx_size;
1125 unsigned sq_num_cf_insts;
1126 unsigned sx_num_of_sets;
1127 unsigned sc_prim_fifo_size;
1128 unsigned sc_hiz_tile_fifo_size;
1129 unsigned sc_earlyz_tile_fifo_fize;
1130 unsigned tiling_nbanks;
1131 unsigned tiling_npipes;
1132 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001133 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001134 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001135 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001136};
1137
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001138struct evergreen_asic {
1139 unsigned num_ses;
1140 unsigned max_pipes;
1141 unsigned max_tile_pipes;
1142 unsigned max_simds;
1143 unsigned max_backends;
1144 unsigned max_gprs;
1145 unsigned max_threads;
1146 unsigned max_stack_entries;
1147 unsigned max_hw_contexts;
1148 unsigned max_gs_threads;
1149 unsigned sx_max_export_size;
1150 unsigned sx_max_export_pos_size;
1151 unsigned sx_max_export_smx_size;
1152 unsigned sq_num_cf_insts;
1153 unsigned sx_num_of_sets;
1154 unsigned sc_prim_fifo_size;
1155 unsigned sc_hiz_tile_fifo_size;
1156 unsigned sc_earlyz_tile_fifo_size;
1157 unsigned tiling_nbanks;
1158 unsigned tiling_npipes;
1159 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001160 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001161 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001162 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001163};
1164
Alex Deucherfecf1d02011-03-02 20:07:29 -05001165struct cayman_asic {
1166 unsigned max_shader_engines;
1167 unsigned max_pipes_per_simd;
1168 unsigned max_tile_pipes;
1169 unsigned max_simds_per_se;
1170 unsigned max_backends_per_se;
1171 unsigned max_texture_channel_caches;
1172 unsigned max_gprs;
1173 unsigned max_threads;
1174 unsigned max_gs_threads;
1175 unsigned max_stack_entries;
1176 unsigned sx_num_of_sets;
1177 unsigned sx_max_export_size;
1178 unsigned sx_max_export_pos_size;
1179 unsigned sx_max_export_smx_size;
1180 unsigned max_hw_contexts;
1181 unsigned sq_num_cf_insts;
1182 unsigned sc_prim_fifo_size;
1183 unsigned sc_hiz_tile_fifo_size;
1184 unsigned sc_earlyz_tile_fifo_size;
1185
1186 unsigned num_shader_engines;
1187 unsigned num_shader_pipes_per_simd;
1188 unsigned num_tile_pipes;
1189 unsigned num_simds_per_se;
1190 unsigned num_backends_per_se;
1191 unsigned backend_disable_mask_per_asic;
1192 unsigned backend_map;
1193 unsigned num_texture_channel_caches;
1194 unsigned mem_max_burst_length_bytes;
1195 unsigned mem_row_size_in_kb;
1196 unsigned shader_engine_tile_size;
1197 unsigned num_gpus;
1198 unsigned multi_gpu_tile_size;
1199
1200 unsigned tile_config;
1201 struct r100_gpu_lockup lockup;
1202};
1203
Jerome Glisse068a1172009-06-17 13:28:30 +02001204union radeon_asic_config {
1205 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001206 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001207 struct r600_asic r600;
1208 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001209 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001210 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001211};
1212
Daniel Vetter0a10c852010-03-11 21:19:14 +00001213/*
1214 * asic initizalization from radeon_asic.c
1215 */
1216void radeon_agp_disable(struct radeon_device *rdev);
1217int radeon_asic_init(struct radeon_device *rdev);
1218
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219
1220/*
1221 * IOCTL.
1222 */
1223int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1224 struct drm_file *filp);
1225int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *filp);
1227int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1228 struct drm_file *file_priv);
1229int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1230 struct drm_file *file_priv);
1231int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1232 struct drm_file *file_priv);
1233int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1234 struct drm_file *file_priv);
1235int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1236 struct drm_file *filp);
1237int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1238 struct drm_file *filp);
1239int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1240 struct drm_file *filp);
1241int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1242 struct drm_file *filp);
1243int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001244int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1245 struct drm_file *filp);
1246int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1247 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248
Alex Deucher16cdf042011-10-28 10:30:02 -04001249/* VRAM scratch page for HDP bug, default vram page */
1250struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001251 struct radeon_bo *robj;
1252 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001253 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001254};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001255
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001256
1257/*
1258 * Mutex which allows recursive locking from the same process.
1259 */
1260struct radeon_mutex {
1261 struct mutex mutex;
1262 struct task_struct *owner;
1263 int level;
1264};
1265
1266static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1267{
1268 mutex_init(&mutex->mutex);
1269 mutex->owner = NULL;
1270 mutex->level = 0;
1271}
1272
1273static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1274{
1275 if (mutex_trylock(&mutex->mutex)) {
1276 /* The mutex was unlocked before, so it's ours now */
1277 mutex->owner = current;
1278 } else if (mutex->owner != current) {
1279 /* Another process locked the mutex, take it */
1280 mutex_lock(&mutex->mutex);
1281 mutex->owner = current;
1282 }
1283 /* Otherwise the mutex was already locked by this process */
1284
1285 mutex->level++;
1286}
1287
1288static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1289{
1290 if (--mutex->level > 0)
1291 return;
1292
1293 mutex->owner = NULL;
1294 mutex_unlock(&mutex->mutex);
1295}
1296
1297
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298/*
1299 * Core structure, functions and helpers.
1300 */
1301typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1302typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1303
1304struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001305 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306 struct drm_device *ddev;
1307 struct pci_dev *pdev;
1308 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001309 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310 enum radeon_family family;
1311 unsigned long flags;
1312 int usec_timeout;
1313 enum radeon_pll_errata pll_errata;
1314 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001315 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001316 int disp_priority;
1317 /* BIOS */
1318 uint8_t *bios;
1319 bool is_atom_bios;
1320 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001321 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001322 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001323 resource_size_t rmmio_base;
1324 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001325 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326 radeon_rreg_t mc_rreg;
1327 radeon_wreg_t mc_wreg;
1328 radeon_rreg_t pll_rreg;
1329 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001330 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331 radeon_rreg_t pciep_rreg;
1332 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001333 /* io port */
1334 void __iomem *rio_mem;
1335 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001336 struct radeon_clock clock;
1337 struct radeon_mc mc;
1338 struct radeon_gart gart;
1339 struct radeon_mode_info mode_info;
1340 struct radeon_scratch scratch;
1341 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001342 rwlock_t fence_lock;
1343 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001344 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001345 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001346 struct radeon_ib_pool ib_pool;
1347 struct radeon_irq irq;
1348 struct radeon_asic *asic;
1349 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001350 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001351 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001352 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001354 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001355 bool gpu_lockup;
1356 bool shutdown;
1357 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001358 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001359 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001360 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001361 const struct firmware *me_fw; /* all family ME firmware */
1362 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001363 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001364 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001365 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001366 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001367 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001368 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001369 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001370 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001371 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001372 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001373
1374 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001375 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001376 struct timer_list audio_timer;
1377 int audio_channels;
1378 int audio_rate;
1379 int audio_bits_per_sample;
1380 uint8_t audio_status_bits;
1381 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001382
Alex Deucherce8f5372010-05-07 15:10:16 -04001383 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001384 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001385 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001386 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001387 /* i2c buses */
1388 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001389 /* debugfs */
1390 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1391 unsigned debugfs_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001392};
1393
1394int radeon_device_init(struct radeon_device *rdev,
1395 struct drm_device *ddev,
1396 struct pci_dev *pdev,
1397 uint32_t flags);
1398void radeon_device_fini(struct radeon_device *rdev);
1399int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1400
Andi Kleen6fcbef72011-10-13 16:08:42 -07001401uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1402void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1403u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1404void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001405
Jerome Glisse4c788672009-11-20 14:29:23 +01001406/*
1407 * Cast helper
1408 */
1409#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410
1411/*
1412 * Registers read & write functions.
1413 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001414#define RREG8(reg) readb((rdev->rmmio) + (reg))
1415#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1416#define RREG16(reg) readw((rdev->rmmio) + (reg))
1417#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001418#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001419#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001420#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001421#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1422#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1423#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1424#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1425#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1426#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001427#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1428#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001429#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1430#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001431#define WREG32_P(reg, val, mask) \
1432 do { \
1433 uint32_t tmp_ = RREG32(reg); \
1434 tmp_ &= (mask); \
1435 tmp_ |= ((val) & ~(mask)); \
1436 WREG32(reg, tmp_); \
1437 } while (0)
1438#define WREG32_PLL_P(reg, val, mask) \
1439 do { \
1440 uint32_t tmp_ = RREG32_PLL(reg); \
1441 tmp_ &= (mask); \
1442 tmp_ |= ((val) & ~(mask)); \
1443 WREG32_PLL(reg, tmp_); \
1444 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001445#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001446#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1447#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448
Dave Airliede1b2892009-08-12 18:43:14 +10001449/*
1450 * Indirect registers accessor
1451 */
1452static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1453{
1454 uint32_t r;
1455
1456 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1457 r = RREG32(RADEON_PCIE_DATA);
1458 return r;
1459}
1460
1461static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1462{
1463 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1464 WREG32(RADEON_PCIE_DATA, (v));
1465}
1466
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001467void r100_pll_errata_after_index(struct radeon_device *rdev);
1468
1469
1470/*
1471 * ASICs helpers.
1472 */
Dave Airlieb995e432009-07-14 02:02:32 +10001473#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1474 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1476 (rdev->family == CHIP_RV200) || \
1477 (rdev->family == CHIP_RS100) || \
1478 (rdev->family == CHIP_RS200) || \
1479 (rdev->family == CHIP_RV250) || \
1480 (rdev->family == CHIP_RV280) || \
1481 (rdev->family == CHIP_RS300))
1482#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1483 (rdev->family == CHIP_RV350) || \
1484 (rdev->family == CHIP_R350) || \
1485 (rdev->family == CHIP_RV380) || \
1486 (rdev->family == CHIP_R420) || \
1487 (rdev->family == CHIP_R423) || \
1488 (rdev->family == CHIP_RV410) || \
1489 (rdev->family == CHIP_RS400) || \
1490 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001491#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1492 (rdev->ddev->pdev->device == 0x9443) || \
1493 (rdev->ddev->pdev->device == 0x944B) || \
1494 (rdev->ddev->pdev->device == 0x9506) || \
1495 (rdev->ddev->pdev->device == 0x9509) || \
1496 (rdev->ddev->pdev->device == 0x950F) || \
1497 (rdev->ddev->pdev->device == 0x689C) || \
1498 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001499#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001500#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1501 (rdev->family == CHIP_RS690) || \
1502 (rdev->family == CHIP_RS740) || \
1503 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1505#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001506#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001507#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1508 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001509#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510
1511/*
1512 * BIOS helpers.
1513 */
1514#define RBIOS8(i) (rdev->bios[i])
1515#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1516#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1517
1518int radeon_combios_init(struct radeon_device *rdev);
1519void radeon_combios_fini(struct radeon_device *rdev);
1520int radeon_atombios_init(struct radeon_device *rdev);
1521void radeon_atombios_fini(struct radeon_device *rdev);
1522
1523
1524/*
1525 * RING helpers.
1526 */
Andi Kleence580fa2011-10-13 16:08:47 -07001527#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001528static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001529{
Christian Könige32eb502011-10-23 12:56:27 +02001530 ring->ring[ring->wptr++] = v;
1531 ring->wptr &= ring->ptr_mask;
1532 ring->count_dw--;
1533 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534}
Andi Kleence580fa2011-10-13 16:08:47 -07001535#else
1536/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001537void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001538#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539
1540/*
1541 * ASICs macro.
1542 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001543#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001544#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1545#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1546#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001548#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001549#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001550#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1552#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001553#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Christian König7b1f2482011-09-23 15:11:23 +02001554#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001555#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1557#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001558#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001559#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1560#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001561#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1562#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1563#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001564#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001566#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001567#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001568#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1570#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001571#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1572#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001573#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001574#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1575#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1576#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1577#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001578#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001579#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1580#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1581#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001582#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1583#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001584#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1585#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1586#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001588/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001589/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001590extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001591extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001592extern int radeon_modeset_init(struct radeon_device *rdev);
1593extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001594extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001595extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001596extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001597extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001598extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001599extern void radeon_wb_fini(struct radeon_device *rdev);
1600extern int radeon_wb_init(struct radeon_device *rdev);
1601extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001602extern void radeon_surface_init(struct radeon_device *rdev);
1603extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001604extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001605extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001606extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001607extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001608extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1609extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001610extern int radeon_resume_kms(struct drm_device *dev);
1611extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001612extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001613
Daniel Vetter3574dda2011-02-18 17:59:19 +01001614/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001615 * R600 vram scratch functions
1616 */
1617int r600_vram_scratch_init(struct radeon_device *rdev);
1618void r600_vram_scratch_fini(struct radeon_device *rdev);
1619
1620/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001621 * r600 functions used by radeon_encoder.c
1622 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001623extern void r600_hdmi_enable(struct drm_encoder *encoder);
1624extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001625extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001626
Alex Deucher0af62b02011-01-06 21:19:31 -05001627extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001628extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001629
Alberto Miloned7a29522010-07-06 11:40:24 -04001630/* radeon_acpi.c */
1631#if defined(CONFIG_ACPI)
1632extern int radeon_acpi_init(struct radeon_device *rdev);
1633#else
1634static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1635#endif
1636
Jerome Glisse4c788672009-11-20 14:29:23 +01001637#include "radeon_object.h"
1638
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001639#endif