blob: 4636799c7b67deeb0e9d658047ec725a5755686e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Kristian Høgsberg112b7152009-01-04 16:55:33 -050041static struct drm_driver driver;
42
Antti Koskipaaa57c7742014-02-04 14:22:24 +020043#define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
57 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
58 CHV_DPLL_C_OFFSET }, \
59 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
60 CHV_DPLL_C_MD_OFFSET }, \
61 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
62 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063
Tobias Klauser9a7e8492010-05-20 10:33:46 +020064static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070065 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010066 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070067 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020068 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050069};
70
Tobias Klauser9a7e8492010-05-20 10:33:46 +020071static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070072 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010073 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070074 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020075 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050076};
77
Tobias Klauser9a7e8492010-05-20 10:33:46 +020078static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070079 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040080 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010081 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020082 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070083 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020084 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050085};
86
Tobias Klauser9a7e8492010-05-20 10:33:46 +020087static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070088 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010089 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070090 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020091 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050092};
93
Tobias Klauser9a7e8492010-05-20 10:33:46 +020094static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070095 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010096 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070097 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020098 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050099};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500102 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100103 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200105 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700106 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200107 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500108};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200109static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700110 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100111 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700112 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200113 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500114};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700116 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500117 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200120 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700121 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200122 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
124
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700126 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100127 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100128 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700129 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200130 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700134 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000135 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100137 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700138 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500140};
141
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200142static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700143 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100144 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100145 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700146 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200147 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
149
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200150static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700151 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100152 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700153 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200154 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500155};
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700158 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000159 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100160 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100161 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700162 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200163 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700167 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100168 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100169 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200170 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500171};
172
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200173static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700174 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200175 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500178};
179
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200180static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700181 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000182 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700183 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700184 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700189 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100190 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200191 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200193 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200194 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100199 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200202 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200203 GEN_DEFAULT_PIPEOFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800204};
205
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700206#define GEN7_FEATURES \
207 .gen = 7, .num_pipes = 3, \
208 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700211 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700212
Jesse Barnesc76b6152011-04-28 14:32:07 -0700213static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700214 GEN7_FEATURES,
215 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200216 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700217};
218
219static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700220 GEN7_FEATURES,
221 .is_ivybridge = 1,
222 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200223 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700224};
225
Ben Widawsky999bcde2013-04-05 13:12:45 -0700226static const struct intel_device_info intel_ivybridge_q_info = {
227 GEN7_FEATURES,
228 .is_ivybridge = 1,
229 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700231};
232
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700233static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_mobile = 1,
236 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700237 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200238 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200239 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700240 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200241 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700242};
243
244static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700245 GEN7_FEATURES,
246 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700247 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200248 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200249 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700250 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200251 GEN_DEFAULT_PIPEOFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700252};
253
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300254static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700255 GEN7_FEATURES,
256 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100257 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100258 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700259 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200260 GEN_DEFAULT_PIPEOFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300261};
262
263static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700264 GEN7_FEATURES,
265 .is_haswell = 1,
266 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100267 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100268 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700269 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200270 GEN_DEFAULT_PIPEOFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500271};
272
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800273static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700274 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800275 .need_gfx_hws = 1, .has_hotplug = 1,
276 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
277 .has_llc = 1,
278 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800279 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200280 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800281};
282
283static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700284 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800285 .need_gfx_hws = 1, .has_hotplug = 1,
286 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
287 .has_llc = 1,
288 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800289 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200290 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800291};
292
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800293static const struct intel_device_info intel_broadwell_gt3d_info = {
294 .gen = 8, .num_pipes = 3,
295 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800296 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800297 .has_llc = 1,
298 .has_ddi = 1,
299 .has_fbc = 1,
300 GEN_DEFAULT_PIPEOFFSETS,
301};
302
303static const struct intel_device_info intel_broadwell_gt3m_info = {
304 .gen = 8, .is_mobile = 1, .num_pipes = 3,
305 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800306 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800307 .has_llc = 1,
308 .has_ddi = 1,
309 .has_fbc = 1,
310 GEN_DEFAULT_PIPEOFFSETS,
311};
312
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300313static const struct intel_device_info intel_cherryview_info = {
314 .is_preliminary = 1,
315 .gen = 8, .num_pipes = 2,
316 .need_gfx_hws = 1, .has_hotplug = 1,
317 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
318 .is_valleyview = 1,
319 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300320 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300321};
322
Jesse Barnesa0a18072013-07-26 13:32:51 -0700323/*
324 * Make sure any device matches here are from most specific to most
325 * general. For example, since the Quanta match is based on the subsystem
326 * and subvendor IDs, we need it to come before the more general IVB
327 * PCI ID matches, otherwise we'll use the wrong info struct above.
328 */
329#define INTEL_PCI_IDS \
330 INTEL_I830_IDS(&intel_i830_info), \
331 INTEL_I845G_IDS(&intel_845g_info), \
332 INTEL_I85X_IDS(&intel_i85x_info), \
333 INTEL_I865G_IDS(&intel_i865g_info), \
334 INTEL_I915G_IDS(&intel_i915g_info), \
335 INTEL_I915GM_IDS(&intel_i915gm_info), \
336 INTEL_I945G_IDS(&intel_i945g_info), \
337 INTEL_I945GM_IDS(&intel_i945gm_info), \
338 INTEL_I965G_IDS(&intel_i965g_info), \
339 INTEL_G33_IDS(&intel_g33_info), \
340 INTEL_I965GM_IDS(&intel_i965gm_info), \
341 INTEL_GM45_IDS(&intel_gm45_info), \
342 INTEL_G45_IDS(&intel_g45_info), \
343 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
344 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
345 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
346 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
347 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
348 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
349 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
350 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
351 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
352 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
353 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800354 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800355 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
356 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
357 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300358 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
359 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700360
Chris Wilson6103da02010-07-05 18:01:47 +0100361static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700362 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500363 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364};
365
Jesse Barnes79e53942008-11-07 14:24:08 -0800366#if defined(CONFIG_DRM_I915_KMS)
367MODULE_DEVICE_TABLE(pci, pciidlist);
368#endif
369
Akshay Joshi0206e352011-08-16 15:34:10 -0400370void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800371{
372 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200373 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800374
Ben Widawskyce1bb322013-04-05 13:12:44 -0700375 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
376 * (which really amounts to a PCH but no South Display).
377 */
378 if (INTEL_INFO(dev)->num_pipes == 0) {
379 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700380 return;
381 }
382
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800383 /*
384 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
385 * make graphics device passthrough work easy for VMM, that only
386 * need to expose ISA bridge to let driver know the real hardware
387 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800388 *
389 * In some virtualized environments (e.g. XEN), there is irrelevant
390 * ISA bridge in the system. To work reliably, we should scan trhough
391 * all the ISA bridge devices and check for the first match, instead
392 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800393 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200394 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800395 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200396 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200397 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800398
Jesse Barnes90711d52011-04-28 14:48:02 -0700399 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
400 dev_priv->pch_type = PCH_IBX;
401 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100402 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700403 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800404 dev_priv->pch_type = PCH_CPT;
405 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100406 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700407 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
408 /* PantherPoint is CPT compatible */
409 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300410 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100411 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300412 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
413 dev_priv->pch_type = PCH_LPT;
414 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100415 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300416 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700417 } else if (IS_BROADWELL(dev)) {
418 dev_priv->pch_type = PCH_LPT;
419 dev_priv->pch_id =
420 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
421 DRM_DEBUG_KMS("This is Broadwell, assuming "
422 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800423 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
424 dev_priv->pch_type = PCH_LPT;
425 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
426 WARN_ON(!IS_HASWELL(dev));
427 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200428 } else
429 continue;
430
Rui Guo6a9c4b32013-06-19 21:10:23 +0800431 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800432 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800433 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800434 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200435 DRM_DEBUG_KMS("No PCH found.\n");
436
437 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800438}
439
Ben Widawsky2911a352012-04-05 14:47:36 -0700440bool i915_semaphore_is_enabled(struct drm_device *dev)
441{
442 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100443 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700444
Jani Nikulad330a952014-01-21 11:24:25 +0200445 if (i915.semaphores >= 0)
446 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700447
Jani Nikulac923fac2014-03-05 14:17:28 +0200448 /* Until we get further testing... */
449 if (IS_GEN8(dev))
450 return false;
451
Daniel Vetter59de3292012-04-02 20:48:43 +0200452#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700453 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200454 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
455 return false;
456#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700457
Daniel Vettera08acaf2013-12-17 09:56:53 +0100458 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700459}
460
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100461static int i915_drm_freeze(struct drm_device *dev)
462{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100463 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700464 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100465
Paulo Zanoni8a187452013-12-06 20:32:13 -0200466 intel_runtime_pm_get(dev_priv);
467
Zhang Ruib8efb172013-02-05 15:41:53 +0800468 /* ignore lid events during suspend */
469 mutex_lock(&dev_priv->modeset_restore_lock);
470 dev_priv->modeset_restore = MODESET_SUSPENDED;
471 mutex_unlock(&dev_priv->modeset_restore_lock);
472
Paulo Zanonic67a4702013-08-19 13:18:09 -0300473 /* We do a lot of poking in a lot of registers, make sure they work
474 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200475 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200476
Dave Airlie5bcf7192010-12-07 09:20:40 +1000477 drm_kms_helper_poll_disable(dev);
478
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100479 pci_save_state(dev->pdev);
480
481 /* If KMS is active, we do the leavevt stuff here */
482 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200483 int error;
484
Chris Wilson45c5f202013-10-16 11:50:01 +0100485 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100486 if (error) {
487 dev_err(&dev->pdev->dev,
488 "GEM idle failed, resume might fail\n");
489 return error;
490 }
Daniel Vettera261b242012-07-26 19:21:47 +0200491
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700492 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
493
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100494 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100495 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700496 /*
497 * Disable CRTCs directly since we want to preserve sw state
498 * for _thaw.
499 */
Jesse Barnes7c063c72013-11-26 09:13:41 -0800500 mutex_lock(&dev->mode_config.mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100501 for_each_crtc(dev, crtc)
Jesse Barnes24576d22013-03-26 09:25:45 -0700502 dev_priv->display.crtc_disable(crtc);
Jesse Barnes7c063c72013-11-26 09:13:41 -0800503 mutex_unlock(&dev->mode_config.mutex);
Imre Deak7d708ee2013-04-17 14:04:50 +0300504
505 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100506 }
507
Ben Widawsky828c7902013-10-16 09:21:30 -0700508 i915_gem_suspend_gtt_mappings(dev);
509
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100510 i915_save_state(dev);
511
Chris Wilson44834a62010-08-19 16:09:23 +0100512 intel_opregion_fini(dev);
Chris Wilson28d85cd2014-03-13 11:05:02 +0000513 intel_uncore_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100514
Dave Airlie3fa016a2012-03-28 10:48:49 +0100515 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100516 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100517 console_unlock();
518
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200519 dev_priv->suspend_count++;
520
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100521 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100522}
523
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000524int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100525{
526 int error;
527
528 if (!dev || !dev->dev_private) {
529 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700530 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000531 return -ENODEV;
532 }
533
Dave Airlieb932ccb2008-02-20 10:02:20 +1000534 if (state.event == PM_EVENT_PRETHAW)
535 return 0;
536
Dave Airlie5bcf7192010-12-07 09:20:40 +1000537
538 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
539 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100540
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100541 error = i915_drm_freeze(dev);
542 if (error)
543 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544
Dave Airlieb932ccb2008-02-20 10:02:20 +1000545 if (state.event == PM_EVENT_SUSPEND) {
546 /* Shut down the device */
547 pci_disable_device(dev->pdev);
548 pci_set_power_state(dev->pdev, PCI_D3hot);
549 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000550
551 return 0;
552}
553
Jesse Barnes073f34d2012-11-02 11:13:59 -0700554void intel_console_resume(struct work_struct *work)
555{
556 struct drm_i915_private *dev_priv =
557 container_of(work, struct drm_i915_private,
558 console_resume_work);
559 struct drm_device *dev = dev_priv->dev;
560
561 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100562 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700563 console_unlock();
564}
565
Jesse Barnesbb60b962013-03-26 09:25:46 -0700566static void intel_resume_hotplug(struct drm_device *dev)
567{
568 struct drm_mode_config *mode_config = &dev->mode_config;
569 struct intel_encoder *encoder;
570
571 mutex_lock(&mode_config->mutex);
572 DRM_DEBUG_KMS("running encoder hotplug functions\n");
573
574 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
575 if (encoder->hot_plug)
576 encoder->hot_plug(encoder);
577
578 mutex_unlock(&mode_config->mutex);
579
580 /* Just fire off a uevent and let userspace tell us what to do */
581 drm_helper_hpd_irq_event(dev);
582}
583
Imre Deak76c4b252014-04-01 19:55:22 +0300584static int i915_drm_thaw_early(struct drm_device *dev)
585{
586 struct drm_i915_private *dev_priv = dev->dev_private;
587
588 intel_uncore_early_sanitize(dev);
589 intel_uncore_sanitize(dev);
590 intel_power_domains_init_hw(dev_priv);
591
592 return 0;
593}
594
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300595static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000596{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800597 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100598
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300599 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
600 restore_gtt_mappings) {
601 mutex_lock(&dev->struct_mutex);
602 i915_gem_restore_gtt_mappings(dev);
603 mutex_unlock(&dev->struct_mutex);
604 }
605
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100606 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100607 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100608
Jesse Barnes5669fca2009-02-17 15:13:31 -0800609 /* KMS EnterVT equivalent */
610 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200611 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100612 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100613
Jesse Barnes5669fca2009-02-17 15:13:31 -0800614 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100615 if (i915_gem_init_hw(dev)) {
616 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
617 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
618 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800619 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800620
Daniel Vetter15239092013-03-05 09:50:58 +0100621 /* We need working interrupts for modeset enabling ... */
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100622 drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter15239092013-03-05 09:50:58 +0100623
Chris Wilson1833b132012-05-09 11:56:28 +0100624 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700625
626 drm_modeset_lock_all(dev);
627 intel_modeset_setup_hw_state(dev, true);
628 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100629
630 /*
631 * ... but also need to make sure that hotplug processing
632 * doesn't cause havoc. Like in the driver load code we don't
633 * bother with the tiny race here where we might loose hotplug
634 * notifications.
635 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100636 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100637 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700638 /* Config may have changed between suspend and resume */
639 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800640 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800641
Chris Wilson44834a62010-08-19 16:09:23 +0100642 intel_opregion_init(dev);
643
Jesse Barnes073f34d2012-11-02 11:13:59 -0700644 /*
645 * The console lock can be pretty contented on resume due
646 * to all the printk activity. Try to keep it out of the hot
647 * path of resume if possible.
648 */
649 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100650 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700651 console_unlock();
652 } else {
653 schedule_work(&dev_priv->console_resume_work);
654 }
655
Zhang Ruib8efb172013-02-05 15:41:53 +0800656 mutex_lock(&dev_priv->modeset_restore_lock);
657 dev_priv->modeset_restore = MODESET_DONE;
658 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200659
660 intel_runtime_pm_put(dev_priv);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100661 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100662}
663
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700664static int i915_drm_thaw(struct drm_device *dev)
665{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100666 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700667 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700668
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300669 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100670}
671
Imre Deak76c4b252014-04-01 19:55:22 +0300672static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100673{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000674 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
675 return 0;
676
Imre Deak76c4b252014-04-01 19:55:22 +0300677 /*
678 * We have a resume ordering issue with the snd-hda driver also
679 * requiring our device to be power up. Due to the lack of a
680 * parent/child relationship we currently solve this with an early
681 * resume hook.
682 *
683 * FIXME: This should be solved with a special hdmi sink device or
684 * similar so that power domains can be employed.
685 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100686 if (pci_enable_device(dev->pdev))
687 return -EIO;
688
689 pci_set_master(dev->pdev);
690
Imre Deak76c4b252014-04-01 19:55:22 +0300691 return i915_drm_thaw_early(dev);
692}
693
694int i915_resume(struct drm_device *dev)
695{
696 struct drm_i915_private *dev_priv = dev->dev_private;
697 int ret;
698
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700699 /*
700 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300701 * earlier) need to restore the GTT mappings since the BIOS might clear
702 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700703 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300704 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100705 if (ret)
706 return ret;
707
708 drm_kms_helper_poll_enable(dev);
709 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000710}
711
Imre Deak76c4b252014-04-01 19:55:22 +0300712static int i915_resume_legacy(struct drm_device *dev)
713{
714 i915_resume_early(dev);
715 i915_resume(dev);
716
717 return 0;
718}
719
Ben Gamari11ed50e2009-09-14 17:48:45 -0400720/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200721 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400722 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400723 *
724 * Reset the chip. Useful if a hang is detected. Returns zero on successful
725 * reset or otherwise an error code.
726 *
727 * Procedure is fairly simple:
728 * - reset the chip using the reset reg
729 * - re-init context state
730 * - re-init hardware status page
731 * - re-init ring buffer
732 * - re-init interrupt state
733 * - re-init display
734 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200735int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400736{
Jani Nikula50227e12014-03-31 14:27:21 +0300737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100738 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700739 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400740
Jani Nikulad330a952014-01-21 11:24:25 +0200741 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000742 return 0;
743
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200744 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400745
Chris Wilson069efc12010-09-30 16:53:18 +0100746 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400747
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100748 simulated = dev_priv->gpu_error.stop_rings != 0;
749
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300750 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200751
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300752 /* Also reset the gpu hangman. */
753 if (simulated) {
754 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
755 dev_priv->gpu_error.stop_rings = 0;
756 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100757 DRM_INFO("Reset not implemented, but ignoring "
758 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300759 ret = 0;
760 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100761 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300762
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700763 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100764 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100765 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100766 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400767 }
768
769 /* Ok, now get things going again... */
770
771 /*
772 * Everything depends on having the GTT running, so we need to start
773 * there. Fortunately we don't need to do this unless we reset the
774 * chip at a PCI level.
775 *
776 * Next we need to restore the context, but we don't use those
777 * yet either...
778 *
779 * Ring buffer needs to be re-initialized in the KMS case, or if X
780 * was running at the time of the reset (i.e. we weren't VT
781 * switched away).
782 */
783 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200784 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200785 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800786
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700787 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200788 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700789 if (ret) {
790 DRM_ERROR("Failed hw init on reset %d\n", ret);
791 return ret;
792 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200793
Daniel Vettere090c532013-11-03 20:27:05 +0100794 /*
795 * FIXME: This is horribly race against concurrent pageflip and
796 * vblank wait ioctls since they can observe dev->irqs_disabled
797 * being false when they shouldn't be able to.
798 */
Ben Gamari11ed50e2009-09-14 17:48:45 -0400799 drm_irq_uninstall(dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100800 drm_irq_install(dev, dev->pdev->irq);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600801
802 /* rps/rc6 re-init is necessary to restore state lost after the
803 * reset and the re-install of drm irq. Skip for ironlake per
804 * previous concerns that it doesn't respond well to some forms
805 * of re-init after reset. */
Imre Deakdc1d0132014-04-14 20:24:28 +0300806 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300807 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600808
Daniel Vetter20afbda2012-12-11 14:05:07 +0100809 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200810 } else {
811 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400812 }
813
Ben Gamari11ed50e2009-09-14 17:48:45 -0400814 return 0;
815}
816
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800817static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500818{
Daniel Vetter01a06852012-06-25 15:58:49 +0200819 struct intel_device_info *intel_info =
820 (struct intel_device_info *) ent->driver_data;
821
Jani Nikulad330a952014-01-21 11:24:25 +0200822 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700823 DRM_INFO("This hardware requires preliminary hardware support.\n"
824 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
825 return -ENODEV;
826 }
827
Chris Wilson5fe49d82011-02-01 19:43:02 +0000828 /* Only bind to function 0 of the device. Early generations
829 * used function 1 as a placeholder for multi-head. This causes
830 * us confusion instead, especially on the systems where both
831 * functions have the same PCI-ID!
832 */
833 if (PCI_FUNC(pdev->devfn))
834 return -ENODEV;
835
Daniel Vetter24986ee2013-12-11 11:34:33 +0100836 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200837
Jordan Crousedcdb1672010-05-27 13:40:25 -0600838 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500839}
840
841static void
842i915_pci_remove(struct pci_dev *pdev)
843{
844 struct drm_device *dev = pci_get_drvdata(pdev);
845
846 drm_put_dev(dev);
847}
848
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100849static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500850{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100851 struct pci_dev *pdev = to_pci_dev(dev);
852 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500853
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100854 if (!drm_dev || !drm_dev->dev_private) {
855 dev_err(dev, "DRM not initialized, aborting suspend.\n");
856 return -ENODEV;
857 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500858
Dave Airlie5bcf7192010-12-07 09:20:40 +1000859 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
860 return 0;
861
Imre Deak76c4b252014-04-01 19:55:22 +0300862 return i915_drm_freeze(drm_dev);
863}
864
865static int i915_pm_suspend_late(struct device *dev)
866{
867 struct pci_dev *pdev = to_pci_dev(dev);
868 struct drm_device *drm_dev = pci_get_drvdata(pdev);
869
870 /*
871 * We have a suspedn ordering issue with the snd-hda driver also
872 * requiring our device to be power up. Due to the lack of a
873 * parent/child relationship we currently solve this with an late
874 * suspend hook.
875 *
876 * FIXME: This should be solved with a special hdmi sink device or
877 * similar so that power domains can be employed.
878 */
879 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
880 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500881
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100882 pci_disable_device(pdev);
883 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800884
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800885 return 0;
886}
887
Imre Deak76c4b252014-04-01 19:55:22 +0300888static int i915_pm_resume_early(struct device *dev)
889{
890 struct pci_dev *pdev = to_pci_dev(dev);
891 struct drm_device *drm_dev = pci_get_drvdata(pdev);
892
893 return i915_resume_early(drm_dev);
894}
895
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100896static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800897{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100898 struct pci_dev *pdev = to_pci_dev(dev);
899 struct drm_device *drm_dev = pci_get_drvdata(pdev);
900
901 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800902}
903
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100904static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800905{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100906 struct pci_dev *pdev = to_pci_dev(dev);
907 struct drm_device *drm_dev = pci_get_drvdata(pdev);
908
909 if (!drm_dev || !drm_dev->dev_private) {
910 dev_err(dev, "DRM not initialized, aborting suspend.\n");
911 return -ENODEV;
912 }
913
914 return i915_drm_freeze(drm_dev);
915}
916
Imre Deak76c4b252014-04-01 19:55:22 +0300917static int i915_pm_thaw_early(struct device *dev)
918{
919 struct pci_dev *pdev = to_pci_dev(dev);
920 struct drm_device *drm_dev = pci_get_drvdata(pdev);
921
922 return i915_drm_thaw_early(drm_dev);
923}
924
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100925static int i915_pm_thaw(struct device *dev)
926{
927 struct pci_dev *pdev = to_pci_dev(dev);
928 struct drm_device *drm_dev = pci_get_drvdata(pdev);
929
930 return i915_drm_thaw(drm_dev);
931}
932
933static int i915_pm_poweroff(struct device *dev)
934{
935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100937
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100938 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800939}
940
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300941static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300942{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300943 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300944
945 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300946}
947
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300948static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300949{
950 struct drm_device *dev = dev_priv->dev;
951
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300952 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300953
954 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300955}
956
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300957static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300958{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300959 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300960
961 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300962}
963
Imre Deakddeea5b2014-05-05 15:19:56 +0300964/*
965 * Save all Gunit registers that may be lost after a D3 and a subsequent
966 * S0i[R123] transition. The list of registers needing a save/restore is
967 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
968 * registers in the following way:
969 * - Driver: saved/restored by the driver
970 * - Punit : saved/restored by the Punit firmware
971 * - No, w/o marking: no need to save/restore, since the register is R/O or
972 * used internally by the HW in a way that doesn't depend
973 * keeping the content across a suspend/resume.
974 * - Debug : used for debugging
975 *
976 * We save/restore all registers marked with 'Driver', with the following
977 * exceptions:
978 * - Registers out of use, including also registers marked with 'Debug'.
979 * These have no effect on the driver's operation, so we don't save/restore
980 * them to reduce the overhead.
981 * - Registers that are fully setup by an initialization function called from
982 * the resume path. For example many clock gating and RPS/RC6 registers.
983 * - Registers that provide the right functionality with their reset defaults.
984 *
985 * TODO: Except for registers that based on the above 3 criteria can be safely
986 * ignored, we save/restore all others, practically treating the HW context as
987 * a black-box for the driver. Further investigation is needed to reduce the
988 * saved/restored registers even further, by following the same 3 criteria.
989 */
990static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
991{
992 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
993 int i;
994
995 /* GAM 0x4000-0x4770 */
996 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
997 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
998 s->arb_mode = I915_READ(ARB_MODE);
999 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1000 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1001
1002 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1003 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1004
1005 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1006 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1007
1008 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1009 s->ecochk = I915_READ(GAM_ECOCHK);
1010 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1011 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1012
1013 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1014
1015 /* MBC 0x9024-0x91D0, 0x8500 */
1016 s->g3dctl = I915_READ(VLV_G3DCTL);
1017 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1018 s->mbctl = I915_READ(GEN6_MBCTL);
1019
1020 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1021 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1022 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1023 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1024 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1025 s->rstctl = I915_READ(GEN6_RSTCTL);
1026 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1027
1028 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1029 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1030 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1031 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1032 s->ecobus = I915_READ(ECOBUS);
1033 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1034 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1035 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1036 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1037 s->rcedata = I915_READ(VLV_RCEDATA);
1038 s->spare2gh = I915_READ(VLV_SPAREG2H);
1039
1040 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1041 s->gt_imr = I915_READ(GTIMR);
1042 s->gt_ier = I915_READ(GTIER);
1043 s->pm_imr = I915_READ(GEN6_PMIMR);
1044 s->pm_ier = I915_READ(GEN6_PMIER);
1045
1046 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1047 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1048
1049 /* GT SA CZ domain, 0x100000-0x138124 */
1050 s->tilectl = I915_READ(TILECTL);
1051 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1052 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1053 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1054 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1055
1056 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1057 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1058 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1059 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1060
1061 /*
1062 * Not saving any of:
1063 * DFT, 0x9800-0x9EC0
1064 * SARB, 0xB000-0xB1FC
1065 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1066 * PCI CFG
1067 */
1068}
1069
1070static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1071{
1072 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1073 u32 val;
1074 int i;
1075
1076 /* GAM 0x4000-0x4770 */
1077 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1078 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1079 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1080 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1081 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1082
1083 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1084 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1085
1086 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1087 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1088
1089 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1090 I915_WRITE(GAM_ECOCHK, s->ecochk);
1091 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1092 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1093
1094 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1095
1096 /* MBC 0x9024-0x91D0, 0x8500 */
1097 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1098 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1099 I915_WRITE(GEN6_MBCTL, s->mbctl);
1100
1101 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1102 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1103 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1104 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1105 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1106 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1107 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1108
1109 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1110 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1111 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1112 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1113 I915_WRITE(ECOBUS, s->ecobus);
1114 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1115 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1116 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1117 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1118 I915_WRITE(VLV_RCEDATA, s->rcedata);
1119 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1120
1121 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1122 I915_WRITE(GTIMR, s->gt_imr);
1123 I915_WRITE(GTIER, s->gt_ier);
1124 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1125 I915_WRITE(GEN6_PMIER, s->pm_ier);
1126
1127 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1128 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1129
1130 /* GT SA CZ domain, 0x100000-0x138124 */
1131 I915_WRITE(TILECTL, s->tilectl);
1132 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1133 /*
1134 * Preserve the GT allow wake and GFX force clock bit, they are not
1135 * be restored, as they are used to control the s0ix suspend/resume
1136 * sequence by the caller.
1137 */
1138 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1139 val &= VLV_GTLC_ALLOWWAKEREQ;
1140 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1141 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1142
1143 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1144 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1145 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1146 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1147
1148 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1149
1150 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1151 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1152 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1153 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1154}
1155
Imre Deak650ad972014-04-18 16:35:02 +03001156int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1157{
1158 u32 val;
1159 int err;
1160
1161 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1162 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1163
1164#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1165 /* Wait for a previous force-off to settle */
1166 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001167 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001168 if (err) {
1169 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1170 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1171 return err;
1172 }
1173 }
1174
1175 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1176 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1177 if (force_on)
1178 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1179 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1180
1181 if (!force_on)
1182 return 0;
1183
Imre Deak8d4eee92014-04-14 20:24:43 +03001184 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001185 if (err)
1186 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1187 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1188
1189 return err;
1190#undef COND
1191}
1192
Imre Deakddeea5b2014-05-05 15:19:56 +03001193static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1194{
1195 u32 val;
1196 int err = 0;
1197
1198 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1199 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1200 if (allow)
1201 val |= VLV_GTLC_ALLOWWAKEREQ;
1202 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1203 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1204
1205#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1206 allow)
1207 err = wait_for(COND, 1);
1208 if (err)
1209 DRM_ERROR("timeout disabling GT waking\n");
1210 return err;
1211#undef COND
1212}
1213
1214static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1215 bool wait_for_on)
1216{
1217 u32 mask;
1218 u32 val;
1219 int err;
1220
1221 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1222 val = wait_for_on ? mask : 0;
1223#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1224 if (COND)
1225 return 0;
1226
1227 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1228 wait_for_on ? "on" : "off",
1229 I915_READ(VLV_GTLC_PW_STATUS));
1230
1231 /*
1232 * RC6 transitioning can be delayed up to 2 msec (see
1233 * valleyview_enable_rps), use 3 msec for safety.
1234 */
1235 err = wait_for(COND, 3);
1236 if (err)
1237 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1238 wait_for_on ? "on" : "off");
1239
1240 return err;
1241#undef COND
1242}
1243
1244static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1245{
1246 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1247 return;
1248
1249 DRM_ERROR("GT register access while GT waking disabled\n");
1250 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1251}
1252
1253static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1254{
1255 u32 mask;
1256 int err;
1257
1258 /*
1259 * Bspec defines the following GT well on flags as debug only, so
1260 * don't treat them as hard failures.
1261 */
1262 (void)vlv_wait_for_gt_wells(dev_priv, false);
1263
1264 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1265 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1266
1267 vlv_check_no_gt_access(dev_priv);
1268
1269 err = vlv_force_gfx_clock(dev_priv, true);
1270 if (err)
1271 goto err1;
1272
1273 err = vlv_allow_gt_wake(dev_priv, false);
1274 if (err)
1275 goto err2;
1276 vlv_save_gunit_s0ix_state(dev_priv);
1277
1278 err = vlv_force_gfx_clock(dev_priv, false);
1279 if (err)
1280 goto err2;
1281
1282 return 0;
1283
1284err2:
1285 /* For safety always re-enable waking and disable gfx clock forcing */
1286 vlv_allow_gt_wake(dev_priv, true);
1287err1:
1288 vlv_force_gfx_clock(dev_priv, false);
1289
1290 return err;
1291}
1292
1293static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1294{
1295 struct drm_device *dev = dev_priv->dev;
1296 int err;
1297 int ret;
1298
1299 /*
1300 * If any of the steps fail just try to continue, that's the best we
1301 * can do at this point. Return the first error code (which will also
1302 * leave RPM permanently disabled).
1303 */
1304 ret = vlv_force_gfx_clock(dev_priv, true);
1305
1306 vlv_restore_gunit_s0ix_state(dev_priv);
1307
1308 err = vlv_allow_gt_wake(dev_priv, true);
1309 if (!ret)
1310 ret = err;
1311
1312 err = vlv_force_gfx_clock(dev_priv, false);
1313 if (!ret)
1314 ret = err;
1315
1316 vlv_check_no_gt_access(dev_priv);
1317
1318 intel_init_clock_gating(dev);
1319 i915_gem_restore_fences(dev);
1320
1321 return ret;
1322}
1323
Paulo Zanoni97bea202014-03-07 20:12:33 -03001324static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001325{
1326 struct pci_dev *pdev = to_pci_dev(device);
1327 struct drm_device *dev = pci_get_drvdata(pdev);
1328 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001329 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001330
Imre Deakaeab0b52014-04-14 20:24:36 +03001331 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001332 return -ENODEV;
1333
Paulo Zanoni8a187452013-12-06 20:32:13 -02001334 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001335 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001336
1337 DRM_DEBUG_KMS("Suspending device\n");
1338
Imre Deak9486db62014-04-22 20:21:07 +03001339 /*
1340 * rps.work can't be rearmed here, since we get here only after making
1341 * sure the GPU is idle and the RPS freq is set to the minimum. See
1342 * intel_mark_idle().
1343 */
1344 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001345 intel_runtime_pm_disable_interrupts(dev);
1346
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001347 if (IS_GEN6(dev)) {
1348 ret = 0;
1349 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1350 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001351 } else if (IS_VALLEYVIEW(dev)) {
1352 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001353 } else {
1354 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001355 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001356 }
1357
1358 if (ret) {
1359 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1360 intel_runtime_pm_restore_interrupts(dev);
1361
1362 return ret;
1363 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001364
Paulo Zanoni48018a52013-12-13 15:22:31 -02001365 i915_gem_release_all_mmaps(dev_priv);
1366
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001367 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001368 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001369
1370 /*
1371 * current versions of firmware which depend on this opregion
1372 * notification have repurposed the D1 definition to mean
1373 * "runtime suspended" vs. what you would normally expect (D3)
1374 * to distinguish it from notifications that might be sent
1375 * via the suspend path.
1376 */
1377 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001378
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001379 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001380 return 0;
1381}
1382
Paulo Zanoni97bea202014-03-07 20:12:33 -03001383static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001384{
1385 struct pci_dev *pdev = to_pci_dev(device);
1386 struct drm_device *dev = pci_get_drvdata(pdev);
1387 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001388 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001389
1390 WARN_ON(!HAS_RUNTIME_PM(dev));
1391
1392 DRM_DEBUG_KMS("Resuming device\n");
1393
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001394 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001395 dev_priv->pm.suspended = false;
1396
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001397 if (IS_GEN6(dev)) {
1398 ret = snb_runtime_resume(dev_priv);
1399 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1400 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001401 } else if (IS_VALLEYVIEW(dev)) {
1402 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001403 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001404 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001405 ret = -ENODEV;
1406 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001407
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001408 /*
1409 * No point of rolling back things in case of an error, as the best
1410 * we can do is to hope that things will still work (and disable RPM).
1411 */
Imre Deak92b806d2014-04-14 20:24:39 +03001412 i915_gem_init_swizzling(dev);
1413 gen6_update_ring_freq(dev);
1414
Imre Deakb5478bc2014-04-14 20:24:37 +03001415 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001416 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001417
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001418 if (ret)
1419 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1420 else
1421 DRM_DEBUG_KMS("Device resumed\n");
1422
1423 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001424}
1425
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001426static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001427 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001428 .suspend_late = i915_pm_suspend_late,
1429 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001430 .resume = i915_pm_resume,
1431 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001432 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001433 .thaw = i915_pm_thaw,
1434 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001435 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001436 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001437 .runtime_suspend = intel_runtime_suspend,
1438 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001439};
1440
Laurent Pinchart78b68552012-05-17 13:27:22 +02001441static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001442 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001443 .open = drm_gem_vm_open,
1444 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001445};
1446
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001447static const struct file_operations i915_driver_fops = {
1448 .owner = THIS_MODULE,
1449 .open = drm_open,
1450 .release = drm_release,
1451 .unlocked_ioctl = drm_ioctl,
1452 .mmap = drm_gem_mmap,
1453 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001454 .read = drm_read,
1455#ifdef CONFIG_COMPAT
1456 .compat_ioctl = i915_compat_ioctl,
1457#endif
1458 .llseek = noop_llseek,
1459};
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001462 /* Don't use MTRRs here; the Xserver or userspace app should
1463 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001464 */
Eric Anholt673a3942008-07-30 12:06:12 -07001465 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001466 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001467 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1468 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001469 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001470 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001471 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001472 .lastclose = i915_driver_lastclose,
1473 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001474 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001475
1476 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1477 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001478 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001479
Dave Airliecda17382005-07-10 17:31:26 +10001480 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001481 .master_create = i915_master_create,
1482 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001483#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001484 .debugfs_init = i915_debugfs_init,
1485 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001486#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001487 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001488 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001489
1490 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1491 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1492 .gem_prime_export = i915_gem_prime_export,
1493 .gem_prime_import = i915_gem_prime_import,
1494
Dave Airlieff72145b2011-02-07 12:16:14 +10001495 .dumb_create = i915_gem_dumb_create,
1496 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001497 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001499 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001500 .name = DRIVER_NAME,
1501 .desc = DRIVER_DESC,
1502 .date = DRIVER_DATE,
1503 .major = DRIVER_MAJOR,
1504 .minor = DRIVER_MINOR,
1505 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506};
1507
Dave Airlie8410ea32010-12-15 03:16:38 +10001508static struct pci_driver i915_pci_driver = {
1509 .name = DRIVER_NAME,
1510 .id_table = pciidlist,
1511 .probe = i915_pci_probe,
1512 .remove = i915_pci_remove,
1513 .driver.pm = &i915_pm_ops,
1514};
1515
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516static int __init i915_init(void)
1517{
1518 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001519
1520 /*
1521 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1522 * explicitly disabled with the module pararmeter.
1523 *
1524 * Otherwise, just follow the parameter (defaulting to off).
1525 *
1526 * Allow optional vga_text_mode_force boot option to override
1527 * the default behavior.
1528 */
1529#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001530 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001531 driver.driver_features |= DRIVER_MODESET;
1532#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001533 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001534 driver.driver_features |= DRIVER_MODESET;
1535
1536#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001537 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001538 driver.driver_features &= ~DRIVER_MODESET;
1539#endif
1540
Daniel Vetterb30324a2013-11-13 22:11:25 +01001541 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001542 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001543#ifndef CONFIG_DRM_I915_UMS
1544 /* Silently fail loading to not upset userspace. */
1545 return 0;
1546#endif
1547 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001548
Dave Airlie8410ea32010-12-15 03:16:38 +10001549 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550}
1551
1552static void __exit i915_exit(void)
1553{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001554#ifndef CONFIG_DRM_I915_UMS
1555 if (!(driver.driver_features & DRIVER_MODESET))
1556 return; /* Never loaded a driver. */
1557#endif
1558
Dave Airlie8410ea32010-12-15 03:16:38 +10001559 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560}
1561
1562module_init(i915_init);
1563module_exit(i915_exit);
1564
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001565MODULE_AUTHOR(DRIVER_AUTHOR);
1566MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567MODULE_LICENSE("GPL and additional rights");