blob: 188b497e50768d56a3a93f2422000c03a0bcaddf [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Jesse Barnese67189ab2011-02-11 14:44:51 -0800309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
Chris Wilson4ef69c72010-09-09 15:14:28 +0100311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000316 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317}
318
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 u8 new_delay = dev_priv->cur_delay;
324
Jesse Barnes7648fa92010-05-20 14:28:11 -0700325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000337 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
Jesse Barnes7648fa92010-05-20 14:28:11 -0700344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800346
347 return;
348}
349
Chris Wilson549f7362010-10-19 11:19:32 +0100350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000354 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000360 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000361
362 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100363 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
Chris Wilson549f7362010-10-19 11:19:32 +0100365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
368}
369
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370static void gen6_pm_irq_handler(struct drm_device *dev)
371{
372 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
373 u8 new_delay = dev_priv->cur_delay;
374 u32 pm_iir;
375
376 pm_iir = I915_READ(GEN6_PMIIR);
377 if (!pm_iir)
378 return;
379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
381 if (dev_priv->cur_delay != dev_priv->max_delay)
382 new_delay = dev_priv->cur_delay + 1;
383 if (new_delay > dev_priv->max_delay)
384 new_delay = dev_priv->max_delay;
385 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
386 if (dev_priv->cur_delay != dev_priv->min_delay)
387 new_delay = dev_priv->cur_delay - 1;
388 if (new_delay < dev_priv->min_delay) {
389 new_delay = dev_priv->min_delay;
390 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
391 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
392 ((new_delay << 16) & 0x3f0000));
393 } else {
394 /* Make sure we continue to get down interrupts
395 * until we hit the minimum frequency */
396 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
397 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
398 }
399
400 }
401
402 gen6_set_rps(dev, new_delay);
403 dev_priv->cur_delay = new_delay;
404
405 I915_WRITE(GEN6_PMIIR, pm_iir);
406}
407
Jesse Barnes776ad802011-01-04 15:09:39 -0800408static void pch_irq_handler(struct drm_device *dev)
409{
410 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
411 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800412 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800413
414 pch_iir = I915_READ(SDEIIR);
415
416 if (pch_iir & SDE_AUDIO_POWER_MASK)
417 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
418 (pch_iir & SDE_AUDIO_POWER_MASK) >>
419 SDE_AUDIO_POWER_SHIFT);
420
421 if (pch_iir & SDE_GMBUS)
422 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
423
424 if (pch_iir & SDE_AUDIO_HDCP_MASK)
425 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
426
427 if (pch_iir & SDE_AUDIO_TRANS_MASK)
428 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
429
430 if (pch_iir & SDE_POISON)
431 DRM_ERROR("PCH poison interrupt\n");
432
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800433 if (pch_iir & SDE_FDI_MASK)
434 for_each_pipe(pipe)
435 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
436 pipe_name(pipe),
437 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800438
439 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
440 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
441
442 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
443 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
444
445 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
446 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
447 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
448 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
449}
450
Chris Wilson995b6762010-08-20 13:23:26 +0100451static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800452{
453 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
454 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800455 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100456 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800457 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100458 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
459
460 if (IS_GEN6(dev))
461 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800462
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000463 /* disable master interrupt before clearing iir */
464 de_ier = I915_READ(DEIER);
465 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000466 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000467
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800468 de_iir = I915_READ(DEIIR);
469 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000470 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800471 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800472
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800473 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
474 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800475 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800476
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100477 if (HAS_PCH_CPT(dev))
478 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
479 else
480 hotplug_mask = SDE_HOTPLUG_MASK;
481
Zou Nan haic7c85102010-01-15 10:29:06 +0800482 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800483
Zou Nan haic7c85102010-01-15 10:29:06 +0800484 if (dev->primary->master) {
485 master_priv = dev->primary->master->driver_priv;
486 if (master_priv->sarea_priv)
487 master_priv->sarea_priv->last_dispatch =
488 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800489 }
490
Chris Wilsonc6df5412010-12-15 09:56:50 +0000491 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000492 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100493 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000494 notify_ring(dev, &dev_priv->ring[VCS]);
495 if (gt_iir & GT_BLT_USER_INTERRUPT)
496 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800497
498 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100499 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800500
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800501 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800502 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100503 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800504 }
505
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800506 if (de_iir & DE_PLANEB_FLIP_DONE) {
507 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100508 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800509 }
Li Pengc062df62010-01-23 00:12:58 +0800510
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800511 if (de_iir & DE_PIPEA_VBLANK)
512 drm_handle_vblank(dev, 0);
513
514 if (de_iir & DE_PIPEB_VBLANK)
515 drm_handle_vblank(dev, 1);
516
Zou Nan haic7c85102010-01-15 10:29:06 +0800517 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800518 if (de_iir & DE_PCH_EVENT) {
519 if (pch_iir & hotplug_mask)
520 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
521 pch_irq_handler(dev);
522 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800523
Jesse Barnesf97108d2010-01-29 11:27:07 -0800524 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700525 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800526 i915_handle_rps_change(dev);
527 }
528
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800529 if (IS_GEN6(dev))
530 gen6_pm_irq_handler(dev);
531
Zou Nan haic7c85102010-01-15 10:29:06 +0800532 /* should clear PCH hotplug event before clear CPU irq */
533 I915_WRITE(SDEIIR, pch_iir);
534 I915_WRITE(GTIIR, gt_iir);
535 I915_WRITE(DEIIR, de_iir);
536
537done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000538 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000539 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000540
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800541 return ret;
542}
543
Jesse Barnes8a905232009-07-11 16:48:03 -0400544/**
545 * i915_error_work_func - do process context error handling work
546 * @work: work struct
547 *
548 * Fire an error uevent so userspace can see that a hang or error
549 * was detected.
550 */
551static void i915_error_work_func(struct work_struct *work)
552{
553 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
554 error_work);
555 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400556 char *error_event[] = { "ERROR=1", NULL };
557 char *reset_event[] = { "RESET=1", NULL };
558 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400559
Ben Gamarif316a422009-09-14 17:48:46 -0400560 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400561
Ben Gamariba1234d2009-09-14 17:48:47 -0400562 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100563 DRM_DEBUG_DRIVER("resetting chip\n");
564 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
565 if (!i915_reset(dev, GRDOM_RENDER)) {
566 atomic_set(&dev_priv->mm.wedged, 0);
567 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400568 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100569 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400570 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400571}
572
Chris Wilson3bd3c932010-08-19 08:19:30 +0100573#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000574static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000575i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000576 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000577{
578 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000579 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100580 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000581
Chris Wilson05394f32010-11-08 19:18:58 +0000582 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000583 return NULL;
584
Chris Wilson05394f32010-11-08 19:18:58 +0000585 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000586
587 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
588 if (dst == NULL)
589 return NULL;
590
Chris Wilson05394f32010-11-08 19:18:58 +0000591 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000592 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700593 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100594 void __iomem *s;
595 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700596
Chris Wilsone56660d2010-08-07 11:01:26 +0100597 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000598 if (d == NULL)
599 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100600
Andrew Morton788885a2010-05-11 14:07:05 -0700601 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100602 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700603 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100604 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700605 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700606 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100607
Chris Wilson9df30792010-02-18 10:24:56 +0000608 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100609
610 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000611 }
612 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000613 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000614
615 return dst;
616
617unwind:
618 while (page--)
619 kfree(dst->pages[page]);
620 kfree(dst);
621 return NULL;
622}
623
624static void
625i915_error_object_free(struct drm_i915_error_object *obj)
626{
627 int page;
628
629 if (obj == NULL)
630 return;
631
632 for (page = 0; page < obj->page_count; page++)
633 kfree(obj->pages[page]);
634
635 kfree(obj);
636}
637
638static void
639i915_error_state_free(struct drm_device *dev,
640 struct drm_i915_error_state *error)
641{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000642 int i;
643
644 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
645 i915_error_object_free(error->batchbuffer[i]);
646
647 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
648 i915_error_object_free(error->ringbuffer[i]);
649
Chris Wilson9df30792010-02-18 10:24:56 +0000650 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100651 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000652 kfree(error);
653}
654
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000655static u32 capture_bo_list(struct drm_i915_error_buffer *err,
656 int count,
657 struct list_head *head)
658{
659 struct drm_i915_gem_object *obj;
660 int i = 0;
661
662 list_for_each_entry(obj, head, mm_list) {
663 err->size = obj->base.size;
664 err->name = obj->base.name;
665 err->seqno = obj->last_rendering_seqno;
666 err->gtt_offset = obj->gtt_offset;
667 err->read_domains = obj->base.read_domains;
668 err->write_domain = obj->base.write_domain;
669 err->fence_reg = obj->fence_reg;
670 err->pinned = 0;
671 if (obj->pin_count > 0)
672 err->pinned = 1;
673 if (obj->user_pin_count > 0)
674 err->pinned = -1;
675 err->tiling = obj->tiling_mode;
676 err->dirty = obj->dirty;
677 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000678 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000679 err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000680
681 if (++i == count)
682 break;
683
684 err++;
685 }
686
687 return i;
688}
689
Chris Wilson748ebc62010-10-24 10:28:47 +0100690static void i915_gem_record_fences(struct drm_device *dev,
691 struct drm_i915_error_state *error)
692{
693 struct drm_i915_private *dev_priv = dev->dev_private;
694 int i;
695
696 /* Fences */
697 switch (INTEL_INFO(dev)->gen) {
698 case 6:
699 for (i = 0; i < 16; i++)
700 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
701 break;
702 case 5:
703 case 4:
704 for (i = 0; i < 16; i++)
705 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
706 break;
707 case 3:
708 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
709 for (i = 0; i < 8; i++)
710 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
711 case 2:
712 for (i = 0; i < 8; i++)
713 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
714 break;
715
716 }
717}
718
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000719static struct drm_i915_error_object *
720i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
721 struct intel_ring_buffer *ring)
722{
723 struct drm_i915_gem_object *obj;
724 u32 seqno;
725
726 if (!ring->get_seqno)
727 return NULL;
728
729 seqno = ring->get_seqno(ring);
730 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
731 if (obj->ring != ring)
732 continue;
733
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000734 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000735 continue;
736
737 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
738 continue;
739
740 /* We need to copy these to an anonymous buffer as the simplest
741 * method to avoid being overwritten by userspace.
742 */
743 return i915_error_object_create(dev_priv, obj);
744 }
745
746 return NULL;
747}
748
Jesse Barnes8a905232009-07-11 16:48:03 -0400749/**
750 * i915_capture_error_state - capture an error record for later analysis
751 * @dev: drm device
752 *
753 * Should be called when an error is detected (either a hang or an error
754 * interrupt) to capture error state from the time of the error. Fills
755 * out a structure which becomes available in debugfs for user level tools
756 * to pick up.
757 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700758static void i915_capture_error_state(struct drm_device *dev)
759{
760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700762 struct drm_i915_error_state *error;
763 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800764 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700765
766 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000767 error = dev_priv->first_error;
768 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
769 if (error)
770 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700771
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800772 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700773 error = kmalloc(sizeof(*error), GFP_ATOMIC);
774 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000775 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
776 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700777 }
778
Chris Wilsonb6f78332011-02-01 14:15:55 +0000779 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
780 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100781
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000782 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700783 error->eir = I915_READ(EIR);
784 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800785 for_each_pipe(pipe)
786 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700787 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100788 error->error = 0;
789 if (INTEL_INFO(dev)->gen >= 6) {
790 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100791
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100792 error->bcs_acthd = I915_READ(BCS_ACTHD);
793 error->bcs_ipehr = I915_READ(BCS_IPEHR);
794 error->bcs_ipeir = I915_READ(BCS_IPEIR);
795 error->bcs_instdone = I915_READ(BCS_INSTDONE);
796 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000797 if (dev_priv->ring[BCS].get_seqno)
798 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100799
800 error->vcs_acthd = I915_READ(VCS_ACTHD);
801 error->vcs_ipehr = I915_READ(VCS_IPEHR);
802 error->vcs_ipeir = I915_READ(VCS_IPEIR);
803 error->vcs_instdone = I915_READ(VCS_INSTDONE);
804 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000805 if (dev_priv->ring[VCS].get_seqno)
806 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100807 }
808 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700809 error->ipeir = I915_READ(IPEIR_I965);
810 error->ipehr = I915_READ(IPEHR_I965);
811 error->instdone = I915_READ(INSTDONE_I965);
812 error->instps = I915_READ(INSTPS);
813 error->instdone1 = I915_READ(INSTDONE1);
814 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000815 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100816 } else {
817 error->ipeir = I915_READ(IPEIR);
818 error->ipehr = I915_READ(IPEHR);
819 error->instdone = I915_READ(INSTDONE);
820 error->acthd = I915_READ(ACTHD);
821 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000822 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100823 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000824
Chris Wilsone2f973d2011-01-27 19:15:11 +0000825 /* Record the active batch and ring buffers */
826 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000827 error->batchbuffer[i] =
828 i915_error_first_batchbuffer(dev_priv,
829 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000830
Chris Wilsone2f973d2011-01-27 19:15:11 +0000831 error->ringbuffer[i] =
832 i915_error_object_create(dev_priv,
833 dev_priv->ring[i].obj);
834 }
Chris Wilson9df30792010-02-18 10:24:56 +0000835
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000836 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000837 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000838 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000839
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000840 i = 0;
841 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
842 i++;
843 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000844 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000845 i++;
846 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000847
Chris Wilson8e934db2011-01-24 12:34:00 +0000848 error->active_bo = NULL;
849 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000850 if (i) {
851 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000852 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000853 if (error->active_bo)
854 error->pinned_bo =
855 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700856 }
857
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000858 if (error->active_bo)
859 error->active_bo_count =
860 capture_bo_list(error->active_bo,
861 error->active_bo_count,
862 &dev_priv->mm.active_list);
863
864 if (error->pinned_bo)
865 error->pinned_bo_count =
866 capture_bo_list(error->pinned_bo,
867 error->pinned_bo_count,
868 &dev_priv->mm.pinned_list);
869
Jesse Barnes8a905232009-07-11 16:48:03 -0400870 do_gettimeofday(&error->time);
871
Chris Wilson6ef3d422010-08-04 20:26:07 +0100872 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000873 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100874
Chris Wilson9df30792010-02-18 10:24:56 +0000875 spin_lock_irqsave(&dev_priv->error_lock, flags);
876 if (dev_priv->first_error == NULL) {
877 dev_priv->first_error = error;
878 error = NULL;
879 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700880 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000881
882 if (error)
883 i915_error_state_free(dev, error);
884}
885
886void i915_destroy_error_state(struct drm_device *dev)
887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
889 struct drm_i915_error_state *error;
890
891 spin_lock(&dev_priv->error_lock);
892 error = dev_priv->first_error;
893 dev_priv->first_error = NULL;
894 spin_unlock(&dev_priv->error_lock);
895
896 if (error)
897 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700898}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100899#else
900#define i915_capture_error_state(x)
901#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700902
Chris Wilson35aed2e2010-05-27 13:18:12 +0100903static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400904{
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800907 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -0400908
Chris Wilson35aed2e2010-05-27 13:18:12 +0100909 if (!eir)
910 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400911
912 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
913 eir);
914
915 if (IS_G4X(dev)) {
916 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
917 u32 ipeir = I915_READ(IPEIR_I965);
918
919 printk(KERN_ERR " IPEIR: 0x%08x\n",
920 I915_READ(IPEIR_I965));
921 printk(KERN_ERR " IPEHR: 0x%08x\n",
922 I915_READ(IPEHR_I965));
923 printk(KERN_ERR " INSTDONE: 0x%08x\n",
924 I915_READ(INSTDONE_I965));
925 printk(KERN_ERR " INSTPS: 0x%08x\n",
926 I915_READ(INSTPS));
927 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
928 I915_READ(INSTDONE1));
929 printk(KERN_ERR " ACTHD: 0x%08x\n",
930 I915_READ(ACTHD_I965));
931 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000932 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400933 }
934 if (eir & GM45_ERROR_PAGE_TABLE) {
935 u32 pgtbl_err = I915_READ(PGTBL_ER);
936 printk(KERN_ERR "page table error\n");
937 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
938 pgtbl_err);
939 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000940 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400941 }
942 }
943
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100944 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400945 if (eir & I915_ERROR_PAGE_TABLE) {
946 u32 pgtbl_err = I915_READ(PGTBL_ER);
947 printk(KERN_ERR "page table error\n");
948 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
949 pgtbl_err);
950 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000951 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400952 }
953 }
954
955 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800956 printk(KERN_ERR "memory refresh error:\n");
957 for_each_pipe(pipe)
958 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
959 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -0400960 /* pipestat has already been acked */
961 }
962 if (eir & I915_ERROR_INSTRUCTION) {
963 printk(KERN_ERR "instruction error\n");
964 printk(KERN_ERR " INSTPM: 0x%08x\n",
965 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100966 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400967 u32 ipeir = I915_READ(IPEIR);
968
969 printk(KERN_ERR " IPEIR: 0x%08x\n",
970 I915_READ(IPEIR));
971 printk(KERN_ERR " IPEHR: 0x%08x\n",
972 I915_READ(IPEHR));
973 printk(KERN_ERR " INSTDONE: 0x%08x\n",
974 I915_READ(INSTDONE));
975 printk(KERN_ERR " ACTHD: 0x%08x\n",
976 I915_READ(ACTHD));
977 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000978 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400979 } else {
980 u32 ipeir = I915_READ(IPEIR_I965);
981
982 printk(KERN_ERR " IPEIR: 0x%08x\n",
983 I915_READ(IPEIR_I965));
984 printk(KERN_ERR " IPEHR: 0x%08x\n",
985 I915_READ(IPEHR_I965));
986 printk(KERN_ERR " INSTDONE: 0x%08x\n",
987 I915_READ(INSTDONE_I965));
988 printk(KERN_ERR " INSTPS: 0x%08x\n",
989 I915_READ(INSTPS));
990 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
991 I915_READ(INSTDONE1));
992 printk(KERN_ERR " ACTHD: 0x%08x\n",
993 I915_READ(ACTHD_I965));
994 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000995 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400996 }
997 }
998
999 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001000 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001001 eir = I915_READ(EIR);
1002 if (eir) {
1003 /*
1004 * some errors might have become stuck,
1005 * mask them.
1006 */
1007 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1008 I915_WRITE(EMR, I915_READ(EMR) | eir);
1009 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1010 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001011}
1012
1013/**
1014 * i915_handle_error - handle an error interrupt
1015 * @dev: drm device
1016 *
1017 * Do some basic checking of regsiter state at error interrupt time and
1018 * dump it to the syslog. Also call i915_capture_error_state() to make
1019 * sure we get a record and make it available in debugfs. Fire a uevent
1020 * so userspace knows something bad happened (should trigger collection
1021 * of a ring dump etc.).
1022 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001023void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001024{
1025 struct drm_i915_private *dev_priv = dev->dev_private;
1026
1027 i915_capture_error_state(dev);
1028 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001029
Ben Gamariba1234d2009-09-14 17:48:47 -04001030 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001031 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001032 atomic_set(&dev_priv->mm.wedged, 1);
1033
Ben Gamari11ed50e2009-09-14 17:48:45 -04001034 /*
1035 * Wakeup waiting processes so they don't hang
1036 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001037 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001038 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001039 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001040 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001041 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001042 }
1043
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001044 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001045}
1046
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001047static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1048{
1049 drm_i915_private_t *dev_priv = dev->dev_private;
1050 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001052 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001053 struct intel_unpin_work *work;
1054 unsigned long flags;
1055 bool stall_detected;
1056
1057 /* Ignore early vblank irqs */
1058 if (intel_crtc == NULL)
1059 return;
1060
1061 spin_lock_irqsave(&dev->event_lock, flags);
1062 work = intel_crtc->unpin_work;
1063
1064 if (work == NULL || work->pending || !work->enable_stall_check) {
1065 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1066 spin_unlock_irqrestore(&dev->event_lock, flags);
1067 return;
1068 }
1069
1070 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001071 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001072 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001073 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001074 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001075 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001076 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001077 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001078 crtc->y * crtc->fb->pitch +
1079 crtc->x * crtc->fb->bits_per_pixel/8);
1080 }
1081
1082 spin_unlock_irqrestore(&dev->event_lock, flags);
1083
1084 if (stall_detected) {
1085 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1086 intel_prepare_page_flip(dev, intel_crtc->plane);
1087 }
1088}
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1091{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001092 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001094 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001095 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001096 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001097 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001098 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001099 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001100 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001101 int ret = IRQ_NONE, pipe;
1102 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001103
Eric Anholt630681d2008-10-06 15:14:12 -07001104 atomic_inc(&dev_priv->irq_received);
1105
Eric Anholtbad720f2009-10-22 16:11:14 -07001106 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001107 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001108
Eric Anholted4cb412008-07-29 12:10:39 -07001109 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001110
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001111 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001112 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001113 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001114 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Keith Packard05eff842008-11-19 14:03:05 -08001116 for (;;) {
1117 irq_received = iir != 0;
1118
1119 /* Can't rely on pipestat interrupt bit in iir as it might
1120 * have been cleared after the pipestat interrupt was received.
1121 * It doesn't set the bit in iir again, but it still produces
1122 * interrupts (for non-MSI).
1123 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001124 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001125 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001126 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001127
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001128 for_each_pipe(pipe) {
1129 int reg = PIPESTAT(pipe);
1130 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001131
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001132 /*
1133 * Clear the PIPE*STAT regs before the IIR
1134 */
1135 if (pipe_stats[pipe] & 0x8000ffff) {
1136 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1137 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1138 pipe_name(pipe));
1139 I915_WRITE(reg, pipe_stats[pipe]);
1140 irq_received = 1;
1141 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001142 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001143 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001144
1145 if (!irq_received)
1146 break;
1147
1148 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Jesse Barnes5ca58282009-03-31 14:11:15 -07001150 /* Consume port. Then clear IIR or we'll miss events */
1151 if ((I915_HAS_HOTPLUG(dev)) &&
1152 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1153 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1154
Zhao Yakui44d98a62009-10-09 11:39:40 +08001155 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001156 hotplug_status);
1157 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001158 queue_work(dev_priv->wq,
1159 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001160
1161 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1162 I915_READ(PORT_HOTPLUG_STAT);
1163 }
1164
Eric Anholtcdfbc412008-11-04 15:50:30 -08001165 I915_WRITE(IIR, iir);
1166 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001167
Dave Airlie7c1c2872008-11-28 14:22:24 +10001168 if (dev->primary->master) {
1169 master_priv = dev->primary->master->driver_priv;
1170 if (master_priv->sarea_priv)
1171 master_priv->sarea_priv->last_dispatch =
1172 READ_BREADCRUMB(dev_priv);
1173 }
Keith Packard7c463582008-11-04 02:03:27 -08001174
Chris Wilson549f7362010-10-19 11:19:32 +01001175 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001176 notify_ring(dev, &dev_priv->ring[RCS]);
1177 if (iir & I915_BSD_USER_INTERRUPT)
1178 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001179
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001180 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001181 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001182 if (dev_priv->flip_pending_is_done)
1183 intel_finish_page_flip_plane(dev, 0);
1184 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001185
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001186 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001187 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001188 if (dev_priv->flip_pending_is_done)
1189 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001190 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001191
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 for_each_pipe(pipe) {
1193 if (pipe_stats[pipe] & vblank_status &&
1194 drm_handle_vblank(dev, pipe)) {
1195 vblank++;
1196 if (!dev_priv->flip_pending_is_done) {
1197 i915_pageflip_stall_check(dev, pipe);
1198 intel_finish_page_flip(dev, pipe);
1199 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001200 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201
1202 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1203 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard7c463582008-11-04 02:03:27 -08001206
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001207 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001208 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001209
Eric Anholtcdfbc412008-11-04 15:50:30 -08001210 /* With MSI, interrupts are only generated when iir
1211 * transitions from zero to nonzero. If another bit got
1212 * set while we were handling the existing iir bits, then
1213 * we would never get another interrupt.
1214 *
1215 * This is fine on non-MSI as well, as if we hit this path
1216 * we avoid exiting the interrupt handler only to generate
1217 * another one.
1218 *
1219 * Note that for MSI this could cause a stray interrupt report
1220 * if an interrupt landed in the time between writing IIR and
1221 * the posting read. This should be rare enough to never
1222 * trigger the 99% of 100,000 interrupts test for disabling
1223 * stray interrupts.
1224 */
1225 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001226 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001227
Keith Packard05eff842008-11-19 14:03:05 -08001228 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229}
1230
Dave Airlieaf6061a2008-05-07 12:15:39 +10001231static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
1233 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001234 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 i915_kernel_lost_context(dev);
1237
Zhao Yakui44d98a62009-10-09 11:39:40 +08001238 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001240 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001241 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001242 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001243 if (master_priv->sarea_priv)
1244 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001245
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001246 if (BEGIN_LP_RING(4) == 0) {
1247 OUT_RING(MI_STORE_DWORD_INDEX);
1248 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1249 OUT_RING(dev_priv->counter);
1250 OUT_RING(MI_USER_INTERRUPT);
1251 ADVANCE_LP_RING();
1252 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001253
Alan Hourihanec29b6692006-08-12 16:29:24 +10001254 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255}
1256
Dave Airlie84b1fd12007-07-11 15:53:27 +10001257static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
1259 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001260 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Zhao Yakui44d98a62009-10-09 11:39:40 +08001264 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 READ_BREADCRUMB(dev_priv));
1266
Eric Anholted4cb412008-07-29 12:10:39 -07001267 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001268 if (master_priv->sarea_priv)
1269 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Dave Airlie7c1c2872008-11-28 14:22:24 +10001273 if (master_priv->sarea_priv)
1274 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001276 if (ring->irq_get(ring)) {
1277 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1278 READ_BREADCRUMB(dev_priv) >= irq_nr);
1279 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001280 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1281 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Eric Anholt20caafa2007-08-25 19:22:43 +10001283 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001284 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1286 }
1287
Dave Airlieaf6061a2008-05-07 12:15:39 +10001288 return ret;
1289}
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291/* Needs the lock as it touches the ring.
1292 */
Eric Anholtc153f452007-09-03 12:06:45 +10001293int i915_irq_emit(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001297 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 int result;
1299
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001300 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001301 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001302 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 }
Eric Anholt299eb932009-02-24 22:14:12 -08001304
1305 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1306
Eric Anholt546b0972008-09-01 16:45:29 -07001307 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001309 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Eric Anholtc153f452007-09-03 12:06:45 +10001311 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001313 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 }
1315
1316 return 0;
1317}
1318
1319/* Doesn't need the hardware lock.
1320 */
Eric Anholtc153f452007-09-03 12:06:45 +10001321int i915_irq_wait(struct drm_device *dev, void *data,
1322 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001325 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001328 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001329 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 }
1331
Eric Anholtc153f452007-09-03 12:06:45 +10001332 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333}
1334
Keith Packard42f52ef2008-10-18 19:39:29 -07001335/* Called from drm generic code, passed 'crtc' which
1336 * we use as a pipe index
1337 */
1338int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001339{
1340 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001341 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001342
Chris Wilson5eddb702010-09-11 13:48:45 +01001343 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001344 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001345
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001347 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001348 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001349 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001350 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001351 i915_enable_pipestat(dev_priv, pipe,
1352 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001353 else
Keith Packard7c463582008-11-04 02:03:27 -08001354 i915_enable_pipestat(dev_priv, pipe,
1355 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001356
1357 /* maintain vblank delivery even in deep C-states */
1358 if (dev_priv->info->gen == 3)
1359 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001360 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001361
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001362 return 0;
1363}
1364
Keith Packard42f52ef2008-10-18 19:39:29 -07001365/* Called from drm generic code, passed 'crtc' which
1366 * we use as a pipe index
1367 */
1368void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001369{
1370 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001371 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001372
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001373 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001374 if (dev_priv->info->gen == 3)
1375 I915_WRITE(INSTPM,
1376 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1377
Eric Anholtbad720f2009-10-22 16:11:14 -07001378 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001379 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001380 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1381 else
1382 i915_disable_pipestat(dev_priv, pipe,
1383 PIPE_VBLANK_INTERRUPT_ENABLE |
1384 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001385 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001386}
1387
Dave Airlie702880f2006-06-24 17:07:34 +10001388/* Set the vblank monitor pipe
1389 */
Eric Anholtc153f452007-09-03 12:06:45 +10001390int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1391 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001392{
Dave Airlie702880f2006-06-24 17:07:34 +10001393 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001394
1395 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001396 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001397 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001398 }
1399
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001400 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001401}
1402
Eric Anholtc153f452007-09-03 12:06:45 +10001403int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1404 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001405{
Dave Airlie702880f2006-06-24 17:07:34 +10001406 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001407 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001408
1409 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001410 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001411 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001412 }
1413
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001414 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001415
Dave Airlie702880f2006-06-24 17:07:34 +10001416 return 0;
1417}
1418
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001419/**
1420 * Schedule buffer swap at given vertical blank.
1421 */
Eric Anholtc153f452007-09-03 12:06:45 +10001422int i915_vblank_swap(struct drm_device *dev, void *data,
1423 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001424{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001425 /* The delayed swap mechanism was fundamentally racy, and has been
1426 * removed. The model was that the client requested a delayed flip/swap
1427 * from the kernel, then waited for vblank before continuing to perform
1428 * rendering. The problem was that the kernel might wake the client
1429 * up before it dispatched the vblank swap (since the lock has to be
1430 * held while touching the ringbuffer), in which case the client would
1431 * clear and start the next frame before the swap occurred, and
1432 * flicker would occur in addition to likely missing the vblank.
1433 *
1434 * In the absence of this ioctl, userland falls back to a correct path
1435 * of waiting for a vblank, then dispatching the swap on its own.
1436 * Context switching to userland and back is plenty fast enough for
1437 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001438 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001439 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001440}
1441
Chris Wilson893eead2010-10-27 14:44:35 +01001442static u32
1443ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001444{
Chris Wilson893eead2010-10-27 14:44:35 +01001445 return list_entry(ring->request_list.prev,
1446 struct drm_i915_gem_request, list)->seqno;
1447}
1448
1449static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1450{
1451 if (list_empty(&ring->request_list) ||
1452 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1453 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001454 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001455 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1456 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001457 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001458 ring->get_seqno(ring));
1459 wake_up_all(&ring->irq_queue);
1460 *err = true;
1461 }
1462 return true;
1463 }
1464 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001465}
1466
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001467static bool kick_ring(struct intel_ring_buffer *ring)
1468{
1469 struct drm_device *dev = ring->dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471 u32 tmp = I915_READ_CTL(ring);
1472 if (tmp & RING_WAIT) {
1473 DRM_ERROR("Kicking stuck wait on %s\n",
1474 ring->name);
1475 I915_WRITE_CTL(ring, tmp);
1476 return true;
1477 }
1478 if (IS_GEN6(dev) &&
1479 (tmp & RING_WAIT_SEMAPHORE)) {
1480 DRM_ERROR("Kicking stuck semaphore on %s\n",
1481 ring->name);
1482 I915_WRITE_CTL(ring, tmp);
1483 return true;
1484 }
1485 return false;
1486}
1487
Ben Gamarif65d9422009-09-14 17:48:44 -04001488/**
1489 * This is called when the chip hasn't reported back with completed
1490 * batchbuffers in a long time. The first time this is called we simply record
1491 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1492 * again, we assume the chip is wedged and try to fix it.
1493 */
1494void i915_hangcheck_elapsed(unsigned long data)
1495{
1496 struct drm_device *dev = (struct drm_device *)data;
1497 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001498 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001499 bool err = false;
1500
1501 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001502 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1503 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1504 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001505 dev_priv->hangcheck_count = 0;
1506 if (err)
1507 goto repeat;
1508 return;
1509 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001510
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001511 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001512 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001513 instdone = I915_READ(INSTDONE);
1514 instdone1 = 0;
1515 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001516 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001517 instdone = I915_READ(INSTDONE_I965);
1518 instdone1 = I915_READ(INSTDONE1);
1519 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001520
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001521 if (dev_priv->last_acthd == acthd &&
1522 dev_priv->last_instdone == instdone &&
1523 dev_priv->last_instdone1 == instdone1) {
1524 if (dev_priv->hangcheck_count++ > 1) {
1525 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001526
1527 if (!IS_GEN2(dev)) {
1528 /* Is the chip hanging on a WAIT_FOR_EVENT?
1529 * If so we can simply poke the RB_WAIT bit
1530 * and break the hang. This should work on
1531 * all but the second generation chipsets.
1532 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001533
1534 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001535 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001536
1537 if (HAS_BSD(dev) &&
1538 kick_ring(&dev_priv->ring[VCS]))
1539 goto repeat;
1540
1541 if (HAS_BLT(dev) &&
1542 kick_ring(&dev_priv->ring[BCS]))
1543 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001544 }
1545
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001546 i915_handle_error(dev, true);
1547 return;
1548 }
1549 } else {
1550 dev_priv->hangcheck_count = 0;
1551
1552 dev_priv->last_acthd = acthd;
1553 dev_priv->last_instdone = instdone;
1554 dev_priv->last_instdone1 = instdone1;
1555 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001556
Chris Wilson893eead2010-10-27 14:44:35 +01001557repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001558 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001559 mod_timer(&dev_priv->hangcheck_timer,
1560 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001561}
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563/* drm_dma.h hooks
1564*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001565static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001566{
1567 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1568
1569 I915_WRITE(HWSTAM, 0xeffe);
1570
1571 /* XXX hotplug from PCH */
1572
1573 I915_WRITE(DEIMR, 0xffffffff);
1574 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001575 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001576
1577 /* and GT */
1578 I915_WRITE(GTIMR, 0xffffffff);
1579 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001580 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001581
1582 /* south display irq */
1583 I915_WRITE(SDEIMR, 0xffffffff);
1584 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001585 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001586}
1587
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001588static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001589{
1590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1591 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001592 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1593 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001594 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001595 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001596
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001597 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001598
1599 /* should always can generate irq */
1600 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001601 I915_WRITE(DEIMR, dev_priv->irq_mask);
1602 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001603 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001604
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001606
1607 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001608 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001609
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610 if (IS_GEN6(dev))
1611 render_irqs =
1612 GT_USER_INTERRUPT |
1613 GT_GEN6_BSD_USER_INTERRUPT |
1614 GT_BLT_USER_INTERRUPT;
1615 else
1616 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001617 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001618 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001619 GT_BSD_USER_INTERRUPT;
1620 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001621 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001622
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001623 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001624 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1625 SDE_PORTB_HOTPLUG_CPT |
1626 SDE_PORTC_HOTPLUG_CPT |
1627 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001628 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001629 hotplug_mask = (SDE_CRT_HOTPLUG |
1630 SDE_PORTB_HOTPLUG |
1631 SDE_PORTC_HOTPLUG |
1632 SDE_PORTD_HOTPLUG |
1633 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001634 }
1635
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001636 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001637
1638 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001639 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1640 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001641 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001642
Jesse Barnesf97108d2010-01-29 11:27:07 -08001643 if (IS_IRONLAKE_M(dev)) {
1644 /* Clear & enable PCU event interrupts */
1645 I915_WRITE(DEIIR, DE_PCU_EVENT);
1646 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1647 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1648 }
1649
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001650 return 0;
1651}
1652
Dave Airlie84b1fd12007-07-11 15:53:27 +10001653void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
1655 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001656 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Jesse Barnes79e53942008-11-07 14:24:08 -08001658 atomic_set(&dev_priv->irq_received, 0);
1659
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001660 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001661 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001662
Eric Anholtbad720f2009-10-22 16:11:14 -07001663 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001664 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001665 return;
1666 }
1667
Jesse Barnes5ca58282009-03-31 14:11:15 -07001668 if (I915_HAS_HOTPLUG(dev)) {
1669 I915_WRITE(PORT_HOTPLUG_EN, 0);
1670 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1671 }
1672
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001673 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001674 for_each_pipe(pipe)
1675 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001676 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001677 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001678 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679}
1680
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001681/*
1682 * Must be called after intel_modeset_init or hotplug interrupts won't be
1683 * enabled correctly.
1684 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001685int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686{
1687 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001688 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001689 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001690
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001691 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001692 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001693 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001694 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001695 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001696
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001697 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001698
Eric Anholtbad720f2009-10-22 16:11:14 -07001699 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001700 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001701
Keith Packard7c463582008-11-04 02:03:27 -08001702 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001703 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001704
Keith Packard7c463582008-11-04 02:03:27 -08001705 dev_priv->pipestat[0] = 0;
1706 dev_priv->pipestat[1] = 0;
1707
Jesse Barnes5ca58282009-03-31 14:11:15 -07001708 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001709 /* Enable in IER... */
1710 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1711 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001712 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001713 }
1714
1715 /*
1716 * Enable some error detection, note the instruction error mask
1717 * bit is reserved, so we leave it masked.
1718 */
1719 if (IS_G4X(dev)) {
1720 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1721 GM45_ERROR_MEM_PRIV |
1722 GM45_ERROR_CP_PRIV |
1723 I915_ERROR_MEMORY_REFRESH);
1724 } else {
1725 error_mask = ~(I915_ERROR_PAGE_TABLE |
1726 I915_ERROR_MEMORY_REFRESH);
1727 }
1728 I915_WRITE(EMR, error_mask);
1729
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001730 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001731 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001732 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001733
1734 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001735 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1736
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001737 /* Note HDMI and DP share bits */
1738 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1739 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1740 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1741 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1742 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1743 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1744 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1745 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1746 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1747 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001748 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001749 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001750
1751 /* Programming the CRT detection parameters tends
1752 to generate a spurious hotplug event about three
1753 seconds later. So just do it once.
1754 */
1755 if (IS_G4X(dev))
1756 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1757 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1758 }
1759
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001760 /* Ignore TV since it's buggy */
1761
Jesse Barnes5ca58282009-03-31 14:11:15 -07001762 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001763 }
1764
Chris Wilson3b617962010-08-24 09:02:58 +01001765 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001766
1767 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768}
1769
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001770static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001771{
1772 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1773 I915_WRITE(HWSTAM, 0xffffffff);
1774
1775 I915_WRITE(DEIMR, 0xffffffff);
1776 I915_WRITE(DEIER, 0x0);
1777 I915_WRITE(DEIIR, I915_READ(DEIIR));
1778
1779 I915_WRITE(GTIMR, 0xffffffff);
1780 I915_WRITE(GTIER, 0x0);
1781 I915_WRITE(GTIIR, I915_READ(GTIIR));
1782}
1783
Dave Airlie84b1fd12007-07-11 15:53:27 +10001784void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785{
1786 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001787 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11001788
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 if (!dev_priv)
1790 return;
1791
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001792 dev_priv->vblank_pipe = 0;
1793
Eric Anholtbad720f2009-10-22 16:11:14 -07001794 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001795 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001796 return;
1797 }
1798
Jesse Barnes5ca58282009-03-31 14:11:15 -07001799 if (I915_HAS_HOTPLUG(dev)) {
1800 I915_WRITE(PORT_HOTPLUG_EN, 0);
1801 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1802 }
1803
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001804 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001805 for_each_pipe(pipe)
1806 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001807 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001808 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001809
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001810 for_each_pipe(pipe)
1811 I915_WRITE(PIPESTAT(pipe),
1812 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08001813 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814}