blob: 65af417b823a0a49bad91e56bea867cea88995f3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/* General customization:
44 */
45
46#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
47
48#define DRIVER_NAME "i915"
49#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070050#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Jesse Barnes317c35d2008-08-25 15:11:06 -070052enum pipe {
53 PIPE_A = 0,
54 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080055 PIPE_C,
56 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070057};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080058#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070059
Jesse Barnes80824002009-09-10 15:28:06 -070060enum plane {
61 PLANE_A = 0,
62 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070064};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080066
Eugeni Dodonov2b139522012-03-29 12:32:22 -030067enum port {
68 PORT_A = 0,
69 PORT_B,
70 PORT_C,
71 PORT_D,
72 PORT_E,
73 I915_MAX_PORTS
74};
75#define port_name(p) ((p) + 'A')
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
78
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080079#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
80
Jesse Barnesee7b9f92012-04-20 17:11:53 +010081struct intel_pch_pll {
82 int refcount; /* count of number of CRTCs sharing this PLL */
83 int active; /* count of number of active CRTCs (i.e. DPMS on) */
84 bool on; /* is the PLL actually active? Disabled during modeset */
85 int pll_reg;
86 int fp0_reg;
87 int fp1_reg;
88};
89#define I915_NUM_PLLS 2
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/* Interface history:
92 *
93 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110094 * 1.2: Add Power Management
95 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110096 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100097 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100098 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
99 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 */
101#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000102#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#define DRIVER_PATCHLEVEL 0
104
Eric Anholt673a3942008-07-30 12:06:12 -0700105#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100106#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700107
Dave Airlie71acb5e2008-12-30 20:31:46 +1000108#define I915_GEM_PHYS_CURSOR_0 1
109#define I915_GEM_PHYS_CURSOR_1 2
110#define I915_GEM_PHYS_OVERLAY_REGS 3
111#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
112
113struct drm_i915_gem_phys_object {
114 int id;
115 struct page **page_list;
116 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000117 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000118};
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120struct mem_block {
121 struct mem_block *next;
122 struct mem_block *prev;
123 int start;
124 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000125 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126};
127
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700128struct opregion_header;
129struct opregion_acpi;
130struct opregion_swsci;
131struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800132struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100134struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700135 struct opregion_header __iomem *header;
136 struct opregion_acpi __iomem *acpi;
137 struct opregion_swsci __iomem *swsci;
138 struct opregion_asle __iomem *asle;
139 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000140 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100141};
Chris Wilson44834a62010-08-19 16:09:23 +0100142#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100143
Chris Wilson6ef3d422010-08-04 20:26:07 +0100144struct intel_overlay;
145struct intel_overlay_error_state;
146
Dave Airlie7c1c2872008-11-28 14:22:24 +1000147struct drm_i915_master_private {
148 drm_local_map_t *sarea;
149 struct _drm_i915_sarea *sarea_priv;
150};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800151#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200152#define I915_MAX_NUM_FENCES 16
153/* 16 fences + sign bit for FENCE_REG_NONE */
154#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800155
156struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200157 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000158 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100159 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800160};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000161
yakui_zhao9b9d1722009-05-31 17:17:17 +0800162struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100163 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800164 u8 dvo_port;
165 u8 slave_addr;
166 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100167 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400168 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800169};
170
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000171struct intel_display_error_state;
172
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700173struct drm_i915_error_state {
174 u32 eir;
175 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700176 u32 ier;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700177 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800178 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100179 u32 tail[I915_NUM_RINGS];
180 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100181 u32 ipeir[I915_NUM_RINGS];
182 u32 ipehr[I915_NUM_RINGS];
183 u32 instdone[I915_NUM_RINGS];
184 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100185 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
186 /* our own tracking of ring head and tail */
187 u32 cpu_ring_head[I915_NUM_RINGS];
188 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100189 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100190 u32 instpm[I915_NUM_RINGS];
191 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700192 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100193 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000194 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100195 u32 fault_reg[I915_NUM_RINGS];
196 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100197 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200198 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700199 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000200 struct drm_i915_error_ring {
201 struct drm_i915_error_object {
202 int page_count;
203 u32 gtt_offset;
204 u32 *pages[0];
205 } *ringbuffer, *batchbuffer;
206 struct drm_i915_error_request {
207 long jiffies;
208 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000209 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000210 } *requests;
211 int num_requests;
212 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000213 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000214 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000215 u32 name;
216 u32 seqno;
217 u32 gtt_offset;
218 u32 read_domains;
219 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200220 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000221 s32 pinned:2;
222 u32 tiling:2;
223 u32 dirty:1;
224 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100225 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700226 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000227 } *active_bo, *pinned_bo;
228 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100229 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000230 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700231};
232
Jesse Barnese70236a2009-09-21 10:42:27 -0700233struct drm_i915_display_funcs {
234 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400235 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700236 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
237 void (*disable_fbc)(struct drm_device *dev);
238 int (*get_display_clock_speed)(struct drm_device *dev);
239 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000240 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800241 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
242 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700243 int (*crtc_mode_set)(struct drm_crtc *crtc,
244 struct drm_display_mode *mode,
245 struct drm_display_mode *adjusted_mode,
246 int x, int y,
247 struct drm_framebuffer *old_fb);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100248 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800249 void (*write_eld)(struct drm_connector *connector,
250 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700251 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700252 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700253 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700254 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
255 struct drm_framebuffer *fb,
256 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700257 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
258 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800259 void (*force_wake_get)(struct drm_i915_private *dev_priv);
260 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700261 /* clock updates for mode set */
262 /* cursor updates */
263 /* render clock increase/decrease */
264 /* display clock increase/decrease */
265 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700266};
267
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500268struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100269 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 u8 is_mobile:1;
271 u8 is_i85x:1;
272 u8 is_i915g:1;
273 u8 is_i945gm:1;
274 u8 is_g33:1;
275 u8 need_gfx_hws:1;
276 u8 is_g4x:1;
277 u8 is_pineview:1;
278 u8 is_broadwater:1;
279 u8 is_crestline:1;
280 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700281 u8 is_valleyview:1;
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300282 u8 has_pch_split:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300283 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 u8 has_fbc:1;
285 u8 has_pipe_cxsr:1;
286 u8 has_hotplug:1;
287 u8 cursor_needs_physical:1;
288 u8 has_overlay:1;
289 u8 overlay_needs_physical:1;
290 u8 supports_tv:1;
291 u8 has_bsd_ring:1;
292 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200293 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500294};
295
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100296#define I915_PPGTT_PD_ENTRIES 512
297#define I915_PPGTT_PT_ENTRIES 1024
298struct i915_hw_ppgtt {
299 unsigned num_pd_entries;
300 struct page **pt_pages;
301 uint32_t pd_offset;
302 dma_addr_t *pt_dma_addr;
303 dma_addr_t scratch_page_dma_addr;
304};
305
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800306enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100307 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800308 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
309 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
310 FBC_MODE_TOO_LARGE, /* mode too large for compression */
311 FBC_BAD_PLANE, /* fbc not supported on plane */
312 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700313 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700314 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800315};
316
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800317enum intel_pch {
318 PCH_IBX, /* Ibexpeak PCH */
319 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300320 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800321};
322
Jesse Barnesb690e962010-07-19 13:53:12 -0700323#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700324#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100325#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700326
Dave Airlie8be48d92010-03-30 05:34:14 +0000327struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100328struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000329
Daniel Vetterc2b91522012-02-14 22:37:19 +0100330struct intel_gmbus {
331 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100332 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100333 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100334 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100335 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100336 struct drm_i915_private *dev_priv;
337};
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700340 struct drm_device *dev;
341
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500342 const struct intel_device_info *info;
343
Chris Wilson72bfa192010-12-19 11:42:05 +0000344 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000345
Eric Anholt3043c602008-10-02 12:24:47 -0700346 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100347 /** gt_fifo_count and the subsequent register write are synchronized
348 * with dev->struct_mutex. */
349 unsigned gt_fifo_count;
350 /** forcewake_count is protected by gt_lock */
351 unsigned forcewake_count;
352 /** gt_lock is also taken in irq contexts. */
353 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800355 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700356
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500357 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
358 * controller on different i2c buses. */
359 struct mutex gmbus_mutex;
360
Daniel Vetter110447fc2012-03-23 23:43:36 +0100361 /**
362 * Base address of the gmbus and gpio block.
363 */
364 uint32_t gpio_mmio_base;
365
Dave Airlieec2a4c32009-08-04 11:43:41 +1000366 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000367 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100368 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000370 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700371 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000372 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000373 struct drm_i915_gem_object *pwrctx;
374 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Jesse Barnesd7658982009-06-05 14:41:29 +0000376 struct resource mch_res;
377
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000378 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 int back_offset;
380 int front_offset;
381 int current_page;
382 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000385
386 /* protects the irq masks */
387 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388
389 /* DPIO indirect register protection */
390 spinlock_t dpio_lock;
391
Eric Anholted4cb412008-07-29 12:10:39 -0700392 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800393 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000394 u32 irq_mask;
395 u32 gt_irq_mask;
396 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Jesse Barnes5ca58282009-03-31 14:11:15 -0700398 u32 hotplug_supported_mask;
399 struct work_struct hotplug_work;
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 int tex_lru_log_granularity;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100402 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airliea3524f12010-06-06 18:59:41 +1000403 int num_pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100404 int num_pch_pll;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000405
Ben Gamarif65d9422009-09-14 17:48:44 -0400406 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000407#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400408 struct timer_list hangcheck_timer;
409 int hangcheck_count;
410 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100411 uint32_t last_acthd_bsd;
412 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100413 uint32_t last_instdone;
414 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400415
Jesse Barnes80824002009-09-10 15:28:06 -0700416 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100417 unsigned int cfb_fb;
418 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100419 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100420 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700421
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100422 struct intel_opregion opregion;
423
Daniel Vetter02e792f2009-09-15 22:57:34 +0200424 /* overlay */
425 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800426 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200427
Jesse Barnes79e53942008-11-07 14:24:08 -0800428 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100429 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000430 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800431 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
432 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
434 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100435 unsigned int int_tv_support:1;
436 unsigned int lvds_dither:1;
437 unsigned int lvds_vbt:1;
438 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500439 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700440 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500441 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100442 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
443 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100444 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700445 int rate;
446 int lanes;
447 int preemphasis;
448 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100449
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700450 bool initialized;
451 bool support;
452 int bpp;
453 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100454 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700455 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800456
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700457 struct notifier_block lid_notifier;
458
Chris Wilsonf899fc62010-07-20 15:44:45 -0700459 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200460 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800461 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
462 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
463
Li Peng95534262010-05-18 18:58:44 +0800464 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800465
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700466 spinlock_t error_lock;
467 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400468 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100469 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700470 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700471
Jesse Barnese70236a2009-09-21 10:42:27 -0700472 /* Display functions */
473 struct drm_i915_display_funcs display;
474
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475 /* PCH chipset type */
476 enum intel_pch pch_type;
477
Jesse Barnesb690e962010-07-19 13:53:12 -0700478 unsigned long quirks;
479
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000480 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800481 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000482 u8 saveLBB;
483 u32 saveDSPACNTR;
484 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000485 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000486 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 savePIPEACONF;
488 u32 savePIPEBCONF;
489 u32 savePIPEASRC;
490 u32 savePIPEBSRC;
491 u32 saveFPA0;
492 u32 saveFPA1;
493 u32 saveDPLL_A;
494 u32 saveDPLL_A_MD;
495 u32 saveHTOTAL_A;
496 u32 saveHBLANK_A;
497 u32 saveHSYNC_A;
498 u32 saveVTOTAL_A;
499 u32 saveVBLANK_A;
500 u32 saveVSYNC_A;
501 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000502 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800503 u32 saveTRANS_HTOTAL_A;
504 u32 saveTRANS_HBLANK_A;
505 u32 saveTRANS_HSYNC_A;
506 u32 saveTRANS_VTOTAL_A;
507 u32 saveTRANS_VBLANK_A;
508 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000509 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000510 u32 saveDSPASTRIDE;
511 u32 saveDSPASIZE;
512 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700513 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000514 u32 saveDSPASURF;
515 u32 saveDSPATILEOFF;
516 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700517 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000518 u32 saveBLC_PWM_CTL;
519 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800520 u32 saveBLC_CPU_PWM_CTL;
521 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000522 u32 saveFPB0;
523 u32 saveFPB1;
524 u32 saveDPLL_B;
525 u32 saveDPLL_B_MD;
526 u32 saveHTOTAL_B;
527 u32 saveHBLANK_B;
528 u32 saveHSYNC_B;
529 u32 saveVTOTAL_B;
530 u32 saveVBLANK_B;
531 u32 saveVSYNC_B;
532 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000533 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800534 u32 saveTRANS_HTOTAL_B;
535 u32 saveTRANS_HBLANK_B;
536 u32 saveTRANS_HSYNC_B;
537 u32 saveTRANS_VTOTAL_B;
538 u32 saveTRANS_VBLANK_B;
539 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000540 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000541 u32 saveDSPBSTRIDE;
542 u32 saveDSPBSIZE;
543 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700544 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000545 u32 saveDSPBSURF;
546 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700547 u32 saveVGA0;
548 u32 saveVGA1;
549 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000550 u32 saveVGACNTRL;
551 u32 saveADPA;
552 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700553 u32 savePP_ON_DELAYS;
554 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000555 u32 saveDVOA;
556 u32 saveDVOB;
557 u32 saveDVOC;
558 u32 savePP_ON;
559 u32 savePP_OFF;
560 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700561 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000562 u32 savePFIT_CONTROL;
563 u32 save_palette_a[256];
564 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700565 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000566 u32 saveFBC_CFB_BASE;
567 u32 saveFBC_LL_BASE;
568 u32 saveFBC_CONTROL;
569 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000570 u32 saveIER;
571 u32 saveIIR;
572 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800573 u32 saveDEIER;
574 u32 saveDEIMR;
575 u32 saveGTIER;
576 u32 saveGTIMR;
577 u32 saveFDI_RXA_IMR;
578 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800579 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800580 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000581 u32 saveSWF0[16];
582 u32 saveSWF1[16];
583 u32 saveSWF2[3];
584 u8 saveMSR;
585 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800586 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000587 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000588 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000589 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000590 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200591 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000592 u32 saveCURACNTR;
593 u32 saveCURAPOS;
594 u32 saveCURABASE;
595 u32 saveCURBCNTR;
596 u32 saveCURBPOS;
597 u32 saveCURBBASE;
598 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 u32 saveDP_B;
600 u32 saveDP_C;
601 u32 saveDP_D;
602 u32 savePIPEA_GMCH_DATA_M;
603 u32 savePIPEB_GMCH_DATA_M;
604 u32 savePIPEA_GMCH_DATA_N;
605 u32 savePIPEB_GMCH_DATA_N;
606 u32 savePIPEA_DP_LINK_M;
607 u32 savePIPEB_DP_LINK_M;
608 u32 savePIPEA_DP_LINK_N;
609 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800610 u32 saveFDI_RXA_CTL;
611 u32 saveFDI_TXA_CTL;
612 u32 saveFDI_RXB_CTL;
613 u32 saveFDI_TXB_CTL;
614 u32 savePFA_CTL_1;
615 u32 savePFB_CTL_1;
616 u32 savePFA_WIN_SZ;
617 u32 savePFB_WIN_SZ;
618 u32 savePFA_WIN_POS;
619 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000620 u32 savePCH_DREF_CONTROL;
621 u32 saveDISP_ARB_CTL;
622 u32 savePIPEA_DATA_M1;
623 u32 savePIPEA_DATA_N1;
624 u32 savePIPEA_LINK_M1;
625 u32 savePIPEA_LINK_N1;
626 u32 savePIPEB_DATA_M1;
627 u32 savePIPEB_DATA_N1;
628 u32 savePIPEB_LINK_M1;
629 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000630 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400631 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700632
633 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200634 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000635 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200636 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000637 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200638 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700639 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100640 /** List of all objects in gtt_space. Used to restore gtt
641 * mappings on resume */
642 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000643
644 /** Usable portion of the GTT for GEM */
645 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200646 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000647 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Keith Packard0839ccb2008-10-30 19:38:48 -0700649 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800650 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700651
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100652 /** PPGTT used for aliasing the PPGTT with the GTT */
653 struct i915_hw_ppgtt *aliasing_ppgtt;
654
Chris Wilson17250b72010-10-28 12:51:39 +0100655 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100656
Eric Anholt673a3942008-07-30 12:06:12 -0700657 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100658 * List of objects currently involved in rendering.
659 *
660 * Includes buffers having the contents of their GPU caches
661 * flushed, not necessarily primitives. last_rendering_seqno
662 * represents when the rendering involved will be completed.
663 *
664 * A reference is held on the buffer while on this list.
665 */
666 struct list_head active_list;
667
668 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700669 * List of objects which are not in the ringbuffer but which
670 * still have a write_domain which needs to be flushed before
671 * unbinding.
672 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800673 * last_rendering_seqno is 0 while an object is in this list.
674 *
Eric Anholt673a3942008-07-30 12:06:12 -0700675 * A reference is held on the buffer while on this list.
676 */
677 struct list_head flushing_list;
678
679 /**
680 * LRU list of objects which are not in the ringbuffer and
681 * are ready to unbind, but are still in the GTT.
682 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800683 * last_rendering_seqno is 0 while an object is in this list.
684 *
Eric Anholt673a3942008-07-30 12:06:12 -0700685 * A reference is not held on the buffer while on this list,
686 * as merely being GTT-bound shouldn't prevent its being
687 * freed, and we'll pull it off the list in the free path.
688 */
689 struct list_head inactive_list;
690
Eric Anholta09ba7f2009-08-29 12:49:51 -0700691 /** LRU list of objects with fence regs on them. */
692 struct list_head fence_list;
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700695 * We leave the user IRQ off as much as possible,
696 * but this means that requests will finish and never
697 * be retired once the system goes idle. Set a timer to
698 * fire periodically while the ring is running. When it
699 * fires, go retire requests.
700 */
701 struct delayed_work retire_work;
702
Eric Anholt673a3942008-07-30 12:06:12 -0700703 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000704 * Are we in a non-interruptible section of code like
705 * modesetting?
706 */
707 bool interruptible;
708
709 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700710 * Flag if the X Server, and thus DRM, is not currently in
711 * control of the device.
712 *
713 * This is set between LeaveVT and EnterVT. It needs to be
714 * replaced with a semaphore. It also needs to be
715 * transitioned away from for kernel modesetting.
716 */
717 int suspended;
718
719 /**
720 * Flag if the hardware appears to be wedged.
721 *
722 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300723 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700724 * every pending request fail
725 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400726 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700727
728 /** Bit 6 swizzling required for X tiling */
729 uint32_t bit_6_swizzle_x;
730 /** Bit 6 swizzling required for Y tiling */
731 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000732
733 /* storage for physical objects */
734 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100735
Chris Wilson73aa8082010-09-30 11:46:12 +0100736 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100737 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000738 size_t mappable_gtt_total;
739 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100740 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700741 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200742
743 /* Old dri1 support infrastructure, beware the dragons ya fools entering
744 * here! */
745 struct {
746 unsigned allow_batchbuffer : 1;
747 } dri1;
748
749 /* Kernel Modesetting */
750
yakui_zhao9b9d1722009-05-31 17:17:17 +0800751 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800752 /* indicate whether the LVDS_BORDER should be enabled or not */
753 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100754 /* Panel fitter placement and size for Ironlake+ */
755 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700756
Jesse Barnes27f82272011-09-02 12:54:37 -0700757 struct drm_crtc *plane_to_crtc_mapping[3];
758 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500759 wait_queue_head_t pending_flip_queue;
760
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100761 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
762
Jesse Barnes652c3932009-08-17 13:31:43 -0700763 /* Reclocking support */
764 bool render_reclock_avail;
765 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000766 /* indicates the reduced downclock for LVDS*/
767 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700768 struct work_struct idle_work;
769 struct timer_list idle_timer;
770 bool busy;
771 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800772 int child_dev_num;
773 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800774 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200775 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800776
Zhenyu Wangc48044112009-12-17 14:48:43 +0800777 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800778
Ben Widawsky4912d042011-04-25 11:25:20 -0700779 struct work_struct rps_work;
780 spinlock_t rps_lock;
781 u32 pm_iir;
782
Jesse Barnesf97108d2010-01-29 11:27:07 -0800783 u8 cur_delay;
784 u8 min_delay;
785 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700786 u8 fmax;
787 u8 fstart;
788
Chris Wilson05394f32010-11-08 19:18:58 +0000789 u64 last_count1;
790 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200791 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000792 u64 last_count2;
793 struct timespec last_time2;
794 unsigned long gfx_power;
795 int c_m;
796 int r_t;
797 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700798 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800799
800 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000801
Jesse Barnes20bf3772010-04-21 11:39:22 -0700802 struct drm_mm_node *compressed_fb;
803 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700804
Chris Wilsonae681d92010-10-01 14:57:56 +0100805 unsigned long last_gpu_reset;
806
Dave Airlie8be48d92010-03-30 05:34:14 +0000807 /* list of fbdev register on this device */
808 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000809
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200810 struct backlight_device *backlight;
811
Chris Wilsone953fd72011-02-21 22:23:52 +0000812 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100813 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814} drm_i915_private_t;
815
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800816enum hdmi_force_audio {
817 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
818 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
819 HDMI_AUDIO_AUTO, /* trust EDID */
820 HDMI_AUDIO_ON, /* force turn on HDMI audio */
821};
822
Chris Wilson93dfb402011-03-29 16:59:50 -0700823enum i915_cache_level {
824 I915_CACHE_NONE,
825 I915_CACHE_LLC,
826 I915_CACHE_LLC_MLC, /* gen6+ */
827};
828
Eric Anholt673a3942008-07-30 12:06:12 -0700829struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000830 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700831
832 /** Current space allocated to this object in the GTT, if any. */
833 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100834 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700835
836 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100837 struct list_head ring_list;
838 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100839 /** This object's place on GPU write list */
840 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000841 /** This object's place in the batchbuffer or on the eviction list */
842 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700843
844 /**
845 * This is set if the object is on the active or flushing lists
846 * (has pending rendering), and is not set if it's on inactive (ready
847 * to be unbound).
848 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400849 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700850
851 /**
852 * This is set if the object has been written to since last bound
853 * to the GTT
854 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400855 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200856
857 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000858 * This is set if the object has been written to since the last
859 * GPU flush.
860 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400861 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000862
863 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200864 * Fence register bits (if any) for this object. Will be set
865 * as needed when mapped into the GTT.
866 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200867 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200868 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200869
870 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200871 * Advice: are the backing pages purgeable?
872 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400873 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200874
875 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200876 * Current tiling mode for the object.
877 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400878 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100879 /**
880 * Whether the tiling parameters for the currently associated fence
881 * register have changed. Note that for the purposes of tracking
882 * tiling changes we also treat the unfenced register, the register
883 * slot that the object occupies whilst it executes a fenced
884 * command (such as BLT on gen2/3), as a "fence".
885 */
886 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200887
888 /** How many users have pinned this object in GTT space. The following
889 * users can each hold at most one reference: pwrite/pread, pin_ioctl
890 * (via user_pin_count), execbuffer (objects are not allowed multiple
891 * times for the same batchbuffer), and the framebuffer code. When
892 * switching/pageflipping, the framebuffer code has at most two buffers
893 * pinned per crtc.
894 *
895 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
896 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400897 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200898#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200900 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100901 * Is the object at the current location in the gtt mappable and
902 * fenceable? Used to avoid costly recalculations.
903 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400904 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100905
906 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200907 * Whether the current gtt mapping needs to be mappable (and isn't just
908 * mappable by accident). Track pin and fault separate for a more
909 * accurate mappable working set.
910 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400911 unsigned int fault_mappable:1;
912 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200913
Chris Wilsoncaea7472010-11-12 13:53:37 +0000914 /*
915 * Is the GPU currently using a fence to access this buffer,
916 */
917 unsigned int pending_fenced_gpu_access:1;
918 unsigned int fenced_gpu_access:1;
919
Chris Wilson93dfb402011-03-29 16:59:50 -0700920 unsigned int cache_level:2;
921
Daniel Vetter7bddb012012-02-09 17:15:47 +0100922 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100923 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100924
Eric Anholt856fa192009-03-19 14:10:50 -0700925 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700926
927 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100928 * DMAR support
929 */
930 struct scatterlist *sg_list;
931 int num_sg;
932
933 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000934 * Used for performing relocations during execbuffer insertion.
935 */
936 struct hlist_node exec_node;
937 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000938 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000939
940 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700941 * Current offset of the object in GTT space.
942 *
943 * This is the same as gtt_space->start
944 */
945 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100946
Chris Wilsoncaea7472010-11-12 13:53:37 +0000947 struct intel_ring_buffer *ring;
948
Chris Wilson1c293ea2012-04-17 15:31:27 +0100949 /** Breadcrumb of last rendering to the buffer. */
950 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000951 /** Breadcrumb of last fenced GPU access to the buffer. */
952 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -0700953
Daniel Vetter778c3542010-05-13 11:49:44 +0200954 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800955 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700956
Eric Anholt280b7132009-03-12 16:56:27 -0700957 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100958 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700959
Jesse Barnes79e53942008-11-07 14:24:08 -0800960 /** User space pin count and filp owning the pin */
961 uint32_t user_pin_count;
962 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000963
964 /** for phy allocated objects */
965 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500966
967 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500968 * Number of crtcs where this object is currently the fb, but
969 * will be page flipped away on the next vblank. When it
970 * reaches 0, dev_priv->pending_flip_queue will be woken up.
971 */
972 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700973};
974
Daniel Vetter62b8b212010-04-09 19:05:08 +0000975#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100976
Eric Anholt673a3942008-07-30 12:06:12 -0700977/**
978 * Request queue structure.
979 *
980 * The request queue allows us to note sequence numbers that have been emitted
981 * and may be associated with active buffers to be retired.
982 *
983 * By keeping this list, we can avoid having to do questionable
984 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
985 * an emission time with seqnos for tracking how far ahead of the GPU we are.
986 */
987struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800988 /** On Which ring this request was generated */
989 struct intel_ring_buffer *ring;
990
Eric Anholt673a3942008-07-30 12:06:12 -0700991 /** GEM sequence number associated with this request. */
992 uint32_t seqno;
993
Chris Wilsona71d8d92012-02-15 11:25:36 +0000994 /** Postion in the ringbuffer of the end of the request */
995 u32 tail;
996
Eric Anholt673a3942008-07-30 12:06:12 -0700997 /** Time at which this request was emitted, in jiffies. */
998 unsigned long emitted_jiffies;
999
Eric Anholtb9624422009-06-03 07:27:35 +00001000 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001001 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001002
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001003 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001004 /** file_priv list entry for this request */
1005 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001006};
1007
1008struct drm_i915_file_private {
1009 struct {
Chris Wilson1c255952010-09-26 11:03:27 +01001010 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001011 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001012 } mm;
1013};
1014
Zou Nan haicae58522010-11-09 17:17:32 +08001015#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1016
1017#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1018#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1019#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1020#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1021#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1022#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1023#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1024#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1025#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1026#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1027#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1028#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1029#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1030#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1031#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1032#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1033#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1034#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001035#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001036#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001037#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001038#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1039
Jesse Barnes85436692011-04-06 12:11:14 -07001040/*
1041 * The genX designation typically refers to the render engine, so render
1042 * capability related checks should use IS_GEN, while display and other checks
1043 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1044 * chips, etc.).
1045 */
Zou Nan haicae58522010-11-09 17:17:32 +08001046#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1047#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1048#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1049#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1050#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001051#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001052
1053#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1054#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001055#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001056#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1057
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001058#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1059
Chris Wilson05394f32010-11-08 19:18:58 +00001060#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001061#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1062
1063/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1064 * rows, which changed the alignment requirements and fence programming.
1065 */
1066#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1067 IS_I915GM(dev)))
1068#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1069#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1070#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1071#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1072#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1073#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1074/* dsparb controlled by hw only */
1075#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1076
1077#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1078#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1079#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001080
Eugeni Dodonov7e508a22012-03-29 12:32:17 -03001081#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
Jesse Barneseceae482011-04-06 12:15:08 -07001082#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001083
1084#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001085#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001086#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1087#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1088
Chris Wilson05394f32010-11-08 19:18:58 +00001089#include "i915_trace.h"
1090
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001091/**
1092 * RC6 is a special power stage which allows the GPU to enter an very
1093 * low-voltage mode when idle, using down to 0V while at this stage. This
1094 * stage is entered automatically when the GPU is idle when RC6 support is
1095 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1096 *
1097 * There are different RC6 modes available in Intel GPU, which differentiate
1098 * among each other with the latency required to enter and leave RC6 and
1099 * voltage consumed by the GPU in different states.
1100 *
1101 * The combination of the following flags define which states GPU is allowed
1102 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1103 * RC6pp is deepest RC6. Their support by hardware varies according to the
1104 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1105 * which brings the most power savings; deeper states save more power, but
1106 * require higher latency to switch to and wake up.
1107 */
1108#define INTEL_RC6_ENABLE (1<<0)
1109#define INTEL_RC6p_ENABLE (1<<1)
1110#define INTEL_RC6pp_ENABLE (1<<2)
1111
Eric Anholtc153f452007-09-03 12:06:45 +10001112extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001113extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001114extern unsigned int i915_fbpercrtc __always_unused;
1115extern int i915_panel_ignore_lid __read_mostly;
1116extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001117extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001118extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001119extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001120extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001121extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001122extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001123extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001124extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001125extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001126
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001127extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1128extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001129extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1130extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001133extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001134extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001135extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001136extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001137extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001138extern void i915_driver_preclose(struct drm_device *dev,
1139 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001140extern void i915_driver_postclose(struct drm_device *dev,
1141 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001142extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001143#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001144extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1145 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001146#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001147extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001148 struct drm_clip_rect *box,
1149 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001150extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001151extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1152extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1153extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1154extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1155
Dave Airlieaf6061a2008-05-07 12:15:39 +10001156
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001158void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001159void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001160extern int i915_irq_emit(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv);
1162extern int i915_irq_wait(struct drm_device *dev, void *data,
1163 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001165extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001166
Keith Packard7c463582008-11-04 02:03:27 -08001167void
1168i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1169
1170void
1171i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1172
Akshay Joshi0206e352011-08-16 15:34:10 -04001173void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001174
Chris Wilson3bd3c932010-08-19 08:19:30 +01001175#ifdef CONFIG_DEBUG_FS
1176extern void i915_destroy_error_state(struct drm_device *dev);
1177#else
1178#define i915_destroy_error_state(x)
1179#endif
1180
Keith Packard7c463582008-11-04 02:03:27 -08001181
Eric Anholt673a3942008-07-30 12:06:12 -07001182/* i915_gem.c */
1183int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1184 struct drm_file *file_priv);
1185int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1186 struct drm_file *file_priv);
1187int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv);
1189int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1190 struct drm_file *file_priv);
1191int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1192 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1194 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001195int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1196 struct drm_file *file_priv);
1197int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1198 struct drm_file *file_priv);
1199int i915_gem_execbuffer(struct drm_device *dev, void *data,
1200 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001201int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1202 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001203int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1204 struct drm_file *file_priv);
1205int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1206 struct drm_file *file_priv);
1207int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1208 struct drm_file *file_priv);
1209int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1210 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001211int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1212 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001213int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1214 struct drm_file *file_priv);
1215int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1216 struct drm_file *file_priv);
1217int i915_gem_set_tiling(struct drm_device *dev, void *data,
1218 struct drm_file *file_priv);
1219int i915_gem_get_tiling(struct drm_device *dev, void *data,
1220 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001221int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1222 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001223void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001224int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001225int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001226 uint32_t invalidate_domains,
1227 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001228struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1229 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001230void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001231int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1232 uint32_t alignment,
1233 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001234void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001235int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001236void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001237void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001238
Chris Wilson54cf91d2010-11-25 18:00:26 +00001239int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001240int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Ben Widawsky2911a352012-04-05 14:47:36 -07001241int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1242 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001243void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001244 struct intel_ring_buffer *ring,
1245 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001246
Dave Airlieff72145b2011-02-07 12:16:14 +10001247int i915_gem_dumb_create(struct drm_file *file_priv,
1248 struct drm_device *dev,
1249 struct drm_mode_create_dumb *args);
1250int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1251 uint32_t handle, uint64_t *offset);
1252int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001253 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001254/**
1255 * Returns true if seq1 is later than seq2.
1256 */
1257static inline bool
1258i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1259{
1260 return (int32_t)(seq1 - seq2) >= 0;
1261}
1262
Daniel Vetter53d227f2012-01-25 16:32:49 +01001263u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001264
Chris Wilson06d98132012-04-17 15:31:24 +01001265int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001266int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001267
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001268static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001269i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1270{
1271 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1272 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1273 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001274 return true;
1275 } else
1276 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001277}
1278
1279static inline void
1280i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1281{
1282 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1284 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1285 }
1286}
1287
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001288void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001289void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1290
Chris Wilson069efc12010-09-30 16:53:18 +01001291void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001292void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001293int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1294 uint32_t read_domains,
1295 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001296int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001297int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001298int __must_check i915_gem_init_hw(struct drm_device *dev);
1299void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001300void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001301void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001302int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001303int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001304int __must_check i915_add_request(struct intel_ring_buffer *ring,
1305 struct drm_file *file,
1306 struct drm_i915_gem_request *request);
1307int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001308 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001309int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001310int __must_check
1311i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1312 bool write);
1313int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001314i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1315int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001316i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1317 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001318 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001319int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001320 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001321 int id,
1322 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001323void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001325void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001326void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001327
Chris Wilson467cffb2011-03-07 10:42:03 +00001328uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001329i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1330 uint32_t size,
1331 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001332
Chris Wilsone4ffd172011-04-04 09:44:39 +01001333int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1334 enum i915_cache_level cache_level);
1335
Daniel Vetter76aaf222010-11-05 22:23:30 +01001336/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001337int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1338void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001339void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1340 struct drm_i915_gem_object *obj,
1341 enum i915_cache_level cache_level);
1342void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1343 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001344
Daniel Vetter76aaf222010-11-05 22:23:30 +01001345void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001346int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1347void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001348 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001349void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001350void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001351void i915_gem_init_global_gtt(struct drm_device *dev,
1352 unsigned long start,
1353 unsigned long mappable_end,
1354 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001355
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001356/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001357int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1358 unsigned alignment, bool mappable);
Chris Wilsona39d7ef2012-04-24 18:22:52 +01001359int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001360
Chris Wilson9797fbf2012-04-24 15:47:39 +01001361/* i915_gem_stolen.c */
1362int i915_gem_init_stolen(struct drm_device *dev);
1363void i915_gem_cleanup_stolen(struct drm_device *dev);
1364
Eric Anholt673a3942008-07-30 12:06:12 -07001365/* i915_gem_tiling.c */
1366void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001367void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1368void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001369
1370/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001371void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001372 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001373#if WATCH_LISTS
1374int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001375#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001376#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001377#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001378void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1379 int handle);
1380void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001381 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Ben Gamari20172632009-02-17 20:08:50 -05001383/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001384int i915_debugfs_init(struct drm_minor *minor);
1385void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001386
Jesse Barnes317c35d2008-08-25 15:11:06 -07001387/* i915_suspend.c */
1388extern int i915_save_state(struct drm_device *dev);
1389extern int i915_restore_state(struct drm_device *dev);
1390
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001391/* i915_suspend.c */
1392extern int i915_save_state(struct drm_device *dev);
1393extern int i915_restore_state(struct drm_device *dev);
1394
Ben Widawsky0136db582012-04-10 21:17:01 -07001395/* i915_sysfs.c */
1396void i915_setup_sysfs(struct drm_device *dev_priv);
1397void i915_teardown_sysfs(struct drm_device *dev_priv);
1398
Chris Wilsonf899fc62010-07-20 15:44:45 -07001399/* intel_i2c.c */
1400extern int intel_setup_gmbus(struct drm_device *dev);
1401extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001402extern inline bool intel_gmbus_is_port_valid(unsigned port)
1403{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001404 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001405}
1406
1407extern struct i2c_adapter *intel_gmbus_get_adapter(
1408 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001409extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1410extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001411extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1412{
1413 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1414}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001415extern void intel_i2c_reset(struct drm_device *dev);
1416
Chris Wilson3b617962010-08-24 09:02:58 +01001417/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001418extern int intel_opregion_setup(struct drm_device *dev);
1419#ifdef CONFIG_ACPI
1420extern void intel_opregion_init(struct drm_device *dev);
1421extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001422extern void intel_opregion_asle_intr(struct drm_device *dev);
1423extern void intel_opregion_gse_intr(struct drm_device *dev);
1424extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001425#else
Chris Wilson44834a62010-08-19 16:09:23 +01001426static inline void intel_opregion_init(struct drm_device *dev) { return; }
1427static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001428static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1429static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1430static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001431#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001432
Jesse Barnes723bfd72010-10-07 16:01:13 -07001433/* intel_acpi.c */
1434#ifdef CONFIG_ACPI
1435extern void intel_register_dsm_handler(void);
1436extern void intel_unregister_dsm_handler(void);
1437#else
1438static inline void intel_register_dsm_handler(void) { return; }
1439static inline void intel_unregister_dsm_handler(void) { return; }
1440#endif /* CONFIG_ACPI */
1441
Jesse Barnes79e53942008-11-07 14:24:08 -08001442/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001443extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001444extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001445extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001446extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001447extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001448extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001449extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001450extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001451extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001452extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001453extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001454extern void intel_detect_pch(struct drm_device *dev);
1455extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001456extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001457
Ben Widawsky2911a352012-04-05 14:47:36 -07001458extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Keith Packard8d715f02011-11-18 20:39:01 -08001459extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1460extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1461extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1462extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1463
Jesse Barnes575155a2012-03-28 13:39:37 -07001464extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1465extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1466
Chris Wilson6ef3d422010-08-04 20:26:07 +01001467/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001468#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001469extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1470extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001471
1472extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1473extern void intel_display_print_error_state(struct seq_file *m,
1474 struct drm_device *dev,
1475 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001476#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001477
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001478#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1479
1480#define BEGIN_LP_RING(n) \
1481 intel_ring_begin(LP_RING(dev_priv), (n))
1482
1483#define OUT_RING(x) \
1484 intel_ring_emit(LP_RING(dev_priv), x)
1485
1486#define ADVANCE_LP_RING() \
1487 intel_ring_advance(LP_RING(dev_priv))
1488
Eric Anholt546b0972008-09-01 16:45:29 -07001489/**
1490 * Lock test for when it's just for synchronization of ring access.
1491 *
1492 * In that case, we don't need to do it when GEM is initialized as nobody else
1493 * has access to the ring.
1494 */
Chris Wilson05394f32010-11-08 19:18:58 +00001495#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001496 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001497 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001498} while (0)
1499
Ben Widawskyb7287d82011-04-25 11:22:22 -07001500/* On SNB platform, before reading ring registers forcewake bit
1501 * must be set to prevent GT core from power down and stale values being
1502 * returned.
1503 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001504void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1505void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001506int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001507
Keith Packard5f753772010-11-22 09:24:22 +00001508#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001509 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001510
Keith Packard5f753772010-11-22 09:24:22 +00001511__i915_read(8, b)
1512__i915_read(16, w)
1513__i915_read(32, l)
1514__i915_read(64, q)
1515#undef __i915_read
1516
1517#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001518 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1519
Keith Packard5f753772010-11-22 09:24:22 +00001520__i915_write(8, b)
1521__i915_write(16, w)
1522__i915_write(32, l)
1523__i915_write(64, q)
1524#undef __i915_write
1525
1526#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1527#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1528
1529#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1530#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1531#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1532#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1533
1534#define I915_READ(reg) i915_read32(dev_priv, (reg))
1535#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001536#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1537#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001538
1539#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1540#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001541
1542#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1543#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1544
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546#endif