blob: 01d63a0435fbbd15a99dd2d6bb71127e53a767cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125unsigned int i915_preliminary_hw_support __read_mostly = 0;
126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000128 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300129
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300130int i915_disable_power_well __read_mostly = 1;
Paulo Zanoni2124b722013-03-22 14:07:23 -0300131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
Paulo Zanonibf51d5e2013-07-03 17:12:13 -0300133 "Disable the power well when possible (default: true)");
Paulo Zanoni2124b722013-03-22 14:07:23 -0300134
Paulo Zanoni3c4ca582013-05-31 16:33:23 -0300135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
Jesse Barnes2385bdf2013-06-26 01:38:15 +0300139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
Xiong Zhang0b74b502013-07-19 13:51:24 +0800144bool i915_prefault_disable __read_mostly;
145module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
146MODULE_PARM_DESC(prefault_disable,
147 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
148
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500149static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800150extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500151
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200153 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000154 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500155 .vendor = 0x8086, \
156 .device = id, \
157 .subvendor = PCI_ANY_ID, \
158 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500159 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500160
Ben Widawsky999bcde2013-04-05 13:12:45 -0700161#define INTEL_QUANTA_VGA_DEVICE(info) { \
162 .class = PCI_BASE_CLASS_DISPLAY << 16, \
163 .class_mask = 0xff0000, \
164 .vendor = 0x8086, \
165 .device = 0x16a, \
166 .subvendor = 0x152d, \
167 .subdevice = 0x8990, \
168 .driver_data = (unsigned long) info }
169
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100173 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500174};
175
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200176static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700177 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100178 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400183 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500185};
186
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200187static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700188 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100189 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500190};
191
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200192static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700193 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100194 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200196static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700197 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500198 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100199 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100200 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200202static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700203 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100204 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500205};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500208 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100209 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100210 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500211};
212
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200213static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700214 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100215 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100216 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217};
218
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200219static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700220 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000221 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100222 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100223 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500224};
225
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200226static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700227 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100228 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100229 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500230};
231
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200232static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700233 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100234 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800235 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236};
237
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200238static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700239 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000240 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100241 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100242 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800243 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500244};
245
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200246static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700247 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100248 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100249 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500250};
251
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200252static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700253 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200254 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800255 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500256};
257
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200258static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700259 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000260 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700261 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800262 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500263};
264
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200265static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700266 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100267 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100268 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100269 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200270 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200271 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800272};
273
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200274static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700275 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100276 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800277 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100278 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100279 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200280 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200281 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800282};
283
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284#define GEN7_FEATURES \
285 .gen = 7, .num_pipes = 3, \
286 .need_gfx_hws = 1, .has_hotplug = 1, \
287 .has_bsd_ring = 1, \
288 .has_blt_ring = 1, \
289 .has_llc = 1, \
290 .has_force_wake = 1
291
Jesse Barnesc76b6152011-04-28 14:32:07 -0700292static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700293 GEN7_FEATURES,
294 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700295};
296
297static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700298 GEN7_FEATURES,
299 .is_ivybridge = 1,
300 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300301 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700302};
303
Ben Widawsky999bcde2013-04-05 13:12:45 -0700304static const struct intel_device_info intel_ivybridge_q_info = {
305 GEN7_FEATURES,
306 .is_ivybridge = 1,
307 .num_pipes = 0, /* legal, last one wins */
308};
309
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700310static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700311 GEN7_FEATURES,
312 .is_mobile = 1,
313 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700314 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200315 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700316 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700317};
318
319static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700320 GEN7_FEATURES,
321 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700322 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200323 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700324 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700325};
326
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300327static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700328 GEN7_FEATURES,
329 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100330 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100331 .has_fpga_dbg = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700332 .has_vebox_ring = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300333};
334
335static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700336 GEN7_FEATURES,
337 .is_haswell = 1,
338 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100339 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100340 .has_fpga_dbg = 1,
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300341 .has_fbc = 1,
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700342 .has_vebox_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500343};
344
Chris Wilson6103da02010-07-05 18:01:47 +0100345static const struct pci_device_id pciidlist[] = { /* aka */
346 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
347 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
348 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400349 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100350 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
351 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
352 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
353 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
354 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
355 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
356 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
357 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
358 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
359 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
360 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
361 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
362 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
363 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
364 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
365 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
366 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
367 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
368 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
369 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
370 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
371 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100372 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500373 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
374 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
375 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
376 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800377 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800378 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
379 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800380 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800381 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800382 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800383 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700384 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
385 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
386 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
387 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
388 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700389 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300390 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300391 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
392 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300393 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300394 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
395 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300396 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300397 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
398 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300399 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300400 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
401 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
402 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
403 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
404 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
405 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300406 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
407 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300408 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300409 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
410 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300411 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300412 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
413 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300414 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
415 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
416 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
417 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
418 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
419 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
420 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
Paulo Zanonida612d82012-08-06 18:45:01 -0300421 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
422 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300423 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300424 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
425 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300426 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300427 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
428 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300429 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
430 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
431 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
432 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
433 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
434 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
435 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800436 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
437 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300438 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800439 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
440 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300441 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800442 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
443 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Rodrigo Vivi1c98b482013-05-13 18:12:25 -0300444 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
445 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
446 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
447 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
448 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
449 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
450 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
Jesse Barnesff049b62012-06-20 10:53:13 -0700451 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800452 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
453 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
454 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700455 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
456 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500457 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458};
459
Jesse Barnes79e53942008-11-07 14:24:08 -0800460#if defined(CONFIG_DRM_I915_KMS)
461MODULE_DEVICE_TABLE(pci, pciidlist);
462#endif
463
Akshay Joshi0206e352011-08-16 15:34:10 -0400464void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800465{
466 struct drm_i915_private *dev_priv = dev->dev_private;
467 struct pci_dev *pch;
468
Ben Widawskyce1bb322013-04-05 13:12:44 -0700469 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
470 * (which really amounts to a PCH but no South Display).
471 */
472 if (INTEL_INFO(dev)->num_pipes == 0) {
473 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700474 return;
475 }
476
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800477 /*
478 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
479 * make graphics device passthrough work easy for VMM, that only
480 * need to expose ISA bridge to let driver know the real hardware
481 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800482 *
483 * In some virtualized environments (e.g. XEN), there is irrelevant
484 * ISA bridge in the system. To work reliably, we should scan trhough
485 * all the ISA bridge devices and check for the first match, instead
486 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800487 */
488 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
Rui Guo6a9c4b32013-06-19 21:10:23 +0800489 while (pch) {
490 struct pci_dev *curr = pch;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800491 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200492 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800493 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200494 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800495
Jesse Barnes90711d52011-04-28 14:48:02 -0700496 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
497 dev_priv->pch_type = PCH_IBX;
498 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100499 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700500 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800501 dev_priv->pch_type = PCH_CPT;
502 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100503 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700504 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
505 /* PantherPoint is CPT compatible */
506 dev_priv->pch_type = PCH_CPT;
507 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100508 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300509 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
510 dev_priv->pch_type = PCH_LPT;
511 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100512 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300513 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200514 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
515 dev_priv->pch_type = PCH_LPT;
Wei Shun Changae6935d2012-11-12 18:54:13 -0200516 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
517 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300518 WARN_ON(!IS_ULT(dev));
Rui Guo6a9c4b32013-06-19 21:10:23 +0800519 } else {
520 goto check_next;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800521 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800522 pci_dev_put(pch);
523 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800524 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800525check_next:
526 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
527 pci_dev_put(curr);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800528 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800529 if (!pch)
530 DRM_DEBUG_KMS("No PCH found?\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800531}
532
Ben Widawsky2911a352012-04-05 14:47:36 -0700533bool i915_semaphore_is_enabled(struct drm_device *dev)
534{
535 if (INTEL_INFO(dev)->gen < 6)
536 return 0;
537
538 if (i915_semaphores >= 0)
539 return i915_semaphores;
540
Daniel Vetter59de3292012-04-02 20:48:43 +0200541#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700542 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200543 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
544 return false;
545#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700546
547 return 1;
548}
549
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100550static int i915_drm_freeze(struct drm_device *dev)
551{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100552 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700553 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100554
Zhang Ruib8efb172013-02-05 15:41:53 +0800555 /* ignore lid events during suspend */
556 mutex_lock(&dev_priv->modeset_restore_lock);
557 dev_priv->modeset_restore = MODESET_SUSPENDED;
558 mutex_unlock(&dev_priv->modeset_restore_lock);
559
Paulo Zanonicb107992013-01-25 16:59:15 -0200560 intel_set_power_well(dev, true);
561
Dave Airlie5bcf7192010-12-07 09:20:40 +1000562 drm_kms_helper_poll_disable(dev);
563
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100564 pci_save_state(dev->pdev);
565
566 /* If KMS is active, we do the leavevt stuff here */
567 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200568 int error;
569
570 mutex_lock(&dev->struct_mutex);
571 error = i915_gem_idle(dev);
572 mutex_unlock(&dev->struct_mutex);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100573 if (error) {
574 dev_err(&dev->pdev->dev,
575 "GEM idle failed, resume might fail\n");
576 return error;
577 }
Daniel Vettera261b242012-07-26 19:21:47 +0200578
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700579 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
580
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100581 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100582 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700583 /*
584 * Disable CRTCs directly since we want to preserve sw state
585 * for _thaw.
586 */
587 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
588 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300589
590 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100591 }
592
593 i915_save_state(dev);
594
Chris Wilson44834a62010-08-19 16:09:23 +0100595 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100596
Dave Airlie3fa016a2012-03-28 10:48:49 +0100597 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100598 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100599 console_unlock();
600
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100601 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100602}
603
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000604int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100605{
606 int error;
607
608 if (!dev || !dev->dev_private) {
609 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700610 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000611 return -ENODEV;
612 }
613
Dave Airlieb932ccb2008-02-20 10:02:20 +1000614 if (state.event == PM_EVENT_PRETHAW)
615 return 0;
616
Dave Airlie5bcf7192010-12-07 09:20:40 +1000617
618 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
619 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100620
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100621 error = i915_drm_freeze(dev);
622 if (error)
623 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000624
Dave Airlieb932ccb2008-02-20 10:02:20 +1000625 if (state.event == PM_EVENT_SUSPEND) {
626 /* Shut down the device */
627 pci_disable_device(dev->pdev);
628 pci_set_power_state(dev->pdev, PCI_D3hot);
629 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000630
631 return 0;
632}
633
Jesse Barnes073f34d2012-11-02 11:13:59 -0700634void intel_console_resume(struct work_struct *work)
635{
636 struct drm_i915_private *dev_priv =
637 container_of(work, struct drm_i915_private,
638 console_resume_work);
639 struct drm_device *dev = dev_priv->dev;
640
641 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100642 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700643 console_unlock();
644}
645
Jesse Barnesbb60b962013-03-26 09:25:46 -0700646static void intel_resume_hotplug(struct drm_device *dev)
647{
648 struct drm_mode_config *mode_config = &dev->mode_config;
649 struct intel_encoder *encoder;
650
651 mutex_lock(&mode_config->mutex);
652 DRM_DEBUG_KMS("running encoder hotplug functions\n");
653
654 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
655 if (encoder->hot_plug)
656 encoder->hot_plug(encoder);
657
658 mutex_unlock(&mode_config->mutex);
659
660 /* Just fire off a uevent and let userspace tell us what to do */
661 drm_helper_hpd_irq_event(dev);
662}
663
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700664static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000665{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800666 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100667 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100668
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100669 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100670 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100671
Jesse Barnes5669fca2009-02-17 15:13:31 -0800672 /* KMS EnterVT equivalent */
673 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200674 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100675
Jesse Barnes5669fca2009-02-17 15:13:31 -0800676 mutex_lock(&dev->struct_mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800677
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100678 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800679 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800680
Daniel Vetter15239092013-03-05 09:50:58 +0100681 /* We need working interrupts for modeset enabling ... */
682 drm_irq_install(dev);
683
Chris Wilson1833b132012-05-09 11:56:28 +0100684 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700685
686 drm_modeset_lock_all(dev);
687 intel_modeset_setup_hw_state(dev, true);
688 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100689
690 /*
691 * ... but also need to make sure that hotplug processing
692 * doesn't cause havoc. Like in the driver load code we don't
693 * bother with the tiny race here where we might loose hotplug
694 * notifications.
695 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100696 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100697 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700698 /* Config may have changed between suspend and resume */
699 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800700 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800701
Chris Wilson44834a62010-08-19 16:09:23 +0100702 intel_opregion_init(dev);
703
Jesse Barnes073f34d2012-11-02 11:13:59 -0700704 /*
705 * The console lock can be pretty contented on resume due
706 * to all the printk activity. Try to keep it out of the hot
707 * path of resume if possible.
708 */
709 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100710 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700711 console_unlock();
712 } else {
713 schedule_work(&dev_priv->console_resume_work);
714 }
715
Zhang Ruib8efb172013-02-05 15:41:53 +0800716 mutex_lock(&dev_priv->modeset_restore_lock);
717 dev_priv->modeset_restore = MODESET_DONE;
718 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100719 return error;
720}
721
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700722static int i915_drm_thaw(struct drm_device *dev)
723{
724 int error = 0;
725
Chris Wilson907b28c2013-07-19 20:36:52 +0100726 intel_uncore_sanitize(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700727
728 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
729 mutex_lock(&dev->struct_mutex);
730 i915_gem_restore_gtt_mappings(dev);
731 mutex_unlock(&dev->struct_mutex);
732 }
733
734 __i915_drm_thaw(dev);
735
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100736 return error;
737}
738
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000739int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100740{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100742 int ret;
743
Dave Airlie5bcf7192010-12-07 09:20:40 +1000744 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
745 return 0;
746
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100747 if (pci_enable_device(dev->pdev))
748 return -EIO;
749
750 pci_set_master(dev->pdev);
751
Chris Wilson907b28c2013-07-19 20:36:52 +0100752 intel_uncore_sanitize(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700753
754 /*
755 * Platforms with opregion should have sane BIOS, older ones (gen3 and
756 * earlier) need this since the BIOS might clear all our scratch PTEs.
757 */
758 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
759 !dev_priv->opregion.header) {
760 mutex_lock(&dev->struct_mutex);
761 i915_gem_restore_gtt_mappings(dev);
762 mutex_unlock(&dev->struct_mutex);
763 }
764
765 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100766 if (ret)
767 return ret;
768
769 drm_kms_helper_poll_enable(dev);
770 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000771}
772
Ben Gamari11ed50e2009-09-14 17:48:45 -0400773/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200774 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400775 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400776 *
777 * Reset the chip. Useful if a hang is detected. Returns zero on successful
778 * reset or otherwise an error code.
779 *
780 * Procedure is fairly simple:
781 * - reset the chip using the reset reg
782 * - re-init context state
783 * - re-init hardware status page
784 * - re-init ring buffer
785 * - re-init interrupt state
786 * - re-init display
787 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200788int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400789{
790 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100791 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700792 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400793
Chris Wilsond78cb502010-12-23 13:33:15 +0000794 if (!i915_try_reset)
795 return 0;
796
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200797 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400798
Chris Wilson069efc12010-09-30 16:53:18 +0100799 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400800
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100801 simulated = dev_priv->gpu_error.stop_rings != 0;
802
803 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
Chris Wilsonae681d92010-10-01 14:57:56 +0100804 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100805 ret = -ENODEV;
806 } else {
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200807 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200808
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100809 /* Also reset the gpu hangman. */
810 if (simulated) {
811 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
812 dev_priv->gpu_error.stop_rings = 0;
813 if (ret == -ENODEV) {
814 DRM_ERROR("Reset not implemented, but ignoring "
815 "error for simulated gpu hangs\n");
816 ret = 0;
817 }
818 } else
819 dev_priv->gpu_error.last_reset = get_seconds();
820 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700821 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100822 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100823 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100824 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400825 }
826
827 /* Ok, now get things going again... */
828
829 /*
830 * Everything depends on having the GTT running, so we need to start
831 * there. Fortunately we don't need to do this unless we reset the
832 * chip at a PCI level.
833 *
834 * Next we need to restore the context, but we don't use those
835 * yet either...
836 *
837 * Ring buffer needs to be re-initialized in the KMS case, or if X
838 * was running at the time of the reset (i.e. we weren't VT
839 * switched away).
840 */
841 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200842 !dev_priv->ums.mm_suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100843 struct intel_ring_buffer *ring;
844 int i;
845
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200846 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800847
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100848 i915_gem_init_swizzling(dev);
849
Chris Wilsonb4519512012-05-11 14:29:30 +0100850 for_each_ring(ring, dev_priv, i)
851 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800852
Ben Widawsky254f9652012-06-04 14:42:42 -0700853 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700854 if (dev_priv->mm.aliasing_ppgtt) {
855 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
856 if (ret)
857 i915_gem_cleanup_aliasing_ppgtt(dev);
858 }
Daniel Vettere21af882012-02-09 20:53:27 +0100859
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200860 /*
861 * It would make sense to re-init all the other hw state, at
862 * least the rps/rc6/emon init done within modeset_init_hw. For
863 * some unknown reason, this blows up my ilk, so don't.
864 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200865
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200866 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200867
Ben Gamari11ed50e2009-09-14 17:48:45 -0400868 drm_irq_uninstall(dev);
869 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100870 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200871 } else {
872 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400873 }
874
Ben Gamari11ed50e2009-09-14 17:48:45 -0400875 return 0;
876}
877
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800878static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500879{
Daniel Vetter01a06852012-06-25 15:58:49 +0200880 struct intel_device_info *intel_info =
881 (struct intel_device_info *) ent->driver_data;
882
Chris Wilson5fe49d82011-02-01 19:43:02 +0000883 /* Only bind to function 0 of the device. Early generations
884 * used function 1 as a placeholder for multi-head. This causes
885 * us confusion instead, especially on the systems where both
886 * functions have the same PCI-ID!
887 */
888 if (PCI_FUNC(pdev->devfn))
889 return -ENODEV;
890
Daniel Vetter01a06852012-06-25 15:58:49 +0200891 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
892 * implementation for gen3 (and only gen3) that used legacy drm maps
893 * (gasp!) to share buffers between X and the client. Hence we need to
894 * keep around the fake agp stuff for gen3, even when kms is enabled. */
895 if (intel_info->gen != 3) {
896 driver.driver_features &=
897 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
898 } else if (!intel_agp_enabled) {
899 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
900 return -ENODEV;
901 }
902
Jordan Crousedcdb1672010-05-27 13:40:25 -0600903 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500904}
905
906static void
907i915_pci_remove(struct pci_dev *pdev)
908{
909 struct drm_device *dev = pci_get_drvdata(pdev);
910
911 drm_put_dev(dev);
912}
913
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100914static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500915{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100916 struct pci_dev *pdev = to_pci_dev(dev);
917 struct drm_device *drm_dev = pci_get_drvdata(pdev);
918 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500919
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100920 if (!drm_dev || !drm_dev->dev_private) {
921 dev_err(dev, "DRM not initialized, aborting suspend.\n");
922 return -ENODEV;
923 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500924
Dave Airlie5bcf7192010-12-07 09:20:40 +1000925 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
926 return 0;
927
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100928 error = i915_drm_freeze(drm_dev);
929 if (error)
930 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500931
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100932 pci_disable_device(pdev);
933 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800934
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800935 return 0;
936}
937
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100938static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800939{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100940 struct pci_dev *pdev = to_pci_dev(dev);
941 struct drm_device *drm_dev = pci_get_drvdata(pdev);
942
943 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800944}
945
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100946static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800947{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100948 struct pci_dev *pdev = to_pci_dev(dev);
949 struct drm_device *drm_dev = pci_get_drvdata(pdev);
950
951 if (!drm_dev || !drm_dev->dev_private) {
952 dev_err(dev, "DRM not initialized, aborting suspend.\n");
953 return -ENODEV;
954 }
955
956 return i915_drm_freeze(drm_dev);
957}
958
959static int i915_pm_thaw(struct device *dev)
960{
961 struct pci_dev *pdev = to_pci_dev(dev);
962 struct drm_device *drm_dev = pci_get_drvdata(pdev);
963
964 return i915_drm_thaw(drm_dev);
965}
966
967static int i915_pm_poweroff(struct device *dev)
968{
969 struct pci_dev *pdev = to_pci_dev(dev);
970 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100971
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100972 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800973}
974
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100975static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400976 .suspend = i915_pm_suspend,
977 .resume = i915_pm_resume,
978 .freeze = i915_pm_freeze,
979 .thaw = i915_pm_thaw,
980 .poweroff = i915_pm_poweroff,
981 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800982};
983
Laurent Pinchart78b68552012-05-17 13:27:22 +0200984static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -0800985 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800986 .open = drm_gem_vm_open,
987 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800988};
989
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700990static const struct file_operations i915_driver_fops = {
991 .owner = THIS_MODULE,
992 .open = drm_open,
993 .release = drm_release,
994 .unlocked_ioctl = drm_ioctl,
995 .mmap = drm_gem_mmap,
996 .poll = drm_poll,
997 .fasync = drm_fasync,
998 .read = drm_read,
999#ifdef CONFIG_COMPAT
1000 .compat_ioctl = i915_compat_ioctl,
1001#endif
1002 .llseek = noop_llseek,
1003};
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001006 /* Don't use MTRRs here; the Xserver or userspace app should
1007 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001008 */
Eric Anholt673a3942008-07-30 12:06:12 -07001009 .driver_features =
1010 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001011 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001012 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001013 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001014 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001015 .lastclose = i915_driver_lastclose,
1016 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001017 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001018
1019 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1020 .suspend = i915_suspend,
1021 .resume = i915_resume,
1022
Dave Airliecda17382005-07-10 17:31:26 +10001023 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001024 .master_create = i915_master_create,
1025 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001026#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001027 .debugfs_init = i915_debugfs_init,
1028 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001029#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001030 .gem_init_object = i915_gem_init_object,
1031 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001032 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033
1034 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1035 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1036 .gem_prime_export = i915_gem_prime_export,
1037 .gem_prime_import = i915_gem_prime_import,
1038
Dave Airlieff72145b2011-02-07 12:16:14 +10001039 .dumb_create = i915_gem_dumb_create,
1040 .dumb_map_offset = i915_gem_mmap_gtt,
1041 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001043 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001044 .name = DRIVER_NAME,
1045 .desc = DRIVER_DESC,
1046 .date = DRIVER_DATE,
1047 .major = DRIVER_MAJOR,
1048 .minor = DRIVER_MINOR,
1049 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050};
1051
Dave Airlie8410ea32010-12-15 03:16:38 +10001052static struct pci_driver i915_pci_driver = {
1053 .name = DRIVER_NAME,
1054 .id_table = pciidlist,
1055 .probe = i915_pci_probe,
1056 .remove = i915_pci_remove,
1057 .driver.pm = &i915_pm_ops,
1058};
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060static int __init i915_init(void)
1061{
1062 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001063
1064 /*
1065 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1066 * explicitly disabled with the module pararmeter.
1067 *
1068 * Otherwise, just follow the parameter (defaulting to off).
1069 *
1070 * Allow optional vga_text_mode_force boot option to override
1071 * the default behavior.
1072 */
1073#if defined(CONFIG_DRM_I915_KMS)
1074 if (i915_modeset != 0)
1075 driver.driver_features |= DRIVER_MODESET;
1076#endif
1077 if (i915_modeset == 1)
1078 driver.driver_features |= DRIVER_MODESET;
1079
1080#ifdef CONFIG_VGA_CONSOLE
1081 if (vgacon_text_force() && i915_modeset == -1)
1082 driver.driver_features &= ~DRIVER_MODESET;
1083#endif
1084
Chris Wilson3885c6b2011-01-23 10:45:14 +00001085 if (!(driver.driver_features & DRIVER_MODESET))
1086 driver.get_vblank_timestamp = NULL;
1087
Dave Airlie8410ea32010-12-15 03:16:38 +10001088 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089}
1090
1091static void __exit i915_exit(void)
1092{
Dave Airlie8410ea32010-12-15 03:16:38 +10001093 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094}
1095
1096module_init(i915_init);
1097module_exit(i915_exit);
1098
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001099MODULE_AUTHOR(DRIVER_AUTHOR);
1100MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101MODULE_LICENSE("GPL and additional rights");