blob: 4f7df371c09861c906894adf6dfa1cedaa016e27 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117
Dave Airlie0e32b392014-05-02 14:02:48 +1000118int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100119intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700121 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700122 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700123
124 switch (max_link_bw) {
125 case DP_LINK_BW_1_62:
126 case DP_LINK_BW_2_7:
127 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300128 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300129 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
130 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700131 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
132 max_link_bw = DP_LINK_BW_5_4;
133 else
134 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300135 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
138 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139 max_link_bw = DP_LINK_BW_1_62;
140 break;
141 }
142 return max_link_bw;
143}
144
Paulo Zanonieeb63242014-05-06 14:56:50 +0300145static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
146{
147 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
148 struct drm_device *dev = intel_dig_port->base.base.dev;
149 u8 source_max, sink_max;
150
151 source_max = 4;
152 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
153 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
154 source_max = 2;
155
156 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
157
158 return min(source_max, sink_max);
159}
160
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400161/*
162 * The units on the numbers in the next two are... bizarre. Examples will
163 * make it clearer; this one parallels an example in the eDP spec.
164 *
165 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
166 *
167 * 270000 * 1 * 8 / 10 == 216000
168 *
169 * The actual data capacity of that configuration is 2.16Gbit/s, so the
170 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
171 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
172 * 119000. At 18bpp that's 2142000 kilobits per second.
173 *
174 * Thus the strange-looking division by 10 in intel_dp_link_required, to
175 * get the result in decakilobits instead of kilobits.
176 */
177
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700178static int
Keith Packardc8982612012-01-25 08:16:25 -0800179intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400181 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182}
183
184static int
Dave Airliefe27d532010-06-30 11:46:17 +1000185intel_dp_max_data_rate(int max_link_clock, int max_lanes)
186{
187 return (max_link_clock * max_lanes * 8) / 10;
188}
189
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000190static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700191intel_dp_mode_valid(struct drm_connector *connector,
192 struct drm_display_mode *mode)
193{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100194 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300195 struct intel_connector *intel_connector = to_intel_connector(connector);
196 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100197 int target_clock = mode->clock;
198 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199
Jani Nikuladd06f902012-10-19 14:51:50 +0300200 if (is_edp(intel_dp) && fixed_mode) {
201 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100202 return MODE_PANEL;
203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100205 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200206
207 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100208 }
209
Daniel Vetter36008362013-03-27 00:44:59 +0100210 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300211 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100212
213 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
214 mode_rate = intel_dp_link_required(target_clock, 18);
215
216 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200217 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700218
219 if (mode->clock < 10000)
220 return MODE_CLOCK_LOW;
221
Daniel Vetter0af78a22012-05-23 11:30:55 +0200222 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
223 return MODE_H_ILLEGAL;
224
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700225 return MODE_OK;
226}
227
228static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300229pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230{
231 int i;
232 uint32_t v = 0;
233
234 if (src_bytes > 4)
235 src_bytes = 4;
236 for (i = 0; i < src_bytes; i++)
237 v |= ((uint32_t) src[i]) << ((3-i) * 8);
238 return v;
239}
240
241static void
242unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
331 uint32_t DP;
332
333 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
334 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
335 pipe_name(pipe), port_name(intel_dig_port->port)))
336 return;
337
338 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
339 pipe_name(pipe), port_name(intel_dig_port->port));
340
341 /* Preserve the BIOS-computed detected bit. This is
342 * supposed to be read-only.
343 */
344 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
345 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
346 DP |= DP_PORT_WIDTH(1);
347 DP |= DP_LINK_TRAIN_PAT_1;
348
349 if (IS_CHERRYVIEW(dev))
350 DP |= DP_PIPE_SELECT_CHV(pipe);
351 else if (pipe == PIPE_B)
352 DP |= DP_PIPEB_SELECT;
353
354 /*
355 * Similar magic as in intel_dp_enable_port().
356 * We _must_ do this port enable + disable trick
357 * to make this power seqeuencer lock onto the port.
358 * Otherwise even VDD force bit won't work.
359 */
360 I915_WRITE(intel_dp->output_reg, DP);
361 POSTING_READ(intel_dp->output_reg);
362
363 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
364 POSTING_READ(intel_dp->output_reg);
365
366 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
367 POSTING_READ(intel_dp->output_reg);
368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Jani Nikulabf13e812013-09-06 07:40:05 +0300378
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300379 lockdep_assert_held(&dev_priv->pps_mutex);
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
388 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
389 base.head) {
390 struct intel_dp *tmp;
391
392 if (encoder->type != INTEL_OUTPUT_EDP)
393 continue;
394
395 tmp = enc_to_intel_dp(&encoder->base);
396
397 if (tmp->pps_pipe != INVALID_PIPE)
398 pipes &= ~(1 << tmp->pps_pipe);
399 }
400
401 /*
402 * Didn't find one. This should not happen since there
403 * are two power sequencers and up to two eDP ports.
404 */
405 if (WARN_ON(pipes == 0))
406 return PIPE_A;
407
408 intel_dp->pps_pipe = ffs(pipes) - 1;
409
410 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
411 pipe_name(intel_dp->pps_pipe),
412 port_name(intel_dig_port->port));
413
414 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300415 intel_dp_init_panel_power_sequencer(dev, intel_dp);
416 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300417
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300418 /*
419 * Even vdd force doesn't work until we've made
420 * the power sequencer lock in on the port.
421 */
422 vlv_power_sequencer_kick(intel_dp);
423
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424 return intel_dp->pps_pipe;
425}
426
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300427typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
428 enum pipe pipe);
429
430static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
431 enum pipe pipe)
432{
433 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
434}
435
436static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
440}
441
442static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return true;
446}
447
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300448static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300449vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
450 enum port port,
451 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452{
Jani Nikulabf13e812013-09-06 07:40:05 +0300453 enum pipe pipe;
454
Jani Nikulabf13e812013-09-06 07:40:05 +0300455 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
456 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
457 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458
459 if (port_sel != PANEL_PORT_SELECT_VLV(port))
460 continue;
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462 if (!pipe_check(dev_priv, pipe))
463 continue;
464
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300466 }
467
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300468 return INVALID_PIPE;
469}
470
471static void
472vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
473{
474 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
475 struct drm_device *dev = intel_dig_port->base.base.dev;
476 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477 enum port port = intel_dig_port->port;
478
479 lockdep_assert_held(&dev_priv->pps_mutex);
480
481 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482 /* first pick one where the panel is on */
483 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
484 vlv_pipe_has_pp_on);
485 /* didn't find one? pick one where vdd is on */
486 if (intel_dp->pps_pipe == INVALID_PIPE)
487 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
488 vlv_pipe_has_vdd_on);
489 /* didn't find one? pick one with just the correct port */
490 if (intel_dp->pps_pipe == INVALID_PIPE)
491 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
492 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
495 if (intel_dp->pps_pipe == INVALID_PIPE) {
496 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
497 port_name(port));
498 return;
499 }
500
501 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
502 port_name(port), pipe_name(intel_dp->pps_pipe));
503
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300504 intel_dp_init_panel_power_sequencer(dev, intel_dp);
505 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300506}
507
Ville Syrjälä773538e82014-09-04 14:54:56 +0300508void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
509{
510 struct drm_device *dev = dev_priv->dev;
511 struct intel_encoder *encoder;
512
513 if (WARN_ON(!IS_VALLEYVIEW(dev)))
514 return;
515
516 /*
517 * We can't grab pps_mutex here due to deadlock with power_domain
518 * mutex when power_domain functions are called while holding pps_mutex.
519 * That also means that in order to use pps_pipe the code needs to
520 * hold both a power domain reference and pps_mutex, and the power domain
521 * reference get/put must be done while _not_ holding pps_mutex.
522 * pps_{lock,unlock}() do these steps in the correct order, so one
523 * should use them always.
524 */
525
526 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
527 struct intel_dp *intel_dp;
528
529 if (encoder->type != INTEL_OUTPUT_EDP)
530 continue;
531
532 intel_dp = enc_to_intel_dp(&encoder->base);
533 intel_dp->pps_pipe = INVALID_PIPE;
534 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
537static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
538{
539 struct drm_device *dev = intel_dp_to_dev(intel_dp);
540
541 if (HAS_PCH_SPLIT(dev))
542 return PCH_PP_CONTROL;
543 else
544 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
545}
546
547static u32 _pp_stat_reg(struct intel_dp *intel_dp)
548{
549 struct drm_device *dev = intel_dp_to_dev(intel_dp);
550
551 if (HAS_PCH_SPLIT(dev))
552 return PCH_PP_STATUS;
553 else
554 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
555}
556
Clint Taylor01527b32014-07-07 13:01:46 -0700557/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
558 This function only applicable when panel PM state is not to be tracked */
559static int edp_notify_handler(struct notifier_block *this, unsigned long code,
560 void *unused)
561{
562 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
563 edp_notifier);
564 struct drm_device *dev = intel_dp_to_dev(intel_dp);
565 struct drm_i915_private *dev_priv = dev->dev_private;
566 u32 pp_div;
567 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700568
569 if (!is_edp(intel_dp) || code != SYS_RESTART)
570 return 0;
571
Ville Syrjälä773538e82014-09-04 14:54:56 +0300572 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300573
Clint Taylor01527b32014-07-07 13:01:46 -0700574 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300575 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
576
Clint Taylor01527b32014-07-07 13:01:46 -0700577 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
578 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
579 pp_div = I915_READ(pp_div_reg);
580 pp_div &= PP_REFERENCE_DIVIDER_MASK;
581
582 /* 0x1F write to PP_DIV_REG sets max cycle delay */
583 I915_WRITE(pp_div_reg, pp_div | 0x1F);
584 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
585 msleep(intel_dp->panel_power_cycle_delay);
586 }
587
Ville Syrjälä773538e82014-09-04 14:54:56 +0300588 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300589
Clint Taylor01527b32014-07-07 13:01:46 -0700590 return 0;
591}
592
Daniel Vetter4be73782014-01-17 14:39:48 +0100593static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700594{
Paulo Zanoni30add222012-10-26 19:05:45 -0200595 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700596 struct drm_i915_private *dev_priv = dev->dev_private;
597
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300598 lockdep_assert_held(&dev_priv->pps_mutex);
599
Jani Nikulabf13e812013-09-06 07:40:05 +0300600 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700601}
602
Daniel Vetter4be73782014-01-17 14:39:48 +0100603static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700604{
Paulo Zanoni30add222012-10-26 19:05:45 -0200605 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700606 struct drm_i915_private *dev_priv = dev->dev_private;
607
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 lockdep_assert_held(&dev_priv->pps_mutex);
609
Ville Syrjälä773538e82014-09-04 14:54:56 +0300610 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700611}
612
Keith Packard9b984da2011-09-19 13:54:47 -0700613static void
614intel_dp_check_edp(struct intel_dp *intel_dp)
615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700618
Keith Packard9b984da2011-09-19 13:54:47 -0700619 if (!is_edp(intel_dp))
620 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700621
Daniel Vetter4be73782014-01-17 14:39:48 +0100622 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700623 WARN(1, "eDP powered off while attempting aux channel communication.\n");
624 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 I915_READ(_pp_stat_reg(intel_dp)),
626 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700627 }
628}
629
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100630static uint32_t
631intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
632{
633 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
634 struct drm_device *dev = intel_dig_port->base.base.dev;
635 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300636 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100637 uint32_t status;
638 bool done;
639
Daniel Vetteref04f002012-12-01 21:03:59 +0100640#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100641 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300642 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300643 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100644 else
645 done = wait_for_atomic(C, 10) == 0;
646 if (!done)
647 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
648 has_aux_irq);
649#undef C
650
651 return status;
652}
653
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000654static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
655{
656 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
657 struct drm_device *dev = intel_dig_port->base.base.dev;
658
659 /*
660 * The clock divider is based off the hrawclk, and would like to run at
661 * 2MHz. So, take the hrawclk value and divide by 2 and use that
662 */
663 return index ? 0 : intel_hrawclk(dev) / 2;
664}
665
666static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670
671 if (index)
672 return 0;
673
674 if (intel_dig_port->port == PORT_A) {
675 if (IS_GEN6(dev) || IS_GEN7(dev))
676 return 200; /* SNB & IVB eDP input clock at 400Mhz */
677 else
678 return 225; /* eDP input clock at 450Mhz */
679 } else {
680 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
681 }
682}
683
684static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300685{
686 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
687 struct drm_device *dev = intel_dig_port->base.base.dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
689
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100691 if (index)
692 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000693 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300694 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
695 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100696 switch (index) {
697 case 0: return 63;
698 case 1: return 72;
699 default: return 0;
700 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000701 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100702 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703 }
704}
705
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
707{
708 return index ? 0 : 100;
709}
710
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000711static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
712{
713 /*
714 * SKL doesn't need us to program the AUX clock divider (Hardware will
715 * derive the clock from CDCLK automatically). We still implement the
716 * get_aux_clock_divider vfunc to plug-in into the existing code.
717 */
718 return index ? 0 : 1;
719}
720
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000721static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
722 bool has_aux_irq,
723 int send_bytes,
724 uint32_t aux_clock_divider)
725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 uint32_t precharge, timeout;
729
730 if (IS_GEN6(dev))
731 precharge = 3;
732 else
733 precharge = 5;
734
735 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
736 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
737 else
738 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
739
740 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000741 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000742 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000743 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000744 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000745 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000746 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
747 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000748 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000749}
750
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000751static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
752 bool has_aux_irq,
753 int send_bytes,
754 uint32_t unused)
755{
756 return DP_AUX_CH_CTL_SEND_BUSY |
757 DP_AUX_CH_CTL_DONE |
758 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
759 DP_AUX_CH_CTL_TIME_OUT_ERROR |
760 DP_AUX_CH_CTL_TIME_OUT_1600us |
761 DP_AUX_CH_CTL_RECEIVE_ERROR |
762 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
763 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
764}
765
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200768 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769 uint8_t *recv, int recv_size)
770{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
772 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700773 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300774 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700775 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100776 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100777 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100780 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200781 bool vdd;
782
Ville Syrjälä773538e82014-09-04 14:54:56 +0300783 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300784
Ville Syrjälä72c35002014-08-18 22:16:00 +0300785 /*
786 * We will be called with VDD already enabled for dpcd/edid/oui reads.
787 * In such cases we want to leave VDD enabled and it's up to upper layers
788 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
789 * ourselves.
790 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300791 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100792
793 /* dp aux is extremely sensitive to irq latency, hence request the
794 * lowest possible wakeup latency and so prevent the cpu from going into
795 * deep sleep states.
796 */
797 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798
Keith Packard9b984da2011-09-19 13:54:47 -0700799 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800800
Paulo Zanonic67a4702013-08-19 13:18:09 -0300801 intel_aux_display_runtime_get(dev_priv);
802
Jesse Barnes11bee432011-08-01 15:02:20 -0700803 /* Try to wait for any previous AUX channel activity */
804 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100805 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700806 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
807 break;
808 msleep(1);
809 }
810
811 if (try == 3) {
812 WARN(1, "dp_aux_ch not started status 0x%08x\n",
813 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100814 ret = -EBUSY;
815 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100816 }
817
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300818 /* Only 5 data registers! */
819 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
820 ret = -E2BIG;
821 goto out;
822 }
823
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000824 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000825 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
826 has_aux_irq,
827 send_bytes,
828 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000829
Chris Wilsonbc866252013-07-21 16:00:03 +0100830 /* Must try at least 3 times according to DP spec */
831 for (try = 0; try < 5; try++) {
832 /* Load the send data into the aux channel data registers */
833 for (i = 0; i < send_bytes; i += 4)
834 I915_WRITE(ch_data + i,
835 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400836
Chris Wilsonbc866252013-07-21 16:00:03 +0100837 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000838 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839
Chris Wilsonbc866252013-07-21 16:00:03 +0100840 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400841
Chris Wilsonbc866252013-07-21 16:00:03 +0100842 /* Clear done status and any errors */
843 I915_WRITE(ch_ctl,
844 status |
845 DP_AUX_CH_CTL_DONE |
846 DP_AUX_CH_CTL_TIME_OUT_ERROR |
847 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400848
Chris Wilsonbc866252013-07-21 16:00:03 +0100849 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
850 DP_AUX_CH_CTL_RECEIVE_ERROR))
851 continue;
852 if (status & DP_AUX_CH_CTL_DONE)
853 break;
854 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100855 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 break;
857 }
858
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700859 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700860 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100861 ret = -EBUSY;
862 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700863 }
864
865 /* Check for timeout or receive error.
866 * Timeouts occur when the sink is not connected
867 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700868 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700869 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100870 ret = -EIO;
871 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700872 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700873
874 /* Timeouts occur when the device isn't connected, so they're
875 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700876 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800877 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100878 ret = -ETIMEDOUT;
879 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 }
881
882 /* Unload any bytes sent back from the other side */
883 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
884 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 if (recv_bytes > recv_size)
886 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400887
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100888 for (i = 0; i < recv_bytes; i += 4)
889 unpack_aux(I915_READ(ch_data + i),
890 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = recv_bytes;
893out:
894 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300895 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100896
Jani Nikula884f19e2014-03-14 16:51:14 +0200897 if (vdd)
898 edp_panel_vdd_off(intel_dp, false);
899
Ville Syrjälä773538e82014-09-04 14:54:56 +0300900 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300901
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903}
904
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300905#define BARE_ADDRESS_SIZE 3
906#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200907static ssize_t
908intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200910 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
911 uint8_t txbuf[20], rxbuf[20];
912 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914
Jani Nikula9d1a1032014-03-14 16:51:15 +0200915 txbuf[0] = msg->request << 4;
916 txbuf[1] = msg->address >> 8;
917 txbuf[2] = msg->address & 0xff;
918 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300919
Jani Nikula9d1a1032014-03-14 16:51:15 +0200920 switch (msg->request & ~DP_AUX_I2C_MOT) {
921 case DP_AUX_NATIVE_WRITE:
922 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300923 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200924 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200925
Jani Nikula9d1a1032014-03-14 16:51:15 +0200926 if (WARN_ON(txsize > 20))
927 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928
Jani Nikula9d1a1032014-03-14 16:51:15 +0200929 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930
Jani Nikula9d1a1032014-03-14 16:51:15 +0200931 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
932 if (ret > 0) {
933 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Jani Nikula9d1a1032014-03-14 16:51:15 +0200935 /* Return payload size. */
936 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200938 break;
939
940 case DP_AUX_NATIVE_READ:
941 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300942 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200943 rxsize = msg->size + 1;
944
945 if (WARN_ON(rxsize > 20))
946 return -E2BIG;
947
948 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
949 if (ret > 0) {
950 msg->reply = rxbuf[0] >> 4;
951 /*
952 * Assume happy day, and copy the data. The caller is
953 * expected to check msg->reply before touching it.
954 *
955 * Return payload size.
956 */
957 ret--;
958 memcpy(msg->buffer, rxbuf + 1, ret);
959 }
960 break;
961
962 default:
963 ret = -EINVAL;
964 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968}
969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970static void
971intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200974 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
975 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200976 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000977 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikula33ad6622014-03-14 16:51:16 +0200979 switch (port) {
980 case PORT_A:
981 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200982 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000983 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200984 case PORT_B:
985 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200986 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200987 break;
988 case PORT_C:
989 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200990 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200991 break;
992 case PORT_D:
993 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200994 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000995 break;
996 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200997 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000998 }
999
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001000 /*
1001 * The AUX_CTL register is usually DP_CTL + 0x10.
1002 *
1003 * On Haswell and Broadwell though:
1004 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1005 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1006 *
1007 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1008 */
1009 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001010 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001011
Jani Nikula0b998362014-03-14 16:51:17 +02001012 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013 intel_dp->aux.dev = dev->dev;
1014 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001015
Jani Nikula0b998362014-03-14 16:51:17 +02001016 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1017 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001018
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001019 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001020 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001021 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001022 name, ret);
1023 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001024 }
David Flynn8316f332010-12-08 16:10:21 +00001025
Jani Nikula0b998362014-03-14 16:51:17 +02001026 ret = sysfs_create_link(&connector->base.kdev->kobj,
1027 &intel_dp->aux.ddc.dev.kobj,
1028 intel_dp->aux.ddc.dev.kobj.name);
1029 if (ret < 0) {
1030 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001031 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001032 }
1033}
1034
Imre Deak80f65de2014-02-11 17:12:49 +02001035static void
1036intel_dp_connector_unregister(struct intel_connector *intel_connector)
1037{
1038 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1039
Dave Airlie0e32b392014-05-02 14:02:48 +10001040 if (!intel_connector->mst_port)
1041 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1042 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001043 intel_connector_unregister(intel_connector);
1044}
1045
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001046static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001047hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1048{
1049 switch (link_bw) {
1050 case DP_LINK_BW_1_62:
1051 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1052 break;
1053 case DP_LINK_BW_2_7:
1054 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1055 break;
1056 case DP_LINK_BW_5_4:
1057 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1058 break;
1059 }
1060}
1061
1062static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001063intel_dp_set_clock(struct intel_encoder *encoder,
1064 struct intel_crtc_config *pipe_config, int link_bw)
1065{
1066 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001067 const struct dp_link_dpll *divisor = NULL;
1068 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001069
1070 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001071 divisor = gen4_dpll;
1072 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001073 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001074 divisor = pch_dpll;
1075 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001076 } else if (IS_CHERRYVIEW(dev)) {
1077 divisor = chv_dpll;
1078 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001079 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001080 divisor = vlv_dpll;
1081 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001082 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001083
1084 if (divisor && count) {
1085 for (i = 0; i < count; i++) {
1086 if (link_bw == divisor[i].link_bw) {
1087 pipe_config->dpll = divisor[i].dpll;
1088 pipe_config->clock_set = true;
1089 break;
1090 }
1091 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001092 }
1093}
1094
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001095bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001096intel_dp_compute_config(struct intel_encoder *encoder,
1097 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001098{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001099 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001100 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001101 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001102 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001103 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001104 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001105 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001106 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001107 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001108 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001109 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001110 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001111 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001112 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001113 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001114 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001115
Imre Deakbc7d38a2013-05-16 14:40:36 +03001116 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001117 pipe_config->has_pch_encoder = true;
1118
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001119 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001120 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001121 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001122
Jani Nikuladd06f902012-10-19 14:51:50 +03001123 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1124 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1125 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001126 if (!HAS_PCH_SPLIT(dev))
1127 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1128 intel_connector->panel.fitting_mode);
1129 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001130 intel_pch_panel_fitting(intel_crtc, pipe_config,
1131 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001132 }
1133
Daniel Vettercb1793c2012-06-04 18:39:21 +02001134 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001135 return false;
1136
Daniel Vetter083f9562012-04-20 20:23:49 +02001137 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1138 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001139 max_lane_count, bws[max_clock],
1140 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001141
Daniel Vetter36008362013-03-27 00:44:59 +01001142 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1143 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001144 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001145 if (is_edp(intel_dp)) {
1146 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1147 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1148 dev_priv->vbt.edp_bpp);
1149 bpp = dev_priv->vbt.edp_bpp;
1150 }
1151
Jani Nikula344c5bb2014-09-09 11:25:13 +03001152 /*
1153 * Use the maximum clock and number of lanes the eDP panel
1154 * advertizes being capable of. The panels are generally
1155 * designed to support only a single clock and lane
1156 * configuration, and typically these values correspond to the
1157 * native resolution of the panel.
1158 */
1159 min_lane_count = max_lane_count;
1160 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001161 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001162
Daniel Vetter36008362013-03-27 00:44:59 +01001163 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001164 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1165 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001166
Dave Airliec6930992014-07-14 11:04:39 +10001167 for (clock = min_clock; clock <= max_clock; clock++) {
1168 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001169 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1170 link_avail = intel_dp_max_data_rate(link_clock,
1171 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001172
Daniel Vetter36008362013-03-27 00:44:59 +01001173 if (mode_rate <= link_avail) {
1174 goto found;
1175 }
1176 }
1177 }
1178 }
1179
1180 return false;
1181
1182found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001183 if (intel_dp->color_range_auto) {
1184 /*
1185 * See:
1186 * CEA-861-E - 5.1 Default Encoding Parameters
1187 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1188 */
Thierry Reding18316c82012-12-20 15:41:44 +01001189 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001190 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1191 else
1192 intel_dp->color_range = 0;
1193 }
1194
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001195 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001196 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001197
Daniel Vetter36008362013-03-27 00:44:59 +01001198 intel_dp->link_bw = bws[clock];
1199 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001200 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001201 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001202
Daniel Vetter36008362013-03-27 00:44:59 +01001203 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1204 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001205 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001206 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1207 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001208
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001209 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001210 adjusted_mode->crtc_clock,
1211 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001212 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001213
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301214 if (intel_connector->panel.downclock_mode != NULL &&
1215 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001216 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301217 intel_link_compute_m_n(bpp, lane_count,
1218 intel_connector->panel.downclock_mode->clock,
1219 pipe_config->port_clock,
1220 &pipe_config->dp_m2_n2);
1221 }
1222
Damien Lespiauea155f32014-07-29 18:06:20 +01001223 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001224 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1225 else
1226 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001227
Daniel Vetter36008362013-03-27 00:44:59 +01001228 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229}
1230
Daniel Vetter7c62a162013-06-01 17:16:20 +02001231static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001232{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001233 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1234 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1235 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001236 struct drm_i915_private *dev_priv = dev->dev_private;
1237 u32 dpa_ctl;
1238
Daniel Vetterff9a6752013-06-01 17:16:21 +02001239 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001240 dpa_ctl = I915_READ(DP_A);
1241 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1242
Daniel Vetterff9a6752013-06-01 17:16:21 +02001243 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001244 /* For a long time we've carried around a ILK-DevA w/a for the
1245 * 160MHz clock. If we're really unlucky, it's still required.
1246 */
1247 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001248 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001249 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001250 } else {
1251 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001252 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001253 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001254
Daniel Vetterea9b6002012-11-29 15:59:31 +01001255 I915_WRITE(DP_A, dpa_ctl);
1256
1257 POSTING_READ(DP_A);
1258 udelay(500);
1259}
1260
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001261static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001262{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001263 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001264 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001265 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001266 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001267 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1268 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Keith Packard417e8222011-11-01 19:54:11 -07001270 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001271 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001272 *
1273 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001274 * SNB CPU
1275 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001276 * CPT PCH
1277 *
1278 * IBX PCH and CPU are the same for almost everything,
1279 * except that the CPU DP PLL is configured in this
1280 * register
1281 *
1282 * CPT PCH is quite different, having many bits moved
1283 * to the TRANS_DP_CTL register instead. That
1284 * configuration happens (oddly) in ironlake_pch_enable
1285 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001286
Keith Packard417e8222011-11-01 19:54:11 -07001287 /* Preserve the BIOS-computed detected bit. This is
1288 * supposed to be read-only.
1289 */
1290 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001291
Keith Packard417e8222011-11-01 19:54:11 -07001292 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001293 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001294 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001295
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001296 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001297 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001298 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001299 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Jani Nikula33d1e7c62014-10-27 16:26:46 +02001300 intel_write_eld(encoder);
Wu Fengguange0dac652011-09-05 14:25:34 +08001301 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001302
Keith Packard417e8222011-11-01 19:54:11 -07001303 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001304
Imre Deakbc7d38a2013-05-16 14:40:36 +03001305 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001306 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1307 intel_dp->DP |= DP_SYNC_HS_HIGH;
1308 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1309 intel_dp->DP |= DP_SYNC_VS_HIGH;
1310 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1311
Jani Nikula6aba5b62013-10-04 15:08:10 +03001312 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001313 intel_dp->DP |= DP_ENHANCED_FRAMING;
1314
Daniel Vetter7c62a162013-06-01 17:16:20 +02001315 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001316 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001317 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001318 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001319
1320 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1321 intel_dp->DP |= DP_SYNC_HS_HIGH;
1322 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1323 intel_dp->DP |= DP_SYNC_VS_HIGH;
1324 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1325
Jani Nikula6aba5b62013-10-04 15:08:10 +03001326 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001327 intel_dp->DP |= DP_ENHANCED_FRAMING;
1328
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001329 if (!IS_CHERRYVIEW(dev)) {
1330 if (crtc->pipe == 1)
1331 intel_dp->DP |= DP_PIPEB_SELECT;
1332 } else {
1333 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1334 }
Keith Packard417e8222011-11-01 19:54:11 -07001335 } else {
1336 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001337 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001338}
1339
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001340#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1341#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001342
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001343#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1344#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001345
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001346#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1347#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001348
Daniel Vetter4be73782014-01-17 14:39:48 +01001349static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001350 u32 mask,
1351 u32 value)
1352{
Paulo Zanoni30add222012-10-26 19:05:45 -02001353 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001354 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001355 u32 pp_stat_reg, pp_ctrl_reg;
1356
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001357 lockdep_assert_held(&dev_priv->pps_mutex);
1358
Jani Nikulabf13e812013-09-06 07:40:05 +03001359 pp_stat_reg = _pp_stat_reg(intel_dp);
1360 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001361
1362 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001363 mask, value,
1364 I915_READ(pp_stat_reg),
1365 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001366
Jesse Barnes453c5422013-03-28 09:55:41 -07001367 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001368 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001369 I915_READ(pp_stat_reg),
1370 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001371 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001372
1373 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001374}
1375
Daniel Vetter4be73782014-01-17 14:39:48 +01001376static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001377{
1378 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001379 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001380}
1381
Daniel Vetter4be73782014-01-17 14:39:48 +01001382static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001383{
Keith Packardbd943152011-09-18 23:09:52 -07001384 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001385 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001386}
Keith Packardbd943152011-09-18 23:09:52 -07001387
Daniel Vetter4be73782014-01-17 14:39:48 +01001388static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001389{
1390 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001391
1392 /* When we disable the VDD override bit last we have to do the manual
1393 * wait. */
1394 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1395 intel_dp->panel_power_cycle_delay);
1396
Daniel Vetter4be73782014-01-17 14:39:48 +01001397 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001398}
Keith Packardbd943152011-09-18 23:09:52 -07001399
Daniel Vetter4be73782014-01-17 14:39:48 +01001400static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001401{
1402 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1403 intel_dp->backlight_on_delay);
1404}
1405
Daniel Vetter4be73782014-01-17 14:39:48 +01001406static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001407{
1408 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1409 intel_dp->backlight_off_delay);
1410}
Keith Packard99ea7122011-11-01 19:57:50 -07001411
Keith Packard832dd3c2011-11-01 19:34:06 -07001412/* Read the current pp_control value, unlocking the register if it
1413 * is locked
1414 */
1415
Jesse Barnes453c5422013-03-28 09:55:41 -07001416static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001417{
Jesse Barnes453c5422013-03-28 09:55:41 -07001418 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1419 struct drm_i915_private *dev_priv = dev->dev_private;
1420 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001421
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001422 lockdep_assert_held(&dev_priv->pps_mutex);
1423
Jani Nikulabf13e812013-09-06 07:40:05 +03001424 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001425 control &= ~PANEL_UNLOCK_MASK;
1426 control |= PANEL_UNLOCK_REGS;
1427 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001428}
1429
Ville Syrjälä951468f2014-09-04 14:55:31 +03001430/*
1431 * Must be paired with edp_panel_vdd_off().
1432 * Must hold pps_mutex around the whole on/off sequence.
1433 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1434 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001435static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001436{
Paulo Zanoni30add222012-10-26 19:05:45 -02001437 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001438 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1439 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001440 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001441 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001442 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001443 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001444 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001445
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001446 lockdep_assert_held(&dev_priv->pps_mutex);
1447
Keith Packard97af61f572011-09-28 16:23:51 -07001448 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001449 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001450
1451 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001452
Daniel Vetter4be73782014-01-17 14:39:48 +01001453 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001454 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001455
Imre Deak4e6e1a52014-03-27 17:45:11 +02001456 power_domain = intel_display_port_power_domain(intel_encoder);
1457 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001458
Paulo Zanonib0665d52013-10-30 19:50:27 -02001459 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001460
Daniel Vetter4be73782014-01-17 14:39:48 +01001461 if (!edp_have_panel_power(intel_dp))
1462 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001463
Jesse Barnes453c5422013-03-28 09:55:41 -07001464 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001465 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001466
Jani Nikulabf13e812013-09-06 07:40:05 +03001467 pp_stat_reg = _pp_stat_reg(intel_dp);
1468 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001469
1470 I915_WRITE(pp_ctrl_reg, pp);
1471 POSTING_READ(pp_ctrl_reg);
1472 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1473 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001474 /*
1475 * If the panel wasn't on, delay before accessing aux channel
1476 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001477 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001478 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001479 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001480 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001481
1482 return need_to_disable;
1483}
1484
Ville Syrjälä951468f2014-09-04 14:55:31 +03001485/*
1486 * Must be paired with intel_edp_panel_vdd_off() or
1487 * intel_edp_panel_off().
1488 * Nested calls to these functions are not allowed since
1489 * we drop the lock. Caller must use some higher level
1490 * locking to prevent nested calls from other threads.
1491 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001492void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001493{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001494 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001495
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001496 if (!is_edp(intel_dp))
1497 return;
1498
Ville Syrjälä773538e82014-09-04 14:54:56 +03001499 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001500 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001501 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001502
1503 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001504}
1505
Daniel Vetter4be73782014-01-17 14:39:48 +01001506static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001507{
Paulo Zanoni30add222012-10-26 19:05:45 -02001508 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001509 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001510 struct intel_digital_port *intel_dig_port =
1511 dp_to_dig_port(intel_dp);
1512 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1513 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001514 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001515 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001516
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001517 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001518
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001519 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001520
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001521 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001522 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001523
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001524 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001525
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001526 pp = ironlake_get_pp_control(intel_dp);
1527 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001528
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001529 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1530 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001531
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001532 I915_WRITE(pp_ctrl_reg, pp);
1533 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001534
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001535 /* Make sure sequencer is idle before allowing subsequent activity */
1536 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1537 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001538
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001539 if ((pp & POWER_TARGET_ON) == 0)
1540 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001541
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001542 power_domain = intel_display_port_power_domain(intel_encoder);
1543 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001544}
1545
Daniel Vetter4be73782014-01-17 14:39:48 +01001546static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001547{
1548 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1549 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001550
Ville Syrjälä773538e82014-09-04 14:54:56 +03001551 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001552 if (!intel_dp->want_panel_vdd)
1553 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001554 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001555}
1556
Imre Deakaba86892014-07-30 15:57:31 +03001557static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1558{
1559 unsigned long delay;
1560
1561 /*
1562 * Queue the timer to fire a long time from now (relative to the power
1563 * down delay) to keep the panel power up across a sequence of
1564 * operations.
1565 */
1566 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1567 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1568}
1569
Ville Syrjälä951468f2014-09-04 14:55:31 +03001570/*
1571 * Must be paired with edp_panel_vdd_on().
1572 * Must hold pps_mutex around the whole on/off sequence.
1573 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1574 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001575static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001576{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001577 struct drm_i915_private *dev_priv =
1578 intel_dp_to_dev(intel_dp)->dev_private;
1579
1580 lockdep_assert_held(&dev_priv->pps_mutex);
1581
Keith Packard97af61f572011-09-28 16:23:51 -07001582 if (!is_edp(intel_dp))
1583 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001584
Keith Packardbd943152011-09-18 23:09:52 -07001585 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001586
Keith Packardbd943152011-09-18 23:09:52 -07001587 intel_dp->want_panel_vdd = false;
1588
Imre Deakaba86892014-07-30 15:57:31 +03001589 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001590 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001591 else
1592 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001593}
1594
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001595static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001596{
Paulo Zanoni30add222012-10-26 19:05:45 -02001597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001598 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001599 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001600 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001601
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001602 lockdep_assert_held(&dev_priv->pps_mutex);
1603
Keith Packard97af61f572011-09-28 16:23:51 -07001604 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001605 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001606
1607 DRM_DEBUG_KMS("Turn eDP power on\n");
1608
Daniel Vetter4be73782014-01-17 14:39:48 +01001609 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001610 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001611 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001612 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001613
Daniel Vetter4be73782014-01-17 14:39:48 +01001614 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001615
Jani Nikulabf13e812013-09-06 07:40:05 +03001616 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001617 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001618 if (IS_GEN5(dev)) {
1619 /* ILK workaround: disable reset around power sequence */
1620 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001621 I915_WRITE(pp_ctrl_reg, pp);
1622 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001623 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001624
Keith Packard1c0ae802011-09-19 13:59:29 -07001625 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001626 if (!IS_GEN5(dev))
1627 pp |= PANEL_POWER_RESET;
1628
Jesse Barnes453c5422013-03-28 09:55:41 -07001629 I915_WRITE(pp_ctrl_reg, pp);
1630 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001631
Daniel Vetter4be73782014-01-17 14:39:48 +01001632 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001633 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001634
Keith Packard05ce1a42011-09-29 16:33:01 -07001635 if (IS_GEN5(dev)) {
1636 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001637 I915_WRITE(pp_ctrl_reg, pp);
1638 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001639 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001640}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001641
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001642void intel_edp_panel_on(struct intel_dp *intel_dp)
1643{
1644 if (!is_edp(intel_dp))
1645 return;
1646
1647 pps_lock(intel_dp);
1648 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001649 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001650}
1651
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001652
1653static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001654{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001655 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1656 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001658 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001659 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001660 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001661 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001662
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001663 lockdep_assert_held(&dev_priv->pps_mutex);
1664
Keith Packard97af61f572011-09-28 16:23:51 -07001665 if (!is_edp(intel_dp))
1666 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001667
Keith Packard99ea7122011-11-01 19:57:50 -07001668 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001669
Jani Nikula24f3e092014-03-17 16:43:36 +02001670 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1671
Jesse Barnes453c5422013-03-28 09:55:41 -07001672 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001673 /* We need to switch off panel power _and_ force vdd, for otherwise some
1674 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001675 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1676 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001677
Jani Nikulabf13e812013-09-06 07:40:05 +03001678 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001679
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001680 intel_dp->want_panel_vdd = false;
1681
Jesse Barnes453c5422013-03-28 09:55:41 -07001682 I915_WRITE(pp_ctrl_reg, pp);
1683 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001684
Paulo Zanonidce56b32013-12-19 14:29:40 -02001685 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001686 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001687
1688 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001689 power_domain = intel_display_port_power_domain(intel_encoder);
1690 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001691}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001692
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001693void intel_edp_panel_off(struct intel_dp *intel_dp)
1694{
1695 if (!is_edp(intel_dp))
1696 return;
1697
1698 pps_lock(intel_dp);
1699 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001700 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001701}
1702
Jani Nikula1250d102014-08-12 17:11:39 +03001703/* Enable backlight in the panel power control. */
1704static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001705{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1707 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001708 struct drm_i915_private *dev_priv = dev->dev_private;
1709 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001710 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001711
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001712 /*
1713 * If we enable the backlight right away following a panel power
1714 * on, we may see slight flicker as the panel syncs with the eDP
1715 * link. So delay a bit to make sure the image is solid before
1716 * allowing it to appear.
1717 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001718 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001719
Ville Syrjälä773538e82014-09-04 14:54:56 +03001720 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001721
Jesse Barnes453c5422013-03-28 09:55:41 -07001722 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001723 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001724
Jani Nikulabf13e812013-09-06 07:40:05 +03001725 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001726
1727 I915_WRITE(pp_ctrl_reg, pp);
1728 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001729
Ville Syrjälä773538e82014-09-04 14:54:56 +03001730 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001731}
1732
Jani Nikula1250d102014-08-12 17:11:39 +03001733/* Enable backlight PWM and backlight PP control. */
1734void intel_edp_backlight_on(struct intel_dp *intel_dp)
1735{
1736 if (!is_edp(intel_dp))
1737 return;
1738
1739 DRM_DEBUG_KMS("\n");
1740
1741 intel_panel_enable_backlight(intel_dp->attached_connector);
1742 _intel_edp_backlight_on(intel_dp);
1743}
1744
1745/* Disable backlight in the panel power control. */
1746static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001747{
Paulo Zanoni30add222012-10-26 19:05:45 -02001748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001751 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001752
Keith Packardf01eca22011-09-28 16:48:10 -07001753 if (!is_edp(intel_dp))
1754 return;
1755
Ville Syrjälä773538e82014-09-04 14:54:56 +03001756 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001757
Jesse Barnes453c5422013-03-28 09:55:41 -07001758 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001759 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001760
Jani Nikulabf13e812013-09-06 07:40:05 +03001761 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001762
1763 I915_WRITE(pp_ctrl_reg, pp);
1764 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001765
Ville Syrjälä773538e82014-09-04 14:54:56 +03001766 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001767
Paulo Zanonidce56b32013-12-19 14:29:40 -02001768 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001769 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001770}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001771
Jani Nikula1250d102014-08-12 17:11:39 +03001772/* Disable backlight PP control and backlight PWM. */
1773void intel_edp_backlight_off(struct intel_dp *intel_dp)
1774{
1775 if (!is_edp(intel_dp))
1776 return;
1777
1778 DRM_DEBUG_KMS("\n");
1779
1780 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001781 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001782}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783
Jani Nikula73580fb72014-08-12 17:11:41 +03001784/*
1785 * Hook for controlling the panel power control backlight through the bl_power
1786 * sysfs attribute. Take care to handle multiple calls.
1787 */
1788static void intel_edp_backlight_power(struct intel_connector *connector,
1789 bool enable)
1790{
1791 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792 bool is_enabled;
1793
Ville Syrjälä773538e82014-09-04 14:54:56 +03001794 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001795 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001796 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001797
1798 if (is_enabled == enable)
1799 return;
1800
Jani Nikula23ba9372014-08-27 14:08:43 +03001801 DRM_DEBUG_KMS("panel power control backlight %s\n",
1802 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001803
1804 if (enable)
1805 _intel_edp_backlight_on(intel_dp);
1806 else
1807 _intel_edp_backlight_off(intel_dp);
1808}
1809
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001810static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001811{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001812 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1813 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1814 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001815 struct drm_i915_private *dev_priv = dev->dev_private;
1816 u32 dpa_ctl;
1817
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001818 assert_pipe_disabled(dev_priv,
1819 to_intel_crtc(crtc)->pipe);
1820
Jesse Barnesd240f202010-08-13 15:43:26 -07001821 DRM_DEBUG_KMS("\n");
1822 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001823 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1824 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1825
1826 /* We don't adjust intel_dp->DP while tearing down the link, to
1827 * facilitate link retraining (e.g. after hotplug). Hence clear all
1828 * enable bits here to ensure that we don't enable too much. */
1829 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1830 intel_dp->DP |= DP_PLL_ENABLE;
1831 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001832 POSTING_READ(DP_A);
1833 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001834}
1835
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001836static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001837{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001838 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1839 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1840 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001841 struct drm_i915_private *dev_priv = dev->dev_private;
1842 u32 dpa_ctl;
1843
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001844 assert_pipe_disabled(dev_priv,
1845 to_intel_crtc(crtc)->pipe);
1846
Jesse Barnesd240f202010-08-13 15:43:26 -07001847 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001848 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1849 "dp pll off, should be on\n");
1850 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1851
1852 /* We can't rely on the value tracked for the DP register in
1853 * intel_dp->DP because link_down must not change that (otherwise link
1854 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001855 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001856 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001857 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001858 udelay(200);
1859}
1860
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001861/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001862void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001863{
1864 int ret, i;
1865
1866 /* Should have a valid DPCD by this point */
1867 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1868 return;
1869
1870 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001871 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1872 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001873 } else {
1874 /*
1875 * When turning on, we need to retry for 1ms to give the sink
1876 * time to wake up.
1877 */
1878 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001879 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1880 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001881 if (ret == 1)
1882 break;
1883 msleep(1);
1884 }
1885 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001886
1887 if (ret != 1)
1888 DRM_DEBUG_KMS("failed to %s sink power state\n",
1889 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001890}
1891
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001892static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1893 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001894{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001895 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001896 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001897 struct drm_device *dev = encoder->base.dev;
1898 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001899 enum intel_display_power_domain power_domain;
1900 u32 tmp;
1901
1902 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001903 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001904 return false;
1905
1906 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001907
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001908 if (!(tmp & DP_PORT_EN))
1909 return false;
1910
Imre Deakbc7d38a2013-05-16 14:40:36 +03001911 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001912 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001913 } else if (IS_CHERRYVIEW(dev)) {
1914 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001915 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001916 *pipe = PORT_TO_PIPE(tmp);
1917 } else {
1918 u32 trans_sel;
1919 u32 trans_dp;
1920 int i;
1921
1922 switch (intel_dp->output_reg) {
1923 case PCH_DP_B:
1924 trans_sel = TRANS_DP_PORT_SEL_B;
1925 break;
1926 case PCH_DP_C:
1927 trans_sel = TRANS_DP_PORT_SEL_C;
1928 break;
1929 case PCH_DP_D:
1930 trans_sel = TRANS_DP_PORT_SEL_D;
1931 break;
1932 default:
1933 return true;
1934 }
1935
Damien Lespiau055e3932014-08-18 13:49:10 +01001936 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001937 trans_dp = I915_READ(TRANS_DP_CTL(i));
1938 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1939 *pipe = i;
1940 return true;
1941 }
1942 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001943
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001944 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1945 intel_dp->output_reg);
1946 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001947
1948 return true;
1949}
1950
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001951static void intel_dp_get_config(struct intel_encoder *encoder,
1952 struct intel_crtc_config *pipe_config)
1953{
1954 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001955 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001956 struct drm_device *dev = encoder->base.dev;
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 enum port port = dp_to_dig_port(intel_dp)->port;
1959 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001960 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001961
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001962 tmp = I915_READ(intel_dp->output_reg);
1963 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1964 pipe_config->has_audio = true;
1965
Xiong Zhang63000ef2013-06-28 12:59:06 +08001966 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001967 if (tmp & DP_SYNC_HS_HIGH)
1968 flags |= DRM_MODE_FLAG_PHSYNC;
1969 else
1970 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001971
Xiong Zhang63000ef2013-06-28 12:59:06 +08001972 if (tmp & DP_SYNC_VS_HIGH)
1973 flags |= DRM_MODE_FLAG_PVSYNC;
1974 else
1975 flags |= DRM_MODE_FLAG_NVSYNC;
1976 } else {
1977 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1978 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1979 flags |= DRM_MODE_FLAG_PHSYNC;
1980 else
1981 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001982
Xiong Zhang63000ef2013-06-28 12:59:06 +08001983 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1984 flags |= DRM_MODE_FLAG_PVSYNC;
1985 else
1986 flags |= DRM_MODE_FLAG_NVSYNC;
1987 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001988
1989 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001990
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03001991 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1992 tmp & DP_COLOR_RANGE_16_235)
1993 pipe_config->limited_color_range = true;
1994
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001995 pipe_config->has_dp_encoder = true;
1996
1997 intel_dp_get_m_n(crtc, pipe_config);
1998
Ville Syrjälä18442d02013-09-13 16:00:08 +03001999 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002000 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2001 pipe_config->port_clock = 162000;
2002 else
2003 pipe_config->port_clock = 270000;
2004 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002005
2006 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2007 &pipe_config->dp_m_n);
2008
2009 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2010 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2011
Damien Lespiau241bfc32013-09-25 16:45:37 +01002012 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002013
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002014 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2015 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2016 /*
2017 * This is a big fat ugly hack.
2018 *
2019 * Some machines in UEFI boot mode provide us a VBT that has 18
2020 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2021 * unknown we fail to light up. Yet the same BIOS boots up with
2022 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2023 * max, not what it tells us to use.
2024 *
2025 * Note: This will still be broken if the eDP panel is not lit
2026 * up by the BIOS, and thus we can't get the mode at module
2027 * load.
2028 */
2029 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2030 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2031 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2032 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002033}
2034
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002035static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002036{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002037 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002038}
2039
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002040static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2041{
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043
Ben Widawsky18b59922013-09-20 09:35:30 -07002044 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002045 return false;
2046
Ben Widawsky18b59922013-09-20 09:35:30 -07002047 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002048}
2049
2050static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2051 struct edp_vsc_psr *vsc_psr)
2052{
2053 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2054 struct drm_device *dev = dig_port->base.base.dev;
2055 struct drm_i915_private *dev_priv = dev->dev_private;
2056 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2057 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2058 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2059 uint32_t *data = (uint32_t *) vsc_psr;
2060 unsigned int i;
2061
2062 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2063 the video DIP being updated before program video DIP data buffer
2064 registers for DIP being updated. */
2065 I915_WRITE(ctl_reg, 0);
2066 POSTING_READ(ctl_reg);
2067
2068 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2069 if (i < sizeof(struct edp_vsc_psr))
2070 I915_WRITE(data_reg + i, *data++);
2071 else
2072 I915_WRITE(data_reg + i, 0);
2073 }
2074
2075 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2076 POSTING_READ(ctl_reg);
2077}
2078
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002079static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002080{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002081 struct edp_vsc_psr psr_vsc;
2082
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002083 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2084 memset(&psr_vsc, 0, sizeof(psr_vsc));
2085 psr_vsc.sdp_header.HB0 = 0;
2086 psr_vsc.sdp_header.HB1 = 0x7;
2087 psr_vsc.sdp_header.HB2 = 0x2;
2088 psr_vsc.sdp_header.HB3 = 0x8;
2089 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002090}
2091
2092static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2093{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002094 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2095 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002096 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002097 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002098 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002099 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002100 static const uint8_t aux_msg[] = {
2101 [0] = DP_AUX_NATIVE_WRITE << 4,
2102 [1] = DP_SET_POWER >> 8,
2103 [2] = DP_SET_POWER & 0xff,
2104 [3] = 1 - 1,
2105 [4] = DP_SET_POWER_D0,
2106 };
2107 int i;
2108
2109 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002110
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002111 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2112
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002113 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2114 only_standby = true;
2115
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002116 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002117 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002118 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2119 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002120 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002121 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2122 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002123
2124 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002125 for (i = 0; i < sizeof(aux_msg); i += 4)
2126 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2127 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2128
Ben Widawsky18b59922013-09-20 09:35:30 -07002129 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002130 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002131 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002132 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2133 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2134}
2135
2136static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2137{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002138 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2139 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002140 struct drm_i915_private *dev_priv = dev->dev_private;
2141 uint32_t max_sleep_time = 0x1f;
2142 uint32_t idle_frames = 1;
2143 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002144 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002145 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002146
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002147 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2148 only_standby = true;
2149
2150 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002151 val |= EDP_PSR_LINK_STANDBY;
2152 val |= EDP_PSR_TP2_TP3_TIME_0us;
2153 val |= EDP_PSR_TP1_TIME_0us;
2154 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002155 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002156 } else
2157 val |= EDP_PSR_LINK_DISABLE;
2158
Ben Widawsky18b59922013-09-20 09:35:30 -07002159 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002160 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002161 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2162 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2163 EDP_PSR_ENABLE);
2164}
2165
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002166static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2167{
2168 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2169 struct drm_device *dev = dig_port->base.base.dev;
2170 struct drm_i915_private *dev_priv = dev->dev_private;
2171 struct drm_crtc *crtc = dig_port->base.base.crtc;
2172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002173
Daniel Vetterf0355c42014-07-11 10:30:15 -07002174 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002175 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2176 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2177
Rodrigo Vivia031d702013-10-03 16:15:06 -03002178 dev_priv->psr.source_ok = false;
2179
Daniel Vetter9ca15302014-07-11 10:30:16 -07002180 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002181 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002182 return false;
2183 }
2184
Jani Nikulad330a952014-01-21 11:24:25 +02002185 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002186 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002187 return false;
2188 }
2189
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002190 /* Below limitations aren't valid for Broadwell */
2191 if (IS_BROADWELL(dev))
2192 goto out;
2193
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002194 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2195 S3D_ENABLE) {
2196 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002197 return false;
2198 }
2199
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002200 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002201 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002202 return false;
2203 }
2204
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002205 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002206 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002207 return true;
2208}
2209
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002210static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002211{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002212 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2213 struct drm_device *dev = intel_dig_port->base.base.dev;
2214 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002215
Daniel Vetter36383792014-07-11 10:30:13 -07002216 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2217 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002218 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002219
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002220 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002221 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002222
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002223 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002224}
2225
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002226void intel_edp_psr_enable(struct intel_dp *intel_dp)
2227{
2228 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002229 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002230
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002231 if (!HAS_PSR(dev)) {
2232 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2233 return;
2234 }
2235
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002236 if (!is_edp_psr(intel_dp)) {
2237 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2238 return;
2239 }
2240
Daniel Vetterf0355c42014-07-11 10:30:15 -07002241 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002242 if (dev_priv->psr.enabled) {
2243 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002244 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002245 }
2246
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002247 if (!intel_edp_psr_match_conditions(intel_dp))
2248 goto unlock;
2249
Daniel Vetter9ca15302014-07-11 10:30:16 -07002250 dev_priv->psr.busy_frontbuffer_bits = 0;
2251
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002252 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002253
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002254 /* Avoid continuous PSR exit by masking memup and hpd */
2255 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2256 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002257
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002258 /* Enable PSR on the panel */
2259 intel_edp_psr_enable_sink(intel_dp);
2260
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002261 dev_priv->psr.enabled = intel_dp;
2262unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002263 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002264}
2265
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002266void intel_edp_psr_disable(struct intel_dp *intel_dp)
2267{
2268 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2269 struct drm_i915_private *dev_priv = dev->dev_private;
2270
Daniel Vetterf0355c42014-07-11 10:30:15 -07002271 mutex_lock(&dev_priv->psr.lock);
2272 if (!dev_priv->psr.enabled) {
2273 mutex_unlock(&dev_priv->psr.lock);
2274 return;
2275 }
2276
Daniel Vetter36383792014-07-11 10:30:13 -07002277 if (dev_priv->psr.active) {
2278 I915_WRITE(EDP_PSR_CTL(dev),
2279 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002280
Daniel Vetter36383792014-07-11 10:30:13 -07002281 /* Wait till PSR is idle */
2282 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2283 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2284 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2285
2286 dev_priv->psr.active = false;
2287 } else {
2288 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2289 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002290
Daniel Vetter2807cf62014-07-11 10:30:11 -07002291 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002292 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002293
2294 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002295}
2296
Daniel Vetterf02a3262014-06-16 19:51:21 +02002297static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002298{
2299 struct drm_i915_private *dev_priv =
2300 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002301 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002302
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002303 /* We have to make sure PSR is ready for re-enable
2304 * otherwise it keeps disabled until next full enable/disable cycle.
2305 * PSR might take some time to get fully disabled
2306 * and be ready for re-enable.
2307 */
2308 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2309 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2310 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2311 return;
2312 }
2313
Daniel Vetterf0355c42014-07-11 10:30:15 -07002314 mutex_lock(&dev_priv->psr.lock);
2315 intel_dp = dev_priv->psr.enabled;
2316
Daniel Vetter2807cf62014-07-11 10:30:11 -07002317 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002318 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002319
Daniel Vetter9ca15302014-07-11 10:30:16 -07002320 /*
2321 * The delayed work can race with an invalidate hence we need to
2322 * recheck. Since psr_flush first clears this and then reschedules we
2323 * won't ever miss a flush when bailing out here.
2324 */
2325 if (dev_priv->psr.busy_frontbuffer_bits)
2326 goto unlock;
2327
2328 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002329unlock:
2330 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002331}
2332
Daniel Vetter9ca15302014-07-11 10:30:16 -07002333static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002334{
2335 struct drm_i915_private *dev_priv = dev->dev_private;
2336
Daniel Vetter36383792014-07-11 10:30:13 -07002337 if (dev_priv->psr.active) {
2338 u32 val = I915_READ(EDP_PSR_CTL(dev));
2339
2340 WARN_ON(!(val & EDP_PSR_ENABLE));
2341
2342 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2343
2344 dev_priv->psr.active = false;
2345 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002346
Daniel Vetter9ca15302014-07-11 10:30:16 -07002347}
2348
2349void intel_edp_psr_invalidate(struct drm_device *dev,
2350 unsigned frontbuffer_bits)
2351{
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353 struct drm_crtc *crtc;
2354 enum pipe pipe;
2355
Daniel Vetter9ca15302014-07-11 10:30:16 -07002356 mutex_lock(&dev_priv->psr.lock);
2357 if (!dev_priv->psr.enabled) {
2358 mutex_unlock(&dev_priv->psr.lock);
2359 return;
2360 }
2361
2362 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2363 pipe = to_intel_crtc(crtc)->pipe;
2364
2365 intel_edp_psr_do_exit(dev);
2366
2367 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2368
2369 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2370 mutex_unlock(&dev_priv->psr.lock);
2371}
2372
2373void intel_edp_psr_flush(struct drm_device *dev,
2374 unsigned frontbuffer_bits)
2375{
2376 struct drm_i915_private *dev_priv = dev->dev_private;
2377 struct drm_crtc *crtc;
2378 enum pipe pipe;
2379
Daniel Vetter9ca15302014-07-11 10:30:16 -07002380 mutex_lock(&dev_priv->psr.lock);
2381 if (!dev_priv->psr.enabled) {
2382 mutex_unlock(&dev_priv->psr.lock);
2383 return;
2384 }
2385
2386 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2387 pipe = to_intel_crtc(crtc)->pipe;
2388 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2389
2390 /*
2391 * On Haswell sprite plane updates don't result in a psr invalidating
2392 * signal in the hardware. Which means we need to manually fake this in
2393 * software for all flushes, not just when we've seen a preceding
2394 * invalidation through frontbuffer rendering.
2395 */
2396 if (IS_HASWELL(dev) &&
2397 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2398 intel_edp_psr_do_exit(dev);
2399
2400 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2401 schedule_delayed_work(&dev_priv->psr.work,
2402 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002403 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002404}
2405
2406void intel_edp_psr_init(struct drm_device *dev)
2407{
2408 struct drm_i915_private *dev_priv = dev->dev_private;
2409
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002410 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002411 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002412}
2413
Daniel Vettere8cb4552012-07-01 13:05:48 +02002414static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002415{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002416 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002417 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002418
2419 /* Make sure the panel is off before trying to change the mode. But also
2420 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002421 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002422 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002423 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002424 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002425
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002426 /* disable the port before the pipe on g4x */
2427 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002428 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002429}
2430
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002431static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002432{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002433 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002434 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002435
Ville Syrjälä49277c32014-03-31 18:21:26 +03002436 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002437 if (port == PORT_A)
2438 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002439}
2440
2441static void vlv_post_disable_dp(struct intel_encoder *encoder)
2442{
2443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2444
2445 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002446}
2447
Ville Syrjälä580d3812014-04-09 13:29:00 +03002448static void chv_post_disable_dp(struct intel_encoder *encoder)
2449{
2450 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2451 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2452 struct drm_device *dev = encoder->base.dev;
2453 struct drm_i915_private *dev_priv = dev->dev_private;
2454 struct intel_crtc *intel_crtc =
2455 to_intel_crtc(encoder->base.crtc);
2456 enum dpio_channel ch = vlv_dport_to_channel(dport);
2457 enum pipe pipe = intel_crtc->pipe;
2458 u32 val;
2459
2460 intel_dp_link_down(intel_dp);
2461
2462 mutex_lock(&dev_priv->dpio_lock);
2463
2464 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002465 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002466 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002467 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002468
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002469 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2470 val |= CHV_PCS_REQ_SOFTRESET_EN;
2471 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2472
2473 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002474 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002475 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2476
2477 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2478 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2479 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002480
2481 mutex_unlock(&dev_priv->dpio_lock);
2482}
2483
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002484static void
2485_intel_dp_set_link_train(struct intel_dp *intel_dp,
2486 uint32_t *DP,
2487 uint8_t dp_train_pat)
2488{
2489 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2490 struct drm_device *dev = intel_dig_port->base.base.dev;
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 enum port port = intel_dig_port->port;
2493
2494 if (HAS_DDI(dev)) {
2495 uint32_t temp = I915_READ(DP_TP_CTL(port));
2496
2497 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2498 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2499 else
2500 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2501
2502 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2503 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2504 case DP_TRAINING_PATTERN_DISABLE:
2505 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2506
2507 break;
2508 case DP_TRAINING_PATTERN_1:
2509 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2510 break;
2511 case DP_TRAINING_PATTERN_2:
2512 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2513 break;
2514 case DP_TRAINING_PATTERN_3:
2515 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2516 break;
2517 }
2518 I915_WRITE(DP_TP_CTL(port), temp);
2519
2520 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2521 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2522
2523 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2524 case DP_TRAINING_PATTERN_DISABLE:
2525 *DP |= DP_LINK_TRAIN_OFF_CPT;
2526 break;
2527 case DP_TRAINING_PATTERN_1:
2528 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2529 break;
2530 case DP_TRAINING_PATTERN_2:
2531 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2532 break;
2533 case DP_TRAINING_PATTERN_3:
2534 DRM_ERROR("DP training pattern 3 not supported\n");
2535 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2536 break;
2537 }
2538
2539 } else {
2540 if (IS_CHERRYVIEW(dev))
2541 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2542 else
2543 *DP &= ~DP_LINK_TRAIN_MASK;
2544
2545 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2546 case DP_TRAINING_PATTERN_DISABLE:
2547 *DP |= DP_LINK_TRAIN_OFF;
2548 break;
2549 case DP_TRAINING_PATTERN_1:
2550 *DP |= DP_LINK_TRAIN_PAT_1;
2551 break;
2552 case DP_TRAINING_PATTERN_2:
2553 *DP |= DP_LINK_TRAIN_PAT_2;
2554 break;
2555 case DP_TRAINING_PATTERN_3:
2556 if (IS_CHERRYVIEW(dev)) {
2557 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2558 } else {
2559 DRM_ERROR("DP training pattern 3 not supported\n");
2560 *DP |= DP_LINK_TRAIN_PAT_2;
2561 }
2562 break;
2563 }
2564 }
2565}
2566
2567static void intel_dp_enable_port(struct intel_dp *intel_dp)
2568{
2569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002572 /* enable with pattern 1 (as per spec) */
2573 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2574 DP_TRAINING_PATTERN_1);
2575
2576 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2577 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002578
2579 /*
2580 * Magic for VLV/CHV. We _must_ first set up the register
2581 * without actually enabling the port, and then do another
2582 * write to enable the port. Otherwise link training will
2583 * fail when the power sequencer is freshly used for this port.
2584 */
2585 intel_dp->DP |= DP_PORT_EN;
2586
2587 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2588 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002589}
2590
Daniel Vettere8cb4552012-07-01 13:05:48 +02002591static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002592{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002593 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2594 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002595 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002596 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002598 if (WARN_ON(dp_reg & DP_PORT_EN))
2599 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002600
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002601 pps_lock(intel_dp);
2602
2603 if (IS_VALLEYVIEW(dev))
2604 vlv_init_panel_power_sequencer(intel_dp);
2605
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002606 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002607
2608 edp_panel_vdd_on(intel_dp);
2609 edp_panel_on(intel_dp);
2610 edp_panel_vdd_off(intel_dp, true);
2611
2612 pps_unlock(intel_dp);
2613
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002614 if (IS_VALLEYVIEW(dev))
2615 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2616
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002617 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2618 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002619 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002620 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002621}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002622
Jani Nikulaecff4f32013-09-06 07:38:29 +03002623static void g4x_enable_dp(struct intel_encoder *encoder)
2624{
Jani Nikula828f5c62013-09-05 16:44:45 +03002625 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2626
Jani Nikulaecff4f32013-09-06 07:38:29 +03002627 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002628 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002629}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002630
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002631static void vlv_enable_dp(struct intel_encoder *encoder)
2632{
Jani Nikula828f5c62013-09-05 16:44:45 +03002633 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2634
Daniel Vetter4be73782014-01-17 14:39:48 +01002635 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636}
2637
Jani Nikulaecff4f32013-09-06 07:38:29 +03002638static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002639{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002640 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002641 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002642
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002643 intel_dp_prepare(encoder);
2644
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002645 /* Only ilk+ has port A */
2646 if (dport->port == PORT_A) {
2647 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002648 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002649 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002650}
2651
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002652static void vlv_steal_power_sequencer(struct drm_device *dev,
2653 enum pipe pipe)
2654{
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct intel_encoder *encoder;
2657
2658 lockdep_assert_held(&dev_priv->pps_mutex);
2659
2660 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2661 base.head) {
2662 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002663 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002664
2665 if (encoder->type != INTEL_OUTPUT_EDP)
2666 continue;
2667
2668 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002669 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002670
2671 if (intel_dp->pps_pipe != pipe)
2672 continue;
2673
2674 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002675 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002676
2677 /* make sure vdd is off before we steal it */
2678 edp_panel_vdd_off_sync(intel_dp);
2679
2680 intel_dp->pps_pipe = INVALID_PIPE;
2681 }
2682}
2683
2684static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2685{
2686 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2687 struct intel_encoder *encoder = &intel_dig_port->base;
2688 struct drm_device *dev = encoder->base.dev;
2689 struct drm_i915_private *dev_priv = dev->dev_private;
2690 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002691
2692 lockdep_assert_held(&dev_priv->pps_mutex);
2693
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002694 if (!is_edp(intel_dp))
2695 return;
2696
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002697 if (intel_dp->pps_pipe == crtc->pipe)
2698 return;
2699
2700 /*
2701 * If another power sequencer was being used on this
2702 * port previously make sure to turn off vdd there while
2703 * we still have control of it.
2704 */
2705 if (intel_dp->pps_pipe != INVALID_PIPE)
2706 edp_panel_vdd_off_sync(intel_dp);
2707
2708 /*
2709 * We may be stealing the power
2710 * sequencer from another port.
2711 */
2712 vlv_steal_power_sequencer(dev, crtc->pipe);
2713
2714 /* now it's all ours */
2715 intel_dp->pps_pipe = crtc->pipe;
2716
2717 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2718 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2719
2720 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002721 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2722 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002723}
2724
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002725static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2726{
2727 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2728 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002729 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002730 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002731 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002732 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002733 int pipe = intel_crtc->pipe;
2734 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002736 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002737
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002738 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002739 val = 0;
2740 if (pipe)
2741 val |= (1<<21);
2742 else
2743 val &= ~(1<<21);
2744 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002745 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2746 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2747 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002748
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002749 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002750
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002751 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002752}
2753
Jani Nikulaecff4f32013-09-06 07:38:29 +03002754static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002755{
2756 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2757 struct drm_device *dev = encoder->base.dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002759 struct intel_crtc *intel_crtc =
2760 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002761 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002762 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002763
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002764 intel_dp_prepare(encoder);
2765
Jesse Barnes89b667f2013-04-18 14:51:36 -07002766 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002767 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002768 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002769 DPIO_PCS_TX_LANE2_RESET |
2770 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002771 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002772 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2773 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2774 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2775 DPIO_PCS_CLK_SOFT_RESET);
2776
2777 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002778 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2779 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2780 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002781 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002782}
2783
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002784static void chv_pre_enable_dp(struct intel_encoder *encoder)
2785{
2786 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2787 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2788 struct drm_device *dev = encoder->base.dev;
2789 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002790 struct intel_crtc *intel_crtc =
2791 to_intel_crtc(encoder->base.crtc);
2792 enum dpio_channel ch = vlv_dport_to_channel(dport);
2793 int pipe = intel_crtc->pipe;
2794 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002795 u32 val;
2796
2797 mutex_lock(&dev_priv->dpio_lock);
2798
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002799 /* allow hardware to manage TX FIFO reset source */
2800 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2801 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2802 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2803
2804 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2805 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2806 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2807
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002808 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002809 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002810 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002811 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002812
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002813 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2814 val |= CHV_PCS_REQ_SOFTRESET_EN;
2815 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2816
2817 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002818 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002819 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2820
2821 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2822 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2823 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002824
2825 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002826 for (i = 0; i < 4; i++) {
2827 /* Set the latency optimal bit */
2828 data = (i == 1) ? 0x0 : 0x6;
2829 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2830 data << DPIO_FRC_LATENCY_SHFIT);
2831
2832 /* Set the upar bit */
2833 data = (i == 1) ? 0x0 : 0x1;
2834 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2835 data << DPIO_UPAR_SHIFT);
2836 }
2837
2838 /* Data lane stagger programming */
2839 /* FIXME: Fix up value only after power analysis */
2840
2841 mutex_unlock(&dev_priv->dpio_lock);
2842
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002843 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002844}
2845
Ville Syrjälä9197c882014-04-09 13:29:05 +03002846static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2847{
2848 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2849 struct drm_device *dev = encoder->base.dev;
2850 struct drm_i915_private *dev_priv = dev->dev_private;
2851 struct intel_crtc *intel_crtc =
2852 to_intel_crtc(encoder->base.crtc);
2853 enum dpio_channel ch = vlv_dport_to_channel(dport);
2854 enum pipe pipe = intel_crtc->pipe;
2855 u32 val;
2856
Ville Syrjälä625695f2014-06-28 02:04:02 +03002857 intel_dp_prepare(encoder);
2858
Ville Syrjälä9197c882014-04-09 13:29:05 +03002859 mutex_lock(&dev_priv->dpio_lock);
2860
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002861 /* program left/right clock distribution */
2862 if (pipe != PIPE_B) {
2863 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2864 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2865 if (ch == DPIO_CH0)
2866 val |= CHV_BUFLEFTENA1_FORCE;
2867 if (ch == DPIO_CH1)
2868 val |= CHV_BUFRIGHTENA1_FORCE;
2869 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2870 } else {
2871 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2872 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2873 if (ch == DPIO_CH0)
2874 val |= CHV_BUFLEFTENA2_FORCE;
2875 if (ch == DPIO_CH1)
2876 val |= CHV_BUFRIGHTENA2_FORCE;
2877 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2878 }
2879
Ville Syrjälä9197c882014-04-09 13:29:05 +03002880 /* program clock channel usage */
2881 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2882 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2883 if (pipe != PIPE_B)
2884 val &= ~CHV_PCS_USEDCLKCHANNEL;
2885 else
2886 val |= CHV_PCS_USEDCLKCHANNEL;
2887 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2888
2889 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2890 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2891 if (pipe != PIPE_B)
2892 val &= ~CHV_PCS_USEDCLKCHANNEL;
2893 else
2894 val |= CHV_PCS_USEDCLKCHANNEL;
2895 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2896
2897 /*
2898 * This a a bit weird since generally CL
2899 * matches the pipe, but here we need to
2900 * pick the CL based on the port.
2901 */
2902 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2903 if (pipe != PIPE_B)
2904 val &= ~CHV_CMN_USEDCLKCHANNEL;
2905 else
2906 val |= CHV_CMN_USEDCLKCHANNEL;
2907 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2908
2909 mutex_unlock(&dev_priv->dpio_lock);
2910}
2911
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002912/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002913 * Native read with retry for link status and receiver capability reads for
2914 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002915 *
2916 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2917 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002918 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002919static ssize_t
2920intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2921 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002922{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002923 ssize_t ret;
2924 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002925
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002926 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002927 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2928 if (ret == size)
2929 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002930 msleep(1);
2931 }
2932
Jani Nikula9d1a1032014-03-14 16:51:15 +02002933 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002934}
2935
2936/*
2937 * Fetch AUX CH registers 0x202 - 0x207 which contain
2938 * link status information
2939 */
2940static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002941intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002943 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2944 DP_LANE0_1_STATUS,
2945 link_status,
2946 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002947}
2948
Paulo Zanoni11002442014-06-13 18:45:41 -03002949/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002950static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002951intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002952{
Paulo Zanoni30add222012-10-26 19:05:45 -02002953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002954 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002955
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002956 if (INTEL_INFO(dev)->gen >= 9)
2957 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2958 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002960 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302961 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002962 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302963 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002964 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302965 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002966}
2967
2968static uint8_t
2969intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2970{
Paulo Zanoni30add222012-10-26 19:05:45 -02002971 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002972 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002973
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002974 if (INTEL_INFO(dev)->gen >= 9) {
2975 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2977 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2979 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2981 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2982 default:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2984 }
2985 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002986 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2988 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2992 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002994 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002996 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002997 } else if (IS_VALLEYVIEW(dev)) {
2998 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3000 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3002 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3004 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003008 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003009 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003010 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3012 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3014 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3015 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003016 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303017 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003018 }
3019 } else {
3020 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3022 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3024 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3026 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003028 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003030 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003031 }
3032}
3033
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3035{
3036 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003039 struct intel_crtc *intel_crtc =
3040 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 unsigned long demph_reg_value, preemph_reg_value,
3042 uniqtranscale_reg_value;
3043 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003044 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003045 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003046
3047 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303048 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003049 preemph_reg_value = 0x0004000;
3050 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 demph_reg_value = 0x2B405555;
3053 uniqtranscale_reg_value = 0x552AB83A;
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 demph_reg_value = 0x2B404040;
3057 uniqtranscale_reg_value = 0x5548B83A;
3058 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003060 demph_reg_value = 0x2B245555;
3061 uniqtranscale_reg_value = 0x5560B83A;
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064 demph_reg_value = 0x2B405555;
3065 uniqtranscale_reg_value = 0x5598DA3A;
3066 break;
3067 default:
3068 return 0;
3069 }
3070 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003072 preemph_reg_value = 0x0002000;
3073 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303074 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075 demph_reg_value = 0x2B404040;
3076 uniqtranscale_reg_value = 0x5552B83A;
3077 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303078 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003079 demph_reg_value = 0x2B404848;
3080 uniqtranscale_reg_value = 0x5580B83A;
3081 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003083 demph_reg_value = 0x2B404040;
3084 uniqtranscale_reg_value = 0x55ADDA3A;
3085 break;
3086 default:
3087 return 0;
3088 }
3089 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303090 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003091 preemph_reg_value = 0x0000000;
3092 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003094 demph_reg_value = 0x2B305555;
3095 uniqtranscale_reg_value = 0x5570B83A;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003098 demph_reg_value = 0x2B2B4040;
3099 uniqtranscale_reg_value = 0x55ADDA3A;
3100 break;
3101 default:
3102 return 0;
3103 }
3104 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303105 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003106 preemph_reg_value = 0x0006000;
3107 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003109 demph_reg_value = 0x1B405555;
3110 uniqtranscale_reg_value = 0x55ADDA3A;
3111 break;
3112 default:
3113 return 0;
3114 }
3115 break;
3116 default:
3117 return 0;
3118 }
3119
Chris Wilson0980a602013-07-26 19:57:35 +01003120 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003121 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3122 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3123 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003124 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003125 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3126 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3127 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3128 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003129 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003130
3131 return 0;
3132}
3133
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3135{
3136 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3139 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003140 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141 uint8_t train_set = intel_dp->train_set[0];
3142 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003143 enum pipe pipe = intel_crtc->pipe;
3144 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145
3146 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003150 deemph_reg_value = 128;
3151 margin_reg_value = 52;
3152 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154 deemph_reg_value = 128;
3155 margin_reg_value = 77;
3156 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158 deemph_reg_value = 128;
3159 margin_reg_value = 102;
3160 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303161 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003162 deemph_reg_value = 128;
3163 margin_reg_value = 154;
3164 /* FIXME extra to set for 1200 */
3165 break;
3166 default:
3167 return 0;
3168 }
3169 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003171 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 deemph_reg_value = 85;
3174 margin_reg_value = 78;
3175 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003177 deemph_reg_value = 85;
3178 margin_reg_value = 116;
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 deemph_reg_value = 85;
3182 margin_reg_value = 154;
3183 break;
3184 default:
3185 return 0;
3186 }
3187 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003189 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191 deemph_reg_value = 64;
3192 margin_reg_value = 104;
3193 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003195 deemph_reg_value = 64;
3196 margin_reg_value = 154;
3197 break;
3198 default:
3199 return 0;
3200 }
3201 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003203 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003205 deemph_reg_value = 43;
3206 margin_reg_value = 154;
3207 break;
3208 default:
3209 return 0;
3210 }
3211 break;
3212 default:
3213 return 0;
3214 }
3215
3216 mutex_lock(&dev_priv->dpio_lock);
3217
3218 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003219 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3220 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003221 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3222 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003223 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3224
3225 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3226 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003227 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3228 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003229 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003230
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003231 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3232 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3233 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3234 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3235
3236 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3237 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3238 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3239 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3240
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003241 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003242 for (i = 0; i < 4; i++) {
3243 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3244 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3245 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3246 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3247 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003248
3249 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003250 for (i = 0; i < 4; i++) {
3251 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003252 val &= ~DPIO_SWING_MARGIN000_MASK;
3253 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003254 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3255 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003256
3257 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003258 for (i = 0; i < 4; i++) {
3259 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3260 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3261 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3262 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003263
3264 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003266 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003268
3269 /*
3270 * The document said it needs to set bit 27 for ch0 and bit 26
3271 * for ch1. Might be a typo in the doc.
3272 * For now, for this unique transition scale selection, set bit
3273 * 27 for ch0 and ch1.
3274 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003275 for (i = 0; i < 4; i++) {
3276 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3277 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3278 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3279 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003281 for (i = 0; i < 4; i++) {
3282 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3283 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3284 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3285 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3286 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003287 }
3288
3289 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003290 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3291 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3292 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3293
3294 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3295 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3296 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003297
3298 /* LRC Bypass */
3299 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3300 val |= DPIO_LRC_BYPASS;
3301 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3302
3303 mutex_unlock(&dev_priv->dpio_lock);
3304
3305 return 0;
3306}
3307
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003308static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003309intel_get_adjust_train(struct intel_dp *intel_dp,
3310 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311{
3312 uint8_t v = 0;
3313 uint8_t p = 0;
3314 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003315 uint8_t voltage_max;
3316 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003317
Jesse Barnes33a34e42010-09-08 12:42:02 -07003318 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003319 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3320 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321
3322 if (this_v > v)
3323 v = this_v;
3324 if (this_p > p)
3325 p = this_p;
3326 }
3327
Keith Packard1a2eb462011-11-16 16:26:07 -08003328 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003329 if (v >= voltage_max)
3330 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003331
Keith Packard1a2eb462011-11-16 16:26:07 -08003332 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3333 if (p >= preemph_max)
3334 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003335
3336 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003337 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003338}
3339
3340static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003341intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003342{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003343 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003344
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003345 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347 default:
3348 signal_levels |= DP_VOLTAGE_0_4;
3349 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351 signal_levels |= DP_VOLTAGE_0_6;
3352 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003354 signal_levels |= DP_VOLTAGE_0_8;
3355 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003357 signal_levels |= DP_VOLTAGE_1_2;
3358 break;
3359 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003360 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362 default:
3363 signal_levels |= DP_PRE_EMPHASIS_0;
3364 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003366 signal_levels |= DP_PRE_EMPHASIS_3_5;
3367 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003369 signal_levels |= DP_PRE_EMPHASIS_6;
3370 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003372 signal_levels |= DP_PRE_EMPHASIS_9_5;
3373 break;
3374 }
3375 return signal_levels;
3376}
3377
Zhenyu Wange3421a12010-04-08 09:43:27 +08003378/* Gen6's DP voltage swing and pre-emphasis control */
3379static uint32_t
3380intel_gen6_edp_signal_levels(uint8_t train_set)
3381{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003382 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3383 DP_TRAIN_PRE_EMPHASIS_MASK);
3384 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003387 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003389 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003392 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003395 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003398 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003399 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003400 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3401 "0x%x\n", signal_levels);
3402 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003403 }
3404}
3405
Keith Packard1a2eb462011-11-16 16:26:07 -08003406/* Gen7's DP voltage swing and pre-emphasis control */
3407static uint32_t
3408intel_gen7_edp_signal_levels(uint8_t train_set)
3409{
3410 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3411 DP_TRAIN_PRE_EMPHASIS_MASK);
3412 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003414 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303415 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003416 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003418 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3419
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003421 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003423 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3424
Sonika Jindalbd600182014-08-08 16:23:41 +05303425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003426 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003428 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3429
3430 default:
3431 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3432 "0x%x\n", signal_levels);
3433 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3434 }
3435}
3436
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003437/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3438static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003439intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003441 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3442 DP_TRAIN_PRE_EMPHASIS_MASK);
3443 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303445 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303447 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303449 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303451 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303454 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303456 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303458 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303461 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303463 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003464 default:
3465 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3466 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303467 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003468 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469}
3470
Paulo Zanonif0a34242012-12-06 16:51:50 -02003471/* Properly updates "DP" with the correct signal levels. */
3472static void
3473intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3474{
3475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003476 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003477 struct drm_device *dev = intel_dig_port->base.base.dev;
3478 uint32_t signal_levels, mask;
3479 uint8_t train_set = intel_dp->train_set[0];
3480
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003481 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003482 signal_levels = intel_hsw_signal_levels(train_set);
3483 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003484 } else if (IS_CHERRYVIEW(dev)) {
3485 signal_levels = intel_chv_signal_levels(intel_dp);
3486 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003487 } else if (IS_VALLEYVIEW(dev)) {
3488 signal_levels = intel_vlv_signal_levels(intel_dp);
3489 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003490 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003491 signal_levels = intel_gen7_edp_signal_levels(train_set);
3492 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003493 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003494 signal_levels = intel_gen6_edp_signal_levels(train_set);
3495 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3496 } else {
3497 signal_levels = intel_gen4_signal_levels(train_set);
3498 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3499 }
3500
3501 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3502
3503 *DP = (*DP & ~mask) | signal_levels;
3504}
3505
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003506static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003507intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003508 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003509 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003510{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003511 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3512 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003514 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3515 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003516
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003517 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003518
Jani Nikula70aff662013-09-27 15:10:44 +03003519 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003520 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003521
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003522 buf[0] = dp_train_pat;
3523 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003524 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003525 /* don't write DP_TRAINING_LANEx_SET on disable */
3526 len = 1;
3527 } else {
3528 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3529 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3530 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003531 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003532
Jani Nikula9d1a1032014-03-14 16:51:15 +02003533 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3534 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003535
3536 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003537}
3538
Jani Nikula70aff662013-09-27 15:10:44 +03003539static bool
3540intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3541 uint8_t dp_train_pat)
3542{
Jani Nikula953d22e2013-10-04 15:08:47 +03003543 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003544 intel_dp_set_signal_levels(intel_dp, DP);
3545 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3546}
3547
3548static bool
3549intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003550 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003551{
3552 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553 struct drm_device *dev = intel_dig_port->base.base.dev;
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555 int ret;
3556
3557 intel_get_adjust_train(intel_dp, link_status);
3558 intel_dp_set_signal_levels(intel_dp, DP);
3559
3560 I915_WRITE(intel_dp->output_reg, *DP);
3561 POSTING_READ(intel_dp->output_reg);
3562
Jani Nikula9d1a1032014-03-14 16:51:15 +02003563 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3564 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003565
3566 return ret == intel_dp->lane_count;
3567}
3568
Imre Deak3ab9c632013-05-03 12:57:41 +03003569static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3570{
3571 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3572 struct drm_device *dev = intel_dig_port->base.base.dev;
3573 struct drm_i915_private *dev_priv = dev->dev_private;
3574 enum port port = intel_dig_port->port;
3575 uint32_t val;
3576
3577 if (!HAS_DDI(dev))
3578 return;
3579
3580 val = I915_READ(DP_TP_CTL(port));
3581 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3582 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3583 I915_WRITE(DP_TP_CTL(port), val);
3584
3585 /*
3586 * On PORT_A we can have only eDP in SST mode. There the only reason
3587 * we need to set idle transmission mode is to work around a HW issue
3588 * where we enable the pipe while not in idle link-training mode.
3589 * In this case there is requirement to wait for a minimum number of
3590 * idle patterns to be sent.
3591 */
3592 if (port == PORT_A)
3593 return;
3594
3595 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3596 1))
3597 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3598}
3599
Jesse Barnes33a34e42010-09-08 12:42:02 -07003600/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003601void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003602intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003604 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003605 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 int i;
3607 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003608 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003609 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003610 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003612 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003613 intel_ddi_prepare_link_retrain(encoder);
3614
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003615 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003616 link_config[0] = intel_dp->link_bw;
3617 link_config[1] = intel_dp->lane_count;
3618 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3619 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003620 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003621
3622 link_config[0] = 0;
3623 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003624 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625
3626 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003627
Jani Nikula70aff662013-09-27 15:10:44 +03003628 /* clock recovery */
3629 if (!intel_dp_reset_link_train(intel_dp, &DP,
3630 DP_TRAINING_PATTERN_1 |
3631 DP_LINK_SCRAMBLING_DISABLE)) {
3632 DRM_ERROR("failed to enable link training\n");
3633 return;
3634 }
3635
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003636 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003637 voltage_tries = 0;
3638 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003639 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003640 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003641
Daniel Vettera7c96552012-10-18 10:15:30 +02003642 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003643 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3644 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003646 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647
Daniel Vetter01916272012-10-18 10:15:25 +02003648 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003649 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003650 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003652
3653 /* Check to see if we've tried the max voltage */
3654 for (i = 0; i < intel_dp->lane_count; i++)
3655 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3656 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003657 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003658 ++loop_tries;
3659 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003660 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003661 break;
3662 }
Jani Nikula70aff662013-09-27 15:10:44 +03003663 intel_dp_reset_link_train(intel_dp, &DP,
3664 DP_TRAINING_PATTERN_1 |
3665 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003666 voltage_tries = 0;
3667 continue;
3668 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669
3670 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003671 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003672 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003673 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003674 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003675 break;
3676 }
3677 } else
3678 voltage_tries = 0;
3679 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003680
Jani Nikula70aff662013-09-27 15:10:44 +03003681 /* Update training set as requested by target */
3682 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3683 DRM_ERROR("failed to update link training\n");
3684 break;
3685 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003686 }
3687
Jesse Barnes33a34e42010-09-08 12:42:02 -07003688 intel_dp->DP = DP;
3689}
3690
Paulo Zanonic19b0662012-10-15 15:51:41 -03003691void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003692intel_dp_complete_link_train(struct intel_dp *intel_dp)
3693{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003694 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003695 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003696 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003697 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3698
3699 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3700 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3701 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003702
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003703 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003704 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003705 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003706 DP_LINK_SCRAMBLING_DISABLE)) {
3707 DRM_ERROR("failed to start channel equalization\n");
3708 return;
3709 }
3710
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003711 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003712 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 channel_eq = false;
3714 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003715 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003716
Jesse Barnes37f80972011-01-05 14:45:24 -08003717 if (cr_tries > 5) {
3718 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003719 break;
3720 }
3721
Daniel Vettera7c96552012-10-18 10:15:30 +02003722 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003723 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3724 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003725 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003726 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003727
Jesse Barnes37f80972011-01-05 14:45:24 -08003728 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003729 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003730 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003731 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003732 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003733 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003734 cr_tries++;
3735 continue;
3736 }
3737
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003738 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003739 channel_eq = true;
3740 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003741 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003742
Jesse Barnes37f80972011-01-05 14:45:24 -08003743 /* Try 5 times, then try clock recovery if that fails */
3744 if (tries > 5) {
3745 intel_dp_link_down(intel_dp);
3746 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003747 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003748 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003749 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003750 tries = 0;
3751 cr_tries++;
3752 continue;
3753 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003754
Jani Nikula70aff662013-09-27 15:10:44 +03003755 /* Update training set as requested by target */
3756 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3757 DRM_ERROR("failed to update link training\n");
3758 break;
3759 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003760 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003761 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003762
Imre Deak3ab9c632013-05-03 12:57:41 +03003763 intel_dp_set_idle_link_train(intel_dp);
3764
3765 intel_dp->DP = DP;
3766
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003767 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003768 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003769
Imre Deak3ab9c632013-05-03 12:57:41 +03003770}
3771
3772void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3773{
Jani Nikula70aff662013-09-27 15:10:44 +03003774 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003775 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003776}
3777
3778static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003779intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003782 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003783 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003785 struct intel_crtc *intel_crtc =
3786 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003787 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003789 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003790 return;
3791
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003792 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003793 return;
3794
Zhao Yakui28c97732009-10-09 11:39:41 +08003795 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003796
Imre Deakbc7d38a2013-05-16 14:40:36 +03003797 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003798 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003799 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003800 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003801 if (IS_CHERRYVIEW(dev))
3802 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3803 else
3804 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003805 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003806 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003807 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003808
Daniel Vetter493a7082012-05-30 12:31:56 +02003809 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003810 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003811 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003812
Eric Anholt5bddd172010-11-18 09:32:59 +08003813 /* Hardware workaround: leaving our transcoder select
3814 * set to transcoder B while it's off will prevent the
3815 * corresponding HDMI output on transcoder A.
3816 *
3817 * Combine this with another hardware workaround:
3818 * transcoder select bit can only be cleared while the
3819 * port is enabled.
3820 */
3821 DP &= ~DP_PIPEB_SELECT;
3822 I915_WRITE(intel_dp->output_reg, DP);
3823
3824 /* Changes to enable or select take place the vblank
3825 * after being written.
3826 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003827 if (WARN_ON(crtc == NULL)) {
3828 /* We should never try to disable a port without a crtc
3829 * attached. For paranoia keep the code around for a
3830 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003831 POSTING_READ(intel_dp->output_reg);
3832 msleep(50);
3833 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003834 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003835 }
3836
Wu Fengguang832afda2011-12-09 20:42:21 +08003837 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003838 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3839 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003840 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003841}
3842
Keith Packard26d61aa2011-07-25 20:01:09 -07003843static bool
3844intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003845{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003846 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3847 struct drm_device *dev = dig_port->base.base.dev;
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849
Jani Nikula9d1a1032014-03-14 16:51:15 +02003850 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3851 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003852 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003853
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003854 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003855
Adam Jacksonedb39242012-09-18 10:58:49 -04003856 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3857 return false; /* DPCD not present */
3858
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003859 /* Check if the panel supports PSR */
3860 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003861 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003862 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3863 intel_dp->psr_dpcd,
3864 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003865 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3866 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003867 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003868 }
Jani Nikula50003932013-09-20 16:42:17 +03003869 }
3870
Todd Previte06ea66b2014-01-20 10:19:39 -07003871 /* Training Pattern 3 support */
3872 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3873 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3874 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003875 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003876 } else
3877 intel_dp->use_tps3 = false;
3878
Adam Jacksonedb39242012-09-18 10:58:49 -04003879 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3880 DP_DWN_STRM_PORT_PRESENT))
3881 return true; /* native DP sink */
3882
3883 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3884 return true; /* no per-port downstream info */
3885
Jani Nikula9d1a1032014-03-14 16:51:15 +02003886 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3887 intel_dp->downstream_ports,
3888 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003889 return false; /* downstream port status fetch failed */
3890
3891 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003892}
3893
Adam Jackson0d198322012-05-14 16:05:47 -04003894static void
3895intel_dp_probe_oui(struct intel_dp *intel_dp)
3896{
3897 u8 buf[3];
3898
3899 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3900 return;
3901
Jani Nikula9d1a1032014-03-14 16:51:15 +02003902 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003903 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3904 buf[0], buf[1], buf[2]);
3905
Jani Nikula9d1a1032014-03-14 16:51:15 +02003906 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003907 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3908 buf[0], buf[1], buf[2]);
3909}
3910
Dave Airlie0e32b392014-05-02 14:02:48 +10003911static bool
3912intel_dp_probe_mst(struct intel_dp *intel_dp)
3913{
3914 u8 buf[1];
3915
3916 if (!intel_dp->can_mst)
3917 return false;
3918
3919 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3920 return false;
3921
Dave Airlie0e32b392014-05-02 14:02:48 +10003922 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3923 if (buf[0] & DP_MST_CAP) {
3924 DRM_DEBUG_KMS("Sink is MST capable\n");
3925 intel_dp->is_mst = true;
3926 } else {
3927 DRM_DEBUG_KMS("Sink is not MST capable\n");
3928 intel_dp->is_mst = false;
3929 }
3930 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003931
3932 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3933 return intel_dp->is_mst;
3934}
3935
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003936int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3937{
3938 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3939 struct drm_device *dev = intel_dig_port->base.base.dev;
3940 struct intel_crtc *intel_crtc =
3941 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003942 u8 buf;
3943 int test_crc_count;
3944 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003945
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003946 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003947 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003948
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003949 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003950 return -ENOTTY;
3951
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003952 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003953 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003954
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003955 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003956 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003957 return -EIO;
3958
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003959 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3960 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003961 test_crc_count = buf & DP_TEST_COUNT_MASK;
3962
3963 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003964 if (drm_dp_dpcd_readb(&intel_dp->aux,
3965 DP_TEST_SINK_MISC, &buf) < 0)
3966 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003967 intel_wait_for_vblank(dev, intel_crtc->pipe);
3968 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3969
3970 if (attempts == 0) {
3971 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
3972 return -EIO;
3973 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003974
Jani Nikula9d1a1032014-03-14 16:51:15 +02003975 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003976 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003977
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003978 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3979 return -EIO;
3980 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3981 buf & ~DP_TEST_SINK_START) < 0)
3982 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003983
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003984 return 0;
3985}
3986
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003987static bool
3988intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3989{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003990 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3991 DP_DEVICE_SERVICE_IRQ_VECTOR,
3992 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003993}
3994
Dave Airlie0e32b392014-05-02 14:02:48 +10003995static bool
3996intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3997{
3998 int ret;
3999
4000 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4001 DP_SINK_COUNT_ESI,
4002 sink_irq_vector, 14);
4003 if (ret != 14)
4004 return false;
4005
4006 return true;
4007}
4008
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004009static void
4010intel_dp_handle_test_request(struct intel_dp *intel_dp)
4011{
4012 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004013 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004014}
4015
Dave Airlie0e32b392014-05-02 14:02:48 +10004016static int
4017intel_dp_check_mst_status(struct intel_dp *intel_dp)
4018{
4019 bool bret;
4020
4021 if (intel_dp->is_mst) {
4022 u8 esi[16] = { 0 };
4023 int ret = 0;
4024 int retry;
4025 bool handled;
4026 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4027go_again:
4028 if (bret == true) {
4029
4030 /* check link status - esi[10] = 0x200c */
4031 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4032 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4033 intel_dp_start_link_train(intel_dp);
4034 intel_dp_complete_link_train(intel_dp);
4035 intel_dp_stop_link_train(intel_dp);
4036 }
4037
4038 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4039 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4040
4041 if (handled) {
4042 for (retry = 0; retry < 3; retry++) {
4043 int wret;
4044 wret = drm_dp_dpcd_write(&intel_dp->aux,
4045 DP_SINK_COUNT_ESI+1,
4046 &esi[1], 3);
4047 if (wret == 3) {
4048 break;
4049 }
4050 }
4051
4052 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4053 if (bret == true) {
4054 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4055 goto go_again;
4056 }
4057 } else
4058 ret = 0;
4059
4060 return ret;
4061 } else {
4062 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4063 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4064 intel_dp->is_mst = false;
4065 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4066 /* send a hotplug event */
4067 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4068 }
4069 }
4070 return -EINVAL;
4071}
4072
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004073/*
4074 * According to DP spec
4075 * 5.1.2:
4076 * 1. Read DPCD
4077 * 2. Configure link according to Receiver Capabilities
4078 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4079 * 4. Check link status on receipt of hot-plug interrupt
4080 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004081void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004082intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004083{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004084 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004085 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004086 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004087 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004088
Dave Airlie5b215bc2014-08-05 10:40:20 +10004089 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4090
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004091 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004092 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004093
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004094 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004095 return;
4096
Imre Deak1a125d82014-08-18 14:42:46 +03004097 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4098 return;
4099
Keith Packard92fd8fd2011-07-25 19:50:10 -07004100 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004101 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004102 return;
4103 }
4104
Keith Packard92fd8fd2011-07-25 19:50:10 -07004105 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004106 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004107 return;
4108 }
4109
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004110 /* Try to read the source of the interrupt */
4111 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4112 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4113 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004114 drm_dp_dpcd_writeb(&intel_dp->aux,
4115 DP_DEVICE_SERVICE_IRQ_VECTOR,
4116 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004117
4118 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4119 intel_dp_handle_test_request(intel_dp);
4120 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4121 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4122 }
4123
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004124 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004125 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004126 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004127 intel_dp_start_link_train(intel_dp);
4128 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004129 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004130 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004131}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004132
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004133/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004134static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004135intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004136{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004137 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004138 uint8_t type;
4139
4140 if (!intel_dp_get_dpcd(intel_dp))
4141 return connector_status_disconnected;
4142
4143 /* if there's no downstream port, we're done */
4144 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004145 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004146
4147 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004148 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4149 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004150 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004151
4152 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4153 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004154 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004155
Adam Jackson23235172012-09-20 16:42:45 -04004156 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4157 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004158 }
4159
4160 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004161 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004162 return connector_status_connected;
4163
4164 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004165 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4166 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4167 if (type == DP_DS_PORT_TYPE_VGA ||
4168 type == DP_DS_PORT_TYPE_NON_EDID)
4169 return connector_status_unknown;
4170 } else {
4171 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4172 DP_DWN_STRM_PORT_TYPE_MASK;
4173 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4174 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4175 return connector_status_unknown;
4176 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004177
4178 /* Anything else is out of spec, warn and ignore */
4179 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004180 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004181}
4182
4183static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004184edp_detect(struct intel_dp *intel_dp)
4185{
4186 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4187 enum drm_connector_status status;
4188
4189 status = intel_panel_detect(dev);
4190 if (status == connector_status_unknown)
4191 status = connector_status_connected;
4192
4193 return status;
4194}
4195
4196static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004197ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004198{
Paulo Zanoni30add222012-10-26 19:05:45 -02004199 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004200 struct drm_i915_private *dev_priv = dev->dev_private;
4201 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004202
Damien Lespiau1b469632012-12-13 16:09:01 +00004203 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4204 return connector_status_disconnected;
4205
Keith Packard26d61aa2011-07-25 20:01:09 -07004206 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004207}
4208
Dave Airlie2a592be2014-09-01 16:58:12 +10004209static int g4x_digital_port_connected(struct drm_device *dev,
4210 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004211{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004212 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004213 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004214
Todd Previte232a6ee2014-01-23 00:13:41 -07004215 if (IS_VALLEYVIEW(dev)) {
4216 switch (intel_dig_port->port) {
4217 case PORT_B:
4218 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4219 break;
4220 case PORT_C:
4221 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4222 break;
4223 case PORT_D:
4224 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4225 break;
4226 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004227 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004228 }
4229 } else {
4230 switch (intel_dig_port->port) {
4231 case PORT_B:
4232 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4233 break;
4234 case PORT_C:
4235 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4236 break;
4237 case PORT_D:
4238 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4239 break;
4240 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004241 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004242 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004243 }
4244
Chris Wilson10f76a32012-05-11 18:01:32 +01004245 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004246 return 0;
4247 return 1;
4248}
4249
4250static enum drm_connector_status
4251g4x_dp_detect(struct intel_dp *intel_dp)
4252{
4253 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4254 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4255 int ret;
4256
4257 /* Can't disconnect eDP, but you can close the lid... */
4258 if (is_edp(intel_dp)) {
4259 enum drm_connector_status status;
4260
4261 status = intel_panel_detect(dev);
4262 if (status == connector_status_unknown)
4263 status = connector_status_connected;
4264 return status;
4265 }
4266
4267 ret = g4x_digital_port_connected(dev, intel_dig_port);
4268 if (ret == -EINVAL)
4269 return connector_status_unknown;
4270 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004271 return connector_status_disconnected;
4272
Keith Packard26d61aa2011-07-25 20:01:09 -07004273 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004274}
4275
Keith Packard8c241fe2011-09-28 16:38:44 -07004276static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004277intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004278{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004279 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004280
Jani Nikula9cd300e2012-10-19 14:51:52 +03004281 /* use cached edid if we have one */
4282 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004283 /* invalid edid */
4284 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004285 return NULL;
4286
Jani Nikula55e9ede2013-10-01 10:38:54 +03004287 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004288 } else
4289 return drm_get_edid(&intel_connector->base,
4290 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004291}
4292
Chris Wilsonbeb60602014-09-02 20:04:00 +01004293static void
4294intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004295{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004296 struct intel_connector *intel_connector = intel_dp->attached_connector;
4297 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004298
Chris Wilsonbeb60602014-09-02 20:04:00 +01004299 edid = intel_dp_get_edid(intel_dp);
4300 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004301
Chris Wilsonbeb60602014-09-02 20:04:00 +01004302 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4303 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4304 else
4305 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4306}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004307
Chris Wilsonbeb60602014-09-02 20:04:00 +01004308static void
4309intel_dp_unset_edid(struct intel_dp *intel_dp)
4310{
4311 struct intel_connector *intel_connector = intel_dp->attached_connector;
4312
4313 kfree(intel_connector->detect_edid);
4314 intel_connector->detect_edid = NULL;
4315
4316 intel_dp->has_audio = false;
4317}
4318
4319static enum intel_display_power_domain
4320intel_dp_power_get(struct intel_dp *dp)
4321{
4322 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4323 enum intel_display_power_domain power_domain;
4324
4325 power_domain = intel_display_port_power_domain(encoder);
4326 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4327
4328 return power_domain;
4329}
4330
4331static void
4332intel_dp_power_put(struct intel_dp *dp,
4333 enum intel_display_power_domain power_domain)
4334{
4335 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4336 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004337}
4338
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004339static enum drm_connector_status
4340intel_dp_detect(struct drm_connector *connector, bool force)
4341{
4342 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004343 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4344 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004345 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004346 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004347 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004348 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004349
Chris Wilson164c8592013-07-20 20:27:08 +01004350 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004351 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004353
Dave Airlie0e32b392014-05-02 14:02:48 +10004354 if (intel_dp->is_mst) {
4355 /* MST devices are disconnected from a monitor POV */
4356 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4357 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004358 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004359 }
4360
Chris Wilsonbeb60602014-09-02 20:04:00 +01004361 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004362
Chris Wilsond410b562014-09-02 20:03:59 +01004363 /* Can't disconnect eDP, but you can close the lid... */
4364 if (is_edp(intel_dp))
4365 status = edp_detect(intel_dp);
4366 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004367 status = ironlake_dp_detect(intel_dp);
4368 else
4369 status = g4x_dp_detect(intel_dp);
4370 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004371 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004372
Adam Jackson0d198322012-05-14 16:05:47 -04004373 intel_dp_probe_oui(intel_dp);
4374
Dave Airlie0e32b392014-05-02 14:02:48 +10004375 ret = intel_dp_probe_mst(intel_dp);
4376 if (ret) {
4377 /* if we are in MST mode then this connector
4378 won't appear connected or have anything with EDID on it */
4379 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4380 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4381 status = connector_status_disconnected;
4382 goto out;
4383 }
4384
Chris Wilsonbeb60602014-09-02 20:04:00 +01004385 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004386
Paulo Zanonid63885d2012-10-26 19:05:49 -02004387 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4388 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004389 status = connector_status_connected;
4390
4391out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004392 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004393 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004394}
4395
Chris Wilsonbeb60602014-09-02 20:04:00 +01004396static void
4397intel_dp_force(struct drm_connector *connector)
4398{
4399 struct intel_dp *intel_dp = intel_attached_dp(connector);
4400 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4401 enum intel_display_power_domain power_domain;
4402
4403 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4404 connector->base.id, connector->name);
4405 intel_dp_unset_edid(intel_dp);
4406
4407 if (connector->status != connector_status_connected)
4408 return;
4409
4410 power_domain = intel_dp_power_get(intel_dp);
4411
4412 intel_dp_set_edid(intel_dp);
4413
4414 intel_dp_power_put(intel_dp, power_domain);
4415
4416 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4417 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4418}
4419
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004420static int intel_dp_get_modes(struct drm_connector *connector)
4421{
Jani Nikuladd06f902012-10-19 14:51:50 +03004422 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004423 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004424
Chris Wilsonbeb60602014-09-02 20:04:00 +01004425 edid = intel_connector->detect_edid;
4426 if (edid) {
4427 int ret = intel_connector_update_modes(connector, edid);
4428 if (ret)
4429 return ret;
4430 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004431
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004432 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004433 if (is_edp(intel_attached_dp(connector)) &&
4434 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004435 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004436
4437 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004438 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004439 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004440 drm_mode_probed_add(connector, mode);
4441 return 1;
4442 }
4443 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004444
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004445 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004446}
4447
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004448static bool
4449intel_dp_detect_audio(struct drm_connector *connector)
4450{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004451 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004452 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004453
Chris Wilsonbeb60602014-09-02 20:04:00 +01004454 edid = to_intel_connector(connector)->detect_edid;
4455 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004456 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004457
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004458 return has_audio;
4459}
4460
Chris Wilsonf6849602010-09-19 09:29:33 +01004461static int
4462intel_dp_set_property(struct drm_connector *connector,
4463 struct drm_property *property,
4464 uint64_t val)
4465{
Chris Wilsone953fd72011-02-21 22:23:52 +00004466 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004467 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004468 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4469 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004470 int ret;
4471
Rob Clark662595d2012-10-11 20:36:04 -05004472 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004473 if (ret)
4474 return ret;
4475
Chris Wilson3f43c482011-05-12 22:17:24 +01004476 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004477 int i = val;
4478 bool has_audio;
4479
4480 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004481 return 0;
4482
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004483 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004484
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004485 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004486 has_audio = intel_dp_detect_audio(connector);
4487 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004488 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004489
4490 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004491 return 0;
4492
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004493 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004494 goto done;
4495 }
4496
Chris Wilsone953fd72011-02-21 22:23:52 +00004497 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004498 bool old_auto = intel_dp->color_range_auto;
4499 uint32_t old_range = intel_dp->color_range;
4500
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004501 switch (val) {
4502 case INTEL_BROADCAST_RGB_AUTO:
4503 intel_dp->color_range_auto = true;
4504 break;
4505 case INTEL_BROADCAST_RGB_FULL:
4506 intel_dp->color_range_auto = false;
4507 intel_dp->color_range = 0;
4508 break;
4509 case INTEL_BROADCAST_RGB_LIMITED:
4510 intel_dp->color_range_auto = false;
4511 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4512 break;
4513 default:
4514 return -EINVAL;
4515 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004516
4517 if (old_auto == intel_dp->color_range_auto &&
4518 old_range == intel_dp->color_range)
4519 return 0;
4520
Chris Wilsone953fd72011-02-21 22:23:52 +00004521 goto done;
4522 }
4523
Yuly Novikov53b41832012-10-26 12:04:00 +03004524 if (is_edp(intel_dp) &&
4525 property == connector->dev->mode_config.scaling_mode_property) {
4526 if (val == DRM_MODE_SCALE_NONE) {
4527 DRM_DEBUG_KMS("no scaling not supported\n");
4528 return -EINVAL;
4529 }
4530
4531 if (intel_connector->panel.fitting_mode == val) {
4532 /* the eDP scaling property is not changed */
4533 return 0;
4534 }
4535 intel_connector->panel.fitting_mode = val;
4536
4537 goto done;
4538 }
4539
Chris Wilsonf6849602010-09-19 09:29:33 +01004540 return -EINVAL;
4541
4542done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004543 if (intel_encoder->base.crtc)
4544 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004545
4546 return 0;
4547}
4548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004549static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004550intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004551{
Jani Nikula1d508702012-10-19 14:51:49 +03004552 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004553
Chris Wilson10e972d2014-09-04 21:43:45 +01004554 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555
Jani Nikula9cd300e2012-10-19 14:51:52 +03004556 if (!IS_ERR_OR_NULL(intel_connector->edid))
4557 kfree(intel_connector->edid);
4558
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004559 /* Can't call is_edp() since the encoder may have been destroyed
4560 * already. */
4561 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004562 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004563
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004564 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004565 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004566}
4567
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004568void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004569{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004570 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4571 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004572
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004573 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004574 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004575 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004576 if (is_edp(intel_dp)) {
4577 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004578 /*
4579 * vdd might still be enabled do to the delayed vdd off.
4580 * Make sure vdd is actually turned off here.
4581 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004582 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004583 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004584 pps_unlock(intel_dp);
4585
Clint Taylor01527b32014-07-07 13:01:46 -07004586 if (intel_dp->edp_notifier.notifier_call) {
4587 unregister_reboot_notifier(&intel_dp->edp_notifier);
4588 intel_dp->edp_notifier.notifier_call = NULL;
4589 }
Keith Packardbd943152011-09-18 23:09:52 -07004590 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004591 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004592}
4593
Imre Deak07f9cd02014-08-18 14:42:45 +03004594static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4595{
4596 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4597
4598 if (!is_edp(intel_dp))
4599 return;
4600
Ville Syrjälä951468f2014-09-04 14:55:31 +03004601 /*
4602 * vdd might still be enabled do to the delayed vdd off.
4603 * Make sure vdd is actually turned off here.
4604 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004605 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004606 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004607 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004608}
4609
Imre Deak6d93c0c2014-07-31 14:03:36 +03004610static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4611{
4612 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4613}
4614
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004615static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004616 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004617 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004618 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004619 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004620 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004621 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004622};
4623
4624static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4625 .get_modes = intel_dp_get_modes,
4626 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004627 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004628};
4629
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004630static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004631 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004632 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004633};
4634
Dave Airlie0e32b392014-05-02 14:02:48 +10004635void
Eric Anholt21d40d32010-03-25 11:11:14 -07004636intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004637{
Dave Airlie0e32b392014-05-02 14:02:48 +10004638 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004639}
4640
Dave Airlie13cf5502014-06-18 11:29:35 +10004641bool
4642intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4643{
4644 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004645 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004646 struct drm_device *dev = intel_dig_port->base.base.dev;
4647 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004648 enum intel_display_power_domain power_domain;
4649 bool ret = true;
4650
Dave Airlie0e32b392014-05-02 14:02:48 +10004651 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4652 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004653
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004654 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4655 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004656 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004657
Imre Deak1c767b32014-08-18 14:42:42 +03004658 power_domain = intel_display_port_power_domain(intel_encoder);
4659 intel_display_power_get(dev_priv, power_domain);
4660
Dave Airlie0e32b392014-05-02 14:02:48 +10004661 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004662
4663 if (HAS_PCH_SPLIT(dev)) {
4664 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4665 goto mst_fail;
4666 } else {
4667 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4668 goto mst_fail;
4669 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004670
4671 if (!intel_dp_get_dpcd(intel_dp)) {
4672 goto mst_fail;
4673 }
4674
4675 intel_dp_probe_oui(intel_dp);
4676
4677 if (!intel_dp_probe_mst(intel_dp))
4678 goto mst_fail;
4679
4680 } else {
4681 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004682 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004683 goto mst_fail;
4684 }
4685
4686 if (!intel_dp->is_mst) {
4687 /*
4688 * we'll check the link status via the normal hot plug path later -
4689 * but for short hpds we should check it now
4690 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004691 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004692 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004693 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 }
4695 }
Imre Deak1c767b32014-08-18 14:42:42 +03004696 ret = false;
4697 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004698mst_fail:
4699 /* if we were in MST mode, and device is not there get out of MST mode */
4700 if (intel_dp->is_mst) {
4701 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4702 intel_dp->is_mst = false;
4703 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4704 }
Imre Deak1c767b32014-08-18 14:42:42 +03004705put_power:
4706 intel_display_power_put(dev_priv, power_domain);
4707
4708 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004709}
4710
Zhenyu Wange3421a12010-04-08 09:43:27 +08004711/* Return which DP Port should be selected for Transcoder DP control */
4712int
Akshay Joshi0206e352011-08-16 15:34:10 -04004713intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004714{
4715 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004716 struct intel_encoder *intel_encoder;
4717 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004718
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004719 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4720 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004721
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004722 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4723 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004724 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004725 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004726
Zhenyu Wange3421a12010-04-08 09:43:27 +08004727 return -1;
4728}
4729
Zhao Yakui36e83a12010-06-12 14:32:21 +08004730/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004731bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004732{
4733 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004734 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004735 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004736 static const short port_mapping[] = {
4737 [PORT_B] = PORT_IDPB,
4738 [PORT_C] = PORT_IDPC,
4739 [PORT_D] = PORT_IDPD,
4740 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004741
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004742 if (port == PORT_A)
4743 return true;
4744
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004745 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004746 return false;
4747
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004748 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4749 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004750
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004751 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004752 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4753 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004754 return true;
4755 }
4756 return false;
4757}
4758
Dave Airlie0e32b392014-05-02 14:02:48 +10004759void
Chris Wilsonf6849602010-09-19 09:29:33 +01004760intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4761{
Yuly Novikov53b41832012-10-26 12:04:00 +03004762 struct intel_connector *intel_connector = to_intel_connector(connector);
4763
Chris Wilson3f43c482011-05-12 22:17:24 +01004764 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004765 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004766 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004767
4768 if (is_edp(intel_dp)) {
4769 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004770 drm_object_attach_property(
4771 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004772 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004773 DRM_MODE_SCALE_ASPECT);
4774 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004775 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004776}
4777
Imre Deakdada1a92014-01-29 13:25:41 +02004778static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4779{
4780 intel_dp->last_power_cycle = jiffies;
4781 intel_dp->last_power_on = jiffies;
4782 intel_dp->last_backlight_off = jiffies;
4783}
4784
Daniel Vetter67a54562012-10-20 20:57:45 +02004785static void
4786intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004787 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004788{
4789 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004790 struct edp_power_seq cur, vbt, spec,
4791 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004792 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004793 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004794
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004795 lockdep_assert_held(&dev_priv->pps_mutex);
4796
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004797 /* already initialized? */
4798 if (final->t11_t12 != 0)
4799 return;
4800
Jesse Barnes453c5422013-03-28 09:55:41 -07004801 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004802 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004803 pp_on_reg = PCH_PP_ON_DELAYS;
4804 pp_off_reg = PCH_PP_OFF_DELAYS;
4805 pp_div_reg = PCH_PP_DIVISOR;
4806 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004807 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4808
4809 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4810 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4811 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4812 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004813 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004814
4815 /* Workaround: Need to write PP_CONTROL with the unlock key as
4816 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004817 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004818 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004819
Jesse Barnes453c5422013-03-28 09:55:41 -07004820 pp_on = I915_READ(pp_on_reg);
4821 pp_off = I915_READ(pp_off_reg);
4822 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004823
4824 /* Pull timing values out of registers */
4825 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4826 PANEL_POWER_UP_DELAY_SHIFT;
4827
4828 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4829 PANEL_LIGHT_ON_DELAY_SHIFT;
4830
4831 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4832 PANEL_LIGHT_OFF_DELAY_SHIFT;
4833
4834 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4835 PANEL_POWER_DOWN_DELAY_SHIFT;
4836
4837 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4838 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4839
4840 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4841 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4842
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004843 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004844
4845 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4846 * our hw here, which are all in 100usec. */
4847 spec.t1_t3 = 210 * 10;
4848 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4849 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4850 spec.t10 = 500 * 10;
4851 /* This one is special and actually in units of 100ms, but zero
4852 * based in the hw (so we need to add 100 ms). But the sw vbt
4853 * table multiplies it with 1000 to make it in units of 100usec,
4854 * too. */
4855 spec.t11_t12 = (510 + 100) * 10;
4856
4857 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4858 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4859
4860 /* Use the max of the register settings and vbt. If both are
4861 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004862#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004863 spec.field : \
4864 max(cur.field, vbt.field))
4865 assign_final(t1_t3);
4866 assign_final(t8);
4867 assign_final(t9);
4868 assign_final(t10);
4869 assign_final(t11_t12);
4870#undef assign_final
4871
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004872#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004873 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4874 intel_dp->backlight_on_delay = get_delay(t8);
4875 intel_dp->backlight_off_delay = get_delay(t9);
4876 intel_dp->panel_power_down_delay = get_delay(t10);
4877 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4878#undef get_delay
4879
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004880 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4881 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4882 intel_dp->panel_power_cycle_delay);
4883
4884 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4885 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004886}
4887
4888static void
4889intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004890 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004891{
4892 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004893 u32 pp_on, pp_off, pp_div, port_sel = 0;
4894 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4895 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004896 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004897 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004898
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004899 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004900
4901 if (HAS_PCH_SPLIT(dev)) {
4902 pp_on_reg = PCH_PP_ON_DELAYS;
4903 pp_off_reg = PCH_PP_OFF_DELAYS;
4904 pp_div_reg = PCH_PP_DIVISOR;
4905 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004906 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4907
4908 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4909 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4910 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004911 }
4912
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004913 /*
4914 * And finally store the new values in the power sequencer. The
4915 * backlight delays are set to 1 because we do manual waits on them. For
4916 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4917 * we'll end up waiting for the backlight off delay twice: once when we
4918 * do the manual sleep, and once when we disable the panel and wait for
4919 * the PP_STATUS bit to become zero.
4920 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004921 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004922 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4923 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004924 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004925 /* Compute the divisor for the pp clock, simply match the Bspec
4926 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004927 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004928 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004929 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4930
4931 /* Haswell doesn't have any port selection bits for the panel
4932 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004933 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004934 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004935 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004936 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004937 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004938 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004939 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004940 }
4941
Jesse Barnes453c5422013-03-28 09:55:41 -07004942 pp_on |= port_sel;
4943
4944 I915_WRITE(pp_on_reg, pp_on);
4945 I915_WRITE(pp_off_reg, pp_off);
4946 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004947
Daniel Vetter67a54562012-10-20 20:57:45 +02004948 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004949 I915_READ(pp_on_reg),
4950 I915_READ(pp_off_reg),
4951 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004952}
4953
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304954void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4955{
4956 struct drm_i915_private *dev_priv = dev->dev_private;
4957 struct intel_encoder *encoder;
4958 struct intel_dp *intel_dp = NULL;
4959 struct intel_crtc_config *config = NULL;
4960 struct intel_crtc *intel_crtc = NULL;
4961 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4962 u32 reg, val;
4963 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4964
4965 if (refresh_rate <= 0) {
4966 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4967 return;
4968 }
4969
4970 if (intel_connector == NULL) {
4971 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4972 return;
4973 }
4974
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004975 /*
4976 * FIXME: This needs proper synchronization with psr state. But really
4977 * hard to tell without seeing the user of this function of this code.
4978 * Check locking and ordering once that lands.
4979 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304980 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4981 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4982 return;
4983 }
4984
4985 encoder = intel_attached_encoder(&intel_connector->base);
4986 intel_dp = enc_to_intel_dp(&encoder->base);
4987 intel_crtc = encoder->new_crtc;
4988
4989 if (!intel_crtc) {
4990 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4991 return;
4992 }
4993
4994 config = &intel_crtc->config;
4995
4996 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4997 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4998 return;
4999 }
5000
5001 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5002 index = DRRS_LOW_RR;
5003
5004 if (index == intel_dp->drrs_state.refresh_rate_type) {
5005 DRM_DEBUG_KMS(
5006 "DRRS requested for previously set RR...ignoring\n");
5007 return;
5008 }
5009
5010 if (!intel_crtc->active) {
5011 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5012 return;
5013 }
5014
5015 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5016 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5017 val = I915_READ(reg);
5018 if (index > DRRS_HIGH_RR) {
5019 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07005020 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305021 } else {
5022 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5023 }
5024 I915_WRITE(reg, val);
5025 }
5026
5027 /*
5028 * mutex taken to ensure that there is no race between differnt
5029 * drrs calls trying to update refresh rate. This scenario may occur
5030 * in future when idleness detection based DRRS in kernel and
5031 * possible calls from user space to set differnt RR are made.
5032 */
5033
5034 mutex_lock(&intel_dp->drrs_state.mutex);
5035
5036 intel_dp->drrs_state.refresh_rate_type = index;
5037
5038 mutex_unlock(&intel_dp->drrs_state.mutex);
5039
5040 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5041}
5042
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305043static struct drm_display_mode *
5044intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5045 struct intel_connector *intel_connector,
5046 struct drm_display_mode *fixed_mode)
5047{
5048 struct drm_connector *connector = &intel_connector->base;
5049 struct intel_dp *intel_dp = &intel_dig_port->dp;
5050 struct drm_device *dev = intel_dig_port->base.base.dev;
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 struct drm_display_mode *downclock_mode = NULL;
5053
5054 if (INTEL_INFO(dev)->gen <= 6) {
5055 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5056 return NULL;
5057 }
5058
5059 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005060 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305061 return NULL;
5062 }
5063
5064 downclock_mode = intel_find_panel_downclock
5065 (dev, fixed_mode, connector);
5066
5067 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005068 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305069 return NULL;
5070 }
5071
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305072 dev_priv->drrs.connector = intel_connector;
5073
5074 mutex_init(&intel_dp->drrs_state.mutex);
5075
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305076 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5077
5078 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005079 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305080 return downclock_mode;
5081}
5082
Imre Deakaba86892014-07-30 15:57:31 +03005083void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5084{
5085 struct drm_device *dev = intel_encoder->base.dev;
5086 struct drm_i915_private *dev_priv = dev->dev_private;
5087 struct intel_dp *intel_dp;
5088 enum intel_display_power_domain power_domain;
5089
5090 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5091 return;
5092
5093 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005094
5095 pps_lock(intel_dp);
5096
Imre Deakaba86892014-07-30 15:57:31 +03005097 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005098 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03005099 /*
5100 * The VDD bit needs a power domain reference, so if the bit is
5101 * already enabled when we boot or resume, grab this reference and
5102 * schedule a vdd off, so we don't hold on to the reference
5103 * indefinitely.
5104 */
5105 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5106 power_domain = intel_display_port_power_domain(intel_encoder);
5107 intel_display_power_get(dev_priv, power_domain);
5108
5109 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005110 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03005111 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03005112}
5113
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005114static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005115 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005116{
5117 struct drm_connector *connector = &intel_connector->base;
5118 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005119 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5120 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005121 struct drm_i915_private *dev_priv = dev->dev_private;
5122 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305123 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005124 bool has_dpcd;
5125 struct drm_display_mode *scan;
5126 struct edid *edid;
5127
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305128 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5129
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005130 if (!is_edp(intel_dp))
5131 return true;
5132
Imre Deakaba86892014-07-30 15:57:31 +03005133 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005134
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005135 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005136 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005137
5138 if (has_dpcd) {
5139 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5140 dev_priv->no_aux_handshake =
5141 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5142 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5143 } else {
5144 /* if this fails, presume the device is a ghost */
5145 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005146 return false;
5147 }
5148
5149 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005150 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005151 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005152 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005153
Daniel Vetter060c8772014-03-21 23:22:35 +01005154 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005155 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005156 if (edid) {
5157 if (drm_add_edid_modes(connector, edid)) {
5158 drm_mode_connector_update_edid_property(connector,
5159 edid);
5160 drm_edid_to_eld(connector, edid);
5161 } else {
5162 kfree(edid);
5163 edid = ERR_PTR(-EINVAL);
5164 }
5165 } else {
5166 edid = ERR_PTR(-ENOENT);
5167 }
5168 intel_connector->edid = edid;
5169
5170 /* prefer fixed mode from EDID if available */
5171 list_for_each_entry(scan, &connector->probed_modes, head) {
5172 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5173 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305174 downclock_mode = intel_dp_drrs_init(
5175 intel_dig_port,
5176 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005177 break;
5178 }
5179 }
5180
5181 /* fallback to VBT if available for eDP */
5182 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5183 fixed_mode = drm_mode_duplicate(dev,
5184 dev_priv->vbt.lfp_lvds_vbt_mode);
5185 if (fixed_mode)
5186 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5187 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005188 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005189
Clint Taylor01527b32014-07-07 13:01:46 -07005190 if (IS_VALLEYVIEW(dev)) {
5191 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5192 register_reboot_notifier(&intel_dp->edp_notifier);
5193 }
5194
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305195 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005196 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005197 intel_panel_setup_backlight(connector);
5198
5199 return true;
5200}
5201
Paulo Zanoni16c25532013-06-12 17:27:25 -03005202bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005203intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5204 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005205{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005206 struct drm_connector *connector = &intel_connector->base;
5207 struct intel_dp *intel_dp = &intel_dig_port->dp;
5208 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5209 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005210 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005211 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005212 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005213
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005214 intel_dp->pps_pipe = INVALID_PIPE;
5215
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005216 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005217 if (INTEL_INFO(dev)->gen >= 9)
5218 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5219 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005220 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5221 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5222 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5223 else if (HAS_PCH_SPLIT(dev))
5224 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5225 else
5226 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5227
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005228 if (INTEL_INFO(dev)->gen >= 9)
5229 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5230 else
5231 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005232
Daniel Vetter07679352012-09-06 22:15:42 +02005233 /* Preserve the current hw state. */
5234 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005235 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005236
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005237 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305238 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005239 else
5240 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005241
Imre Deakf7d24902013-05-08 13:14:05 +03005242 /*
5243 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5244 * for DP the encoder type can be set by the caller to
5245 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5246 */
5247 if (type == DRM_MODE_CONNECTOR_eDP)
5248 intel_encoder->type = INTEL_OUTPUT_EDP;
5249
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005250 /* eDP only on port B and/or C on vlv/chv */
5251 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5252 port != PORT_B && port != PORT_C))
5253 return false;
5254
Imre Deake7281ea2013-05-08 13:14:08 +03005255 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5256 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5257 port_name(port));
5258
Adam Jacksonb3295302010-07-16 14:46:28 -04005259 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005260 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5261
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005262 connector->interlace_allowed = true;
5263 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005264
Daniel Vetter66a92782012-07-12 20:08:18 +02005265 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005266 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005267
Chris Wilsondf0e9242010-09-09 16:20:55 +01005268 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005269 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005270
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005271 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005272 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5273 else
5274 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005275 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005276
Jani Nikula0b998362014-03-14 16:51:17 +02005277 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005278 switch (port) {
5279 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005280 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005281 break;
5282 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005283 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005284 break;
5285 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005286 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005287 break;
5288 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005289 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005290 break;
5291 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005292 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005293 }
5294
Imre Deakdada1a92014-01-29 13:25:41 +02005295 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005296 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005297 if (IS_VALLEYVIEW(dev)) {
5298 vlv_initial_power_sequencer_setup(intel_dp);
5299 } else {
5300 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005301 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005302 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005303 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005304 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005305
Jani Nikula9d1a1032014-03-14 16:51:15 +02005306 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005307
Dave Airlie0e32b392014-05-02 14:02:48 +10005308 /* init MST on ports that can support it */
5309 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5310 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005311 intel_dp_mst_encoder_init(intel_dig_port,
5312 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005313 }
5314 }
5315
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005316 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005317 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005318 if (is_edp(intel_dp)) {
5319 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005320 /*
5321 * vdd might still be enabled do to the delayed vdd off.
5322 * Make sure vdd is actually turned off here.
5323 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005324 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005325 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005326 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005327 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005328 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005329 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005330 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005331 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005332
Chris Wilsonf6849602010-09-19 09:29:33 +01005333 intel_dp_add_properties(intel_dp, connector);
5334
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005335 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5336 * 0xd. Failure to do so will result in spurious interrupts being
5337 * generated on the port when a cable is not attached.
5338 */
5339 if (IS_G4X(dev) && !IS_GM45(dev)) {
5340 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5341 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5342 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005343
5344 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005345}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005346
5347void
5348intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5349{
Dave Airlie13cf5502014-06-18 11:29:35 +10005350 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005351 struct intel_digital_port *intel_dig_port;
5352 struct intel_encoder *intel_encoder;
5353 struct drm_encoder *encoder;
5354 struct intel_connector *intel_connector;
5355
Daniel Vetterb14c5672013-09-19 12:18:32 +02005356 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005357 if (!intel_dig_port)
5358 return;
5359
Daniel Vetterb14c5672013-09-19 12:18:32 +02005360 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005361 if (!intel_connector) {
5362 kfree(intel_dig_port);
5363 return;
5364 }
5365
5366 intel_encoder = &intel_dig_port->base;
5367 encoder = &intel_encoder->base;
5368
5369 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5370 DRM_MODE_ENCODER_TMDS);
5371
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005372 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005373 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005374 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005375 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005376 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005377 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005378 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005379 intel_encoder->pre_enable = chv_pre_enable_dp;
5380 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005381 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005382 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005383 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005384 intel_encoder->pre_enable = vlv_pre_enable_dp;
5385 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005386 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005387 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005388 intel_encoder->pre_enable = g4x_pre_enable_dp;
5389 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005390 if (INTEL_INFO(dev)->gen >= 5)
5391 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005392 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005393
Paulo Zanoni174edf12012-10-26 19:05:50 -02005394 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005395 intel_dig_port->dp.output_reg = output_reg;
5396
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005397 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005398 if (IS_CHERRYVIEW(dev)) {
5399 if (port == PORT_D)
5400 intel_encoder->crtc_mask = 1 << 2;
5401 else
5402 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5403 } else {
5404 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5405 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005406 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005407 intel_encoder->hot_plug = intel_dp_hot_plug;
5408
Dave Airlie13cf5502014-06-18 11:29:35 +10005409 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5410 dev_priv->hpd_irq_port[port] = intel_dig_port;
5411
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005412 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5413 drm_encoder_cleanup(encoder);
5414 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005415 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005416 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005417}
Dave Airlie0e32b392014-05-02 14:02:48 +10005418
5419void intel_dp_mst_suspend(struct drm_device *dev)
5420{
5421 struct drm_i915_private *dev_priv = dev->dev_private;
5422 int i;
5423
5424 /* disable MST */
5425 for (i = 0; i < I915_MAX_PORTS; i++) {
5426 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5427 if (!intel_dig_port)
5428 continue;
5429
5430 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5431 if (!intel_dig_port->dp.can_mst)
5432 continue;
5433 if (intel_dig_port->dp.is_mst)
5434 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5435 }
5436 }
5437}
5438
5439void intel_dp_mst_resume(struct drm_device *dev)
5440{
5441 struct drm_i915_private *dev_priv = dev->dev_private;
5442 int i;
5443
5444 for (i = 0; i < I915_MAX_PORTS; i++) {
5445 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5446 if (!intel_dig_port)
5447 continue;
5448 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5449 int ret;
5450
5451 if (!intel_dig_port->dp.can_mst)
5452 continue;
5453
5454 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5455 if (ret != 0) {
5456 intel_dp_check_mst_status(&intel_dig_port->dp);
5457 }
5458 }
5459 }
5460}