blob: 6856d877a69b0c9abde9edbf591b49457edff3de [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400183 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800184 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800191 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400193 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 {
Shane Huangbd172432008-06-10 15:52:04 +0800195 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800199 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800200 },
Tejun Heo441577e2010-03-29 10:32:39 +0900201 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900202 {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800262 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400263
Tejun Heoe34bb372007-02-26 20:24:03 +0900264 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
265 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
266 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400267
268 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800269 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800270 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
271 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400276
Shane Huange2dd90b2009-07-29 11:34:49 +0800277 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800278 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800279 /* AMD is using RAID class only for ahci controllers */
280 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
281 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
282
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400284 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900285 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400286
287 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900288 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
289 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900296 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
297 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
309 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
325 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
361 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400372
Jeff Garzik95916ed2006-07-29 04:10:14 -0400373 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900374 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
375 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
376 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400377
Jeff Garzikcd70c262007-07-08 02:29:42 -0400378 /* Marvell */
379 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100380 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200381 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500382 .class = PCI_CLASS_STORAGE_SATA_AHCI,
383 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200384 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400385
Mark Nelsonc77a0362008-10-23 14:08:16 +1100386 /* Promise */
387 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
388
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500389 /* Generic, PCI class code for AHCI */
390 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500391 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 { } /* terminate list */
394};
395
396
397static struct pci_driver ahci_pci_driver = {
398 .name = DRV_NAME,
399 .id_table = ahci_pci_tbl,
400 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900401 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900402#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900403 .suspend = ahci_pci_device_suspend,
404 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900405#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406};
407
Alan Cox5b66c822008-09-03 14:48:34 +0100408#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
409static int marvell_enable;
410#else
411static int marvell_enable = 1;
412#endif
413module_param(marvell_enable, int, 0644);
414MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
415
416
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300417static void ahci_pci_save_initial_config(struct pci_dev *pdev,
418 struct ahci_host_priv *hpriv)
419{
420 unsigned int force_port_map = 0;
421 unsigned int mask_port_map = 0;
422
423 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
424 dev_info(&pdev->dev, "JMB361 has only one port\n");
425 force_port_map = 1;
426 }
427
428 /*
429 * Temporary Marvell 6145 hack: PATA port presence
430 * is asserted through the standard AHCI port
431 * presence register, as bit 4 (counting from 0)
432 */
433 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
434 if (pdev->device == 0x6121)
435 mask_port_map = 0x3;
436 else
437 mask_port_map = 0xf;
438 dev_info(&pdev->dev,
439 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
440 }
441
Anton Vorontsov1d513352010-03-03 20:17:37 +0300442 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
443 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300444}
445
Anton Vorontsov33030402010-03-03 20:17:39 +0300446static int ahci_pci_reset_controller(struct ata_host *host)
447{
448 struct pci_dev *pdev = to_pci_dev(host->dev);
449
450 ahci_reset_controller(host);
451
Tejun Heod91542c2006-07-26 15:59:26 +0900452 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300453 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900454 u16 tmp16;
455
456 /* configure PCS */
457 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900458 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
459 tmp16 |= hpriv->port_map;
460 pci_write_config_word(pdev, 0x92, tmp16);
461 }
Tejun Heod91542c2006-07-26 15:59:26 +0900462 }
463
464 return 0;
465}
466
Anton Vorontsov781d6552010-03-03 20:17:42 +0300467static void ahci_pci_init_controller(struct ata_host *host)
468{
469 struct ahci_host_priv *hpriv = host->private_data;
470 struct pci_dev *pdev = to_pci_dev(host->dev);
471 void __iomem *port_mmio;
472 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100473 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900474
Tejun Heo417a1a62007-09-23 13:19:55 +0900475 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100476 if (pdev->device == 0x6121)
477 mv = 2;
478 else
479 mv = 4;
480 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400481
482 writel(0, port_mmio + PORT_IRQ_MASK);
483
484 /* clear port IRQ */
485 tmp = readl(port_mmio + PORT_IRQ_STAT);
486 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
487 if (tmp)
488 writel(tmp, port_mmio + PORT_IRQ_STAT);
489 }
490
Anton Vorontsov781d6552010-03-03 20:17:42 +0300491 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900492}
493
Shane Huangbd172432008-06-10 15:52:04 +0800494static int ahci_sb600_check_ready(struct ata_link *link)
495{
496 void __iomem *port_mmio = ahci_port_base(link->ap);
497 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
498 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
499
500 /*
501 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
502 * which can save timeout delay.
503 */
504 if (irq_status & PORT_IRQ_BAD_PMP)
505 return -EIO;
506
507 return ata_check_ready(status);
508}
509
510static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
511 unsigned long deadline)
512{
513 struct ata_port *ap = link->ap;
514 void __iomem *port_mmio = ahci_port_base(ap);
515 int pmp = sata_srst_pmp(link);
516 int rc;
517 u32 irq_sts;
518
519 DPRINTK("ENTER\n");
520
521 rc = ahci_do_softreset(link, class, pmp, deadline,
522 ahci_sb600_check_ready);
523
524 /*
525 * Soft reset fails on some ATI chips with IPMS set when PMP
526 * is enabled but SATA HDD/ODD is connected to SATA port,
527 * do soft reset again to port 0.
528 */
529 if (rc == -EIO) {
530 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
531 if (irq_sts & PORT_IRQ_BAD_PMP) {
532 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800533 "applying SB600 PMP SRST workaround "
534 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800535 rc = ahci_do_softreset(link, class, 0, deadline,
536 ahci_check_ready);
537 }
538 }
539
540 return rc;
541}
542
Tejun Heocc0680a2007-08-06 18:36:23 +0900543static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900544 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900545{
Tejun Heocc0680a2007-08-06 18:36:23 +0900546 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900547 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900548 int rc;
549
550 DPRINTK("ENTER\n");
551
Tejun Heo4447d352007-04-17 23:44:08 +0900552 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900553
Tejun Heocc0680a2007-08-06 18:36:23 +0900554 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900555 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900556
Tejun Heo4447d352007-04-17 23:44:08 +0900557 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900558
559 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
560
561 /* vt8251 doesn't clear BSY on signature FIS reception,
562 * request follow-up softreset.
563 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900564 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900565}
566
Tejun Heoedc93052007-10-25 14:59:16 +0900567static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
568 unsigned long deadline)
569{
570 struct ata_port *ap = link->ap;
571 struct ahci_port_priv *pp = ap->private_data;
572 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
573 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900574 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900575 int rc;
576
577 ahci_stop_engine(ap);
578
579 /* clear D2H reception area to properly wait for D2H FIS */
580 ata_tf_init(link->device, &tf);
581 tf.command = 0x80;
582 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
583
584 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900585 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900586
587 ahci_start_engine(ap);
588
Tejun Heoedc93052007-10-25 14:59:16 +0900589 /* The pseudo configuration device on SIMG4726 attached to
590 * ASUS P5W-DH Deluxe doesn't send signature FIS after
591 * hardreset if no device is attached to the first downstream
592 * port && the pseudo device locks up on SRST w/ PMP==0. To
593 * work around this, wait for !BSY only briefly. If BSY isn't
594 * cleared, perform CLO and proceed to IDENTIFY (achieved by
595 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
596 *
597 * Wait for two seconds. Devices attached to downstream port
598 * which can't process the following IDENTIFY after this will
599 * have to be reset again. For most cases, this should
600 * suffice while making probing snappish enough.
601 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900602 if (online) {
603 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
604 ahci_check_ready);
605 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800606 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900607 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900608 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900609}
610
Tejun Heo438ac6d2007-03-02 17:31:26 +0900611#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900612static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
613{
Jeff Garzikcca39742006-08-24 03:19:22 -0400614 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900615 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300616 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900617 u32 ctl;
618
Tejun Heo9b10ae82009-05-30 20:50:12 +0900619 if (mesg.event & PM_EVENT_SUSPEND &&
620 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
621 dev_printk(KERN_ERR, &pdev->dev,
622 "BIOS update required for suspend/resume\n");
623 return -EIO;
624 }
625
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100626 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900627 /* AHCI spec rev1.1 section 8.3.3:
628 * Software must disable interrupts prior to requesting a
629 * transition of the HBA to D3 state.
630 */
631 ctl = readl(mmio + HOST_CTL);
632 ctl &= ~HOST_IRQ_EN;
633 writel(ctl, mmio + HOST_CTL);
634 readl(mmio + HOST_CTL); /* flush */
635 }
636
637 return ata_pci_device_suspend(pdev, mesg);
638}
639
640static int ahci_pci_device_resume(struct pci_dev *pdev)
641{
Jeff Garzikcca39742006-08-24 03:19:22 -0400642 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900643 int rc;
644
Tejun Heo553c4aa2006-12-26 19:39:50 +0900645 rc = ata_pci_device_do_resume(pdev);
646 if (rc)
647 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900648
649 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300650 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900651 if (rc)
652 return rc;
653
Anton Vorontsov781d6552010-03-03 20:17:42 +0300654 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900655 }
656
Jeff Garzikcca39742006-08-24 03:19:22 -0400657 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900658
659 return 0;
660}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900661#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900662
Tejun Heo4447d352007-04-17 23:44:08 +0900663static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700668 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
669 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700671 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500673 dev_printk(KERN_ERR, &pdev->dev,
674 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 return rc;
676 }
677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700679 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500681 dev_printk(KERN_ERR, &pdev->dev,
682 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 return rc;
684 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700685 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500687 dev_printk(KERN_ERR, &pdev->dev,
688 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return rc;
690 }
691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return 0;
693}
694
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300695static void ahci_pci_print_info(struct ata_host *host)
696{
697 struct pci_dev *pdev = to_pci_dev(host->dev);
698 u16 cc;
699 const char *scc_s;
700
701 pci_read_config_word(pdev, 0x0a, &cc);
702 if (cc == PCI_CLASS_STORAGE_IDE)
703 scc_s = "IDE";
704 else if (cc == PCI_CLASS_STORAGE_SATA)
705 scc_s = "SATA";
706 else if (cc == PCI_CLASS_STORAGE_RAID)
707 scc_s = "RAID";
708 else
709 scc_s = "unknown";
710
711 ahci_print_info(host, scc_s);
712}
713
Tejun Heoedc93052007-10-25 14:59:16 +0900714/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
715 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
716 * support PMP and the 4726 either directly exports the device
717 * attached to the first downstream port or acts as a hardware storage
718 * controller and emulate a single ATA device (can be RAID 0/1 or some
719 * other configuration).
720 *
721 * When there's no device attached to the first downstream port of the
722 * 4726, "Config Disk" appears, which is a pseudo ATA device to
723 * configure the 4726. However, ATA emulation of the device is very
724 * lame. It doesn't send signature D2H Reg FIS after the initial
725 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
726 *
727 * The following function works around the problem by always using
728 * hardreset on the port and not depending on receiving signature FIS
729 * afterward. If signature FIS isn't received soon, ATA class is
730 * assumed without follow-up softreset.
731 */
732static void ahci_p5wdh_workaround(struct ata_host *host)
733{
734 static struct dmi_system_id sysids[] = {
735 {
736 .ident = "P5W DH Deluxe",
737 .matches = {
738 DMI_MATCH(DMI_SYS_VENDOR,
739 "ASUSTEK COMPUTER INC"),
740 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
741 },
742 },
743 { }
744 };
745 struct pci_dev *pdev = to_pci_dev(host->dev);
746
747 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
748 dmi_check_system(sysids)) {
749 struct ata_port *ap = host->ports[1];
750
751 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
752 "Deluxe on-board SIMG4726 workaround\n");
753
754 ap->ops = &ahci_p5wdh_ops;
755 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
756 }
757}
758
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900759/* only some SB600 ahci controllers can do 64bit DMA */
760static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800761{
762 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900763 /*
764 * The oldest version known to be broken is 0901 and
765 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900766 * Enable 64bit DMA on 1501 and anything newer.
767 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900768 * Please read bko#9412 for more info.
769 */
Shane Huang58a09b32009-05-27 15:04:43 +0800770 {
771 .ident = "ASUS M2A-VM",
772 .matches = {
773 DMI_MATCH(DMI_BOARD_VENDOR,
774 "ASUSTeK Computer INC."),
775 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
776 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900777 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800778 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100779 /*
780 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
781 * support 64bit DMA.
782 *
783 * BIOS versions earlier than 1.5 had the Manufacturer DMI
784 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
785 * This spelling mistake was fixed in BIOS version 1.5, so
786 * 1.5 and later have the Manufacturer as
787 * "MICRO-STAR INTERNATIONAL CO.,LTD".
788 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
789 *
790 * BIOS versions earlier than 1.9 had a Board Product Name
791 * DMI field of "MS-7376". This was changed to be
792 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
793 * match on DMI_BOARD_NAME of "MS-7376".
794 */
795 {
796 .ident = "MSI K9A2 Platinum",
797 .matches = {
798 DMI_MATCH(DMI_BOARD_VENDOR,
799 "MICRO-STAR INTER"),
800 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
801 },
802 },
Shane Huang58a09b32009-05-27 15:04:43 +0800803 { }
804 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900805 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900806 int year, month, date;
807 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800808
Tejun Heo03d783b2009-08-16 21:04:02 +0900809 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800810 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900811 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800812 return false;
813
Mark Nelsone65cc192009-11-03 20:06:48 +1100814 if (!match->driver_data)
815 goto enable_64bit;
816
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900817 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
818 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800819
Mark Nelsone65cc192009-11-03 20:06:48 +1100820 if (strcmp(buf, match->driver_data) >= 0)
821 goto enable_64bit;
822 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900823 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
824 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900825 return false;
826 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100827
828enable_64bit:
829 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
830 match->ident);
831 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800832}
833
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100834static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
835{
836 static const struct dmi_system_id broken_systems[] = {
837 {
838 .ident = "HP Compaq nx6310",
839 .matches = {
840 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
841 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
842 },
843 /* PCI slot number of the controller */
844 .driver_data = (void *)0x1FUL,
845 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100846 {
847 .ident = "HP Compaq 6720s",
848 .matches = {
849 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
850 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
851 },
852 /* PCI slot number of the controller */
853 .driver_data = (void *)0x1FUL,
854 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100855
856 { } /* terminate list */
857 };
858 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
859
860 if (dmi) {
861 unsigned long slot = (unsigned long)dmi->driver_data;
862 /* apply the quirk only to on-board controllers */
863 return slot == PCI_SLOT(pdev->devfn);
864 }
865
866 return false;
867}
868
Tejun Heo9b10ae82009-05-30 20:50:12 +0900869static bool ahci_broken_suspend(struct pci_dev *pdev)
870{
871 static const struct dmi_system_id sysids[] = {
872 /*
873 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
874 * to the harddisk doesn't become online after
875 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900876 *
877 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
878 *
879 * Use dates instead of versions to match as HP is
880 * apparently recycling both product and version
881 * strings.
882 *
883 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900884 */
885 {
886 .ident = "dv4",
887 .matches = {
888 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
889 DMI_MATCH(DMI_PRODUCT_NAME,
890 "HP Pavilion dv4 Notebook PC"),
891 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900892 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900893 },
894 {
895 .ident = "dv5",
896 .matches = {
897 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
898 DMI_MATCH(DMI_PRODUCT_NAME,
899 "HP Pavilion dv5 Notebook PC"),
900 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900901 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900902 },
903 {
904 .ident = "dv6",
905 .matches = {
906 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
907 DMI_MATCH(DMI_PRODUCT_NAME,
908 "HP Pavilion dv6 Notebook PC"),
909 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900910 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900911 },
912 {
913 .ident = "HDX18",
914 .matches = {
915 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
916 DMI_MATCH(DMI_PRODUCT_NAME,
917 "HP HDX18 Notebook PC"),
918 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900919 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900920 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900921 /*
922 * Acer eMachines G725 has the same problem. BIOS
923 * V1.03 is known to be broken. V3.04 is known to
924 * work. Inbetween, there are V1.06, V2.06 and V3.03
925 * that we don't have much idea about. For now,
926 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900927 *
928 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900929 */
930 {
931 .ident = "G725",
932 .matches = {
933 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
934 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
935 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900936 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900937 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900938 { } /* terminate list */
939 };
940 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900941 int year, month, date;
942 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900943
944 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
945 return false;
946
Tejun Heo9deb3432010-03-16 09:50:26 +0900947 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
948 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900949
Tejun Heo9deb3432010-03-16 09:50:26 +0900950 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951}
952
Tejun Heo55946392009-08-04 14:30:08 +0900953static bool ahci_broken_online(struct pci_dev *pdev)
954{
955#define ENCODE_BUSDEVFN(bus, slot, func) \
956 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
957 static const struct dmi_system_id sysids[] = {
958 /*
959 * There are several gigabyte boards which use
960 * SIMG5723s configured as hardware RAID. Certain
961 * 5723 firmware revisions shipped there keep the link
962 * online but fail to answer properly to SRST or
963 * IDENTIFY when no device is attached downstream
964 * causing libata to retry quite a few times leading
965 * to excessive detection delay.
966 *
967 * As these firmwares respond to the second reset try
968 * with invalid device signature, considering unknown
969 * sig as offline works around the problem acceptably.
970 */
971 {
972 .ident = "EP45-DQ6",
973 .matches = {
974 DMI_MATCH(DMI_BOARD_VENDOR,
975 "Gigabyte Technology Co., Ltd."),
976 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
977 },
978 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
979 },
980 {
981 .ident = "EP45-DS5",
982 .matches = {
983 DMI_MATCH(DMI_BOARD_VENDOR,
984 "Gigabyte Technology Co., Ltd."),
985 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
986 },
987 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
988 },
989 { } /* terminate list */
990 };
991#undef ENCODE_BUSDEVFN
992 const struct dmi_system_id *dmi = dmi_first_match(sysids);
993 unsigned int val;
994
995 if (!dmi)
996 return false;
997
998 val = (unsigned long)dmi->driver_data;
999
1000 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1001}
1002
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001003#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001004static void ahci_gtf_filter_workaround(struct ata_host *host)
1005{
1006 static const struct dmi_system_id sysids[] = {
1007 /*
1008 * Aspire 3810T issues a bunch of SATA enable commands
1009 * via _GTF including an invalid one and one which is
1010 * rejected by the device. Among the successful ones
1011 * is FPDMA non-zero offset enable which when enabled
1012 * only on the drive side leads to NCQ command
1013 * failures. Filter it out.
1014 */
1015 {
1016 .ident = "Aspire 3810T",
1017 .matches = {
1018 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1019 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1020 },
1021 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1022 },
1023 { }
1024 };
1025 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1026 unsigned int filter;
1027 int i;
1028
1029 if (!dmi)
1030 return;
1031
1032 filter = (unsigned long)dmi->driver_data;
1033 dev_printk(KERN_INFO, host->dev,
1034 "applying extra ACPI _GTF filter 0x%x for %s\n",
1035 filter, dmi->ident);
1036
1037 for (i = 0; i < host->n_ports; i++) {
1038 struct ata_port *ap = host->ports[i];
1039 struct ata_link *link;
1040 struct ata_device *dev;
1041
1042 ata_for_each_link(link, ap, EDGE)
1043 ata_for_each_dev(dev, link, ALL)
1044 dev->gtf_filter |= filter;
1045 }
1046}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001047#else
1048static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1049{}
1050#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001051
Tejun Heo24dc5f32007-01-20 16:00:28 +09001052static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001055 unsigned int board_id = ent->driver_data;
1056 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001057 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001058 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001060 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001061 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
1063 VPRINTK("ENTER\n");
1064
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001065 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001068 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Alan Cox5b66c822008-09-03 14:48:34 +01001070 /* The AHCI driver can only drive the SATA ports, the PATA driver
1071 can drive them all so if both drivers are selected make sure
1072 AHCI stays out of the way */
1073 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1074 return -ENODEV;
1075
Tejun Heoc6353b42010-06-17 11:42:22 +02001076 /*
1077 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1078 * ahci, use ata_generic instead.
1079 */
1080 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1081 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1082 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1083 pdev->subsystem_device == 0xcb89)
1084 return -ENODEV;
1085
Mark Nelson7a022672009-11-22 12:07:41 +11001086 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1087 * At the moment, we can only use the AHCI mode. Let the users know
1088 * that for SAS drives they're out of luck.
1089 */
1090 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1091 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1092 "can only drive SATA devices with this driver\n");
1093
Tejun Heo4447d352007-04-17 23:44:08 +09001094 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001095 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 if (rc)
1097 return rc;
1098
Tejun Heodea55132008-03-11 19:52:31 +09001099 /* AHCI controllers often implement SFF compatible interface.
1100 * Grab all PCI BARs just in case.
1101 */
1102 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001103 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001104 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001105 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001106 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Tejun Heoc4f77922007-12-06 15:09:43 +09001108 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1109 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1110 u8 map;
1111
1112 /* ICH6s share the same PCI ID for both piix and ahci
1113 * modes. Enabling ahci mode while MAP indicates
1114 * combined mode is a bad idea. Yield to ata_piix.
1115 */
1116 pci_read_config_byte(pdev, ICH_MAP, &map);
1117 if (map & 0x3) {
1118 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1119 "combined mode, can't enable AHCI mode\n");
1120 return -ENODEV;
1121 }
1122 }
1123
Tejun Heo24dc5f32007-01-20 16:00:28 +09001124 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1125 if (!hpriv)
1126 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001127 hpriv->flags |= (unsigned long)pi.private_data;
1128
Tejun Heoe297d992008-06-10 00:13:04 +09001129 /* MCP65 revision A1 and A2 can't do MSI */
1130 if (board_id == board_ahci_mcp65 &&
1131 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1132 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1133
Shane Huange427fe02008-12-30 10:53:41 +08001134 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1135 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1136 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1137
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001138 /* only some SB600s can do 64bit DMA */
1139 if (ahci_sb600_enable_64bit(pdev))
1140 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001141
Tejun Heo31b239a2009-09-17 00:34:39 +09001142 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1143 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Anton Vorontsovd8993342010-03-03 20:17:34 +03001145 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1146
Tejun Heo4447d352007-04-17 23:44:08 +09001147 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001148 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Tejun Heo4447d352007-04-17 23:44:08 +09001150 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001151 if (hpriv->cap & HOST_CAP_NCQ) {
1152 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001153 /*
1154 * Auto-activate optimization is supposed to be
1155 * supported on all AHCI controllers indicating NCQ
1156 * capability, but it seems to be broken on some
1157 * chipsets including NVIDIAs.
1158 */
1159 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001160 pi.flags |= ATA_FLAG_FPDMA_AA;
1161 }
Tejun Heo4447d352007-04-17 23:44:08 +09001162
Tejun Heo7d50b602007-09-23 13:19:54 +09001163 if (hpriv->cap & HOST_CAP_PMP)
1164 pi.flags |= ATA_FLAG_PMP;
1165
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001166 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001167
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001168 if (ahci_broken_system_poweroff(pdev)) {
1169 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1170 dev_info(&pdev->dev,
1171 "quirky BIOS, skipping spindown on poweroff\n");
1172 }
1173
Tejun Heo9b10ae82009-05-30 20:50:12 +09001174 if (ahci_broken_suspend(pdev)) {
1175 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1176 dev_printk(KERN_WARNING, &pdev->dev,
1177 "BIOS update required for suspend/resume\n");
1178 }
1179
Tejun Heo55946392009-08-04 14:30:08 +09001180 if (ahci_broken_online(pdev)) {
1181 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1182 dev_info(&pdev->dev,
1183 "online status unreliable, applying workaround\n");
1184 }
1185
Tejun Heo837f5f82008-02-06 15:13:51 +09001186 /* CAP.NP sometimes indicate the index of the last enabled
1187 * port, at other times, that of the last possible port, so
1188 * determining the maximum port number requires looking at
1189 * both CAP.NP and port_map.
1190 */
1191 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1192
1193 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001194 if (!host)
1195 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001196 host->private_data = hpriv;
1197
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001198 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001199 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001200 else
1201 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001202
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001203 if (pi.flags & ATA_FLAG_EM)
1204 ahci_reset_em(host);
1205
Tejun Heo4447d352007-04-17 23:44:08 +09001206 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001207 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001208
Tejun Heocbcdd872007-08-18 13:14:55 +09001209 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1210 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1211 0x100 + ap->port_no * 0x80, "port");
1212
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001213 /* set enclosure management message type */
1214 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001215 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001216
1217
Jeff Garzikdab632e2007-05-28 08:33:01 -04001218 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001219 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001220 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Tejun Heoedc93052007-10-25 14:59:16 +09001223 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1224 ahci_p5wdh_workaround(host);
1225
Tejun Heof80ae7e2009-09-16 04:18:03 +09001226 /* apply gtf filter quirk */
1227 ahci_gtf_filter_workaround(host);
1228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001230 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001232 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
Anton Vorontsov33030402010-03-03 20:17:39 +03001234 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001235 if (rc)
1236 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001237
Anton Vorontsov781d6552010-03-03 20:17:42 +03001238 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001239 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
Tejun Heo4447d352007-04-17 23:44:08 +09001241 pci_set_master(pdev);
1242 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1243 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001244}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
1246static int __init ahci_init(void)
1247{
Pavel Roskinb7887192006-08-10 18:13:18 +09001248 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249}
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251static void __exit ahci_exit(void)
1252{
1253 pci_unregister_driver(&ahci_pci_driver);
1254}
1255
1256
1257MODULE_AUTHOR("Jeff Garzik");
1258MODULE_DESCRIPTION("AHCI SATA low-level driver");
1259MODULE_LICENSE("GPL");
1260MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001261MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
1263module_init(ahci_init);
1264module_exit(ahci_exit);