blob: 96e923648360978afb21a76092f4fb25d05054a5 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020096static int
97i915_get_ggtt_vma_pages(struct i915_vma *vma);
98
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200100const struct i915_ggtt_view i915_ggtt_view_rotated = {
101 .type = I915_GGTT_VIEW_ROTATED
102};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000103
Daniel Vettercfa7c862014-04-29 11:53:58 +0200104static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
105{
Chris Wilson1893a712014-09-19 11:56:27 +0100106 bool has_aliasing_ppgtt;
107 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100108 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100109
110 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
111 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100112 has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100113
Yu Zhang71ba2d62015-02-10 19:05:54 +0800114 if (intel_vgpu_active(dev))
115 has_full_ppgtt = false; /* emulation is too hard */
116
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000117 /*
118 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
119 * execlists, the sole mechanism available to submit work.
120 */
121 if (INTEL_INFO(dev)->gen < 9 &&
122 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200123 return 0;
124
125 if (enable_ppgtt == 1)
126 return 1;
127
Chris Wilson1893a712014-09-19 11:56:27 +0100128 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200129 return 2;
130
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100131 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
132 return 3;
133
Daniel Vetter93a25a92014-03-06 09:40:43 +0100134#ifdef CONFIG_INTEL_IOMMU
135 /* Disable ppgtt on SNB if VT-d is on. */
136 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
137 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200138 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100139 }
140#endif
141
Jesse Barnes62942ed2014-06-13 09:28:33 -0700142 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300143 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
144 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700145 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
146 return 0;
147 }
148
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000149 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100150 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000151 else
152 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100153}
154
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200155static int ppgtt_bind_vma(struct i915_vma *vma,
156 enum i915_cache_level cache_level,
157 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200158{
159 u32 pte_flags = 0;
160
161 /* Currently applicable only to VLV */
162 if (vma->obj->gt_ro)
163 pte_flags |= PTE_READ_ONLY;
164
165 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
166 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200167
168 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200169}
170
171static void ppgtt_unbind_vma(struct i915_vma *vma)
172{
173 vma->vm->clear_range(vma->vm,
174 vma->node.start,
175 vma->obj->base.size,
176 true);
177}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800178
Daniel Vetter2c642b02015-04-14 17:35:26 +0200179static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
180 enum i915_cache_level level,
181 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700182{
Michel Thierry07749ef2015-03-16 16:00:54 +0000183 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700184 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300185
186 switch (level) {
187 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800188 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300189 break;
190 case I915_CACHE_WT:
191 pte |= PPAT_DISPLAY_ELLC_INDEX;
192 break;
193 default:
194 pte |= PPAT_CACHED_INDEX;
195 break;
196 }
197
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700198 return pte;
199}
200
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300201static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
202 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800203{
Michel Thierry07749ef2015-03-16 16:00:54 +0000204 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800205 pde |= addr;
206 if (level != I915_CACHE_NONE)
207 pde |= PPAT_CACHED_PDE_INDEX;
208 else
209 pde |= PPAT_UNCACHED_INDEX;
210 return pde;
211}
212
Michel Thierry762d9932015-07-30 11:05:29 +0100213#define gen8_pdpe_encode gen8_pde_encode
214#define gen8_pml4e_encode gen8_pde_encode
215
Michel Thierry07749ef2015-03-16 16:00:54 +0000216static gen6_pte_t snb_pte_encode(dma_addr_t addr,
217 enum i915_cache_level level,
218 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700219{
Michel Thierry07749ef2015-03-16 16:00:54 +0000220 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700221 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700222
223 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100224 case I915_CACHE_L3_LLC:
225 case I915_CACHE_LLC:
226 pte |= GEN6_PTE_CACHE_LLC;
227 break;
228 case I915_CACHE_NONE:
229 pte |= GEN6_PTE_UNCACHED;
230 break;
231 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100232 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100233 }
234
235 return pte;
236}
237
Michel Thierry07749ef2015-03-16 16:00:54 +0000238static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
239 enum i915_cache_level level,
240 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100241{
Michel Thierry07749ef2015-03-16 16:00:54 +0000242 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100243 pte |= GEN6_PTE_ADDR_ENCODE(addr);
244
245 switch (level) {
246 case I915_CACHE_L3_LLC:
247 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 break;
249 case I915_CACHE_LLC:
250 pte |= GEN6_PTE_CACHE_LLC;
251 break;
252 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700253 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700254 break;
255 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100256 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700257 }
258
Ben Widawsky54d12522012-09-24 16:44:32 -0700259 return pte;
260}
261
Michel Thierry07749ef2015-03-16 16:00:54 +0000262static gen6_pte_t byt_pte_encode(dma_addr_t addr,
263 enum i915_cache_level level,
264 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700265{
Michel Thierry07749ef2015-03-16 16:00:54 +0000266 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700267 pte |= GEN6_PTE_ADDR_ENCODE(addr);
268
Akash Goel24f3a8c2014-06-17 10:59:42 +0530269 if (!(flags & PTE_READ_ONLY))
270 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700271
272 if (level != I915_CACHE_NONE)
273 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
274
275 return pte;
276}
277
Michel Thierry07749ef2015-03-16 16:00:54 +0000278static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
279 enum i915_cache_level level,
280 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700281{
Michel Thierry07749ef2015-03-16 16:00:54 +0000282 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700283 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700284
285 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700286 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700287
288 return pte;
289}
290
Michel Thierry07749ef2015-03-16 16:00:54 +0000291static gen6_pte_t iris_pte_encode(dma_addr_t addr,
292 enum i915_cache_level level,
293 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700294{
Michel Thierry07749ef2015-03-16 16:00:54 +0000295 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700296 pte |= HSW_PTE_ADDR_ENCODE(addr);
297
Chris Wilson651d7942013-08-08 14:41:10 +0100298 switch (level) {
299 case I915_CACHE_NONE:
300 break;
301 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000302 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100303 break;
304 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000305 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100306 break;
307 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700308
309 return pte;
310}
311
Mika Kuoppalac114f762015-06-25 18:35:13 +0300312static int __setup_page_dma(struct drm_device *dev,
313 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000314{
315 struct device *device = &dev->pdev->dev;
316
Mika Kuoppalac114f762015-06-25 18:35:13 +0300317 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300318 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000319 return -ENOMEM;
320
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300321 p->daddr = dma_map_page(device,
322 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
323
324 if (dma_mapping_error(device, p->daddr)) {
325 __free_page(p->page);
326 return -EINVAL;
327 }
328
Michel Thierry1266cdb2015-03-24 17:06:33 +0000329 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000330}
331
Mika Kuoppalac114f762015-06-25 18:35:13 +0300332static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
333{
334 return __setup_page_dma(dev, p, GFP_KERNEL);
335}
336
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300337static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
338{
339 if (WARN_ON(!p->page))
340 return;
341
342 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
343 __free_page(p->page);
344 memset(p, 0, sizeof(*p));
345}
346
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300347static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300349 return kmap_atomic(p->page);
350}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300351
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300352/* We use the flushing unmap only with ppgtt structures:
353 * page directories, page tables and scratch pages.
354 */
355static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
356{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300357 /* There are only few exceptions for gen >=6. chv and bxt.
358 * And we are not sure about the latter so play safe for now.
359 */
360 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
361 drm_clflush_virt_range(vaddr, PAGE_SIZE);
362
363 kunmap_atomic(vaddr);
364}
365
Mika Kuoppala567047b2015-06-25 18:35:12 +0300366#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300367#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
368
Mika Kuoppala567047b2015-06-25 18:35:12 +0300369#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
370#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
371#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
372#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
373
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300374static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
375 const uint64_t val)
376{
377 int i;
378 uint64_t * const vaddr = kmap_page_dma(p);
379
380 for (i = 0; i < 512; i++)
381 vaddr[i] = val;
382
383 kunmap_page_dma(dev, vaddr);
384}
385
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300386static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
387 const uint32_t val32)
388{
389 uint64_t v = val32;
390
391 v = v << 32 | val32;
392
393 fill_page_dma(dev, p, v);
394}
395
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300396static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
397{
398 struct i915_page_scratch *sp;
399 int ret;
400
401 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
402 if (sp == NULL)
403 return ERR_PTR(-ENOMEM);
404
405 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
406 if (ret) {
407 kfree(sp);
408 return ERR_PTR(ret);
409 }
410
411 set_pages_uc(px_page(sp), 1);
412
413 return sp;
414}
415
416static void free_scratch_page(struct drm_device *dev,
417 struct i915_page_scratch *sp)
418{
419 set_pages_wb(px_page(sp), 1);
420
421 cleanup_px(dev, sp);
422 kfree(sp);
423}
424
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300425static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000426{
Michel Thierryec565b32015-04-08 12:13:23 +0100427 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000428 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
429 GEN8_PTES : GEN6_PTES;
430 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000431
432 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
433 if (!pt)
434 return ERR_PTR(-ENOMEM);
435
Ben Widawsky678d96f2015-03-16 16:00:56 +0000436 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
437 GFP_KERNEL);
438
439 if (!pt->used_ptes)
440 goto fail_bitmap;
441
Mika Kuoppala567047b2015-06-25 18:35:12 +0300442 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300444 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000447
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300448fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000449 kfree(pt->used_ptes);
450fail_bitmap:
451 kfree(pt);
452
453 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000454}
455
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300456static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000457{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300458 cleanup_px(dev, pt);
459 kfree(pt->used_ptes);
460 kfree(pt);
461}
462
463static void gen8_initialize_pt(struct i915_address_space *vm,
464 struct i915_page_table *pt)
465{
466 gen8_pte_t scratch_pte;
467
468 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
469 I915_CACHE_LLC, true);
470
471 fill_px(vm->dev, pt, scratch_pte);
472}
473
474static void gen6_initialize_pt(struct i915_address_space *vm,
475 struct i915_page_table *pt)
476{
477 gen6_pte_t scratch_pte;
478
479 WARN_ON(px_dma(vm->scratch_page) == 0);
480
481 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
482 I915_CACHE_LLC, true, 0);
483
484 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000485}
486
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300487static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000488{
Michel Thierryec565b32015-04-08 12:13:23 +0100489 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100490 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000491
492 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
493 if (!pd)
494 return ERR_PTR(-ENOMEM);
495
Michel Thierry33c88192015-04-08 12:13:33 +0100496 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
497 sizeof(*pd->used_pdes), GFP_KERNEL);
498 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300499 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100500
Mika Kuoppala567047b2015-06-25 18:35:12 +0300501 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100502 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300503 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100504
Ben Widawsky06fda602015-02-24 16:22:36 +0000505 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100506
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300507fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100508 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300509fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100510 kfree(pd);
511
512 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000513}
514
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300515static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
516{
517 if (px_page(pd)) {
518 cleanup_px(dev, pd);
519 kfree(pd->used_pdes);
520 kfree(pd);
521 }
522}
523
524static void gen8_initialize_pd(struct i915_address_space *vm,
525 struct i915_page_directory *pd)
526{
527 gen8_pde_t scratch_pde;
528
529 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
530
531 fill_px(vm->dev, pd, scratch_pde);
532}
533
Michel Thierry6ac18502015-07-29 17:23:46 +0100534static int __pdp_init(struct drm_device *dev,
535 struct i915_page_directory_pointer *pdp)
536{
537 size_t pdpes = I915_PDPES_PER_PDP(dev);
538
539 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
540 sizeof(unsigned long),
541 GFP_KERNEL);
542 if (!pdp->used_pdpes)
543 return -ENOMEM;
544
545 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
546 GFP_KERNEL);
547 if (!pdp->page_directory) {
548 kfree(pdp->used_pdpes);
549 /* the PDP might be the statically allocated top level. Keep it
550 * as clean as possible */
551 pdp->used_pdpes = NULL;
552 return -ENOMEM;
553 }
554
555 return 0;
556}
557
558static void __pdp_fini(struct i915_page_directory_pointer *pdp)
559{
560 kfree(pdp->used_pdpes);
561 kfree(pdp->page_directory);
562 pdp->page_directory = NULL;
563}
564
Michel Thierry762d9932015-07-30 11:05:29 +0100565static struct
566i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
567{
568 struct i915_page_directory_pointer *pdp;
569 int ret = -ENOMEM;
570
571 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
572
573 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
574 if (!pdp)
575 return ERR_PTR(-ENOMEM);
576
577 ret = __pdp_init(dev, pdp);
578 if (ret)
579 goto fail_bitmap;
580
581 ret = setup_px(dev, pdp);
582 if (ret)
583 goto fail_page_m;
584
585 return pdp;
586
587fail_page_m:
588 __pdp_fini(pdp);
589fail_bitmap:
590 kfree(pdp);
591
592 return ERR_PTR(ret);
593}
594
Michel Thierry6ac18502015-07-29 17:23:46 +0100595static void free_pdp(struct drm_device *dev,
596 struct i915_page_directory_pointer *pdp)
597{
598 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100599 if (USES_FULL_48BIT_PPGTT(dev)) {
600 cleanup_px(dev, pdp);
601 kfree(pdp);
602 }
603}
604
Michel Thierry69ab76f2015-07-29 17:23:55 +0100605static void gen8_initialize_pdp(struct i915_address_space *vm,
606 struct i915_page_directory_pointer *pdp)
607{
608 gen8_ppgtt_pdpe_t scratch_pdpe;
609
610 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
611
612 fill_px(vm->dev, pdp, scratch_pdpe);
613}
614
615static void gen8_initialize_pml4(struct i915_address_space *vm,
616 struct i915_pml4 *pml4)
617{
618 gen8_ppgtt_pml4e_t scratch_pml4e;
619
620 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
621 I915_CACHE_LLC);
622
623 fill_px(vm->dev, pml4, scratch_pml4e);
624}
625
Michel Thierry762d9932015-07-30 11:05:29 +0100626static void
627gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
628 struct i915_page_directory_pointer *pdp,
629 struct i915_page_directory *pd,
630 int index)
631{
632 gen8_ppgtt_pdpe_t *page_directorypo;
633
634 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
635 return;
636
637 page_directorypo = kmap_px(pdp);
638 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
639 kunmap_px(ppgtt, page_directorypo);
640}
641
642static void
643gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
644 struct i915_pml4 *pml4,
645 struct i915_page_directory_pointer *pdp,
646 int index)
647{
648 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
649
650 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
651 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
652 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100653}
654
Ben Widawsky94e409c2013-11-04 22:29:36 -0800655/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100656static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100657 unsigned entry,
658 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800659{
John Harrisone85b26d2015-05-29 17:43:56 +0100660 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800661 int ret;
662
663 BUG_ON(entry >= 4);
664
John Harrison5fb9de12015-05-29 17:44:07 +0100665 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800666 if (ret)
667 return ret;
668
669 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200670 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100671 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800672 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200673 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100674 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800675 intel_ring_advance(ring);
676
677 return 0;
678}
679
Michel Thierry2dba3232015-07-30 11:06:23 +0100680static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
681 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800682{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800683 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800684
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100685 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300686 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
687
John Harrisone85b26d2015-05-29 17:43:56 +0100688 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800689 if (ret)
690 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800692
Ben Widawskyeeb94882013-12-06 14:11:10 -0800693 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800694}
695
Michel Thierry2dba3232015-07-30 11:06:23 +0100696static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
697 struct drm_i915_gem_request *req)
698{
699 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
700}
701
Michel Thierryf9b5b782015-07-30 11:02:49 +0100702static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
703 struct i915_page_directory_pointer *pdp,
704 uint64_t start,
705 uint64_t length,
706 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700707{
708 struct i915_hw_ppgtt *ppgtt =
709 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100710 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100711 unsigned pdpe = gen8_pdpe_index(start);
712 unsigned pde = gen8_pde_index(start);
713 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800714 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700715 unsigned last_pte, i;
716
Michel Thierryf9b5b782015-07-30 11:02:49 +0100717 if (WARN_ON(!pdp))
718 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700719
720 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100721 struct i915_page_directory *pd;
722 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000723
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100724 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100725 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000726
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100727 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000728
729 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100730 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000731
732 pt = pd->page_table[pde];
733
Mika Kuoppala567047b2015-06-25 18:35:12 +0300734 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100735 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000736
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800737 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000738 if (last_pte > GEN8_PTES)
739 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700740
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300741 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700742
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700744 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800745 num_entries--;
746 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700747
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300748 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700749
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800750 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000751 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100752 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
753 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800754 pde = 0;
755 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700756 }
757}
758
Michel Thierryf9b5b782015-07-30 11:02:49 +0100759static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
760 uint64_t start,
761 uint64_t length,
762 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700763{
764 struct i915_hw_ppgtt *ppgtt =
765 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100766 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
767 I915_CACHE_LLC, use_scratch);
768
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100769 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
770 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
771 scratch_pte);
772 } else {
773 uint64_t templ4, pml4e;
774 struct i915_page_directory_pointer *pdp;
775
776 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
777 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
778 scratch_pte);
779 }
780 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100781}
782
783static void
784gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
785 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100786 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100787 uint64_t start,
788 enum i915_cache_level cache_level)
789{
790 struct i915_hw_ppgtt *ppgtt =
791 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000792 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100793 unsigned pdpe = gen8_pdpe_index(start);
794 unsigned pde = gen8_pde_index(start);
795 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700796
Chris Wilson6f1cc992013-12-31 15:50:31 +0000797 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700798
Michel Thierry3387d432015-08-03 09:52:47 +0100799 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000800 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100801 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100802 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300803 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000804 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800805
806 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100807 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000808 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000809 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300810 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000811 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000812 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100813 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
814 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800815 pde = 0;
816 }
817 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700818 }
819 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300820
821 if (pt_vaddr)
822 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700823}
824
Michel Thierryf9b5b782015-07-30 11:02:49 +0100825static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
826 struct sg_table *pages,
827 uint64_t start,
828 enum i915_cache_level cache_level,
829 u32 unused)
830{
831 struct i915_hw_ppgtt *ppgtt =
832 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry3387d432015-08-03 09:52:47 +0100833 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100834
Michel Thierry3387d432015-08-03 09:52:47 +0100835 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100836
837 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
838 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
839 cache_level);
840 } else {
841 struct i915_page_directory_pointer *pdp;
842 uint64_t templ4, pml4e;
843 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
844
845 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
846 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
847 start, cache_level);
848 }
849 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100850}
851
Michel Thierryf37c0502015-06-10 17:46:39 +0100852static void gen8_free_page_tables(struct drm_device *dev,
853 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800854{
855 int i;
856
Mika Kuoppala567047b2015-06-25 18:35:12 +0300857 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800858 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800859
Michel Thierry33c88192015-04-08 12:13:33 +0100860 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000861 if (WARN_ON(!pd->page_table[i]))
862 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800863
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300864 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000865 pd->page_table[i] = NULL;
866 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000867}
868
Mika Kuoppala8776f022015-06-30 18:16:40 +0300869static int gen8_init_scratch(struct i915_address_space *vm)
870{
871 struct drm_device *dev = vm->dev;
872
873 vm->scratch_page = alloc_scratch_page(dev);
874 if (IS_ERR(vm->scratch_page))
875 return PTR_ERR(vm->scratch_page);
876
877 vm->scratch_pt = alloc_pt(dev);
878 if (IS_ERR(vm->scratch_pt)) {
879 free_scratch_page(dev, vm->scratch_page);
880 return PTR_ERR(vm->scratch_pt);
881 }
882
883 vm->scratch_pd = alloc_pd(dev);
884 if (IS_ERR(vm->scratch_pd)) {
885 free_pt(dev, vm->scratch_pt);
886 free_scratch_page(dev, vm->scratch_page);
887 return PTR_ERR(vm->scratch_pd);
888 }
889
Michel Thierry69ab76f2015-07-29 17:23:55 +0100890 if (USES_FULL_48BIT_PPGTT(dev)) {
891 vm->scratch_pdp = alloc_pdp(dev);
892 if (IS_ERR(vm->scratch_pdp)) {
893 free_pd(dev, vm->scratch_pd);
894 free_pt(dev, vm->scratch_pt);
895 free_scratch_page(dev, vm->scratch_page);
896 return PTR_ERR(vm->scratch_pdp);
897 }
898 }
899
Mika Kuoppala8776f022015-06-30 18:16:40 +0300900 gen8_initialize_pt(vm, vm->scratch_pt);
901 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100902 if (USES_FULL_48BIT_PPGTT(dev))
903 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300904
905 return 0;
906}
907
Zhiyuan Lv650da342015-08-28 15:41:18 +0800908static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
909{
910 enum vgt_g2v_type msg;
911 struct drm_device *dev = ppgtt->base.dev;
912 struct drm_i915_private *dev_priv = dev->dev_private;
Zhiyuan Lv650da342015-08-28 15:41:18 +0800913 int i;
914
915 if (USES_FULL_48BIT_PPGTT(dev)) {
916 u64 daddr = px_dma(&ppgtt->pml4);
917
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200918 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
919 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800920
921 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
922 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
923 } else {
924 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
925 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
926
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200927 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
928 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800929 }
930
931 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
932 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
933 }
934
935 I915_WRITE(vgtif_reg(g2v_notify), msg);
936
937 return 0;
938}
939
Mika Kuoppala8776f022015-06-30 18:16:40 +0300940static void gen8_free_scratch(struct i915_address_space *vm)
941{
942 struct drm_device *dev = vm->dev;
943
Michel Thierry69ab76f2015-07-29 17:23:55 +0100944 if (USES_FULL_48BIT_PPGTT(dev))
945 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300946 free_pd(dev, vm->scratch_pd);
947 free_pt(dev, vm->scratch_pt);
948 free_scratch_page(dev, vm->scratch_page);
949}
950
Michel Thierry762d9932015-07-30 11:05:29 +0100951static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
952 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800953{
954 int i;
955
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100956 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
957 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000958 continue;
959
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100960 gen8_free_page_tables(dev, pdp->page_directory[i]);
961 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800962 }
Michel Thierry69876be2015-04-08 12:13:27 +0100963
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100964 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100965}
966
967static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
968{
969 int i;
970
971 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
972 if (WARN_ON(!ppgtt->pml4.pdps[i]))
973 continue;
974
975 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
976 }
977
978 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
979}
980
981static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
982{
983 struct i915_hw_ppgtt *ppgtt =
984 container_of(vm, struct i915_hw_ppgtt, base);
985
Zhiyuan Lv650da342015-08-28 15:41:18 +0800986 if (intel_vgpu_active(vm->dev))
987 gen8_ppgtt_notify_vgt(ppgtt, false);
988
Michel Thierry762d9932015-07-30 11:05:29 +0100989 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
990 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
991 else
992 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100993
Mika Kuoppala8776f022015-06-30 18:16:40 +0300994 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800995}
996
Michel Thierryd7b26332015-04-08 12:13:34 +0100997/**
998 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100999 * @vm: Master vm structure.
1000 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001001 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001002 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001003 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1004 * caller to free on error.
1005 *
1006 * Allocate the required number of page tables. Extremely similar to
1007 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1008 * the page directory boundary (instead of the page directory pointer). That
1009 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1010 * possible, and likely that the caller will need to use multiple calls of this
1011 * function to achieve the appropriate allocation.
1012 *
1013 * Return: 0 if success; negative error code otherwise.
1014 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001015static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001016 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001017 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001018 uint64_t length,
1019 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001020{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001021 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001022 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001023 uint64_t temp;
1024 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001025
Michel Thierryd7b26332015-04-08 12:13:34 +01001026 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
1027 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001028 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001029 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001030 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001031 continue;
1032 }
1033
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001034 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001035 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001036 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001037
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001038 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001039 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001040 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001041 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001042 }
1043
1044 return 0;
1045
1046unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001047 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001048 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001049
1050 return -ENOMEM;
1051}
1052
Michel Thierryd7b26332015-04-08 12:13:34 +01001053/**
1054 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001055 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001056 * @pdp: Page directory pointer for this address range.
1057 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001058 * @length: Size of the allocations.
1059 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001060 * caller to free on error.
1061 *
1062 * Allocate the required number of page directories starting at the pde index of
1063 * @start, and ending at the pde index @start + @length. This function will skip
1064 * over already allocated page directories within the range, and only allocate
1065 * new ones, setting the appropriate pointer within the pdp as well as the
1066 * correct position in the bitmap @new_pds.
1067 *
1068 * The function will only allocate the pages within the range for a give page
1069 * directory pointer. In other words, if @start + @length straddles a virtually
1070 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1071 * required by the caller, This is not currently possible, and the BUG in the
1072 * code will prevent it.
1073 *
1074 * Return: 0 if success; negative error code otherwise.
1075 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001076static int
1077gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1078 struct i915_page_directory_pointer *pdp,
1079 uint64_t start,
1080 uint64_t length,
1081 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001082{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001083 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001084 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001085 uint64_t temp;
1086 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001087 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001088
Michel Thierry6ac18502015-07-29 17:23:46 +01001089 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001090
Michel Thierryd7b26332015-04-08 12:13:34 +01001091 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001092 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001093 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001094
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001095 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001096 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001097 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001098
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001099 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001100 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001101 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001102 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001103 }
1104
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001105 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001106
1107unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001108 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001109 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001110
1111 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001112}
1113
Michel Thierry762d9932015-07-30 11:05:29 +01001114/**
1115 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1116 * @vm: Master vm structure.
1117 * @pml4: Page map level 4 for this address range.
1118 * @start: Starting virtual address to begin allocations.
1119 * @length: Size of the allocations.
1120 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1121 * caller to free on error.
1122 *
1123 * Allocate the required number of page directory pointers. Extremely similar to
1124 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1125 * The main difference is here we are limited by the pml4 boundary (instead of
1126 * the page directory pointer).
1127 *
1128 * Return: 0 if success; negative error code otherwise.
1129 */
1130static int
1131gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1132 struct i915_pml4 *pml4,
1133 uint64_t start,
1134 uint64_t length,
1135 unsigned long *new_pdps)
1136{
1137 struct drm_device *dev = vm->dev;
1138 struct i915_page_directory_pointer *pdp;
1139 uint64_t temp;
1140 uint32_t pml4e;
1141
1142 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1143
1144 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1145 if (!test_bit(pml4e, pml4->used_pml4es)) {
1146 pdp = alloc_pdp(dev);
1147 if (IS_ERR(pdp))
1148 goto unwind_out;
1149
Michel Thierry69ab76f2015-07-29 17:23:55 +01001150 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001151 pml4->pdps[pml4e] = pdp;
1152 __set_bit(pml4e, new_pdps);
1153 trace_i915_page_directory_pointer_entry_alloc(vm,
1154 pml4e,
1155 start,
1156 GEN8_PML4E_SHIFT);
1157 }
1158 }
1159
1160 return 0;
1161
1162unwind_out:
1163 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1164 free_pdp(dev, pml4->pdps[pml4e]);
1165
1166 return -ENOMEM;
1167}
1168
Michel Thierryd7b26332015-04-08 12:13:34 +01001169static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001170free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001171{
Michel Thierryd7b26332015-04-08 12:13:34 +01001172 kfree(new_pts);
1173 kfree(new_pds);
1174}
1175
1176/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1177 * of these are based on the number of PDPEs in the system.
1178 */
1179static
1180int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001181 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001182 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001183{
Michel Thierryd7b26332015-04-08 12:13:34 +01001184 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001185 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001186
Michał Winiarski3a41a052015-09-03 19:22:18 +02001187 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001188 if (!pds)
1189 return -ENOMEM;
1190
Michał Winiarski3a41a052015-09-03 19:22:18 +02001191 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1192 GFP_TEMPORARY);
1193 if (!pts)
1194 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001195
1196 *new_pds = pds;
1197 *new_pts = pts;
1198
1199 return 0;
1200
1201err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001202 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001203 return -ENOMEM;
1204}
1205
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001206/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1207 * the page table structures, we mark them dirty so that
1208 * context switching/execlist queuing code takes extra steps
1209 * to ensure that tlbs are flushed.
1210 */
1211static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1212{
1213 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1214}
1215
Michel Thierry762d9932015-07-30 11:05:29 +01001216static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1217 struct i915_page_directory_pointer *pdp,
1218 uint64_t start,
1219 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001220{
Michel Thierrye5815a22015-04-08 12:13:32 +01001221 struct i915_hw_ppgtt *ppgtt =
1222 container_of(vm, struct i915_hw_ppgtt, base);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001223 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001224 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001225 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001226 const uint64_t orig_start = start;
1227 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001228 uint64_t temp;
1229 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001230 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001231 int ret;
1232
Michel Thierryd7b26332015-04-08 12:13:34 +01001233 /* Wrap is never okay since we can only represent 48b, and we don't
1234 * actually use the other side of the canonical address space.
1235 */
1236 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001237 return -ENODEV;
1238
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001239 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001240 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001241
Michel Thierry6ac18502015-07-29 17:23:46 +01001242 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001243 if (ret)
1244 return ret;
1245
Michel Thierryd7b26332015-04-08 12:13:34 +01001246 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001247 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1248 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001249 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001250 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001251 return ret;
1252 }
1253
1254 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001255 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1256 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001257 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001258 if (ret)
1259 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001260 }
1261
Michel Thierry33c88192015-04-08 12:13:33 +01001262 start = orig_start;
1263 length = orig_length;
1264
Michel Thierryd7b26332015-04-08 12:13:34 +01001265 /* Allocations have completed successfully, so set the bitmaps, and do
1266 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001267 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001268 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001269 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001270 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001271 uint64_t pd_start = start;
1272 uint32_t pde;
1273
Michel Thierryd7b26332015-04-08 12:13:34 +01001274 /* Every pd should be allocated, we just did that above. */
1275 WARN_ON(!pd);
1276
1277 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1278 /* Same reasoning as pd */
1279 WARN_ON(!pt);
1280 WARN_ON(!pd_len);
1281 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1282
1283 /* Set our used ptes within the page table */
1284 bitmap_set(pt->used_ptes,
1285 gen8_pte_index(pd_start),
1286 gen8_pte_count(pd_start, pd_len));
1287
1288 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001289 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001290
1291 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001292 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1293 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001294 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1295 gen8_pte_index(start),
1296 gen8_pte_count(start, length),
1297 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001298
1299 /* NB: We haven't yet mapped ptes to pages. At this
1300 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001301 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001302
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001303 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001304 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001305 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001306 }
1307
Michał Winiarski3a41a052015-09-03 19:22:18 +02001308 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001309 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001310 return 0;
1311
1312err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001313 while (pdpe--) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001314 for_each_set_bit(temp, new_page_tables + pdpe *
1315 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001316 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001317 }
1318
Michel Thierry6ac18502015-07-29 17:23:46 +01001319 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001320 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001321
Michał Winiarski3a41a052015-09-03 19:22:18 +02001322 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001323 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001324 return ret;
1325}
1326
Michel Thierry762d9932015-07-30 11:05:29 +01001327static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1328 struct i915_pml4 *pml4,
1329 uint64_t start,
1330 uint64_t length)
1331{
1332 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1333 struct i915_hw_ppgtt *ppgtt =
1334 container_of(vm, struct i915_hw_ppgtt, base);
1335 struct i915_page_directory_pointer *pdp;
1336 uint64_t temp, pml4e;
1337 int ret = 0;
1338
1339 /* Do the pml4 allocations first, so we don't need to track the newly
1340 * allocated tables below the pdp */
1341 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1342
1343 /* The pagedirectory and pagetable allocations are done in the shared 3
1344 * and 4 level code. Just allocate the pdps.
1345 */
1346 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1347 new_pdps);
1348 if (ret)
1349 return ret;
1350
1351 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1352 "The allocation has spanned more than 512GB. "
1353 "It is highly likely this is incorrect.");
1354
1355 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1356 WARN_ON(!pdp);
1357
1358 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1359 if (ret)
1360 goto err_out;
1361
1362 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1363 }
1364
1365 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1366 GEN8_PML4ES_PER_PML4);
1367
1368 return 0;
1369
1370err_out:
1371 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1372 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1373
1374 return ret;
1375}
1376
1377static int gen8_alloc_va_range(struct i915_address_space *vm,
1378 uint64_t start, uint64_t length)
1379{
1380 struct i915_hw_ppgtt *ppgtt =
1381 container_of(vm, struct i915_hw_ppgtt, base);
1382
1383 if (USES_FULL_48BIT_PPGTT(vm->dev))
1384 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1385 else
1386 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1387}
1388
Michel Thierryea91e402015-07-29 17:23:57 +01001389static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1390 uint64_t start, uint64_t length,
1391 gen8_pte_t scratch_pte,
1392 struct seq_file *m)
1393{
1394 struct i915_page_directory *pd;
1395 uint64_t temp;
1396 uint32_t pdpe;
1397
1398 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1399 struct i915_page_table *pt;
1400 uint64_t pd_len = length;
1401 uint64_t pd_start = start;
1402 uint32_t pde;
1403
1404 if (!test_bit(pdpe, pdp->used_pdpes))
1405 continue;
1406
1407 seq_printf(m, "\tPDPE #%d\n", pdpe);
1408 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1409 uint32_t pte;
1410 gen8_pte_t *pt_vaddr;
1411
1412 if (!test_bit(pde, pd->used_pdes))
1413 continue;
1414
1415 pt_vaddr = kmap_px(pt);
1416 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1417 uint64_t va =
1418 (pdpe << GEN8_PDPE_SHIFT) |
1419 (pde << GEN8_PDE_SHIFT) |
1420 (pte << GEN8_PTE_SHIFT);
1421 int i;
1422 bool found = false;
1423
1424 for (i = 0; i < 4; i++)
1425 if (pt_vaddr[pte + i] != scratch_pte)
1426 found = true;
1427 if (!found)
1428 continue;
1429
1430 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1431 for (i = 0; i < 4; i++) {
1432 if (pt_vaddr[pte + i] != scratch_pte)
1433 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1434 else
1435 seq_puts(m, " SCRATCH ");
1436 }
1437 seq_puts(m, "\n");
1438 }
1439 /* don't use kunmap_px, it could trigger
1440 * an unnecessary flush.
1441 */
1442 kunmap_atomic(pt_vaddr);
1443 }
1444 }
1445}
1446
1447static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1448{
1449 struct i915_address_space *vm = &ppgtt->base;
1450 uint64_t start = ppgtt->base.start;
1451 uint64_t length = ppgtt->base.total;
1452 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1453 I915_CACHE_LLC, true);
1454
1455 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1456 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1457 } else {
1458 uint64_t templ4, pml4e;
1459 struct i915_pml4 *pml4 = &ppgtt->pml4;
1460 struct i915_page_directory_pointer *pdp;
1461
1462 gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
1463 if (!test_bit(pml4e, pml4->used_pml4es))
1464 continue;
1465
1466 seq_printf(m, " PML4E #%llu\n", pml4e);
1467 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1468 }
1469 }
1470}
1471
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001472static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1473{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001474 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001475 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1476 int ret;
1477
1478 /* We allocate temp bitmap for page tables for no gain
1479 * but as this is for init only, lets keep the things simple
1480 */
1481 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1482 if (ret)
1483 return ret;
1484
1485 /* Allocate for all pdps regardless of how the ppgtt
1486 * was defined.
1487 */
1488 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1489 0, 1ULL << 32,
1490 new_page_dirs);
1491 if (!ret)
1492 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1493
Michał Winiarski3a41a052015-09-03 19:22:18 +02001494 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001495
1496 return ret;
1497}
1498
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001499/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001500 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1501 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1502 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1503 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001504 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001505 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001506static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001507{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001508 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001509
Mika Kuoppala8776f022015-06-30 18:16:40 +03001510 ret = gen8_init_scratch(&ppgtt->base);
1511 if (ret)
1512 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001513
Michel Thierryd7b26332015-04-08 12:13:34 +01001514 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001515 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001516 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001517 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001518 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001519 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1520 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001521 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001522
Michel Thierry762d9932015-07-30 11:05:29 +01001523 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1524 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1525 if (ret)
1526 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001527
Michel Thierry69ab76f2015-07-29 17:23:55 +01001528 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1529
Michel Thierry762d9932015-07-30 11:05:29 +01001530 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001531 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001532 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001533 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001534 if (ret)
1535 goto free_scratch;
1536
1537 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001538 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001539 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1540 0, 0,
1541 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001542
1543 if (intel_vgpu_active(ppgtt->base.dev)) {
1544 ret = gen8_preallocate_top_level_pdps(ppgtt);
1545 if (ret)
1546 goto free_scratch;
1547 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001548 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001549
Zhiyuan Lv650da342015-08-28 15:41:18 +08001550 if (intel_vgpu_active(ppgtt->base.dev))
1551 gen8_ppgtt_notify_vgt(ppgtt, true);
1552
Michel Thierryd7b26332015-04-08 12:13:34 +01001553 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001554
1555free_scratch:
1556 gen8_free_scratch(&ppgtt->base);
1557 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001558}
1559
Ben Widawsky87d60b62013-12-06 14:11:29 -08001560static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1561{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001562 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001563 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001564 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001565 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001566 uint32_t pte, pde, temp;
1567 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001568
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001569 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1570 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001571
Michel Thierry09942c62015-04-08 12:13:30 +01001572 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001573 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001574 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001575 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001576 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001577 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1578
1579 if (pd_entry != expected)
1580 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1581 pde,
1582 pd_entry,
1583 expected);
1584 seq_printf(m, "\tPDE: %x\n", pd_entry);
1585
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001586 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1587
Michel Thierry07749ef2015-03-16 16:00:54 +00001588 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001589 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001590 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001591 (pte * PAGE_SIZE);
1592 int i;
1593 bool found = false;
1594 for (i = 0; i < 4; i++)
1595 if (pt_vaddr[pte + i] != scratch_pte)
1596 found = true;
1597 if (!found)
1598 continue;
1599
1600 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1601 for (i = 0; i < 4; i++) {
1602 if (pt_vaddr[pte + i] != scratch_pte)
1603 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1604 else
1605 seq_puts(m, " SCRATCH ");
1606 }
1607 seq_puts(m, "\n");
1608 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001609 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001610 }
1611}
1612
Ben Widawsky678d96f2015-03-16 16:00:56 +00001613/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001614static void gen6_write_pde(struct i915_page_directory *pd,
1615 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001616{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001617 /* Caller needs to make sure the write completes if necessary */
1618 struct i915_hw_ppgtt *ppgtt =
1619 container_of(pd, struct i915_hw_ppgtt, pd);
1620 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001621
Mika Kuoppala567047b2015-06-25 18:35:12 +03001622 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001623 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001624
Ben Widawsky678d96f2015-03-16 16:00:56 +00001625 writel(pd_entry, ppgtt->pd_addr + pde);
1626}
Ben Widawsky61973492013-04-08 18:43:54 -07001627
Ben Widawsky678d96f2015-03-16 16:00:56 +00001628/* Write all the page tables found in the ppgtt structure to incrementing page
1629 * directories. */
1630static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001631 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 uint32_t start, uint32_t length)
1633{
Michel Thierryec565b32015-04-08 12:13:23 +01001634 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001635 uint32_t pde, temp;
1636
1637 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1638 gen6_write_pde(pd, pde, pt);
1639
1640 /* Make sure write is complete before other code can use this page
1641 * table. Also require for WC mapped PTEs */
1642 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001643}
1644
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001645static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001646{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001647 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001648
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001649 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001650}
Ben Widawsky61973492013-04-08 18:43:54 -07001651
Ben Widawsky90252e52013-12-06 14:11:12 -08001652static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001653 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001654{
John Harrisone85b26d2015-05-29 17:43:56 +01001655 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001656 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001657
Ben Widawsky90252e52013-12-06 14:11:12 -08001658 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001659 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001660 if (ret)
1661 return ret;
1662
John Harrison5fb9de12015-05-29 17:44:07 +01001663 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001664 if (ret)
1665 return ret;
1666
1667 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001668 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(ring));
Ben Widawsky90252e52013-12-06 14:11:12 -08001669 intel_ring_emit(ring, PP_DIR_DCLV_2G);
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001670 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(ring));
Ben Widawsky90252e52013-12-06 14:11:12 -08001671 intel_ring_emit(ring, get_pd_offset(ppgtt));
1672 intel_ring_emit(ring, MI_NOOP);
1673 intel_ring_advance(ring);
1674
1675 return 0;
1676}
1677
Yu Zhang71ba2d62015-02-10 19:05:54 +08001678static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001679 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001680{
John Harrisone85b26d2015-05-29 17:43:56 +01001681 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001682 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1683
1684 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1685 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1686 return 0;
1687}
1688
Ben Widawsky48a10382013-12-06 14:11:11 -08001689static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001690 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001691{
John Harrisone85b26d2015-05-29 17:43:56 +01001692 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 int ret;
1694
Ben Widawsky48a10382013-12-06 14:11:11 -08001695 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001696 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001697 if (ret)
1698 return ret;
1699
John Harrison5fb9de12015-05-29 17:44:07 +01001700 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001701 if (ret)
1702 return ret;
1703
1704 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001705 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(ring));
Ben Widawsky48a10382013-12-06 14:11:11 -08001706 intel_ring_emit(ring, PP_DIR_DCLV_2G);
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001707 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(ring));
Ben Widawsky48a10382013-12-06 14:11:11 -08001708 intel_ring_emit(ring, get_pd_offset(ppgtt));
1709 intel_ring_emit(ring, MI_NOOP);
1710 intel_ring_advance(ring);
1711
Ben Widawsky90252e52013-12-06 14:11:12 -08001712 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1713 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001714 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001715 if (ret)
1716 return ret;
1717 }
1718
Ben Widawsky48a10382013-12-06 14:11:11 -08001719 return 0;
1720}
1721
Ben Widawskyeeb94882013-12-06 14:11:10 -08001722static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001723 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001724{
John Harrisone85b26d2015-05-29 17:43:56 +01001725 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001726 struct drm_device *dev = ppgtt->base.dev;
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728
Ben Widawsky48a10382013-12-06 14:11:11 -08001729
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1731 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1732
1733 POSTING_READ(RING_PP_DIR_DCLV(ring));
1734
1735 return 0;
1736}
1737
Daniel Vetter82460d92014-08-06 20:19:53 +02001738static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001739{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001741 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001742 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001743
1744 for_each_ring(ring, dev_priv, j) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001745 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001746 I915_WRITE(RING_MODE_GEN7(ring),
Michel Thierry2dba3232015-07-30 11:06:23 +01001747 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001748 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001749}
1750
Daniel Vetter82460d92014-08-06 20:19:53 +02001751static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001752{
Jani Nikula50227e12014-03-31 14:27:21 +03001753 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001754 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001755 uint32_t ecochk, ecobits;
1756 int i;
1757
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001758 ecobits = I915_READ(GAC_ECO_BITS);
1759 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1760
1761 ecochk = I915_READ(GAM_ECOCHK);
1762 if (IS_HASWELL(dev)) {
1763 ecochk |= ECOCHK_PPGTT_WB_HSW;
1764 } else {
1765 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1766 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1767 }
1768 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769
Ben Widawsky61973492013-04-08 18:43:54 -07001770 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001771 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001772 I915_WRITE(RING_MODE_GEN7(ring),
1773 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001774 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775}
1776
Daniel Vetter82460d92014-08-06 20:19:53 +02001777static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001778{
Jani Nikula50227e12014-03-31 14:27:21 +03001779 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001780 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001781
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001782 ecobits = I915_READ(GAC_ECO_BITS);
1783 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1784 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001785
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001786 gab_ctl = I915_READ(GAB_CTL);
1787 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001788
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001789 ecochk = I915_READ(GAM_ECOCHK);
1790 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001791
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001792 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001793}
1794
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001796static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001797 uint64_t start,
1798 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001799 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001800{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001801 struct i915_hw_ppgtt *ppgtt =
1802 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001803 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001804 unsigned first_entry = start >> PAGE_SHIFT;
1805 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001806 unsigned act_pt = first_entry / GEN6_PTES;
1807 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001808 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001809
Mika Kuoppalac114f762015-06-25 18:35:13 +03001810 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1811 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001812
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813 while (num_entries) {
1814 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001815 if (last_pte > GEN6_PTES)
1816 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001817
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001818 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001819
1820 for (i = first_pte; i < last_pte; i++)
1821 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001822
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001823 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001824
Daniel Vetter7bddb012012-02-09 17:15:47 +01001825 num_entries -= last_pte - first_pte;
1826 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001827 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001828 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001829}
1830
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001831static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001832 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001833 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301834 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001835{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001836 struct i915_hw_ppgtt *ppgtt =
1837 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001838 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001839 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001840 unsigned act_pt = first_entry / GEN6_PTES;
1841 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001842 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001843
Chris Wilsoncc797142013-12-31 15:50:30 +00001844 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001845 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001846 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001847 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001848
Chris Wilsoncc797142013-12-31 15:50:30 +00001849 pt_vaddr[act_pte] =
1850 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301851 cache_level, true, flags);
1852
Michel Thierry07749ef2015-03-16 16:00:54 +00001853 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001854 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001855 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001856 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001857 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001858 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001859 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001860 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001861 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001862}
1863
Ben Widawsky678d96f2015-03-16 16:00:56 +00001864static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001865 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001866{
Michel Thierry4933d512015-03-24 15:46:22 +00001867 DECLARE_BITMAP(new_page_tables, I915_PDES);
1868 struct drm_device *dev = vm->dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001870 struct i915_hw_ppgtt *ppgtt =
1871 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001872 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001873 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001874 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001875 int ret;
1876
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001877 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1878 return -ENODEV;
1879
1880 start = start_save = start_in;
1881 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001882
1883 bitmap_zero(new_page_tables, I915_PDES);
1884
1885 /* The allocation is done in two stages so that we can bail out with
1886 * minimal amount of pain. The first stage finds new page tables that
1887 * need allocation. The second stage marks use ptes within the page
1888 * tables.
1889 */
1890 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001891 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001892 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1893 continue;
1894 }
1895
1896 /* We've already allocated a page table */
1897 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1898
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001899 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001900 if (IS_ERR(pt)) {
1901 ret = PTR_ERR(pt);
1902 goto unwind_out;
1903 }
1904
1905 gen6_initialize_pt(vm, pt);
1906
1907 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001908 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001909 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001910 }
1911
1912 start = start_save;
1913 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001914
1915 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1916 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1917
1918 bitmap_zero(tmp_bitmap, GEN6_PTES);
1919 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1920 gen6_pte_count(start, length));
1921
Mika Kuoppala966082c2015-06-25 18:35:19 +03001922 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001923 gen6_write_pde(&ppgtt->pd, pde, pt);
1924
Michel Thierry72744cb2015-03-24 15:46:23 +00001925 trace_i915_page_table_entry_map(vm, pde, pt,
1926 gen6_pte_index(start),
1927 gen6_pte_count(start, length),
1928 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001929 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001930 GEN6_PTES);
1931 }
1932
Michel Thierry4933d512015-03-24 15:46:22 +00001933 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1934
1935 /* Make sure write is complete before other code can use this page
1936 * table. Also require for WC mapped PTEs */
1937 readl(dev_priv->gtt.gsm);
1938
Ben Widawsky563222a2015-03-19 12:53:28 +00001939 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001940 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001941
1942unwind_out:
1943 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001944 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001945
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001946 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001947 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001948 }
1949
1950 mark_tlbs_dirty(ppgtt);
1951 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001952}
1953
Mika Kuoppala8776f022015-06-30 18:16:40 +03001954static int gen6_init_scratch(struct i915_address_space *vm)
1955{
1956 struct drm_device *dev = vm->dev;
1957
1958 vm->scratch_page = alloc_scratch_page(dev);
1959 if (IS_ERR(vm->scratch_page))
1960 return PTR_ERR(vm->scratch_page);
1961
1962 vm->scratch_pt = alloc_pt(dev);
1963 if (IS_ERR(vm->scratch_pt)) {
1964 free_scratch_page(dev, vm->scratch_page);
1965 return PTR_ERR(vm->scratch_pt);
1966 }
1967
1968 gen6_initialize_pt(vm, vm->scratch_pt);
1969
1970 return 0;
1971}
1972
1973static void gen6_free_scratch(struct i915_address_space *vm)
1974{
1975 struct drm_device *dev = vm->dev;
1976
1977 free_pt(dev, vm->scratch_pt);
1978 free_scratch_page(dev, vm->scratch_page);
1979}
1980
Daniel Vetter061dd492015-04-14 17:35:13 +02001981static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001982{
Daniel Vetter061dd492015-04-14 17:35:13 +02001983 struct i915_hw_ppgtt *ppgtt =
1984 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001985 struct i915_page_table *pt;
1986 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001987
Daniel Vetter061dd492015-04-14 17:35:13 +02001988 drm_mm_remove_node(&ppgtt->node);
1989
Michel Thierry09942c62015-04-08 12:13:30 +01001990 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001991 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001992 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001993 }
1994
Mika Kuoppala8776f022015-06-30 18:16:40 +03001995 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001996}
1997
Ben Widawskyb1465202014-02-19 22:05:49 -08001998static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001999{
Mika Kuoppala8776f022015-06-30 18:16:40 +03002000 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002001 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002002 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002003 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08002004 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002005
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002006 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2007 * allocator works in address space sizes, so it's multiplied by page
2008 * size. We allocate at the top of the GTT to avoid fragmentation.
2009 */
2010 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002011
Mika Kuoppala8776f022015-06-30 18:16:40 +03002012 ret = gen6_init_scratch(vm);
2013 if (ret)
2014 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002015
Ben Widawskye3cc1992013-12-06 14:11:08 -08002016alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002017 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
2018 &ppgtt->node, GEN6_PD_SIZE,
2019 GEN6_PD_ALIGN, 0,
2020 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002021 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002022 if (ret == -ENOSPC && !retried) {
2023 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
2024 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002025 I915_CACHE_NONE,
2026 0, dev_priv->gtt.base.total,
2027 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002028 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002029 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002030
2031 retried = true;
2032 goto alloc;
2033 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002034
Ben Widawskyc8c26622015-01-22 17:01:25 +00002035 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002036 goto err_out;
2037
Ben Widawskyc8c26622015-01-22 17:01:25 +00002038
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002039 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
2040 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002041
Ben Widawskyc8c26622015-01-22 17:01:25 +00002042 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002043
2044err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002045 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002046 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002047}
2048
Ben Widawskyb1465202014-02-19 22:05:49 -08002049static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2050{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002051 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002052}
2053
Michel Thierry4933d512015-03-24 15:46:22 +00002054static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2055 uint64_t start, uint64_t length)
2056{
Michel Thierryec565b32015-04-08 12:13:23 +01002057 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002058 uint32_t pde, temp;
2059
2060 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002061 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002062}
2063
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002064static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002065{
2066 struct drm_device *dev = ppgtt->base.dev;
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 int ret;
2069
2070 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002071 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002072 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002073 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002074 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002075 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002076 ppgtt->switch_mm = gen7_mm_switch;
2077 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002078 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002079
Yu Zhang71ba2d62015-02-10 19:05:54 +08002080 if (intel_vgpu_active(dev))
2081 ppgtt->switch_mm = vgpu_mm_switch;
2082
Ben Widawskyb1465202014-02-19 22:05:49 -08002083 ret = gen6_ppgtt_alloc(ppgtt);
2084 if (ret)
2085 return ret;
2086
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002087 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002088 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2089 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002090 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2091 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002092 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002093 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002094 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002095 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002096
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002097 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002098 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002099
Ben Widawsky678d96f2015-03-16 16:00:56 +00002100 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002101 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002102
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002103 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002104
Ben Widawsky678d96f2015-03-16 16:00:56 +00002105 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2106
Thierry Reding440fd522015-01-23 09:05:06 +01002107 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002108 ppgtt->node.size >> 20,
2109 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002110
Daniel Vetterfa76da32014-08-06 20:19:54 +02002111 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002112 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002113
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002114 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002115}
2116
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002117static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002118{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002119 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002120
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002121 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002122 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002123 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002124 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002125}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002126
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002127static void i915_address_space_init(struct i915_address_space *vm,
2128 struct drm_i915_private *dev_priv)
2129{
2130 drm_mm_init(&vm->mm, vm->start, vm->total);
2131 vm->dev = dev_priv->dev;
2132 INIT_LIST_HEAD(&vm->active_list);
2133 INIT_LIST_HEAD(&vm->inactive_list);
2134 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2135}
2136
Daniel Vetterfa76da32014-08-06 20:19:54 +02002137int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2138{
2139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002141
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002142 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002143 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002144 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002145 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002146 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002147
2148 return ret;
2149}
2150
Daniel Vetter82460d92014-08-06 20:19:53 +02002151int i915_ppgtt_init_hw(struct drm_device *dev)
2152{
Thomas Daniel671b50132014-08-20 16:24:50 +01002153 /* In the case of execlists, PPGTT is enabled by the context descriptor
2154 * and the PDPs are contained within the context itself. We don't
2155 * need to do anything here. */
2156 if (i915.enable_execlists)
2157 return 0;
2158
Daniel Vetter82460d92014-08-06 20:19:53 +02002159 if (!USES_PPGTT(dev))
2160 return 0;
2161
2162 if (IS_GEN6(dev))
2163 gen6_ppgtt_enable(dev);
2164 else if (IS_GEN7(dev))
2165 gen7_ppgtt_enable(dev);
2166 else if (INTEL_INFO(dev)->gen >= 8)
2167 gen8_ppgtt_enable(dev);
2168 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002169 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002170
John Harrison4ad2fd82015-06-18 13:11:20 +01002171 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002172}
John Harrison4ad2fd82015-06-18 13:11:20 +01002173
John Harrisonb3dd6b92015-05-29 17:43:40 +01002174int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002175{
John Harrisonb3dd6b92015-05-29 17:43:40 +01002176 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01002177 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2178
2179 if (i915.enable_execlists)
2180 return 0;
2181
2182 if (!ppgtt)
2183 return 0;
2184
John Harrisone85b26d2015-05-29 17:43:56 +01002185 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002186}
2187
Daniel Vetter4d884702014-08-06 15:04:47 +02002188struct i915_hw_ppgtt *
2189i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2190{
2191 struct i915_hw_ppgtt *ppgtt;
2192 int ret;
2193
2194 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2195 if (!ppgtt)
2196 return ERR_PTR(-ENOMEM);
2197
2198 ret = i915_ppgtt_init(dev, ppgtt);
2199 if (ret) {
2200 kfree(ppgtt);
2201 return ERR_PTR(ret);
2202 }
2203
2204 ppgtt->file_priv = fpriv;
2205
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002206 trace_i915_ppgtt_create(&ppgtt->base);
2207
Daniel Vetter4d884702014-08-06 15:04:47 +02002208 return ppgtt;
2209}
2210
Daniel Vetteree960be2014-08-06 15:04:45 +02002211void i915_ppgtt_release(struct kref *kref)
2212{
2213 struct i915_hw_ppgtt *ppgtt =
2214 container_of(kref, struct i915_hw_ppgtt, ref);
2215
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002216 trace_i915_ppgtt_release(&ppgtt->base);
2217
Daniel Vetteree960be2014-08-06 15:04:45 +02002218 /* vmas should already be unbound */
2219 WARN_ON(!list_empty(&ppgtt->base.active_list));
2220 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2221
Daniel Vetter19dd1202014-08-06 15:04:55 +02002222 list_del(&ppgtt->base.global_link);
2223 drm_mm_takedown(&ppgtt->base.mm);
2224
Daniel Vetteree960be2014-08-06 15:04:45 +02002225 ppgtt->base.cleanup(&ppgtt->base);
2226 kfree(ppgtt);
2227}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002228
Ben Widawskya81cc002013-01-18 12:30:31 -08002229extern int intel_iommu_gfx_mapped;
2230/* Certain Gen5 chipsets require require idling the GPU before
2231 * unmapping anything from the GTT when VT-d is enabled.
2232 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002233static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002234{
2235#ifdef CONFIG_INTEL_IOMMU
2236 /* Query intel_iommu to see if we need the workaround. Presumably that
2237 * was loaded first.
2238 */
2239 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2240 return true;
2241#endif
2242 return false;
2243}
2244
Ben Widawsky5c042282011-10-17 15:51:55 -07002245static bool do_idling(struct drm_i915_private *dev_priv)
2246{
2247 bool ret = dev_priv->mm.interruptible;
2248
Ben Widawskya81cc002013-01-18 12:30:31 -08002249 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002250 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002251 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002252 DRM_ERROR("Couldn't idle GPU\n");
2253 /* Wait a bit, in hopes it avoids the hang */
2254 udelay(10);
2255 }
2256 }
2257
2258 return ret;
2259}
2260
2261static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2262{
Ben Widawskya81cc002013-01-18 12:30:31 -08002263 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002264 dev_priv->mm.interruptible = interruptible;
2265}
2266
Ben Widawsky828c7902013-10-16 09:21:30 -07002267void i915_check_and_clear_faults(struct drm_device *dev)
2268{
2269 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002270 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07002271 int i;
2272
2273 if (INTEL_INFO(dev)->gen < 6)
2274 return;
2275
2276 for_each_ring(ring, dev_priv, i) {
2277 u32 fault_reg;
2278 fault_reg = I915_READ(RING_FAULT_REG(ring));
2279 if (fault_reg & RING_FAULT_VALID) {
2280 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002281 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002282 "\tAddress space: %s\n"
2283 "\tSource ID: %d\n"
2284 "\tType: %d\n",
2285 fault_reg & PAGE_MASK,
2286 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2287 RING_FAULT_SRCID(fault_reg),
2288 RING_FAULT_FAULT_TYPE(fault_reg));
2289 I915_WRITE(RING_FAULT_REG(ring),
2290 fault_reg & ~RING_FAULT_VALID);
2291 }
2292 }
2293 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2294}
2295
Chris Wilson91e56492014-09-25 10:13:12 +01002296static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2297{
2298 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2299 intel_gtt_chipset_flush();
2300 } else {
2301 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2302 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2303 }
2304}
2305
Ben Widawsky828c7902013-10-16 09:21:30 -07002306void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2307{
2308 struct drm_i915_private *dev_priv = dev->dev_private;
2309
2310 /* Don't bother messing with faults pre GEN6 as we have little
2311 * documentation supporting that it's a good idea.
2312 */
2313 if (INTEL_INFO(dev)->gen < 6)
2314 return;
2315
2316 i915_check_and_clear_faults(dev);
2317
2318 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002319 dev_priv->gtt.base.start,
2320 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01002321 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002322
2323 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002324}
2325
Daniel Vetter74163902012-02-15 23:50:21 +01002326int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002327{
Chris Wilson9da3da62012-06-01 15:20:22 +01002328 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2329 obj->pages->sgl, obj->pages->nents,
2330 PCI_DMA_BIDIRECTIONAL))
2331 return -ENOSPC;
2332
2333 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002334}
2335
Daniel Vetter2c642b02015-04-14 17:35:26 +02002336static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002337{
2338#ifdef writeq
2339 writeq(pte, addr);
2340#else
2341 iowrite32((u32)pte, addr);
2342 iowrite32(pte >> 32, addr + 4);
2343#endif
2344}
2345
2346static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2347 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002348 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302349 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002350{
2351 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002352 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002353 gen8_pte_t __iomem *gtt_entries =
2354 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002355 int i = 0;
2356 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002357 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002358
2359 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2360 addr = sg_dma_address(sg_iter.sg) +
2361 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2362 gen8_set_pte(&gtt_entries[i],
2363 gen8_pte_encode(addr, level, true));
2364 i++;
2365 }
2366
2367 /*
2368 * XXX: This serves as a posting read to make sure that the PTE has
2369 * actually been updated. There is some concern that even though
2370 * registers and PTEs are within the same BAR that they are potentially
2371 * of NUMA access patterns. Therefore, even with the way we assume
2372 * hardware should work, we must keep this posting read for paranoia.
2373 */
2374 if (i != 0)
2375 WARN_ON(readq(&gtt_entries[i-1])
2376 != gen8_pte_encode(addr, level, true));
2377
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002378 /* This next bit makes the above posting read even more important. We
2379 * want to flush the TLBs only after we're certain all the PTE updates
2380 * have finished.
2381 */
2382 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2383 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002384}
2385
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002386/*
2387 * Binds an object into the global gtt with the specified cache level. The object
2388 * will be accessible to the GPU via commands whose operands reference offsets
2389 * within the global GTT as well as accessible by the GPU through the GMADR
2390 * mapped BAR (dev_priv->mm.gtt->gtt).
2391 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002392static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002393 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002394 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302395 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002396{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002397 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002398 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002399 gen6_pte_t __iomem *gtt_entries =
2400 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002401 int i = 0;
2402 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002403 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002404
Imre Deak6e995e22013-02-18 19:28:04 +02002405 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002406 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302407 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002408 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002409 }
2410
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002411 /* XXX: This serves as a posting read to make sure that the PTE has
2412 * actually been updated. There is some concern that even though
2413 * registers and PTEs are within the same BAR that they are potentially
2414 * of NUMA access patterns. Therefore, even with the way we assume
2415 * hardware should work, we must keep this posting read for paranoia.
2416 */
Pavel Machek57007df2014-07-28 13:20:58 +02002417 if (i != 0) {
2418 unsigned long gtt = readl(&gtt_entries[i-1]);
2419 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2420 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002421
2422 /* This next bit makes the above posting read even more important. We
2423 * want to flush the TLBs only after we're certain all the PTE updates
2424 * have finished.
2425 */
2426 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2427 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002428}
2429
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002430static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002431 uint64_t start,
2432 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002433 bool use_scratch)
2434{
2435 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002436 unsigned first_entry = start >> PAGE_SHIFT;
2437 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002438 gen8_pte_t scratch_pte, __iomem *gtt_base =
2439 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002440 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2441 int i;
2442
2443 if (WARN(num_entries > max_entries,
2444 "First entry = %d; Num entries = %d (max=%d)\n",
2445 first_entry, num_entries, max_entries))
2446 num_entries = max_entries;
2447
Mika Kuoppalac114f762015-06-25 18:35:13 +03002448 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002449 I915_CACHE_LLC,
2450 use_scratch);
2451 for (i = 0; i < num_entries; i++)
2452 gen8_set_pte(&gtt_base[i], scratch_pte);
2453 readl(gtt_base);
2454}
2455
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002456static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002457 uint64_t start,
2458 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002459 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002460{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002461 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002462 unsigned first_entry = start >> PAGE_SHIFT;
2463 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002464 gen6_pte_t scratch_pte, __iomem *gtt_base =
2465 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002466 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002467 int i;
2468
2469 if (WARN(num_entries > max_entries,
2470 "First entry = %d; Num entries = %d (max=%d)\n",
2471 first_entry, num_entries, max_entries))
2472 num_entries = max_entries;
2473
Mika Kuoppalac114f762015-06-25 18:35:13 +03002474 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2475 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002476
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002477 for (i = 0; i < num_entries; i++)
2478 iowrite32(scratch_pte, &gtt_base[i]);
2479 readl(gtt_base);
2480}
2481
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002482static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2483 struct sg_table *pages,
2484 uint64_t start,
2485 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002486{
2487 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2488 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2489
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002490 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002491
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002492}
2493
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002494static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002495 uint64_t start,
2496 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002497 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002498{
Ben Widawsky782f1492014-02-20 11:50:33 -08002499 unsigned first_entry = start >> PAGE_SHIFT;
2500 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002501 intel_gtt_clear_range(first_entry, num_entries);
2502}
2503
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002504static int ggtt_bind_vma(struct i915_vma *vma,
2505 enum i915_cache_level cache_level,
2506 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002507{
Daniel Vetter0a878712015-10-15 14:23:01 +02002508 struct drm_i915_gem_object *obj = vma->obj;
2509 u32 pte_flags = 0;
2510 int ret;
2511
2512 ret = i915_get_ggtt_vma_pages(vma);
2513 if (ret)
2514 return ret;
2515
2516 /* Currently applicable only to VLV */
2517 if (obj->gt_ro)
2518 pte_flags |= PTE_READ_ONLY;
2519
2520 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2521 vma->node.start,
2522 cache_level, pte_flags);
2523
2524 /*
2525 * Without aliasing PPGTT there's no difference between
2526 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2527 * upgrade to both bound if we bind either to avoid double-binding.
2528 */
2529 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2530
2531 return 0;
2532}
2533
Chris Wilson5bab6f62015-10-23 18:43:32 +01002534struct ggtt_bind_vma__cb {
2535 struct i915_vma *vma;
2536 enum i915_cache_level cache_level;
2537 u32 flags;
2538};
2539
2540static int ggtt_bind_vma__cb(void *_arg)
2541{
2542 struct ggtt_bind_vma__cb *arg = _arg;
2543 return ggtt_bind_vma(arg->vma, arg->cache_level, arg->flags);
2544}
2545
2546static int ggtt_bind_vma__BKL(struct i915_vma *vma,
2547 enum i915_cache_level cache_level,
2548 u32 flags)
2549{
2550 struct ggtt_bind_vma__cb arg = { vma, cache_level, flags };
2551 return stop_machine(ggtt_bind_vma__cb, &arg, NULL);
2552}
2553
Daniel Vetter0a878712015-10-15 14:23:01 +02002554static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2555 enum i915_cache_level cache_level,
2556 u32 flags)
2557{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002558 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002560 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002561 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002562 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002563 int ret;
2564
2565 ret = i915_get_ggtt_vma_pages(vma);
2566 if (ret)
2567 return ret;
2568 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002569
Akash Goel24f3a8c2014-06-17 10:59:42 +05302570 /* Currently applicable only to VLV */
2571 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002572 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302573
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002574
Daniel Vetter0a878712015-10-15 14:23:01 +02002575 if (flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002576 vma->vm->insert_entries(vma->vm, pages,
2577 vma->node.start,
2578 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002579 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002580
Daniel Vetter0a878712015-10-15 14:23:01 +02002581 if (flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002582 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002583 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002584 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002585 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002586 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002587
2588 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002589}
2590
2591static void ggtt_unbind_vma(struct i915_vma *vma)
2592{
2593 struct drm_device *dev = vma->vm->dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002596 const uint64_t size = min_t(uint64_t,
2597 obj->base.size,
2598 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002599
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002600 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002601 vma->vm->clear_range(vma->vm,
2602 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002603 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002604 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002605 }
2606
Daniel Vetter08755462015-04-20 09:04:05 -07002607 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002608 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002609
Ben Widawsky6f65e292013-12-06 14:10:56 -08002610 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002611 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002612 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002613 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002614 }
Daniel Vetter74163902012-02-15 23:50:21 +01002615}
2616
2617void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2618{
Ben Widawsky5c042282011-10-17 15:51:55 -07002619 struct drm_device *dev = obj->base.dev;
2620 struct drm_i915_private *dev_priv = dev->dev_private;
2621 bool interruptible;
2622
2623 interruptible = do_idling(dev_priv);
2624
Imre Deak5ec5b512015-07-08 19:18:59 +03002625 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2626 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002627
2628 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002629}
Daniel Vetter644ec022012-03-26 09:45:40 +02002630
Chris Wilson42d6ab42012-07-26 11:49:32 +01002631static void i915_gtt_color_adjust(struct drm_mm_node *node,
2632 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002633 u64 *start,
2634 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002635{
2636 if (node->color != color)
2637 *start += 4096;
2638
2639 if (!list_empty(&node->node_list)) {
2640 node = list_entry(node->node_list.next,
2641 struct drm_mm_node,
2642 node_list);
2643 if (node->allocated && node->color != color)
2644 *end -= 4096;
2645 }
2646}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002647
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002648static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002649 u64 start,
2650 u64 mappable_end,
2651 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002652{
Ben Widawskye78891c2013-01-25 16:41:04 -08002653 /* Let GEM Manage all of the aperture.
2654 *
2655 * However, leave one page at the end still bound to the scratch page.
2656 * There are a number of places where the hardware apparently prefetches
2657 * past the end of the object, and we've seen multiple hangs with the
2658 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2659 * aperture. One page should be enough to keep any prefetching inside
2660 * of the aperture.
2661 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002662 struct drm_i915_private *dev_priv = dev->dev_private;
2663 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002664 struct drm_mm_node *entry;
2665 struct drm_i915_gem_object *obj;
2666 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002667 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002668
Ben Widawsky35451cb2013-01-17 12:45:13 -08002669 BUG_ON(mappable_end > end);
2670
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002671 ggtt_vm->start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002672
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002673 /* Subtract the guard page before address space initialization to
2674 * shrink the range used by drm_mm */
2675 ggtt_vm->total = end - start - PAGE_SIZE;
2676 i915_address_space_init(ggtt_vm, dev_priv);
2677 ggtt_vm->total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002678
2679 if (intel_vgpu_active(dev)) {
2680 ret = intel_vgt_balloon(dev);
2681 if (ret)
2682 return ret;
2683 }
2684
Chris Wilson42d6ab42012-07-26 11:49:32 +01002685 if (!HAS_LLC(dev))
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002686 ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002687
Chris Wilsoned2f3452012-11-15 11:32:19 +00002688 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002689 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002690 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002691
Michel Thierry088e0df2015-08-07 17:40:17 +01002692 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002693 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002694
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002695 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002696 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002697 if (ret) {
2698 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2699 return ret;
2700 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002701 vma->bound |= GLOBAL_BIND;
Chris Wilson7c4a7d62015-09-24 11:57:45 +01002702 list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002703 }
2704
Chris Wilsoned2f3452012-11-15 11:32:19 +00002705 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002706 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002707 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2708 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002709 ggtt_vm->clear_range(ggtt_vm, hole_start,
2710 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002711 }
2712
2713 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002714 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002715
Daniel Vetterfa76da32014-08-06 20:19:54 +02002716 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2717 struct i915_hw_ppgtt *ppgtt;
2718
2719 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2720 if (!ppgtt)
2721 return -ENOMEM;
2722
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002723 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002724 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002725 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002726 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002727 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002728 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002729
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002730 if (ppgtt->base.allocate_va_range)
2731 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2732 ppgtt->base.total);
2733 if (ret) {
2734 ppgtt->base.cleanup(&ppgtt->base);
2735 kfree(ppgtt);
2736 return ret;
2737 }
2738
2739 ppgtt->base.clear_range(&ppgtt->base,
2740 ppgtt->base.start,
2741 ppgtt->base.total,
2742 true);
2743
Daniel Vetterfa76da32014-08-06 20:19:54 +02002744 dev_priv->mm.aliasing_ppgtt = ppgtt;
Daniel Vetter0a878712015-10-15 14:23:01 +02002745 WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma);
2746 dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002747 }
2748
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002749 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002750}
2751
Ben Widawskyd7e50082012-12-18 10:31:25 -08002752void i915_gem_init_global_gtt(struct drm_device *dev)
2753{
2754 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002755 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002756
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002757 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002758 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002759
Ben Widawskye78891c2013-01-25 16:41:04 -08002760 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002761}
2762
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002763void i915_global_gtt_cleanup(struct drm_device *dev)
2764{
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 struct i915_address_space *vm = &dev_priv->gtt.base;
2767
Daniel Vetter70e32542014-08-06 15:04:57 +02002768 if (dev_priv->mm.aliasing_ppgtt) {
2769 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2770
2771 ppgtt->base.cleanup(&ppgtt->base);
2772 }
2773
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002774 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002775 if (intel_vgpu_active(dev))
2776 intel_vgt_deballoon();
2777
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002778 drm_mm_takedown(&vm->mm);
2779 list_del(&vm->global_link);
2780 }
2781
2782 vm->cleanup(vm);
2783}
Daniel Vetter70e32542014-08-06 15:04:57 +02002784
Daniel Vetter2c642b02015-04-14 17:35:26 +02002785static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002786{
2787 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2788 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2789 return snb_gmch_ctl << 20;
2790}
2791
Daniel Vetter2c642b02015-04-14 17:35:26 +02002792static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002793{
2794 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2795 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2796 if (bdw_gmch_ctl)
2797 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002798
2799#ifdef CONFIG_X86_32
2800 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2801 if (bdw_gmch_ctl > 4)
2802 bdw_gmch_ctl = 4;
2803#endif
2804
Ben Widawsky9459d252013-11-03 16:53:55 -08002805 return bdw_gmch_ctl << 20;
2806}
2807
Daniel Vetter2c642b02015-04-14 17:35:26 +02002808static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002809{
2810 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2811 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2812
2813 if (gmch_ctrl)
2814 return 1 << (20 + gmch_ctrl);
2815
2816 return 0;
2817}
2818
Daniel Vetter2c642b02015-04-14 17:35:26 +02002819static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002820{
2821 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2822 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2823 return snb_gmch_ctl << 25; /* 32 MB units */
2824}
2825
Daniel Vetter2c642b02015-04-14 17:35:26 +02002826static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002827{
2828 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2829 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2830 return bdw_gmch_ctl << 25; /* 32 MB units */
2831}
2832
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002833static size_t chv_get_stolen_size(u16 gmch_ctrl)
2834{
2835 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2836 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2837
2838 /*
2839 * 0x0 to 0x10: 32MB increments starting at 0MB
2840 * 0x11 to 0x16: 4MB increments starting at 8MB
2841 * 0x17 to 0x1d: 4MB increments start at 36MB
2842 */
2843 if (gmch_ctrl < 0x11)
2844 return gmch_ctrl << 25;
2845 else if (gmch_ctrl < 0x17)
2846 return (gmch_ctrl - 0x11 + 2) << 22;
2847 else
2848 return (gmch_ctrl - 0x17 + 9) << 22;
2849}
2850
Damien Lespiau66375012014-01-09 18:02:46 +00002851static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2852{
2853 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2854 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2855
2856 if (gen9_gmch_ctl < 0xf0)
2857 return gen9_gmch_ctl << 25; /* 32 MB units */
2858 else
2859 /* 4MB increments starting at 0xf0 for 4MB */
2860 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2861}
2862
Ben Widawsky63340132013-11-04 19:32:22 -08002863static int ggtt_probe_common(struct drm_device *dev,
2864 size_t gtt_size)
2865{
2866 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002867 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002868 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002869
2870 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002871 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002872 (pci_resource_len(dev->pdev, 0) / 2);
2873
Imre Deak2a073f892015-03-27 13:07:33 +02002874 /*
2875 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2876 * dropped. For WC mappings in general we have 64 byte burst writes
2877 * when the WC buffer is flushed, so we can't use it, but have to
2878 * resort to an uncached mapping. The WC issue is easily caught by the
2879 * readback check when writing GTT PTE entries.
2880 */
2881 if (IS_BROXTON(dev))
2882 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2883 else
2884 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002885 if (!dev_priv->gtt.gsm) {
2886 DRM_ERROR("Failed to map the gtt page table\n");
2887 return -ENOMEM;
2888 }
2889
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002890 scratch_page = alloc_scratch_page(dev);
2891 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002892 DRM_ERROR("Scratch setup failed\n");
2893 /* iounmap will also get called at remove, but meh */
2894 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002895 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002896 }
2897
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002898 dev_priv->gtt.base.scratch_page = scratch_page;
2899
2900 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002901}
2902
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002903/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2904 * bits. When using advanced contexts each context stores its own PAT, but
2905 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002906static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002907{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002908 uint64_t pat;
2909
2910 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2911 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2912 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2913 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2914 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2915 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2916 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2917 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2918
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002919 if (!USES_PPGTT(dev_priv->dev))
2920 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2921 * so RTL will always use the value corresponding to
2922 * pat_sel = 000".
2923 * So let's disable cache for GGTT to avoid screen corruptions.
2924 * MOCS still can be used though.
2925 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2926 * before this patch, i.e. the same uncached + snooping access
2927 * like on gen6/7 seems to be in effect.
2928 * - So this just fixes blitter/render access. Again it looks
2929 * like it's not just uncached access, but uncached + snooping.
2930 * So we can still hold onto all our assumptions wrt cpu
2931 * clflushing on LLC machines.
2932 */
2933 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2934
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002935 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2936 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002937 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2938 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002939}
2940
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002941static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2942{
2943 uint64_t pat;
2944
2945 /*
2946 * Map WB on BDW to snooped on CHV.
2947 *
2948 * Only the snoop bit has meaning for CHV, the rest is
2949 * ignored.
2950 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002951 * The hardware will never snoop for certain types of accesses:
2952 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2953 * - PPGTT page tables
2954 * - some other special cycles
2955 *
2956 * As with BDW, we also need to consider the following for GT accesses:
2957 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2958 * so RTL will always use the value corresponding to
2959 * pat_sel = 000".
2960 * Which means we must set the snoop bit in PAT entry 0
2961 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002962 */
2963 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2964 GEN8_PPAT(1, 0) |
2965 GEN8_PPAT(2, 0) |
2966 GEN8_PPAT(3, 0) |
2967 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2968 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2969 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2970 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2971
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002972 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2973 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002974}
2975
Ben Widawsky63340132013-11-04 19:32:22 -08002976static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002977 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002978 size_t *stolen,
2979 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002980 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002981{
2982 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002983 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002984 u16 snb_gmch_ctl;
2985 int ret;
2986
2987 /* TODO: We're not aware of mappable constraints on gen8 yet */
2988 *mappable_base = pci_resource_start(dev->pdev, 2);
2989 *mappable_end = pci_resource_len(dev->pdev, 2);
2990
2991 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2992 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2993
2994 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2995
Damien Lespiau66375012014-01-09 18:02:46 +00002996 if (INTEL_INFO(dev)->gen >= 9) {
2997 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2998 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2999 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003000 *stolen = chv_get_stolen_size(snb_gmch_ctl);
3001 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
3002 } else {
3003 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
3004 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
3005 }
Ben Widawsky63340132013-11-04 19:32:22 -08003006
Michel Thierry07749ef2015-03-16 16:00:54 +00003007 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003008
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003009 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003010 chv_setup_private_ppat(dev_priv);
3011 else
3012 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003013
Ben Widawsky63340132013-11-04 19:32:22 -08003014 ret = ggtt_probe_common(dev, gtt_size);
3015
Ben Widawsky94ec8f62013-11-02 21:07:18 -07003016 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
3017 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003018 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3019 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08003020
Chris Wilson5bab6f62015-10-23 18:43:32 +01003021 if (IS_CHERRYVIEW(dev))
3022 dev_priv->gtt.base.bind_vma = ggtt_bind_vma__BKL;
3023
Ben Widawsky63340132013-11-04 19:32:22 -08003024 return ret;
3025}
3026
Ben Widawskybaa09f52013-01-24 13:49:57 -08003027static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003028 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08003029 size_t *stolen,
3030 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003031 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003032{
3033 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003034 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003035 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003036 int ret;
3037
Ben Widawsky41907dd2013-02-08 11:32:47 -08003038 *mappable_base = pci_resource_start(dev->pdev, 2);
3039 *mappable_end = pci_resource_len(dev->pdev, 2);
3040
Ben Widawskybaa09f52013-01-24 13:49:57 -08003041 /* 64/512MB is the current min/max we actually know of, but this is just
3042 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003043 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08003044 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003045 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08003046 dev_priv->gtt.mappable_end);
3047 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003048 }
3049
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003050 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3051 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003052 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003053
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07003054 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003055
Ben Widawsky63340132013-11-04 19:32:22 -08003056 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00003057 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003058
Ben Widawsky63340132013-11-04 19:32:22 -08003059 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003060
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003061 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
3062 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003063 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3064 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003065
3066 return ret;
3067}
3068
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003069static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003070{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003071
3072 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08003073
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003074 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003075 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003076}
3077
3078static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003079 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08003080 size_t *stolen,
3081 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003082 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003083{
3084 struct drm_i915_private *dev_priv = dev->dev_private;
3085 int ret;
3086
Ben Widawskybaa09f52013-01-24 13:49:57 -08003087 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3088 if (!ret) {
3089 DRM_ERROR("failed to set up gmch\n");
3090 return -EIO;
3091 }
3092
Ben Widawsky41907dd2013-02-08 11:32:47 -08003093 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003094
3095 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003096 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003097 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003098 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3099 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003100
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003101 if (unlikely(dev_priv->gtt.do_idle_maps))
3102 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3103
Ben Widawskybaa09f52013-01-24 13:49:57 -08003104 return 0;
3105}
3106
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003107static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003108{
3109 intel_gmch_remove();
3110}
3111
3112int i915_gem_gtt_init(struct drm_device *dev)
3113{
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003116 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003117
Ben Widawskybaa09f52013-01-24 13:49:57 -08003118 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003119 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003120 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003121 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003122 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003123 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003124 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003125 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003126 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003127 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003128 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003129 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003130 else if (INTEL_INFO(dev)->gen >= 7)
3131 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003132 else
Chris Wilson350ec882013-08-06 13:17:02 +01003133 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003134 } else {
3135 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
3136 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003137 }
3138
Mika Kuoppalac114f762015-06-25 18:35:13 +03003139 gtt->base.dev = dev;
3140
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003141 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003142 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003143 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003144 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003145
Ben Widawskybaa09f52013-01-24 13:49:57 -08003146 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003147 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003148 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003149 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003150 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003151#ifdef CONFIG_INTEL_IOMMU
3152 if (intel_iommu_gfx_mapped)
3153 DRM_INFO("VT-d active for gfx access\n");
3154#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003155 /*
3156 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3157 * user's requested state against the hardware/driver capabilities. We
3158 * do this now so that we can print out any log messages once rather
3159 * than every time we check intel_enable_ppgtt().
3160 */
3161 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3162 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003163
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003164 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02003165}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003166
Daniel Vetterfa423312015-04-14 17:35:23 +02003167void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3168{
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 struct drm_i915_gem_object *obj;
3171 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003172 struct i915_vma *vma;
3173 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003174
3175 i915_check_and_clear_faults(dev);
3176
3177 /* First fill our portion of the GTT with scratch pages */
3178 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
3179 dev_priv->gtt.base.start,
3180 dev_priv->gtt.base.total,
3181 true);
3182
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003183 /* Cache flush objects bound into GGTT and rebind them. */
3184 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02003185 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003186 flush = false;
3187 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3188 if (vma->vm != vm)
3189 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003190
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003191 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3192 PIN_UPDATE));
3193
3194 flush = true;
3195 }
3196
3197 if (flush)
3198 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003199 }
3200
Daniel Vetterfa423312015-04-14 17:35:23 +02003201 if (INTEL_INFO(dev)->gen >= 8) {
3202 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3203 chv_setup_private_ppat(dev_priv);
3204 else
3205 bdw_setup_private_ppat(dev_priv);
3206
3207 return;
3208 }
3209
3210 if (USES_PPGTT(dev)) {
3211 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3212 /* TODO: Perhaps it shouldn't be gen6 specific */
3213
3214 struct i915_hw_ppgtt *ppgtt =
3215 container_of(vm, struct i915_hw_ppgtt,
3216 base);
3217
3218 if (i915_is_ggtt(vm))
3219 ppgtt = dev_priv->mm.aliasing_ppgtt;
3220
3221 gen6_write_page_range(dev_priv, &ppgtt->pd,
3222 0, ppgtt->base.total);
3223 }
3224 }
3225
3226 i915_ggtt_flush(dev_priv);
3227}
3228
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003229static struct i915_vma *
3230__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3231 struct i915_address_space *vm,
3232 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003233{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003234 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003235
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003236 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3237 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003238
3239 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003240 if (vma == NULL)
3241 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003242
Ben Widawsky6f65e292013-12-06 14:10:56 -08003243 INIT_LIST_HEAD(&vma->vma_link);
3244 INIT_LIST_HEAD(&vma->mm_list);
3245 INIT_LIST_HEAD(&vma->exec_list);
3246 vma->vm = vm;
3247 vma->obj = obj;
3248
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003249 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003250 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003251
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00003252 list_add_tail(&vma->vma_link, &obj->vma_list);
3253 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01003254 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003255
3256 return vma;
3257}
3258
3259struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003260i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3261 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003262{
3263 struct i915_vma *vma;
3264
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003265 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003266 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003267 vma = __i915_gem_vma_create(obj, vm,
3268 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003269
3270 return vma;
3271}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003272
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003273struct i915_vma *
3274i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3275 const struct i915_ggtt_view *view)
3276{
3277 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3278 struct i915_vma *vma;
3279
3280 if (WARN_ON(!view))
3281 return ERR_PTR(-EINVAL);
3282
3283 vma = i915_gem_obj_to_ggtt_view(obj, view);
3284
3285 if (IS_ERR(vma))
3286 return vma;
3287
3288 if (!vma)
3289 vma = __i915_gem_vma_create(obj, ggtt, view);
3290
3291 return vma;
3292
3293}
3294
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003295static struct scatterlist *
3296rotate_pages(dma_addr_t *in, unsigned int offset,
3297 unsigned int width, unsigned int height,
3298 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003299{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003300 unsigned int column, row;
3301 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003302
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003303 if (!sg) {
3304 st->nents = 0;
3305 sg = st->sgl;
3306 }
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003307
3308 for (column = 0; column < width; column++) {
3309 src_idx = width * (height - 1) + column;
3310 for (row = 0; row < height; row++) {
3311 st->nents++;
3312 /* We don't need the pages, but need to initialize
3313 * the entries so the sg list can be happily traversed.
3314 * The only thing we need are DMA addresses.
3315 */
3316 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003317 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003318 sg_dma_len(sg) = PAGE_SIZE;
3319 sg = sg_next(sg);
3320 src_idx -= width;
3321 }
3322 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003323
3324 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003325}
3326
3327static struct sg_table *
3328intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3329 struct drm_i915_gem_object *obj)
3330{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003331 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003332 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003333 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003334 struct sg_page_iter sg_iter;
3335 unsigned long i;
3336 dma_addr_t *page_addr_list;
3337 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003338 unsigned int uv_start_page;
3339 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003340 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003341
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003342 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003343 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3344 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003345 if (!page_addr_list)
3346 return ERR_PTR(ret);
3347
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003348 /* Account for UV plane with NV12. */
3349 if (rot_info->pixel_format == DRM_FORMAT_NV12)
3350 size_pages_uv = rot_info->size_uv >> PAGE_SHIFT;
3351 else
3352 size_pages_uv = 0;
3353
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003354 /* Allocate target SG list. */
3355 st = kmalloc(sizeof(*st), GFP_KERNEL);
3356 if (!st)
3357 goto err_st_alloc;
3358
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003359 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003360 if (ret)
3361 goto err_sg_alloc;
3362
3363 /* Populate source page list from the object. */
3364 i = 0;
3365 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3366 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3367 i++;
3368 }
3369
3370 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003371 sg = rotate_pages(page_addr_list, 0,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003372 rot_info->width_pages, rot_info->height_pages,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003373 st, NULL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003374
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003375 /* Append the UV plane if NV12. */
3376 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3377 uv_start_page = size_pages;
3378
3379 /* Check for tile-row un-alignment. */
3380 if (offset_in_page(rot_info->uv_offset))
3381 uv_start_page--;
3382
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003383 rot_info->uv_start_page = uv_start_page;
3384
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003385 rotate_pages(page_addr_list, uv_start_page,
3386 rot_info->width_pages_uv,
3387 rot_info->height_pages_uv,
3388 st, sg);
3389 }
3390
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003391 DRM_DEBUG_KMS(
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003392 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003393 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003394 rot_info->pixel_format, rot_info->width_pages,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003395 rot_info->height_pages, size_pages + size_pages_uv,
3396 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003397
3398 drm_free_large(page_addr_list);
3399
3400 return st;
3401
3402err_sg_alloc:
3403 kfree(st);
3404err_st_alloc:
3405 drm_free_large(page_addr_list);
3406
3407 DRM_DEBUG_KMS(
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003408 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003409 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003410 rot_info->pixel_format, rot_info->width_pages,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003411 rot_info->height_pages, size_pages + size_pages_uv,
3412 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003413 return ERR_PTR(ret);
3414}
3415
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003416static struct sg_table *
3417intel_partial_pages(const struct i915_ggtt_view *view,
3418 struct drm_i915_gem_object *obj)
3419{
3420 struct sg_table *st;
3421 struct scatterlist *sg;
3422 struct sg_page_iter obj_sg_iter;
3423 int ret = -ENOMEM;
3424
3425 st = kmalloc(sizeof(*st), GFP_KERNEL);
3426 if (!st)
3427 goto err_st_alloc;
3428
3429 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3430 if (ret)
3431 goto err_sg_alloc;
3432
3433 sg = st->sgl;
3434 st->nents = 0;
3435 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3436 view->params.partial.offset)
3437 {
3438 if (st->nents >= view->params.partial.size)
3439 break;
3440
3441 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3442 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3443 sg_dma_len(sg) = PAGE_SIZE;
3444
3445 sg = sg_next(sg);
3446 st->nents++;
3447 }
3448
3449 return st;
3450
3451err_sg_alloc:
3452 kfree(st);
3453err_st_alloc:
3454 return ERR_PTR(ret);
3455}
3456
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003457static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003458i915_get_ggtt_vma_pages(struct i915_vma *vma)
3459{
3460 int ret = 0;
3461
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003462 if (vma->ggtt_view.pages)
3463 return 0;
3464
3465 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3466 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003467 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3468 vma->ggtt_view.pages =
3469 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003470 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3471 vma->ggtt_view.pages =
3472 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003473 else
3474 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3475 vma->ggtt_view.type);
3476
3477 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003478 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003479 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003480 ret = -EINVAL;
3481 } else if (IS_ERR(vma->ggtt_view.pages)) {
3482 ret = PTR_ERR(vma->ggtt_view.pages);
3483 vma->ggtt_view.pages = NULL;
3484 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3485 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003486 }
3487
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003488 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003489}
3490
3491/**
3492 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3493 * @vma: VMA to map
3494 * @cache_level: mapping cache level
3495 * @flags: flags like global or local mapping
3496 *
3497 * DMA addresses are taken from the scatter-gather table of this object (or of
3498 * this VMA in case of non-default GGTT views) and PTE entries set up.
3499 * Note that DMA addresses are also the only part of the SG table we care about.
3500 */
3501int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3502 u32 flags)
3503{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003504 int ret;
3505 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003506
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003507 if (WARN_ON(flags == 0))
3508 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003509
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003510 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003511 if (flags & PIN_GLOBAL)
3512 bind_flags |= GLOBAL_BIND;
3513 if (flags & PIN_USER)
3514 bind_flags |= LOCAL_BIND;
3515
3516 if (flags & PIN_UPDATE)
3517 bind_flags |= vma->bound;
3518 else
3519 bind_flags &= ~vma->bound;
3520
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003521 if (bind_flags == 0)
3522 return 0;
3523
3524 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3525 trace_i915_va_alloc(vma->vm,
3526 vma->node.start,
3527 vma->node.size,
3528 VM_TO_TRACE_NAME(vma->vm));
3529
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003530 /* XXX: i915_vma_pin() will fix this +- hack */
3531 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003532 ret = vma->vm->allocate_va_range(vma->vm,
3533 vma->node.start,
3534 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003535 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003536 if (ret)
3537 return ret;
3538 }
3539
3540 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003541 if (ret)
3542 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003543
3544 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003545
3546 return 0;
3547}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003548
3549/**
3550 * i915_ggtt_view_size - Get the size of a GGTT view.
3551 * @obj: Object the view is of.
3552 * @view: The view in question.
3553 *
3554 * @return The size of the GGTT view in bytes.
3555 */
3556size_t
3557i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3558 const struct i915_ggtt_view *view)
3559{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003560 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003561 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003562 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3563 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003564 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3565 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003566 } else {
3567 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3568 return obj->base.size;
3569 }
3570}