blob: 8f49a2964ed5b8912f2950945ae30edbf469318b [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100173}
174
Oscar Mateo273497e2014-05-22 14:13:37 +0100175static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
Ben Gamari433e12f2009-02-17 20:08:51 -0500182static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500183{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100184 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500187 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700190 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500197
Ben Widawskyca191b12013-07-31 17:00:14 -0700198 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 switch (list) {
200 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
204 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 }
212
Chris Wilson8f2480f2010-09-26 11:44:19 +0100213 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500221 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100222 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700223
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500226 return 0;
227}
228
Chris Wilson6d2b8882013-08-07 18:30:54 +0100229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100242 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
Chris Wilson6299f992010-11-24 12:23:44 +0000290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700292 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000293 ++count; \
294 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++mappable_count; \
297 } \
298 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400299} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000300
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000302 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000313 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314
315 stats->count++;
316 stats->total += obj->base.size;
317
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson6313c202014-03-19 13:45:45 +0000321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100344 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100353 }
354
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100358 return 0;
359}
360
Ben Widawskyca191b12013-07-31 17:00:14 -0700361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100374 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700380 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700382 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
Chris Wilson6299f992010-11-24 12:23:44 +0000389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700394 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700399 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
403 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700404 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
Chris Wilsonb7abb712012-08-20 11:33:30 +0200408 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200410 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
Chris Wilson6299f992010-11-24 12:23:44 +0000416 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000418 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000420 ++count;
421 }
422 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700423 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 ++mappable_count;
425 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
Chris Wilson6299f992010-11-24 12:23:44 +0000430 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
Ben Widawsky93d18792013-01-17 12:45:17 -0800438 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900445 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100446
447 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000448 stats.file_priv = file->driver_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100449 idr_for_each(&file->object_idr, per_file_stats, &stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900459 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000464 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000465 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468 }
469
Chris Wilson73aa8082010-09-30 11:46:12 +0100470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100475static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000476{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100477 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000478 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100479 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100492 continue;
493
Damien Lespiau267f0c92013-06-24 22:59:48 +0100494 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000495 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100496 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000497 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100512 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100517 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526 pipe, plane);
527 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 pipe, plane);
531 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100533 pipe, plane);
534 }
535 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100540
541 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 }
547 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
Ben Gamari20172632009-02-17 20:08:50 -0500560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100562 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500563 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300564 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100565 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500566 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100567 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500572
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100573 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100579 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100580 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500587 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100588 mutex_unlock(&dev->struct_mutex);
589
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100591 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592
Ben Gamari20172632009-02-17 20:08:50 -0500593 return 0;
594}
595
Chris Wilsonb2223492010-10-27 15:27:33 +0100596static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100597 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100598{
599 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200600 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100601 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100602 }
603}
604
Ben Gamari20172632009-02-17 20:08:50 -0500605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100607 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500608 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100610 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200616 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500617
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200621 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100622 mutex_unlock(&dev->struct_mutex);
623
Ben Gamari20172632009-02-17 20:08:50 -0500624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100630 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500631 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100633 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800634 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200639 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500640
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300641 if (IS_CHERRYVIEW(dev)) {
642 int i;
643 seq_printf(m, "Master Interrupt Control:\t%08x\n",
644 I915_READ(GEN8_MASTER_IRQ));
645
646 seq_printf(m, "Display IER:\t%08x\n",
647 I915_READ(VLV_IER));
648 seq_printf(m, "Display IIR:\t%08x\n",
649 I915_READ(VLV_IIR));
650 seq_printf(m, "Display IIR_RW:\t%08x\n",
651 I915_READ(VLV_IIR_RW));
652 seq_printf(m, "Display IMR:\t%08x\n",
653 I915_READ(VLV_IMR));
654 for_each_pipe(pipe)
655 seq_printf(m, "Pipe %c stat:\t%08x\n",
656 pipe_name(pipe),
657 I915_READ(PIPESTAT(pipe)));
658
659 seq_printf(m, "Port hotplug:\t%08x\n",
660 I915_READ(PORT_HOTPLUG_EN));
661 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
662 I915_READ(VLV_DPFLIPSTAT));
663 seq_printf(m, "DPINVGTT:\t%08x\n",
664 I915_READ(DPINVGTT));
665
666 for (i = 0; i < 4; i++) {
667 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
668 i, I915_READ(GEN8_GT_IMR(i)));
669 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
670 i, I915_READ(GEN8_GT_IIR(i)));
671 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
672 i, I915_READ(GEN8_GT_IER(i)));
673 }
674
675 seq_printf(m, "PCU interrupt mask:\t%08x\n",
676 I915_READ(GEN8_PCU_IMR));
677 seq_printf(m, "PCU interrupt identity:\t%08x\n",
678 I915_READ(GEN8_PCU_IIR));
679 seq_printf(m, "PCU interrupt enable:\t%08x\n",
680 I915_READ(GEN8_PCU_IER));
681 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700682 seq_printf(m, "Master Interrupt Control:\t%08x\n",
683 I915_READ(GEN8_MASTER_IRQ));
684
685 for (i = 0; i < 4; i++) {
686 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
687 i, I915_READ(GEN8_GT_IMR(i)));
688 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
689 i, I915_READ(GEN8_GT_IIR(i)));
690 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
691 i, I915_READ(GEN8_GT_IER(i)));
692 }
693
Damien Lespiau07d27e22014-03-03 17:31:46 +0000694 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700695 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000696 pipe_name(pipe),
697 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700698 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000699 pipe_name(pipe),
700 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700701 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000702 pipe_name(pipe),
703 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700704 }
705
706 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
707 I915_READ(GEN8_DE_PORT_IMR));
708 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
709 I915_READ(GEN8_DE_PORT_IIR));
710 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
711 I915_READ(GEN8_DE_PORT_IER));
712
713 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
714 I915_READ(GEN8_DE_MISC_IMR));
715 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
716 I915_READ(GEN8_DE_MISC_IIR));
717 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
718 I915_READ(GEN8_DE_MISC_IER));
719
720 seq_printf(m, "PCU interrupt mask:\t%08x\n",
721 I915_READ(GEN8_PCU_IMR));
722 seq_printf(m, "PCU interrupt identity:\t%08x\n",
723 I915_READ(GEN8_PCU_IIR));
724 seq_printf(m, "PCU interrupt enable:\t%08x\n",
725 I915_READ(GEN8_PCU_IER));
726 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700727 seq_printf(m, "Display IER:\t%08x\n",
728 I915_READ(VLV_IER));
729 seq_printf(m, "Display IIR:\t%08x\n",
730 I915_READ(VLV_IIR));
731 seq_printf(m, "Display IIR_RW:\t%08x\n",
732 I915_READ(VLV_IIR_RW));
733 seq_printf(m, "Display IMR:\t%08x\n",
734 I915_READ(VLV_IMR));
735 for_each_pipe(pipe)
736 seq_printf(m, "Pipe %c stat:\t%08x\n",
737 pipe_name(pipe),
738 I915_READ(PIPESTAT(pipe)));
739
740 seq_printf(m, "Master IER:\t%08x\n",
741 I915_READ(VLV_MASTER_IER));
742
743 seq_printf(m, "Render IER:\t%08x\n",
744 I915_READ(GTIER));
745 seq_printf(m, "Render IIR:\t%08x\n",
746 I915_READ(GTIIR));
747 seq_printf(m, "Render IMR:\t%08x\n",
748 I915_READ(GTIMR));
749
750 seq_printf(m, "PM IER:\t\t%08x\n",
751 I915_READ(GEN6_PMIER));
752 seq_printf(m, "PM IIR:\t\t%08x\n",
753 I915_READ(GEN6_PMIIR));
754 seq_printf(m, "PM IMR:\t\t%08x\n",
755 I915_READ(GEN6_PMIMR));
756
757 seq_printf(m, "Port hotplug:\t%08x\n",
758 I915_READ(PORT_HOTPLUG_EN));
759 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
760 I915_READ(VLV_DPFLIPSTAT));
761 seq_printf(m, "DPINVGTT:\t%08x\n",
762 I915_READ(DPINVGTT));
763
764 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800765 seq_printf(m, "Interrupt enable: %08x\n",
766 I915_READ(IER));
767 seq_printf(m, "Interrupt identity: %08x\n",
768 I915_READ(IIR));
769 seq_printf(m, "Interrupt mask: %08x\n",
770 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800771 for_each_pipe(pipe)
772 seq_printf(m, "Pipe %c stat: %08x\n",
773 pipe_name(pipe),
774 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800775 } else {
776 seq_printf(m, "North Display Interrupt enable: %08x\n",
777 I915_READ(DEIER));
778 seq_printf(m, "North Display Interrupt identity: %08x\n",
779 I915_READ(DEIIR));
780 seq_printf(m, "North Display Interrupt mask: %08x\n",
781 I915_READ(DEIMR));
782 seq_printf(m, "South Display Interrupt enable: %08x\n",
783 I915_READ(SDEIER));
784 seq_printf(m, "South Display Interrupt identity: %08x\n",
785 I915_READ(SDEIIR));
786 seq_printf(m, "South Display Interrupt mask: %08x\n",
787 I915_READ(SDEIMR));
788 seq_printf(m, "Graphics Interrupt enable: %08x\n",
789 I915_READ(GTIER));
790 seq_printf(m, "Graphics Interrupt identity: %08x\n",
791 I915_READ(GTIIR));
792 seq_printf(m, "Graphics Interrupt mask: %08x\n",
793 I915_READ(GTIMR));
794 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100795 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700796 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100797 seq_printf(m,
798 "Graphics Interrupt mask (%s): %08x\n",
799 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000800 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100801 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000802 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200803 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100804 mutex_unlock(&dev->struct_mutex);
805
Ben Gamari20172632009-02-17 20:08:50 -0500806 return 0;
807}
808
Chris Wilsona6172a82009-02-11 14:26:38 +0000809static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
810{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100811 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000812 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100814 int i, ret;
815
816 ret = mutex_lock_interruptible(&dev->struct_mutex);
817 if (ret)
818 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000819
820 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
821 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
822 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000823 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000824
Chris Wilson6c085a72012-08-20 11:40:46 +0200825 seq_printf(m, "Fence %d, pin count = %d, object = ",
826 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100827 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100828 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100829 else
Chris Wilson05394f32010-11-08 19:18:58 +0000830 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100831 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000832 }
833
Chris Wilson05394f32010-11-08 19:18:58 +0000834 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000835 return 0;
836}
837
Ben Gamari20172632009-02-17 20:08:50 -0500838static int i915_hws_info(struct seq_file *m, void *data)
839{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100840 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500841 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300842 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100843 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100844 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100845 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500846
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000847 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100848 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500849 if (hws == NULL)
850 return 0;
851
852 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
853 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
854 i * 4,
855 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
856 }
857 return 0;
858}
859
Daniel Vetterd5442302012-04-27 15:17:40 +0200860static ssize_t
861i915_error_state_write(struct file *filp,
862 const char __user *ubuf,
863 size_t cnt,
864 loff_t *ppos)
865{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300866 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200867 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200868 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200869
870 DRM_DEBUG_DRIVER("Resetting error state\n");
871
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200872 ret = mutex_lock_interruptible(&dev->struct_mutex);
873 if (ret)
874 return ret;
875
Daniel Vetterd5442302012-04-27 15:17:40 +0200876 i915_destroy_error_state(dev);
877 mutex_unlock(&dev->struct_mutex);
878
879 return cnt;
880}
881
882static int i915_error_state_open(struct inode *inode, struct file *file)
883{
884 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200885 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200886
887 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
888 if (!error_priv)
889 return -ENOMEM;
890
891 error_priv->dev = dev;
892
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300893 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200894
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300895 file->private_data = error_priv;
896
897 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200898}
899
900static int i915_error_state_release(struct inode *inode, struct file *file)
901{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300902 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200903
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300904 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200905 kfree(error_priv);
906
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300907 return 0;
908}
909
910static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
911 size_t count, loff_t *pos)
912{
913 struct i915_error_state_file_priv *error_priv = file->private_data;
914 struct drm_i915_error_state_buf error_str;
915 loff_t tmp_pos = 0;
916 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300917 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300918
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300919 ret = i915_error_state_buf_init(&error_str, count, *pos);
920 if (ret)
921 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300922
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300923 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300924 if (ret)
925 goto out;
926
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300927 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
928 error_str.buf,
929 error_str.bytes);
930
931 if (ret_count < 0)
932 ret = ret_count;
933 else
934 *pos = error_str.start + ret_count;
935out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300936 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300937 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200938}
939
940static const struct file_operations i915_error_state_fops = {
941 .owner = THIS_MODULE,
942 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300943 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200944 .write = i915_error_state_write,
945 .llseek = default_llseek,
946 .release = i915_error_state_release,
947};
948
Kees Cook647416f2013-03-10 14:10:06 -0700949static int
950i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200951{
Kees Cook647416f2013-03-10 14:10:06 -0700952 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300953 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200954 int ret;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
959
Kees Cook647416f2013-03-10 14:10:06 -0700960 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200961 mutex_unlock(&dev->struct_mutex);
962
Kees Cook647416f2013-03-10 14:10:06 -0700963 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200964}
965
Kees Cook647416f2013-03-10 14:10:06 -0700966static int
967i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200968{
Kees Cook647416f2013-03-10 14:10:06 -0700969 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200970 int ret;
971
Mika Kuoppala40633212012-12-04 15:12:00 +0200972 ret = mutex_lock_interruptible(&dev->struct_mutex);
973 if (ret)
974 return ret;
975
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200976 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200977 mutex_unlock(&dev->struct_mutex);
978
Kees Cook647416f2013-03-10 14:10:06 -0700979 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200980}
981
Kees Cook647416f2013-03-10 14:10:06 -0700982DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
983 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300984 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200985
Jesse Barnesf97108d2010-01-29 11:27:07 -0800986static int i915_rstdby_delays(struct seq_file *m, void *unused)
987{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100988 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800989 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300990 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700991 u16 crstanddelay;
992 int ret;
993
994 ret = mutex_lock_interruptible(&dev->struct_mutex);
995 if (ret)
996 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200997 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700998
999 crstanddelay = I915_READ16(CRSTANDVID);
1000
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001001 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001002 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001003
1004 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1005
1006 return 0;
1007}
1008
Deepak Sadb4bd12014-03-31 11:30:02 +05301009static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001011 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001013 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001014 int ret = 0;
1015
1016 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001017
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001018 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1019
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001020 if (IS_GEN5(dev)) {
1021 u16 rgvswctl = I915_READ16(MEMSWCTL);
1022 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1023
1024 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1025 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1026 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1027 MEMSTAT_VID_SHIFT);
1028 seq_printf(m, "Current P-state: %d\n",
1029 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001030 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001031 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1032 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1033 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001034 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001035 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001036 u32 rpupei, rpcurup, rpprevup;
1037 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001038 int max_freq;
1039
1040 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001041 ret = mutex_lock_interruptible(&dev->struct_mutex);
1042 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001043 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001044
Deepak Sc8d9a592013-11-23 14:55:42 +05301045 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001046
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001047 reqf = I915_READ(GEN6_RPNSWREQ);
1048 reqf &= ~GEN6_TURBO_DISABLE;
1049 if (IS_HASWELL(dev))
1050 reqf >>= 24;
1051 else
1052 reqf >>= 25;
1053 reqf *= GT_FREQUENCY_MULTIPLIER;
1054
Chris Wilson0d8f9492014-03-27 09:06:14 +00001055 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1056 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1057 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1058
Jesse Barnesccab5c82011-01-18 15:49:25 -08001059 rpstat = I915_READ(GEN6_RPSTAT1);
1060 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1061 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1062 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1063 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1064 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1065 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001066 if (IS_HASWELL(dev))
1067 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1068 else
1069 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1070 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001071
Deepak Sc8d9a592013-11-23 14:55:42 +05301072 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001073 mutex_unlock(&dev->struct_mutex);
1074
Chris Wilson0d8f9492014-03-27 09:06:14 +00001075 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1076 I915_READ(GEN6_PMIER),
1077 I915_READ(GEN6_PMIMR),
1078 I915_READ(GEN6_PMISR),
1079 I915_READ(GEN6_PMIIR),
1080 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001081 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082 seq_printf(m, "Render p-state ratio: %d\n",
1083 (gt_perf_status & 0xff00) >> 8);
1084 seq_printf(m, "Render p-state VID: %d\n",
1085 gt_perf_status & 0xff);
1086 seq_printf(m, "Render p-state limit: %d\n",
1087 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001088 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1089 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1090 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1091 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001092 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001093 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001094 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1095 GEN6_CURICONT_MASK);
1096 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1097 GEN6_CURBSYTAVG_MASK);
1098 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1099 GEN6_CURBSYTAVG_MASK);
1100 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1101 GEN6_CURIAVG_MASK);
1102 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1103 GEN6_CURBSYTAVG_MASK);
1104 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1105 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001106
1107 max_freq = (rp_state_cap & 0xff0000) >> 16;
1108 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001109 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110
1111 max_freq = (rp_state_cap & 0xff00) >> 8;
1112 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001113 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001114
1115 max_freq = rp_state_cap & 0xff;
1116 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001117 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001118
1119 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001120 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001121 } else if (IS_VALLEYVIEW(dev)) {
1122 u32 freq_sts, val;
1123
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001124 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001125 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001126 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1127 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1128
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001129 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001130 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001131 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001132
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001133 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001134 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001135 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001136
1137 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001138 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001139 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001141 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001142 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001143
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001144out:
1145 intel_runtime_pm_put(dev_priv);
1146 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001147}
1148
1149static int i915_delayfreq_table(struct seq_file *m, void *unused)
1150{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001151 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001152 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001153 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001154 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001155 int ret, i;
1156
1157 ret = mutex_lock_interruptible(&dev->struct_mutex);
1158 if (ret)
1159 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001160 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001161
1162 for (i = 0; i < 16; i++) {
1163 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001164 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1165 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001166 }
1167
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001168 intel_runtime_pm_put(dev_priv);
1169
Ben Widawsky616fdb52011-10-05 11:44:54 -07001170 mutex_unlock(&dev->struct_mutex);
1171
Jesse Barnesf97108d2010-01-29 11:27:07 -08001172 return 0;
1173}
1174
1175static inline int MAP_TO_MV(int map)
1176{
1177 return 1250 - (map * 25);
1178}
1179
1180static int i915_inttoext_table(struct seq_file *m, void *unused)
1181{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001182 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001183 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001184 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001185 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001186 int ret, i;
1187
1188 ret = mutex_lock_interruptible(&dev->struct_mutex);
1189 if (ret)
1190 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001191 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001192
1193 for (i = 1; i <= 32; i++) {
1194 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1195 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1196 }
1197
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001198 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001199 mutex_unlock(&dev->struct_mutex);
1200
Jesse Barnesf97108d2010-01-29 11:27:07 -08001201 return 0;
1202}
1203
Ben Widawsky4d855292011-12-12 19:34:16 -08001204static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001205{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001206 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001207 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001208 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001209 u32 rgvmodectl, rstdbyctl;
1210 u16 crstandvid;
1211 int ret;
1212
1213 ret = mutex_lock_interruptible(&dev->struct_mutex);
1214 if (ret)
1215 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001216 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001217
1218 rgvmodectl = I915_READ(MEMMODECTL);
1219 rstdbyctl = I915_READ(RSTDBYCTL);
1220 crstandvid = I915_READ16(CRSTANDVID);
1221
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001222 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001223 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001224
1225 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1226 "yes" : "no");
1227 seq_printf(m, "Boost freq: %d\n",
1228 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1229 MEMMODE_BOOST_FREQ_SHIFT);
1230 seq_printf(m, "HW control enabled: %s\n",
1231 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1232 seq_printf(m, "SW control enabled: %s\n",
1233 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1234 seq_printf(m, "Gated voltage change: %s\n",
1235 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1236 seq_printf(m, "Starting frequency: P%d\n",
1237 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001238 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001239 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001240 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1241 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1242 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1243 seq_printf(m, "Render standby enabled: %s\n",
1244 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001245 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001246 switch (rstdbyctl & RSX_STATUS_MASK) {
1247 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001248 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001249 break;
1250 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001251 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001252 break;
1253 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001254 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001255 break;
1256 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001257 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001258 break;
1259 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001260 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001261 break;
1262 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001263 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001264 break;
1265 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001266 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001267 break;
1268 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001269
1270 return 0;
1271}
1272
Deepak S669ab5a2014-01-10 15:18:26 +05301273static int vlv_drpc_info(struct seq_file *m)
1274{
1275
Damien Lespiau9f25d002014-05-13 15:30:28 +01001276 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301277 struct drm_device *dev = node->minor->dev;
1278 struct drm_i915_private *dev_priv = dev->dev_private;
1279 u32 rpmodectl1, rcctl1;
1280 unsigned fw_rendercount = 0, fw_mediacount = 0;
1281
Imre Deakd46c0512014-04-14 20:24:27 +03001282 intel_runtime_pm_get(dev_priv);
1283
Deepak S669ab5a2014-01-10 15:18:26 +05301284 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1285 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1286
Imre Deakd46c0512014-04-14 20:24:27 +03001287 intel_runtime_pm_put(dev_priv);
1288
Deepak S669ab5a2014-01-10 15:18:26 +05301289 seq_printf(m, "Video Turbo Mode: %s\n",
1290 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1291 seq_printf(m, "Turbo enabled: %s\n",
1292 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1293 seq_printf(m, "HW control enabled: %s\n",
1294 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1295 seq_printf(m, "SW control enabled: %s\n",
1296 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1297 GEN6_RP_MEDIA_SW_MODE));
1298 seq_printf(m, "RC6 Enabled: %s\n",
1299 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1300 GEN6_RC_CTL_EI_MODE(1))));
1301 seq_printf(m, "Render Power Well: %s\n",
1302 (I915_READ(VLV_GTLC_PW_STATUS) &
1303 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1304 seq_printf(m, "Media Power Well: %s\n",
1305 (I915_READ(VLV_GTLC_PW_STATUS) &
1306 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1307
Imre Deak9cc19be2014-04-14 20:24:24 +03001308 seq_printf(m, "Render RC6 residency since boot: %u\n",
1309 I915_READ(VLV_GT_RENDER_RC6));
1310 seq_printf(m, "Media RC6 residency since boot: %u\n",
1311 I915_READ(VLV_GT_MEDIA_RC6));
1312
Deepak S669ab5a2014-01-10 15:18:26 +05301313 spin_lock_irq(&dev_priv->uncore.lock);
1314 fw_rendercount = dev_priv->uncore.fw_rendercount;
1315 fw_mediacount = dev_priv->uncore.fw_mediacount;
1316 spin_unlock_irq(&dev_priv->uncore.lock);
1317
1318 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1319 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1320
1321
1322 return 0;
1323}
1324
1325
Ben Widawsky4d855292011-12-12 19:34:16 -08001326static int gen6_drpc_info(struct seq_file *m)
1327{
1328
Damien Lespiau9f25d002014-05-13 15:30:28 +01001329 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001330 struct drm_device *dev = node->minor->dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001332 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001333 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001334 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001335
1336 ret = mutex_lock_interruptible(&dev->struct_mutex);
1337 if (ret)
1338 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001339 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001340
Chris Wilson907b28c2013-07-19 20:36:52 +01001341 spin_lock_irq(&dev_priv->uncore.lock);
1342 forcewake_count = dev_priv->uncore.forcewake_count;
1343 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001344
1345 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001346 seq_puts(m, "RC information inaccurate because somebody "
1347 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001348 } else {
1349 /* NB: we cannot use forcewake, else we read the wrong values */
1350 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1351 udelay(10);
1352 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1353 }
1354
1355 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001356 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001357
1358 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1359 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1360 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001361 mutex_lock(&dev_priv->rps.hw_lock);
1362 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1363 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001364
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001365 intel_runtime_pm_put(dev_priv);
1366
Ben Widawsky4d855292011-12-12 19:34:16 -08001367 seq_printf(m, "Video Turbo Mode: %s\n",
1368 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1369 seq_printf(m, "HW control enabled: %s\n",
1370 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1371 seq_printf(m, "SW control enabled: %s\n",
1372 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1373 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001374 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001375 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1376 seq_printf(m, "RC6 Enabled: %s\n",
1377 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1378 seq_printf(m, "Deep RC6 Enabled: %s\n",
1379 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1380 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1381 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001382 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001383 switch (gt_core_status & GEN6_RCn_MASK) {
1384 case GEN6_RC0:
1385 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001386 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001387 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001389 break;
1390 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001391 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001392 break;
1393 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001395 break;
1396 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001397 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001398 break;
1399 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001401 break;
1402 }
1403
1404 seq_printf(m, "Core Power Down: %s\n",
1405 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001406
1407 /* Not exactly sure what this is */
1408 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1409 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1410 seq_printf(m, "RC6 residency since boot: %u\n",
1411 I915_READ(GEN6_GT_GFX_RC6));
1412 seq_printf(m, "RC6+ residency since boot: %u\n",
1413 I915_READ(GEN6_GT_GFX_RC6p));
1414 seq_printf(m, "RC6++ residency since boot: %u\n",
1415 I915_READ(GEN6_GT_GFX_RC6pp));
1416
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001417 seq_printf(m, "RC6 voltage: %dmV\n",
1418 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1419 seq_printf(m, "RC6+ voltage: %dmV\n",
1420 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1421 seq_printf(m, "RC6++ voltage: %dmV\n",
1422 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001423 return 0;
1424}
1425
1426static int i915_drpc_info(struct seq_file *m, void *unused)
1427{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001428 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001429 struct drm_device *dev = node->minor->dev;
1430
Deepak S669ab5a2014-01-10 15:18:26 +05301431 if (IS_VALLEYVIEW(dev))
1432 return vlv_drpc_info(m);
1433 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001434 return gen6_drpc_info(m);
1435 else
1436 return ironlake_drpc_info(m);
1437}
1438
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001439static int i915_fbc_status(struct seq_file *m, void *unused)
1440{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001441 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001442 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001443 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001444
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001445 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001446 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001447 return 0;
1448 }
1449
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001450 intel_runtime_pm_get(dev_priv);
1451
Adam Jacksonee5382a2010-04-23 11:17:39 -04001452 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001455 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001456 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001457 case FBC_OK:
1458 seq_puts(m, "FBC actived, but currently disabled in hardware");
1459 break;
1460 case FBC_UNSUPPORTED:
1461 seq_puts(m, "unsupported by this chipset");
1462 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001463 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001464 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001465 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001466 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001467 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001468 break;
1469 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001471 break;
1472 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001473 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001474 break;
1475 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001476 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001477 break;
1478 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001479 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001480 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001481 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001482 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001483 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001484 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001485 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001486 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001487 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001488 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001489 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001490 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001492 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001493 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001494 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001495
1496 intel_runtime_pm_put(dev_priv);
1497
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001498 return 0;
1499}
1500
Paulo Zanoni92d44622013-05-31 16:33:24 -03001501static int i915_ips_status(struct seq_file *m, void *unused)
1502{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001503 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001504 struct drm_device *dev = node->minor->dev;
1505 struct drm_i915_private *dev_priv = dev->dev_private;
1506
Damien Lespiauf5adf942013-06-24 18:29:34 +01001507 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001508 seq_puts(m, "not supported\n");
1509 return 0;
1510 }
1511
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001512 intel_runtime_pm_get(dev_priv);
1513
Jesse Barnese59150d2014-01-07 13:30:45 -08001514 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
Paulo Zanoni92d44622013-05-31 16:33:24 -03001515 seq_puts(m, "enabled\n");
1516 else
1517 seq_puts(m, "disabled\n");
1518
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001519 intel_runtime_pm_put(dev_priv);
1520
Paulo Zanoni92d44622013-05-31 16:33:24 -03001521 return 0;
1522}
1523
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001524static int i915_sr_status(struct seq_file *m, void *unused)
1525{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001526 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001527 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001528 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001529 bool sr_enabled = false;
1530
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001531 intel_runtime_pm_get(dev_priv);
1532
Yuanhan Liu13982612010-12-15 15:42:31 +08001533 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001534 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001535 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001536 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1537 else if (IS_I915GM(dev))
1538 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1539 else if (IS_PINEVIEW(dev))
1540 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1541
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001542 intel_runtime_pm_put(dev_priv);
1543
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001544 seq_printf(m, "self-refresh: %s\n",
1545 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001546
1547 return 0;
1548}
1549
Jesse Barnes7648fa92010-05-20 14:28:11 -07001550static int i915_emon_status(struct seq_file *m, void *unused)
1551{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001552 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001553 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001554 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001555 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001556 int ret;
1557
Chris Wilson582be6b2012-04-30 19:35:02 +01001558 if (!IS_GEN5(dev))
1559 return -ENODEV;
1560
Chris Wilsonde227ef2010-07-03 07:58:38 +01001561 ret = mutex_lock_interruptible(&dev->struct_mutex);
1562 if (ret)
1563 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001564
1565 temp = i915_mch_val(dev_priv);
1566 chipset = i915_chipset_val(dev_priv);
1567 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001568 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001569
1570 seq_printf(m, "GMCH temp: %ld\n", temp);
1571 seq_printf(m, "Chipset power: %ld\n", chipset);
1572 seq_printf(m, "GFX power: %ld\n", gfx);
1573 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1574
1575 return 0;
1576}
1577
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001578static int i915_ring_freq_table(struct seq_file *m, void *unused)
1579{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001580 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001581 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001582 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001583 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001584 int gpu_freq, ia_freq;
1585
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001586 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001587 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001588 return 0;
1589 }
1590
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001591 intel_runtime_pm_get(dev_priv);
1592
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001593 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1594
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001595 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001596 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001597 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001598
Damien Lespiau267f0c92013-06-24 22:59:48 +01001599 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001600
Ben Widawskyb39fb292014-03-19 18:31:11 -07001601 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1602 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001603 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001604 ia_freq = gpu_freq;
1605 sandybridge_pcode_read(dev_priv,
1606 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1607 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001608 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1609 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1610 ((ia_freq >> 0) & 0xff) * 100,
1611 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001612 }
1613
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001614 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001615
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001616out:
1617 intel_runtime_pm_put(dev_priv);
1618 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001619}
1620
Jesse Barnes7648fa92010-05-20 14:28:11 -07001621static int i915_gfxec(struct seq_file *m, void *unused)
1622{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001623 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001624 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001625 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001626 int ret;
1627
1628 ret = mutex_lock_interruptible(&dev->struct_mutex);
1629 if (ret)
1630 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001631 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001632
1633 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001634 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001635
Ben Widawsky616fdb52011-10-05 11:44:54 -07001636 mutex_unlock(&dev->struct_mutex);
1637
Jesse Barnes7648fa92010-05-20 14:28:11 -07001638 return 0;
1639}
1640
Chris Wilson44834a62010-08-19 16:09:23 +01001641static int i915_opregion(struct seq_file *m, void *unused)
1642{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001643 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001644 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001646 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001647 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001648 int ret;
1649
Daniel Vetter0d38f002012-04-21 22:49:10 +02001650 if (data == NULL)
1651 return -ENOMEM;
1652
Chris Wilson44834a62010-08-19 16:09:23 +01001653 ret = mutex_lock_interruptible(&dev->struct_mutex);
1654 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001655 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001656
Daniel Vetter0d38f002012-04-21 22:49:10 +02001657 if (opregion->header) {
1658 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1659 seq_write(m, data, OPREGION_SIZE);
1660 }
Chris Wilson44834a62010-08-19 16:09:23 +01001661
1662 mutex_unlock(&dev->struct_mutex);
1663
Daniel Vetter0d38f002012-04-21 22:49:10 +02001664out:
1665 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001666 return 0;
1667}
1668
Chris Wilson37811fc2010-08-25 22:45:57 +01001669static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1670{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001671 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001672 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001673 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001674 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001675
Daniel Vetter4520f532013-10-09 09:18:51 +02001676#ifdef CONFIG_DRM_I915_FBDEV
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001679 if (ret)
1680 return ret;
1681
1682 ifbdev = dev_priv->fbdev;
1683 fb = to_intel_framebuffer(ifbdev->helper.fb);
1684
Daniel Vetter623f9782012-12-11 16:21:38 +01001685 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001686 fb->base.width,
1687 fb->base.height,
1688 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001689 fb->base.bits_per_pixel,
1690 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001691 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001692 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001693 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001694#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001695
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001696 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001697 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001698 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001699 continue;
1700
Daniel Vetter623f9782012-12-11 16:21:38 +01001701 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001702 fb->base.width,
1703 fb->base.height,
1704 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001705 fb->base.bits_per_pixel,
1706 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001707 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001708 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001709 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001710 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001711
1712 return 0;
1713}
1714
Ben Widawskye76d3632011-03-19 18:14:29 -07001715static int i915_context_status(struct seq_file *m, void *unused)
1716{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001717 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001718 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001719 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001720 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001721 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001722 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001723
1724 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1725 if (ret)
1726 return ret;
1727
Daniel Vetter3e373942012-11-02 19:55:04 +01001728 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001729 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001730 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001731 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001732 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001733
Daniel Vetter3e373942012-11-02 19:55:04 +01001734 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001735 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001736 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001737 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001738 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001739
Ben Widawskya33afea2013-09-17 21:12:45 -07001740 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilsonb77f6992014-04-30 08:30:00 +01001741 if (ctx->obj == NULL)
1742 continue;
1743
Ben Widawskya33afea2013-09-17 21:12:45 -07001744 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001745 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001746 for_each_ring(ring, dev_priv, i)
1747 if (ring->default_context == ctx)
1748 seq_printf(m, "(default context %s) ", ring->name);
1749
1750 describe_obj(m, ctx->obj);
1751 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001752 }
1753
Ben Widawskye76d3632011-03-19 18:14:29 -07001754 mutex_unlock(&dev->mode_config.mutex);
1755
1756 return 0;
1757}
1758
Ben Widawsky6d794d42011-04-25 11:25:56 -07001759static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1760{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001761 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001762 struct drm_device *dev = node->minor->dev;
1763 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301764 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001765
Chris Wilson907b28c2013-07-19 20:36:52 +01001766 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301767 if (IS_VALLEYVIEW(dev)) {
1768 fw_rendercount = dev_priv->uncore.fw_rendercount;
1769 fw_mediacount = dev_priv->uncore.fw_mediacount;
1770 } else
1771 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001772 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001773
Deepak S43709ba2013-11-23 14:55:44 +05301774 if (IS_VALLEYVIEW(dev)) {
1775 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1776 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1777 } else
1778 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001779
1780 return 0;
1781}
1782
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001783static const char *swizzle_string(unsigned swizzle)
1784{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001785 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001786 case I915_BIT_6_SWIZZLE_NONE:
1787 return "none";
1788 case I915_BIT_6_SWIZZLE_9:
1789 return "bit9";
1790 case I915_BIT_6_SWIZZLE_9_10:
1791 return "bit9/bit10";
1792 case I915_BIT_6_SWIZZLE_9_11:
1793 return "bit9/bit11";
1794 case I915_BIT_6_SWIZZLE_9_10_11:
1795 return "bit9/bit10/bit11";
1796 case I915_BIT_6_SWIZZLE_9_17:
1797 return "bit9/bit17";
1798 case I915_BIT_6_SWIZZLE_9_10_17:
1799 return "bit9/bit10/bit17";
1800 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001801 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001802 }
1803
1804 return "bug";
1805}
1806
1807static int i915_swizzle_info(struct seq_file *m, void *data)
1808{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001809 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001810 struct drm_device *dev = node->minor->dev;
1811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001812 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001813
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001814 ret = mutex_lock_interruptible(&dev->struct_mutex);
1815 if (ret)
1816 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001817 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001818
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001819 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1820 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1821 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1822 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1823
1824 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1825 seq_printf(m, "DDC = 0x%08x\n",
1826 I915_READ(DCC));
1827 seq_printf(m, "C0DRB3 = 0x%04x\n",
1828 I915_READ16(C0DRB3));
1829 seq_printf(m, "C1DRB3 = 0x%04x\n",
1830 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001831 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001832 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1833 I915_READ(MAD_DIMM_C0));
1834 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1835 I915_READ(MAD_DIMM_C1));
1836 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1837 I915_READ(MAD_DIMM_C2));
1838 seq_printf(m, "TILECTL = 0x%08x\n",
1839 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001840 if (IS_GEN8(dev))
1841 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1842 I915_READ(GAMTARBMODE));
1843 else
1844 seq_printf(m, "ARB_MODE = 0x%08x\n",
1845 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001846 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1847 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001848 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001849 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001850 mutex_unlock(&dev->struct_mutex);
1851
1852 return 0;
1853}
1854
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001855static int per_file_ctx(int id, void *ptr, void *data)
1856{
Oscar Mateo273497e2014-05-22 14:13:37 +01001857 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001858 struct seq_file *m = data;
1859 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1860
Oscar Mateof83d6512014-05-22 14:13:38 +01001861 if (i915_gem_context_is_default(ctx))
1862 seq_puts(m, " default context:\n");
1863 else
1864 seq_printf(m, " context %d:\n", ctx->id);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001865 ppgtt->debug_dump(ppgtt, m);
1866
1867 return 0;
1868}
1869
Ben Widawsky77df6772013-11-02 21:07:30 -07001870static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001871{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001872 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001873 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001874 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1875 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001876
Ben Widawsky77df6772013-11-02 21:07:30 -07001877 if (!ppgtt)
1878 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001879
Ben Widawsky77df6772013-11-02 21:07:30 -07001880 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001881 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001882 for_each_ring(ring, dev_priv, unused) {
1883 seq_printf(m, "%s\n", ring->name);
1884 for (i = 0; i < 4; i++) {
1885 u32 offset = 0x270 + i * 8;
1886 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1887 pdp <<= 32;
1888 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001889 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001890 }
1891 }
1892}
1893
1894static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1895{
1896 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001897 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001898 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001899 int i;
1900
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001901 if (INTEL_INFO(dev)->gen == 6)
1902 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1903
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001904 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001905 seq_printf(m, "%s\n", ring->name);
1906 if (INTEL_INFO(dev)->gen == 7)
1907 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1908 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1909 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1910 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1911 }
1912 if (dev_priv->mm.aliasing_ppgtt) {
1913 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1914
Damien Lespiau267f0c92013-06-24 22:59:48 +01001915 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001916 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001917
Ben Widawsky87d60b62013-12-06 14:11:29 -08001918 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001919 } else
1920 return;
1921
1922 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1923 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001924
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001925 seq_printf(m, "proc: %s\n",
1926 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001927 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001928 }
1929 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001930}
1931
1932static int i915_ppgtt_info(struct seq_file *m, void *data)
1933{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001934 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001935 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001936 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001937
1938 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1939 if (ret)
1940 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001941 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001942
1943 if (INTEL_INFO(dev)->gen >= 8)
1944 gen8_ppgtt_info(m, dev);
1945 else if (INTEL_INFO(dev)->gen >= 6)
1946 gen6_ppgtt_info(m, dev);
1947
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001948 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001949 mutex_unlock(&dev->struct_mutex);
1950
1951 return 0;
1952}
1953
Ben Widawsky63573eb2013-07-04 11:02:07 -07001954static int i915_llc(struct seq_file *m, void *data)
1955{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001956 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07001957 struct drm_device *dev = node->minor->dev;
1958 struct drm_i915_private *dev_priv = dev->dev_private;
1959
1960 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1961 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1962 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1963
1964 return 0;
1965}
1966
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001967static int i915_edp_psr_status(struct seq_file *m, void *data)
1968{
1969 struct drm_info_node *node = m->private;
1970 struct drm_device *dev = node->minor->dev;
1971 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001972 u32 psrperf = 0;
1973 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001974
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001975 intel_runtime_pm_get(dev_priv);
1976
Rodrigo Vivia031d702013-10-03 16:15:06 -03001977 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1978 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001979
Rodrigo Vivia031d702013-10-03 16:15:06 -03001980 enabled = HAS_PSR(dev) &&
1981 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1982 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001983
Rodrigo Vivia031d702013-10-03 16:15:06 -03001984 if (HAS_PSR(dev))
1985 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1986 EDP_PSR_PERF_CNT_MASK;
1987 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001988
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001989 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001990 return 0;
1991}
1992
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001993static int i915_sink_crc(struct seq_file *m, void *data)
1994{
1995 struct drm_info_node *node = m->private;
1996 struct drm_device *dev = node->minor->dev;
1997 struct intel_encoder *encoder;
1998 struct intel_connector *connector;
1999 struct intel_dp *intel_dp = NULL;
2000 int ret;
2001 u8 crc[6];
2002
2003 drm_modeset_lock_all(dev);
2004 list_for_each_entry(connector, &dev->mode_config.connector_list,
2005 base.head) {
2006
2007 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2008 continue;
2009
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002010 if (!connector->base.encoder)
2011 continue;
2012
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002013 encoder = to_intel_encoder(connector->base.encoder);
2014 if (encoder->type != INTEL_OUTPUT_EDP)
2015 continue;
2016
2017 intel_dp = enc_to_intel_dp(&encoder->base);
2018
2019 ret = intel_dp_sink_crc(intel_dp, crc);
2020 if (ret)
2021 goto out;
2022
2023 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2024 crc[0], crc[1], crc[2],
2025 crc[3], crc[4], crc[5]);
2026 goto out;
2027 }
2028 ret = -ENODEV;
2029out:
2030 drm_modeset_unlock_all(dev);
2031 return ret;
2032}
2033
Jesse Barnesec013e72013-08-20 10:29:23 +01002034static int i915_energy_uJ(struct seq_file *m, void *data)
2035{
2036 struct drm_info_node *node = m->private;
2037 struct drm_device *dev = node->minor->dev;
2038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 u64 power;
2040 u32 units;
2041
2042 if (INTEL_INFO(dev)->gen < 6)
2043 return -ENODEV;
2044
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002045 intel_runtime_pm_get(dev_priv);
2046
Jesse Barnesec013e72013-08-20 10:29:23 +01002047 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2048 power = (power & 0x1f00) >> 8;
2049 units = 1000000 / (1 << power); /* convert to uJ */
2050 power = I915_READ(MCH_SECP_NRG_STTS);
2051 power *= units;
2052
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002053 intel_runtime_pm_put(dev_priv);
2054
Jesse Barnesec013e72013-08-20 10:29:23 +01002055 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002056
2057 return 0;
2058}
2059
2060static int i915_pc8_status(struct seq_file *m, void *unused)
2061{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002062 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002063 struct drm_device *dev = node->minor->dev;
2064 struct drm_i915_private *dev_priv = dev->dev_private;
2065
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002066 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002067 seq_puts(m, "not supported\n");
2068 return 0;
2069 }
2070
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002071 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002072 seq_printf(m, "IRQs disabled: %s\n",
Paulo Zanoni5d584b22014-03-07 20:08:15 -03002073 yesno(dev_priv->pm.irqs_disabled));
Paulo Zanoni371db662013-08-19 13:18:10 -03002074
Jesse Barnesec013e72013-08-20 10:29:23 +01002075 return 0;
2076}
2077
Imre Deak1da51582013-11-25 17:15:35 +02002078static const char *power_domain_str(enum intel_display_power_domain domain)
2079{
2080 switch (domain) {
2081 case POWER_DOMAIN_PIPE_A:
2082 return "PIPE_A";
2083 case POWER_DOMAIN_PIPE_B:
2084 return "PIPE_B";
2085 case POWER_DOMAIN_PIPE_C:
2086 return "PIPE_C";
2087 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2088 return "PIPE_A_PANEL_FITTER";
2089 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2090 return "PIPE_B_PANEL_FITTER";
2091 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2092 return "PIPE_C_PANEL_FITTER";
2093 case POWER_DOMAIN_TRANSCODER_A:
2094 return "TRANSCODER_A";
2095 case POWER_DOMAIN_TRANSCODER_B:
2096 return "TRANSCODER_B";
2097 case POWER_DOMAIN_TRANSCODER_C:
2098 return "TRANSCODER_C";
2099 case POWER_DOMAIN_TRANSCODER_EDP:
2100 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002101 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2102 return "PORT_DDI_A_2_LANES";
2103 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2104 return "PORT_DDI_A_4_LANES";
2105 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2106 return "PORT_DDI_B_2_LANES";
2107 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2108 return "PORT_DDI_B_4_LANES";
2109 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2110 return "PORT_DDI_C_2_LANES";
2111 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2112 return "PORT_DDI_C_4_LANES";
2113 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2114 return "PORT_DDI_D_2_LANES";
2115 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2116 return "PORT_DDI_D_4_LANES";
2117 case POWER_DOMAIN_PORT_DSI:
2118 return "PORT_DSI";
2119 case POWER_DOMAIN_PORT_CRT:
2120 return "PORT_CRT";
2121 case POWER_DOMAIN_PORT_OTHER:
2122 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002123 case POWER_DOMAIN_VGA:
2124 return "VGA";
2125 case POWER_DOMAIN_AUDIO:
2126 return "AUDIO";
2127 case POWER_DOMAIN_INIT:
2128 return "INIT";
2129 default:
2130 WARN_ON(1);
2131 return "?";
2132 }
2133}
2134
2135static int i915_power_domain_info(struct seq_file *m, void *unused)
2136{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002137 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002138 struct drm_device *dev = node->minor->dev;
2139 struct drm_i915_private *dev_priv = dev->dev_private;
2140 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2141 int i;
2142
2143 mutex_lock(&power_domains->lock);
2144
2145 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2146 for (i = 0; i < power_domains->power_well_count; i++) {
2147 struct i915_power_well *power_well;
2148 enum intel_display_power_domain power_domain;
2149
2150 power_well = &power_domains->power_wells[i];
2151 seq_printf(m, "%-25s %d\n", power_well->name,
2152 power_well->count);
2153
2154 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2155 power_domain++) {
2156 if (!(BIT(power_domain) & power_well->domains))
2157 continue;
2158
2159 seq_printf(m, " %-23s %d\n",
2160 power_domain_str(power_domain),
2161 power_domains->domain_use_count[power_domain]);
2162 }
2163 }
2164
2165 mutex_unlock(&power_domains->lock);
2166
2167 return 0;
2168}
2169
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002170static void intel_seq_print_mode(struct seq_file *m, int tabs,
2171 struct drm_display_mode *mode)
2172{
2173 int i;
2174
2175 for (i = 0; i < tabs; i++)
2176 seq_putc(m, '\t');
2177
2178 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2179 mode->base.id, mode->name,
2180 mode->vrefresh, mode->clock,
2181 mode->hdisplay, mode->hsync_start,
2182 mode->hsync_end, mode->htotal,
2183 mode->vdisplay, mode->vsync_start,
2184 mode->vsync_end, mode->vtotal,
2185 mode->type, mode->flags);
2186}
2187
2188static void intel_encoder_info(struct seq_file *m,
2189 struct intel_crtc *intel_crtc,
2190 struct intel_encoder *intel_encoder)
2191{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002192 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002193 struct drm_device *dev = node->minor->dev;
2194 struct drm_crtc *crtc = &intel_crtc->base;
2195 struct intel_connector *intel_connector;
2196 struct drm_encoder *encoder;
2197
2198 encoder = &intel_encoder->base;
2199 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2200 encoder->base.id, drm_get_encoder_name(encoder));
2201 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2202 struct drm_connector *connector = &intel_connector->base;
2203 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2204 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002205 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002206 drm_get_connector_status_name(connector->status));
2207 if (connector->status == connector_status_connected) {
2208 struct drm_display_mode *mode = &crtc->mode;
2209 seq_printf(m, ", mode:\n");
2210 intel_seq_print_mode(m, 2, mode);
2211 } else {
2212 seq_putc(m, '\n');
2213 }
2214 }
2215}
2216
2217static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2218{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002219 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002220 struct drm_device *dev = node->minor->dev;
2221 struct drm_crtc *crtc = &intel_crtc->base;
2222 struct intel_encoder *intel_encoder;
2223
2224 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Matt Roperf4510a22014-04-01 15:22:40 -07002225 crtc->primary->fb->base.id, crtc->x, crtc->y,
2226 crtc->primary->fb->width, crtc->primary->fb->height);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002227 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2228 intel_encoder_info(m, intel_crtc, intel_encoder);
2229}
2230
2231static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2232{
2233 struct drm_display_mode *mode = panel->fixed_mode;
2234
2235 seq_printf(m, "\tfixed mode:\n");
2236 intel_seq_print_mode(m, 2, mode);
2237}
2238
2239static void intel_dp_info(struct seq_file *m,
2240 struct intel_connector *intel_connector)
2241{
2242 struct intel_encoder *intel_encoder = intel_connector->encoder;
2243 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2244
2245 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2246 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2247 "no");
2248 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2249 intel_panel_info(m, &intel_connector->panel);
2250}
2251
2252static void intel_hdmi_info(struct seq_file *m,
2253 struct intel_connector *intel_connector)
2254{
2255 struct intel_encoder *intel_encoder = intel_connector->encoder;
2256 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2257
2258 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2259 "no");
2260}
2261
2262static void intel_lvds_info(struct seq_file *m,
2263 struct intel_connector *intel_connector)
2264{
2265 intel_panel_info(m, &intel_connector->panel);
2266}
2267
2268static void intel_connector_info(struct seq_file *m,
2269 struct drm_connector *connector)
2270{
2271 struct intel_connector *intel_connector = to_intel_connector(connector);
2272 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002273 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002274
2275 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002276 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002277 drm_get_connector_status_name(connector->status));
2278 if (connector->status == connector_status_connected) {
2279 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2280 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2281 connector->display_info.width_mm,
2282 connector->display_info.height_mm);
2283 seq_printf(m, "\tsubpixel order: %s\n",
2284 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2285 seq_printf(m, "\tCEA rev: %d\n",
2286 connector->display_info.cea_rev);
2287 }
2288 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2289 intel_encoder->type == INTEL_OUTPUT_EDP)
2290 intel_dp_info(m, intel_connector);
2291 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2292 intel_hdmi_info(m, intel_connector);
2293 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2294 intel_lvds_info(m, intel_connector);
2295
Jesse Barnesf103fc72014-02-20 12:39:57 -08002296 seq_printf(m, "\tmodes:\n");
2297 list_for_each_entry(mode, &connector->modes, head)
2298 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002299}
2300
Chris Wilson065f2ec2014-03-12 09:13:13 +00002301static bool cursor_active(struct drm_device *dev, int pipe)
2302{
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304 u32 state;
2305
2306 if (IS_845G(dev) || IS_I865G(dev))
2307 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002308 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002309 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002310
2311 return state;
2312}
2313
2314static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2315{
2316 struct drm_i915_private *dev_priv = dev->dev_private;
2317 u32 pos;
2318
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002319 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002320
2321 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2322 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2323 *x = -*x;
2324
2325 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2326 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2327 *y = -*y;
2328
2329 return cursor_active(dev, pipe);
2330}
2331
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002332static int i915_display_info(struct seq_file *m, void *unused)
2333{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002334 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002335 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002336 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002337 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002338 struct drm_connector *connector;
2339
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002340 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002341 drm_modeset_lock_all(dev);
2342 seq_printf(m, "CRTC info\n");
2343 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002344 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002345 bool active;
2346 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002347
2348 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002349 crtc->base.base.id, pipe_name(crtc->pipe),
2350 yesno(crtc->active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002351 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002352 intel_crtc_info(m, crtc);
2353
Paulo Zanonia23dc652014-04-01 14:55:11 -03002354 active = cursor_position(dev, crtc->pipe, &x, &y);
2355 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2356 yesno(crtc->cursor_visible),
2357 x, y, crtc->cursor_addr,
2358 yesno(active));
2359 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002360 }
2361
2362 seq_printf(m, "\n");
2363 seq_printf(m, "Connector info\n");
2364 seq_printf(m, "--------------\n");
2365 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2366 intel_connector_info(m, connector);
2367 }
2368 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002369 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002370
2371 return 0;
2372}
2373
Damien Lespiau07144422013-10-15 18:55:40 +01002374struct pipe_crc_info {
2375 const char *name;
2376 struct drm_device *dev;
2377 enum pipe pipe;
2378};
2379
2380static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002381{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002382 struct pipe_crc_info *info = inode->i_private;
2383 struct drm_i915_private *dev_priv = info->dev->dev_private;
2384 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2385
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002386 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2387 return -ENODEV;
2388
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002389 spin_lock_irq(&pipe_crc->lock);
2390
2391 if (pipe_crc->opened) {
2392 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002393 return -EBUSY; /* already open */
2394 }
2395
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002396 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002397 filep->private_data = inode->i_private;
2398
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002399 spin_unlock_irq(&pipe_crc->lock);
2400
Damien Lespiau07144422013-10-15 18:55:40 +01002401 return 0;
2402}
2403
2404static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2405{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002406 struct pipe_crc_info *info = inode->i_private;
2407 struct drm_i915_private *dev_priv = info->dev->dev_private;
2408 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2409
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002410 spin_lock_irq(&pipe_crc->lock);
2411 pipe_crc->opened = false;
2412 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002413
Damien Lespiau07144422013-10-15 18:55:40 +01002414 return 0;
2415}
2416
2417/* (6 fields, 8 chars each, space separated (5) + '\n') */
2418#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2419/* account for \'0' */
2420#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2421
2422static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2423{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002424 assert_spin_locked(&pipe_crc->lock);
2425 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2426 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002427}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002428
Damien Lespiau07144422013-10-15 18:55:40 +01002429static ssize_t
2430i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2431 loff_t *pos)
2432{
2433 struct pipe_crc_info *info = filep->private_data;
2434 struct drm_device *dev = info->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2437 char buf[PIPE_CRC_BUFFER_LEN];
2438 int head, tail, n_entries, n;
2439 ssize_t bytes_read;
2440
2441 /*
2442 * Don't allow user space to provide buffers not big enough to hold
2443 * a line of data.
2444 */
2445 if (count < PIPE_CRC_LINE_LEN)
2446 return -EINVAL;
2447
2448 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2449 return 0;
2450
2451 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002452 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002453 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002454 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002455
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002456 if (filep->f_flags & O_NONBLOCK) {
2457 spin_unlock_irq(&pipe_crc->lock);
2458 return -EAGAIN;
2459 }
2460
2461 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2462 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2463 if (ret) {
2464 spin_unlock_irq(&pipe_crc->lock);
2465 return ret;
2466 }
Damien Lespiau07144422013-10-15 18:55:40 +01002467 }
2468
2469 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002470 head = pipe_crc->head;
2471 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002472 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2473 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002474 spin_unlock_irq(&pipe_crc->lock);
2475
Damien Lespiau07144422013-10-15 18:55:40 +01002476 bytes_read = 0;
2477 n = 0;
2478 do {
2479 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2480 int ret;
2481
2482 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2483 "%8u %8x %8x %8x %8x %8x\n",
2484 entry->frame, entry->crc[0],
2485 entry->crc[1], entry->crc[2],
2486 entry->crc[3], entry->crc[4]);
2487
2488 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2489 buf, PIPE_CRC_LINE_LEN);
2490 if (ret == PIPE_CRC_LINE_LEN)
2491 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002492
2493 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2494 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002495 n++;
2496 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002497
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002498 spin_lock_irq(&pipe_crc->lock);
2499 pipe_crc->tail = tail;
2500 spin_unlock_irq(&pipe_crc->lock);
2501
Damien Lespiau07144422013-10-15 18:55:40 +01002502 return bytes_read;
2503}
2504
2505static const struct file_operations i915_pipe_crc_fops = {
2506 .owner = THIS_MODULE,
2507 .open = i915_pipe_crc_open,
2508 .read = i915_pipe_crc_read,
2509 .release = i915_pipe_crc_release,
2510};
2511
2512static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2513 {
2514 .name = "i915_pipe_A_crc",
2515 .pipe = PIPE_A,
2516 },
2517 {
2518 .name = "i915_pipe_B_crc",
2519 .pipe = PIPE_B,
2520 },
2521 {
2522 .name = "i915_pipe_C_crc",
2523 .pipe = PIPE_C,
2524 },
2525};
2526
2527static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2528 enum pipe pipe)
2529{
2530 struct drm_device *dev = minor->dev;
2531 struct dentry *ent;
2532 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2533
2534 info->dev = dev;
2535 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2536 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002537 if (!ent)
2538 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002539
2540 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002541}
2542
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002543static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002544 "none",
2545 "plane1",
2546 "plane2",
2547 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002548 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002549 "TV",
2550 "DP-B",
2551 "DP-C",
2552 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002553 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002554};
2555
2556static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2557{
2558 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2559 return pipe_crc_sources[source];
2560}
2561
Damien Lespiaubd9db022013-10-15 18:55:36 +01002562static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002563{
2564 struct drm_device *dev = m->private;
2565 struct drm_i915_private *dev_priv = dev->dev_private;
2566 int i;
2567
2568 for (i = 0; i < I915_MAX_PIPES; i++)
2569 seq_printf(m, "%c %s\n", pipe_name(i),
2570 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2571
2572 return 0;
2573}
2574
Damien Lespiaubd9db022013-10-15 18:55:36 +01002575static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002576{
2577 struct drm_device *dev = inode->i_private;
2578
Damien Lespiaubd9db022013-10-15 18:55:36 +01002579 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002580}
2581
Daniel Vetter46a19182013-11-01 10:50:20 +01002582static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002583 uint32_t *val)
2584{
Daniel Vetter46a19182013-11-01 10:50:20 +01002585 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2586 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2587
2588 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002589 case INTEL_PIPE_CRC_SOURCE_PIPE:
2590 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2591 break;
2592 case INTEL_PIPE_CRC_SOURCE_NONE:
2593 *val = 0;
2594 break;
2595 default:
2596 return -EINVAL;
2597 }
2598
2599 return 0;
2600}
2601
Daniel Vetter46a19182013-11-01 10:50:20 +01002602static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2603 enum intel_pipe_crc_source *source)
2604{
2605 struct intel_encoder *encoder;
2606 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002607 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002608 int ret = 0;
2609
2610 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2611
2612 mutex_lock(&dev->mode_config.mutex);
2613 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2614 base.head) {
2615 if (!encoder->base.crtc)
2616 continue;
2617
2618 crtc = to_intel_crtc(encoder->base.crtc);
2619
2620 if (crtc->pipe != pipe)
2621 continue;
2622
2623 switch (encoder->type) {
2624 case INTEL_OUTPUT_TVOUT:
2625 *source = INTEL_PIPE_CRC_SOURCE_TV;
2626 break;
2627 case INTEL_OUTPUT_DISPLAYPORT:
2628 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002629 dig_port = enc_to_dig_port(&encoder->base);
2630 switch (dig_port->port) {
2631 case PORT_B:
2632 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2633 break;
2634 case PORT_C:
2635 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2636 break;
2637 case PORT_D:
2638 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2639 break;
2640 default:
2641 WARN(1, "nonexisting DP port %c\n",
2642 port_name(dig_port->port));
2643 break;
2644 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002645 break;
2646 }
2647 }
2648 mutex_unlock(&dev->mode_config.mutex);
2649
2650 return ret;
2651}
2652
2653static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2654 enum pipe pipe,
2655 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002656 uint32_t *val)
2657{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002658 struct drm_i915_private *dev_priv = dev->dev_private;
2659 bool need_stable_symbols = false;
2660
Daniel Vetter46a19182013-11-01 10:50:20 +01002661 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2662 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2663 if (ret)
2664 return ret;
2665 }
2666
2667 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002668 case INTEL_PIPE_CRC_SOURCE_PIPE:
2669 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2670 break;
2671 case INTEL_PIPE_CRC_SOURCE_DP_B:
2672 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002673 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002674 break;
2675 case INTEL_PIPE_CRC_SOURCE_DP_C:
2676 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002677 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002678 break;
2679 case INTEL_PIPE_CRC_SOURCE_NONE:
2680 *val = 0;
2681 break;
2682 default:
2683 return -EINVAL;
2684 }
2685
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002686 /*
2687 * When the pipe CRC tap point is after the transcoders we need
2688 * to tweak symbol-level features to produce a deterministic series of
2689 * symbols for a given frame. We need to reset those features only once
2690 * a frame (instead of every nth symbol):
2691 * - DC-balance: used to ensure a better clock recovery from the data
2692 * link (SDVO)
2693 * - DisplayPort scrambling: used for EMI reduction
2694 */
2695 if (need_stable_symbols) {
2696 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2697
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002698 tmp |= DC_BALANCE_RESET_VLV;
2699 if (pipe == PIPE_A)
2700 tmp |= PIPE_A_SCRAMBLE_RESET;
2701 else
2702 tmp |= PIPE_B_SCRAMBLE_RESET;
2703
2704 I915_WRITE(PORT_DFT2_G4X, tmp);
2705 }
2706
Daniel Vetter7ac01292013-10-18 16:37:06 +02002707 return 0;
2708}
2709
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002710static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002711 enum pipe pipe,
2712 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002713 uint32_t *val)
2714{
Daniel Vetter84093602013-11-01 10:50:21 +01002715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 bool need_stable_symbols = false;
2717
Daniel Vetter46a19182013-11-01 10:50:20 +01002718 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2719 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2720 if (ret)
2721 return ret;
2722 }
2723
2724 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002725 case INTEL_PIPE_CRC_SOURCE_PIPE:
2726 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2727 break;
2728 case INTEL_PIPE_CRC_SOURCE_TV:
2729 if (!SUPPORTS_TV(dev))
2730 return -EINVAL;
2731 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2732 break;
2733 case INTEL_PIPE_CRC_SOURCE_DP_B:
2734 if (!IS_G4X(dev))
2735 return -EINVAL;
2736 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002737 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002738 break;
2739 case INTEL_PIPE_CRC_SOURCE_DP_C:
2740 if (!IS_G4X(dev))
2741 return -EINVAL;
2742 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002743 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002744 break;
2745 case INTEL_PIPE_CRC_SOURCE_DP_D:
2746 if (!IS_G4X(dev))
2747 return -EINVAL;
2748 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002749 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002750 break;
2751 case INTEL_PIPE_CRC_SOURCE_NONE:
2752 *val = 0;
2753 break;
2754 default:
2755 return -EINVAL;
2756 }
2757
Daniel Vetter84093602013-11-01 10:50:21 +01002758 /*
2759 * When the pipe CRC tap point is after the transcoders we need
2760 * to tweak symbol-level features to produce a deterministic series of
2761 * symbols for a given frame. We need to reset those features only once
2762 * a frame (instead of every nth symbol):
2763 * - DC-balance: used to ensure a better clock recovery from the data
2764 * link (SDVO)
2765 * - DisplayPort scrambling: used for EMI reduction
2766 */
2767 if (need_stable_symbols) {
2768 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2769
2770 WARN_ON(!IS_G4X(dev));
2771
2772 I915_WRITE(PORT_DFT_I9XX,
2773 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2774
2775 if (pipe == PIPE_A)
2776 tmp |= PIPE_A_SCRAMBLE_RESET;
2777 else
2778 tmp |= PIPE_B_SCRAMBLE_RESET;
2779
2780 I915_WRITE(PORT_DFT2_G4X, tmp);
2781 }
2782
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002783 return 0;
2784}
2785
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002786static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2787 enum pipe pipe)
2788{
2789 struct drm_i915_private *dev_priv = dev->dev_private;
2790 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2791
2792 if (pipe == PIPE_A)
2793 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2794 else
2795 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2796 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2797 tmp &= ~DC_BALANCE_RESET_VLV;
2798 I915_WRITE(PORT_DFT2_G4X, tmp);
2799
2800}
2801
Daniel Vetter84093602013-11-01 10:50:21 +01002802static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2803 enum pipe pipe)
2804{
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2807
2808 if (pipe == PIPE_A)
2809 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2810 else
2811 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2812 I915_WRITE(PORT_DFT2_G4X, tmp);
2813
2814 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2815 I915_WRITE(PORT_DFT_I9XX,
2816 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2817 }
2818}
2819
Daniel Vetter46a19182013-11-01 10:50:20 +01002820static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002821 uint32_t *val)
2822{
Daniel Vetter46a19182013-11-01 10:50:20 +01002823 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2824 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2825
2826 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002827 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2828 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2829 break;
2830 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2831 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2832 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002833 case INTEL_PIPE_CRC_SOURCE_PIPE:
2834 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2835 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002836 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002837 *val = 0;
2838 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002839 default:
2840 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002841 }
2842
2843 return 0;
2844}
2845
Daniel Vetter46a19182013-11-01 10:50:20 +01002846static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002847 uint32_t *val)
2848{
Daniel Vetter46a19182013-11-01 10:50:20 +01002849 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2850 *source = INTEL_PIPE_CRC_SOURCE_PF;
2851
2852 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002853 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2854 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2855 break;
2856 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2857 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2858 break;
2859 case INTEL_PIPE_CRC_SOURCE_PF:
2860 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2861 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002862 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002863 *val = 0;
2864 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002865 default:
2866 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002867 }
2868
2869 return 0;
2870}
2871
Daniel Vetter926321d2013-10-16 13:30:34 +02002872static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2873 enum intel_pipe_crc_source source)
2874{
2875 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002876 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002877 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002878 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002879
Damien Lespiaucc3da172013-10-15 18:55:31 +01002880 if (pipe_crc->source == source)
2881 return 0;
2882
Damien Lespiauae676fc2013-10-15 18:55:32 +01002883 /* forbid changing the source without going back to 'none' */
2884 if (pipe_crc->source && source)
2885 return -EINVAL;
2886
Daniel Vetter52f843f2013-10-21 17:26:38 +02002887 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002888 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002889 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002890 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002891 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002892 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002893 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002894 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002895 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002896 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002897
2898 if (ret != 0)
2899 return ret;
2900
Damien Lespiau4b584362013-10-15 18:55:33 +01002901 /* none -> real source transition */
2902 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002903 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2904 pipe_name(pipe), pipe_crc_source_name(source));
2905
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002906 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2907 INTEL_PIPE_CRC_ENTRIES_NR,
2908 GFP_KERNEL);
2909 if (!pipe_crc->entries)
2910 return -ENOMEM;
2911
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002912 spin_lock_irq(&pipe_crc->lock);
2913 pipe_crc->head = 0;
2914 pipe_crc->tail = 0;
2915 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002916 }
2917
Damien Lespiaucc3da172013-10-15 18:55:31 +01002918 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002919
Daniel Vetter926321d2013-10-16 13:30:34 +02002920 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2921 POSTING_READ(PIPE_CRC_CTL(pipe));
2922
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002923 /* real source -> none transition */
2924 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002925 struct intel_pipe_crc_entry *entries;
2926
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002927 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2928 pipe_name(pipe));
2929
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002930 intel_wait_for_vblank(dev, pipe);
2931
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002932 spin_lock_irq(&pipe_crc->lock);
2933 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002934 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002935 spin_unlock_irq(&pipe_crc->lock);
2936
2937 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002938
2939 if (IS_G4X(dev))
2940 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002941 else if (IS_VALLEYVIEW(dev))
2942 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002943 }
2944
Daniel Vetter926321d2013-10-16 13:30:34 +02002945 return 0;
2946}
2947
2948/*
2949 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002950 * command: wsp* object wsp+ name wsp+ source wsp*
2951 * object: 'pipe'
2952 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002953 * source: (none | plane1 | plane2 | pf)
2954 * wsp: (#0x20 | #0x9 | #0xA)+
2955 *
2956 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002957 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2958 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002959 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002960static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002961{
2962 int n_words = 0;
2963
2964 while (*buf) {
2965 char *end;
2966
2967 /* skip leading white space */
2968 buf = skip_spaces(buf);
2969 if (!*buf)
2970 break; /* end of buffer */
2971
2972 /* find end of word */
2973 for (end = buf; *end && !isspace(*end); end++)
2974 ;
2975
2976 if (n_words == max_words) {
2977 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2978 max_words);
2979 return -EINVAL; /* ran out of words[] before bytes */
2980 }
2981
2982 if (*end)
2983 *end++ = '\0';
2984 words[n_words++] = buf;
2985 buf = end;
2986 }
2987
2988 return n_words;
2989}
2990
Damien Lespiaub94dec82013-10-15 18:55:35 +01002991enum intel_pipe_crc_object {
2992 PIPE_CRC_OBJECT_PIPE,
2993};
2994
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002995static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002996 "pipe",
2997};
2998
2999static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003000display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003001{
3002 int i;
3003
3004 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3005 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003006 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003007 return 0;
3008 }
3009
3010 return -EINVAL;
3011}
3012
Damien Lespiaubd9db022013-10-15 18:55:36 +01003013static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003014{
3015 const char name = buf[0];
3016
3017 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3018 return -EINVAL;
3019
3020 *pipe = name - 'A';
3021
3022 return 0;
3023}
3024
3025static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003026display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003027{
3028 int i;
3029
3030 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3031 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003032 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003033 return 0;
3034 }
3035
3036 return -EINVAL;
3037}
3038
Damien Lespiaubd9db022013-10-15 18:55:36 +01003039static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003040{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003041#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003042 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003043 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003044 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003045 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003046 enum intel_pipe_crc_source source;
3047
Damien Lespiaubd9db022013-10-15 18:55:36 +01003048 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003049 if (n_words != N_WORDS) {
3050 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3051 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003052 return -EINVAL;
3053 }
3054
Damien Lespiaubd9db022013-10-15 18:55:36 +01003055 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003056 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003057 return -EINVAL;
3058 }
3059
Damien Lespiaubd9db022013-10-15 18:55:36 +01003060 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003061 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3062 return -EINVAL;
3063 }
3064
Damien Lespiaubd9db022013-10-15 18:55:36 +01003065 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003066 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003067 return -EINVAL;
3068 }
3069
3070 return pipe_crc_set_source(dev, pipe, source);
3071}
3072
Damien Lespiaubd9db022013-10-15 18:55:36 +01003073static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3074 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003075{
3076 struct seq_file *m = file->private_data;
3077 struct drm_device *dev = m->private;
3078 char *tmpbuf;
3079 int ret;
3080
3081 if (len == 0)
3082 return 0;
3083
3084 if (len > PAGE_SIZE - 1) {
3085 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3086 PAGE_SIZE);
3087 return -E2BIG;
3088 }
3089
3090 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3091 if (!tmpbuf)
3092 return -ENOMEM;
3093
3094 if (copy_from_user(tmpbuf, ubuf, len)) {
3095 ret = -EFAULT;
3096 goto out;
3097 }
3098 tmpbuf[len] = '\0';
3099
Damien Lespiaubd9db022013-10-15 18:55:36 +01003100 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003101
3102out:
3103 kfree(tmpbuf);
3104 if (ret < 0)
3105 return ret;
3106
3107 *offp += len;
3108 return len;
3109}
3110
Damien Lespiaubd9db022013-10-15 18:55:36 +01003111static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003112 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003113 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003114 .read = seq_read,
3115 .llseek = seq_lseek,
3116 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003117 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003118};
3119
Ville Syrjälä369a1342014-01-22 14:36:08 +02003120static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3121{
3122 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003123 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003124 int level;
3125
3126 drm_modeset_lock_all(dev);
3127
3128 for (level = 0; level < num_levels; level++) {
3129 unsigned int latency = wm[level];
3130
3131 /* WM1+ latency values in 0.5us units */
3132 if (level > 0)
3133 latency *= 5;
3134
3135 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3136 level, wm[level],
3137 latency / 10, latency % 10);
3138 }
3139
3140 drm_modeset_unlock_all(dev);
3141}
3142
3143static int pri_wm_latency_show(struct seq_file *m, void *data)
3144{
3145 struct drm_device *dev = m->private;
3146
3147 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3148
3149 return 0;
3150}
3151
3152static int spr_wm_latency_show(struct seq_file *m, void *data)
3153{
3154 struct drm_device *dev = m->private;
3155
3156 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3157
3158 return 0;
3159}
3160
3161static int cur_wm_latency_show(struct seq_file *m, void *data)
3162{
3163 struct drm_device *dev = m->private;
3164
3165 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3166
3167 return 0;
3168}
3169
3170static int pri_wm_latency_open(struct inode *inode, struct file *file)
3171{
3172 struct drm_device *dev = inode->i_private;
3173
3174 if (!HAS_PCH_SPLIT(dev))
3175 return -ENODEV;
3176
3177 return single_open(file, pri_wm_latency_show, dev);
3178}
3179
3180static int spr_wm_latency_open(struct inode *inode, struct file *file)
3181{
3182 struct drm_device *dev = inode->i_private;
3183
3184 if (!HAS_PCH_SPLIT(dev))
3185 return -ENODEV;
3186
3187 return single_open(file, spr_wm_latency_show, dev);
3188}
3189
3190static int cur_wm_latency_open(struct inode *inode, struct file *file)
3191{
3192 struct drm_device *dev = inode->i_private;
3193
3194 if (!HAS_PCH_SPLIT(dev))
3195 return -ENODEV;
3196
3197 return single_open(file, cur_wm_latency_show, dev);
3198}
3199
3200static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3201 size_t len, loff_t *offp, uint16_t wm[5])
3202{
3203 struct seq_file *m = file->private_data;
3204 struct drm_device *dev = m->private;
3205 uint16_t new[5] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003206 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003207 int level;
3208 int ret;
3209 char tmp[32];
3210
3211 if (len >= sizeof(tmp))
3212 return -EINVAL;
3213
3214 if (copy_from_user(tmp, ubuf, len))
3215 return -EFAULT;
3216
3217 tmp[len] = '\0';
3218
3219 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3220 if (ret != num_levels)
3221 return -EINVAL;
3222
3223 drm_modeset_lock_all(dev);
3224
3225 for (level = 0; level < num_levels; level++)
3226 wm[level] = new[level];
3227
3228 drm_modeset_unlock_all(dev);
3229
3230 return len;
3231}
3232
3233
3234static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3235 size_t len, loff_t *offp)
3236{
3237 struct seq_file *m = file->private_data;
3238 struct drm_device *dev = m->private;
3239
3240 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3241}
3242
3243static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3244 size_t len, loff_t *offp)
3245{
3246 struct seq_file *m = file->private_data;
3247 struct drm_device *dev = m->private;
3248
3249 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3250}
3251
3252static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3253 size_t len, loff_t *offp)
3254{
3255 struct seq_file *m = file->private_data;
3256 struct drm_device *dev = m->private;
3257
3258 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3259}
3260
3261static const struct file_operations i915_pri_wm_latency_fops = {
3262 .owner = THIS_MODULE,
3263 .open = pri_wm_latency_open,
3264 .read = seq_read,
3265 .llseek = seq_lseek,
3266 .release = single_release,
3267 .write = pri_wm_latency_write
3268};
3269
3270static const struct file_operations i915_spr_wm_latency_fops = {
3271 .owner = THIS_MODULE,
3272 .open = spr_wm_latency_open,
3273 .read = seq_read,
3274 .llseek = seq_lseek,
3275 .release = single_release,
3276 .write = spr_wm_latency_write
3277};
3278
3279static const struct file_operations i915_cur_wm_latency_fops = {
3280 .owner = THIS_MODULE,
3281 .open = cur_wm_latency_open,
3282 .read = seq_read,
3283 .llseek = seq_lseek,
3284 .release = single_release,
3285 .write = cur_wm_latency_write
3286};
3287
Kees Cook647416f2013-03-10 14:10:06 -07003288static int
3289i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003290{
Kees Cook647416f2013-03-10 14:10:06 -07003291 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003292 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003293
Kees Cook647416f2013-03-10 14:10:06 -07003294 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003295
Kees Cook647416f2013-03-10 14:10:06 -07003296 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003297}
3298
Kees Cook647416f2013-03-10 14:10:06 -07003299static int
3300i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003301{
Kees Cook647416f2013-03-10 14:10:06 -07003302 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003303 struct drm_i915_private *dev_priv = dev->dev_private;
3304
3305 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003306
Mika Kuoppala58174462014-02-25 17:11:26 +02003307 i915_handle_error(dev, val,
3308 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003309
3310 intel_runtime_pm_put(dev_priv);
3311
Kees Cook647416f2013-03-10 14:10:06 -07003312 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003313}
3314
Kees Cook647416f2013-03-10 14:10:06 -07003315DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3316 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003317 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003318
Kees Cook647416f2013-03-10 14:10:06 -07003319static int
3320i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003321{
Kees Cook647416f2013-03-10 14:10:06 -07003322 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003323 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003324
Kees Cook647416f2013-03-10 14:10:06 -07003325 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003326
Kees Cook647416f2013-03-10 14:10:06 -07003327 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003328}
3329
Kees Cook647416f2013-03-10 14:10:06 -07003330static int
3331i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003332{
Kees Cook647416f2013-03-10 14:10:06 -07003333 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003334 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003335 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003336
Kees Cook647416f2013-03-10 14:10:06 -07003337 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003338
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003339 ret = mutex_lock_interruptible(&dev->struct_mutex);
3340 if (ret)
3341 return ret;
3342
Daniel Vetter99584db2012-11-14 17:14:04 +01003343 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003344 mutex_unlock(&dev->struct_mutex);
3345
Kees Cook647416f2013-03-10 14:10:06 -07003346 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003347}
3348
Kees Cook647416f2013-03-10 14:10:06 -07003349DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3350 i915_ring_stop_get, i915_ring_stop_set,
3351 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003352
Chris Wilson094f9a52013-09-25 17:34:55 +01003353static int
3354i915_ring_missed_irq_get(void *data, u64 *val)
3355{
3356 struct drm_device *dev = data;
3357 struct drm_i915_private *dev_priv = dev->dev_private;
3358
3359 *val = dev_priv->gpu_error.missed_irq_rings;
3360 return 0;
3361}
3362
3363static int
3364i915_ring_missed_irq_set(void *data, u64 val)
3365{
3366 struct drm_device *dev = data;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 int ret;
3369
3370 /* Lock against concurrent debugfs callers */
3371 ret = mutex_lock_interruptible(&dev->struct_mutex);
3372 if (ret)
3373 return ret;
3374 dev_priv->gpu_error.missed_irq_rings = val;
3375 mutex_unlock(&dev->struct_mutex);
3376
3377 return 0;
3378}
3379
3380DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3381 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3382 "0x%08llx\n");
3383
3384static int
3385i915_ring_test_irq_get(void *data, u64 *val)
3386{
3387 struct drm_device *dev = data;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389
3390 *val = dev_priv->gpu_error.test_irq_rings;
3391
3392 return 0;
3393}
3394
3395static int
3396i915_ring_test_irq_set(void *data, u64 val)
3397{
3398 struct drm_device *dev = data;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 int ret;
3401
3402 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3403
3404 /* Lock against concurrent debugfs callers */
3405 ret = mutex_lock_interruptible(&dev->struct_mutex);
3406 if (ret)
3407 return ret;
3408
3409 dev_priv->gpu_error.test_irq_rings = val;
3410 mutex_unlock(&dev->struct_mutex);
3411
3412 return 0;
3413}
3414
3415DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3416 i915_ring_test_irq_get, i915_ring_test_irq_set,
3417 "0x%08llx\n");
3418
Chris Wilsondd624af2013-01-15 12:39:35 +00003419#define DROP_UNBOUND 0x1
3420#define DROP_BOUND 0x2
3421#define DROP_RETIRE 0x4
3422#define DROP_ACTIVE 0x8
3423#define DROP_ALL (DROP_UNBOUND | \
3424 DROP_BOUND | \
3425 DROP_RETIRE | \
3426 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003427static int
3428i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003429{
Kees Cook647416f2013-03-10 14:10:06 -07003430 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003431
Kees Cook647416f2013-03-10 14:10:06 -07003432 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003433}
3434
Kees Cook647416f2013-03-10 14:10:06 -07003435static int
3436i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003437{
Kees Cook647416f2013-03-10 14:10:06 -07003438 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003439 struct drm_i915_private *dev_priv = dev->dev_private;
3440 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003441 struct i915_address_space *vm;
3442 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003443 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003444
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003445 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003446
3447 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3448 * on ioctls on -EAGAIN. */
3449 ret = mutex_lock_interruptible(&dev->struct_mutex);
3450 if (ret)
3451 return ret;
3452
3453 if (val & DROP_ACTIVE) {
3454 ret = i915_gpu_idle(dev);
3455 if (ret)
3456 goto unlock;
3457 }
3458
3459 if (val & (DROP_RETIRE | DROP_ACTIVE))
3460 i915_gem_retire_requests(dev);
3461
3462 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003463 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3464 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3465 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003466 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003467 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003468
Ben Widawskyca191b12013-07-31 17:00:14 -07003469 ret = i915_vma_unbind(vma);
3470 if (ret)
3471 goto unlock;
3472 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003473 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003474 }
3475
3476 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003477 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3478 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003479 if (obj->pages_pin_count == 0) {
3480 ret = i915_gem_object_put_pages(obj);
3481 if (ret)
3482 goto unlock;
3483 }
3484 }
3485
3486unlock:
3487 mutex_unlock(&dev->struct_mutex);
3488
Kees Cook647416f2013-03-10 14:10:06 -07003489 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003490}
3491
Kees Cook647416f2013-03-10 14:10:06 -07003492DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3493 i915_drop_caches_get, i915_drop_caches_set,
3494 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003495
Kees Cook647416f2013-03-10 14:10:06 -07003496static int
3497i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003498{
Kees Cook647416f2013-03-10 14:10:06 -07003499 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003500 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003501 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003502
3503 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3504 return -ENODEV;
3505
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003506 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3507
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003508 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003509 if (ret)
3510 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003511
Jesse Barnes0a073b82013-04-17 15:54:58 -07003512 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003513 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003514 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003515 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003516 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003517
Kees Cook647416f2013-03-10 14:10:06 -07003518 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003519}
3520
Kees Cook647416f2013-03-10 14:10:06 -07003521static int
3522i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003523{
Kees Cook647416f2013-03-10 14:10:06 -07003524 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003525 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003526 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003527 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003528
3529 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3530 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003531
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003532 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3533
Kees Cook647416f2013-03-10 14:10:06 -07003534 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003535
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003536 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003537 if (ret)
3538 return ret;
3539
Jesse Barnes358733e2011-07-27 11:53:01 -07003540 /*
3541 * Turbo will still be enabled, but won't go above the set value.
3542 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003543 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003544 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003545
3546 hw_max = valleyview_rps_max_freq(dev_priv);
3547 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003548 } else {
3549 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003550
3551 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003552 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003553 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003554 }
3555
Ben Widawskyb39fb292014-03-19 18:31:11 -07003556 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003557 mutex_unlock(&dev_priv->rps.hw_lock);
3558 return -EINVAL;
3559 }
3560
Ben Widawskyb39fb292014-03-19 18:31:11 -07003561 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003562
3563 if (IS_VALLEYVIEW(dev))
3564 valleyview_set_rps(dev, val);
3565 else
3566 gen6_set_rps(dev, val);
3567
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003568 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003569
Kees Cook647416f2013-03-10 14:10:06 -07003570 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003571}
3572
Kees Cook647416f2013-03-10 14:10:06 -07003573DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3574 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003575 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003576
Kees Cook647416f2013-03-10 14:10:06 -07003577static int
3578i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003579{
Kees Cook647416f2013-03-10 14:10:06 -07003580 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003581 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003582 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003583
3584 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3585 return -ENODEV;
3586
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003587 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3588
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003589 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003590 if (ret)
3591 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003592
Jesse Barnes0a073b82013-04-17 15:54:58 -07003593 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003594 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003595 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003596 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003597 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003598
Kees Cook647416f2013-03-10 14:10:06 -07003599 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003600}
3601
Kees Cook647416f2013-03-10 14:10:06 -07003602static int
3603i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003604{
Kees Cook647416f2013-03-10 14:10:06 -07003605 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003606 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003607 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003608 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003609
3610 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3611 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003612
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003613 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3614
Kees Cook647416f2013-03-10 14:10:06 -07003615 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003616
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003617 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003618 if (ret)
3619 return ret;
3620
Jesse Barnes1523c312012-05-25 12:34:54 -07003621 /*
3622 * Turbo will still be enabled, but won't go below the set value.
3623 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003624 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003625 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003626
3627 hw_max = valleyview_rps_max_freq(dev_priv);
3628 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003629 } else {
3630 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003631
3632 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003633 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003634 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003635 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003636
Ben Widawskyb39fb292014-03-19 18:31:11 -07003637 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003638 mutex_unlock(&dev_priv->rps.hw_lock);
3639 return -EINVAL;
3640 }
3641
Ben Widawskyb39fb292014-03-19 18:31:11 -07003642 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003643
3644 if (IS_VALLEYVIEW(dev))
3645 valleyview_set_rps(dev, val);
3646 else
3647 gen6_set_rps(dev, val);
3648
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003649 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003650
Kees Cook647416f2013-03-10 14:10:06 -07003651 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003652}
3653
Kees Cook647416f2013-03-10 14:10:06 -07003654DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3655 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003656 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003657
Kees Cook647416f2013-03-10 14:10:06 -07003658static int
3659i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003660{
Kees Cook647416f2013-03-10 14:10:06 -07003661 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003662 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003663 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003664 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003665
Daniel Vetter004777c2012-08-09 15:07:01 +02003666 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3667 return -ENODEV;
3668
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003669 ret = mutex_lock_interruptible(&dev->struct_mutex);
3670 if (ret)
3671 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003672 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003673
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003674 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003675
3676 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003677 mutex_unlock(&dev_priv->dev->struct_mutex);
3678
Kees Cook647416f2013-03-10 14:10:06 -07003679 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003680
Kees Cook647416f2013-03-10 14:10:06 -07003681 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003682}
3683
Kees Cook647416f2013-03-10 14:10:06 -07003684static int
3685i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003686{
Kees Cook647416f2013-03-10 14:10:06 -07003687 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003689 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003690
Daniel Vetter004777c2012-08-09 15:07:01 +02003691 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3692 return -ENODEV;
3693
Kees Cook647416f2013-03-10 14:10:06 -07003694 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003695 return -EINVAL;
3696
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003697 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003698 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003699
3700 /* Update the cache sharing policy here as well */
3701 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3702 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3703 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3704 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3705
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003706 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003707 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003708}
3709
Kees Cook647416f2013-03-10 14:10:06 -07003710DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3711 i915_cache_sharing_get, i915_cache_sharing_set,
3712 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003713
Ben Widawsky6d794d42011-04-25 11:25:56 -07003714static int i915_forcewake_open(struct inode *inode, struct file *file)
3715{
3716 struct drm_device *dev = inode->i_private;
3717 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003718
Daniel Vetter075edca2012-01-24 09:44:28 +01003719 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003720 return 0;
3721
Deepak Sc8d9a592013-11-23 14:55:42 +05303722 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003723
3724 return 0;
3725}
3726
Ben Widawskyc43b5632012-04-16 14:07:40 -07003727static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003728{
3729 struct drm_device *dev = inode->i_private;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
3731
Daniel Vetter075edca2012-01-24 09:44:28 +01003732 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003733 return 0;
3734
Deepak Sc8d9a592013-11-23 14:55:42 +05303735 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003736
3737 return 0;
3738}
3739
3740static const struct file_operations i915_forcewake_fops = {
3741 .owner = THIS_MODULE,
3742 .open = i915_forcewake_open,
3743 .release = i915_forcewake_release,
3744};
3745
3746static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3747{
3748 struct drm_device *dev = minor->dev;
3749 struct dentry *ent;
3750
3751 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003752 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003753 root, dev,
3754 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003755 if (!ent)
3756 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003757
Ben Widawsky8eb57292011-05-11 15:10:58 -07003758 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003759}
3760
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003761static int i915_debugfs_create(struct dentry *root,
3762 struct drm_minor *minor,
3763 const char *name,
3764 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003765{
3766 struct drm_device *dev = minor->dev;
3767 struct dentry *ent;
3768
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003769 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003770 S_IRUGO | S_IWUSR,
3771 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003772 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003773 if (!ent)
3774 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003775
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003776 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003777}
3778
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003779static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003780 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003781 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003782 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003783 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003784 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003785 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003786 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003787 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003788 {"i915_gem_request", i915_gem_request_info, 0},
3789 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003790 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003791 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003792 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3793 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3794 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003795 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003796 {"i915_rstdby_delays", i915_rstdby_delays, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05303797 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003798 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3799 {"i915_inttoext_table", i915_inttoext_table, 0},
3800 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003801 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003802 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003803 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003804 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003805 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003806 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003807 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003808 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003809 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003810 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003811 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003812 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003813 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003814 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003815 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003816 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003817 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003818 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003819 {"i915_display_info", i915_display_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003820};
Ben Gamari27c202a2009-07-01 22:26:52 -04003821#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003822
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003823static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003824 const char *name;
3825 const struct file_operations *fops;
3826} i915_debugfs_files[] = {
3827 {"i915_wedged", &i915_wedged_fops},
3828 {"i915_max_freq", &i915_max_freq_fops},
3829 {"i915_min_freq", &i915_min_freq_fops},
3830 {"i915_cache_sharing", &i915_cache_sharing_fops},
3831 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003832 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3833 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003834 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3835 {"i915_error_state", &i915_error_state_fops},
3836 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003837 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003838 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3839 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3840 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003841};
3842
Damien Lespiau07144422013-10-15 18:55:40 +01003843void intel_display_crc_init(struct drm_device *dev)
3844{
3845 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003846 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003847
Daniel Vetterb3783602013-11-14 11:30:42 +01003848 for_each_pipe(pipe) {
3849 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003850
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003851 pipe_crc->opened = false;
3852 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003853 init_waitqueue_head(&pipe_crc->wq);
3854 }
3855}
3856
Ben Gamari27c202a2009-07-01 22:26:52 -04003857int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003858{
Daniel Vetter34b96742013-07-04 20:49:44 +02003859 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003860
Ben Widawsky6d794d42011-04-25 11:25:56 -07003861 ret = i915_forcewake_create(minor->debugfs_root, minor);
3862 if (ret)
3863 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003864
Damien Lespiau07144422013-10-15 18:55:40 +01003865 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3866 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3867 if (ret)
3868 return ret;
3869 }
3870
Daniel Vetter34b96742013-07-04 20:49:44 +02003871 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3872 ret = i915_debugfs_create(minor->debugfs_root, minor,
3873 i915_debugfs_files[i].name,
3874 i915_debugfs_files[i].fops);
3875 if (ret)
3876 return ret;
3877 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003878
Ben Gamari27c202a2009-07-01 22:26:52 -04003879 return drm_debugfs_create_files(i915_debugfs_list,
3880 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003881 minor->debugfs_root, minor);
3882}
3883
Ben Gamari27c202a2009-07-01 22:26:52 -04003884void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003885{
Daniel Vetter34b96742013-07-04 20:49:44 +02003886 int i;
3887
Ben Gamari27c202a2009-07-01 22:26:52 -04003888 drm_debugfs_remove_files(i915_debugfs_list,
3889 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003890
Ben Widawsky6d794d42011-04-25 11:25:56 -07003891 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3892 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003893
Daniel Vettere309a992013-10-16 22:55:51 +02003894 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003895 struct drm_info_list *info_list =
3896 (struct drm_info_list *)&i915_pipe_crc_data[i];
3897
3898 drm_debugfs_remove_files(info_list, 1, minor);
3899 }
3900
Daniel Vetter34b96742013-07-04 20:49:44 +02003901 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3902 struct drm_info_list *info_list =
3903 (struct drm_info_list *) i915_debugfs_files[i].fops;
3904
3905 drm_debugfs_remove_files(info_list, 1, minor);
3906 }
Ben Gamari20172632009-02-17 20:08:50 -05003907}