blob: 2cfdee8811c472beda390c262b7dcd275451027b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Chris Wilson0f8c6d72010-11-01 12:38:44 +000038struct change_domains {
39 uint32_t invalidate_domains;
40 uint32_t flush_domains;
41 uint32_t flush_rings;
42};
43
Chris Wilson05394f32010-11-08 19:18:58 +000044static int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +000045 struct intel_ring_buffer *pipelined);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
47static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
48static int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +000049 bool write);
Chris Wilson05394f32010-11-08 19:18:58 +000050static int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -080051 uint64_t offset,
52 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000053static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
54static int i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +010055 bool interruptible);
Chris Wilson05394f32010-11-08 19:18:58 +000056static int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Chris Wilsona00b10c2010-09-24 21:15:47 +010057 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +010058 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000059static void i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj);
60static int i915_gem_phys_pwrite(struct drm_device *dev,
61 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100062 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000063 struct drm_file *file);
64static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070065
Chris Wilson17250b72010-10-28 12:51:39 +010066static int i915_gem_inactive_shrink(struct shrinker *shrinker,
67 int nr_to_scan,
68 gfp_t gfp_mask);
69
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +010087 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +010088{
89 dev_priv->mm.gtt_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +010090 dev_priv->mm.gtt_memory += obj->gtt_space->size;
91 if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
Daniel Vetterfb7d5162010-10-01 22:05:20 +020092 dev_priv->mm.mappable_gtt_used +=
Chris Wilsona00b10c2010-09-24 21:15:47 +010093 min_t(size_t, obj->gtt_space->size,
94 dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
Daniel Vetterfb7d5162010-10-01 22:05:20 +020095 }
Daniel Vetter93a37f22010-11-05 20:24:53 +010096 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson73aa8082010-09-30 11:46:12 +010097}
98
99static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100100 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100101{
102 dev_priv->mm.gtt_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100103 dev_priv->mm.gtt_memory -= obj->gtt_space->size;
104 if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200105 dev_priv->mm.mappable_gtt_used -=
Chris Wilsona00b10c2010-09-24 21:15:47 +0100106 min_t(size_t, obj->gtt_space->size,
107 dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200108 }
Daniel Vetter93a37f22010-11-05 20:24:53 +0100109 list_del_init(&obj->gtt_list);
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200110}
111
112/**
113 * Update the mappable working set counters. Call _only_ when there is a change
114 * in one of (pin|fault)_mappable and update *_mappable _before_ calling.
115 * @mappable: new state the changed mappable flag (either pin_ or fault_).
116 */
117static void
118i915_gem_info_update_mappable(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100119 struct drm_i915_gem_object *obj,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200120 bool mappable)
121{
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200122 if (mappable) {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100123 if (obj->pin_mappable && obj->fault_mappable)
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200124 /* Combined state was already mappable. */
125 return;
126 dev_priv->mm.gtt_mappable_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100127 dev_priv->mm.gtt_mappable_memory += obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200128 } else {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100129 if (obj->pin_mappable || obj->fault_mappable)
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200130 /* Combined state still mappable. */
131 return;
132 dev_priv->mm.gtt_mappable_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100133 dev_priv->mm.gtt_mappable_memory -= obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200134 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100135}
136
137static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100138 struct drm_i915_gem_object *obj,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200139 bool mappable)
Chris Wilson73aa8082010-09-30 11:46:12 +0100140{
141 dev_priv->mm.pin_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100142 dev_priv->mm.pin_memory += obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200143 if (mappable) {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100144 obj->pin_mappable = true;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200145 i915_gem_info_update_mappable(dev_priv, obj, true);
146 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100147}
148
149static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100150 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100151{
152 dev_priv->mm.pin_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100153 dev_priv->mm.pin_memory -= obj->gtt_space->size;
154 if (obj->pin_mappable) {
155 obj->pin_mappable = false;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200156 i915_gem_info_update_mappable(dev_priv, obj, false);
157 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100158}
159
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100160int
161i915_gem_check_is_wedged(struct drm_device *dev)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164 struct completion *x = &dev_priv->error_completion;
165 unsigned long flags;
166 int ret;
167
168 if (!atomic_read(&dev_priv->mm.wedged))
169 return 0;
170
171 ret = wait_for_completion_interruptible(x);
172 if (ret)
173 return ret;
174
175 /* Success, we reset the GPU! */
176 if (!atomic_read(&dev_priv->mm.wedged))
177 return 0;
178
179 /* GPU is hung, bump the completion count to account for
180 * the token we just consumed so that we never hit zero and
181 * end up waiting upon a subsequent completion event that
182 * will never happen.
183 */
184 spin_lock_irqsave(&x->wait.lock, flags);
185 x->done++;
186 spin_unlock_irqrestore(&x->wait.lock, flags);
187 return -EIO;
188}
189
Chris Wilson76c1dec2010-09-25 11:22:51 +0100190static int i915_mutex_lock_interruptible(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 int ret;
194
195 ret = i915_gem_check_is_wedged(dev);
196 if (ret)
197 return ret;
198
199 ret = mutex_lock_interruptible(&dev->struct_mutex);
200 if (ret)
201 return ret;
202
203 if (atomic_read(&dev_priv->mm.wedged)) {
204 mutex_unlock(&dev->struct_mutex);
205 return -EAGAIN;
206 }
207
Chris Wilson23bc5982010-09-29 16:10:57 +0100208 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100209 return 0;
210}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100211
Chris Wilson7d1c4802010-08-07 21:45:03 +0100212static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000213i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100214{
Chris Wilson05394f32010-11-08 19:18:58 +0000215 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100216}
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218int i915_gem_do_init(struct drm_device *dev,
219 unsigned long start,
Daniel Vetter53984632010-09-22 23:44:24 +0200220 unsigned long mappable_end,
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 unsigned long end)
222{
223 drm_i915_private_t *dev_priv = dev->dev_private;
224
225 if (start >= end ||
226 (start & (PAGE_SIZE - 1)) != 0 ||
227 (end & (PAGE_SIZE - 1)) != 0) {
228 return -EINVAL;
229 }
230
231 drm_mm_init(&dev_priv->mm.gtt_space, start,
232 end - start);
233
Chris Wilson73aa8082010-09-30 11:46:12 +0100234 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200235 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Daniel Vetter53984632010-09-22 23:44:24 +0200236 dev_priv->mm.gtt_mappable_end = mappable_end;
Jesse Barnes79e53942008-11-07 14:24:08 -0800237
238 return 0;
239}
Keith Packard6dbe2772008-10-14 21:41:13 -0700240
Eric Anholt673a3942008-07-30 12:06:12 -0700241int
242i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700244{
Eric Anholt673a3942008-07-30 12:06:12 -0700245 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800246 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700247
248 mutex_lock(&dev->struct_mutex);
Daniel Vetter53984632010-09-22 23:44:24 +0200249 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700250 mutex_unlock(&dev->struct_mutex);
251
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700253}
254
Eric Anholt5a125c32008-10-22 21:40:13 -0700255int
256i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000257 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700258{
Chris Wilson73aa8082010-09-30 11:46:12 +0100259 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700260 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700261
262 if (!(dev->driver->driver_features & DRIVER_GEM))
263 return -ENODEV;
264
Chris Wilson73aa8082010-09-30 11:46:12 +0100265 mutex_lock(&dev->struct_mutex);
266 args->aper_size = dev_priv->mm.gtt_total;
267 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
268 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700269
270 return 0;
271}
272
Eric Anholt673a3942008-07-30 12:06:12 -0700273
274/**
275 * Creates a new mm object and returns a handle to it.
276 */
277int
278i915_gem_create_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000279 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700280{
281 struct drm_i915_gem_create *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000282 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300283 int ret;
284 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700285
286 args->size = roundup(args->size, PAGE_SIZE);
287
288 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000289 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700290 if (obj == NULL)
291 return -ENOMEM;
292
Chris Wilson05394f32010-11-08 19:18:58 +0000293 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100294 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000295 drm_gem_object_release(&obj->base);
296 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100297 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700298 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100299 }
300
Chris Wilson202f2fe2010-10-14 13:20:40 +0100301 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000302 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100303 trace_i915_gem_object_create(obj);
304
Eric Anholt673a3942008-07-30 12:06:12 -0700305 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700306 return 0;
307}
308
Chris Wilson05394f32010-11-08 19:18:58 +0000309static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700310{
Chris Wilson05394f32010-11-08 19:18:58 +0000311 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700312
313 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000314 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700315}
316
Chris Wilson99a03df2010-05-27 14:15:34 +0100317static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700318slow_shmem_copy(struct page *dst_page,
319 int dst_offset,
320 struct page *src_page,
321 int src_offset,
322 int length)
323{
324 char *dst_vaddr, *src_vaddr;
325
Chris Wilson99a03df2010-05-27 14:15:34 +0100326 dst_vaddr = kmap(dst_page);
327 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700328
329 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
330
Chris Wilson99a03df2010-05-27 14:15:34 +0100331 kunmap(src_page);
332 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700333}
334
Chris Wilson99a03df2010-05-27 14:15:34 +0100335static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700336slow_shmem_bit17_copy(struct page *gpu_page,
337 int gpu_offset,
338 struct page *cpu_page,
339 int cpu_offset,
340 int length,
341 int is_read)
342{
343 char *gpu_vaddr, *cpu_vaddr;
344
345 /* Use the unswizzled path if this page isn't affected. */
346 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
347 if (is_read)
348 return slow_shmem_copy(cpu_page, cpu_offset,
349 gpu_page, gpu_offset, length);
350 else
351 return slow_shmem_copy(gpu_page, gpu_offset,
352 cpu_page, cpu_offset, length);
353 }
354
Chris Wilson99a03df2010-05-27 14:15:34 +0100355 gpu_vaddr = kmap(gpu_page);
356 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700357
358 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
359 * XORing with the other bits (A9 for Y, A9 and A10 for X)
360 */
361 while (length > 0) {
362 int cacheline_end = ALIGN(gpu_offset + 1, 64);
363 int this_length = min(cacheline_end - gpu_offset, length);
364 int swizzled_gpu_offset = gpu_offset ^ 64;
365
366 if (is_read) {
367 memcpy(cpu_vaddr + cpu_offset,
368 gpu_vaddr + swizzled_gpu_offset,
369 this_length);
370 } else {
371 memcpy(gpu_vaddr + swizzled_gpu_offset,
372 cpu_vaddr + cpu_offset,
373 this_length);
374 }
375 cpu_offset += this_length;
376 gpu_offset += this_length;
377 length -= this_length;
378 }
379
Chris Wilson99a03df2010-05-27 14:15:34 +0100380 kunmap(cpu_page);
381 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700382}
383
Eric Anholt673a3942008-07-30 12:06:12 -0700384/**
Eric Anholteb014592009-03-10 11:44:52 -0700385 * This is the fast shmem pread path, which attempts to copy_from_user directly
386 * from the backing pages of the object to the user's address space. On a
387 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
388 */
389static int
Chris Wilson05394f32010-11-08 19:18:58 +0000390i915_gem_shmem_pread_fast(struct drm_device *dev,
391 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700392 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000393 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700394{
Chris Wilson05394f32010-11-08 19:18:58 +0000395 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700396 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100397 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700398 char __user *user_data;
399 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700400
401 user_data = (char __user *) (uintptr_t) args->data_ptr;
402 remain = args->size;
403
Eric Anholteb014592009-03-10 11:44:52 -0700404 offset = args->offset;
405
406 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100407 struct page *page;
408 char *vaddr;
409 int ret;
410
Eric Anholteb014592009-03-10 11:44:52 -0700411 /* Operation in this page
412 *
Eric Anholteb014592009-03-10 11:44:52 -0700413 * page_offset = offset within page
414 * page_length = bytes to copy for this page
415 */
Eric Anholteb014592009-03-10 11:44:52 -0700416 page_offset = offset & (PAGE_SIZE-1);
417 page_length = remain;
418 if ((page_offset + remain) > PAGE_SIZE)
419 page_length = PAGE_SIZE - page_offset;
420
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
422 GFP_HIGHUSER | __GFP_RECLAIMABLE);
423 if (IS_ERR(page))
424 return PTR_ERR(page);
425
426 vaddr = kmap_atomic(page);
427 ret = __copy_to_user_inatomic(user_data,
428 vaddr + page_offset,
429 page_length);
430 kunmap_atomic(vaddr);
431
432 mark_page_accessed(page);
433 page_cache_release(page);
434 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100435 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700436
437 remain -= page_length;
438 user_data += page_length;
439 offset += page_length;
440 }
441
Chris Wilson4f27b752010-10-14 15:26:45 +0100442 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700443}
444
445/**
446 * This is the fallback shmem pread path, which allocates temporary storage
447 * in kernel space to copy_to_user into outside of the struct_mutex, so we
448 * can copy out of the object's backing pages while holding the struct mutex
449 * and not take page faults.
450 */
451static int
Chris Wilson05394f32010-11-08 19:18:58 +0000452i915_gem_shmem_pread_slow(struct drm_device *dev,
453 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700454 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000455 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700456{
Chris Wilson05394f32010-11-08 19:18:58 +0000457 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700458 struct mm_struct *mm = current->mm;
459 struct page **user_pages;
460 ssize_t remain;
461 loff_t offset, pinned_pages, i;
462 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100463 int shmem_page_offset;
464 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700465 int page_length;
466 int ret;
467 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700468 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700469
470 remain = args->size;
471
472 /* Pin the user pages containing the data. We can't fault while
473 * holding the struct mutex, yet we want to hold it while
474 * dereferencing the user data.
475 */
476 first_data_page = data_ptr / PAGE_SIZE;
477 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
478 num_pages = last_data_page - first_data_page + 1;
479
Chris Wilson4f27b752010-10-14 15:26:45 +0100480 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700481 if (user_pages == NULL)
482 return -ENOMEM;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700485 down_read(&mm->mmap_sem);
486 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700487 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700488 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100489 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700490 if (pinned_pages < num_pages) {
491 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495 ret = i915_gem_object_set_cpu_read_domain_range(obj,
496 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700497 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100498 if (ret)
499 goto out;
500
501 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700502
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset = args->offset;
504
505 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100506 struct page *page;
507
Eric Anholteb014592009-03-10 11:44:52 -0700508 /* Operation in this page
509 *
Eric Anholteb014592009-03-10 11:44:52 -0700510 * shmem_page_offset = offset within page in shmem file
511 * data_page_index = page number in get_user_pages return
512 * data_page_offset = offset with data_page_index page.
513 * page_length = bytes to copy for this page
514 */
Eric Anholteb014592009-03-10 11:44:52 -0700515 shmem_page_offset = offset & ~PAGE_MASK;
516 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
517 data_page_offset = data_ptr & ~PAGE_MASK;
518
519 page_length = remain;
520 if ((shmem_page_offset + page_length) > PAGE_SIZE)
521 page_length = PAGE_SIZE - shmem_page_offset;
522 if ((data_page_offset + page_length) > PAGE_SIZE)
523 page_length = PAGE_SIZE - data_page_offset;
524
Chris Wilsone5281cc2010-10-28 13:45:36 +0100525 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
526 GFP_HIGHUSER | __GFP_RECLAIMABLE);
527 if (IS_ERR(page))
528 return PTR_ERR(page);
529
Eric Anholt280b7132009-03-12 16:56:27 -0700530 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100531 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700532 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100533 user_pages[data_page_index],
534 data_page_offset,
535 page_length,
536 1);
537 } else {
538 slow_shmem_copy(user_pages[data_page_index],
539 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100540 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100541 shmem_page_offset,
542 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700543 }
Eric Anholteb014592009-03-10 11:44:52 -0700544
Chris Wilsone5281cc2010-10-28 13:45:36 +0100545 mark_page_accessed(page);
546 page_cache_release(page);
547
Eric Anholteb014592009-03-10 11:44:52 -0700548 remain -= page_length;
549 data_ptr += page_length;
550 offset += page_length;
551 }
552
Chris Wilson4f27b752010-10-14 15:26:45 +0100553out:
Eric Anholteb014592009-03-10 11:44:52 -0700554 for (i = 0; i < pinned_pages; i++) {
555 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100556 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700557 page_cache_release(user_pages[i]);
558 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700559 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700560
561 return ret;
562}
563
Eric Anholt673a3942008-07-30 12:06:12 -0700564/**
565 * Reads data from the object referenced by handle.
566 *
567 * On error, the contents of *data are undefined.
568 */
569int
570i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700572{
573 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100575 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700576
Chris Wilson51311d02010-11-17 09:10:42 +0000577 if (args->size == 0)
578 return 0;
579
580 if (!access_ok(VERIFY_WRITE,
581 (char __user *)(uintptr_t)args->data_ptr,
582 args->size))
583 return -EFAULT;
584
585 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
586 args->size);
587 if (ret)
588 return -EFAULT;
589
Chris Wilson4f27b752010-10-14 15:26:45 +0100590 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100591 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100592 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700593
Chris Wilson05394f32010-11-08 19:18:58 +0000594 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100595 if (obj == NULL) {
596 ret = -ENOENT;
597 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100598 }
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Chris Wilson7dcd2492010-09-26 20:21:44 +0100600 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000601 if (args->offset > obj->base.size ||
602 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100603 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100604 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100605 }
606
Chris Wilson4f27b752010-10-14 15:26:45 +0100607 ret = i915_gem_object_set_cpu_read_domain_range(obj,
608 args->offset,
609 args->size);
610 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100611 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100612
613 ret = -EFAULT;
614 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000615 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100616 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000617 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Chris Wilson35b62a82010-09-26 20:23:38 +0100619out:
Chris Wilson05394f32010-11-08 19:18:58 +0000620 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100621unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100622 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700623 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700624}
625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626/* This is the fast write path which cannot handle
627 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700628 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630static inline int
631fast_user_write(struct io_mapping *mapping,
632 loff_t page_base, int page_offset,
633 char __user *user_data,
634 int length)
635{
636 char *vaddr_atomic;
637 unsigned long unwritten;
638
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700639 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
641 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700642 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100643 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700644}
645
646/* Here's the write path which can sleep for
647 * page faults
648 */
649
Chris Wilsonab34c222010-05-27 14:15:35 +0100650static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651slow_kernel_write(struct io_mapping *mapping,
652 loff_t gtt_base, int gtt_offset,
653 struct page *user_page, int user_offset,
654 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700655{
Chris Wilsonab34c222010-05-27 14:15:35 +0100656 char __iomem *dst_vaddr;
657 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700658
Chris Wilsonab34c222010-05-27 14:15:35 +0100659 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
660 src_vaddr = kmap(user_page);
661
662 memcpy_toio(dst_vaddr + gtt_offset,
663 src_vaddr + user_offset,
664 length);
665
666 kunmap(user_page);
667 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700668}
669
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670/**
671 * This is the fast pwrite path, where we copy the data directly from the
672 * user into the GTT, uncached.
673 */
Eric Anholt673a3942008-07-30 12:06:12 -0700674static int
Chris Wilson05394f32010-11-08 19:18:58 +0000675i915_gem_gtt_pwrite_fast(struct drm_device *dev,
676 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000678 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700679{
Keith Packard0839ccb2008-10-30 19:38:48 -0700680 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700681 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700682 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700683 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700684 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
686 user_data = (char __user *) (uintptr_t) args->data_ptr;
687 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700688
Chris Wilson05394f32010-11-08 19:18:58 +0000689 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 while (remain > 0) {
692 /* Operation in this page
693 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700694 * page_base = page offset within aperture
695 * page_offset = offset within page
696 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700697 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700698 page_base = (offset & ~(PAGE_SIZE-1));
699 page_offset = offset & (PAGE_SIZE-1);
700 page_length = remain;
701 if ((page_offset + remain) > PAGE_SIZE)
702 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Keith Packard0839ccb2008-10-30 19:38:48 -0700704 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705 * source page isn't available. Return the error and we'll
706 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700707 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100708 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
709 page_offset, user_data, page_length))
710
711 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713 remain -= page_length;
714 user_data += page_length;
715 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700716 }
Eric Anholt673a3942008-07-30 12:06:12 -0700717
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100718 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700719}
720
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721/**
722 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
723 * the memory and maps it using kmap_atomic for copying.
724 *
725 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
726 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
727 */
Eric Anholt3043c602008-10-02 12:24:47 -0700728static int
Chris Wilson05394f32010-11-08 19:18:58 +0000729i915_gem_gtt_pwrite_slow(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000732 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700733{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 drm_i915_private_t *dev_priv = dev->dev_private;
735 ssize_t remain;
736 loff_t gtt_page_base, offset;
737 loff_t first_data_page, last_data_page, num_pages;
738 loff_t pinned_pages, i;
739 struct page **user_pages;
740 struct mm_struct *mm = current->mm;
741 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700743 uint64_t data_ptr = args->data_ptr;
744
745 remain = args->size;
746
747 /* Pin the user pages containing the data. We can't fault while
748 * holding the struct mutex, and all of the pwrite implementations
749 * want to hold it while dereferencing the user data.
750 */
751 first_data_page = data_ptr / PAGE_SIZE;
752 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
753 num_pages = last_data_page - first_data_page + 1;
754
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756 if (user_pages == NULL)
757 return -ENOMEM;
758
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100759 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 down_read(&mm->mmap_sem);
761 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
762 num_pages, 0, 0, user_pages, NULL);
763 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100764 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 if (pinned_pages < num_pages) {
766 ret = -EFAULT;
767 goto out_unpin_pages;
768 }
769
Eric Anholt3de09aa2009-03-09 09:42:23 -0700770 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
771 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100772 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773
Chris Wilson05394f32010-11-08 19:18:58 +0000774 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775
776 while (remain > 0) {
777 /* Operation in this page
778 *
779 * gtt_page_base = page offset within aperture
780 * gtt_page_offset = offset within page in aperture
781 * data_page_index = page number in get_user_pages return
782 * data_page_offset = offset with data_page_index page.
783 * page_length = bytes to copy for this page
784 */
785 gtt_page_base = offset & PAGE_MASK;
786 gtt_page_offset = offset & ~PAGE_MASK;
787 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
788 data_page_offset = data_ptr & ~PAGE_MASK;
789
790 page_length = remain;
791 if ((gtt_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - gtt_page_offset;
793 if ((data_page_offset + page_length) > PAGE_SIZE)
794 page_length = PAGE_SIZE - data_page_offset;
795
Chris Wilsonab34c222010-05-27 14:15:35 +0100796 slow_kernel_write(dev_priv->mm.gtt_mapping,
797 gtt_page_base, gtt_page_offset,
798 user_pages[data_page_index],
799 data_page_offset,
800 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700801
802 remain -= page_length;
803 offset += page_length;
804 data_ptr += page_length;
805 }
806
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807out_unpin_pages:
808 for (i = 0; i < pinned_pages; i++)
809 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700810 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811
812 return ret;
813}
814
Eric Anholt40123c12009-03-09 13:42:30 -0700815/**
816 * This is the fast shmem pwrite path, which attempts to directly
817 * copy_from_user into the kmapped pages backing the object.
818 */
Eric Anholt673a3942008-07-30 12:06:12 -0700819static int
Chris Wilson05394f32010-11-08 19:18:58 +0000820i915_gem_shmem_pwrite_fast(struct drm_device *dev,
821 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700822 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000823 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700824{
Chris Wilson05394f32010-11-08 19:18:58 +0000825 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700826 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700828 char __user *user_data;
829 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830
831 user_data = (char __user *) (uintptr_t) args->data_ptr;
832 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Eric Anholt673a3942008-07-30 12:06:12 -0700834 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000835 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Eric Anholt40123c12009-03-09 13:42:30 -0700837 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100838 struct page *page;
839 char *vaddr;
840 int ret;
841
Eric Anholt40123c12009-03-09 13:42:30 -0700842 /* Operation in this page
843 *
Eric Anholt40123c12009-03-09 13:42:30 -0700844 * page_offset = offset within page
845 * page_length = bytes to copy for this page
846 */
Eric Anholt40123c12009-03-09 13:42:30 -0700847 page_offset = offset & (PAGE_SIZE-1);
848 page_length = remain;
849 if ((page_offset + remain) > PAGE_SIZE)
850 page_length = PAGE_SIZE - page_offset;
851
Chris Wilsone5281cc2010-10-28 13:45:36 +0100852 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
853 GFP_HIGHUSER | __GFP_RECLAIMABLE);
854 if (IS_ERR(page))
855 return PTR_ERR(page);
856
857 vaddr = kmap_atomic(page, KM_USER0);
858 ret = __copy_from_user_inatomic(vaddr + page_offset,
859 user_data,
860 page_length);
861 kunmap_atomic(vaddr, KM_USER0);
862
863 set_page_dirty(page);
864 mark_page_accessed(page);
865 page_cache_release(page);
866
867 /* If we get a fault while copying data, then (presumably) our
868 * source page isn't available. Return the error and we'll
869 * retry in the slow path.
870 */
871 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100872 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700873
874 remain -= page_length;
875 user_data += page_length;
876 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700877 }
878
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100879 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700880}
881
882/**
883 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
884 * the memory and maps it using kmap_atomic for copying.
885 *
886 * This avoids taking mmap_sem for faulting on the user's address while the
887 * struct_mutex is held.
888 */
889static int
Chris Wilson05394f32010-11-08 19:18:58 +0000890i915_gem_shmem_pwrite_slow(struct drm_device *dev,
891 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700892 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000893 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700894{
Chris Wilson05394f32010-11-08 19:18:58 +0000895 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700896 struct mm_struct *mm = current->mm;
897 struct page **user_pages;
898 ssize_t remain;
899 loff_t offset, pinned_pages, i;
900 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100901 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700902 int data_page_index, data_page_offset;
903 int page_length;
904 int ret;
905 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700906 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700907
908 remain = args->size;
909
910 /* Pin the user pages containing the data. We can't fault while
911 * holding the struct mutex, and all of the pwrite implementations
912 * want to hold it while dereferencing the user data.
913 */
914 first_data_page = data_ptr / PAGE_SIZE;
915 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
916 num_pages = last_data_page - first_data_page + 1;
917
Chris Wilson4f27b752010-10-14 15:26:45 +0100918 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700919 if (user_pages == NULL)
920 return -ENOMEM;
921
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700923 down_read(&mm->mmap_sem);
924 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
925 num_pages, 0, 0, user_pages, NULL);
926 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700928 if (pinned_pages < num_pages) {
929 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100930 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
932
Eric Anholt40123c12009-03-09 13:42:30 -0700933 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100934 if (ret)
935 goto out;
936
937 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
942 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100943 struct page *page;
944
Eric Anholt40123c12009-03-09 13:42:30 -0700945 /* Operation in this page
946 *
Eric Anholt40123c12009-03-09 13:42:30 -0700947 * shmem_page_offset = offset within page in shmem file
948 * data_page_index = page number in get_user_pages return
949 * data_page_offset = offset with data_page_index page.
950 * page_length = bytes to copy for this page
951 */
Eric Anholt40123c12009-03-09 13:42:30 -0700952 shmem_page_offset = offset & ~PAGE_MASK;
953 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
954 data_page_offset = data_ptr & ~PAGE_MASK;
955
956 page_length = remain;
957 if ((shmem_page_offset + page_length) > PAGE_SIZE)
958 page_length = PAGE_SIZE - shmem_page_offset;
959 if ((data_page_offset + page_length) > PAGE_SIZE)
960 page_length = PAGE_SIZE - data_page_offset;
961
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
963 GFP_HIGHUSER | __GFP_RECLAIMABLE);
964 if (IS_ERR(page)) {
965 ret = PTR_ERR(page);
966 goto out;
967 }
968
Eric Anholt280b7132009-03-12 16:56:27 -0700969 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100970 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700971 shmem_page_offset,
972 user_pages[data_page_index],
973 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100974 page_length,
975 0);
976 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100977 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100978 shmem_page_offset,
979 user_pages[data_page_index],
980 data_page_offset,
981 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700982 }
Eric Anholt40123c12009-03-09 13:42:30 -0700983
Chris Wilsone5281cc2010-10-28 13:45:36 +0100984 set_page_dirty(page);
985 mark_page_accessed(page);
986 page_cache_release(page);
987
Eric Anholt40123c12009-03-09 13:42:30 -0700988 remain -= page_length;
989 data_ptr += page_length;
990 offset += page_length;
991 }
992
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100993out:
Eric Anholt40123c12009-03-09 13:42:30 -0700994 for (i = 0; i < pinned_pages; i++)
995 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700996 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700997
998 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700999}
1000
1001/**
1002 * Writes data to the object referenced by handle.
1003 *
1004 * On error, the contents of the buffer that were to be modified are undefined.
1005 */
1006int
1007i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001008 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001009{
1010 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001011 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001012 int ret;
1013
1014 if (args->size == 0)
1015 return 0;
1016
1017 if (!access_ok(VERIFY_READ,
1018 (char __user *)(uintptr_t)args->data_ptr,
1019 args->size))
1020 return -EFAULT;
1021
1022 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1023 args->size);
1024 if (ret)
1025 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001026
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001027 ret = i915_mutex_lock_interruptible(dev);
1028 if (ret)
1029 return ret;
1030
Chris Wilson05394f32010-11-08 19:18:58 +00001031 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001032 if (obj == NULL) {
1033 ret = -ENOENT;
1034 goto unlock;
1035 }
Eric Anholt673a3942008-07-30 12:06:12 -07001036
Chris Wilson7dcd2492010-09-26 20:21:44 +01001037 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001038 if (args->offset > obj->base.size ||
1039 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001040 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001041 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001042 }
1043
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson05394f32010-11-08 19:18:58 +00001050 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilson05394f32010-11-08 19:18:58 +00001052 else if (obj->tiling_mode == I915_TILING_NONE &&
1053 obj->gtt_space &&
1054 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001055 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001056 if (ret)
1057 goto out;
1058
1059 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1060 if (ret)
1061 goto out_unpin;
1062
1063 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1064 if (ret == -EFAULT)
1065 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1066
1067out_unpin:
1068 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001069 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1071 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001072 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001073
1074 ret = -EFAULT;
1075 if (!i915_gem_object_needs_bit17_swizzle(obj))
1076 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1077 if (ret == -EFAULT)
1078 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001079 }
Eric Anholt673a3942008-07-30 12:06:12 -07001080
Chris Wilson35b62a82010-09-26 20:23:38 +01001081out:
Chris Wilson05394f32010-11-08 19:18:58 +00001082 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001083unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001084 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001085 return ret;
1086}
1087
1088/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001089 * Called when user space prepares to use an object with the CPU, either
1090 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001091 */
1092int
1093i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001094 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001095{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001096 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001097 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001098 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001099 uint32_t read_domains = args->read_domains;
1100 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001101 int ret;
1102
1103 if (!(dev->driver->driver_features & DRIVER_GEM))
1104 return -ENODEV;
1105
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001106 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001107 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001108 return -EINVAL;
1109
Chris Wilson21d509e2009-06-06 09:46:02 +01001110 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001111 return -EINVAL;
1112
1113 /* Having something in the write domain implies it's in the read
1114 * domain, and only that read domain. Enforce that in the request.
1115 */
1116 if (write_domain != 0 && read_domains != write_domain)
1117 return -EINVAL;
1118
Chris Wilson76c1dec2010-09-25 11:22:51 +01001119 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001120 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001121 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
Chris Wilson05394f32010-11-08 19:18:58 +00001123 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124 if (obj == NULL) {
1125 ret = -ENOENT;
1126 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001127 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001128
1129 intel_mark_busy(dev, obj);
1130
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001131 if (read_domains & I915_GEM_DOMAIN_GTT) {
1132 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001133
Eric Anholta09ba7f2009-08-29 12:49:51 -07001134 /* Update the LRU on the fence for the CPU access that's
1135 * about to occur.
1136 */
Chris Wilson05394f32010-11-08 19:18:58 +00001137 if (obj->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001138 struct drm_i915_fence_reg *reg =
Chris Wilson05394f32010-11-08 19:18:58 +00001139 &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001140 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001141 &dev_priv->mm.fence_list);
1142 }
1143
Eric Anholt02354392008-11-26 13:58:13 -08001144 /* Silently promote "you're not bound, there was nothing to do"
1145 * to success, since the client was just asking us to
1146 * make sure everything was done.
1147 */
1148 if (ret == -EINVAL)
1149 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001150 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001151 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001152 }
1153
Chris Wilson7d1c4802010-08-07 21:45:03 +01001154 /* Maintain LRU order of "inactive" objects */
Chris Wilson05394f32010-11-08 19:18:58 +00001155 if (ret == 0 && i915_gem_object_is_inactive(obj))
1156 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001157
Chris Wilson05394f32010-11-08 19:18:58 +00001158 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001159unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001160 mutex_unlock(&dev->struct_mutex);
1161 return ret;
1162}
1163
1164/**
1165 * Called when user space has done writes to this buffer
1166 */
1167int
1168i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001169 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001170{
1171 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001172 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001173 int ret = 0;
1174
1175 if (!(dev->driver->driver_features & DRIVER_GEM))
1176 return -ENODEV;
1177
Chris Wilson76c1dec2010-09-25 11:22:51 +01001178 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001179 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001180 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001181
Chris Wilson05394f32010-11-08 19:18:58 +00001182 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07001183 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001184 ret = -ENOENT;
1185 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001186 }
1187
Eric Anholt673a3942008-07-30 12:06:12 -07001188 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001189 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001190 i915_gem_object_flush_cpu_write_domain(obj);
1191
Chris Wilson05394f32010-11-08 19:18:58 +00001192 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001193unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001194 mutex_unlock(&dev->struct_mutex);
1195 return ret;
1196}
1197
1198/**
1199 * Maps the contents of an object, returning the address it is mapped
1200 * into.
1201 *
1202 * While the mapping holds a reference on the contents of the object, it doesn't
1203 * imply a ref on the object itself.
1204 */
1205int
1206i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001207 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001208{
Chris Wilsonda761a62010-10-27 17:37:08 +01001209 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001210 struct drm_i915_gem_mmap *args = data;
1211 struct drm_gem_object *obj;
1212 loff_t offset;
1213 unsigned long addr;
1214
1215 if (!(dev->driver->driver_features & DRIVER_GEM))
1216 return -ENODEV;
1217
Chris Wilson05394f32010-11-08 19:18:58 +00001218 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001219 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001220 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001221
Chris Wilsonda761a62010-10-27 17:37:08 +01001222 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1223 drm_gem_object_unreference_unlocked(obj);
1224 return -E2BIG;
1225 }
1226
Eric Anholt673a3942008-07-30 12:06:12 -07001227 offset = args->offset;
1228
1229 down_write(&current->mm->mmap_sem);
1230 addr = do_mmap(obj->filp, 0, args->size,
1231 PROT_READ | PROT_WRITE, MAP_SHARED,
1232 args->offset);
1233 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001234 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001235 if (IS_ERR((void *)addr))
1236 return addr;
1237
1238 args->addr_ptr = (uint64_t) addr;
1239
1240 return 0;
1241}
1242
Jesse Barnesde151cf2008-11-12 10:03:55 -08001243/**
1244 * i915_gem_fault - fault a page into the GTT
1245 * vma: VMA in question
1246 * vmf: fault info
1247 *
1248 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1249 * from userspace. The fault handler takes care of binding the object to
1250 * the GTT (if needed), allocating and programming a fence register (again,
1251 * only if needed based on whether the old reg is still valid or the object
1252 * is tiled) and inserting a new PTE into the faulting process.
1253 *
1254 * Note that the faulting process may involve evicting existing objects
1255 * from the GTT and/or fence registers to make room. So performance may
1256 * suffer if the GTT working set is large or there are few fence registers
1257 * left.
1258 */
1259int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1260{
Chris Wilson05394f32010-11-08 19:18:58 +00001261 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1262 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001263 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 pgoff_t page_offset;
1265 unsigned long pfn;
1266 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001267 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268
1269 /* We don't use vmf->pgoff since that has the fake offset */
1270 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1271 PAGE_SHIFT;
1272
1273 /* Now bind it into the GTT if needed */
1274 mutex_lock(&dev->struct_mutex);
Chris Wilson05394f32010-11-08 19:18:58 +00001275 BUG_ON(obj->pin_count && !obj->pin_mappable);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001276
Chris Wilson919926a2010-11-12 13:42:53 +00001277 if (!obj->map_and_fenceable) {
1278 ret = i915_gem_object_unbind(obj);
1279 if (ret)
1280 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001281 }
Daniel Vetter16e809a2010-09-16 19:37:04 +02001282
Chris Wilson05394f32010-11-08 19:18:58 +00001283 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001284 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001285 if (ret)
1286 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287 }
1288
Chris Wilson4a684a42010-10-28 14:44:08 +01001289 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1290 if (ret)
1291 goto unlock;
1292
Chris Wilson05394f32010-11-08 19:18:58 +00001293 if (!obj->fault_mappable) {
1294 obj->fault_mappable = true;
1295 i915_gem_info_update_mappable(dev_priv, obj, true);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001296 }
1297
Jesse Barnesde151cf2008-11-12 10:03:55 -08001298 /* Need a new fence register? */
Chris Wilson05394f32010-11-08 19:18:58 +00001299 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001300 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001301 if (ret)
1302 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001303 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304
Chris Wilson05394f32010-11-08 19:18:58 +00001305 if (i915_gem_object_is_inactive(obj))
1306 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001307
Chris Wilson05394f32010-11-08 19:18:58 +00001308 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001309 page_offset;
1310
1311 /* Finally, remap it using the new GTT offset */
1312 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001313unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001314 mutex_unlock(&dev->struct_mutex);
1315
1316 switch (ret) {
Chris Wilson045e7692010-11-07 09:18:22 +00001317 case -EAGAIN:
1318 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001319 case 0:
1320 case -ERESTARTSYS:
1321 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001323 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001324 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001325 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001326 }
1327}
1328
1329/**
1330 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1331 * @obj: obj in question
1332 *
1333 * GEM memory mapping works by handing back to userspace a fake mmap offset
1334 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1335 * up the object based on the offset and sets up the various memory mapping
1336 * structures.
1337 *
1338 * This routine allocates and attaches a fake offset for @obj.
1339 */
1340static int
Chris Wilson05394f32010-11-08 19:18:58 +00001341i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342{
Chris Wilson05394f32010-11-08 19:18:58 +00001343 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001345 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001346 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347 int ret = 0;
1348
1349 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001350 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001351 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001352 if (!list->map)
1353 return -ENOMEM;
1354
1355 map = list->map;
1356 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001357 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358 map->handle = obj;
1359
1360 /* Get a DRM GEM mmap offset allocated... */
1361 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001362 obj->base.size / PAGE_SIZE,
1363 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001365 DRM_ERROR("failed to allocate offset for bo %d\n",
1366 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001367 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368 goto out_free_list;
1369 }
1370
1371 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001372 obj->base.size / PAGE_SIZE,
1373 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 if (!list->file_offset_node) {
1375 ret = -ENOMEM;
1376 goto out_free_list;
1377 }
1378
1379 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001380 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1381 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 DRM_ERROR("failed to add to map hash\n");
1383 goto out_free_mm;
1384 }
1385
Jesse Barnesde151cf2008-11-12 10:03:55 -08001386 return 0;
1387
1388out_free_mm:
1389 drm_mm_put_block(list->file_offset_node);
1390out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001391 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001392 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001393
1394 return ret;
1395}
1396
Chris Wilson901782b2009-07-10 08:18:50 +01001397/**
1398 * i915_gem_release_mmap - remove physical page mappings
1399 * @obj: obj in question
1400 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001401 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001402 * relinquish ownership of the pages back to the system.
1403 *
1404 * It is vital that we remove the page mapping if we have mapped a tiled
1405 * object through the GTT and then lose the fence register due to
1406 * resource pressure. Similarly if the object has been moved out of the
1407 * aperture, than pages mapped into userspace must be revoked. Removing the
1408 * mapping will then trigger a page fault on the next user access, allowing
1409 * fixup by i915_gem_fault().
1410 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001411void
Chris Wilson05394f32010-11-08 19:18:58 +00001412i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001413{
Chris Wilson05394f32010-11-08 19:18:58 +00001414 struct drm_device *dev = obj->base.dev;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson901782b2009-07-10 08:18:50 +01001416
Chris Wilson05394f32010-11-08 19:18:58 +00001417 if (unlikely(obj->base.map_list.map && dev->dev_mapping))
Chris Wilson901782b2009-07-10 08:18:50 +01001418 unmap_mapping_range(dev->dev_mapping,
Chris Wilson05394f32010-11-08 19:18:58 +00001419 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1420 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001421
Chris Wilson05394f32010-11-08 19:18:58 +00001422 if (obj->fault_mappable) {
1423 obj->fault_mappable = false;
1424 i915_gem_info_update_mappable(dev_priv, obj, false);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001425 }
Chris Wilson901782b2009-07-10 08:18:50 +01001426}
1427
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001428static void
Chris Wilson05394f32010-11-08 19:18:58 +00001429i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001430{
Chris Wilson05394f32010-11-08 19:18:58 +00001431 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001432 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001434
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001435 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001436 drm_mm_put_block(list->file_offset_node);
1437 kfree(list->map);
1438 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001439}
1440
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441static uint32_t
1442i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
1443{
1444 struct drm_device *dev = obj->base.dev;
1445 uint32_t size;
1446
1447 if (INTEL_INFO(dev)->gen >= 4 ||
1448 obj->tiling_mode == I915_TILING_NONE)
1449 return obj->base.size;
1450
1451 /* Previous chips need a power-of-two fence region when tiling */
1452 if (INTEL_INFO(dev)->gen == 3)
1453 size = 1024*1024;
1454 else
1455 size = 512*1024;
1456
1457 while (size < obj->base.size)
1458 size <<= 1;
1459
1460 return size;
1461}
1462
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463/**
1464 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1465 * @obj: object to check
1466 *
1467 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001468 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 */
1470static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001471i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472{
Chris Wilson05394f32010-11-08 19:18:58 +00001473 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474
1475 /*
1476 * Minimum alignment is 4k (GTT page size), but might be greater
1477 * if a fence register is needed for the object.
1478 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001479 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilson05394f32010-11-08 19:18:58 +00001480 obj->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001481 return 4096;
1482
1483 /*
1484 * Previous chips need to be aligned to the size of the smallest
1485 * fence register that can contain the object.
1486 */
Chris Wilson05394f32010-11-08 19:18:58 +00001487 return i915_gem_get_gtt_size(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001488}
1489
Daniel Vetter5e783302010-11-14 22:32:36 +01001490/**
1491 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1492 * unfenced object
1493 * @obj: object to check
1494 *
1495 * Return the required GTT alignment for an object, only taking into account
1496 * unfenced tiled surface requirements.
1497 */
1498static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001499i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
Daniel Vetter5e783302010-11-14 22:32:36 +01001500{
Chris Wilson05394f32010-11-08 19:18:58 +00001501 struct drm_device *dev = obj->base.dev;
Daniel Vetter5e783302010-11-14 22:32:36 +01001502 int tile_height;
1503
1504 /*
1505 * Minimum alignment is 4k (GTT page size) for sane hw.
1506 */
1507 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001508 obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001509 return 4096;
1510
1511 /*
1512 * Older chips need unfenced tiled buffers to be aligned to the left
1513 * edge of an even tile row (where tile rows are counted as if the bo is
1514 * placed in a fenced gtt region).
1515 */
1516 if (IS_GEN2(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001517 (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Daniel Vetter5e783302010-11-14 22:32:36 +01001518 tile_height = 32;
1519 else
1520 tile_height = 8;
1521
Chris Wilson05394f32010-11-08 19:18:58 +00001522 return tile_height * obj->stride * 2;
Daniel Vetter5e783302010-11-14 22:32:36 +01001523}
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525/**
1526 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1527 * @dev: DRM device
1528 * @data: GTT mapping ioctl data
Chris Wilson05394f32010-11-08 19:18:58 +00001529 * @file: GEM object info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530 *
1531 * Simply returns the fake offset to userspace so it can mmap it.
1532 * The mmap call will end up in drm_gem_mmap(), which will set things
1533 * up so we can get faults in the handler above.
1534 *
1535 * The fault handler will take care of binding the object into the GTT
1536 * (since it may have been evicted to make room for something), allocating
1537 * a fence register, and mapping the appropriate aperture address into
1538 * userspace.
1539 */
1540int
1541i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001542 struct drm_file *file)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001543{
Chris Wilsonda761a62010-10-27 17:37:08 +01001544 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545 struct drm_i915_gem_mmap_gtt *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001546 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547 int ret;
1548
1549 if (!(dev->driver->driver_features & DRIVER_GEM))
1550 return -ENODEV;
1551
Chris Wilson76c1dec2010-09-25 11:22:51 +01001552 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001554 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Chris Wilson05394f32010-11-08 19:18:58 +00001556 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001557 if (obj == NULL) {
1558 ret = -ENOENT;
1559 goto unlock;
1560 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Chris Wilson05394f32010-11-08 19:18:58 +00001562 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001563 ret = -E2BIG;
1564 goto unlock;
1565 }
1566
Chris Wilson05394f32010-11-08 19:18:58 +00001567 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001568 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 ret = -EINVAL;
1570 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001571 }
1572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001574 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001575 if (ret)
1576 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577 }
1578
Chris Wilson05394f32010-11-08 19:18:58 +00001579 args->offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001580
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001581out:
Chris Wilson05394f32010-11-08 19:18:58 +00001582 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001583unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001584 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586}
1587
Chris Wilsone5281cc2010-10-28 13:45:36 +01001588static int
Chris Wilson05394f32010-11-08 19:18:58 +00001589i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001590 gfp_t gfpmask)
1591{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001592 int page_count, i;
1593 struct address_space *mapping;
1594 struct inode *inode;
1595 struct page *page;
1596
1597 /* Get the list of pages out of our struct file. They'll be pinned
1598 * at this point until we release them.
1599 */
Chris Wilson05394f32010-11-08 19:18:58 +00001600 page_count = obj->base.size / PAGE_SIZE;
1601 BUG_ON(obj->pages != NULL);
1602 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1603 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001604 return -ENOMEM;
1605
Chris Wilson05394f32010-11-08 19:18:58 +00001606 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001607 mapping = inode->i_mapping;
1608 for (i = 0; i < page_count; i++) {
1609 page = read_cache_page_gfp(mapping, i,
1610 GFP_HIGHUSER |
1611 __GFP_COLD |
1612 __GFP_RECLAIMABLE |
1613 gfpmask);
1614 if (IS_ERR(page))
1615 goto err_pages;
1616
Chris Wilson05394f32010-11-08 19:18:58 +00001617 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001618 }
1619
Chris Wilson05394f32010-11-08 19:18:58 +00001620 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621 i915_gem_object_do_bit_17_swizzle(obj);
1622
1623 return 0;
1624
1625err_pages:
1626 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001627 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001628
Chris Wilson05394f32010-11-08 19:18:58 +00001629 drm_free_large(obj->pages);
1630 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631 return PTR_ERR(page);
1632}
1633
Chris Wilson5cdf5882010-09-27 15:51:07 +01001634static void
Chris Wilson05394f32010-11-08 19:18:58 +00001635i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001636{
Chris Wilson05394f32010-11-08 19:18:58 +00001637 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001638 int i;
1639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
1648 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001649 if (obj->dirty)
1650 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->madv == I915_MADV_WILLNEED)
1653 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656 }
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson05394f32010-11-08 19:18:58 +00001659 drm_free_large(obj->pages);
1660 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001661}
1662
Chris Wilsona56ba562010-09-28 10:07:56 +01001663static uint32_t
1664i915_gem_next_request_seqno(struct drm_device *dev,
1665 struct intel_ring_buffer *ring)
1666{
1667 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson5d97eb62010-11-10 20:40:02 +00001668 return ring->outstanding_lazy_request = dev_priv->next_seqno;
Chris Wilsona56ba562010-09-28 10:07:56 +01001669}
1670
Eric Anholt673a3942008-07-30 12:06:12 -07001671static void
Chris Wilson05394f32010-11-08 19:18:58 +00001672i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001673 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
Chris Wilson05394f32010-11-08 19:18:58 +00001675 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001676 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona56ba562010-09-28 10:07:56 +01001677 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001678
Zou Nan hai852835f2010-05-21 09:08:56 +08001679 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001680 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
1682 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001683 if (!obj->active) {
1684 drm_gem_object_reference(&obj->base);
1685 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001686 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001687
Eric Anholt673a3942008-07-30 12:06:12 -07001688 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001689 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1690 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001691
Chris Wilson05394f32010-11-08 19:18:58 +00001692 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001693 if (obj->fenced_gpu_access) {
1694 struct drm_i915_fence_reg *reg;
1695
1696 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1697
1698 obj->last_fenced_seqno = seqno;
1699 obj->last_fenced_ring = ring;
1700
1701 reg = &dev_priv->fence_regs[obj->fence_reg];
1702 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1703 }
1704}
1705
1706static void
1707i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1708{
1709 list_del_init(&obj->ring_list);
1710 obj->last_rendering_seqno = 0;
1711 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001712}
1713
Eric Anholtce44b0e2008-11-06 16:00:31 -08001714static void
Chris Wilson05394f32010-11-08 19:18:58 +00001715i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001716{
Chris Wilson05394f32010-11-08 19:18:58 +00001717 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001718 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001719
Chris Wilson05394f32010-11-08 19:18:58 +00001720 BUG_ON(!obj->active);
1721 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001722
1723 i915_gem_object_move_off_active(obj);
1724}
1725
1726static void
1727i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1728{
1729 struct drm_device *dev = obj->base.dev;
1730 struct drm_i915_private *dev_priv = dev->dev_private;
1731
1732 if (obj->pin_count != 0)
1733 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1734 else
1735 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1736
1737 BUG_ON(!list_empty(&obj->gpu_write_list));
1738 BUG_ON(!obj->active);
1739 obj->ring = NULL;
1740
1741 i915_gem_object_move_off_active(obj);
1742 obj->fenced_gpu_access = false;
1743 obj->last_fenced_ring = NULL;
1744
1745 obj->active = 0;
1746 drm_gem_object_unreference(&obj->base);
1747
1748 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001749}
Eric Anholt673a3942008-07-30 12:06:12 -07001750
Chris Wilson963b4832009-09-20 23:03:54 +01001751/* Immediately discard the backing storage */
1752static void
Chris Wilson05394f32010-11-08 19:18:58 +00001753i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001754{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001755 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001756
Chris Wilsonae9fed62010-08-07 11:01:30 +01001757 /* Our goal here is to return as much of the memory as
1758 * is possible back to the system as we are called from OOM.
1759 * To do this we must instruct the shmfs to drop all of its
1760 * backing pages, *now*. Here we mirror the actions taken
1761 * when by shmem_delete_inode() to release the backing store.
1762 */
Chris Wilson05394f32010-11-08 19:18:58 +00001763 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001764 truncate_inode_pages(inode->i_mapping, 0);
1765 if (inode->i_op->truncate_range)
1766 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001767
Chris Wilson05394f32010-11-08 19:18:58 +00001768 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001769}
1770
1771static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001772i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001773{
Chris Wilson05394f32010-11-08 19:18:58 +00001774 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001775}
1776
Eric Anholt673a3942008-07-30 12:06:12 -07001777static void
Daniel Vetter63560392010-02-19 11:51:59 +01001778i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001779 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001780 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001781{
Chris Wilson05394f32010-11-08 19:18:58 +00001782 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001783
Chris Wilson05394f32010-11-08 19:18:58 +00001784 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001785 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001786 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001787 if (obj->base.write_domain & flush_domains) {
1788 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001789
Chris Wilson05394f32010-11-08 19:18:58 +00001790 obj->base.write_domain = 0;
1791 list_del_init(&obj->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001792 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001793
Daniel Vetter63560392010-02-19 11:51:59 +01001794 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001795 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001796 old_write_domain);
1797 }
1798 }
1799}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001800
Chris Wilson3cce4692010-10-27 16:11:02 +01001801int
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001802i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001803 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001804 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001805 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001806{
1807 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001808 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001809 uint32_t seqno;
1810 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001811 int ret;
1812
1813 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001814
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001815 if (file != NULL)
1816 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001817
Chris Wilson3cce4692010-10-27 16:11:02 +01001818 ret = ring->add_request(ring, &seqno);
1819 if (ret)
1820 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001821
Chris Wilsona56ba562010-09-28 10:07:56 +01001822 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001823
1824 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001825 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001826 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001827 was_empty = list_empty(&ring->request_list);
1828 list_add_tail(&request->list, &ring->request_list);
1829
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001830 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001831 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001832 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001833 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001834 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001835 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001836 }
Eric Anholt673a3942008-07-30 12:06:12 -07001837
Ben Gamarif65d9422009-09-14 17:48:44 -04001838 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001839 mod_timer(&dev_priv->hangcheck_timer,
1840 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001841 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001842 queue_delayed_work(dev_priv->wq,
1843 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001844 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001845 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001846}
1847
1848/**
1849 * Command execution barrier
1850 *
1851 * Ensures that all commands in the ring are finished
1852 * before signalling the CPU
1853 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001854static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001855i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001856{
Eric Anholt673a3942008-07-30 12:06:12 -07001857 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001858
1859 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001860 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001861 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001862
Chris Wilson78501ea2010-10-27 12:18:21 +01001863 ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001864}
1865
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001866static inline void
1867i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001868{
Chris Wilson1c255952010-09-26 11:03:27 +01001869 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001870
Chris Wilson1c255952010-09-26 11:03:27 +01001871 if (!file_priv)
1872 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001873
Chris Wilson1c255952010-09-26 11:03:27 +01001874 spin_lock(&file_priv->mm.lock);
1875 list_del(&request->client_list);
1876 request->file_priv = NULL;
1877 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001878}
1879
Chris Wilsondfaae392010-09-22 10:31:52 +01001880static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1881 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001882{
Chris Wilsondfaae392010-09-22 10:31:52 +01001883 while (!list_empty(&ring->request_list)) {
1884 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001885
Chris Wilsondfaae392010-09-22 10:31:52 +01001886 request = list_first_entry(&ring->request_list,
1887 struct drm_i915_gem_request,
1888 list);
1889
1890 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001891 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001892 kfree(request);
1893 }
1894
1895 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001896 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001897
Chris Wilson05394f32010-11-08 19:18:58 +00001898 obj = list_first_entry(&ring->active_list,
1899 struct drm_i915_gem_object,
1900 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001901
Chris Wilson05394f32010-11-08 19:18:58 +00001902 obj->base.write_domain = 0;
1903 list_del_init(&obj->gpu_write_list);
1904 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001905 }
Eric Anholt673a3942008-07-30 12:06:12 -07001906}
1907
Chris Wilson069efc12010-09-30 16:53:18 +01001908void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001909{
Chris Wilsondfaae392010-09-22 10:31:52 +01001910 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001911 struct drm_i915_gem_object *obj;
Chris Wilson069efc12010-09-30 16:53:18 +01001912 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001913
Chris Wilsondfaae392010-09-22 10:31:52 +01001914 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001915 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001916 i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001917
1918 /* Remove anything from the flushing lists. The GPU cache is likely
1919 * to be lost on reset along with the data, so simply move the
1920 * lost bo to the inactive list.
1921 */
1922 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001923 obj= list_first_entry(&dev_priv->mm.flushing_list,
1924 struct drm_i915_gem_object,
1925 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001926
Chris Wilson05394f32010-11-08 19:18:58 +00001927 obj->base.write_domain = 0;
1928 list_del_init(&obj->gpu_write_list);
1929 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001930 }
Chris Wilson9375e442010-09-19 12:21:28 +01001931
Chris Wilsondfaae392010-09-22 10:31:52 +01001932 /* Move everything out of the GPU domains to ensure we do any
1933 * necessary invalidation upon reuse.
1934 */
Chris Wilson05394f32010-11-08 19:18:58 +00001935 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001936 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001937 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001938 {
Chris Wilson05394f32010-11-08 19:18:58 +00001939 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001940 }
Chris Wilson069efc12010-09-30 16:53:18 +01001941
1942 /* The fence registers are invalidated so clear them out */
1943 for (i = 0; i < 16; i++) {
1944 struct drm_i915_fence_reg *reg;
1945
1946 reg = &dev_priv->fence_regs[i];
1947 if (!reg->obj)
1948 continue;
1949
1950 i915_gem_clear_fence_reg(reg->obj);
1951 }
Eric Anholt673a3942008-07-30 12:06:12 -07001952}
1953
1954/**
1955 * This function clears the request list as sequence numbers are passed.
1956 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001957static void
1958i915_gem_retire_requests_ring(struct drm_device *dev,
1959 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001960{
1961 drm_i915_private_t *dev_priv = dev->dev_private;
1962 uint32_t seqno;
1963
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001964 if (!ring->status_page.page_addr ||
1965 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001966 return;
1967
Chris Wilson23bc5982010-09-29 16:10:57 +01001968 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001969
Chris Wilson78501ea2010-10-27 12:18:21 +01001970 seqno = ring->get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001971 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001972 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001973
Zou Nan hai852835f2010-05-21 09:08:56 +08001974 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001975 struct drm_i915_gem_request,
1976 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001977
Chris Wilsondfaae392010-09-22 10:31:52 +01001978 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001979 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001980
1981 trace_i915_gem_request_retire(dev, request->seqno);
1982
1983 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001984 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001985 kfree(request);
1986 }
1987
1988 /* Move any buffers on the active list that are no longer referenced
1989 * by the ringbuffer to the flushing/inactive lists as appropriate.
1990 */
1991 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001992 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001993
Chris Wilson05394f32010-11-08 19:18:58 +00001994 obj= list_first_entry(&ring->active_list,
1995 struct drm_i915_gem_object,
1996 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001997
Chris Wilson05394f32010-11-08 19:18:58 +00001998 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001999 break;
2000
Chris Wilson05394f32010-11-08 19:18:58 +00002001 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002002 i915_gem_object_move_to_flushing(obj);
2003 else
2004 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002005 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002006
2007 if (unlikely (dev_priv->trace_irq_seqno &&
2008 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002009 ring->user_irq_put(ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002010 dev_priv->trace_irq_seqno = 0;
2011 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002012
2013 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002014}
2015
2016void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002017i915_gem_retire_requests(struct drm_device *dev)
2018{
2019 drm_i915_private_t *dev_priv = dev->dev_private;
2020
Chris Wilsonbe726152010-07-23 23:18:50 +01002021 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002022 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01002023
2024 /* We must be careful that during unbind() we do not
2025 * accidentally infinitely recurse into retire requests.
2026 * Currently:
2027 * retire -> free -> unbind -> wait -> retire_ring
2028 */
Chris Wilson05394f32010-11-08 19:18:58 +00002029 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01002030 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002031 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00002032 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01002033 }
2034
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002035 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01002036 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002037 i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002038}
2039
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002040static void
Eric Anholt673a3942008-07-30 12:06:12 -07002041i915_gem_retire_work_handler(struct work_struct *work)
2042{
2043 drm_i915_private_t *dev_priv;
2044 struct drm_device *dev;
2045
2046 dev_priv = container_of(work, drm_i915_private_t,
2047 mm.retire_work.work);
2048 dev = dev_priv->dev;
2049
Chris Wilson891b48c2010-09-29 12:26:37 +01002050 /* Come back later if the device is busy... */
2051 if (!mutex_trylock(&dev->struct_mutex)) {
2052 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2053 return;
2054 }
2055
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002056 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002057
Keith Packard6dbe2772008-10-14 21:41:13 -07002058 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08002059 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson549f7362010-10-19 11:19:32 +01002060 !list_empty(&dev_priv->bsd_ring.request_list) ||
2061 !list_empty(&dev_priv->blt_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002062 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07002063 mutex_unlock(&dev->struct_mutex);
2064}
2065
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002066int
Zou Nan hai852835f2010-05-21 09:08:56 +08002067i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002068 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002069{
2070 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002071 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002072 int ret = 0;
2073
2074 BUG_ON(seqno == 0);
2075
Ben Gamariba1234d2009-09-14 17:48:47 -04002076 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002077 return -EAGAIN;
Ben Gamariffed1d02009-09-14 17:48:41 -04002078
Chris Wilson5d97eb62010-11-10 20:40:02 +00002079 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002080 struct drm_i915_gem_request *request;
2081
2082 request = kzalloc(sizeof(*request), GFP_KERNEL);
2083 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002084 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002085
2086 ret = i915_add_request(dev, NULL, request, ring);
2087 if (ret) {
2088 kfree(request);
2089 return ret;
2090 }
2091
2092 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002093 }
2094
Chris Wilson78501ea2010-10-27 12:18:21 +01002095 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002096 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002097 ier = I915_READ(DEIER) | I915_READ(GTIER);
2098 else
2099 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002100 if (!ier) {
2101 DRM_ERROR("something (likely vbetool) disabled "
2102 "interrupts, re-enabling\n");
2103 i915_driver_irq_preinstall(dev);
2104 i915_driver_irq_postinstall(dev);
2105 }
2106
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002107 trace_i915_gem_request_wait_begin(dev, seqno);
2108
Chris Wilsonb2223492010-10-27 15:27:33 +01002109 ring->waiting_seqno = seqno;
Chris Wilson78501ea2010-10-27 12:18:21 +01002110 ring->user_irq_get(ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002111 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002112 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002113 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002114 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002115 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002116 wait_event(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002117 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002118 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002119
Chris Wilson78501ea2010-10-27 12:18:21 +01002120 ring->user_irq_put(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +01002121 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002122
2123 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002124 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002125 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002126 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002127
2128 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002129 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002130 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002131 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002132
2133 /* Directly dispatch request retiring. While we have the work queue
2134 * to handle this, the waiter on a request often wants an associated
2135 * buffer to have made it to the inactive list, and we would need
2136 * a separate wait queue to handle that.
2137 */
2138 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002139 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002140
2141 return ret;
2142}
2143
Daniel Vetter48764bf2009-09-15 22:57:32 +02002144/**
2145 * Waits for a sequence number to be signaled, and cleans up the
2146 * request and object lists appropriately for that event.
2147 */
2148static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002149i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002150 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002151{
Zou Nan hai852835f2010-05-21 09:08:56 +08002152 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002153}
2154
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002155static void
Chris Wilson92204342010-09-18 11:02:01 +01002156i915_gem_flush_ring(struct drm_device *dev,
2157 struct intel_ring_buffer *ring,
2158 uint32_t invalidate_domains,
2159 uint32_t flush_domains)
2160{
Chris Wilson78501ea2010-10-27 12:18:21 +01002161 ring->flush(ring, invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002162 i915_gem_process_flushing_list(dev, flush_domains, ring);
2163}
2164
2165static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002166i915_gem_flush(struct drm_device *dev,
2167 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002168 uint32_t flush_domains,
2169 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002170{
2171 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002172
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002173 if (flush_domains & I915_GEM_DOMAIN_CPU)
Daniel Vetter40ce6572010-11-05 18:12:18 +01002174 intel_gtt_chipset_flush();
Zou Nan haid1b851f2010-05-21 09:08:57 +08002175
Chris Wilson92204342010-09-18 11:02:01 +01002176 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2177 if (flush_rings & RING_RENDER)
Chris Wilson05394f32010-11-08 19:18:58 +00002178 i915_gem_flush_ring(dev, &dev_priv->render_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002179 invalidate_domains, flush_domains);
2180 if (flush_rings & RING_BSD)
Chris Wilson05394f32010-11-08 19:18:58 +00002181 i915_gem_flush_ring(dev, &dev_priv->bsd_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002182 invalidate_domains, flush_domains);
Chris Wilson549f7362010-10-19 11:19:32 +01002183 if (flush_rings & RING_BLT)
Chris Wilson05394f32010-11-08 19:18:58 +00002184 i915_gem_flush_ring(dev, &dev_priv->blt_ring,
Chris Wilson549f7362010-10-19 11:19:32 +01002185 invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002186 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002187}
2188
Eric Anholt673a3942008-07-30 12:06:12 -07002189/**
2190 * Ensures that all rendering to the object has completed and the object is
2191 * safe to unbind from the GTT or access from the CPU.
2192 */
2193static int
Chris Wilson05394f32010-11-08 19:18:58 +00002194i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002195 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002196{
Chris Wilson05394f32010-11-08 19:18:58 +00002197 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002198 int ret;
2199
Eric Anholte47c68e2008-11-14 13:35:19 -08002200 /* This function only exists to support waiting for existing rendering,
2201 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002202 */
Chris Wilson05394f32010-11-08 19:18:58 +00002203 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002204
2205 /* If there is rendering queued on the buffer being evicted, wait for
2206 * it.
2207 */
Chris Wilson05394f32010-11-08 19:18:58 +00002208 if (obj->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002209 ret = i915_do_wait_request(dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002210 obj->last_rendering_seqno,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002211 interruptible,
Chris Wilson05394f32010-11-08 19:18:58 +00002212 obj->ring);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002213 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002214 return ret;
2215 }
2216
2217 return 0;
2218}
2219
2220/**
2221 * Unbinds an object from the GTT aperture.
2222 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002223int
Chris Wilson05394f32010-11-08 19:18:58 +00002224i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002225{
Chris Wilson05394f32010-11-08 19:18:58 +00002226 struct drm_device *dev = obj->base.dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002227 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002228 int ret = 0;
2229
Chris Wilson05394f32010-11-08 19:18:58 +00002230 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002231 return 0;
2232
Chris Wilson05394f32010-11-08 19:18:58 +00002233 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002234 DRM_ERROR("Attempting to unbind pinned buffer\n");
2235 return -EINVAL;
2236 }
2237
Eric Anholt5323fd02009-09-09 11:50:45 -07002238 /* blow away mappings if mapped through GTT */
2239 i915_gem_release_mmap(obj);
2240
Eric Anholt673a3942008-07-30 12:06:12 -07002241 /* Move the object to the CPU domain to ensure that
2242 * any possible CPU writes while it's not in the GTT
2243 * are flushed when we go to remap it. This will
2244 * also ensure that all pending GPU writes are finished
2245 * before we unbind.
2246 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002247 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002248 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002249 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002250 /* Continue on if we fail due to EIO, the GPU is hung so we
2251 * should be safe and we need to cleanup or else we might
2252 * cause memory corruption through use-after-free.
2253 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002254 if (ret) {
2255 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002256 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002257 }
Eric Anholt673a3942008-07-30 12:06:12 -07002258
Daniel Vetter96b47b62009-12-15 17:50:00 +01002259 /* release the fence reg _after_ flushing */
Chris Wilson05394f32010-11-08 19:18:58 +00002260 if (obj->fence_reg != I915_FENCE_REG_NONE)
Daniel Vetter96b47b62009-12-15 17:50:00 +01002261 i915_gem_clear_fence_reg(obj);
2262
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002263 i915_gem_gtt_unbind_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002264
Chris Wilsone5281cc2010-10-28 13:45:36 +01002265 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002266
Chris Wilson05394f32010-11-08 19:18:58 +00002267 i915_gem_info_remove_gtt(dev_priv, obj);
2268 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002269 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002270 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002271
Chris Wilson05394f32010-11-08 19:18:58 +00002272 drm_mm_put_block(obj->gtt_space);
2273 obj->gtt_space = NULL;
2274 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002275
Chris Wilson05394f32010-11-08 19:18:58 +00002276 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002277 i915_gem_object_truncate(obj);
2278
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002279 trace_i915_gem_object_unbind(obj);
2280
Chris Wilson8dc17752010-07-23 23:18:51 +01002281 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002282}
2283
Chris Wilsona56ba562010-09-28 10:07:56 +01002284static int i915_ring_idle(struct drm_device *dev,
2285 struct intel_ring_buffer *ring)
2286{
Chris Wilson395b70b2010-10-28 21:28:46 +01002287 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002288 return 0;
2289
Chris Wilson05394f32010-11-08 19:18:58 +00002290 i915_gem_flush_ring(dev, ring,
Chris Wilsona56ba562010-09-28 10:07:56 +01002291 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2292 return i915_wait_request(dev,
2293 i915_gem_next_request_seqno(dev, ring),
2294 ring);
2295}
2296
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002297int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002298i915_gpu_idle(struct drm_device *dev)
2299{
2300 drm_i915_private_t *dev_priv = dev->dev_private;
2301 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002302 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002303
Zou Nan haid1b851f2010-05-21 09:08:57 +08002304 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002305 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002306 if (lists_empty)
2307 return 0;
2308
2309 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002310 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002311 if (ret)
2312 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002313
Chris Wilson87acb0a2010-10-19 10:13:00 +01002314 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2315 if (ret)
2316 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002317
Chris Wilson549f7362010-10-19 11:19:32 +01002318 ret = i915_ring_idle(dev, &dev_priv->blt_ring);
2319 if (ret)
2320 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002321
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002322 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002323}
2324
Chris Wilson05394f32010-11-08 19:18:58 +00002325static void sandybridge_write_fence_reg(struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002326{
Chris Wilson05394f32010-11-08 19:18:58 +00002327 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002328 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002329 u32 size = obj->gtt_space->size;
2330 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002331 uint64_t val;
2332
Chris Wilson05394f32010-11-08 19:18:58 +00002333 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Eric Anholt4e901fd2009-10-26 16:44:17 -07002334 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002335 val |= obj->gtt_offset & 0xfffff000;
2336 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002337 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2338
Chris Wilson05394f32010-11-08 19:18:58 +00002339 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002340 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2341 val |= I965_FENCE_REG_VALID;
2342
2343 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2344}
2345
Chris Wilson05394f32010-11-08 19:18:58 +00002346static void i965_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002347{
Chris Wilson05394f32010-11-08 19:18:58 +00002348 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002350 u32 size = obj->gtt_space->size;
2351 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352 uint64_t val;
2353
Chris Wilson05394f32010-11-08 19:18:58 +00002354 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002356 val |= obj->gtt_offset & 0xfffff000;
2357 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2358 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002359 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2360 val |= I965_FENCE_REG_VALID;
2361
2362 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2363}
2364
Chris Wilson05394f32010-11-08 19:18:58 +00002365static void i915_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002366{
Chris Wilson05394f32010-11-08 19:18:58 +00002367 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002369 u32 size = obj->gtt_space->size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002370 uint32_t fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002371 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002372
Chris Wilson05394f32010-11-08 19:18:58 +00002373 if ((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2374 (obj->gtt_offset & (size - 1))) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01002375 WARN(1, "%s: object 0x%08x [fenceable? %d] not 1M or size (0x%08x) aligned [gtt_space offset=%lx, size=%lx]\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002376 __func__, obj->gtt_offset, obj->map_and_fenceable, size,
2377 obj->gtt_space->start, obj->gtt_space->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002378 return;
2379 }
2380
Chris Wilson05394f32010-11-08 19:18:58 +00002381 if (obj->tiling_mode == I915_TILING_Y &&
Jesse Barnes0f973f22009-01-26 17:10:45 -08002382 HAS_128_BYTE_Y_TILING(dev))
2383 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002384 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002385 tile_width = 512;
2386
2387 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002388 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002389 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002390
Chris Wilson05394f32010-11-08 19:18:58 +00002391 if (obj->tiling_mode == I915_TILING_Y &&
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002392 HAS_128_BYTE_Y_TILING(dev))
2393 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2394 else
2395 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2396
Chris Wilson05394f32010-11-08 19:18:58 +00002397 val = obj->gtt_offset;
2398 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002399 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002400 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002401 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2402 val |= I830_FENCE_REG_VALID;
2403
Chris Wilson05394f32010-11-08 19:18:58 +00002404 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002405 if (fence_reg < 8)
2406 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002407 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002408 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002409 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002410}
2411
Chris Wilson05394f32010-11-08 19:18:58 +00002412static void i830_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002413{
Chris Wilson05394f32010-11-08 19:18:58 +00002414 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002415 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002416 u32 size = obj->gtt_space->size;
2417 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418 uint32_t val;
2419 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002420 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421
Chris Wilson05394f32010-11-08 19:18:58 +00002422 if ((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2423 (obj->gtt_offset & (obj->base.size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002424 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002425 __func__, obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002426 return;
2427 }
2428
Chris Wilson05394f32010-11-08 19:18:58 +00002429 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002430 pitch_val = ffs(pitch_val) - 1;
2431 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2432
Chris Wilson05394f32010-11-08 19:18:58 +00002433 val = obj->gtt_offset;
2434 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002435 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002436 fence_size_bits = I830_FENCE_SIZE_BITS(size);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002437 WARN_ON(fence_size_bits & ~0x00000f00);
2438 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002439 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2440 val |= I830_FENCE_REG_VALID;
2441
2442 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002443}
2444
Chris Wilson2cf34d72010-09-14 13:03:28 +01002445static int i915_find_fence_reg(struct drm_device *dev,
2446 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002447{
Daniel Vetterae3db242010-02-19 11:51:58 +01002448 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002449 struct drm_i915_fence_reg *reg;
Chris Wilson05394f32010-11-08 19:18:58 +00002450 struct drm_i915_gem_object *obj = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002451 int i, avail, ret;
2452
2453 /* First try to find a free reg */
2454 avail = 0;
2455 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2456 reg = &dev_priv->fence_regs[i];
2457 if (!reg->obj)
2458 return i;
2459
Chris Wilson05394f32010-11-08 19:18:58 +00002460 if (!reg->obj->pin_count)
2461 avail++;
Daniel Vetterae3db242010-02-19 11:51:58 +01002462 }
2463
2464 if (avail == 0)
2465 return -ENOSPC;
2466
2467 /* None available, try to steal one or wait for a user to finish */
Chris Wilsona00b10c2010-09-24 21:15:47 +01002468 avail = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002469 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2470 lru_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00002471 obj = reg->obj;
2472 if (obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002473 continue;
2474
2475 /* found one! */
Chris Wilson05394f32010-11-08 19:18:58 +00002476 avail = obj->fence_reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002477 break;
2478 }
2479
Chris Wilsona00b10c2010-09-24 21:15:47 +01002480 BUG_ON(avail == I915_FENCE_REG_NONE);
Daniel Vetterae3db242010-02-19 11:51:58 +01002481
2482 /* We only have a reference on obj from the active list. put_fence_reg
2483 * might drop that one, causing a use-after-free in it. So hold a
2484 * private reference to obj like the other callers of put_fence_reg
2485 * (set_tiling ioctl) do. */
Chris Wilson05394f32010-11-08 19:18:58 +00002486 drm_gem_object_reference(&obj->base);
2487 ret = i915_gem_object_put_fence_reg(obj, interruptible);
2488 drm_gem_object_unreference(&obj->base);
Daniel Vetterae3db242010-02-19 11:51:58 +01002489 if (ret != 0)
2490 return ret;
2491
Chris Wilsona00b10c2010-09-24 21:15:47 +01002492 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002493}
2494
Jesse Barnesde151cf2008-11-12 10:03:55 -08002495/**
2496 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2497 * @obj: object to map through a fence reg
2498 *
2499 * When mapping objects through the GTT, userspace wants to be able to write
2500 * to them without having to worry about swizzling if the object is tiled.
2501 *
2502 * This function walks the fence regs looking for a free one for @obj,
2503 * stealing one if it can't find any.
2504 *
2505 * It then sets up the reg based on the object's properties: address, pitch
2506 * and tiling format.
2507 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002508int
Chris Wilson05394f32010-11-08 19:18:58 +00002509i915_gem_object_get_fence_reg(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002510 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002511{
Chris Wilson05394f32010-11-08 19:18:58 +00002512 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002513 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002514 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002515 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516
Eric Anholta09ba7f2009-08-29 12:49:51 -07002517 /* Just update our place in the LRU if our fence is getting used. */
Chris Wilson05394f32010-11-08 19:18:58 +00002518 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2519 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002520 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002521 return 0;
2522 }
2523
Chris Wilson05394f32010-11-08 19:18:58 +00002524 switch (obj->tiling_mode) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002525 case I915_TILING_NONE:
2526 WARN(1, "allocating a fence for non-tiled object?\n");
2527 break;
2528 case I915_TILING_X:
Chris Wilson05394f32010-11-08 19:18:58 +00002529 if (!obj->stride)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002530 return -EINVAL;
Chris Wilson05394f32010-11-08 19:18:58 +00002531 WARN((obj->stride & (512 - 1)),
Jesse Barnes0f973f22009-01-26 17:10:45 -08002532 "object 0x%08x is X tiled but has non-512B pitch\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002533 obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 break;
2535 case I915_TILING_Y:
Chris Wilson05394f32010-11-08 19:18:58 +00002536 if (!obj->stride)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002537 return -EINVAL;
Chris Wilson05394f32010-11-08 19:18:58 +00002538 WARN((obj->stride & (128 - 1)),
Jesse Barnes0f973f22009-01-26 17:10:45 -08002539 "object 0x%08x is Y tiled but has non-128B pitch\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002540 obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541 break;
2542 }
2543
Chris Wilson2cf34d72010-09-14 13:03:28 +01002544 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002545 if (ret < 0)
2546 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002547
Chris Wilson05394f32010-11-08 19:18:58 +00002548 obj->fence_reg = ret;
2549 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002550 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002551
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552 reg->obj = obj;
2553
Chris Wilsone259bef2010-09-17 00:32:02 +01002554 switch (INTEL_INFO(dev)->gen) {
2555 case 6:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002556 sandybridge_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002557 break;
2558 case 5:
2559 case 4:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002560 i965_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002561 break;
2562 case 3:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002563 i915_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002564 break;
2565 case 2:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002566 i830_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002567 break;
2568 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002569
Chris Wilsona00b10c2010-09-24 21:15:47 +01002570 trace_i915_gem_object_get_fence(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002571 obj->fence_reg,
2572 obj->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002573
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002574 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002575}
2576
2577/**
2578 * i915_gem_clear_fence_reg - clear out fence register info
2579 * @obj: object to clear
2580 *
2581 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002582 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583 */
2584static void
Chris Wilson05394f32010-11-08 19:18:58 +00002585i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586{
Chris Wilson05394f32010-11-08 19:18:58 +00002587 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002588 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002589 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002590 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591
Chris Wilsone259bef2010-09-17 00:32:02 +01002592 switch (INTEL_INFO(dev)->gen) {
2593 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002594 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
Chris Wilson05394f32010-11-08 19:18:58 +00002595 (obj->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002596 break;
2597 case 5:
2598 case 4:
Chris Wilson05394f32010-11-08 19:18:58 +00002599 I915_WRITE64(FENCE_REG_965_0 + (obj->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002600 break;
2601 case 3:
Chris Wilson05394f32010-11-08 19:18:58 +00002602 if (obj->fence_reg >= 8)
2603 fence_reg = FENCE_REG_945_8 + (obj->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002604 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002605 case 2:
Chris Wilson05394f32010-11-08 19:18:58 +00002606 fence_reg = FENCE_REG_830_0 + obj->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002607
2608 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002609 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002610 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002611
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002612 reg->obj = NULL;
Chris Wilson05394f32010-11-08 19:18:58 +00002613 obj->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002614 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615}
2616
Eric Anholt673a3942008-07-30 12:06:12 -07002617/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002618 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2619 * to the buffer to finish, and then resets the fence register.
2620 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002621 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002622 *
2623 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002624 * data structures in dev_priv and obj.
Chris Wilson52dc7d32009-06-06 09:46:01 +01002625 */
2626int
Chris Wilson05394f32010-11-08 19:18:58 +00002627i915_gem_object_put_fence_reg(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002628 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002629{
Chris Wilson05394f32010-11-08 19:18:58 +00002630 struct drm_device *dev = obj->base.dev;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002631 int ret;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002632
Chris Wilson05394f32010-11-08 19:18:58 +00002633 if (obj->fence_reg == I915_FENCE_REG_NONE)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002634 return 0;
2635
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002636 /* If we've changed tiling, GTT-mappings of the object
2637 * need to re-fault to ensure that the correct fence register
2638 * setup is in place.
2639 */
2640 i915_gem_release_mmap(obj);
2641
Chris Wilson52dc7d32009-06-06 09:46:01 +01002642 /* On the i915, GPU access to tiled buffers is via a fence,
2643 * therefore we must wait for any outstanding access to complete
2644 * before clearing the fence.
2645 */
Chris Wilsoncaea7472010-11-12 13:53:37 +00002646 if (obj->fenced_gpu_access) {
Chris Wilson919926a2010-11-12 13:42:53 +00002647 ret = i915_gem_object_flush_gpu_write_domain(obj, NULL);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002648 if (ret)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002649 return ret;
2650
Chris Wilsoncaea7472010-11-12 13:53:37 +00002651 obj->fenced_gpu_access = false;
2652 }
2653
2654 if (obj->last_fenced_seqno) {
2655 ret = i915_do_wait_request(dev,
2656 obj->last_fenced_seqno,
2657 interruptible,
2658 obj->last_fenced_ring);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002659 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002660 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002661
Chris Wilsoncaea7472010-11-12 13:53:37 +00002662 obj->last_fenced_seqno = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002663 }
2664
Daniel Vetter4a726612010-02-01 13:59:16 +01002665 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002666 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002667
2668 return 0;
2669}
2670
2671/**
Eric Anholt673a3942008-07-30 12:06:12 -07002672 * Finds free space in the GTT aperture and binds the object there.
2673 */
2674static int
Chris Wilson05394f32010-11-08 19:18:58 +00002675i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002676 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002677 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002678{
Chris Wilson05394f32010-11-08 19:18:58 +00002679 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002680 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002681 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002682 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002683 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002684 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002685 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002686
Chris Wilson05394f32010-11-08 19:18:58 +00002687 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002688 DRM_ERROR("Attempting to bind a purgeable object\n");
2689 return -EINVAL;
2690 }
2691
Chris Wilson05394f32010-11-08 19:18:58 +00002692 fence_size = i915_gem_get_gtt_size(obj);
2693 fence_alignment = i915_gem_get_gtt_alignment(obj);
2694 unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002695
Eric Anholt673a3942008-07-30 12:06:12 -07002696 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002697 alignment = map_and_fenceable ? fence_alignment :
2698 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002699 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002700 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2701 return -EINVAL;
2702 }
2703
Chris Wilson05394f32010-11-08 19:18:58 +00002704 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002705
Chris Wilson654fc602010-05-27 13:18:21 +01002706 /* If the object is bigger than the entire aperture, reject it early
2707 * before evicting everything in a vain attempt to find space.
2708 */
Chris Wilson05394f32010-11-08 19:18:58 +00002709 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002710 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002711 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2712 return -E2BIG;
2713 }
2714
Eric Anholt673a3942008-07-30 12:06:12 -07002715 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002716 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002717 free_space =
2718 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002719 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002720 dev_priv->mm.gtt_mappable_end,
2721 0);
2722 else
2723 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002724 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002725
2726 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002727 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002728 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002729 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002730 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002731 dev_priv->mm.gtt_mappable_end,
2732 0);
2733 else
Chris Wilson05394f32010-11-08 19:18:58 +00002734 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002735 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002736 }
Chris Wilson05394f32010-11-08 19:18:58 +00002737 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002738 /* If the gtt is empty and we're still having trouble
2739 * fitting our object in, we're out of memory.
2740 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002741 ret = i915_gem_evict_something(dev, size, alignment,
2742 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002743 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002744 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002745
Eric Anholt673a3942008-07-30 12:06:12 -07002746 goto search_free;
2747 }
2748
Chris Wilsone5281cc2010-10-28 13:45:36 +01002749 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002750 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002751 drm_mm_put_block(obj->gtt_space);
2752 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002753
2754 if (ret == -ENOMEM) {
2755 /* first try to clear up some space from the GTT */
Chris Wilsona00b10c2010-09-24 21:15:47 +01002756 ret = i915_gem_evict_something(dev, size,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002757 alignment,
2758 map_and_fenceable);
Chris Wilson07f73f62009-09-14 16:50:30 +01002759 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002760 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002761 if (gfpmask) {
2762 gfpmask = 0;
2763 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002764 }
2765
2766 return ret;
2767 }
2768
2769 goto search_free;
2770 }
2771
Eric Anholt673a3942008-07-30 12:06:12 -07002772 return ret;
2773 }
2774
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002775 ret = i915_gem_gtt_bind_object(obj);
2776 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002777 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002778 drm_mm_put_block(obj->gtt_space);
2779 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002780
Chris Wilsona00b10c2010-09-24 21:15:47 +01002781 ret = i915_gem_evict_something(dev, size,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002782 alignment, map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002783 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002784 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002785
2786 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002787 }
Eric Anholt673a3942008-07-30 12:06:12 -07002788
Chris Wilson05394f32010-11-08 19:18:58 +00002789 obj->gtt_offset = obj->gtt_space->start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002790
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002791 /* keep track of bounds object by adding it to the inactive list */
Chris Wilson05394f32010-11-08 19:18:58 +00002792 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2793 i915_gem_info_add_gtt(dev_priv, obj);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002794
Eric Anholt673a3942008-07-30 12:06:12 -07002795 /* Assert that the object is not currently in any GPU domain. As it
2796 * wasn't in the GTT, there shouldn't be any way it could have been in
2797 * a GPU cache
2798 */
Chris Wilson05394f32010-11-08 19:18:58 +00002799 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2800 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002801
Chris Wilson05394f32010-11-08 19:18:58 +00002802 trace_i915_gem_object_bind(obj, obj->gtt_offset, map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002803
Daniel Vetter75e9e912010-11-04 17:11:09 +01002804 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002805 obj->gtt_space->size == fence_size &&
2806 (obj->gtt_space->start & (fence_alignment -1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002807
Daniel Vetter75e9e912010-11-04 17:11:09 +01002808 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002809 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002810
Chris Wilson05394f32010-11-08 19:18:58 +00002811 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002812
Eric Anholt673a3942008-07-30 12:06:12 -07002813 return 0;
2814}
2815
2816void
Chris Wilson05394f32010-11-08 19:18:58 +00002817i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002818{
Eric Anholt673a3942008-07-30 12:06:12 -07002819 /* If we don't have a page list set up, then we're not pinned
2820 * to GPU, and we can ignore the cache flush because it'll happen
2821 * again at bind time.
2822 */
Chris Wilson05394f32010-11-08 19:18:58 +00002823 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002824 return;
2825
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002827
Chris Wilson05394f32010-11-08 19:18:58 +00002828 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002829}
2830
Eric Anholte47c68e2008-11-14 13:35:19 -08002831/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002832static int
Chris Wilson05394f32010-11-08 19:18:58 +00002833i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002834 struct intel_ring_buffer *pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002835{
Chris Wilson05394f32010-11-08 19:18:58 +00002836 struct drm_device *dev = obj->base.dev;
Eric Anholte47c68e2008-11-14 13:35:19 -08002837
Chris Wilson05394f32010-11-08 19:18:58 +00002838 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002839 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002840
2841 /* Queue the GPU write cache flushing we need. */
Chris Wilson05394f32010-11-08 19:18:58 +00002842 i915_gem_flush_ring(dev, obj->ring, 0, obj->base.write_domain);
2843 BUG_ON(obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002844
Chris Wilson919926a2010-11-12 13:42:53 +00002845 if (pipelined && pipelined == obj->ring)
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002846 return 0;
2847
Chris Wilson2cf34d72010-09-14 13:03:28 +01002848 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002849}
2850
2851/** Flushes the GTT write domain for the object if it's dirty. */
2852static void
Chris Wilson05394f32010-11-08 19:18:58 +00002853i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002854{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002855 uint32_t old_write_domain;
2856
Chris Wilson05394f32010-11-08 19:18:58 +00002857 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002858 return;
2859
2860 /* No actual flushing is required for the GTT write domain. Writes
2861 * to it immediately go to main memory as far as we know, so there's
2862 * no chipset flush. It also doesn't land in render cache.
2863 */
Chris Wilson4a684a42010-10-28 14:44:08 +01002864 i915_gem_release_mmap(obj);
2865
Chris Wilson05394f32010-11-08 19:18:58 +00002866 old_write_domain = obj->base.write_domain;
2867 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002868
2869 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002870 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002871 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002872}
2873
2874/** Flushes the CPU write domain for the object if it's dirty. */
2875static void
Chris Wilson05394f32010-11-08 19:18:58 +00002876i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002877{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002878 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002879
Chris Wilson05394f32010-11-08 19:18:58 +00002880 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002881 return;
2882
2883 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002884 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002885 old_write_domain = obj->base.write_domain;
2886 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002887
2888 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002889 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002890 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002891}
2892
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002893/**
2894 * Moves a single object to the GTT read, and possibly write domain.
2895 *
2896 * This function returns when the move is complete, including waiting on
2897 * flushes to occur.
2898 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002899int
Chris Wilson05394f32010-11-08 19:18:58 +00002900i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, int write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002901{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002902 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002903 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002904
Eric Anholt02354392008-11-26 13:58:13 -08002905 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002906 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002907 return -EINVAL;
2908
Chris Wilson919926a2010-11-12 13:42:53 +00002909 ret = i915_gem_object_flush_gpu_write_domain(obj, NULL);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002910 if (ret != 0)
2911 return ret;
2912
Chris Wilson72133422010-09-13 23:56:38 +01002913 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002914
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002915 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002916 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002917 if (ret)
2918 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002919 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002920
Chris Wilson05394f32010-11-08 19:18:58 +00002921 old_write_domain = obj->base.write_domain;
2922 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002923
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002924 /* It should now be out of any other write domains, and we can update
2925 * the domain values for our changes.
2926 */
Chris Wilson05394f32010-11-08 19:18:58 +00002927 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2928 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002929 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002930 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2931 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2932 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002933 }
2934
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002935 trace_i915_gem_object_change_domain(obj,
2936 old_read_domains,
2937 old_write_domain);
2938
Eric Anholte47c68e2008-11-14 13:35:19 -08002939 return 0;
2940}
2941
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002942/*
2943 * Prepare buffer for display plane. Use uninterruptible for possible flush
2944 * wait, as in modesetting process we're not supposed to be interrupted.
2945 */
2946int
Chris Wilson05394f32010-11-08 19:18:58 +00002947i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002948 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002949{
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002950 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002951 int ret;
2952
2953 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002954 if (obj->gtt_space == NULL)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002955 return -EINVAL;
2956
Chris Wilson919926a2010-11-12 13:42:53 +00002957 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002958 if (ret)
2959 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002960
Chris Wilsonced270f2010-09-26 22:47:46 +01002961 /* Currently, we are always called from an non-interruptible context. */
2962 if (!pipelined) {
2963 ret = i915_gem_object_wait_rendering(obj, false);
2964 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002965 return ret;
2966 }
2967
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002968 i915_gem_object_flush_cpu_write_domain(obj);
2969
Chris Wilson05394f32010-11-08 19:18:58 +00002970 old_read_domains = obj->base.read_domains;
2971 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002972
2973 trace_i915_gem_object_change_domain(obj,
2974 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00002975 obj->base.write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002976
2977 return 0;
2978}
2979
Chris Wilson85345512010-11-13 09:49:11 +00002980int
2981i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
2982 bool interruptible)
2983{
2984 if (!obj->active)
2985 return 0;
2986
2987 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
Chris Wilson05394f32010-11-08 19:18:58 +00002988 i915_gem_flush_ring(obj->base.dev, obj->ring,
Chris Wilson85345512010-11-13 09:49:11 +00002989 0, obj->base.write_domain);
2990
Chris Wilson05394f32010-11-08 19:18:58 +00002991 return i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson85345512010-11-13 09:49:11 +00002992}
2993
Eric Anholte47c68e2008-11-14 13:35:19 -08002994/**
2995 * Moves a single object to the CPU read, and possibly write domain.
2996 *
2997 * This function returns when the move is complete, including waiting on
2998 * flushes to occur.
2999 */
3000static int
Chris Wilson919926a2010-11-12 13:42:53 +00003001i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003002{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003003 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003004 int ret;
3005
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003006 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003007 if (ret != 0)
3008 return ret;
3009
3010 i915_gem_object_flush_gtt_write_domain(obj);
3011
3012 /* If we have a partially-valid cache of the object in the CPU,
3013 * finish invalidating it and free the per-page flags.
3014 */
3015 i915_gem_object_set_to_full_cpu_read_domain(obj);
3016
Chris Wilson72133422010-09-13 23:56:38 +01003017 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01003018 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01003019 if (ret)
3020 return ret;
3021 }
3022
Chris Wilson05394f32010-11-08 19:18:58 +00003023 old_write_domain = obj->base.write_domain;
3024 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003025
Eric Anholte47c68e2008-11-14 13:35:19 -08003026 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003027 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003028 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003029
Chris Wilson05394f32010-11-08 19:18:58 +00003030 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003031 }
3032
3033 /* It should now be out of any other write domains, and we can update
3034 * the domain values for our changes.
3035 */
Chris Wilson05394f32010-11-08 19:18:58 +00003036 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003037
3038 /* If we're writing through the CPU, then the GPU read domains will
3039 * need to be invalidated at next use.
3040 */
3041 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003042 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3043 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003044 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003045
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003046 trace_i915_gem_object_change_domain(obj,
3047 old_read_domains,
3048 old_write_domain);
3049
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003050 return 0;
3051}
3052
Eric Anholt673a3942008-07-30 12:06:12 -07003053/*
3054 * Set the next domain for the specified object. This
3055 * may not actually perform the necessary flushing/invaliding though,
3056 * as that may want to be batched with other set_domain operations
3057 *
3058 * This is (we hope) the only really tricky part of gem. The goal
3059 * is fairly simple -- track which caches hold bits of the object
3060 * and make sure they remain coherent. A few concrete examples may
3061 * help to explain how it works. For shorthand, we use the notation
3062 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3063 * a pair of read and write domain masks.
3064 *
3065 * Case 1: the batch buffer
3066 *
3067 * 1. Allocated
3068 * 2. Written by CPU
3069 * 3. Mapped to GTT
3070 * 4. Read by GPU
3071 * 5. Unmapped from GTT
3072 * 6. Freed
3073 *
3074 * Let's take these a step at a time
3075 *
3076 * 1. Allocated
3077 * Pages allocated from the kernel may still have
3078 * cache contents, so we set them to (CPU, CPU) always.
3079 * 2. Written by CPU (using pwrite)
3080 * The pwrite function calls set_domain (CPU, CPU) and
3081 * this function does nothing (as nothing changes)
3082 * 3. Mapped by GTT
3083 * This function asserts that the object is not
3084 * currently in any GPU-based read or write domains
3085 * 4. Read by GPU
3086 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3087 * As write_domain is zero, this function adds in the
3088 * current read domains (CPU+COMMAND, 0).
3089 * flush_domains is set to CPU.
3090 * invalidate_domains is set to COMMAND
3091 * clflush is run to get data out of the CPU caches
3092 * then i915_dev_set_domain calls i915_gem_flush to
3093 * emit an MI_FLUSH and drm_agp_chipset_flush
3094 * 5. Unmapped from GTT
3095 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3096 * flush_domains and invalidate_domains end up both zero
3097 * so no flushing/invalidating happens
3098 * 6. Freed
3099 * yay, done
3100 *
3101 * Case 2: The shared render buffer
3102 *
3103 * 1. Allocated
3104 * 2. Mapped to GTT
3105 * 3. Read/written by GPU
3106 * 4. set_domain to (CPU,CPU)
3107 * 5. Read/written by CPU
3108 * 6. Read/written by GPU
3109 *
3110 * 1. Allocated
3111 * Same as last example, (CPU, CPU)
3112 * 2. Mapped to GTT
3113 * Nothing changes (assertions find that it is not in the GPU)
3114 * 3. Read/written by GPU
3115 * execbuffer calls set_domain (RENDER, RENDER)
3116 * flush_domains gets CPU
3117 * invalidate_domains gets GPU
3118 * clflush (obj)
3119 * MI_FLUSH and drm_agp_chipset_flush
3120 * 4. set_domain (CPU, CPU)
3121 * flush_domains gets GPU
3122 * invalidate_domains gets CPU
3123 * wait_rendering (obj) to make sure all drawing is complete.
3124 * This will include an MI_FLUSH to get the data from GPU
3125 * to memory
3126 * clflush (obj) to invalidate the CPU cache
3127 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3128 * 5. Read/written by CPU
3129 * cache lines are loaded and dirtied
3130 * 6. Read written by GPU
3131 * Same as last GPU access
3132 *
3133 * Case 3: The constant buffer
3134 *
3135 * 1. Allocated
3136 * 2. Written by CPU
3137 * 3. Read by GPU
3138 * 4. Updated (written) by CPU again
3139 * 5. Read by GPU
3140 *
3141 * 1. Allocated
3142 * (CPU, CPU)
3143 * 2. Written by CPU
3144 * (CPU, CPU)
3145 * 3. Read by GPU
3146 * (CPU+RENDER, 0)
3147 * flush_domains = CPU
3148 * invalidate_domains = RENDER
3149 * clflush (obj)
3150 * MI_FLUSH
3151 * drm_agp_chipset_flush
3152 * 4. Updated (written) by CPU again
3153 * (CPU, CPU)
3154 * flush_domains = 0 (no previous write domain)
3155 * invalidate_domains = 0 (no new read domains)
3156 * 5. Read by GPU
3157 * (CPU+RENDER, 0)
3158 * flush_domains = CPU
3159 * invalidate_domains = RENDER
3160 * clflush (obj)
3161 * MI_FLUSH
3162 * drm_agp_chipset_flush
3163 */
Keith Packardc0d90822008-11-20 23:11:08 -08003164static void
Chris Wilson05394f32010-11-08 19:18:58 +00003165i915_gem_object_set_to_gpu_domain(struct drm_i915_gem_object *obj,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003166 struct intel_ring_buffer *ring,
3167 struct change_domains *cd)
Eric Anholt673a3942008-07-30 12:06:12 -07003168{
Chris Wilson05394f32010-11-08 19:18:58 +00003169 uint32_t invalidate_domains = 0, flush_domains = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003170
Eric Anholt673a3942008-07-30 12:06:12 -07003171 /*
3172 * If the object isn't moving to a new write domain,
3173 * let the object stay in multiple read domains
3174 */
Chris Wilson05394f32010-11-08 19:18:58 +00003175 if (obj->base.pending_write_domain == 0)
3176 obj->base.pending_read_domains |= obj->base.read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003177
3178 /*
3179 * Flush the current write domain if
3180 * the new read domains don't match. Invalidate
3181 * any read domains which differ from the old
3182 * write domain
3183 */
Chris Wilson05394f32010-11-08 19:18:58 +00003184 if (obj->base.write_domain &&
Chris Wilsoncaea7472010-11-12 13:53:37 +00003185 (((obj->base.write_domain != obj->base.pending_read_domains ||
3186 obj->ring != ring)) ||
3187 (obj->fenced_gpu_access && !obj->pending_fenced_gpu_access))) {
Chris Wilson05394f32010-11-08 19:18:58 +00003188 flush_domains |= obj->base.write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003189 invalidate_domains |=
Chris Wilson05394f32010-11-08 19:18:58 +00003190 obj->base.pending_read_domains & ~obj->base.write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003191 }
3192 /*
3193 * Invalidate any read caches which may have
3194 * stale data. That is, any new read domains.
3195 */
Chris Wilson05394f32010-11-08 19:18:58 +00003196 invalidate_domains |= obj->base.pending_read_domains & ~obj->base.read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003197 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003198 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003199
Chris Wilson4a684a42010-10-28 14:44:08 +01003200 /* blow away mappings if mapped through GTT */
3201 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_GTT)
3202 i915_gem_release_mmap(obj);
3203
Eric Anholtefbeed92009-02-19 14:54:51 -08003204 /* The actual obj->write_domain will be updated with
3205 * pending_write_domain after we emit the accumulated flush for all
3206 * of our domain changes in execbuffers (which clears objects'
3207 * write_domains). So if we have a current write domain that we
3208 * aren't changing, set pending_write_domain to that.
3209 */
Chris Wilson05394f32010-11-08 19:18:58 +00003210 if (flush_domains == 0 && obj->base.pending_write_domain == 0)
3211 obj->base.pending_write_domain = obj->base.write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003212
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003213 cd->invalidate_domains |= invalidate_domains;
3214 cd->flush_domains |= flush_domains;
Chris Wilsonb6651452010-10-23 10:15:06 +01003215 if (flush_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson05394f32010-11-08 19:18:58 +00003216 cd->flush_rings |= obj->ring->id;
Chris Wilsonb6651452010-10-23 10:15:06 +01003217 if (invalidate_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003218 cd->flush_rings |= ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003219}
3220
3221/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003222 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003223 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003224 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3225 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3226 */
3227static void
Chris Wilson05394f32010-11-08 19:18:58 +00003228i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003229{
Chris Wilson05394f32010-11-08 19:18:58 +00003230 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003231 return;
3232
3233 /* If we're partially in the CPU read domain, finish moving it in.
3234 */
Chris Wilson05394f32010-11-08 19:18:58 +00003235 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 int i;
3237
Chris Wilson05394f32010-11-08 19:18:58 +00003238 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3239 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003241 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003242 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003243 }
3244
3245 /* Free the page_cpu_valid mappings which are now stale, whether
3246 * or not we've got I915_GEM_DOMAIN_CPU.
3247 */
Chris Wilson05394f32010-11-08 19:18:58 +00003248 kfree(obj->page_cpu_valid);
3249 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003250}
3251
3252/**
3253 * Set the CPU read domain on a range of the object.
3254 *
3255 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3256 * not entirely valid. The page_cpu_valid member of the object flags which
3257 * pages have been flushed, and will be respected by
3258 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3259 * of the whole object.
3260 *
3261 * This function returns when the move is complete, including waiting on
3262 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003263 */
3264static int
Chris Wilson05394f32010-11-08 19:18:58 +00003265i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003266 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003267{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003268 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003269 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003270
Chris Wilson05394f32010-11-08 19:18:58 +00003271 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003272 return i915_gem_object_set_to_cpu_domain(obj, 0);
3273
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003274 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 if (ret != 0)
3276 return ret;
3277 i915_gem_object_flush_gtt_write_domain(obj);
3278
3279 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003280 if (obj->page_cpu_valid == NULL &&
3281 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003282 return 0;
3283
Eric Anholte47c68e2008-11-14 13:35:19 -08003284 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3285 * newly adding I915_GEM_DOMAIN_CPU
3286 */
Chris Wilson05394f32010-11-08 19:18:58 +00003287 if (obj->page_cpu_valid == NULL) {
3288 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3289 GFP_KERNEL);
3290 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003291 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003292 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3293 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003294
3295 /* Flush the cache on any pages that are still invalid from the CPU's
3296 * perspective.
3297 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003298 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3299 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003300 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003301 continue;
3302
Chris Wilson05394f32010-11-08 19:18:58 +00003303 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003304
Chris Wilson05394f32010-11-08 19:18:58 +00003305 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003306 }
3307
Eric Anholte47c68e2008-11-14 13:35:19 -08003308 /* It should now be out of any other write domains, and we can update
3309 * the domain values for our changes.
3310 */
Chris Wilson05394f32010-11-08 19:18:58 +00003311 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003312
Chris Wilson05394f32010-11-08 19:18:58 +00003313 old_read_domains = obj->base.read_domains;
3314 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003315
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003316 trace_i915_gem_object_change_domain(obj,
3317 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003318 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003319
Eric Anholt673a3942008-07-30 12:06:12 -07003320 return 0;
3321}
3322
Eric Anholt673a3942008-07-30 12:06:12 -07003323static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003324i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
3325 struct drm_file *file_priv,
3326 struct drm_i915_gem_exec_object2 *entry,
3327 struct drm_i915_gem_relocation_entry *reloc)
Eric Anholt673a3942008-07-30 12:06:12 -07003328{
Chris Wilson9af90d12010-10-17 10:01:56 +01003329 struct drm_device *dev = obj->base.dev;
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003330 struct drm_gem_object *target_obj;
3331 uint32_t target_offset;
3332 int ret = -EINVAL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003333
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003334 target_obj = drm_gem_object_lookup(dev, file_priv,
3335 reloc->target_handle);
3336 if (target_obj == NULL)
3337 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003338
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003339 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003340
Chris Wilson8542a0b2009-09-09 21:15:15 +01003341#if WATCH_RELOC
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003342 DRM_INFO("%s: obj %p offset %08x target %d "
3343 "read %08x write %08x gtt %08x "
3344 "presumed %08x delta %08x\n",
3345 __func__,
3346 obj,
3347 (int) reloc->offset,
3348 (int) reloc->target_handle,
3349 (int) reloc->read_domains,
3350 (int) reloc->write_domain,
3351 (int) target_offset,
3352 (int) reloc->presumed_offset,
3353 reloc->delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003354#endif
3355
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003356 /* The target buffer should have appeared before us in the
3357 * exec_object list, so it should have a GTT space bound by now.
3358 */
3359 if (target_offset == 0) {
3360 DRM_ERROR("No GTT space found for object %d\n",
3361 reloc->target_handle);
3362 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 }
3364
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003365 /* Validate that the target is in a valid r/w GPU domain */
3366 if (reloc->write_domain & (reloc->write_domain - 1)) {
3367 DRM_ERROR("reloc with multiple write domains: "
3368 "obj %p target %d offset %d "
3369 "read %08x write %08x",
3370 obj, reloc->target_handle,
3371 (int) reloc->offset,
3372 reloc->read_domains,
3373 reloc->write_domain);
3374 goto err;
3375 }
3376 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3377 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3378 DRM_ERROR("reloc with read/write CPU domains: "
3379 "obj %p target %d offset %d "
3380 "read %08x write %08x",
3381 obj, reloc->target_handle,
3382 (int) reloc->offset,
3383 reloc->read_domains,
3384 reloc->write_domain);
3385 goto err;
3386 }
3387 if (reloc->write_domain && target_obj->pending_write_domain &&
3388 reloc->write_domain != target_obj->pending_write_domain) {
3389 DRM_ERROR("Write domain conflict: "
3390 "obj %p target %d offset %d "
3391 "new %08x old %08x\n",
3392 obj, reloc->target_handle,
3393 (int) reloc->offset,
3394 reloc->write_domain,
3395 target_obj->pending_write_domain);
3396 goto err;
3397 }
3398
3399 target_obj->pending_read_domains |= reloc->read_domains;
3400 target_obj->pending_write_domain |= reloc->write_domain;
3401
3402 /* If the relocation already has the right value in it, no
3403 * more work needs to be done.
3404 */
3405 if (target_offset == reloc->presumed_offset)
3406 goto out;
3407
3408 /* Check that the relocation address is valid... */
3409 if (reloc->offset > obj->base.size - 4) {
3410 DRM_ERROR("Relocation beyond object bounds: "
3411 "obj %p target %d offset %d size %d.\n",
3412 obj, reloc->target_handle,
3413 (int) reloc->offset,
3414 (int) obj->base.size);
3415 goto err;
3416 }
3417 if (reloc->offset & 3) {
3418 DRM_ERROR("Relocation not 4-byte aligned: "
3419 "obj %p target %d offset %d.\n",
3420 obj, reloc->target_handle,
3421 (int) reloc->offset);
3422 goto err;
3423 }
3424
3425 /* and points to somewhere within the target object. */
3426 if (reloc->delta >= target_obj->size) {
3427 DRM_ERROR("Relocation beyond target object bounds: "
3428 "obj %p target %d delta %d size %d.\n",
3429 obj, reloc->target_handle,
3430 (int) reloc->delta,
3431 (int) target_obj->size);
3432 goto err;
3433 }
3434
3435 reloc->delta += target_offset;
3436 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
3437 uint32_t page_offset = reloc->offset & ~PAGE_MASK;
3438 char *vaddr;
3439
3440 vaddr = kmap_atomic(obj->pages[reloc->offset >> PAGE_SHIFT]);
3441 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
3442 kunmap_atomic(vaddr);
3443 } else {
3444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 uint32_t __iomem *reloc_entry;
3446 void __iomem *reloc_page;
3447
Chris Wilson05394f32010-11-08 19:18:58 +00003448 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003449 if (ret)
3450 goto err;
3451
3452 /* Map the page containing the relocation we're going to perform. */
3453 reloc->offset += obj->gtt_offset;
3454 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3455 reloc->offset & PAGE_MASK);
3456 reloc_entry = (uint32_t __iomem *)
3457 (reloc_page + (reloc->offset & ~PAGE_MASK));
3458 iowrite32(reloc->delta, reloc_entry);
3459 io_mapping_unmap_atomic(reloc_page);
3460 }
3461
3462 /* and update the user's relocation entry */
3463 reloc->presumed_offset = target_offset;
3464
3465out:
3466 ret = 0;
3467err:
Chris Wilson9af90d12010-10-17 10:01:56 +01003468 drm_gem_object_unreference(target_obj);
3469 return ret;
3470}
3471
3472static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003473i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
3474 struct drm_file *file_priv,
3475 struct drm_i915_gem_exec_object2 *entry)
3476{
3477 struct drm_i915_gem_relocation_entry __user *user_relocs;
3478 int i, ret;
3479
3480 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
3481 for (i = 0; i < entry->relocation_count; i++) {
3482 struct drm_i915_gem_relocation_entry reloc;
3483
3484 if (__copy_from_user_inatomic(&reloc,
3485 user_relocs+i,
3486 sizeof(reloc)))
3487 return -EFAULT;
3488
3489 ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &reloc);
3490 if (ret)
3491 return ret;
3492
3493 if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3494 &reloc.presumed_offset,
3495 sizeof(reloc.presumed_offset)))
3496 return -EFAULT;
3497 }
3498
3499 return 0;
3500}
3501
3502static int
3503i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
3504 struct drm_file *file_priv,
3505 struct drm_i915_gem_exec_object2 *entry,
3506 struct drm_i915_gem_relocation_entry *relocs)
3507{
3508 int i, ret;
3509
3510 for (i = 0; i < entry->relocation_count; i++) {
3511 ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &relocs[i]);
3512 if (ret)
3513 return ret;
3514 }
3515
3516 return 0;
3517}
3518
3519static int
3520i915_gem_execbuffer_relocate(struct drm_device *dev,
3521 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003522 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003523 struct drm_i915_gem_exec_object2 *exec_list,
3524 int count)
3525{
3526 int i, ret;
3527
3528 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003530 obj->base.pending_read_domains = 0;
3531 obj->base.pending_write_domain = 0;
3532 ret = i915_gem_execbuffer_relocate_object(obj, file,
3533 &exec_list[i]);
3534 if (ret)
3535 return ret;
3536 }
3537
3538 return 0;
3539}
3540
3541static int
3542i915_gem_execbuffer_reserve(struct drm_device *dev,
3543 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003544 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003545 struct drm_i915_gem_exec_object2 *exec_list,
3546 int count)
Chris Wilson9af90d12010-10-17 10:01:56 +01003547{
Chris Wilson9af90d12010-10-17 10:01:56 +01003548 int ret, i, retry;
3549
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003550 /* Attempt to pin all of the buffers into the GTT.
3551 * This is done in 3 phases:
3552 *
3553 * 1a. Unbind all objects that do not match the GTT constraints for
3554 * the execbuffer (fenceable, mappable, alignment etc).
3555 * 1b. Increment pin count for already bound objects.
3556 * 2. Bind new objects.
3557 * 3. Decrement pin count.
3558 *
3559 * This avoid unnecessary unbinding of later objects in order to makr
3560 * room for the earlier objects *unless* we need to defragment.
3561 */
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003562 retry = 0;
3563 do {
Chris Wilson9af90d12010-10-17 10:01:56 +01003564 ret = 0;
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003565
3566 /* Unbind any ill-fitting objects or pin. */
3567 for (i = 0; i < count; i++) {
3568 struct drm_i915_gem_object *obj = object_list[i];
3569 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
3570 bool need_fence, need_mappable;
3571
3572 if (!obj->gtt_space)
3573 continue;
3574
3575 need_fence =
3576 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3577 obj->tiling_mode != I915_TILING_NONE;
3578 need_mappable =
3579 entry->relocation_count ? true : need_fence;
3580
3581 if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
3582 (need_mappable && !obj->map_and_fenceable))
3583 ret = i915_gem_object_unbind(obj);
3584 else
3585 ret = i915_gem_object_pin(obj,
3586 entry->alignment,
3587 need_mappable);
3588 if (ret) {
3589 count = i;
3590 goto err;
3591 }
3592 }
3593
3594 /* Bind fresh objects */
Chris Wilson9af90d12010-10-17 10:01:56 +01003595 for (i = 0; i < count; i++) {
3596 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
Chris Wilson05394f32010-11-08 19:18:58 +00003597 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003598 bool need_fence;
3599
3600 need_fence =
Chris Wilson9af90d12010-10-17 10:01:56 +01003601 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3602 obj->tiling_mode != I915_TILING_NONE;
3603
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003604 if (!obj->gtt_space) {
3605 bool need_mappable =
3606 entry->relocation_count ? true : need_fence;
Daniel Vetter16e809a2010-09-16 19:37:04 +02003607
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003608 ret = i915_gem_object_pin(obj,
3609 entry->alignment,
3610 need_mappable);
Chris Wilson9af90d12010-10-17 10:01:56 +01003611 if (ret)
3612 break;
3613 }
3614
Chris Wilson9af90d12010-10-17 10:01:56 +01003615 if (need_fence) {
Chris Wilson05394f32010-11-08 19:18:58 +00003616 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003617 if (ret)
Chris Wilson9af90d12010-10-17 10:01:56 +01003618 break;
Chris Wilson9af90d12010-10-17 10:01:56 +01003619
Chris Wilsoncaea7472010-11-12 13:53:37 +00003620 obj->pending_fenced_gpu_access = true;
Chris Wilson9af90d12010-10-17 10:01:56 +01003621 }
3622
3623 entry->offset = obj->gtt_offset;
3624 }
3625
Chris Wilsona7a09ae2010-11-12 13:49:09 +00003626err: /* Decrement pin count for bound objects */
3627 for (i = 0; i < count; i++) {
3628 struct drm_i915_gem_object *obj = object_list[i];
3629 if (obj->gtt_space)
3630 i915_gem_object_unpin(obj);
3631 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003632
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003633 if (ret != -ENOSPC || retry > 1)
Chris Wilson9af90d12010-10-17 10:01:56 +01003634 return ret;
3635
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003636 /* First attempt, just clear anything that is purgeable.
3637 * Second attempt, clear the entire GTT.
3638 */
3639 ret = i915_gem_evict_everything(dev, retry == 0);
Chris Wilson9af90d12010-10-17 10:01:56 +01003640 if (ret)
3641 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003642
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003643 retry++;
3644 } while (1);
Eric Anholt673a3942008-07-30 12:06:12 -07003645}
3646
Chris Wilson13b29282010-11-01 12:22:48 +00003647static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003648i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
3649 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003650 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003651 struct drm_i915_gem_exec_object2 *exec_list,
3652 int count)
3653{
3654 struct drm_i915_gem_relocation_entry *reloc;
3655 int i, total, ret;
3656
Chris Wilson05394f32010-11-08 19:18:58 +00003657 for (i = 0; i < count; i++)
3658 object_list[i]->in_execbuffer = false;
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003659
3660 mutex_unlock(&dev->struct_mutex);
3661
3662 total = 0;
3663 for (i = 0; i < count; i++)
3664 total += exec_list[i].relocation_count;
3665
3666 reloc = drm_malloc_ab(total, sizeof(*reloc));
3667 if (reloc == NULL) {
3668 mutex_lock(&dev->struct_mutex);
3669 return -ENOMEM;
3670 }
3671
3672 total = 0;
3673 for (i = 0; i < count; i++) {
3674 struct drm_i915_gem_relocation_entry __user *user_relocs;
3675
3676 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3677
3678 if (copy_from_user(reloc+total, user_relocs,
3679 exec_list[i].relocation_count *
3680 sizeof(*reloc))) {
3681 ret = -EFAULT;
3682 mutex_lock(&dev->struct_mutex);
3683 goto err;
3684 }
3685
3686 total += exec_list[i].relocation_count;
3687 }
3688
3689 ret = i915_mutex_lock_interruptible(dev);
3690 if (ret) {
3691 mutex_lock(&dev->struct_mutex);
3692 goto err;
3693 }
3694
3695 ret = i915_gem_execbuffer_reserve(dev, file,
3696 object_list, exec_list,
3697 count);
3698 if (ret)
3699 goto err;
3700
3701 total = 0;
3702 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003703 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003704 obj->base.pending_read_domains = 0;
3705 obj->base.pending_write_domain = 0;
3706 ret = i915_gem_execbuffer_relocate_object_slow(obj, file,
3707 &exec_list[i],
3708 reloc + total);
3709 if (ret)
3710 goto err;
3711
3712 total += exec_list[i].relocation_count;
3713 }
3714
3715 /* Leave the user relocations as are, this is the painfully slow path,
3716 * and we want to avoid the complication of dropping the lock whilst
3717 * having buffers reserved in the aperture and so causing spurious
3718 * ENOSPC for random operations.
3719 */
3720
3721err:
3722 drm_free_large(reloc);
3723 return ret;
3724}
3725
3726static int
Chris Wilson13b29282010-11-01 12:22:48 +00003727i915_gem_execbuffer_move_to_gpu(struct drm_device *dev,
3728 struct drm_file *file,
3729 struct intel_ring_buffer *ring,
Chris Wilson05394f32010-11-08 19:18:58 +00003730 struct drm_i915_gem_object **objects,
Chris Wilson13b29282010-11-01 12:22:48 +00003731 int count)
3732{
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003733 struct change_domains cd;
Chris Wilson13b29282010-11-01 12:22:48 +00003734 int ret, i;
3735
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003736 cd.invalidate_domains = 0;
3737 cd.flush_domains = 0;
3738 cd.flush_rings = 0;
Chris Wilson13b29282010-11-01 12:22:48 +00003739 for (i = 0; i < count; i++)
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003740 i915_gem_object_set_to_gpu_domain(objects[i], ring, &cd);
Chris Wilson13b29282010-11-01 12:22:48 +00003741
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003742 if (cd.invalidate_domains | cd.flush_domains) {
Chris Wilson13b29282010-11-01 12:22:48 +00003743#if WATCH_EXEC
3744 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3745 __func__,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003746 cd.invalidate_domains,
3747 cd.flush_domains);
Chris Wilson13b29282010-11-01 12:22:48 +00003748#endif
Chris Wilson05394f32010-11-08 19:18:58 +00003749 i915_gem_flush(dev,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003750 cd.invalidate_domains,
3751 cd.flush_domains,
3752 cd.flush_rings);
Chris Wilson13b29282010-11-01 12:22:48 +00003753 }
3754
3755 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003756 struct drm_i915_gem_object *obj = objects[i];
Chris Wilson13b29282010-11-01 12:22:48 +00003757 /* XXX replace with semaphores */
3758 if (obj->ring && ring != obj->ring) {
Chris Wilson05394f32010-11-08 19:18:58 +00003759 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson13b29282010-11-01 12:22:48 +00003760 if (ret)
3761 return ret;
3762 }
3763 }
3764
3765 return 0;
3766}
3767
Eric Anholt673a3942008-07-30 12:06:12 -07003768/* Throttle our rendering by waiting until the ring has completed our requests
3769 * emitted over 20 msec ago.
3770 *
Eric Anholtb9624422009-06-03 07:27:35 +00003771 * Note that if we were to use the current jiffies each time around the loop,
3772 * we wouldn't escape the function with any frames outstanding if the time to
3773 * render a frame was over 20ms.
3774 *
Eric Anholt673a3942008-07-30 12:06:12 -07003775 * This should get us reasonable parallelism between CPU and GPU but also
3776 * relatively low latency when blocking on a particular request to finish.
3777 */
3778static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003779i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003780{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003783 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003784 struct drm_i915_gem_request *request;
3785 struct intel_ring_buffer *ring = NULL;
3786 u32 seqno = 0;
3787 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003788
Chris Wilson1c255952010-09-26 11:03:27 +01003789 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003790 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003791 if (time_after_eq(request->emitted_jiffies, recent_enough))
3792 break;
3793
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003794 ring = request->ring;
3795 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003796 }
Chris Wilson1c255952010-09-26 11:03:27 +01003797 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003798
3799 if (seqno == 0)
3800 return 0;
3801
3802 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003803 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003804 /* And wait for the seqno passing without holding any locks and
3805 * causing extra latency for others. This is safe as the irq
3806 * generation is designed to be run atomically and so is
3807 * lockless.
3808 */
Chris Wilson78501ea2010-10-27 12:18:21 +01003809 ring->user_irq_get(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003810 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01003811 i915_seqno_passed(ring->get_seqno(ring), seqno)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003812 || atomic_read(&dev_priv->mm.wedged));
Chris Wilson78501ea2010-10-27 12:18:21 +01003813 ring->user_irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003814
3815 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3816 ret = -EIO;
3817 }
3818
3819 if (ret == 0)
3820 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003821
Eric Anholt673a3942008-07-30 12:06:12 -07003822 return ret;
3823}
3824
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003825static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003826i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3827 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003828{
3829 uint32_t exec_start, exec_len;
3830
3831 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3832 exec_len = (uint32_t) exec->batch_len;
3833
3834 if ((exec_start | exec_len) & 0x7)
3835 return -EINVAL;
3836
3837 if (!exec_start)
3838 return -EINVAL;
3839
3840 return 0;
3841}
3842
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003843static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003844validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3845 int count)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003846{
Chris Wilson2549d6c2010-10-14 12:10:41 +01003847 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003848
Chris Wilson2549d6c2010-10-14 12:10:41 +01003849 for (i = 0; i < count; i++) {
3850 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
Chris Wilsond1d78832010-11-21 09:23:48 +00003851 int length; /* limited by fault_in_pages_readable() */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003852
Chris Wilsond1d78832010-11-21 09:23:48 +00003853 /* First check for malicious input causing overflow */
3854 if (exec[i].relocation_count >
3855 INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
3856 return -EINVAL;
3857
3858 length = exec[i].relocation_count *
3859 sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilson2549d6c2010-10-14 12:10:41 +01003860 if (!access_ok(VERIFY_READ, ptr, length))
3861 return -EFAULT;
3862
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003863 /* we may also need to update the presumed offsets */
3864 if (!access_ok(VERIFY_WRITE, ptr, length))
3865 return -EFAULT;
3866
Chris Wilson2549d6c2010-10-14 12:10:41 +01003867 if (fault_in_pages_readable(ptr, length))
3868 return -EFAULT;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003869 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003870
Chris Wilson2549d6c2010-10-14 12:10:41 +01003871 return 0;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003872}
3873
Chris Wilson2549d6c2010-10-14 12:10:41 +01003874static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003875i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003876 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003877 struct drm_i915_gem_execbuffer2 *args,
3878 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003879{
3880 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00003881 struct drm_i915_gem_object **object_list = NULL;
3882 struct drm_i915_gem_object *batch_obj;
Eric Anholt201361a2009-03-11 12:30:04 -07003883 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003884 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003885 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003886 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003887
Zou Nan hai852835f2010-05-21 09:08:56 +08003888 struct intel_ring_buffer *ring = NULL;
3889
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003890 ret = i915_gem_check_is_wedged(dev);
3891 if (ret)
3892 return ret;
3893
Chris Wilson2549d6c2010-10-14 12:10:41 +01003894 ret = validate_exec_list(exec_list, args->buffer_count);
3895 if (ret)
3896 return ret;
3897
Eric Anholt673a3942008-07-30 12:06:12 -07003898#if WATCH_EXEC
3899 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3900 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3901#endif
Chris Wilson549f7362010-10-19 11:19:32 +01003902 switch (args->flags & I915_EXEC_RING_MASK) {
3903 case I915_EXEC_DEFAULT:
3904 case I915_EXEC_RENDER:
3905 ring = &dev_priv->render_ring;
3906 break;
3907 case I915_EXEC_BSD:
Zou Nan haid1b851f2010-05-21 09:08:57 +08003908 if (!HAS_BSD(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003909 DRM_ERROR("execbuf with invalid ring (BSD)\n");
Zou Nan haid1b851f2010-05-21 09:08:57 +08003910 return -EINVAL;
3911 }
3912 ring = &dev_priv->bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01003913 break;
3914 case I915_EXEC_BLT:
3915 if (!HAS_BLT(dev)) {
3916 DRM_ERROR("execbuf with invalid ring (BLT)\n");
3917 return -EINVAL;
3918 }
3919 ring = &dev_priv->blt_ring;
3920 break;
3921 default:
3922 DRM_ERROR("execbuf with unknown ring: %d\n",
3923 (int)(args->flags & I915_EXEC_RING_MASK));
3924 return -EINVAL;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003925 }
3926
Eric Anholt4f481ed2008-09-10 14:22:49 -07003927 if (args->buffer_count < 1) {
3928 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3929 return -EINVAL;
3930 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003931 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003932 if (object_list == NULL) {
3933 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003934 args->buffer_count);
3935 ret = -ENOMEM;
3936 goto pre_mutex_err;
3937 }
Eric Anholt673a3942008-07-30 12:06:12 -07003938
Eric Anholt201361a2009-03-11 12:30:04 -07003939 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003940 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3941 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003942 if (cliprects == NULL) {
3943 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003944 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003945 }
Eric Anholt201361a2009-03-11 12:30:04 -07003946
3947 ret = copy_from_user(cliprects,
3948 (struct drm_clip_rect __user *)
3949 (uintptr_t) args->cliprects_ptr,
3950 sizeof(*cliprects) * args->num_cliprects);
3951 if (ret != 0) {
3952 DRM_ERROR("copy %d cliprects failed: %d\n",
3953 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003954 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003955 goto pre_mutex_err;
3956 }
3957 }
3958
Chris Wilson8dc5d142010-08-12 12:36:12 +01003959 request = kzalloc(sizeof(*request), GFP_KERNEL);
3960 if (request == NULL) {
3961 ret = -ENOMEM;
Chris Wilsona198bc82009-02-06 16:55:20 +00003962 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003963 }
3964
Chris Wilson76c1dec2010-09-25 11:22:51 +01003965 ret = i915_mutex_lock_interruptible(dev);
3966 if (ret)
3967 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003968
Eric Anholt673a3942008-07-30 12:06:12 -07003969 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003970 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003971 ret = -EBUSY;
3972 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003973 }
3974
Keith Packardac94a962008-11-20 23:30:27 -08003975 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003976 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003977 struct drm_i915_gem_object *obj;
Chris Wilson7e318e12010-10-27 13:43:39 +01003978
Chris Wilson05394f32010-11-08 19:18:58 +00003979 obj = to_intel_bo (drm_gem_object_lookup(dev, file,
3980 exec_list[i].handle));
3981 if (obj == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07003982 DRM_ERROR("Invalid object handle %d at index %d\n",
3983 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003984 /* prevent error path from reading uninitialized data */
Chris Wilson05394f32010-11-08 19:18:58 +00003985 args->buffer_count = i;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003986 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003987 goto err;
3988 }
Chris Wilson05394f32010-11-08 19:18:58 +00003989 object_list[i] = obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003990
Chris Wilson05394f32010-11-08 19:18:58 +00003991 if (obj->in_execbuffer) {
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003992 DRM_ERROR("Object %p appears more than once in object list\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003993 obj);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003994 /* prevent error path from reading uninitialized data */
3995 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003996 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003997 goto err;
3998 }
Chris Wilson05394f32010-11-08 19:18:58 +00003999 obj->in_execbuffer = true;
Chris Wilsoncaea7472010-11-12 13:53:37 +00004000 obj->pending_fenced_gpu_access = false;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004001 }
4002
Chris Wilson9af90d12010-10-17 10:01:56 +01004003 /* Move the objects en-masse into the GTT, evicting if necessary. */
Chris Wilsonbcf50e22010-11-21 22:07:12 +00004004 ret = i915_gem_execbuffer_reserve(dev, file,
4005 object_list, exec_list,
4006 args->buffer_count);
Chris Wilson9af90d12010-10-17 10:01:56 +01004007 if (ret)
4008 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07004009
Chris Wilson9af90d12010-10-17 10:01:56 +01004010 /* The objects are in their final locations, apply the relocations. */
Chris Wilsonbcf50e22010-11-21 22:07:12 +00004011 ret = i915_gem_execbuffer_relocate(dev, file,
4012 object_list, exec_list,
4013 args->buffer_count);
4014 if (ret) {
4015 if (ret == -EFAULT) {
4016 ret = i915_gem_execbuffer_relocate_slow(dev, file,
4017 object_list,
4018 exec_list,
4019 args->buffer_count);
4020 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
4021 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05004022 if (ret)
4023 goto err;
4024 }
4025
Eric Anholt673a3942008-07-30 12:06:12 -07004026 /* Set the pending read domains for the batch buffer to COMMAND */
4027 batch_obj = object_list[args->buffer_count-1];
Chris Wilson05394f32010-11-08 19:18:58 +00004028 if (batch_obj->base.pending_write_domain) {
Chris Wilson5f26a2c2009-06-06 09:45:58 +01004029 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
4030 ret = -EINVAL;
4031 goto err;
4032 }
Chris Wilson05394f32010-11-08 19:18:58 +00004033 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07004034
Chris Wilson9af90d12010-10-17 10:01:56 +01004035 /* Sanity check the batch buffer */
Chris Wilson05394f32010-11-08 19:18:58 +00004036 exec_offset = batch_obj->gtt_offset;
Chris Wilson9af90d12010-10-17 10:01:56 +01004037 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01004038 if (ret != 0) {
4039 DRM_ERROR("execbuf with invalid offset/length\n");
4040 goto err;
4041 }
4042
Chris Wilson13b29282010-11-01 12:22:48 +00004043 ret = i915_gem_execbuffer_move_to_gpu(dev, file, ring,
4044 object_list, args->buffer_count);
4045 if (ret)
4046 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004047
Eric Anholt673a3942008-07-30 12:06:12 -07004048#if WATCH_COHERENCY
4049 for (i = 0; i < args->buffer_count; i++) {
4050 i915_gem_object_check_coherency(object_list[i],
4051 exec_list[i].handle);
4052 }
4053#endif
4054
Eric Anholt673a3942008-07-30 12:06:12 -07004055#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07004056 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07004057 args->batch_len,
4058 __func__,
4059 ~0);
4060#endif
4061
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004062 /* Check for any pending flips. As we only maintain a flip queue depth
4063 * of 1, we can simply insert a WAIT for the next display flip prior
4064 * to executing the batch and avoid stalling the CPU.
4065 */
4066 flips = 0;
4067 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004068 if (object_list[i]->base.write_domain)
4069 flips |= atomic_read(&object_list[i]->pending_flip);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004070 }
4071 if (flips) {
4072 int plane, flip_mask;
4073
4074 for (plane = 0; flips >> plane; plane++) {
4075 if (((flips >> plane) & 1) == 0)
4076 continue;
4077
4078 if (plane)
4079 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
4080 else
4081 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
4082
Chris Wilsone1f99ce2010-10-27 12:45:26 +01004083 ret = intel_ring_begin(ring, 2);
4084 if (ret)
4085 goto err;
4086
Chris Wilson78501ea2010-10-27 12:18:21 +01004087 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
4088 intel_ring_emit(ring, MI_NOOP);
4089 intel_ring_advance(ring);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004090 }
4091 }
4092
Eric Anholt673a3942008-07-30 12:06:12 -07004093 /* Exec the batchbuffer */
Chris Wilson78501ea2010-10-27 12:18:21 +01004094 ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07004095 if (ret) {
4096 DRM_ERROR("dispatch failed %d\n", ret);
4097 goto err;
4098 }
4099
Chris Wilson7e318e12010-10-27 13:43:39 +01004100 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004101 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilson7e318e12010-10-27 13:43:39 +01004102
Chris Wilson05394f32010-11-08 19:18:58 +00004103 obj->base.read_domains = obj->base.pending_read_domains;
4104 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilsoncaea7472010-11-12 13:53:37 +00004105 obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
Chris Wilson7e318e12010-10-27 13:43:39 +01004106
4107 i915_gem_object_move_to_active(obj, ring);
Chris Wilson05394f32010-11-08 19:18:58 +00004108 if (obj->base.write_domain) {
4109 obj->dirty = 1;
4110 list_move_tail(&obj->gpu_write_list,
Chris Wilson7e318e12010-10-27 13:43:39 +01004111 &ring->gpu_write_list);
4112 intel_mark_busy(dev, obj);
4113 }
4114
4115 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004116 obj->base.read_domains,
4117 obj->base.write_domain);
Chris Wilson7e318e12010-10-27 13:43:39 +01004118 }
4119
Eric Anholt673a3942008-07-30 12:06:12 -07004120 /*
4121 * Ensure that the commands in the batch buffer are
4122 * finished before the interrupt fires
4123 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01004124 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07004125
Chris Wilson3cce4692010-10-27 16:11:02 +01004126 if (i915_add_request(dev, file, request, ring))
Chris Wilson5d97eb62010-11-10 20:40:02 +00004127 i915_gem_next_request_seqno(dev, ring);
Chris Wilson3cce4692010-10-27 16:11:02 +01004128 else
4129 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004130
Eric Anholt673a3942008-07-30 12:06:12 -07004131err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05004132 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004133 object_list[i]->in_execbuffer = false;
4134 drm_gem_object_unreference(&object_list[i]->base);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05004135 }
Julia Lawallaad87df2008-12-21 16:28:47 +01004136
Eric Anholt673a3942008-07-30 12:06:12 -07004137 mutex_unlock(&dev->struct_mutex);
4138
Chris Wilson93533c22010-01-31 10:40:48 +00004139pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07004140 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07004141 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004142 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07004143
4144 return ret;
4145}
4146
Jesse Barnes76446ca2009-12-17 22:05:42 -05004147/*
4148 * Legacy execbuffer just creates an exec2 list from the original exec object
4149 * list array and passes it to the real function.
4150 */
4151int
4152i915_gem_execbuffer(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004153 struct drm_file *file)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004154{
4155 struct drm_i915_gem_execbuffer *args = data;
4156 struct drm_i915_gem_execbuffer2 exec2;
4157 struct drm_i915_gem_exec_object *exec_list = NULL;
4158 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4159 int ret, i;
4160
4161#if WATCH_EXEC
4162 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4163 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4164#endif
4165
4166 if (args->buffer_count < 1) {
4167 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4168 return -EINVAL;
4169 }
4170
4171 /* Copy in the exec list from userland */
4172 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4173 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4174 if (exec_list == NULL || exec2_list == NULL) {
4175 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4176 args->buffer_count);
4177 drm_free_large(exec_list);
4178 drm_free_large(exec2_list);
4179 return -ENOMEM;
4180 }
4181 ret = copy_from_user(exec_list,
4182 (struct drm_i915_relocation_entry __user *)
4183 (uintptr_t) args->buffers_ptr,
4184 sizeof(*exec_list) * args->buffer_count);
4185 if (ret != 0) {
4186 DRM_ERROR("copy %d exec entries failed %d\n",
4187 args->buffer_count, ret);
4188 drm_free_large(exec_list);
4189 drm_free_large(exec2_list);
4190 return -EFAULT;
4191 }
4192
4193 for (i = 0; i < args->buffer_count; i++) {
4194 exec2_list[i].handle = exec_list[i].handle;
4195 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4196 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4197 exec2_list[i].alignment = exec_list[i].alignment;
4198 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004199 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004200 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4201 else
4202 exec2_list[i].flags = 0;
4203 }
4204
4205 exec2.buffers_ptr = args->buffers_ptr;
4206 exec2.buffer_count = args->buffer_count;
4207 exec2.batch_start_offset = args->batch_start_offset;
4208 exec2.batch_len = args->batch_len;
4209 exec2.DR1 = args->DR1;
4210 exec2.DR4 = args->DR4;
4211 exec2.num_cliprects = args->num_cliprects;
4212 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004213 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004214
Chris Wilson05394f32010-11-08 19:18:58 +00004215 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Jesse Barnes76446ca2009-12-17 22:05:42 -05004216 if (!ret) {
4217 /* Copy the new buffer offsets back to the user's exec list. */
4218 for (i = 0; i < args->buffer_count; i++)
4219 exec_list[i].offset = exec2_list[i].offset;
4220 /* ... and back out to userspace */
4221 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4222 (uintptr_t) args->buffers_ptr,
4223 exec_list,
4224 sizeof(*exec_list) * args->buffer_count);
4225 if (ret) {
4226 ret = -EFAULT;
4227 DRM_ERROR("failed to copy %d exec entries "
4228 "back to user (%d)\n",
4229 args->buffer_count, ret);
4230 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004231 }
4232
4233 drm_free_large(exec_list);
4234 drm_free_large(exec2_list);
4235 return ret;
4236}
4237
4238int
4239i915_gem_execbuffer2(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004240 struct drm_file *file)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004241{
4242 struct drm_i915_gem_execbuffer2 *args = data;
4243 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4244 int ret;
4245
4246#if WATCH_EXEC
4247 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4248 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4249#endif
4250
4251 if (args->buffer_count < 1) {
4252 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4253 return -EINVAL;
4254 }
4255
4256 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4257 if (exec2_list == NULL) {
4258 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4259 args->buffer_count);
4260 return -ENOMEM;
4261 }
4262 ret = copy_from_user(exec2_list,
4263 (struct drm_i915_relocation_entry __user *)
4264 (uintptr_t) args->buffers_ptr,
4265 sizeof(*exec2_list) * args->buffer_count);
4266 if (ret != 0) {
4267 DRM_ERROR("copy %d exec entries failed %d\n",
4268 args->buffer_count, ret);
4269 drm_free_large(exec2_list);
4270 return -EFAULT;
4271 }
4272
Chris Wilson05394f32010-11-08 19:18:58 +00004273 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Jesse Barnes76446ca2009-12-17 22:05:42 -05004274 if (!ret) {
4275 /* Copy the new buffer offsets back to the user's exec list. */
4276 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4277 (uintptr_t) args->buffers_ptr,
4278 exec2_list,
4279 sizeof(*exec2_list) * args->buffer_count);
4280 if (ret) {
4281 ret = -EFAULT;
4282 DRM_ERROR("failed to copy %d exec entries "
4283 "back to user (%d)\n",
4284 args->buffer_count, ret);
4285 }
4286 }
4287
4288 drm_free_large(exec2_list);
4289 return ret;
4290}
4291
Eric Anholt673a3942008-07-30 12:06:12 -07004292int
Chris Wilson05394f32010-11-08 19:18:58 +00004293i915_gem_object_pin(struct drm_i915_gem_object *obj,
4294 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004295 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07004296{
Chris Wilson05394f32010-11-08 19:18:58 +00004297 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004298 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004299 int ret;
4300
Chris Wilson05394f32010-11-08 19:18:58 +00004301 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004302 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004303
Chris Wilson05394f32010-11-08 19:18:58 +00004304 if (obj->gtt_space != NULL) {
4305 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
4306 (map_and_fenceable && !obj->map_and_fenceable)) {
4307 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004308 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004309 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
4310 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00004311 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004312 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00004313 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004314 ret = i915_gem_object_unbind(obj);
4315 if (ret)
4316 return ret;
4317 }
4318 }
4319
Chris Wilson05394f32010-11-08 19:18:58 +00004320 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01004321 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004322 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01004323 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004324 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004325 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004326
Chris Wilson05394f32010-11-08 19:18:58 +00004327 if (obj->pin_count++ == 0) {
4328 i915_gem_info_add_pin(dev_priv, obj, map_and_fenceable);
4329 if (!obj->active)
4330 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004331 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004332 }
Chris Wilson05394f32010-11-08 19:18:58 +00004333 BUG_ON(!obj->pin_mappable && map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07004334
Chris Wilson23bc5982010-09-29 16:10:57 +01004335 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004336 return 0;
4337}
4338
4339void
Chris Wilson05394f32010-11-08 19:18:58 +00004340i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004341{
Chris Wilson05394f32010-11-08 19:18:58 +00004342 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07004343 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004344
Chris Wilson23bc5982010-09-29 16:10:57 +01004345 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00004346 BUG_ON(obj->pin_count == 0);
4347 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004348
Chris Wilson05394f32010-11-08 19:18:58 +00004349 if (--obj->pin_count == 0) {
4350 if (!obj->active)
4351 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07004352 &dev_priv->mm.inactive_list);
Chris Wilson05394f32010-11-08 19:18:58 +00004353 i915_gem_info_remove_pin(dev_priv, obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004354 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004355 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004356}
4357
4358int
4359i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004360 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004361{
4362 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004363 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004364 int ret;
4365
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004366 ret = i915_mutex_lock_interruptible(dev);
4367 if (ret)
4368 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004369
Chris Wilson05394f32010-11-08 19:18:58 +00004370 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004371 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004372 ret = -ENOENT;
4373 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004374 }
Eric Anholt673a3942008-07-30 12:06:12 -07004375
Chris Wilson05394f32010-11-08 19:18:58 +00004376 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004377 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004378 ret = -EINVAL;
4379 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004380 }
4381
Chris Wilson05394f32010-11-08 19:18:58 +00004382 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004383 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4384 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004385 ret = -EINVAL;
4386 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004387 }
4388
Chris Wilson05394f32010-11-08 19:18:58 +00004389 obj->user_pin_count++;
4390 obj->pin_filp = file;
4391 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01004392 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004393 if (ret)
4394 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004395 }
4396
4397 /* XXX - flush the CPU caches for pinned objects
4398 * as the X server doesn't manage domains yet
4399 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004400 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004401 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004402out:
Chris Wilson05394f32010-11-08 19:18:58 +00004403 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004404unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004405 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004406 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004407}
4408
4409int
4410i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004411 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004412{
4413 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004414 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004415 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004416
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004417 ret = i915_mutex_lock_interruptible(dev);
4418 if (ret)
4419 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004420
Chris Wilson05394f32010-11-08 19:18:58 +00004421 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004422 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004423 ret = -ENOENT;
4424 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004425 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004426
Chris Wilson05394f32010-11-08 19:18:58 +00004427 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004428 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4429 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004430 ret = -EINVAL;
4431 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004432 }
Chris Wilson05394f32010-11-08 19:18:58 +00004433 obj->user_pin_count--;
4434 if (obj->user_pin_count == 0) {
4435 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004436 i915_gem_object_unpin(obj);
4437 }
Eric Anholt673a3942008-07-30 12:06:12 -07004438
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004439out:
Chris Wilson05394f32010-11-08 19:18:58 +00004440 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004441unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004442 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004443 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004444}
4445
4446int
4447i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004448 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004449{
4450 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004451 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004452 int ret;
4453
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004454 ret = i915_mutex_lock_interruptible(dev);
4455 if (ret)
4456 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004457
Chris Wilson05394f32010-11-08 19:18:58 +00004458 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004459 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004460 ret = -ENOENT;
4461 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004462 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004463
Chris Wilson0be555b2010-08-04 15:36:30 +01004464 /* Count all active objects as busy, even if they are currently not used
4465 * by the gpu. Users of this interface expect objects to eventually
4466 * become non-busy without any further actions, therefore emit any
4467 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004468 */
Chris Wilson05394f32010-11-08 19:18:58 +00004469 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01004470 if (args->busy) {
4471 /* Unconditionally flush objects, even when the gpu still uses this
4472 * object. Userspace calling this function indicates that it wants to
4473 * use this buffer rather sooner than later, so issuing the required
4474 * flush earlier is beneficial.
4475 */
Chris Wilson05394f32010-11-08 19:18:58 +00004476 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
4477 i915_gem_flush_ring(dev, obj->ring,
4478 0, obj->base.write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004479
4480 /* Update the active list for the hardware's current position.
4481 * Otherwise this only updates on a delayed timer or when irqs
4482 * are actually unmasked, and our working set ends up being
4483 * larger than required.
4484 */
Chris Wilson05394f32010-11-08 19:18:58 +00004485 i915_gem_retire_requests_ring(dev, obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004486
Chris Wilson05394f32010-11-08 19:18:58 +00004487 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01004488 }
Eric Anholt673a3942008-07-30 12:06:12 -07004489
Chris Wilson05394f32010-11-08 19:18:58 +00004490 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004491unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004492 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004493 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004494}
4495
4496int
4497i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4498 struct drm_file *file_priv)
4499{
4500 return i915_gem_ring_throttle(dev, file_priv);
4501}
4502
Chris Wilson3ef94da2009-09-14 16:50:29 +01004503int
4504i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4505 struct drm_file *file_priv)
4506{
4507 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004508 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004509 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004510
4511 switch (args->madv) {
4512 case I915_MADV_DONTNEED:
4513 case I915_MADV_WILLNEED:
4514 break;
4515 default:
4516 return -EINVAL;
4517 }
4518
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004519 ret = i915_mutex_lock_interruptible(dev);
4520 if (ret)
4521 return ret;
4522
Chris Wilson05394f32010-11-08 19:18:58 +00004523 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilson3ef94da2009-09-14 16:50:29 +01004524 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004525 ret = -ENOENT;
4526 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004527 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004528
Chris Wilson05394f32010-11-08 19:18:58 +00004529 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004530 ret = -EINVAL;
4531 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004532 }
4533
Chris Wilson05394f32010-11-08 19:18:58 +00004534 if (obj->madv != __I915_MADV_PURGED)
4535 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004536
Chris Wilson2d7ef392009-09-20 23:13:10 +01004537 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00004538 if (i915_gem_object_is_purgeable(obj) &&
4539 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004540 i915_gem_object_truncate(obj);
4541
Chris Wilson05394f32010-11-08 19:18:58 +00004542 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004543
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004544out:
Chris Wilson05394f32010-11-08 19:18:58 +00004545 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004546unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004547 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004548 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004549}
4550
Chris Wilson05394f32010-11-08 19:18:58 +00004551struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4552 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004553{
Chris Wilson73aa8082010-09-30 11:46:12 +01004554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004555 struct drm_i915_gem_object *obj;
4556
4557 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4558 if (obj == NULL)
4559 return NULL;
4560
4561 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4562 kfree(obj);
4563 return NULL;
4564 }
4565
Chris Wilson73aa8082010-09-30 11:46:12 +01004566 i915_gem_info_add_obj(dev_priv, size);
4567
Daniel Vetterc397b902010-04-09 19:05:07 +00004568 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4569 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4570
4571 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004572 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004573 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01004574 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01004575 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01004576 INIT_LIST_HEAD(&obj->ring_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004577 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004578 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01004579 /* Avoid an unnecessary call to unbind on the first bind. */
4580 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00004581
Chris Wilson05394f32010-11-08 19:18:58 +00004582 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004583}
4584
Eric Anholt673a3942008-07-30 12:06:12 -07004585int i915_gem_init_object(struct drm_gem_object *obj)
4586{
Daniel Vetterc397b902010-04-09 19:05:07 +00004587 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004588
Eric Anholt673a3942008-07-30 12:06:12 -07004589 return 0;
4590}
4591
Chris Wilson05394f32010-11-08 19:18:58 +00004592static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004593{
Chris Wilson05394f32010-11-08 19:18:58 +00004594 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004595 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01004596 int ret;
4597
4598 ret = i915_gem_object_unbind(obj);
4599 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00004600 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01004601 &dev_priv->mm.deferred_free_list);
4602 return;
4603 }
4604
Chris Wilson05394f32010-11-08 19:18:58 +00004605 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01004606 i915_gem_free_mmap_offset(obj);
4607
Chris Wilson05394f32010-11-08 19:18:58 +00004608 drm_gem_object_release(&obj->base);
4609 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004610
Chris Wilson05394f32010-11-08 19:18:58 +00004611 kfree(obj->page_cpu_valid);
4612 kfree(obj->bit_17);
4613 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004614}
4615
Chris Wilson05394f32010-11-08 19:18:58 +00004616void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004617{
Chris Wilson05394f32010-11-08 19:18:58 +00004618 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4619 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07004620
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004621 trace_i915_gem_object_destroy(obj);
4622
Chris Wilson05394f32010-11-08 19:18:58 +00004623 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004624 i915_gem_object_unpin(obj);
4625
Chris Wilson05394f32010-11-08 19:18:58 +00004626 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004627 i915_gem_detach_phys_object(dev, obj);
4628
Chris Wilsonbe726152010-07-23 23:18:50 +01004629 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004630}
4631
Jesse Barnes5669fca2009-02-17 15:13:31 -08004632int
Eric Anholt673a3942008-07-30 12:06:12 -07004633i915_gem_idle(struct drm_device *dev)
4634{
4635 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004636 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004637
Keith Packard6dbe2772008-10-14 21:41:13 -07004638 mutex_lock(&dev->struct_mutex);
4639
Chris Wilson87acb0a2010-10-19 10:13:00 +01004640 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004641 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004642 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004643 }
Eric Anholt673a3942008-07-30 12:06:12 -07004644
Chris Wilson29105cc2010-01-07 10:39:13 +00004645 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004646 if (ret) {
4647 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004648 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004649 }
Eric Anholt673a3942008-07-30 12:06:12 -07004650
Chris Wilson29105cc2010-01-07 10:39:13 +00004651 /* Under UMS, be paranoid and evict. */
4652 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00004653 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00004654 if (ret) {
4655 mutex_unlock(&dev->struct_mutex);
4656 return ret;
4657 }
4658 }
4659
4660 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4661 * We need to replace this with a semaphore, or something.
4662 * And not confound mm.suspended!
4663 */
4664 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004665 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004666
4667 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004668 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004669
Keith Packard6dbe2772008-10-14 21:41:13 -07004670 mutex_unlock(&dev->struct_mutex);
4671
Chris Wilson29105cc2010-01-07 10:39:13 +00004672 /* Cancel the retire work handler, which should be idle now. */
4673 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4674
Eric Anholt673a3942008-07-30 12:06:12 -07004675 return 0;
4676}
4677
Eric Anholt673a3942008-07-30 12:06:12 -07004678int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004679i915_gem_init_ringbuffer(struct drm_device *dev)
4680{
4681 drm_i915_private_t *dev_priv = dev->dev_private;
4682 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004683
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004684 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004685 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004686 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004687
4688 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004689 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004690 if (ret)
4691 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004692 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004693
Chris Wilson549f7362010-10-19 11:19:32 +01004694 if (HAS_BLT(dev)) {
4695 ret = intel_init_blt_ring_buffer(dev);
4696 if (ret)
4697 goto cleanup_bsd_ring;
4698 }
4699
Chris Wilson6f392d5482010-08-07 11:01:22 +01004700 dev_priv->next_seqno = 1;
4701
Chris Wilson68f95ba2010-05-27 13:18:22 +01004702 return 0;
4703
Chris Wilson549f7362010-10-19 11:19:32 +01004704cleanup_bsd_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004705 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004706cleanup_render_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004707 intel_cleanup_ring_buffer(&dev_priv->render_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004708 return ret;
4709}
4710
4711void
4712i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4713{
4714 drm_i915_private_t *dev_priv = dev->dev_private;
4715
Chris Wilson78501ea2010-10-27 12:18:21 +01004716 intel_cleanup_ring_buffer(&dev_priv->render_ring);
4717 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
4718 intel_cleanup_ring_buffer(&dev_priv->blt_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004719}
4720
4721int
Eric Anholt673a3942008-07-30 12:06:12 -07004722i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4723 struct drm_file *file_priv)
4724{
4725 drm_i915_private_t *dev_priv = dev->dev_private;
4726 int ret;
4727
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 if (drm_core_check_feature(dev, DRIVER_MODESET))
4729 return 0;
4730
Ben Gamariba1234d2009-09-14 17:48:47 -04004731 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004732 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004733 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004734 }
4735
Eric Anholt673a3942008-07-30 12:06:12 -07004736 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004737 dev_priv->mm.suspended = 0;
4738
4739 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004740 if (ret != 0) {
4741 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004742 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004743 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004744
Chris Wilson69dc4982010-10-19 10:36:51 +01004745 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004746 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004747 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004748 BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004749 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4750 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004751 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004752 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004753 BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004754 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004755
Chris Wilson5f353082010-06-07 14:03:03 +01004756 ret = drm_irq_install(dev);
4757 if (ret)
4758 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004759
Eric Anholt673a3942008-07-30 12:06:12 -07004760 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004761
4762cleanup_ringbuffer:
4763 mutex_lock(&dev->struct_mutex);
4764 i915_gem_cleanup_ringbuffer(dev);
4765 dev_priv->mm.suspended = 1;
4766 mutex_unlock(&dev->struct_mutex);
4767
4768 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004769}
4770
4771int
4772i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4773 struct drm_file *file_priv)
4774{
Jesse Barnes79e53942008-11-07 14:24:08 -08004775 if (drm_core_check_feature(dev, DRIVER_MODESET))
4776 return 0;
4777
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004778 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004779 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004780}
4781
4782void
4783i915_gem_lastclose(struct drm_device *dev)
4784{
4785 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004786
Eric Anholte806b492009-01-22 09:56:58 -08004787 if (drm_core_check_feature(dev, DRIVER_MODESET))
4788 return;
4789
Keith Packard6dbe2772008-10-14 21:41:13 -07004790 ret = i915_gem_idle(dev);
4791 if (ret)
4792 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004793}
4794
Chris Wilson64193402010-10-24 12:38:05 +01004795static void
4796init_ring_lists(struct intel_ring_buffer *ring)
4797{
4798 INIT_LIST_HEAD(&ring->active_list);
4799 INIT_LIST_HEAD(&ring->request_list);
4800 INIT_LIST_HEAD(&ring->gpu_write_list);
4801}
4802
Eric Anholt673a3942008-07-30 12:06:12 -07004803void
4804i915_gem_load(struct drm_device *dev)
4805{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004806 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004807 drm_i915_private_t *dev_priv = dev->dev_private;
4808
Chris Wilson69dc4982010-10-19 10:36:51 +01004809 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004810 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4811 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004812 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004813 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004814 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01004815 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson64193402010-10-24 12:38:05 +01004816 init_ring_lists(&dev_priv->render_ring);
4817 init_ring_lists(&dev_priv->bsd_ring);
4818 init_ring_lists(&dev_priv->blt_ring);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004819 for (i = 0; i < 16; i++)
4820 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004821 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4822 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004823 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004824
Dave Airlie94400122010-07-20 13:15:31 +10004825 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4826 if (IS_GEN3(dev)) {
4827 u32 tmp = I915_READ(MI_ARB_STATE);
4828 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4829 /* arb state is a masked write, so set bit + bit in mask */
4830 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4831 I915_WRITE(MI_ARB_STATE, tmp);
4832 }
4833 }
4834
Jesse Barnesde151cf2008-11-12 10:03:55 -08004835 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004836 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4837 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004838
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004839 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004840 dev_priv->num_fence_regs = 16;
4841 else
4842 dev_priv->num_fence_regs = 8;
4843
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004844 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004845 switch (INTEL_INFO(dev)->gen) {
4846 case 6:
4847 for (i = 0; i < 16; i++)
4848 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4849 break;
4850 case 5:
4851 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004852 for (i = 0; i < 16; i++)
4853 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004854 break;
4855 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004856 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4857 for (i = 0; i < 8; i++)
4858 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004859 case 2:
4860 for (i = 0; i < 8; i++)
4861 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4862 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004863 }
Eric Anholt673a3942008-07-30 12:06:12 -07004864 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004865 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004866
4867 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4868 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4869 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004870}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004871
4872/*
4873 * Create a physically contiguous memory object for this object
4874 * e.g. for cursor + overlay regs
4875 */
Chris Wilson995b6762010-08-20 13:23:26 +01004876static int i915_gem_init_phys_object(struct drm_device *dev,
4877 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004878{
4879 drm_i915_private_t *dev_priv = dev->dev_private;
4880 struct drm_i915_gem_phys_object *phys_obj;
4881 int ret;
4882
4883 if (dev_priv->mm.phys_objs[id - 1] || !size)
4884 return 0;
4885
Eric Anholt9a298b22009-03-24 12:23:04 -07004886 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004887 if (!phys_obj)
4888 return -ENOMEM;
4889
4890 phys_obj->id = id;
4891
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004892 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004893 if (!phys_obj->handle) {
4894 ret = -ENOMEM;
4895 goto kfree_obj;
4896 }
4897#ifdef CONFIG_X86
4898 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4899#endif
4900
4901 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4902
4903 return 0;
4904kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004905 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004906 return ret;
4907}
4908
Chris Wilson995b6762010-08-20 13:23:26 +01004909static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004910{
4911 drm_i915_private_t *dev_priv = dev->dev_private;
4912 struct drm_i915_gem_phys_object *phys_obj;
4913
4914 if (!dev_priv->mm.phys_objs[id - 1])
4915 return;
4916
4917 phys_obj = dev_priv->mm.phys_objs[id - 1];
4918 if (phys_obj->cur_obj) {
4919 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4920 }
4921
4922#ifdef CONFIG_X86
4923 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4924#endif
4925 drm_pci_free(dev, phys_obj->handle);
4926 kfree(phys_obj);
4927 dev_priv->mm.phys_objs[id - 1] = NULL;
4928}
4929
4930void i915_gem_free_all_phys_object(struct drm_device *dev)
4931{
4932 int i;
4933
Dave Airlie260883c2009-01-22 17:58:49 +10004934 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004935 i915_gem_free_phys_object(dev, i);
4936}
4937
4938void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004939 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004940{
Chris Wilson05394f32010-11-08 19:18:58 +00004941 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004942 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004943 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004944 int page_count;
4945
Chris Wilson05394f32010-11-08 19:18:58 +00004946 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004947 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004948 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004949
Chris Wilson05394f32010-11-08 19:18:58 +00004950 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004951 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004952 struct page *page = read_cache_page_gfp(mapping, i,
4953 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4954 if (!IS_ERR(page)) {
4955 char *dst = kmap_atomic(page);
4956 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4957 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004958
Chris Wilsone5281cc2010-10-28 13:45:36 +01004959 drm_clflush_pages(&page, 1);
4960
4961 set_page_dirty(page);
4962 mark_page_accessed(page);
4963 page_cache_release(page);
4964 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004965 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004966 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004967
Chris Wilson05394f32010-11-08 19:18:58 +00004968 obj->phys_obj->cur_obj = NULL;
4969 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004970}
4971
4972int
4973i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004974 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004975 int id,
4976 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004977{
Chris Wilson05394f32010-11-08 19:18:58 +00004978 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004979 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004980 int ret = 0;
4981 int page_count;
4982 int i;
4983
4984 if (id > I915_MAX_PHYS_OBJECT)
4985 return -EINVAL;
4986
Chris Wilson05394f32010-11-08 19:18:58 +00004987 if (obj->phys_obj) {
4988 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004989 return 0;
4990 i915_gem_detach_phys_object(dev, obj);
4991 }
4992
Dave Airlie71acb5e2008-12-30 20:31:46 +10004993 /* create a new object */
4994 if (!dev_priv->mm.phys_objs[id - 1]) {
4995 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004996 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004997 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004998 DRM_ERROR("failed to init phys object %d size: %zu\n",
4999 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01005000 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005001 }
5002 }
5003
5004 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00005005 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
5006 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005007
Chris Wilson05394f32010-11-08 19:18:58 +00005008 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005009
5010 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01005011 struct page *page;
5012 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005013
Chris Wilsone5281cc2010-10-28 13:45:36 +01005014 page = read_cache_page_gfp(mapping, i,
5015 GFP_HIGHUSER | __GFP_RECLAIMABLE);
5016 if (IS_ERR(page))
5017 return PTR_ERR(page);
5018
Chris Wilsonff75b9b2010-10-30 22:52:31 +01005019 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00005020 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005021 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07005022 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01005023
5024 mark_page_accessed(page);
5025 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005026 }
5027
5028 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005029}
5030
5031static int
Chris Wilson05394f32010-11-08 19:18:58 +00005032i915_gem_phys_pwrite(struct drm_device *dev,
5033 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10005034 struct drm_i915_gem_pwrite *args,
5035 struct drm_file *file_priv)
5036{
Chris Wilson05394f32010-11-08 19:18:58 +00005037 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00005038 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005039
Chris Wilsonb47b30c2010-11-08 01:12:29 +00005040 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
5041 unsigned long unwritten;
5042
5043 /* The physical object once assigned is fixed for the lifetime
5044 * of the obj, so we can safely drop the lock and continue
5045 * to access vaddr.
5046 */
5047 mutex_unlock(&dev->struct_mutex);
5048 unwritten = copy_from_user(vaddr, user_data, args->size);
5049 mutex_lock(&dev->struct_mutex);
5050 if (unwritten)
5051 return -EFAULT;
5052 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10005053
Daniel Vetter40ce6572010-11-05 18:12:18 +01005054 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10005055 return 0;
5056}
Eric Anholtb9624422009-06-03 07:27:35 +00005057
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005058void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005059{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005060 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005061
5062 /* Clean up our request list when the client is going away, so that
5063 * later retire_requests won't dereference our soon-to-be-gone
5064 * file_priv.
5065 */
Chris Wilson1c255952010-09-26 11:03:27 +01005066 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005067 while (!list_empty(&file_priv->mm.request_list)) {
5068 struct drm_i915_gem_request *request;
5069
5070 request = list_first_entry(&file_priv->mm.request_list,
5071 struct drm_i915_gem_request,
5072 client_list);
5073 list_del(&request->client_list);
5074 request->file_priv = NULL;
5075 }
Chris Wilson1c255952010-09-26 11:03:27 +01005076 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005077}
Chris Wilson31169712009-09-14 16:50:28 +01005078
Chris Wilson31169712009-09-14 16:50:28 +01005079static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005080i915_gpu_is_active(struct drm_device *dev)
5081{
5082 drm_i915_private_t *dev_priv = dev->dev_private;
5083 int lists_empty;
5084
Chris Wilson1637ef42010-04-20 17:10:35 +01005085 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01005086 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005087
5088 return !lists_empty;
5089}
5090
5091static int
Chris Wilson17250b72010-10-28 12:51:39 +01005092i915_gem_inactive_shrink(struct shrinker *shrinker,
5093 int nr_to_scan,
5094 gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005095{
Chris Wilson17250b72010-10-28 12:51:39 +01005096 struct drm_i915_private *dev_priv =
5097 container_of(shrinker,
5098 struct drm_i915_private,
5099 mm.inactive_shrinker);
5100 struct drm_device *dev = dev_priv->dev;
5101 struct drm_i915_gem_object *obj, *next;
5102 int cnt;
5103
5104 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01005105 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005106
5107 /* "fast-path" to count number of available objects */
5108 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01005109 cnt = 0;
5110 list_for_each_entry(obj,
5111 &dev_priv->mm.inactive_list,
5112 mm_list)
5113 cnt++;
5114 mutex_unlock(&dev->struct_mutex);
5115 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005116 }
5117
Chris Wilson1637ef42010-04-20 17:10:35 +01005118rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005119 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01005120 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01005121
Chris Wilson17250b72010-10-28 12:51:39 +01005122 list_for_each_entry_safe(obj, next,
5123 &dev_priv->mm.inactive_list,
5124 mm_list) {
5125 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson05394f32010-11-08 19:18:58 +00005126 i915_gem_object_unbind(obj);
Chris Wilson17250b72010-10-28 12:51:39 +01005127 if (--nr_to_scan == 0)
5128 break;
Chris Wilson31169712009-09-14 16:50:28 +01005129 }
Chris Wilson31169712009-09-14 16:50:28 +01005130 }
5131
5132 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01005133 cnt = 0;
5134 list_for_each_entry_safe(obj, next,
5135 &dev_priv->mm.inactive_list,
5136 mm_list) {
5137 if (nr_to_scan) {
Chris Wilson05394f32010-11-08 19:18:58 +00005138 i915_gem_object_unbind(obj);
Chris Wilson17250b72010-10-28 12:51:39 +01005139 nr_to_scan--;
5140 } else
5141 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01005142 }
5143
Chris Wilson17250b72010-10-28 12:51:39 +01005144 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01005145 /*
5146 * We are desperate for pages, so as a last resort, wait
5147 * for the GPU to finish and discard whatever we can.
5148 * This has a dramatic impact to reduce the number of
5149 * OOM-killer events whilst running the GPU aggressively.
5150 */
Chris Wilson17250b72010-10-28 12:51:39 +01005151 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01005152 goto rescan;
5153 }
Chris Wilson17250b72010-10-28 12:51:39 +01005154 mutex_unlock(&dev->struct_mutex);
5155 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005156}