blob: 08186ecbaf8d037c0e9f136802bb3577488bcab9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
David Milburn87943ac2008-10-13 14:38:36 -050052/* Enclosure Management Control */
53#define EM_CTRL_MSG_TYPE 0x000f0000
54
55/* Enclosure Management LED Message Type */
56#define EM_MSG_LED_HBA_PORT 0x0000000f
57#define EM_MSG_LED_PMP_SLOT 0x0000ff00
58#define EM_MSG_LED_VALUE 0xffff0000
59#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
60#define EM_MSG_LED_VALUE_OFF 0xfff80000
61#define EM_MSG_LED_VALUE_ON 0x00010000
62
Tejun Heoa22e6442008-03-10 10:25:25 +090063static int ahci_skip_host_reset;
Arjan van de Venf3d7f232009-01-26 02:05:44 -080064static int ahci_ignore_sss;
65
Tejun Heoa22e6442008-03-10 10:25:25 +090066module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
67MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
68
Arjan van de Venf3d7f232009-01-26 02:05:44 -080069module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
70MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
71
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040072static int ahci_enable_alpm(struct ata_port *ap,
73 enum link_pm policy);
74static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070075static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
76static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
77 size_t size);
78static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
79 ssize_t size);
80#define MAX_SLOTS 8
David Milburn4c1e9aa2009-04-03 15:36:41 -050081#define MAX_RETRY 15
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83enum {
84 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090085 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 AHCI_MAX_SG = 168, /* hardware max is 64K */
87 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090088 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090089 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090090 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040092 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090093 AHCI_CMD_TBL_HDR_SZ = 0x80,
94 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
95 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
96 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 AHCI_RX_FIS_SZ,
98 AHCI_IRQ_ON_SG = (1 << 31),
99 AHCI_CMD_ATAPI = (1 << 5),
100 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +0900101 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +0900102 AHCI_CMD_RESET = (1 << 8),
103 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +0900106 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +0900107 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +0900110 board_ahci_vt8251 = 1,
111 board_ahci_ign_iferr = 2,
112 board_ahci_sb600 = 3,
113 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +0800114 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +0900115 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400116 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -0700117 board_ahci_yesncq = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119 /* global controller registers */
120 HOST_CAP = 0x00, /* host capabilities */
121 HOST_CTL = 0x04, /* global host control */
122 HOST_IRQ_STAT = 0x08, /* interrupt status */
123 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
124 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700125 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
126 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128 /* HOST_CTL bits */
129 HOST_RESET = (1 << 0), /* reset controller; self-clear */
130 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
131 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
132
133 /* HOST_CAP bits */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700134 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900135 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900136 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900137 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400138 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900139 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900140 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900141 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900142 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144 /* registers for each SATA port */
145 PORT_LST_ADDR = 0x00, /* command list DMA addr */
146 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
147 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
148 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
149 PORT_IRQ_STAT = 0x10, /* interrupt status */
150 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
151 PORT_CMD = 0x18, /* port command */
152 PORT_TFDATA = 0x20, /* taskfile data */
153 PORT_SIG = 0x24, /* device TF signature */
154 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
156 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
157 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
158 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900159 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161 /* PORT_IRQ_{STAT,MASK} bits */
162 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
163 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
164 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
165 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
166 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
167 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
168 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
169 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
170
171 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
172 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
173 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
174 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
175 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
176 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
177 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
178 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
179 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
180
Tejun Heo78cd52d2006-05-15 20:58:29 +0900181 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
182 PORT_IRQ_IF_ERR |
183 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900184 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900185 PORT_IRQ_UNK_FIS |
186 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900187 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
188 PORT_IRQ_TF_ERR |
189 PORT_IRQ_HBUS_DATA_ERR,
190 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
191 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
192 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400195 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
196 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500197 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900198 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
200 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
201 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900202 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
204 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
205 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
206
Tejun Heo0be0aa92006-07-26 15:59:26 +0900207 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
209 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
210 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400211
Tejun Heo417a1a62007-09-23 13:19:55 +0900212 /* hpriv->flags bits */
213 AHCI_HFLAG_NO_NCQ = (1 << 0),
214 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
215 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
216 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
217 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
218 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900219 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400220 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500221 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900222 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo417a1a62007-09-23 13:19:55 +0900223
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200224 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900225
226 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
227 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400228 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
229 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900230
231 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700232
233 /* em_ctl bits */
234 EM_CTL_RST = (1 << 9), /* Reset */
235 EM_CTL_TM = (1 << 8), /* Transmit Message */
236 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237};
238
239struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000240 __le32 opts;
241 __le32 status;
242 __le32 tbl_addr;
243 __le32 tbl_addr_hi;
244 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
247struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000248 __le32 addr;
249 __le32 addr_hi;
250 __le32 reserved;
251 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252};
253
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700254struct ahci_em_priv {
255 enum sw_activity blink_policy;
256 struct timer_list timer;
257 unsigned long saved_activity;
258 unsigned long activity;
259 unsigned long led_state;
260};
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900263 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900264 u32 cap; /* cap to use */
265 u32 port_map; /* port map to use */
266 u32 saved_cap; /* saved initial cap */
267 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700268 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270
271struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900272 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 struct ahci_cmd_hdr *cmd_slot;
274 dma_addr_t cmd_slot_dma;
275 void *cmd_tbl;
276 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 void *rx_fis;
278 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900279 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900280 unsigned int ncq_saw_d2h:1;
281 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900282 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700283 u32 intr_mask; /* interrupts to enable */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700284 struct ahci_em_priv em_priv[MAX_SLOTS];/* enclosure management info
285 * per PM slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286};
287
Tejun Heo82ef04f2008-07-31 17:02:40 +0900288static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
289static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400290static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900291static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900292static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293static int ahci_port_start(struct ata_port *ap);
294static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900296static void ahci_freeze(struct ata_port *ap);
297static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900298static void ahci_pmp_attach(struct ata_port *ap);
299static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900300static int ahci_softreset(struct ata_link *link, unsigned int *class,
301 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800302static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
303 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900304static int ahci_hardreset(struct ata_link *link, unsigned int *class,
305 unsigned long deadline);
306static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
307 unsigned long deadline);
308static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
309 unsigned long deadline);
310static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900311static void ahci_error_handler(struct ata_port *ap);
312static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400313static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500314static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400315static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
316static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
317 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900318#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900319static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900320static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
321static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700323static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
324static ssize_t ahci_activity_store(struct ata_device *dev,
325 enum sw_activity val);
326static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Tony Jonesee959b02008-02-22 00:13:36 +0100328static struct device_attribute *ahci_shost_attrs[] = {
329 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700330 &dev_attr_em_message_type,
331 &dev_attr_em_message,
332 NULL
333};
334
335static struct device_attribute *ahci_sdev_attrs[] = {
336 &dev_attr_sw_activity,
Elias Oltmanns45fabbb2008-09-21 11:54:08 +0200337 &dev_attr_unload_heads,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400338 NULL
339};
340
Jeff Garzik193515d2005-11-07 00:59:37 -0500341static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900342 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900343 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400346 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700347 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
349
Tejun Heo029cfd62008-03-25 12:22:49 +0900350static struct ata_port_operations ahci_ops = {
351 .inherits = &sata_pmp_port_ops,
352
Tejun Heo7d50b602007-09-23 13:19:54 +0900353 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 .qc_prep = ahci_qc_prep,
355 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900356 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Tejun Heo78cd52d2006-05-15 20:58:29 +0900358 .freeze = ahci_freeze,
359 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900360 .softreset = ahci_softreset,
361 .hardreset = ahci_hardreset,
362 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900363 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900364 .error_handler = ahci_error_handler,
365 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900366 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900367
Tejun Heo029cfd62008-03-25 12:22:49 +0900368 .scr_read = ahci_scr_read,
369 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900370 .pmp_attach = ahci_pmp_attach,
371 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900372
Tejun Heo029cfd62008-03-25 12:22:49 +0900373 .enable_pm = ahci_enable_alpm,
374 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700375 .em_show = ahci_led_show,
376 .em_store = ahci_led_store,
377 .sw_activity_show = ahci_activity_show,
378 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900379#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900380 .port_suspend = ahci_port_suspend,
381 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900382#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 .port_start = ahci_port_start,
384 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Tejun Heo029cfd62008-03-25 12:22:49 +0900387static struct ata_port_operations ahci_vt8251_ops = {
388 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900389 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900390};
391
Tejun Heo029cfd62008-03-25 12:22:49 +0900392static struct ata_port_operations ahci_p5wdh_ops = {
393 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900394 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900395};
396
Shane Huangbd172432008-06-10 15:52:04 +0800397static struct ata_port_operations ahci_sb600_ops = {
398 .inherits = &ahci_ops,
399 .softreset = ahci_sb600_softreset,
400 .pmp_softreset = ahci_sb600_softreset,
401};
402
Tejun Heo417a1a62007-09-23 13:19:55 +0900403#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
404
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100405static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 /* board_ahci */
407 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900408 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100409 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400410 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 .port_ops = &ahci_ops,
412 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200413 /* board_ahci_vt8251 */
414 {
Tejun Heo6949b912007-09-23 13:19:55 +0900415 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900416 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100417 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400418 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900419 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200420 },
Tejun Heo41669552006-11-29 11:33:14 +0900421 /* board_ahci_ign_iferr */
422 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900423 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
424 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100425 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400426 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900427 .port_ops = &ahci_ops,
428 },
Conke Hu55a61602007-03-27 18:33:05 +0800429 /* board_ahci_sb600 */
430 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900431 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo22b5e7a2008-04-29 16:09:22 +0900432 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
Shane Huangbd172432008-06-10 15:52:04 +0800433 AHCI_HFLAG_SECT255),
Tejun Heo417a1a62007-09-23 13:19:55 +0900434 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100435 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400436 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800437 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800438 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400439 /* board_ahci_mv */
440 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900441 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200442 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400443 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900444 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100445 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400446 .udma_mask = ATA_UDMA6,
447 .port_ops = &ahci_ops,
448 },
Shane Huange427fe02008-12-30 10:53:41 +0800449 /* board_ahci_sb700, for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800450 {
Shane Huangbd172432008-06-10 15:52:04 +0800451 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800452 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100453 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800454 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800455 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800456 },
Tejun Heoe297d992008-06-10 00:13:04 +0900457 /* board_ahci_mcp65 */
458 {
459 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
460 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100461 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900462 .udma_mask = ATA_UDMA6,
463 .port_ops = &ahci_ops,
464 },
Tejun Heo9a3b1032008-06-18 20:56:58 -0400465 /* board_ahci_nopmp */
466 {
467 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
468 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100469 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400470 .udma_mask = ATA_UDMA6,
471 .port_ops = &ahci_ops,
472 },
Tejun Heoaa431dd2009-04-08 14:25:31 -0700473 /* board_ahci_yesncq */
474 {
475 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
476 .flags = AHCI_FLAG_COMMON,
477 .pio_mask = ATA_PIO4,
478 .udma_mask = ATA_UDMA6,
479 .port_ops = &ahci_ops,
480 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481};
482
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500483static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400484 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400485 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
486 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
487 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
488 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
489 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900490 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400491 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
492 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
493 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
494 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900495 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
496 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
497 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
498 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
499 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
500 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
501 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
502 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
503 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
504 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
505 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
506 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
507 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
508 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
509 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
510 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
511 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400512 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
513 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800514 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
515 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700516 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700517 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700518 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700519 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400520
Tejun Heoe34bb372007-02-26 20:24:03 +0900521 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
522 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
523 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400524
525 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800526 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800527 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
528 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
529 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
530 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
531 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
532 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400533
534 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400535 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900536 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400537
538 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900539 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
540 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
541 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
542 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
543 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
544 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
545 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
546 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700547 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
548 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
549 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
550 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
551 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
552 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
553 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
554 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
555 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
556 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
557 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
558 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
559 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
560 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
561 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
562 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
563 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
564 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
565 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
566 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
567 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
568 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
569 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
570 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800571 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
572 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
573 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
574 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
575 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
576 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
577 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
578 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
579 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
580 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
581 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
582 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800583 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
584 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
585 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
586 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800587 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
588 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
589 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
590 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
591 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
592 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
593 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
594 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800595 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
596 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
597 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
598 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
599 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
600 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
601 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
602 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
603 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
604 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
605 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
606 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400607
Jeff Garzik95916ed2006-07-29 04:10:14 -0400608 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900609 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
610 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
611 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400612
Jeff Garzikcd70c262007-07-08 02:29:42 -0400613 /* Marvell */
614 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100615 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400616
Mark Nelsonc77a0362008-10-23 14:08:16 +1100617 /* Promise */
618 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
619
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500620 /* Generic, PCI class code for AHCI */
621 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500622 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 { } /* terminate list */
625};
626
627
628static struct pci_driver ahci_pci_driver = {
629 .name = DRV_NAME,
630 .id_table = ahci_pci_tbl,
631 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900632 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900633#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900634 .suspend = ahci_pci_device_suspend,
635 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900636#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637};
638
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700639static int ahci_em_messages = 1;
640module_param(ahci_em_messages, int, 0444);
641/* add other LED protocol types when they become supported */
642MODULE_PARM_DESC(ahci_em_messages,
643 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Alan Cox5b66c822008-09-03 14:48:34 +0100645#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
646static int marvell_enable;
647#else
648static int marvell_enable = 1;
649#endif
650module_param(marvell_enable, int, 0644);
651MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
652
653
Tejun Heo98fa4b62006-11-02 12:17:23 +0900654static inline int ahci_nr_ports(u32 cap)
655{
656 return (cap & 0x1f) + 1;
657}
658
Jeff Garzikdab632e2007-05-28 08:33:01 -0400659static inline void __iomem *__ahci_port_base(struct ata_host *host,
660 unsigned int port_no)
661{
662 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
663
664 return mmio + 0x100 + (port_no * 0x80);
665}
666
Tejun Heo4447d352007-04-17 23:44:08 +0900667static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400669 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
Tejun Heob710a1f2008-01-05 23:11:57 +0900672static void ahci_enable_ahci(void __iomem *mmio)
673{
Tejun Heo15fe9822008-04-23 20:52:58 +0900674 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900675 u32 tmp;
676
677 /* turn on AHCI_EN */
678 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900679 if (tmp & HOST_AHCI_EN)
680 return;
681
682 /* Some controllers need AHCI_EN to be written multiple times.
683 * Try a few times before giving up.
684 */
685 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900686 tmp |= HOST_AHCI_EN;
687 writel(tmp, mmio + HOST_CTL);
688 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900689 if (tmp & HOST_AHCI_EN)
690 return;
691 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900692 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900693
694 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900695}
696
Tejun Heod447df12007-03-18 22:15:33 +0900697/**
698 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900699 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900700 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900701 *
702 * Some registers containing configuration info might be setup by
703 * BIOS and might be cleared on reset. This function saves the
704 * initial values of those registers into @hpriv such that they
705 * can be restored after controller reset.
706 *
707 * If inconsistent, config values are fixed up by this function.
708 *
709 * LOCKING:
710 * None.
711 */
Tejun Heo4447d352007-04-17 23:44:08 +0900712static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900713 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900714{
Tejun Heo4447d352007-04-17 23:44:08 +0900715 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900716 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900717 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100718 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900719
Tejun Heob710a1f2008-01-05 23:11:57 +0900720 /* make sure AHCI mode is enabled before accessing CAP */
721 ahci_enable_ahci(mmio);
722
Tejun Heod447df12007-03-18 22:15:33 +0900723 /* Values prefixed with saved_ are written back to host after
724 * reset. Values without are used for driver operation.
725 */
726 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
727 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
728
Tejun Heo274c1fd2007-07-16 14:29:40 +0900729 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900730 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200731 dev_printk(KERN_INFO, &pdev->dev,
732 "controller can't do 64bit DMA, forcing 32bit\n");
733 cap &= ~HOST_CAP_64;
734 }
735
Tejun Heo417a1a62007-09-23 13:19:55 +0900736 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900737 dev_printk(KERN_INFO, &pdev->dev,
738 "controller can't do NCQ, turning off CAP_NCQ\n");
739 cap &= ~HOST_CAP_NCQ;
740 }
741
Tejun Heoe297d992008-06-10 00:13:04 +0900742 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
743 dev_printk(KERN_INFO, &pdev->dev,
744 "controller can do NCQ, turning on CAP_NCQ\n");
745 cap |= HOST_CAP_NCQ;
746 }
747
Roel Kluin258cd842008-03-09 21:42:40 +0100748 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900749 dev_printk(KERN_INFO, &pdev->dev,
750 "controller can't do PMP, turning off CAP_PMP\n");
751 cap &= ~HOST_CAP_PMP;
752 }
753
Tejun Heod799e082008-06-17 12:46:30 +0900754 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
755 port_map != 1) {
756 dev_printk(KERN_INFO, &pdev->dev,
757 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
758 port_map, 1);
759 port_map = 1;
760 }
761
Jeff Garzikcd70c262007-07-08 02:29:42 -0400762 /*
763 * Temporary Marvell 6145 hack: PATA port presence
764 * is asserted through the standard AHCI port
765 * presence register, as bit 4 (counting from 0)
766 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900767 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100768 if (pdev->device == 0x6121)
769 mv = 0x3;
770 else
771 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400772 dev_printk(KERN_ERR, &pdev->dev,
773 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100774 port_map,
775 port_map & mv);
Alan Cox5b66c822008-09-03 14:48:34 +0100776 dev_printk(KERN_ERR, &pdev->dev,
777 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
Jeff Garzikcd70c262007-07-08 02:29:42 -0400778
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100779 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400780 }
781
Tejun Heo17199b12007-03-18 22:26:53 +0900782 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900783 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900784 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900785
Tejun Heo837f5f82008-02-06 15:13:51 +0900786 for (i = 0; i < AHCI_MAX_PORTS; i++)
787 if (port_map & (1 << i))
788 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900789
Tejun Heo837f5f82008-02-06 15:13:51 +0900790 /* If PI has more ports than n_ports, whine, clear
791 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900792 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900793 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900794 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900795 "implemented port map (0x%x) contains more "
796 "ports than nr_ports (%u), using nr_ports\n",
797 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900798 port_map = 0;
799 }
800 }
801
802 /* fabricate port_map from cap.nr_ports */
803 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900804 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900805 dev_printk(KERN_WARNING, &pdev->dev,
806 "forcing PORTS_IMPL to 0x%x\n", port_map);
807
808 /* write the fixed up value to the PI register */
809 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900810 }
811
Tejun Heod447df12007-03-18 22:15:33 +0900812 /* record values to use during operation */
813 hpriv->cap = cap;
814 hpriv->port_map = port_map;
815}
816
817/**
818 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900819 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900820 *
821 * Restore initial config stored by ahci_save_initial_config().
822 *
823 * LOCKING:
824 * None.
825 */
Tejun Heo4447d352007-04-17 23:44:08 +0900826static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900827{
Tejun Heo4447d352007-04-17 23:44:08 +0900828 struct ahci_host_priv *hpriv = host->private_data;
829 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
830
Tejun Heod447df12007-03-18 22:15:33 +0900831 writel(hpriv->saved_cap, mmio + HOST_CAP);
832 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
833 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
834}
835
Tejun Heo203ef6c2007-07-16 14:29:40 +0900836static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900838 static const int offset[] = {
839 [SCR_STATUS] = PORT_SCR_STAT,
840 [SCR_CONTROL] = PORT_SCR_CTL,
841 [SCR_ERROR] = PORT_SCR_ERR,
842 [SCR_ACTIVE] = PORT_SCR_ACT,
843 [SCR_NOTIFICATION] = PORT_SCR_NTF,
844 };
845 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Tejun Heo203ef6c2007-07-16 14:29:40 +0900847 if (sc_reg < ARRAY_SIZE(offset) &&
848 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
849 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900850 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851}
852
Tejun Heo82ef04f2008-07-31 17:02:40 +0900853static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900855 void __iomem *port_mmio = ahci_port_base(link->ap);
856 int offset = ahci_scr_offset(link->ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Tejun Heo203ef6c2007-07-16 14:29:40 +0900858 if (offset) {
859 *val = readl(port_mmio + offset);
860 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900862 return -EINVAL;
863}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
Tejun Heo82ef04f2008-07-31 17:02:40 +0900865static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Tejun Heo203ef6c2007-07-16 14:29:40 +0900866{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900867 void __iomem *port_mmio = ahci_port_base(link->ap);
868 int offset = ahci_scr_offset(link->ap, sc_reg);
Tejun Heo203ef6c2007-07-16 14:29:40 +0900869
870 if (offset) {
871 writel(val, port_mmio + offset);
872 return 0;
873 }
874 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875}
876
Tejun Heo4447d352007-04-17 23:44:08 +0900877static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900878{
Tejun Heo4447d352007-04-17 23:44:08 +0900879 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900880 u32 tmp;
881
Tejun Heod8fcd112006-07-26 15:59:25 +0900882 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900883 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900884 tmp |= PORT_CMD_START;
885 writel(tmp, port_mmio + PORT_CMD);
886 readl(port_mmio + PORT_CMD); /* flush */
887}
888
Tejun Heo4447d352007-04-17 23:44:08 +0900889static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900890{
Tejun Heo4447d352007-04-17 23:44:08 +0900891 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900892 u32 tmp;
893
894 tmp = readl(port_mmio + PORT_CMD);
895
Tejun Heod8fcd112006-07-26 15:59:25 +0900896 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900897 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
898 return 0;
899
Tejun Heod8fcd112006-07-26 15:59:25 +0900900 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900901 tmp &= ~PORT_CMD_START;
902 writel(tmp, port_mmio + PORT_CMD);
903
Tejun Heod8fcd112006-07-26 15:59:25 +0900904 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900905 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400906 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900907 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900908 return -EIO;
909
910 return 0;
911}
912
Tejun Heo4447d352007-04-17 23:44:08 +0900913static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900914{
Tejun Heo4447d352007-04-17 23:44:08 +0900915 void __iomem *port_mmio = ahci_port_base(ap);
916 struct ahci_host_priv *hpriv = ap->host->private_data;
917 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900918 u32 tmp;
919
920 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900921 if (hpriv->cap & HOST_CAP_64)
922 writel((pp->cmd_slot_dma >> 16) >> 16,
923 port_mmio + PORT_LST_ADDR_HI);
924 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900925
Tejun Heo4447d352007-04-17 23:44:08 +0900926 if (hpriv->cap & HOST_CAP_64)
927 writel((pp->rx_fis_dma >> 16) >> 16,
928 port_mmio + PORT_FIS_ADDR_HI);
929 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900930
931 /* enable FIS reception */
932 tmp = readl(port_mmio + PORT_CMD);
933 tmp |= PORT_CMD_FIS_RX;
934 writel(tmp, port_mmio + PORT_CMD);
935
936 /* flush */
937 readl(port_mmio + PORT_CMD);
938}
939
Tejun Heo4447d352007-04-17 23:44:08 +0900940static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900941{
Tejun Heo4447d352007-04-17 23:44:08 +0900942 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900943 u32 tmp;
944
945 /* disable FIS reception */
946 tmp = readl(port_mmio + PORT_CMD);
947 tmp &= ~PORT_CMD_FIS_RX;
948 writel(tmp, port_mmio + PORT_CMD);
949
950 /* wait for completion, spec says 500ms, give it 1000 */
951 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
952 PORT_CMD_FIS_ON, 10, 1000);
953 if (tmp & PORT_CMD_FIS_ON)
954 return -EBUSY;
955
956 return 0;
957}
958
Tejun Heo4447d352007-04-17 23:44:08 +0900959static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900960{
Tejun Heo4447d352007-04-17 23:44:08 +0900961 struct ahci_host_priv *hpriv = ap->host->private_data;
962 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900963 u32 cmd;
964
965 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
966
967 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900968 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900969 cmd |= PORT_CMD_SPIN_UP;
970 writel(cmd, port_mmio + PORT_CMD);
971 }
972
973 /* wake up link */
974 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
975}
976
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400977static void ahci_disable_alpm(struct ata_port *ap)
978{
979 struct ahci_host_priv *hpriv = ap->host->private_data;
980 void __iomem *port_mmio = ahci_port_base(ap);
981 u32 cmd;
982 struct ahci_port_priv *pp = ap->private_data;
983
984 /* IPM bits should be disabled by libata-core */
985 /* get the existing command bits */
986 cmd = readl(port_mmio + PORT_CMD);
987
988 /* disable ALPM and ASP */
989 cmd &= ~PORT_CMD_ASP;
990 cmd &= ~PORT_CMD_ALPE;
991
992 /* force the interface back to active */
993 cmd |= PORT_CMD_ICC_ACTIVE;
994
995 /* write out new cmd value */
996 writel(cmd, port_mmio + PORT_CMD);
997 cmd = readl(port_mmio + PORT_CMD);
998
999 /* wait 10ms to be sure we've come out of any low power state */
1000 msleep(10);
1001
1002 /* clear out any PhyRdy stuff from interrupt status */
1003 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1004
1005 /* go ahead and clean out PhyRdy Change from Serror too */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001006 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001007
1008 /*
1009 * Clear flag to indicate that we should ignore all PhyRdy
1010 * state changes
1011 */
1012 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1013
1014 /*
1015 * Enable interrupts on Phy Ready.
1016 */
1017 pp->intr_mask |= PORT_IRQ_PHYRDY;
1018 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1019
1020 /*
1021 * don't change the link pm policy - we can be called
1022 * just to turn of link pm temporarily
1023 */
1024}
1025
1026static int ahci_enable_alpm(struct ata_port *ap,
1027 enum link_pm policy)
1028{
1029 struct ahci_host_priv *hpriv = ap->host->private_data;
1030 void __iomem *port_mmio = ahci_port_base(ap);
1031 u32 cmd;
1032 struct ahci_port_priv *pp = ap->private_data;
1033 u32 asp;
1034
1035 /* Make sure the host is capable of link power management */
1036 if (!(hpriv->cap & HOST_CAP_ALPM))
1037 return -EINVAL;
1038
1039 switch (policy) {
1040 case MAX_PERFORMANCE:
1041 case NOT_AVAILABLE:
1042 /*
1043 * if we came here with NOT_AVAILABLE,
1044 * it just means this is the first time we
1045 * have tried to enable - default to max performance,
1046 * and let the user go to lower power modes on request.
1047 */
1048 ahci_disable_alpm(ap);
1049 return 0;
1050 case MIN_POWER:
1051 /* configure HBA to enter SLUMBER */
1052 asp = PORT_CMD_ASP;
1053 break;
1054 case MEDIUM_POWER:
1055 /* configure HBA to enter PARTIAL */
1056 asp = 0;
1057 break;
1058 default:
1059 return -EINVAL;
1060 }
1061
1062 /*
1063 * Disable interrupts on Phy Ready. This keeps us from
1064 * getting woken up due to spurious phy ready interrupts
1065 * TBD - Hot plug should be done via polling now, is
1066 * that even supported?
1067 */
1068 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1069 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1070
1071 /*
1072 * Set a flag to indicate that we should ignore all PhyRdy
1073 * state changes since these can happen now whenever we
1074 * change link state
1075 */
1076 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1077
1078 /* get the existing command bits */
1079 cmd = readl(port_mmio + PORT_CMD);
1080
1081 /*
1082 * Set ASP based on Policy
1083 */
1084 cmd |= asp;
1085
1086 /*
1087 * Setting this bit will instruct the HBA to aggressively
1088 * enter a lower power link state when it's appropriate and
1089 * based on the value set above for ASP
1090 */
1091 cmd |= PORT_CMD_ALPE;
1092
1093 /* write out new cmd value */
1094 writel(cmd, port_mmio + PORT_CMD);
1095 cmd = readl(port_mmio + PORT_CMD);
1096
1097 /* IPM bits should be set by libata-core */
1098 return 0;
1099}
1100
Tejun Heo438ac6d2007-03-02 17:31:26 +09001101#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001102static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001103{
Tejun Heo4447d352007-04-17 23:44:08 +09001104 struct ahci_host_priv *hpriv = ap->host->private_data;
1105 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001106 u32 cmd, scontrol;
1107
Tejun Heo4447d352007-04-17 23:44:08 +09001108 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001109 return;
1110
1111 /* put device into listen mode, first set PxSCTL.DET to 0 */
1112 scontrol = readl(port_mmio + PORT_SCR_CTL);
1113 scontrol &= ~0xf;
1114 writel(scontrol, port_mmio + PORT_SCR_CTL);
1115
1116 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001117 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001118 cmd &= ~PORT_CMD_SPIN_UP;
1119 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001120}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001121#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001122
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001123static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001124{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001125 struct ahci_port_priv *pp = ap->private_data;
1126 struct ata_link *link;
1127 struct ahci_em_priv *emp;
David Milburn4c1e9aa2009-04-03 15:36:41 -05001128 ssize_t rc;
1129 int i;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001130
Tejun Heo0be0aa92006-07-26 15:59:26 +09001131 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001132 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001133
1134 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001135 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001136
1137 /* turn on LEDs */
1138 if (ap->flags & ATA_FLAG_EM) {
Tejun Heo1eca4362008-11-03 20:03:17 +09001139 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001140 emp = &pp->em_priv[link->pmp];
David Milburn4c1e9aa2009-04-03 15:36:41 -05001141
1142 /* EM Transmit bit maybe busy during init */
1143 for (i = 0; i < MAX_RETRY; i++) {
1144 rc = ahci_transmit_led_message(ap,
1145 emp->led_state,
1146 4);
1147 if (rc == -EBUSY)
1148 udelay(100);
1149 else
1150 break;
1151 }
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001152 }
1153 }
1154
1155 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
Tejun Heo1eca4362008-11-03 20:03:17 +09001156 ata_for_each_link(link, ap, EDGE)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001157 ahci_init_sw_activity(link);
1158
Tejun Heo0be0aa92006-07-26 15:59:26 +09001159}
1160
Tejun Heo4447d352007-04-17 23:44:08 +09001161static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001162{
1163 int rc;
1164
1165 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001166 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001167 if (rc) {
1168 *emsg = "failed to stop engine";
1169 return rc;
1170 }
1171
1172 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001173 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001174 if (rc) {
1175 *emsg = "failed stop FIS RX";
1176 return rc;
1177 }
1178
Tejun Heo0be0aa92006-07-26 15:59:26 +09001179 return 0;
1180}
1181
Tejun Heo4447d352007-04-17 23:44:08 +09001182static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001183{
Tejun Heo4447d352007-04-17 23:44:08 +09001184 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001185 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001186 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001187 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001188
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001189 /* we must be in AHCI mode, before using anything
1190 * AHCI-specific, such as HOST_RESET.
1191 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001192 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001193
1194 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001195 if (!ahci_skip_host_reset) {
1196 tmp = readl(mmio + HOST_CTL);
1197 if ((tmp & HOST_RESET) == 0) {
1198 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1199 readl(mmio + HOST_CTL); /* flush */
1200 }
Tejun Heod91542c2006-07-26 15:59:26 +09001201
Zhang Rui24920c82008-07-04 13:32:17 +08001202 /*
1203 * to perform host reset, OS should set HOST_RESET
1204 * and poll until this bit is read to be "0".
1205 * reset must complete within 1 second, or
Tejun Heoa22e6442008-03-10 10:25:25 +09001206 * the hardware should be considered fried.
1207 */
Zhang Rui24920c82008-07-04 13:32:17 +08001208 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1209 HOST_RESET, 10, 1000);
Tejun Heod91542c2006-07-26 15:59:26 +09001210
Tejun Heoa22e6442008-03-10 10:25:25 +09001211 if (tmp & HOST_RESET) {
1212 dev_printk(KERN_ERR, host->dev,
1213 "controller reset failed (0x%x)\n", tmp);
1214 return -EIO;
1215 }
Tejun Heod91542c2006-07-26 15:59:26 +09001216
Tejun Heoa22e6442008-03-10 10:25:25 +09001217 /* turn on AHCI mode */
1218 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001219
Tejun Heoa22e6442008-03-10 10:25:25 +09001220 /* Some registers might be cleared on reset. Restore
1221 * initial values.
1222 */
1223 ahci_restore_initial_config(host);
1224 } else
1225 dev_printk(KERN_INFO, host->dev,
1226 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001227
1228 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1229 u16 tmp16;
1230
1231 /* configure PCS */
1232 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001233 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1234 tmp16 |= hpriv->port_map;
1235 pci_write_config_word(pdev, 0x92, tmp16);
1236 }
Tejun Heod91542c2006-07-26 15:59:26 +09001237 }
1238
1239 return 0;
1240}
1241
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001242static void ahci_sw_activity(struct ata_link *link)
1243{
1244 struct ata_port *ap = link->ap;
1245 struct ahci_port_priv *pp = ap->private_data;
1246 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1247
1248 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1249 return;
1250
1251 emp->activity++;
1252 if (!timer_pending(&emp->timer))
1253 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1254}
1255
1256static void ahci_sw_activity_blink(unsigned long arg)
1257{
1258 struct ata_link *link = (struct ata_link *)arg;
1259 struct ata_port *ap = link->ap;
1260 struct ahci_port_priv *pp = ap->private_data;
1261 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1262 unsigned long led_message = emp->led_state;
1263 u32 activity_led_state;
David Milburneb409632008-10-16 09:26:19 -05001264 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001265
David Milburn87943ac2008-10-13 14:38:36 -05001266 led_message &= EM_MSG_LED_VALUE;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001267 led_message |= ap->port_no | (link->pmp << 8);
1268
1269 /* check to see if we've had activity. If so,
1270 * toggle state of LED and reset timer. If not,
1271 * turn LED to desired idle state.
1272 */
David Milburneb409632008-10-16 09:26:19 -05001273 spin_lock_irqsave(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001274 if (emp->saved_activity != emp->activity) {
1275 emp->saved_activity = emp->activity;
1276 /* get the current LED state */
David Milburn87943ac2008-10-13 14:38:36 -05001277 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001278
1279 if (activity_led_state)
1280 activity_led_state = 0;
1281 else
1282 activity_led_state = 1;
1283
1284 /* clear old state */
David Milburn87943ac2008-10-13 14:38:36 -05001285 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001286
1287 /* toggle state */
1288 led_message |= (activity_led_state << 16);
1289 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1290 } else {
1291 /* switch to idle */
David Milburn87943ac2008-10-13 14:38:36 -05001292 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001293 if (emp->blink_policy == BLINK_OFF)
1294 led_message |= (1 << 16);
1295 }
David Milburneb409632008-10-16 09:26:19 -05001296 spin_unlock_irqrestore(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001297 ahci_transmit_led_message(ap, led_message, 4);
1298}
1299
1300static void ahci_init_sw_activity(struct ata_link *link)
1301{
1302 struct ata_port *ap = link->ap;
1303 struct ahci_port_priv *pp = ap->private_data;
1304 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1305
1306 /* init activity stats, setup timer */
1307 emp->saved_activity = emp->activity = 0;
1308 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1309
1310 /* check our blink policy and set flag for link if it's enabled */
1311 if (emp->blink_policy)
1312 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1313}
1314
1315static int ahci_reset_em(struct ata_host *host)
1316{
1317 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1318 u32 em_ctl;
1319
1320 em_ctl = readl(mmio + HOST_EM_CTL);
1321 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1322 return -EINVAL;
1323
1324 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1325 return 0;
1326}
1327
1328static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1329 ssize_t size)
1330{
1331 struct ahci_host_priv *hpriv = ap->host->private_data;
1332 struct ahci_port_priv *pp = ap->private_data;
1333 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1334 u32 em_ctl;
1335 u32 message[] = {0, 0};
Linus Torvalds93082f02008-07-25 10:56:36 -07001336 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001337 int pmp;
1338 struct ahci_em_priv *emp;
1339
1340 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001341 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001342 if (pmp < MAX_SLOTS)
1343 emp = &pp->em_priv[pmp];
1344 else
1345 return -EINVAL;
1346
1347 spin_lock_irqsave(ap->lock, flags);
1348
1349 /*
1350 * if we are still busy transmitting a previous message,
1351 * do not allow
1352 */
1353 em_ctl = readl(mmio + HOST_EM_CTL);
1354 if (em_ctl & EM_CTL_TM) {
1355 spin_unlock_irqrestore(ap->lock, flags);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001356 return -EBUSY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001357 }
1358
1359 /*
1360 * create message header - this is all zero except for
1361 * the message size, which is 4 bytes.
1362 */
1363 message[0] |= (4 << 8);
1364
1365 /* ignore 0:4 of byte zero, fill in port info yourself */
David Milburn87943ac2008-10-13 14:38:36 -05001366 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001367
1368 /* write message to EM_LOC */
1369 writel(message[0], mmio + hpriv->em_loc);
1370 writel(message[1], mmio + hpriv->em_loc+4);
1371
1372 /* save off new led state for port/slot */
David Milburn208f2a82009-03-20 14:14:23 -05001373 emp->led_state = state;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001374
1375 /*
1376 * tell hardware to transmit the message
1377 */
1378 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1379
1380 spin_unlock_irqrestore(ap->lock, flags);
1381 return size;
1382}
1383
1384static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1385{
1386 struct ahci_port_priv *pp = ap->private_data;
1387 struct ata_link *link;
1388 struct ahci_em_priv *emp;
1389 int rc = 0;
1390
Tejun Heo1eca4362008-11-03 20:03:17 +09001391 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001392 emp = &pp->em_priv[link->pmp];
1393 rc += sprintf(buf, "%lx\n", emp->led_state);
1394 }
1395 return rc;
1396}
1397
1398static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1399 size_t size)
1400{
1401 int state;
1402 int pmp;
1403 struct ahci_port_priv *pp = ap->private_data;
1404 struct ahci_em_priv *emp;
1405
1406 state = simple_strtoul(buf, NULL, 0);
1407
1408 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001409 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001410 if (pmp < MAX_SLOTS)
1411 emp = &pp->em_priv[pmp];
1412 else
1413 return -EINVAL;
1414
1415 /* mask off the activity bits if we are in sw_activity
1416 * mode, user should turn off sw_activity before setting
1417 * activity led through em_message
1418 */
1419 if (emp->blink_policy)
David Milburn87943ac2008-10-13 14:38:36 -05001420 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001421
1422 return ahci_transmit_led_message(ap, state, size);
1423}
1424
1425static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1426{
1427 struct ata_link *link = dev->link;
1428 struct ata_port *ap = link->ap;
1429 struct ahci_port_priv *pp = ap->private_data;
1430 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1431 u32 port_led_state = emp->led_state;
1432
1433 /* save the desired Activity LED behavior */
1434 if (val == OFF) {
1435 /* clear LFLAG */
1436 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1437
1438 /* set the LED to OFF */
David Milburn87943ac2008-10-13 14:38:36 -05001439 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001440 port_led_state |= (ap->port_no | (link->pmp << 8));
1441 ahci_transmit_led_message(ap, port_led_state, 4);
1442 } else {
1443 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1444 if (val == BLINK_OFF) {
1445 /* set LED to ON for idle */
David Milburn87943ac2008-10-13 14:38:36 -05001446 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001447 port_led_state |= (ap->port_no | (link->pmp << 8));
David Milburn87943ac2008-10-13 14:38:36 -05001448 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001449 ahci_transmit_led_message(ap, port_led_state, 4);
1450 }
1451 }
1452 emp->blink_policy = val;
1453 return 0;
1454}
1455
1456static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1457{
1458 struct ata_link *link = dev->link;
1459 struct ata_port *ap = link->ap;
1460 struct ahci_port_priv *pp = ap->private_data;
1461 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1462
1463 /* display the saved value of activity behavior for this
1464 * disk.
1465 */
1466 return sprintf(buf, "%d\n", emp->blink_policy);
1467}
1468
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001469static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1470 int port_no, void __iomem *mmio,
1471 void __iomem *port_mmio)
1472{
1473 const char *emsg = NULL;
1474 int rc;
1475 u32 tmp;
1476
1477 /* make sure port is not active */
1478 rc = ahci_deinit_port(ap, &emsg);
1479 if (rc)
1480 dev_printk(KERN_WARNING, &pdev->dev,
1481 "%s (%d)\n", emsg, rc);
1482
1483 /* clear SError */
1484 tmp = readl(port_mmio + PORT_SCR_ERR);
1485 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1486 writel(tmp, port_mmio + PORT_SCR_ERR);
1487
1488 /* clear port IRQ */
1489 tmp = readl(port_mmio + PORT_IRQ_STAT);
1490 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1491 if (tmp)
1492 writel(tmp, port_mmio + PORT_IRQ_STAT);
1493
1494 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1495}
1496
Tejun Heo4447d352007-04-17 23:44:08 +09001497static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001498{
Tejun Heo417a1a62007-09-23 13:19:55 +09001499 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001500 struct pci_dev *pdev = to_pci_dev(host->dev);
1501 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001502 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001503 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001504 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001505 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001506
Tejun Heo417a1a62007-09-23 13:19:55 +09001507 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001508 if (pdev->device == 0x6121)
1509 mv = 2;
1510 else
1511 mv = 4;
1512 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001513
1514 writel(0, port_mmio + PORT_IRQ_MASK);
1515
1516 /* clear port IRQ */
1517 tmp = readl(port_mmio + PORT_IRQ_STAT);
1518 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1519 if (tmp)
1520 writel(tmp, port_mmio + PORT_IRQ_STAT);
1521 }
1522
Tejun Heo4447d352007-04-17 23:44:08 +09001523 for (i = 0; i < host->n_ports; i++) {
1524 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001525
Jeff Garzikcd70c262007-07-08 02:29:42 -04001526 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001527 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001528 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001529
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001530 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001531 }
1532
1533 tmp = readl(mmio + HOST_CTL);
1534 VPRINTK("HOST_CTL 0x%x\n", tmp);
1535 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1536 tmp = readl(mmio + HOST_CTL);
1537 VPRINTK("HOST_CTL 0x%x\n", tmp);
1538}
1539
Jeff Garzika8785392008-02-28 15:43:48 -05001540static void ahci_dev_config(struct ata_device *dev)
1541{
1542 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1543
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001544 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001545 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001546 ata_dev_printk(dev, KERN_INFO,
1547 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1548 }
Jeff Garzika8785392008-02-28 15:43:48 -05001549}
1550
Tejun Heo422b7592005-12-19 22:37:17 +09001551static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552{
Tejun Heo4447d352007-04-17 23:44:08 +09001553 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001555 u32 tmp;
1556
1557 tmp = readl(port_mmio + PORT_SIG);
1558 tf.lbah = (tmp >> 24) & 0xff;
1559 tf.lbam = (tmp >> 16) & 0xff;
1560 tf.lbal = (tmp >> 8) & 0xff;
1561 tf.nsect = (tmp) & 0xff;
1562
1563 return ata_dev_classify(&tf);
1564}
1565
Tejun Heo12fad3f2006-05-15 21:03:55 +09001566static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1567 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001568{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001569 dma_addr_t cmd_tbl_dma;
1570
1571 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1572
1573 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1574 pp->cmd_slot[tag].status = 0;
1575 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1576 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001577}
1578
Tejun Heod2e75df2007-07-16 14:29:39 +09001579static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001580{
Tejun Heo350756f2008-04-07 22:47:21 +09001581 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001582 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001583 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001584 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001585 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001586
Tejun Heod2e75df2007-07-16 14:29:39 +09001587 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001588 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001589 if (!busy && !force_restart)
1590 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001591
Tejun Heod2e75df2007-07-16 14:29:39 +09001592 /* stop engine */
1593 rc = ahci_stop_engine(ap);
1594 if (rc)
1595 goto out_restart;
1596
1597 /* need to do CLO? */
1598 if (!busy) {
1599 rc = 0;
1600 goto out_restart;
1601 }
1602
1603 if (!(hpriv->cap & HOST_CAP_CLO)) {
1604 rc = -EOPNOTSUPP;
1605 goto out_restart;
1606 }
1607
1608 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001609 tmp = readl(port_mmio + PORT_CMD);
1610 tmp |= PORT_CMD_CLO;
1611 writel(tmp, port_mmio + PORT_CMD);
1612
Tejun Heod2e75df2007-07-16 14:29:39 +09001613 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001614 tmp = ata_wait_register(port_mmio + PORT_CMD,
1615 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1616 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001617 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001618
Tejun Heod2e75df2007-07-16 14:29:39 +09001619 /* restart engine */
1620 out_restart:
1621 ahci_start_engine(ap);
1622 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001623}
1624
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001625static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1626 struct ata_taskfile *tf, int is_cmd, u16 flags,
1627 unsigned long timeout_msec)
1628{
1629 const u32 cmd_fis_len = 5; /* five dwords */
1630 struct ahci_port_priv *pp = ap->private_data;
1631 void __iomem *port_mmio = ahci_port_base(ap);
1632 u8 *fis = pp->cmd_tbl;
1633 u32 tmp;
1634
1635 /* prep the command */
1636 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1637 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1638
1639 /* issue & wait */
1640 writel(1, port_mmio + PORT_CMD_ISSUE);
1641
1642 if (timeout_msec) {
1643 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1644 1, timeout_msec);
1645 if (tmp & 0x1) {
1646 ahci_kick_engine(ap, 1);
1647 return -EBUSY;
1648 }
1649 } else
1650 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1651
1652 return 0;
1653}
1654
Shane Huangbd172432008-06-10 15:52:04 +08001655static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1656 int pmp, unsigned long deadline,
1657 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001658{
Tejun Heocc0680a2007-08-06 18:36:23 +09001659 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001660 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001661 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001662 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001663 int rc;
1664
1665 DPRINTK("ENTER\n");
1666
1667 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001668 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001669 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001670 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001671 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001672
Tejun Heocc0680a2007-08-06 18:36:23 +09001673 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001674
1675 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001676 msecs = 0;
1677 now = jiffies;
1678 if (time_after(now, deadline))
1679 msecs = jiffies_to_msecs(deadline - now);
1680
Tejun Heo4658f792006-03-22 21:07:03 +09001681 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001682 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001683 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001684 rc = -EIO;
1685 reason = "1st FIS failed";
1686 goto fail;
1687 }
1688
1689 /* spec says at least 5us, but be generous and sleep for 1ms */
1690 msleep(1);
1691
1692 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001693 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001694 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001695
Tejun Heo705e76b2008-04-07 22:47:19 +09001696 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001697 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001698 /* link occupied, -ENODEV too is an error */
1699 if (rc) {
1700 reason = "device not ready";
1701 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001702 }
Tejun Heo9b893912007-02-02 16:50:52 +09001703 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001704
1705 DPRINTK("EXIT, class=%u\n", *class);
1706 return 0;
1707
Tejun Heo4658f792006-03-22 21:07:03 +09001708 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001709 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001710 return rc;
1711}
1712
Shane Huangbd172432008-06-10 15:52:04 +08001713static int ahci_check_ready(struct ata_link *link)
1714{
1715 void __iomem *port_mmio = ahci_port_base(link->ap);
1716 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1717
1718 return ata_check_ready(status);
1719}
1720
1721static int ahci_softreset(struct ata_link *link, unsigned int *class,
1722 unsigned long deadline)
1723{
1724 int pmp = sata_srst_pmp(link);
1725
1726 DPRINTK("ENTER\n");
1727
1728 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1729}
1730
1731static int ahci_sb600_check_ready(struct ata_link *link)
1732{
1733 void __iomem *port_mmio = ahci_port_base(link->ap);
1734 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1735 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1736
1737 /*
1738 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1739 * which can save timeout delay.
1740 */
1741 if (irq_status & PORT_IRQ_BAD_PMP)
1742 return -EIO;
1743
1744 return ata_check_ready(status);
1745}
1746
1747static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1748 unsigned long deadline)
1749{
1750 struct ata_port *ap = link->ap;
1751 void __iomem *port_mmio = ahci_port_base(ap);
1752 int pmp = sata_srst_pmp(link);
1753 int rc;
1754 u32 irq_sts;
1755
1756 DPRINTK("ENTER\n");
1757
1758 rc = ahci_do_softreset(link, class, pmp, deadline,
1759 ahci_sb600_check_ready);
1760
1761 /*
1762 * Soft reset fails on some ATI chips with IPMS set when PMP
1763 * is enabled but SATA HDD/ODD is connected to SATA port,
1764 * do soft reset again to port 0.
1765 */
1766 if (rc == -EIO) {
1767 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1768 if (irq_sts & PORT_IRQ_BAD_PMP) {
1769 ata_link_printk(link, KERN_WARNING,
1770 "failed due to HW bug, retry pmp=0\n");
1771 rc = ahci_do_softreset(link, class, 0, deadline,
1772 ahci_check_ready);
1773 }
1774 }
1775
1776 return rc;
1777}
1778
Tejun Heocc0680a2007-08-06 18:36:23 +09001779static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001780 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001781{
Tejun Heo9dadd452008-04-07 22:47:19 +09001782 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001783 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001784 struct ahci_port_priv *pp = ap->private_data;
1785 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1786 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001787 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001788 int rc;
1789
1790 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Tejun Heo4447d352007-04-17 23:44:08 +09001792 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001793
1794 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001795 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001796 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001797 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001798
Tejun Heo9dadd452008-04-07 22:47:19 +09001799 rc = sata_link_hardreset(link, timing, deadline, &online,
1800 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001801
Tejun Heo4447d352007-04-17 23:44:08 +09001802 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Tejun Heo9dadd452008-04-07 22:47:19 +09001804 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001805 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Tejun Heo4bd00f62006-02-11 16:26:02 +09001807 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1808 return rc;
1809}
1810
Tejun Heocc0680a2007-08-06 18:36:23 +09001811static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001812 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001813{
Tejun Heocc0680a2007-08-06 18:36:23 +09001814 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001815 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001816 int rc;
1817
1818 DPRINTK("ENTER\n");
1819
Tejun Heo4447d352007-04-17 23:44:08 +09001820 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001821
Tejun Heocc0680a2007-08-06 18:36:23 +09001822 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001823 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001824
Tejun Heo4447d352007-04-17 23:44:08 +09001825 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001826
1827 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1828
1829 /* vt8251 doesn't clear BSY on signature FIS reception,
1830 * request follow-up softreset.
1831 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001832 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001833}
1834
Tejun Heoedc93052007-10-25 14:59:16 +09001835static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1836 unsigned long deadline)
1837{
1838 struct ata_port *ap = link->ap;
1839 struct ahci_port_priv *pp = ap->private_data;
1840 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1841 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001842 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001843 int rc;
1844
1845 ahci_stop_engine(ap);
1846
1847 /* clear D2H reception area to properly wait for D2H FIS */
1848 ata_tf_init(link->device, &tf);
1849 tf.command = 0x80;
1850 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1851
1852 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001853 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001854
1855 ahci_start_engine(ap);
1856
Tejun Heoedc93052007-10-25 14:59:16 +09001857 /* The pseudo configuration device on SIMG4726 attached to
1858 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1859 * hardreset if no device is attached to the first downstream
1860 * port && the pseudo device locks up on SRST w/ PMP==0. To
1861 * work around this, wait for !BSY only briefly. If BSY isn't
1862 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1863 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1864 *
1865 * Wait for two seconds. Devices attached to downstream port
1866 * which can't process the following IDENTIFY after this will
1867 * have to be reset again. For most cases, this should
1868 * suffice while making probing snappish enough.
1869 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001870 if (online) {
1871 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1872 ahci_check_ready);
1873 if (rc)
1874 ahci_kick_engine(ap, 0);
1875 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001876 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001877}
1878
Tejun Heocc0680a2007-08-06 18:36:23 +09001879static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001880{
Tejun Heocc0680a2007-08-06 18:36:23 +09001881 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001882 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001883 u32 new_tmp, tmp;
1884
Tejun Heo203c75b2008-04-07 22:47:18 +09001885 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001886
1887 /* Make sure port's ATAPI bit is set appropriately */
1888 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001889 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001890 new_tmp |= PORT_CMD_ATAPI;
1891 else
1892 new_tmp &= ~PORT_CMD_ATAPI;
1893 if (new_tmp != tmp) {
1894 writel(new_tmp, port_mmio + PORT_CMD);
1895 readl(port_mmio + PORT_CMD); /* flush */
1896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897}
1898
Tejun Heo12fad3f2006-05-15 21:03:55 +09001899static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001901 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001902 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1903 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905 VPRINTK("ENTER\n");
1906
1907 /*
1908 * Next, the S/G list.
1909 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001910 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001911 dma_addr_t addr = sg_dma_address(sg);
1912 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913
Tejun Heoff2aeb12007-12-05 16:43:11 +09001914 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1915 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1916 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001918
Tejun Heoff2aeb12007-12-05 16:43:11 +09001919 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
1922static void ahci_qc_prep(struct ata_queued_cmd *qc)
1923{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001924 struct ata_port *ap = qc->ap;
1925 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001926 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001927 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 u32 opts;
1929 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001930 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
1932 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 * Fill in command table information. First, the header,
1934 * a SATA Register - Host to Device command FIS.
1935 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001936 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1937
Tejun Heo7d50b602007-09-23 13:19:54 +09001938 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001939 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001940 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1941 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001942 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Tejun Heocc9278e2006-02-10 17:25:47 +09001944 n_elem = 0;
1945 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001946 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Tejun Heocc9278e2006-02-10 17:25:47 +09001948 /*
1949 * Fill in command slot information.
1950 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001951 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001952 if (qc->tf.flags & ATA_TFLAG_WRITE)
1953 opts |= AHCI_CMD_WRITE;
1954 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001955 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001956
Tejun Heo12fad3f2006-05-15 21:03:55 +09001957 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958}
1959
Tejun Heo78cd52d2006-05-15 20:58:29 +09001960static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961{
Tejun Heo417a1a62007-09-23 13:19:55 +09001962 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001963 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001964 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1965 struct ata_link *link = NULL;
1966 struct ata_queued_cmd *active_qc;
1967 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001968 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
Tejun Heo7d50b602007-09-23 13:19:54 +09001970 /* determine active link */
Tejun Heo1eca4362008-11-03 20:03:17 +09001971 ata_for_each_link(link, ap, EDGE)
Tejun Heo7d50b602007-09-23 13:19:54 +09001972 if (ata_link_active(link))
1973 break;
1974 if (!link)
1975 link = &ap->link;
1976
1977 active_qc = ata_qc_from_tag(ap, link->active_tag);
1978 active_ehi = &link->eh_info;
1979
1980 /* record irq stat */
1981 ata_ehi_clear_desc(host_ehi);
1982 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001983
Tejun Heo78cd52d2006-05-15 20:58:29 +09001984 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001985 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
1986 ahci_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001987 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Tejun Heo41669552006-11-29 11:33:14 +09001989 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001990 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001991 irq_stat &= ~PORT_IRQ_IF_ERR;
1992
Conke Hu55a61602007-03-27 18:33:05 +08001993 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001994 /* If qc is active, charge it; otherwise, the active
1995 * link. There's no active qc on NCQ errors. It will
1996 * be determined by EH by reading log page 10h.
1997 */
1998 if (active_qc)
1999 active_qc->err_mask |= AC_ERR_DEV;
2000 else
2001 active_ehi->err_mask |= AC_ERR_DEV;
2002
Tejun Heo417a1a62007-09-23 13:19:55 +09002003 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09002004 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002005 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006
Tejun Heo78cd52d2006-05-15 20:58:29 +09002007 if (irq_stat & PORT_IRQ_UNK_FIS) {
2008 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Tejun Heo7d50b602007-09-23 13:19:54 +09002010 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002011 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002012 ata_ehi_push_desc(active_ehi,
2013 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09002014 unk[0], unk[1], unk[2], unk[3]);
2015 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04002016
Tejun Heo071f44b2008-04-07 22:47:22 +09002017 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002018 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002019 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002020 ata_ehi_push_desc(active_ehi, "incorrect PMP");
2021 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09002022
Tejun Heo7d50b602007-09-23 13:19:54 +09002023 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
2024 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002025 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002026 ata_ehi_push_desc(host_ehi, "host bus error");
2027 }
2028
2029 if (irq_stat & PORT_IRQ_IF_ERR) {
2030 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002031 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002032 ata_ehi_push_desc(host_ehi, "interface fatal error");
2033 }
2034
2035 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
2036 ata_ehi_hotplugged(host_ehi);
2037 ata_ehi_push_desc(host_ehi, "%s",
2038 irq_stat & PORT_IRQ_CONNECT ?
2039 "connection status changed" : "PHY RDY changed");
2040 }
2041
2042 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
Tejun Heo78cd52d2006-05-15 20:58:29 +09002044 if (irq_stat & PORT_IRQ_FREEZE)
2045 ata_port_freeze(ap);
2046 else
2047 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048}
2049
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002050static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051{
Tejun Heo350756f2008-04-07 22:47:21 +09002052 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002053 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09002054 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09002055 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09002056 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09002057 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09002058 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059
2060 status = readl(port_mmio + PORT_IRQ_STAT);
2061 writel(status, port_mmio + PORT_IRQ_STAT);
2062
Tejun Heob06ce3e2007-10-09 15:06:48 +09002063 /* ignore BAD_PMP while resetting */
2064 if (unlikely(resetting))
2065 status &= ~PORT_IRQ_BAD_PMP;
2066
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002067 /* If we are getting PhyRdy, this is
2068 * just a power state change, we should
2069 * clear out this, plus the PhyRdy/Comm
2070 * Wake bits from Serror
2071 */
2072 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2073 (status & PORT_IRQ_PHYRDY)) {
2074 status &= ~PORT_IRQ_PHYRDY;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002075 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002076 }
2077
Tejun Heo78cd52d2006-05-15 20:58:29 +09002078 if (unlikely(status & PORT_IRQ_ERROR)) {
2079 ahci_error_intr(ap, status);
2080 return;
2081 }
2082
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002083 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002084 /* If SNotification is available, leave notification
2085 * handling to sata_async_notification(). If not,
2086 * emulate it by snooping SDB FIS RX area.
2087 *
2088 * Snooping FIS RX area is probably cheaper than
2089 * poking SNotification but some constrollers which
2090 * implement SNotification, ICH9 for example, don't
2091 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002092 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002093 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002094 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002095 else {
2096 /* If the 'N' bit in word 0 of the FIS is set,
2097 * we just received asynchronous notification.
2098 * Tell libata about it.
2099 */
2100 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2101 u32 f0 = le32_to_cpu(f[0]);
2102
2103 if (f0 & (1 << 15))
2104 sata_async_notification(ap);
2105 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002106 }
2107
Tejun Heo7d50b602007-09-23 13:19:54 +09002108 /* pp->active_link is valid iff any command is in flight */
2109 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002110 qc_active = readl(port_mmio + PORT_SCR_ACT);
2111 else
2112 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2113
Tejun Heo79f97da2008-04-07 22:47:20 +09002114 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002115
Tejun Heo459ad682007-12-07 12:46:23 +09002116 /* while resetting, invalid completions are expected */
2117 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002118 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002119 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002120 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122}
2123
David Howells7d12e782006-10-05 14:55:46 +01002124static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125{
Jeff Garzikcca39742006-08-24 03:19:22 -04002126 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 struct ahci_host_priv *hpriv;
2128 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002129 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002130 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
2132 VPRINTK("ENTER\n");
2133
Jeff Garzikcca39742006-08-24 03:19:22 -04002134 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002135 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136
2137 /* sigh. 0xffffffff is a valid return from h/w */
2138 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 if (!irq_stat)
2140 return IRQ_NONE;
2141
Tejun Heod28f87a2008-07-05 13:10:50 +09002142 irq_masked = irq_stat & hpriv->port_map;
2143
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002144 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002146 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
Tejun Heod28f87a2008-07-05 13:10:50 +09002149 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002150 continue;
2151
Jeff Garzikcca39742006-08-24 03:19:22 -04002152 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002153 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002154 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002155 VPRINTK("port %u\n", i);
2156 } else {
2157 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002158 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002159 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002160 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002162
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 handled = 1;
2164 }
2165
Tejun Heod28f87a2008-07-05 13:10:50 +09002166 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2167 * it should be cleared after all the port events are cleared;
2168 * otherwise, it will raise a spurious interrupt after each
2169 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2170 * information.
2171 *
2172 * Also, use the unmasked value to clear interrupt as spurious
2173 * pending event on a dummy port might cause screaming IRQ.
2174 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002175 writel(irq_stat, mmio + HOST_IRQ_STAT);
2176
Jeff Garzikcca39742006-08-24 03:19:22 -04002177 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178
2179 VPRINTK("EXIT\n");
2180
2181 return IRQ_RETVAL(handled);
2182}
2183
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002184static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185{
2186 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002187 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002188 struct ahci_port_priv *pp = ap->private_data;
2189
2190 /* Keep track of the currently active link. It will be used
2191 * in completion path to determine whether NCQ phase is in
2192 * progress.
2193 */
2194 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Tejun Heo12fad3f2006-05-15 21:03:55 +09002196 if (qc->tf.protocol == ATA_PROT_NCQ)
2197 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
2198 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002200 ahci_sw_activity(qc->dev->link);
2201
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 return 0;
2203}
2204
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002205static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2206{
2207 struct ahci_port_priv *pp = qc->ap->private_data;
2208 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2209
2210 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2211 return true;
2212}
2213
Tejun Heo78cd52d2006-05-15 20:58:29 +09002214static void ahci_freeze(struct ata_port *ap)
2215{
Tejun Heo4447d352007-04-17 23:44:08 +09002216 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002217
2218 /* turn IRQ off */
2219 writel(0, port_mmio + PORT_IRQ_MASK);
2220}
2221
2222static void ahci_thaw(struct ata_port *ap)
2223{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002224 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09002225 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002226 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002227 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002228
2229 /* clear IRQ */
2230 tmp = readl(port_mmio + PORT_IRQ_STAT);
2231 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002232 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002233
Tejun Heo1c954a42007-10-09 15:01:37 +09002234 /* turn IRQ back on */
2235 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002236}
2237
2238static void ahci_error_handler(struct ata_port *ap)
2239{
Tejun Heob51e9e52006-06-29 01:29:30 +09002240 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002241 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002242 ahci_stop_engine(ap);
2243 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002244 }
2245
Tejun Heoa1efdab2008-03-25 12:22:50 +09002246 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002247}
2248
Tejun Heo78cd52d2006-05-15 20:58:29 +09002249static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2250{
2251 struct ata_port *ap = qc->ap;
2252
Tejun Heod2e75df2007-07-16 14:29:39 +09002253 /* make DMA engine forget about the failed command */
2254 if (qc->flags & ATA_QCFLAG_FAILED)
2255 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002256}
2257
Tejun Heo7d50b602007-09-23 13:19:54 +09002258static void ahci_pmp_attach(struct ata_port *ap)
2259{
2260 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002261 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002262 u32 cmd;
2263
2264 cmd = readl(port_mmio + PORT_CMD);
2265 cmd |= PORT_CMD_PMP;
2266 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002267
2268 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2269 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002270}
2271
2272static void ahci_pmp_detach(struct ata_port *ap)
2273{
2274 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002275 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002276 u32 cmd;
2277
2278 cmd = readl(port_mmio + PORT_CMD);
2279 cmd &= ~PORT_CMD_PMP;
2280 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002281
2282 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2283 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002284}
2285
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002286static int ahci_port_resume(struct ata_port *ap)
2287{
2288 ahci_power_up(ap);
2289 ahci_start_port(ap);
2290
Tejun Heo071f44b2008-04-07 22:47:22 +09002291 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002292 ahci_pmp_attach(ap);
2293 else
2294 ahci_pmp_detach(ap);
2295
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002296 return 0;
2297}
2298
Tejun Heo438ac6d2007-03-02 17:31:26 +09002299#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002300static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2301{
Tejun Heoc1332872006-07-26 15:59:26 +09002302 const char *emsg = NULL;
2303 int rc;
2304
Tejun Heo4447d352007-04-17 23:44:08 +09002305 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002306 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002307 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002308 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002309 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002310 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002311 }
2312
2313 return rc;
2314}
2315
Tejun Heoc1332872006-07-26 15:59:26 +09002316static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2317{
Jeff Garzikcca39742006-08-24 03:19:22 -04002318 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002319 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09002320 u32 ctl;
2321
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002322 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002323 /* AHCI spec rev1.1 section 8.3.3:
2324 * Software must disable interrupts prior to requesting a
2325 * transition of the HBA to D3 state.
2326 */
2327 ctl = readl(mmio + HOST_CTL);
2328 ctl &= ~HOST_IRQ_EN;
2329 writel(ctl, mmio + HOST_CTL);
2330 readl(mmio + HOST_CTL); /* flush */
2331 }
2332
2333 return ata_pci_device_suspend(pdev, mesg);
2334}
2335
2336static int ahci_pci_device_resume(struct pci_dev *pdev)
2337{
Jeff Garzikcca39742006-08-24 03:19:22 -04002338 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002339 int rc;
2340
Tejun Heo553c4aa2006-12-26 19:39:50 +09002341 rc = ata_pci_device_do_resume(pdev);
2342 if (rc)
2343 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002344
2345 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002346 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002347 if (rc)
2348 return rc;
2349
Tejun Heo4447d352007-04-17 23:44:08 +09002350 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002351 }
2352
Jeff Garzikcca39742006-08-24 03:19:22 -04002353 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002354
2355 return 0;
2356}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002357#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002358
Tejun Heo254950c2006-07-26 15:59:25 +09002359static int ahci_port_start(struct ata_port *ap)
2360{
Jeff Garzikcca39742006-08-24 03:19:22 -04002361 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002362 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002363 void *mem;
2364 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002365
Tejun Heo24dc5f32007-01-20 16:00:28 +09002366 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002367 if (!pp)
2368 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002369
Tejun Heo24dc5f32007-01-20 16:00:28 +09002370 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2371 GFP_KERNEL);
2372 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002373 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002374 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2375
2376 /*
2377 * First item in chunk of DMA memory: 32-slot command table,
2378 * 32 bytes each in size
2379 */
2380 pp->cmd_slot = mem;
2381 pp->cmd_slot_dma = mem_dma;
2382
2383 mem += AHCI_CMD_SLOT_SZ;
2384 mem_dma += AHCI_CMD_SLOT_SZ;
2385
2386 /*
2387 * Second item: Received-FIS area
2388 */
2389 pp->rx_fis = mem;
2390 pp->rx_fis_dma = mem_dma;
2391
2392 mem += AHCI_RX_FIS_SZ;
2393 mem_dma += AHCI_RX_FIS_SZ;
2394
2395 /*
2396 * Third item: data area for storing a single command
2397 * and its scatter-gather table
2398 */
2399 pp->cmd_tbl = mem;
2400 pp->cmd_tbl_dma = mem_dma;
2401
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002402 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002403 * Save off initial list of interrupts to be enabled.
2404 * This could be changed later
2405 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002406 pp->intr_mask = DEF_PORT_IRQ;
2407
Tejun Heo254950c2006-07-26 15:59:25 +09002408 ap->private_data = pp;
2409
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002410 /* engage engines, captain */
2411 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002412}
2413
2414static void ahci_port_stop(struct ata_port *ap)
2415{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002416 const char *emsg = NULL;
2417 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002418
Tejun Heo0be0aa92006-07-26 15:59:26 +09002419 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002420 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002421 if (rc)
2422 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002423}
2424
Tejun Heo4447d352007-04-17 23:44:08 +09002425static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002430 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2431 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07002433 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002435 dev_printk(KERN_ERR, &pdev->dev,
2436 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 return rc;
2438 }
2439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002441 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002443 dev_printk(KERN_ERR, &pdev->dev,
2444 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 return rc;
2446 }
Yang Hongyang284901a2009-04-06 19:01:15 -07002447 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002449 dev_printk(KERN_ERR, &pdev->dev,
2450 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 return rc;
2452 }
2453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 return 0;
2455}
2456
Tejun Heo4447d352007-04-17 23:44:08 +09002457static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458{
Tejun Heo4447d352007-04-17 23:44:08 +09002459 struct ahci_host_priv *hpriv = host->private_data;
2460 struct pci_dev *pdev = to_pci_dev(host->dev);
2461 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 u32 vers, cap, impl, speed;
2463 const char *speed_s;
2464 u16 cc;
2465 const char *scc_s;
2466
2467 vers = readl(mmio + HOST_VERSION);
2468 cap = hpriv->cap;
2469 impl = hpriv->port_map;
2470
2471 speed = (cap >> 20) & 0xf;
2472 if (speed == 1)
2473 speed_s = "1.5";
2474 else if (speed == 2)
2475 speed_s = "3";
Shane Huang8522ee22008-12-30 11:00:37 +08002476 else if (speed == 3)
2477 speed_s = "6";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 else
2479 speed_s = "?";
2480
2481 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002482 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002484 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002486 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 scc_s = "RAID";
2488 else
2489 scc_s = "unknown";
2490
Jeff Garzika9524a72005-10-30 14:39:11 -05002491 dev_printk(KERN_INFO, &pdev->dev,
2492 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002494 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002496 (vers >> 24) & 0xff,
2497 (vers >> 16) & 0xff,
2498 (vers >> 8) & 0xff,
2499 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500
2501 ((cap >> 8) & 0x1f) + 1,
2502 (cap & 0x1f) + 1,
2503 speed_s,
2504 impl,
2505 scc_s);
2506
Jeff Garzika9524a72005-10-30 14:39:11 -05002507 dev_printk(KERN_INFO, &pdev->dev,
2508 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002509 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002510 "%s%s%s%s%s%s%s"
2511 "%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002512 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513
2514 cap & (1 << 31) ? "64bit " : "",
2515 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002516 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 cap & (1 << 28) ? "ilck " : "",
2518 cap & (1 << 27) ? "stag " : "",
2519 cap & (1 << 26) ? "pm " : "",
2520 cap & (1 << 25) ? "led " : "",
2521
2522 cap & (1 << 24) ? "clo " : "",
2523 cap & (1 << 19) ? "nz " : "",
2524 cap & (1 << 18) ? "only " : "",
2525 cap & (1 << 17) ? "pmp " : "",
2526 cap & (1 << 15) ? "pio " : "",
2527 cap & (1 << 14) ? "slum " : "",
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002528 cap & (1 << 13) ? "part " : "",
2529 cap & (1 << 6) ? "ems ": ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 );
2531}
2532
Tejun Heoedc93052007-10-25 14:59:16 +09002533/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2534 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2535 * support PMP and the 4726 either directly exports the device
2536 * attached to the first downstream port or acts as a hardware storage
2537 * controller and emulate a single ATA device (can be RAID 0/1 or some
2538 * other configuration).
2539 *
2540 * When there's no device attached to the first downstream port of the
2541 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2542 * configure the 4726. However, ATA emulation of the device is very
2543 * lame. It doesn't send signature D2H Reg FIS after the initial
2544 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2545 *
2546 * The following function works around the problem by always using
2547 * hardreset on the port and not depending on receiving signature FIS
2548 * afterward. If signature FIS isn't received soon, ATA class is
2549 * assumed without follow-up softreset.
2550 */
2551static void ahci_p5wdh_workaround(struct ata_host *host)
2552{
2553 static struct dmi_system_id sysids[] = {
2554 {
2555 .ident = "P5W DH Deluxe",
2556 .matches = {
2557 DMI_MATCH(DMI_SYS_VENDOR,
2558 "ASUSTEK COMPUTER INC"),
2559 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2560 },
2561 },
2562 { }
2563 };
2564 struct pci_dev *pdev = to_pci_dev(host->dev);
2565
2566 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2567 dmi_check_system(sysids)) {
2568 struct ata_port *ap = host->ports[1];
2569
2570 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2571 "Deluxe on-board SIMG4726 workaround\n");
2572
2573 ap->ops = &ahci_p5wdh_ops;
2574 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2575 }
2576}
2577
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002578static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
2579{
2580 static const struct dmi_system_id broken_systems[] = {
2581 {
2582 .ident = "HP Compaq nx6310",
2583 .matches = {
2584 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2585 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
2586 },
2587 /* PCI slot number of the controller */
2588 .driver_data = (void *)0x1FUL,
2589 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01002590 {
2591 .ident = "HP Compaq 6720s",
2592 .matches = {
2593 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2594 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
2595 },
2596 /* PCI slot number of the controller */
2597 .driver_data = (void *)0x1FUL,
2598 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002599
2600 { } /* terminate list */
2601 };
2602 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
2603
2604 if (dmi) {
2605 unsigned long slot = (unsigned long)dmi->driver_data;
2606 /* apply the quirk only to on-board controllers */
2607 return slot == PCI_SLOT(pdev->devfn);
2608 }
2609
2610 return false;
2611}
2612
Tejun Heo24dc5f32007-01-20 16:00:28 +09002613static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614{
2615 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002616 unsigned int board_id = ent->driver_data;
2617 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002618 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002619 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002621 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002622 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623
2624 VPRINTK("ENTER\n");
2625
Tejun Heo12fad3f2006-05-15 21:03:55 +09002626 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2627
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002629 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630
Alan Cox5b66c822008-09-03 14:48:34 +01002631 /* The AHCI driver can only drive the SATA ports, the PATA driver
2632 can drive them all so if both drivers are selected make sure
2633 AHCI stays out of the way */
2634 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
2635 return -ENODEV;
2636
Tejun Heo4447d352007-04-17 23:44:08 +09002637 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002638 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 if (rc)
2640 return rc;
2641
Tejun Heodea55132008-03-11 19:52:31 +09002642 /* AHCI controllers often implement SFF compatible interface.
2643 * Grab all PCI BARs just in case.
2644 */
2645 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002646 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002647 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002648 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002649 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650
Tejun Heoc4f77922007-12-06 15:09:43 +09002651 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2652 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2653 u8 map;
2654
2655 /* ICH6s share the same PCI ID for both piix and ahci
2656 * modes. Enabling ahci mode while MAP indicates
2657 * combined mode is a bad idea. Yield to ata_piix.
2658 */
2659 pci_read_config_byte(pdev, ICH_MAP, &map);
2660 if (map & 0x3) {
2661 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2662 "combined mode, can't enable AHCI mode\n");
2663 return -ENODEV;
2664 }
2665 }
2666
Tejun Heo24dc5f32007-01-20 16:00:28 +09002667 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2668 if (!hpriv)
2669 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002670 hpriv->flags |= (unsigned long)pi.private_data;
2671
Tejun Heoe297d992008-06-10 00:13:04 +09002672 /* MCP65 revision A1 and A2 can't do MSI */
2673 if (board_id == board_ahci_mcp65 &&
2674 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2675 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2676
Shane Huange427fe02008-12-30 10:53:41 +08002677 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
2678 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
2679 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
2680
Tejun Heoa5bfc472009-01-23 11:31:39 +09002681 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI))
2682 pci_enable_msi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683
Tejun Heo4447d352007-04-17 23:44:08 +09002684 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002685 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686
Tejun Heo4447d352007-04-17 23:44:08 +09002687 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002688 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002689 pi.flags |= ATA_FLAG_NCQ;
2690
Tejun Heo7d50b602007-09-23 13:19:54 +09002691 if (hpriv->cap & HOST_CAP_PMP)
2692 pi.flags |= ATA_FLAG_PMP;
2693
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002694 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
2695 u8 messages;
2696 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
2697 u32 em_loc = readl(mmio + HOST_EM_LOC);
2698 u32 em_ctl = readl(mmio + HOST_EM_CTL);
2699
David Milburn87943ac2008-10-13 14:38:36 -05002700 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002701
2702 /* we only support LED message type right now */
2703 if ((messages & 0x01) && (ahci_em_messages == 1)) {
2704 /* store em_loc */
2705 hpriv->em_loc = ((em_loc >> 16) * 4);
2706 pi.flags |= ATA_FLAG_EM;
2707 if (!(em_ctl & EM_CTL_ALHD))
2708 pi.flags |= ATA_FLAG_SW_ACTIVITY;
2709 }
2710 }
2711
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002712 if (ahci_broken_system_poweroff(pdev)) {
2713 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
2714 dev_info(&pdev->dev,
2715 "quirky BIOS, skipping spindown on poweroff\n");
2716 }
2717
Tejun Heo837f5f82008-02-06 15:13:51 +09002718 /* CAP.NP sometimes indicate the index of the last enabled
2719 * port, at other times, that of the last possible port, so
2720 * determining the maximum port number requires looking at
2721 * both CAP.NP and port_map.
2722 */
2723 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2724
2725 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002726 if (!host)
2727 return -ENOMEM;
2728 host->iomap = pcim_iomap_table(pdev);
2729 host->private_data = hpriv;
2730
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002731 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08002732 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002733 else
2734 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08002735
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002736 if (pi.flags & ATA_FLAG_EM)
2737 ahci_reset_em(host);
2738
Tejun Heo4447d352007-04-17 23:44:08 +09002739 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002740 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002741
Tejun Heocbcdd872007-08-18 13:14:55 +09002742 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2743 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2744 0x100 + ap->port_no * 0x80, "port");
2745
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002746 /* set initial link pm policy */
2747 ap->pm_policy = NOT_AVAILABLE;
2748
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002749 /* set enclosure management message type */
2750 if (ap->flags & ATA_FLAG_EM)
2751 ap->em_message_type = ahci_em_messages;
2752
2753
Jeff Garzikdab632e2007-05-28 08:33:01 -04002754 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002755 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002756 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758
Tejun Heoedc93052007-10-25 14:59:16 +09002759 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2760 ahci_p5wdh_workaround(host);
2761
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002763 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002765 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766
Tejun Heo4447d352007-04-17 23:44:08 +09002767 rc = ahci_reset_controller(host);
2768 if (rc)
2769 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002770
Tejun Heo4447d352007-04-17 23:44:08 +09002771 ahci_init_controller(host);
2772 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773
Tejun Heo4447d352007-04-17 23:44:08 +09002774 pci_set_master(pdev);
2775 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2776 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002777}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778
2779static int __init ahci_init(void)
2780{
Pavel Roskinb7887192006-08-10 18:13:18 +09002781 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782}
2783
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784static void __exit ahci_exit(void)
2785{
2786 pci_unregister_driver(&ahci_pci_driver);
2787}
2788
2789
2790MODULE_AUTHOR("Jeff Garzik");
2791MODULE_DESCRIPTION("AHCI SATA low-level driver");
2792MODULE_LICENSE("GPL");
2793MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002794MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795
2796module_init(ahci_init);
2797module_exit(ahci_exit);