blob: ecd92a09e56a35e1ba2dc8504282020151364226 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Sathya Perla8788fdc2009-07-27 22:52:03 +000091static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Sathya Perla6589ade2011-11-10 19:18:00 +000096 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000097 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104}
105
106/* To check if valid bit is set, check the entire word as we don't know
107 * the endianness of the data (old entry is host endian while a new entry is
108 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000111 u32 flags;
112
Sathya Perla5fb379e2009-06-18 00:02:59 +0000113 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000114 flags = le32_to_cpu(compl->flags);
115 if (flags & CQE_FLAGS_VALID_MASK) {
116 compl->flags = flags;
117 return true;
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000120 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121}
122
123/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000124static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 compl->flags = 0;
127}
128
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000129static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
130{
131 unsigned long addr;
132
133 addr = tag1;
134 addr = ((addr << 16) << 16) | tag0;
135 return (void *)addr;
136}
137
Kalesh AP4c600052014-05-30 19:06:26 +0530138static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
139{
140 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
141 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
142 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
Kalesh AP77be8c12015-05-06 05:30:35 -0400143 addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
Kalesh AP4c600052014-05-30 19:06:26 +0530144 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
145 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
146 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
147 return true;
148 else
149 return false;
150}
151
Sathya Perla559b6332014-05-30 19:06:27 +0530152/* Place holder for all the async MCC cmds wherein the caller is not in a busy
153 * loop (has not issued be_mcc_notify_wait())
154 */
155static void be_async_cmd_process(struct be_adapter *adapter,
156 struct be_mcc_compl *compl,
157 struct be_cmd_resp_hdr *resp_hdr)
158{
159 enum mcc_base_status base_status = base_status(compl->status);
160 u8 opcode = 0, subsystem = 0;
161
162 if (resp_hdr) {
163 opcode = resp_hdr->opcode;
164 subsystem = resp_hdr->subsystem;
165 }
166
167 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
168 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
169 complete(&adapter->et_cmd_compl);
170 return;
171 }
172
173 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
174 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
175 subsystem == CMD_SUBSYSTEM_COMMON) {
176 adapter->flash_status = compl->status;
177 complete(&adapter->et_cmd_compl);
178 return;
179 }
180
181 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
182 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
183 subsystem == CMD_SUBSYSTEM_ETH &&
184 base_status == MCC_STATUS_SUCCESS) {
185 be_parse_stats(adapter);
186 adapter->stats_cmd_sent = false;
187 return;
188 }
189
190 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
191 subsystem == CMD_SUBSYSTEM_COMMON) {
192 if (base_status == MCC_STATUS_SUCCESS) {
193 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
194 (void *)resp_hdr;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530195 adapter->hwmon_info.be_on_die_temp =
Sathya Perla559b6332014-05-30 19:06:27 +0530196 resp->on_die_temperature;
197 } else {
198 adapter->be_get_temp_freq = 0;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530199 adapter->hwmon_info.be_on_die_temp =
200 BE_INVALID_DIE_TEMP;
Sathya Perla559b6332014-05-30 19:06:27 +0530201 }
202 return;
203 }
204}
205
Sathya Perla8788fdc2009-07-27 22:52:03 +0000206static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000207 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000208{
Kalesh AP4c600052014-05-30 19:06:26 +0530209 enum mcc_base_status base_status;
210 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000211 struct be_cmd_resp_hdr *resp_hdr;
212 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000213
214 /* Just swap the status to host endian; mcc tag is opaquely copied
215 * from mcc_wrb */
216 be_dws_le_to_cpu(compl, 4);
217
Kalesh AP4c600052014-05-30 19:06:26 +0530218 base_status = base_status(compl->status);
219 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530220
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000221 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000222 if (resp_hdr) {
223 opcode = resp_hdr->opcode;
224 subsystem = resp_hdr->subsystem;
225 }
226
Sathya Perla559b6332014-05-30 19:06:27 +0530227 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530228
Sathya Perla559b6332014-05-30 19:06:27 +0530229 if (base_status != MCC_STATUS_SUCCESS &&
230 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530231 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000232 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000233 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000234 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000235 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000236 dev_err(&adapter->pdev->dev,
237 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530238 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000239 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000240 }
Kalesh AP4c600052014-05-30 19:06:26 +0530241 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000242}
243
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000244/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000245static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530246 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000247{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530248 struct be_async_event_link_state *evt =
249 (struct be_async_event_link_state *)compl;
250
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000251 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000252 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000253
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530254 /* On BEx the FW does not send a separate link status
255 * notification for physical and logical link.
256 * On other chips just process the logical link
257 * status notification
258 */
259 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000260 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
261 return;
262
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000263 /* For the initial link status do not rely on the ASYNC event as
264 * it may not be received in some cases.
265 */
266 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530267 be_link_status_update(adapter,
268 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000269}
270
Vasundhara Volam21252372015-02-06 08:18:42 -0500271static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
272 struct be_mcc_compl *compl)
273{
274 struct be_async_event_misconfig_port *evt =
275 (struct be_async_event_misconfig_port *)compl;
276 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
277 struct device *dev = &adapter->pdev->dev;
278 u8 port_misconfig_evt;
279
280 port_misconfig_evt =
281 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
282
283 /* Log an error message that would allow a user to determine
284 * whether the SFPs have an issue
285 */
286 dev_info(dev, "Port %c: %s %s", adapter->port_name,
287 be_port_misconfig_evt_desc[port_misconfig_evt],
288 be_port_misconfig_remedy_desc[port_misconfig_evt]);
289
290 if (port_misconfig_evt == INCOMPATIBLE_SFP)
291 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
292}
293
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294/* Grp5 CoS Priority evt */
295static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530296 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700297{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530298 struct be_async_event_grp5_cos_priority *evt =
299 (struct be_async_event_grp5_cos_priority *)compl;
300
Somnath Koturcc4ce022010-10-21 07:11:14 -0700301 if (evt->valid) {
302 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000303 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700304 adapter->recommended_prio =
305 evt->reco_default_priority << VLAN_PRIO_SHIFT;
306 }
307}
308
Sathya Perla323ff712012-09-28 04:39:43 +0000309/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700310static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530311 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700312{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530313 struct be_async_event_grp5_qos_link_speed *evt =
314 (struct be_async_event_grp5_qos_link_speed *)compl;
315
Sathya Perla323ff712012-09-28 04:39:43 +0000316 if (adapter->phy.link_speed >= 0 &&
317 evt->physical_port == adapter->port_num)
318 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700319}
320
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000321/*Grp5 PVID evt*/
322static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530323 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000324{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530325 struct be_async_event_grp5_pvid_state *evt =
326 (struct be_async_event_grp5_pvid_state *)compl;
327
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530328 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700329 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530330 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
331 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000332 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530333 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000334}
335
Somnath Koturcc4ce022010-10-21 07:11:14 -0700336static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530337 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700338{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530339 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
340 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700341
342 switch (event_type) {
343 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530344 be_async_grp5_cos_priority_process(adapter, compl);
345 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700346 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530347 be_async_grp5_qos_speed_process(adapter, compl);
348 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000349 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530350 be_async_grp5_pvid_state_process(adapter, compl);
351 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700352 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700353 break;
354 }
355}
356
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000357static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530358 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000359{
360 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530361 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000362
Sathya Perla3acf19d2014-05-30 19:06:28 +0530363 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
364 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000365
366 switch (event_type) {
367 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
368 if (evt->valid)
369 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
370 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
371 break;
372 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530373 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
374 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000375 break;
376 }
377}
378
Vasundhara Volam21252372015-02-06 08:18:42 -0500379static void be_async_sliport_evt_process(struct be_adapter *adapter,
380 struct be_mcc_compl *cmp)
381{
382 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
383 ASYNC_EVENT_TYPE_MASK;
384
385 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
386 be_async_port_misconfig_event_process(adapter, cmp);
387}
388
Sathya Perla3acf19d2014-05-30 19:06:28 +0530389static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000390{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530391 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
392 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000393}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000394
Sathya Perla3acf19d2014-05-30 19:06:28 +0530395static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700396{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530397 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
398 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700399}
400
Sathya Perla3acf19d2014-05-30 19:06:28 +0530401static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000402{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530403 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
404 ASYNC_EVENT_CODE_QNQ;
405}
406
Vasundhara Volam21252372015-02-06 08:18:42 -0500407static inline bool is_sliport_evt(u32 flags)
408{
409 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
410 ASYNC_EVENT_CODE_SLIPORT;
411}
412
Sathya Perla3acf19d2014-05-30 19:06:28 +0530413static void be_mcc_event_process(struct be_adapter *adapter,
414 struct be_mcc_compl *compl)
415{
416 if (is_link_state_evt(compl->flags))
417 be_async_link_state_process(adapter, compl);
418 else if (is_grp5_evt(compl->flags))
419 be_async_grp5_evt_process(adapter, compl);
420 else if (is_dbg_evt(compl->flags))
421 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500422 else if (is_sliport_evt(compl->flags))
423 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000424}
425
Sathya Perlaefd2e402009-07-27 22:53:10 +0000426static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000427{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000428 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000429 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000430
431 if (be_mcc_compl_is_new(compl)) {
432 queue_tail_inc(mcc_cq);
433 return compl;
434 }
435 return NULL;
436}
437
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000438void be_async_mcc_enable(struct be_adapter *adapter)
439{
440 spin_lock_bh(&adapter->mcc_cq_lock);
441
442 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
443 adapter->mcc_obj.rearm_cq = true;
444
445 spin_unlock_bh(&adapter->mcc_cq_lock);
446}
447
448void be_async_mcc_disable(struct be_adapter *adapter)
449{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000450 spin_lock_bh(&adapter->mcc_cq_lock);
451
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000452 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000453 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
454
455 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000456}
457
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000458int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000459{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000460 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000461 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000462 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000463
Amerigo Wang072a9c42012-08-24 21:41:11 +0000464 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530465
Sathya Perla8788fdc2009-07-27 22:52:03 +0000466 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000467 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530468 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700469 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530470 status = be_mcc_compl_process(adapter, compl);
471 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000472 }
473 be_mcc_compl_use(compl);
474 num++;
475 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700476
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000477 if (num)
478 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
479
Amerigo Wang072a9c42012-08-24 21:41:11 +0000480 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000481 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000482}
483
Sathya Perla6ac7b682009-06-18 00:05:54 +0000484/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700485static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000486{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700487#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000488 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800489 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700490
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800491 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000492 if (be_error(adapter))
493 return -EIO;
494
Amerigo Wang072a9c42012-08-24 21:41:11 +0000495 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000496 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000497 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800498
499 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000500 break;
501 udelay(100);
502 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700503 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000504 dev_err(&adapter->pdev->dev, "FW not responding\n");
505 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000506 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700507 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800508 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000509}
510
511/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700512static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000513{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000514 int status;
515 struct be_mcc_wrb *wrb;
516 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
517 u16 index = mcc_obj->q.head;
518 struct be_cmd_resp_hdr *resp;
519
520 index_dec(&index, mcc_obj->q.len);
521 wrb = queue_index_node(&mcc_obj->q, index);
522
523 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
524
Sathya Perla8788fdc2009-07-27 22:52:03 +0000525 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000526
527 status = be_mcc_wait_compl(adapter);
528 if (status == -EIO)
529 goto out;
530
Kalesh AP4c600052014-05-30 19:06:26 +0530531 status = (resp->base_status |
532 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
533 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000534out:
535 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000536}
537
Sathya Perla5f0b8492009-07-27 22:52:56 +0000538static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700539{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000540 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541 u32 ready;
542
543 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000544 if (be_error(adapter))
545 return -EIO;
546
Sathya Perlacf588472010-02-14 21:22:01 +0000547 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000548 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000549 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000550
551 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700552 if (ready)
553 break;
554
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000555 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000556 dev_err(&adapter->pdev->dev, "FW not responding\n");
557 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000558 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700559 return -1;
560 }
561
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000562 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000563 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564 } while (true);
565
566 return 0;
567}
568
569/*
570 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000571 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700572 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700573static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700574{
575 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000577 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
578 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700579 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000580 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700581
Sathya Perlacf588472010-02-14 21:22:01 +0000582 /* wait for ready to be set */
583 status = be_mbox_db_ready_wait(adapter, db);
584 if (status != 0)
585 return status;
586
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700587 val |= MPU_MAILBOX_DB_HI_MASK;
588 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
589 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
590 iowrite32(val, db);
591
592 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000593 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700594 if (status != 0)
595 return status;
596
597 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700598 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
599 val |= (u32)(mbox_mem->dma >> 4) << 2;
600 iowrite32(val, db);
601
Sathya Perla5f0b8492009-07-27 22:52:56 +0000602 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700603 if (status != 0)
604 return status;
605
Sathya Perla5fb379e2009-06-18 00:02:59 +0000606 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000607 if (be_mcc_compl_is_new(compl)) {
608 status = be_mcc_compl_process(adapter, &mbox->compl);
609 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000610 if (status)
611 return status;
612 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000613 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614 return -1;
615 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000616 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617}
618
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000619static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700620{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000621 u32 sem;
622
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000623 if (BEx_chip(adapter))
624 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700625 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000626 pci_read_config_dword(adapter->pdev,
627 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
628
629 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630}
631
Gavin Shan87f20c22013-10-29 17:30:57 +0800632static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000633{
634#define SLIPORT_READY_TIMEOUT 30
635 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500636 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000637
638 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
639 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
640 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
Sathya Perla9fa465c2015-02-23 04:20:13 -0500641 return 0;
642
643 if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
644 !(sliport_status & SLIPORT_STATUS_RN_MASK))
645 return -EIO;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000646
647 msleep(1000);
648 }
649
Sathya Perla9fa465c2015-02-23 04:20:13 -0500650 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000651}
652
653int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000655 u16 stage;
656 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000657 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700658
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000659 if (lancer_chip(adapter)) {
660 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500661 if (status) {
662 stage = status;
663 goto err;
664 }
665 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000666 }
667
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000668 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500669 /* There's no means to poll POST state on BE2/3 VFs */
670 if (BEx_chip(adapter) && be_virtfn(adapter))
671 return 0;
672
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000673 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000674 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000675 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000676
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530677 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000678 if (msleep_interruptible(2000)) {
679 dev_err(dev, "Waiting for POST aborted\n");
680 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000681 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000682 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000683 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684
Kalesh APe6732442015-01-20 03:51:46 -0500685err:
686 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla9fa465c2015-02-23 04:20:13 -0500687 return -ETIMEDOUT;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688}
689
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700690static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
691{
692 return &wrb->payload.sgl[0];
693}
694
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530695static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530696{
697 wrb->tag0 = addr & 0xFFFFFFFF;
698 wrb->tag1 = upper_32_bits(addr);
699}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700
701/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000702/* mem will be NULL for embedded commands */
703static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530704 u8 subsystem, u8 opcode, int cmd_len,
705 struct be_mcc_wrb *wrb,
706 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000708 struct be_sge *sge;
709
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 req_hdr->opcode = opcode;
711 req_hdr->subsystem = subsystem;
712 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000713 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530714 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000715 wrb->payload_length = cmd_len;
716 if (mem) {
717 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
718 MCC_WRB_SGE_CNT_SHIFT;
719 sge = nonembedded_sgl(wrb);
720 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
721 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
722 sge->len = cpu_to_le32(mem->size);
723 } else
724 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
725 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700726}
727
728static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530729 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730{
731 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
732 u64 dma = (u64)mem->dma;
733
734 for (i = 0; i < buf_pages; i++) {
735 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
736 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
737 dma += PAGE_SIZE_4K;
738 }
739}
740
Sathya Perlab31c50a2009-09-17 10:30:13 -0700741static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700742{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700743 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
744 struct be_mcc_wrb *wrb
745 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
746 memset(wrb, 0, sizeof(*wrb));
747 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700748}
749
Sathya Perlab31c50a2009-09-17 10:30:13 -0700750static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000751{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700752 struct be_queue_info *mccq = &adapter->mcc_obj.q;
753 struct be_mcc_wrb *wrb;
754
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000755 if (!mccq->created)
756 return NULL;
757
Vasundhara Volam4d277122013-04-21 23:28:15 +0000758 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000759 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000760
Sathya Perlab31c50a2009-09-17 10:30:13 -0700761 wrb = queue_head_node(mccq);
762 queue_head_inc(mccq);
763 atomic_inc(&mccq->used);
764 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000765 return wrb;
766}
767
Sathya Perlabea50982013-08-27 16:57:33 +0530768static bool use_mcc(struct be_adapter *adapter)
769{
770 return adapter->mcc_obj.q.created;
771}
772
773/* Must be used only in process context */
774static int be_cmd_lock(struct be_adapter *adapter)
775{
776 if (use_mcc(adapter)) {
777 spin_lock_bh(&adapter->mcc_lock);
778 return 0;
779 } else {
780 return mutex_lock_interruptible(&adapter->mbox_lock);
781 }
782}
783
784/* Must be used only in process context */
785static void be_cmd_unlock(struct be_adapter *adapter)
786{
787 if (use_mcc(adapter))
788 spin_unlock_bh(&adapter->mcc_lock);
789 else
790 return mutex_unlock(&adapter->mbox_lock);
791}
792
793static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
794 struct be_mcc_wrb *wrb)
795{
796 struct be_mcc_wrb *dest_wrb;
797
798 if (use_mcc(adapter)) {
799 dest_wrb = wrb_from_mccq(adapter);
800 if (!dest_wrb)
801 return NULL;
802 } else {
803 dest_wrb = wrb_from_mbox(adapter);
804 }
805
806 memcpy(dest_wrb, wrb, sizeof(*wrb));
807 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
808 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
809
810 return dest_wrb;
811}
812
813/* Must be used only in process context */
814static int be_cmd_notify_wait(struct be_adapter *adapter,
815 struct be_mcc_wrb *wrb)
816{
817 struct be_mcc_wrb *dest_wrb;
818 int status;
819
820 status = be_cmd_lock(adapter);
821 if (status)
822 return status;
823
824 dest_wrb = be_cmd_copy(adapter, wrb);
825 if (!dest_wrb)
826 return -EBUSY;
827
828 if (use_mcc(adapter))
829 status = be_mcc_notify_wait(adapter);
830 else
831 status = be_mbox_notify_wait(adapter);
832
833 if (!status)
834 memcpy(wrb, dest_wrb, sizeof(*wrb));
835
836 be_cmd_unlock(adapter);
837 return status;
838}
839
Sathya Perla2243e2e2009-11-22 22:02:03 +0000840/* Tell fw we're about to start firing cmds by writing a
841 * special pattern across the wrb hdr; uses mbox
842 */
843int be_cmd_fw_init(struct be_adapter *adapter)
844{
845 u8 *wrb;
846 int status;
847
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000848 if (lancer_chip(adapter))
849 return 0;
850
Ivan Vecera29849612010-12-14 05:43:19 +0000851 if (mutex_lock_interruptible(&adapter->mbox_lock))
852 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000853
854 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000855 *wrb++ = 0xFF;
856 *wrb++ = 0x12;
857 *wrb++ = 0x34;
858 *wrb++ = 0xFF;
859 *wrb++ = 0xFF;
860 *wrb++ = 0x56;
861 *wrb++ = 0x78;
862 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000863
864 status = be_mbox_notify_wait(adapter);
865
Ivan Vecera29849612010-12-14 05:43:19 +0000866 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000867 return status;
868}
869
870/* Tell fw we're done with firing cmds by writing a
871 * special pattern across the wrb hdr; uses mbox
872 */
873int be_cmd_fw_clean(struct be_adapter *adapter)
874{
875 u8 *wrb;
876 int status;
877
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000878 if (lancer_chip(adapter))
879 return 0;
880
Ivan Vecera29849612010-12-14 05:43:19 +0000881 if (mutex_lock_interruptible(&adapter->mbox_lock))
882 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000883
884 wrb = (u8 *)wrb_from_mbox(adapter);
885 *wrb++ = 0xFF;
886 *wrb++ = 0xAA;
887 *wrb++ = 0xBB;
888 *wrb++ = 0xFF;
889 *wrb++ = 0xFF;
890 *wrb++ = 0xCC;
891 *wrb++ = 0xDD;
892 *wrb = 0xFF;
893
894 status = be_mbox_notify_wait(adapter);
895
Ivan Vecera29849612010-12-14 05:43:19 +0000896 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000897 return status;
898}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000899
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530900int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700901{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902 struct be_mcc_wrb *wrb;
903 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530904 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
905 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906
Ivan Vecera29849612010-12-14 05:43:19 +0000907 if (mutex_lock_interruptible(&adapter->mbox_lock))
908 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909
910 wrb = wrb_from_mbox(adapter);
911 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700912
Somnath Kotur106df1e2011-10-27 07:12:13 +0000913 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530914 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
915 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700916
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530917 /* Support for EQ_CREATEv2 available only SH-R onwards */
918 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
919 ver = 2;
920
921 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
923
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700924 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
925 /* 4byte eqe*/
926 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
927 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530928 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929 be_dws_cpu_to_le(req->context, sizeof(req->context));
930
931 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
932
Sathya Perlab31c50a2009-09-17 10:30:13 -0700933 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700935 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530936
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530937 eqo->q.id = le16_to_cpu(resp->eq_id);
938 eqo->msix_idx =
939 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
940 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700942
Ivan Vecera29849612010-12-14 05:43:19 +0000943 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944 return status;
945}
946
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000947/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000948int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000949 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700951 struct be_mcc_wrb *wrb;
952 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 int status;
954
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000955 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000957 wrb = wrb_from_mccq(adapter);
958 if (!wrb) {
959 status = -EBUSY;
960 goto err;
961 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700962 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963
Somnath Kotur106df1e2011-10-27 07:12:13 +0000964 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530965 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
966 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000967 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700968 if (permanent) {
969 req->permanent = 1;
970 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +0530971 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000972 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 req->permanent = 0;
974 }
975
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000976 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977 if (!status) {
978 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530979
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700980 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000983err:
984 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 return status;
986}
987
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000989int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530990 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992 struct be_mcc_wrb *wrb;
993 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994 int status;
995
Sathya Perlab31c50a2009-09-17 10:30:13 -0700996 spin_lock_bh(&adapter->mcc_lock);
997
998 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000999 if (!wrb) {
1000 status = -EBUSY;
1001 goto err;
1002 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001003 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004
Somnath Kotur106df1e2011-10-27 07:12:13 +00001005 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301006 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1007 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001008
Ajit Khapardef8617e02011-02-11 13:36:37 +00001009 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001010 req->if_id = cpu_to_le32(if_id);
1011 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1012
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 if (!status) {
1015 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301016
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 *pmac_id = le32_to_cpu(resp->pmac_id);
1018 }
1019
Sathya Perla713d03942009-11-22 22:02:45 +00001020err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001021 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001022
1023 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1024 status = -EPERM;
1025
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 return status;
1027}
1028
Sathya Perlab31c50a2009-09-17 10:30:13 -07001029/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001030int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001031{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001032 struct be_mcc_wrb *wrb;
1033 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034 int status;
1035
Sathya Perla30128032011-11-10 19:17:57 +00001036 if (pmac_id == -1)
1037 return 0;
1038
Sathya Perlab31c50a2009-09-17 10:30:13 -07001039 spin_lock_bh(&adapter->mcc_lock);
1040
1041 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001042 if (!wrb) {
1043 status = -EBUSY;
1044 goto err;
1045 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047
Somnath Kotur106df1e2011-10-27 07:12:13 +00001048 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301049 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1050 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001051
Ajit Khapardef8617e02011-02-11 13:36:37 +00001052 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053 req->if_id = cpu_to_le32(if_id);
1054 req->pmac_id = cpu_to_le32(pmac_id);
1055
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056 status = be_mcc_notify_wait(adapter);
1057
Sathya Perla713d03942009-11-22 22:02:45 +00001058err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001059 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060 return status;
1061}
1062
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001064int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301065 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001067 struct be_mcc_wrb *wrb;
1068 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071 int status;
1072
Ivan Vecera29849612010-12-14 05:43:19 +00001073 if (mutex_lock_interruptible(&adapter->mbox_lock))
1074 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001075
1076 wrb = wrb_from_mbox(adapter);
1077 req = embedded_payload(wrb);
1078 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
Somnath Kotur106df1e2011-10-27 07:12:13 +00001080 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301081 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1082 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083
1084 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001085
1086 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001087 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301088 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001089 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301090 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001091 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301092 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001093 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001094 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1095 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001096 } else {
1097 req->hdr.version = 2;
1098 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001099
1100 /* coalesce-wm field in this cmd is not relevant to Lancer.
1101 * Lancer uses COMMON_MODIFY_CQ to set this field
1102 */
1103 if (!lancer_chip(adapter))
1104 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1105 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001106 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301107 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001108 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301109 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001110 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301111 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1112 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001113 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1116
1117 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1118
Sathya Perlab31c50a2009-09-17 10:30:13 -07001119 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001120 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001121 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301122
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001123 cq->id = le16_to_cpu(resp->cq_id);
1124 cq->created = true;
1125 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001126
Ivan Vecera29849612010-12-14 05:43:19 +00001127 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001128
1129 return status;
1130}
1131
1132static u32 be_encoded_q_len(int q_len)
1133{
1134 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301135
Sathya Perla5fb379e2009-06-18 00:02:59 +00001136 if (len_encoded == 16)
1137 len_encoded = 0;
1138 return len_encoded;
1139}
1140
Jingoo Han4188e7d2013-08-05 18:02:02 +09001141static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301142 struct be_queue_info *mccq,
1143 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001144{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001145 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001146 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001147 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001148 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001149 int status;
1150
Ivan Vecera29849612010-12-14 05:43:19 +00001151 if (mutex_lock_interruptible(&adapter->mbox_lock))
1152 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001153
1154 wrb = wrb_from_mbox(adapter);
1155 req = embedded_payload(wrb);
1156 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001157
Somnath Kotur106df1e2011-10-27 07:12:13 +00001158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301159 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1160 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001161
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001162 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301163 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001164 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1165 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301166 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001167 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301168 } else {
1169 req->hdr.version = 1;
1170 req->cq_id = cpu_to_le16(cq->id);
1171
1172 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1173 be_encoded_q_len(mccq->len));
1174 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1175 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1176 ctxt, cq->id);
1177 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1178 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001179 }
1180
Vasundhara Volam21252372015-02-06 08:18:42 -05001181 /* Subscribe to Link State, Sliport Event and Group 5 Events
1182 * (bits 1, 5 and 17 set)
1183 */
1184 req->async_event_bitmap[0] =
1185 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1186 BIT(ASYNC_EVENT_CODE_GRP_5) |
1187 BIT(ASYNC_EVENT_CODE_QNQ) |
1188 BIT(ASYNC_EVENT_CODE_SLIPORT));
1189
Sathya Perla5fb379e2009-06-18 00:02:59 +00001190 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1191
1192 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1193
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001195 if (!status) {
1196 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301197
Sathya Perla5fb379e2009-06-18 00:02:59 +00001198 mccq->id = le16_to_cpu(resp->id);
1199 mccq->created = true;
1200 }
Ivan Vecera29849612010-12-14 05:43:19 +00001201 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202
1203 return status;
1204}
1205
Jingoo Han4188e7d2013-08-05 18:02:02 +09001206static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301207 struct be_queue_info *mccq,
1208 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001209{
1210 struct be_mcc_wrb *wrb;
1211 struct be_cmd_req_mcc_create *req;
1212 struct be_dma_mem *q_mem = &mccq->dma_mem;
1213 void *ctxt;
1214 int status;
1215
1216 if (mutex_lock_interruptible(&adapter->mbox_lock))
1217 return -1;
1218
1219 wrb = wrb_from_mbox(adapter);
1220 req = embedded_payload(wrb);
1221 ctxt = &req->context;
1222
Somnath Kotur106df1e2011-10-27 07:12:13 +00001223 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301224 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1225 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001226
1227 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1228
1229 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1230 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301231 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001232 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1233
1234 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1235
1236 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1237
1238 status = be_mbox_notify_wait(adapter);
1239 if (!status) {
1240 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301241
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001242 mccq->id = le16_to_cpu(resp->id);
1243 mccq->created = true;
1244 }
1245
1246 mutex_unlock(&adapter->mbox_lock);
1247 return status;
1248}
1249
1250int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301251 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001252{
1253 int status;
1254
1255 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301256 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001257 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1258 "or newer to avoid conflicting priorities between NIC "
1259 "and FCoE traffic");
1260 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1261 }
1262 return status;
1263}
1264
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001265int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001266{
Sathya Perla77071332013-08-27 16:57:34 +05301267 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001269 struct be_queue_info *txq = &txo->q;
1270 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001272 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001273
Sathya Perla77071332013-08-27 16:57:34 +05301274 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001275 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301276 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001277
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001278 if (lancer_chip(adapter)) {
1279 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001280 } else if (BEx_chip(adapter)) {
1281 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1282 req->hdr.version = 2;
1283 } else { /* For SH */
1284 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001285 }
1286
Vasundhara Volam81b02652013-10-01 15:59:57 +05301287 if (req->hdr.version > 0)
1288 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001289 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1290 req->ulp_num = BE_ULP1_NUM;
1291 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001292 req->cq_id = cpu_to_le16(cq->id);
1293 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001294 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001295 ver = req->hdr.version;
1296
Sathya Perla77071332013-08-27 16:57:34 +05301297 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301299 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301300
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001302 if (ver == 2)
1303 txo->db_offset = le32_to_cpu(resp->db_offset);
1304 else
1305 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306 txq->created = true;
1307 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001308
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001309 return status;
1310}
1311
Sathya Perla482c9e72011-06-29 23:33:17 +00001312/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001313int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301314 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1315 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001317 struct be_mcc_wrb *wrb;
1318 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001319 struct be_dma_mem *q_mem = &rxq->dma_mem;
1320 int status;
1321
Sathya Perla482c9e72011-06-29 23:33:17 +00001322 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001323
Sathya Perla482c9e72011-06-29 23:33:17 +00001324 wrb = wrb_from_mccq(adapter);
1325 if (!wrb) {
1326 status = -EBUSY;
1327 goto err;
1328 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001329 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330
Somnath Kotur106df1e2011-10-27 07:12:13 +00001331 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301332 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001333
1334 req->cq_id = cpu_to_le16(cq_id);
1335 req->frag_size = fls(frag_size) - 1;
1336 req->num_pages = 2;
1337 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1338 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001339 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 req->rss_queue = cpu_to_le32(rss);
1341
Sathya Perla482c9e72011-06-29 23:33:17 +00001342 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001343 if (!status) {
1344 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301345
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 rxq->id = le16_to_cpu(resp->id);
1347 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001348 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001349 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001350
Sathya Perla482c9e72011-06-29 23:33:17 +00001351err:
1352 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353 return status;
1354}
1355
Sathya Perlab31c50a2009-09-17 10:30:13 -07001356/* Generic destroyer function for all types of queues
1357 * Uses Mbox
1358 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001359int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301360 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001362 struct be_mcc_wrb *wrb;
1363 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001364 u8 subsys = 0, opcode = 0;
1365 int status;
1366
Ivan Vecera29849612010-12-14 05:43:19 +00001367 if (mutex_lock_interruptible(&adapter->mbox_lock))
1368 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369
Sathya Perlab31c50a2009-09-17 10:30:13 -07001370 wrb = wrb_from_mbox(adapter);
1371 req = embedded_payload(wrb);
1372
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001373 switch (queue_type) {
1374 case QTYPE_EQ:
1375 subsys = CMD_SUBSYSTEM_COMMON;
1376 opcode = OPCODE_COMMON_EQ_DESTROY;
1377 break;
1378 case QTYPE_CQ:
1379 subsys = CMD_SUBSYSTEM_COMMON;
1380 opcode = OPCODE_COMMON_CQ_DESTROY;
1381 break;
1382 case QTYPE_TXQ:
1383 subsys = CMD_SUBSYSTEM_ETH;
1384 opcode = OPCODE_ETH_TX_DESTROY;
1385 break;
1386 case QTYPE_RXQ:
1387 subsys = CMD_SUBSYSTEM_ETH;
1388 opcode = OPCODE_ETH_RX_DESTROY;
1389 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001390 case QTYPE_MCCQ:
1391 subsys = CMD_SUBSYSTEM_COMMON;
1392 opcode = OPCODE_COMMON_MCC_DESTROY;
1393 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001395 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001397
Somnath Kotur106df1e2011-10-27 07:12:13 +00001398 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301399 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400 req->id = cpu_to_le16(q->id);
1401
Sathya Perlab31c50a2009-09-17 10:30:13 -07001402 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001403 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001404
Ivan Vecera29849612010-12-14 05:43:19 +00001405 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001406 return status;
1407}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001408
Sathya Perla482c9e72011-06-29 23:33:17 +00001409/* Uses MCC */
1410int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1411{
1412 struct be_mcc_wrb *wrb;
1413 struct be_cmd_req_q_destroy *req;
1414 int status;
1415
1416 spin_lock_bh(&adapter->mcc_lock);
1417
1418 wrb = wrb_from_mccq(adapter);
1419 if (!wrb) {
1420 status = -EBUSY;
1421 goto err;
1422 }
1423 req = embedded_payload(wrb);
1424
Somnath Kotur106df1e2011-10-27 07:12:13 +00001425 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301426 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001427 req->id = cpu_to_le16(q->id);
1428
1429 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001430 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001431
1432err:
1433 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434 return status;
1435}
1436
Sathya Perlab31c50a2009-09-17 10:30:13 -07001437/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301438 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001440int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001441 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442{
Sathya Perlabea50982013-08-27 16:57:33 +05301443 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001445 int status;
1446
Sathya Perlabea50982013-08-27 16:57:33 +05301447 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001448 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301449 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1450 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001451 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001452 req->capability_flags = cpu_to_le32(cap_flags);
1453 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001454 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001455
Sathya Perlabea50982013-08-27 16:57:33 +05301456 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001457 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301458 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301459
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001460 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301461
1462 /* Hack to retrieve VF's pmac-id on BE3 */
Kalesh AP18c57c72015-05-06 05:30:38 -04001463 if (BE3_chip(adapter) && be_virtfn(adapter))
Sathya Perlab5bb9772013-07-23 15:25:01 +05301464 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466 return status;
1467}
1468
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001469/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001470int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001471{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001472 struct be_mcc_wrb *wrb;
1473 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474 int status;
1475
Sathya Perla30128032011-11-10 19:17:57 +00001476 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001477 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001478
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001479 spin_lock_bh(&adapter->mcc_lock);
1480
1481 wrb = wrb_from_mccq(adapter);
1482 if (!wrb) {
1483 status = -EBUSY;
1484 goto err;
1485 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001486 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487
Somnath Kotur106df1e2011-10-27 07:12:13 +00001488 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301489 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1490 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001491 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001493
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001494 status = be_mcc_notify_wait(adapter);
1495err:
1496 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497 return status;
1498}
1499
1500/* Get stats is a non embedded command: the request is not embedded inside
1501 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001502 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001504int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001506 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001507 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001508 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509
Sathya Perlab31c50a2009-09-17 10:30:13 -07001510 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511
Sathya Perlab31c50a2009-09-17 10:30:13 -07001512 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001513 if (!wrb) {
1514 status = -EBUSY;
1515 goto err;
1516 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001517 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001518
Somnath Kotur106df1e2011-10-27 07:12:13 +00001519 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301520 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1521 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001522
Sathya Perlaca34fe32012-11-06 17:48:56 +00001523 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001524 if (BE2_chip(adapter))
1525 hdr->version = 0;
1526 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001527 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001528 else
1529 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001530
Sathya Perlab31c50a2009-09-17 10:30:13 -07001531 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001532 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001533
Sathya Perla713d03942009-11-22 22:02:45 +00001534err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001535 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001536 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537}
1538
Selvin Xavier005d5692011-05-16 07:36:35 +00001539/* Lancer Stats */
1540int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301541 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001542{
Selvin Xavier005d5692011-05-16 07:36:35 +00001543 struct be_mcc_wrb *wrb;
1544 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001545 int status = 0;
1546
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001547 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1548 CMD_SUBSYSTEM_ETH))
1549 return -EPERM;
1550
Selvin Xavier005d5692011-05-16 07:36:35 +00001551 spin_lock_bh(&adapter->mcc_lock);
1552
1553 wrb = wrb_from_mccq(adapter);
1554 if (!wrb) {
1555 status = -EBUSY;
1556 goto err;
1557 }
1558 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001559
Somnath Kotur106df1e2011-10-27 07:12:13 +00001560 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301561 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1562 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001563
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001564 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001565 req->cmd_params.params.reset_stats = 0;
1566
Selvin Xavier005d5692011-05-16 07:36:35 +00001567 be_mcc_notify(adapter);
1568 adapter->stats_cmd_sent = true;
1569
1570err:
1571 spin_unlock_bh(&adapter->mcc_lock);
1572 return status;
1573}
1574
Sathya Perla323ff712012-09-28 04:39:43 +00001575static int be_mac_to_link_speed(int mac_speed)
1576{
1577 switch (mac_speed) {
1578 case PHY_LINK_SPEED_ZERO:
1579 return 0;
1580 case PHY_LINK_SPEED_10MBPS:
1581 return 10;
1582 case PHY_LINK_SPEED_100MBPS:
1583 return 100;
1584 case PHY_LINK_SPEED_1GBPS:
1585 return 1000;
1586 case PHY_LINK_SPEED_10GBPS:
1587 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301588 case PHY_LINK_SPEED_20GBPS:
1589 return 20000;
1590 case PHY_LINK_SPEED_25GBPS:
1591 return 25000;
1592 case PHY_LINK_SPEED_40GBPS:
1593 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001594 }
1595 return 0;
1596}
1597
1598/* Uses synchronous mcc
1599 * Returns link_speed in Mbps
1600 */
1601int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1602 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001603{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001604 struct be_mcc_wrb *wrb;
1605 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001606 int status;
1607
Sathya Perlab31c50a2009-09-17 10:30:13 -07001608 spin_lock_bh(&adapter->mcc_lock);
1609
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001610 if (link_status)
1611 *link_status = LINK_DOWN;
1612
Sathya Perlab31c50a2009-09-17 10:30:13 -07001613 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001614 if (!wrb) {
1615 status = -EBUSY;
1616 goto err;
1617 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001618 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001619
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001620 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301621 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1622 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001623
Sathya Perlaca34fe32012-11-06 17:48:56 +00001624 /* version 1 of the cmd is not supported only by BE2 */
1625 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001626 req->hdr.version = 1;
1627
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001628 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001629
Sathya Perlab31c50a2009-09-17 10:30:13 -07001630 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001631 if (!status) {
1632 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301633
Sathya Perla323ff712012-09-28 04:39:43 +00001634 if (link_speed) {
1635 *link_speed = resp->link_speed ?
1636 le16_to_cpu(resp->link_speed) * 10 :
1637 be_mac_to_link_speed(resp->mac_speed);
1638
1639 if (!resp->logical_link_status)
1640 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001641 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001642 if (link_status)
1643 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001644 }
1645
Sathya Perla713d03942009-11-22 22:02:45 +00001646err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001647 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001648 return status;
1649}
1650
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001651/* Uses synchronous mcc */
1652int be_cmd_get_die_temperature(struct be_adapter *adapter)
1653{
1654 struct be_mcc_wrb *wrb;
1655 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301656 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001657
1658 spin_lock_bh(&adapter->mcc_lock);
1659
1660 wrb = wrb_from_mccq(adapter);
1661 if (!wrb) {
1662 status = -EBUSY;
1663 goto err;
1664 }
1665 req = embedded_payload(wrb);
1666
Somnath Kotur106df1e2011-10-27 07:12:13 +00001667 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301668 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1669 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001670
Somnath Kotur3de09452011-09-30 07:25:05 +00001671 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001672
1673err:
1674 spin_unlock_bh(&adapter->mcc_lock);
1675 return status;
1676}
1677
Somnath Kotur311fddc2011-03-16 21:22:43 +00001678/* Uses synchronous mcc */
1679int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1680{
1681 struct be_mcc_wrb *wrb;
1682 struct be_cmd_req_get_fat *req;
1683 int status;
1684
1685 spin_lock_bh(&adapter->mcc_lock);
1686
1687 wrb = wrb_from_mccq(adapter);
1688 if (!wrb) {
1689 status = -EBUSY;
1690 goto err;
1691 }
1692 req = embedded_payload(wrb);
1693
Somnath Kotur106df1e2011-10-27 07:12:13 +00001694 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301695 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1696 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001697 req->fat_operation = cpu_to_le32(QUERY_FAT);
1698 status = be_mcc_notify_wait(adapter);
1699 if (!status) {
1700 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301701
Somnath Kotur311fddc2011-03-16 21:22:43 +00001702 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001703 *log_size = le32_to_cpu(resp->log_size) -
1704 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001705 }
1706err:
1707 spin_unlock_bh(&adapter->mcc_lock);
1708 return status;
1709}
1710
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301711int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001712{
1713 struct be_dma_mem get_fat_cmd;
1714 struct be_mcc_wrb *wrb;
1715 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001716 u32 offset = 0, total_size, buf_size,
1717 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301718 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001719
1720 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301721 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001722
1723 total_size = buf_len;
1724
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001725 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1726 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301727 get_fat_cmd.size,
1728 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001729 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001730 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301731 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301732 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001733 }
1734
Somnath Kotur311fddc2011-03-16 21:22:43 +00001735 spin_lock_bh(&adapter->mcc_lock);
1736
Somnath Kotur311fddc2011-03-16 21:22:43 +00001737 while (total_size) {
1738 buf_size = min(total_size, (u32)60*1024);
1739 total_size -= buf_size;
1740
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001741 wrb = wrb_from_mccq(adapter);
1742 if (!wrb) {
1743 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001744 goto err;
1745 }
1746 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001747
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001748 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001749 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301750 OPCODE_COMMON_MANAGE_FAT, payload_len,
1751 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001752
1753 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1754 req->read_log_offset = cpu_to_le32(log_offset);
1755 req->read_log_length = cpu_to_le32(buf_size);
1756 req->data_buffer_size = cpu_to_le32(buf_size);
1757
1758 status = be_mcc_notify_wait(adapter);
1759 if (!status) {
1760 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301761
Somnath Kotur311fddc2011-03-16 21:22:43 +00001762 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301763 resp->data_buffer,
1764 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001765 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001766 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001767 goto err;
1768 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001769 offset += buf_size;
1770 log_offset += buf_size;
1771 }
1772err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001773 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301774 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001775 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301776 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001777}
1778
Sathya Perla04b71172011-09-27 13:30:27 -04001779/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301780int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001781{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001782 struct be_mcc_wrb *wrb;
1783 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001784 int status;
1785
Sathya Perla04b71172011-09-27 13:30:27 -04001786 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001787
Sathya Perla04b71172011-09-27 13:30:27 -04001788 wrb = wrb_from_mccq(adapter);
1789 if (!wrb) {
1790 status = -EBUSY;
1791 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792 }
1793
Sathya Perla04b71172011-09-27 13:30:27 -04001794 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001795
Somnath Kotur106df1e2011-10-27 07:12:13 +00001796 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301797 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1798 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001799 status = be_mcc_notify_wait(adapter);
1800 if (!status) {
1801 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301802
Vasundhara Volam242eb472014-09-12 17:39:15 +05301803 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1804 sizeof(adapter->fw_ver));
1805 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1806 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001807 }
1808err:
1809 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001810 return status;
1811}
1812
Sathya Perlab31c50a2009-09-17 10:30:13 -07001813/* set the EQ delay interval of an EQ to specified value
1814 * Uses async mcc
1815 */
Kalesh APb502ae82014-09-19 15:46:51 +05301816static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1817 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001819 struct be_mcc_wrb *wrb;
1820 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301821 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001822
Sathya Perlab31c50a2009-09-17 10:30:13 -07001823 spin_lock_bh(&adapter->mcc_lock);
1824
1825 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001826 if (!wrb) {
1827 status = -EBUSY;
1828 goto err;
1829 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001830 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001831
Somnath Kotur106df1e2011-10-27 07:12:13 +00001832 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301833 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1834 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835
Sathya Perla2632baf2013-10-01 16:00:00 +05301836 req->num_eq = cpu_to_le32(num);
1837 for (i = 0; i < num; i++) {
1838 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1839 req->set_eqd[i].phase = 0;
1840 req->set_eqd[i].delay_multiplier =
1841 cpu_to_le32(set_eqd[i].delay_multiplier);
1842 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843
Sathya Perlab31c50a2009-09-17 10:30:13 -07001844 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001845err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001846 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001847 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848}
1849
Kalesh AP93676702014-09-12 17:39:20 +05301850int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1851 int num)
1852{
1853 int num_eqs, i = 0;
1854
Suresh Reddyc8ba4ad02015-03-20 06:28:24 -04001855 while (num) {
1856 num_eqs = min(num, 8);
1857 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1858 i += num_eqs;
1859 num -= num_eqs;
Kalesh AP93676702014-09-12 17:39:20 +05301860 }
1861
1862 return 0;
1863}
1864
Sathya Perlab31c50a2009-09-17 10:30:13 -07001865/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001866int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Vasundhara Volam435452a2015-03-20 06:28:23 -04001867 u32 num, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001869 struct be_mcc_wrb *wrb;
1870 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871 int status;
1872
Sathya Perlab31c50a2009-09-17 10:30:13 -07001873 spin_lock_bh(&adapter->mcc_lock);
1874
1875 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001876 if (!wrb) {
1877 status = -EBUSY;
1878 goto err;
1879 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001880 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001881
Somnath Kotur106df1e2011-10-27 07:12:13 +00001882 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301883 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1884 wrb, NULL);
Vasundhara Volam435452a2015-03-20 06:28:23 -04001885 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001886
1887 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001888 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001889 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301890 memcpy(req->normal_vlan, vtag_array,
1891 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001892
Sathya Perlab31c50a2009-09-17 10:30:13 -07001893 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001894err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001895 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001896 return status;
1897}
1898
Sathya Perlaac34b742015-02-06 08:18:40 -05001899static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001900{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001901 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001902 struct be_dma_mem *mem = &adapter->rx_filter;
1903 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001904 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001905
Sathya Perla8788fdc2009-07-27 22:52:03 +00001906 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001907
Sathya Perlab31c50a2009-09-17 10:30:13 -07001908 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001909 if (!wrb) {
1910 status = -EBUSY;
1911 goto err;
1912 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001913 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001914 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301915 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1916 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001917
Sathya Perla5b8821b2011-08-02 19:57:44 +00001918 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001919 req->if_flags_mask = cpu_to_le32(flags);
1920 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001921
Sathya Perlaac34b742015-02-06 08:18:40 -05001922 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001923 struct netdev_hw_addr *ha;
1924 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001926 /* Reset mcast promisc mode if already set by setting mask
1927 * and not setting flags field
1928 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001929 req->if_flags_mask |=
1930 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301931 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001932 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001933 netdev_for_each_mc_addr(ha, adapter->netdev)
1934 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1935 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001936
Sathya Perla0d1d5872011-08-03 05:19:27 -07001937 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001938err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001939 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001940 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001941}
1942
Sathya Perlaac34b742015-02-06 08:18:40 -05001943int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1944{
1945 struct device *dev = &adapter->pdev->dev;
1946
1947 if ((flags & be_if_cap_flags(adapter)) != flags) {
1948 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
1949 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
1950 be_if_cap_flags(adapter));
1951 }
1952 flags &= be_if_cap_flags(adapter);
1953
1954 return __be_cmd_rx_filter(adapter, flags, value);
1955}
1956
Sathya Perlab31c50a2009-09-17 10:30:13 -07001957/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001958int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001959{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001960 struct be_mcc_wrb *wrb;
1961 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962 int status;
1963
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001964 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1965 CMD_SUBSYSTEM_COMMON))
1966 return -EPERM;
1967
Sathya Perlab31c50a2009-09-17 10:30:13 -07001968 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001969
Sathya Perlab31c50a2009-09-17 10:30:13 -07001970 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001971 if (!wrb) {
1972 status = -EBUSY;
1973 goto err;
1974 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001975 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001976
Somnath Kotur106df1e2011-10-27 07:12:13 +00001977 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301978 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1979 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001980
Suresh Reddyb29812c2014-09-12 17:39:17 +05301981 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001982 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1983 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1984
Sathya Perlab31c50a2009-09-17 10:30:13 -07001985 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986
Sathya Perla713d03942009-11-22 22:02:45 +00001987err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001988 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05301989
1990 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
1991 return -EOPNOTSUPP;
1992
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001993 return status;
1994}
1995
Sathya Perlab31c50a2009-09-17 10:30:13 -07001996/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001997int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001998{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001999 struct be_mcc_wrb *wrb;
2000 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002001 int status;
2002
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002003 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2004 CMD_SUBSYSTEM_COMMON))
2005 return -EPERM;
2006
Sathya Perlab31c50a2009-09-17 10:30:13 -07002007 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002008
Sathya Perlab31c50a2009-09-17 10:30:13 -07002009 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002010 if (!wrb) {
2011 status = -EBUSY;
2012 goto err;
2013 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002014 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002015
Somnath Kotur106df1e2011-10-27 07:12:13 +00002016 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302017 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2018 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002019
Sathya Perlab31c50a2009-09-17 10:30:13 -07002020 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002021 if (!status) {
2022 struct be_cmd_resp_get_flow_control *resp =
2023 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302024
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002025 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2026 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2027 }
2028
Sathya Perla713d03942009-11-22 22:02:45 +00002029err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002030 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002031 return status;
2032}
2033
Sathya Perlab31c50a2009-09-17 10:30:13 -07002034/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302035int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002036{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002037 struct be_mcc_wrb *wrb;
2038 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002039 int status;
2040
Ivan Vecera29849612010-12-14 05:43:19 +00002041 if (mutex_lock_interruptible(&adapter->mbox_lock))
2042 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002043
Sathya Perlab31c50a2009-09-17 10:30:13 -07002044 wrb = wrb_from_mbox(adapter);
2045 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002046
Somnath Kotur106df1e2011-10-27 07:12:13 +00002047 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302048 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2049 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002050
Sathya Perlab31c50a2009-09-17 10:30:13 -07002051 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002052 if (!status) {
2053 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302054
Kalesh APe97e3cd2014-07-17 16:20:26 +05302055 adapter->port_num = le32_to_cpu(resp->phys_port);
2056 adapter->function_mode = le32_to_cpu(resp->function_mode);
2057 adapter->function_caps = le32_to_cpu(resp->function_caps);
2058 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302059 dev_info(&adapter->pdev->dev,
2060 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2061 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002062 }
2063
Ivan Vecera29849612010-12-14 05:43:19 +00002064 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002065 return status;
2066}
sarveshwarb14074ea2009-08-05 13:05:24 -07002067
Sathya Perlab31c50a2009-09-17 10:30:13 -07002068/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002069int be_cmd_reset_function(struct be_adapter *adapter)
2070{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002071 struct be_mcc_wrb *wrb;
2072 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002073 int status;
2074
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002075 if (lancer_chip(adapter)) {
Sathya Perla9fa465c2015-02-23 04:20:13 -05002076 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2077 adapter->db + SLIPORT_CONTROL_OFFSET);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002078 status = lancer_wait_ready(adapter);
Sathya Perla9fa465c2015-02-23 04:20:13 -05002079 if (status)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002080 dev_err(&adapter->pdev->dev,
2081 "Adapter in non recoverable error\n");
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002082 return status;
2083 }
2084
Ivan Vecera29849612010-12-14 05:43:19 +00002085 if (mutex_lock_interruptible(&adapter->mbox_lock))
2086 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002087
Sathya Perlab31c50a2009-09-17 10:30:13 -07002088 wrb = wrb_from_mbox(adapter);
2089 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002090
Somnath Kotur106df1e2011-10-27 07:12:13 +00002091 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302092 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2093 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002094
Sathya Perlab31c50a2009-09-17 10:30:13 -07002095 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002096
Ivan Vecera29849612010-12-14 05:43:19 +00002097 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002098 return status;
2099}
Ajit Khaparde84517482009-09-04 03:12:16 +00002100
Suresh Reddy594ad542013-04-25 23:03:20 +00002101int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002102 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002103{
2104 struct be_mcc_wrb *wrb;
2105 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002106 int status;
2107
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302108 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2109 return 0;
2110
Kalesh APb51aa362014-05-09 13:29:19 +05302111 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002112
Kalesh APb51aa362014-05-09 13:29:19 +05302113 wrb = wrb_from_mccq(adapter);
2114 if (!wrb) {
2115 status = -EBUSY;
2116 goto err;
2117 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002118 req = embedded_payload(wrb);
2119
Somnath Kotur106df1e2011-10-27 07:12:13 +00002120 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302121 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002122
2123 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002124 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002125 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002126
Kalesh APb51aa362014-05-09 13:29:19 +05302127 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002128 req->hdr.version = 1;
2129
Sathya Perla3abcded2010-10-03 22:12:27 -07002130 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302131 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002132 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2133
Kalesh APb51aa362014-05-09 13:29:19 +05302134 status = be_mcc_notify_wait(adapter);
2135err:
2136 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002137 return status;
2138}
2139
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002140/* Uses sync mcc */
2141int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302142 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002143{
2144 struct be_mcc_wrb *wrb;
2145 struct be_cmd_req_enable_disable_beacon *req;
2146 int status;
2147
2148 spin_lock_bh(&adapter->mcc_lock);
2149
2150 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002151 if (!wrb) {
2152 status = -EBUSY;
2153 goto err;
2154 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002155 req = embedded_payload(wrb);
2156
Somnath Kotur106df1e2011-10-27 07:12:13 +00002157 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302158 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2159 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002160
2161 req->port_num = port_num;
2162 req->beacon_state = state;
2163 req->beacon_duration = bcn;
2164 req->status_duration = sts;
2165
2166 status = be_mcc_notify_wait(adapter);
2167
Sathya Perla713d03942009-11-22 22:02:45 +00002168err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002169 spin_unlock_bh(&adapter->mcc_lock);
2170 return status;
2171}
2172
2173/* Uses sync mcc */
2174int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2175{
2176 struct be_mcc_wrb *wrb;
2177 struct be_cmd_req_get_beacon_state *req;
2178 int status;
2179
2180 spin_lock_bh(&adapter->mcc_lock);
2181
2182 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002183 if (!wrb) {
2184 status = -EBUSY;
2185 goto err;
2186 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002187 req = embedded_payload(wrb);
2188
Somnath Kotur106df1e2011-10-27 07:12:13 +00002189 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302190 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2191 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002192
2193 req->port_num = port_num;
2194
2195 status = be_mcc_notify_wait(adapter);
2196 if (!status) {
2197 struct be_cmd_resp_get_beacon_state *resp =
2198 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302199
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002200 *state = resp->beacon_state;
2201 }
2202
Sathya Perla713d03942009-11-22 22:02:45 +00002203err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002204 spin_unlock_bh(&adapter->mcc_lock);
2205 return status;
2206}
2207
Mark Leonarde36edd92014-09-12 17:39:18 +05302208/* Uses sync mcc */
2209int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2210 u8 page_num, u8 *data)
2211{
2212 struct be_dma_mem cmd;
2213 struct be_mcc_wrb *wrb;
2214 struct be_cmd_req_port_type *req;
2215 int status;
2216
2217 if (page_num > TR_PAGE_A2)
2218 return -EINVAL;
2219
2220 cmd.size = sizeof(struct be_cmd_resp_port_type);
2221 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2222 if (!cmd.va) {
2223 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2224 return -ENOMEM;
2225 }
2226 memset(cmd.va, 0, cmd.size);
2227
2228 spin_lock_bh(&adapter->mcc_lock);
2229
2230 wrb = wrb_from_mccq(adapter);
2231 if (!wrb) {
2232 status = -EBUSY;
2233 goto err;
2234 }
2235 req = cmd.va;
2236
2237 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2238 OPCODE_COMMON_READ_TRANSRECV_DATA,
2239 cmd.size, wrb, &cmd);
2240
2241 req->port = cpu_to_le32(adapter->hba_port_num);
2242 req->page_num = cpu_to_le32(page_num);
2243 status = be_mcc_notify_wait(adapter);
2244 if (!status) {
2245 struct be_cmd_resp_port_type *resp = cmd.va;
2246
2247 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2248 }
2249err:
2250 spin_unlock_bh(&adapter->mcc_lock);
2251 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2252 return status;
2253}
2254
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002255int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002256 u32 data_size, u32 data_offset,
2257 const char *obj_name, u32 *data_written,
2258 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002259{
2260 struct be_mcc_wrb *wrb;
2261 struct lancer_cmd_req_write_object *req;
2262 struct lancer_cmd_resp_write_object *resp;
2263 void *ctxt = NULL;
2264 int status;
2265
2266 spin_lock_bh(&adapter->mcc_lock);
2267 adapter->flash_status = 0;
2268
2269 wrb = wrb_from_mccq(adapter);
2270 if (!wrb) {
2271 status = -EBUSY;
2272 goto err_unlock;
2273 }
2274
2275 req = embedded_payload(wrb);
2276
Somnath Kotur106df1e2011-10-27 07:12:13 +00002277 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302278 OPCODE_COMMON_WRITE_OBJECT,
2279 sizeof(struct lancer_cmd_req_write_object), wrb,
2280 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002281
2282 ctxt = &req->context;
2283 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302284 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002285
2286 if (data_size == 0)
2287 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302288 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002289 else
2290 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302291 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002292
2293 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2294 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302295 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002296 req->descriptor_count = cpu_to_le32(1);
2297 req->buf_len = cpu_to_le32(data_size);
2298 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302299 sizeof(struct lancer_cmd_req_write_object))
2300 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002301 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2302 sizeof(struct lancer_cmd_req_write_object)));
2303
2304 be_mcc_notify(adapter);
2305 spin_unlock_bh(&adapter->mcc_lock);
2306
Suresh Reddy5eeff632014-01-06 13:02:24 +05302307 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002308 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302309 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002310 else
2311 status = adapter->flash_status;
2312
2313 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002314 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002315 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002316 *change_status = resp->change_status;
2317 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002318 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002319 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320
2321 return status;
2322
2323err_unlock:
2324 spin_unlock_bh(&adapter->mcc_lock);
2325 return status;
2326}
2327
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302328int be_cmd_query_cable_type(struct be_adapter *adapter)
2329{
2330 u8 page_data[PAGE_DATA_LEN];
2331 int status;
2332
2333 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2334 page_data);
2335 if (!status) {
2336 switch (adapter->phy.interface_type) {
2337 case PHY_TYPE_QSFP:
2338 adapter->phy.cable_type =
2339 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2340 break;
2341 case PHY_TYPE_SFP_PLUS_10GB:
2342 adapter->phy.cable_type =
2343 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2344 break;
2345 default:
2346 adapter->phy.cable_type = 0;
2347 break;
2348 }
2349 }
2350 return status;
2351}
2352
Vasundhara Volam21252372015-02-06 08:18:42 -05002353int be_cmd_query_sfp_info(struct be_adapter *adapter)
2354{
2355 u8 page_data[PAGE_DATA_LEN];
2356 int status;
2357
2358 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2359 page_data);
2360 if (!status) {
2361 strlcpy(adapter->phy.vendor_name, page_data +
2362 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2363 strlcpy(adapter->phy.vendor_pn,
2364 page_data + SFP_VENDOR_PN_OFFSET,
2365 SFP_VENDOR_NAME_LEN - 1);
2366 }
2367
2368 return status;
2369}
2370
Kalesh APf0613382014-08-01 17:47:32 +05302371int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2372{
2373 struct lancer_cmd_req_delete_object *req;
2374 struct be_mcc_wrb *wrb;
2375 int status;
2376
2377 spin_lock_bh(&adapter->mcc_lock);
2378
2379 wrb = wrb_from_mccq(adapter);
2380 if (!wrb) {
2381 status = -EBUSY;
2382 goto err;
2383 }
2384
2385 req = embedded_payload(wrb);
2386
2387 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2388 OPCODE_COMMON_DELETE_OBJECT,
2389 sizeof(*req), wrb, NULL);
2390
Vasundhara Volam242eb472014-09-12 17:39:15 +05302391 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302392
2393 status = be_mcc_notify_wait(adapter);
2394err:
2395 spin_unlock_bh(&adapter->mcc_lock);
2396 return status;
2397}
2398
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002399int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302400 u32 data_size, u32 data_offset, const char *obj_name,
2401 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002402{
2403 struct be_mcc_wrb *wrb;
2404 struct lancer_cmd_req_read_object *req;
2405 struct lancer_cmd_resp_read_object *resp;
2406 int status;
2407
2408 spin_lock_bh(&adapter->mcc_lock);
2409
2410 wrb = wrb_from_mccq(adapter);
2411 if (!wrb) {
2412 status = -EBUSY;
2413 goto err_unlock;
2414 }
2415
2416 req = embedded_payload(wrb);
2417
2418 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302419 OPCODE_COMMON_READ_OBJECT,
2420 sizeof(struct lancer_cmd_req_read_object), wrb,
2421 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002422
2423 req->desired_read_len = cpu_to_le32(data_size);
2424 req->read_offset = cpu_to_le32(data_offset);
2425 strcpy(req->object_name, obj_name);
2426 req->descriptor_count = cpu_to_le32(1);
2427 req->buf_len = cpu_to_le32(data_size);
2428 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2429 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2430
2431 status = be_mcc_notify_wait(adapter);
2432
2433 resp = embedded_payload(wrb);
2434 if (!status) {
2435 *data_read = le32_to_cpu(resp->actual_read_len);
2436 *eof = le32_to_cpu(resp->eof);
2437 } else {
2438 *addn_status = resp->additional_status;
2439 }
2440
2441err_unlock:
2442 spin_unlock_bh(&adapter->mcc_lock);
2443 return status;
2444}
2445
Ajit Khaparde84517482009-09-04 03:12:16 +00002446int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002447 u32 flash_type, u32 flash_opcode, u32 img_offset,
2448 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002449{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002450 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002451 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002452 int status;
2453
Sathya Perlab31c50a2009-09-17 10:30:13 -07002454 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002455 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002456
2457 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002458 if (!wrb) {
2459 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002460 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002461 }
2462 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002463
Somnath Kotur106df1e2011-10-27 07:12:13 +00002464 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302465 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2466 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002467
2468 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002469 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2470 req->params.offset = cpu_to_le32(img_offset);
2471
Ajit Khaparde84517482009-09-04 03:12:16 +00002472 req->params.op_code = cpu_to_le32(flash_opcode);
2473 req->params.data_buf_size = cpu_to_le32(buf_size);
2474
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002475 be_mcc_notify(adapter);
2476 spin_unlock_bh(&adapter->mcc_lock);
2477
Suresh Reddy5eeff632014-01-06 13:02:24 +05302478 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2479 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302480 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002481 else
2482 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002483
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002484 return status;
2485
2486err_unlock:
2487 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002488 return status;
2489}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002490
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002491int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002492 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002493{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002494 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002495 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002496 int status;
2497
2498 spin_lock_bh(&adapter->mcc_lock);
2499
2500 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002501 if (!wrb) {
2502 status = -EBUSY;
2503 goto err;
2504 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002505 req = embedded_payload(wrb);
2506
Somnath Kotur106df1e2011-10-27 07:12:13 +00002507 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002508 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2509 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002510
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002511 req->params.op_type = cpu_to_le32(img_optype);
2512 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2513 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2514 else
2515 req->params.offset = cpu_to_le32(crc_offset);
2516
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002517 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002518 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002519
2520 status = be_mcc_notify_wait(adapter);
2521 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002522 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002523
Sathya Perla713d03942009-11-22 22:02:45 +00002524err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002525 spin_unlock_bh(&adapter->mcc_lock);
2526 return status;
2527}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002528
Dan Carpenterc196b022010-05-26 04:47:39 +00002529int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302530 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002531{
2532 struct be_mcc_wrb *wrb;
2533 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002534 int status;
2535
2536 spin_lock_bh(&adapter->mcc_lock);
2537
2538 wrb = wrb_from_mccq(adapter);
2539 if (!wrb) {
2540 status = -EBUSY;
2541 goto err;
2542 }
2543 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002544
Somnath Kotur106df1e2011-10-27 07:12:13 +00002545 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302546 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2547 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002548 memcpy(req->magic_mac, mac, ETH_ALEN);
2549
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002550 status = be_mcc_notify_wait(adapter);
2551
2552err:
2553 spin_unlock_bh(&adapter->mcc_lock);
2554 return status;
2555}
Suresh Rff33a6e2009-12-03 16:15:52 -08002556
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002557int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2558 u8 loopback_type, u8 enable)
2559{
2560 struct be_mcc_wrb *wrb;
2561 struct be_cmd_req_set_lmode *req;
2562 int status;
2563
2564 spin_lock_bh(&adapter->mcc_lock);
2565
2566 wrb = wrb_from_mccq(adapter);
2567 if (!wrb) {
2568 status = -EBUSY;
2569 goto err;
2570 }
2571
2572 req = embedded_payload(wrb);
2573
Somnath Kotur106df1e2011-10-27 07:12:13 +00002574 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302575 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2576 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002577
2578 req->src_port = port_num;
2579 req->dest_port = port_num;
2580 req->loopback_type = loopback_type;
2581 req->loopback_state = enable;
2582
2583 status = be_mcc_notify_wait(adapter);
2584err:
2585 spin_unlock_bh(&adapter->mcc_lock);
2586 return status;
2587}
2588
Suresh Rff33a6e2009-12-03 16:15:52 -08002589int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302590 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2591 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002592{
2593 struct be_mcc_wrb *wrb;
2594 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302595 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002596 int status;
2597
2598 spin_lock_bh(&adapter->mcc_lock);
2599
2600 wrb = wrb_from_mccq(adapter);
2601 if (!wrb) {
2602 status = -EBUSY;
2603 goto err;
2604 }
2605
2606 req = embedded_payload(wrb);
2607
Somnath Kotur106df1e2011-10-27 07:12:13 +00002608 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302609 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2610 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002611
Suresh Reddy5eeff632014-01-06 13:02:24 +05302612 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002613 req->pattern = cpu_to_le64(pattern);
2614 req->src_port = cpu_to_le32(port_num);
2615 req->dest_port = cpu_to_le32(port_num);
2616 req->pkt_size = cpu_to_le32(pkt_size);
2617 req->num_pkts = cpu_to_le32(num_pkts);
2618 req->loopback_type = cpu_to_le32(loopback_type);
2619
Suresh Reddy5eeff632014-01-06 13:02:24 +05302620 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002621
Suresh Reddy5eeff632014-01-06 13:02:24 +05302622 spin_unlock_bh(&adapter->mcc_lock);
2623
2624 wait_for_completion(&adapter->et_cmd_compl);
2625 resp = embedded_payload(wrb);
2626 status = le32_to_cpu(resp->status);
2627
2628 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002629err:
2630 spin_unlock_bh(&adapter->mcc_lock);
2631 return status;
2632}
2633
2634int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302635 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002636{
2637 struct be_mcc_wrb *wrb;
2638 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002639 int status;
2640 int i, j = 0;
2641
2642 spin_lock_bh(&adapter->mcc_lock);
2643
2644 wrb = wrb_from_mccq(adapter);
2645 if (!wrb) {
2646 status = -EBUSY;
2647 goto err;
2648 }
2649 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002650 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302651 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2652 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002653
2654 req->pattern = cpu_to_le64(pattern);
2655 req->byte_count = cpu_to_le32(byte_cnt);
2656 for (i = 0; i < byte_cnt; i++) {
2657 req->snd_buff[i] = (u8)(pattern >> (j*8));
2658 j++;
2659 if (j > 7)
2660 j = 0;
2661 }
2662
2663 status = be_mcc_notify_wait(adapter);
2664
2665 if (!status) {
2666 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302667
Suresh Rff33a6e2009-12-03 16:15:52 -08002668 resp = cmd->va;
2669 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302670 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002671 status = -1;
2672 }
2673 }
2674
2675err:
2676 spin_unlock_bh(&adapter->mcc_lock);
2677 return status;
2678}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002679
Dan Carpenterc196b022010-05-26 04:47:39 +00002680int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302681 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002682{
2683 struct be_mcc_wrb *wrb;
2684 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002685 int status;
2686
2687 spin_lock_bh(&adapter->mcc_lock);
2688
2689 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002690 if (!wrb) {
2691 status = -EBUSY;
2692 goto err;
2693 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002694 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002695
Somnath Kotur106df1e2011-10-27 07:12:13 +00002696 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302697 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2698 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002699
2700 status = be_mcc_notify_wait(adapter);
2701
Ajit Khapardee45ff012011-02-04 17:18:28 +00002702err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002703 spin_unlock_bh(&adapter->mcc_lock);
2704 return status;
2705}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002706
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002707int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002708{
2709 struct be_mcc_wrb *wrb;
2710 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002711 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002712 int status;
2713
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002714 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2715 CMD_SUBSYSTEM_COMMON))
2716 return -EPERM;
2717
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002718 spin_lock_bh(&adapter->mcc_lock);
2719
2720 wrb = wrb_from_mccq(adapter);
2721 if (!wrb) {
2722 status = -EBUSY;
2723 goto err;
2724 }
Sathya Perla306f1342011-08-02 19:57:45 +00002725 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302726 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002727 if (!cmd.va) {
2728 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2729 status = -ENOMEM;
2730 goto err;
2731 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002732
Sathya Perla306f1342011-08-02 19:57:45 +00002733 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002734
Somnath Kotur106df1e2011-10-27 07:12:13 +00002735 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302736 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2737 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002738
2739 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002740 if (!status) {
2741 struct be_phy_info *resp_phy_info =
2742 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302743
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002744 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2745 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002746 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002747 adapter->phy.auto_speeds_supported =
2748 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2749 adapter->phy.fixed_speeds_supported =
2750 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2751 adapter->phy.misc_params =
2752 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302753
2754 if (BE2_chip(adapter)) {
2755 adapter->phy.fixed_speeds_supported =
2756 BE_SUPPORTED_SPEED_10GBPS |
2757 BE_SUPPORTED_SPEED_1GBPS;
2758 }
Sathya Perla306f1342011-08-02 19:57:45 +00002759 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302760 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002761err:
2762 spin_unlock_bh(&adapter->mcc_lock);
2763 return status;
2764}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002765
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002766static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002767{
2768 struct be_mcc_wrb *wrb;
2769 struct be_cmd_req_set_qos *req;
2770 int status;
2771
2772 spin_lock_bh(&adapter->mcc_lock);
2773
2774 wrb = wrb_from_mccq(adapter);
2775 if (!wrb) {
2776 status = -EBUSY;
2777 goto err;
2778 }
2779
2780 req = embedded_payload(wrb);
2781
Somnath Kotur106df1e2011-10-27 07:12:13 +00002782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302783 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002784
2785 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002786 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2787 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002788
2789 status = be_mcc_notify_wait(adapter);
2790
2791err:
2792 spin_unlock_bh(&adapter->mcc_lock);
2793 return status;
2794}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002795
2796int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2797{
2798 struct be_mcc_wrb *wrb;
2799 struct be_cmd_req_cntl_attribs *req;
2800 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002801 int status;
2802 int payload_len = max(sizeof(*req), sizeof(*resp));
2803 struct mgmt_controller_attrib *attribs;
2804 struct be_dma_mem attribs_cmd;
2805
Suresh Reddyd98ef502013-04-25 00:56:55 +00002806 if (mutex_lock_interruptible(&adapter->mbox_lock))
2807 return -1;
2808
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002809 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2810 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2811 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302812 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002813 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302814 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002815 status = -ENOMEM;
2816 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002817 }
2818
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002819 wrb = wrb_from_mbox(adapter);
2820 if (!wrb) {
2821 status = -EBUSY;
2822 goto err;
2823 }
2824 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002825
Somnath Kotur106df1e2011-10-27 07:12:13 +00002826 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302827 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2828 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002829
2830 status = be_mbox_notify_wait(adapter);
2831 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002832 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002833 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2834 }
2835
2836err:
2837 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002838 if (attribs_cmd.va)
2839 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2840 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002841 return status;
2842}
Sathya Perla2e588f82011-03-11 02:49:26 +00002843
2844/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002845int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002846{
2847 struct be_mcc_wrb *wrb;
2848 struct be_cmd_req_set_func_cap *req;
2849 int status;
2850
2851 if (mutex_lock_interruptible(&adapter->mbox_lock))
2852 return -1;
2853
2854 wrb = wrb_from_mbox(adapter);
2855 if (!wrb) {
2856 status = -EBUSY;
2857 goto err;
2858 }
2859
2860 req = embedded_payload(wrb);
2861
Somnath Kotur106df1e2011-10-27 07:12:13 +00002862 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302863 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2864 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002865
2866 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2867 CAPABILITY_BE3_NATIVE_ERX_API);
2868 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2869
2870 status = be_mbox_notify_wait(adapter);
2871 if (!status) {
2872 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302873
Sathya Perla2e588f82011-03-11 02:49:26 +00002874 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2875 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002876 if (!adapter->be3_native)
2877 dev_warn(&adapter->pdev->dev,
2878 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002879 }
2880err:
2881 mutex_unlock(&adapter->mbox_lock);
2882 return status;
2883}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002884
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002885/* Get privilege(s) for a function */
2886int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2887 u32 domain)
2888{
2889 struct be_mcc_wrb *wrb;
2890 struct be_cmd_req_get_fn_privileges *req;
2891 int status;
2892
2893 spin_lock_bh(&adapter->mcc_lock);
2894
2895 wrb = wrb_from_mccq(adapter);
2896 if (!wrb) {
2897 status = -EBUSY;
2898 goto err;
2899 }
2900
2901 req = embedded_payload(wrb);
2902
2903 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2904 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2905 wrb, NULL);
2906
2907 req->hdr.domain = domain;
2908
2909 status = be_mcc_notify_wait(adapter);
2910 if (!status) {
2911 struct be_cmd_resp_get_fn_privileges *resp =
2912 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302913
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002914 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302915
2916 /* In UMC mode FW does not return right privileges.
2917 * Override with correct privilege equivalent to PF.
2918 */
2919 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2920 be_physfn(adapter))
2921 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002922 }
2923
2924err:
2925 spin_unlock_bh(&adapter->mcc_lock);
2926 return status;
2927}
2928
Sathya Perla04a06022013-07-23 15:25:00 +05302929/* Set privilege(s) for a function */
2930int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2931 u32 domain)
2932{
2933 struct be_mcc_wrb *wrb;
2934 struct be_cmd_req_set_fn_privileges *req;
2935 int status;
2936
2937 spin_lock_bh(&adapter->mcc_lock);
2938
2939 wrb = wrb_from_mccq(adapter);
2940 if (!wrb) {
2941 status = -EBUSY;
2942 goto err;
2943 }
2944
2945 req = embedded_payload(wrb);
2946 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2947 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2948 wrb, NULL);
2949 req->hdr.domain = domain;
2950 if (lancer_chip(adapter))
2951 req->privileges_lancer = cpu_to_le32(privileges);
2952 else
2953 req->privileges = cpu_to_le32(privileges);
2954
2955 status = be_mcc_notify_wait(adapter);
2956err:
2957 spin_unlock_bh(&adapter->mcc_lock);
2958 return status;
2959}
2960
Sathya Perla5a712c12013-07-23 15:24:59 +05302961/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2962 * pmac_id_valid: false => pmac_id or MAC address is requested.
2963 * If pmac_id is returned, pmac_id_valid is returned as true
2964 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002965int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302966 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2967 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002968{
2969 struct be_mcc_wrb *wrb;
2970 struct be_cmd_req_get_mac_list *req;
2971 int status;
2972 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002973 struct be_dma_mem get_mac_list_cmd;
2974 int i;
2975
2976 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2977 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2978 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302979 get_mac_list_cmd.size,
2980 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002981
2982 if (!get_mac_list_cmd.va) {
2983 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302984 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002985 return -ENOMEM;
2986 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002987
2988 spin_lock_bh(&adapter->mcc_lock);
2989
2990 wrb = wrb_from_mccq(adapter);
2991 if (!wrb) {
2992 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002993 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002994 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002995
2996 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002997
2998 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002999 OPCODE_COMMON_GET_MAC_LIST,
3000 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003001 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003002 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303003 if (*pmac_id_valid) {
3004 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303005 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303006 req->perm_override = 0;
3007 } else {
3008 req->perm_override = 1;
3009 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003010
3011 status = be_mcc_notify_wait(adapter);
3012 if (!status) {
3013 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003014 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303015
3016 if (*pmac_id_valid) {
3017 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3018 ETH_ALEN);
3019 goto out;
3020 }
3021
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003022 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3023 /* Mac list returned could contain one or more active mac_ids
Joe Perchesdbedd442015-03-06 20:49:12 -08003024 * or one or more true or pseudo permanent mac addresses.
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003025 * If an active mac_id is present, return first active mac_id
3026 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003027 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003028 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003029 struct get_list_macaddr *mac_entry;
3030 u16 mac_addr_size;
3031 u32 mac_id;
3032
3033 mac_entry = &resp->macaddr_list[i];
3034 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3035 /* mac_id is a 32 bit value and mac_addr size
3036 * is 6 bytes
3037 */
3038 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303039 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003040 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3041 *pmac_id = le32_to_cpu(mac_id);
3042 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003043 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003044 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003045 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303046 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003047 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303048 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003049 }
3050
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003051out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003052 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003053 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303054 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003055 return status;
3056}
3057
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303058int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3059 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303060{
Suresh Reddyb188f092014-01-15 13:23:39 +05303061 if (!active)
3062 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3063 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303064 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303065 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303066 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303067 else
3068 /* Fetch the MAC address using pmac_id */
3069 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303070 &curr_pmac_id,
3071 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303072}
3073
Sathya Perla95046b92013-07-23 15:25:02 +05303074int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3075{
3076 int status;
3077 bool pmac_valid = false;
3078
Joe Perchesc7bf7162015-03-02 19:54:47 -08003079 eth_zero_addr(mac);
Sathya Perla95046b92013-07-23 15:25:02 +05303080
Sathya Perla3175d8c2013-07-23 15:25:03 +05303081 if (BEx_chip(adapter)) {
3082 if (be_physfn(adapter))
3083 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3084 0);
3085 else
3086 status = be_cmd_mac_addr_query(adapter, mac, false,
3087 adapter->if_handle, 0);
3088 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303089 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303090 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303091 }
3092
Sathya Perla95046b92013-07-23 15:25:02 +05303093 return status;
3094}
3095
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003096/* Uses synchronous MCCQ */
3097int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3098 u8 mac_count, u32 domain)
3099{
3100 struct be_mcc_wrb *wrb;
3101 struct be_cmd_req_set_mac_list *req;
3102 int status;
3103 struct be_dma_mem cmd;
3104
3105 memset(&cmd, 0, sizeof(struct be_dma_mem));
3106 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3107 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303108 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003109 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003110 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003111
3112 spin_lock_bh(&adapter->mcc_lock);
3113
3114 wrb = wrb_from_mccq(adapter);
3115 if (!wrb) {
3116 status = -EBUSY;
3117 goto err;
3118 }
3119
3120 req = cmd.va;
3121 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303122 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3123 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003124
3125 req->hdr.domain = domain;
3126 req->mac_count = mac_count;
3127 if (mac_count)
3128 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3129
3130 status = be_mcc_notify_wait(adapter);
3131
3132err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303133 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003134 spin_unlock_bh(&adapter->mcc_lock);
3135 return status;
3136}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003137
Sathya Perla3175d8c2013-07-23 15:25:03 +05303138/* Wrapper to delete any active MACs and provision the new mac.
3139 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3140 * current list are active.
3141 */
3142int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3143{
3144 bool active_mac = false;
3145 u8 old_mac[ETH_ALEN];
3146 u32 pmac_id;
3147 int status;
3148
3149 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303150 &pmac_id, if_id, dom);
3151
Sathya Perla3175d8c2013-07-23 15:25:03 +05303152 if (!status && active_mac)
3153 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3154
3155 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3156}
3157
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003158int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003159 u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003160{
3161 struct be_mcc_wrb *wrb;
3162 struct be_cmd_req_set_hsw_config *req;
3163 void *ctxt;
3164 int status;
3165
3166 spin_lock_bh(&adapter->mcc_lock);
3167
3168 wrb = wrb_from_mccq(adapter);
3169 if (!wrb) {
3170 status = -EBUSY;
3171 goto err;
3172 }
3173
3174 req = embedded_payload(wrb);
3175 ctxt = &req->context;
3176
3177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303178 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3179 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003180
3181 req->hdr.domain = domain;
3182 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3183 if (pvid) {
3184 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3185 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3186 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003187 if (!BEx_chip(adapter) && hsw_mode) {
3188 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3189 ctxt, adapter->hba_port_num);
3190 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3191 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3192 ctxt, hsw_mode);
3193 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003194
Kalesh APe7bcbd72015-05-06 05:30:32 -04003195 /* Enable/disable both mac and vlan spoof checking */
3196 if (!BEx_chip(adapter) && spoofchk) {
3197 AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
3198 ctxt, spoofchk);
3199 AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
3200 ctxt, spoofchk);
3201 }
3202
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003203 be_dws_cpu_to_le(req->context, sizeof(req->context));
3204 status = be_mcc_notify_wait(adapter);
3205
3206err:
3207 spin_unlock_bh(&adapter->mcc_lock);
3208 return status;
3209}
3210
3211/* Get Hyper switch config */
3212int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003213 u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003214{
3215 struct be_mcc_wrb *wrb;
3216 struct be_cmd_req_get_hsw_config *req;
3217 void *ctxt;
3218 int status;
3219 u16 vid;
3220
3221 spin_lock_bh(&adapter->mcc_lock);
3222
3223 wrb = wrb_from_mccq(adapter);
3224 if (!wrb) {
3225 status = -EBUSY;
3226 goto err;
3227 }
3228
3229 req = embedded_payload(wrb);
3230 ctxt = &req->context;
3231
3232 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303233 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3234 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003235
3236 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003237 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3238 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003239 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003240
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303241 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003242 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3243 ctxt, adapter->hba_port_num);
3244 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3245 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003246 be_dws_cpu_to_le(req->context, sizeof(req->context));
3247
3248 status = be_mcc_notify_wait(adapter);
3249 if (!status) {
3250 struct be_cmd_resp_get_hsw_config *resp =
3251 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303252
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303253 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003254 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303255 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003256 if (pvid)
3257 *pvid = le16_to_cpu(vid);
3258 if (mode)
3259 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3260 port_fwd_type, &resp->context);
Kalesh APe7bcbd72015-05-06 05:30:32 -04003261 if (spoofchk)
3262 *spoofchk =
3263 AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3264 spoofchk, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003265 }
3266
3267err:
3268 spin_unlock_bh(&adapter->mcc_lock);
3269 return status;
3270}
3271
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003272static bool be_is_wol_excluded(struct be_adapter *adapter)
3273{
3274 struct pci_dev *pdev = adapter->pdev;
3275
Kalesh AP18c57c72015-05-06 05:30:38 -04003276 if (be_virtfn(adapter))
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003277 return true;
3278
3279 switch (pdev->subsystem_device) {
3280 case OC_SUBSYS_DEVICE_ID1:
3281 case OC_SUBSYS_DEVICE_ID2:
3282 case OC_SUBSYS_DEVICE_ID3:
3283 case OC_SUBSYS_DEVICE_ID4:
3284 return true;
3285 default:
3286 return false;
3287 }
3288}
3289
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003290int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3291{
3292 struct be_mcc_wrb *wrb;
3293 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303294 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003295 struct be_dma_mem cmd;
3296
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003297 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3298 CMD_SUBSYSTEM_ETH))
3299 return -EPERM;
3300
Suresh Reddy76a9e082014-01-15 13:23:40 +05303301 if (be_is_wol_excluded(adapter))
3302 return status;
3303
Suresh Reddyd98ef502013-04-25 00:56:55 +00003304 if (mutex_lock_interruptible(&adapter->mbox_lock))
3305 return -1;
3306
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003307 memset(&cmd, 0, sizeof(struct be_dma_mem));
3308 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303309 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003310 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303311 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003312 status = -ENOMEM;
3313 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003314 }
3315
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003316 wrb = wrb_from_mbox(adapter);
3317 if (!wrb) {
3318 status = -EBUSY;
3319 goto err;
3320 }
3321
3322 req = cmd.va;
3323
3324 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3325 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303326 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003327
3328 req->hdr.version = 1;
3329 req->query_options = BE_GET_WOL_CAP;
3330
3331 status = be_mbox_notify_wait(adapter);
3332 if (!status) {
3333 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303334
Kalesh AP504fbf12014-09-19 15:47:00 +05303335 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003336
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003337 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303338 if (adapter->wol_cap & BE_WOL_CAP)
3339 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003340 }
3341err:
3342 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003343 if (cmd.va)
3344 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003345 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003346
3347}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303348
3349int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3350{
3351 struct be_dma_mem extfat_cmd;
3352 struct be_fat_conf_params *cfgs;
3353 int status;
3354 int i, j;
3355
3356 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3357 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3358 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3359 &extfat_cmd.dma);
3360 if (!extfat_cmd.va)
3361 return -ENOMEM;
3362
3363 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3364 if (status)
3365 goto err;
3366
3367 cfgs = (struct be_fat_conf_params *)
3368 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3369 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3370 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303371
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303372 for (j = 0; j < num_modes; j++) {
3373 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3374 cfgs->module[i].trace_lvl[j].dbg_lvl =
3375 cpu_to_le32(level);
3376 }
3377 }
3378
3379 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3380err:
3381 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3382 extfat_cmd.dma);
3383 return status;
3384}
3385
3386int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3387{
3388 struct be_dma_mem extfat_cmd;
3389 struct be_fat_conf_params *cfgs;
3390 int status, j;
3391 int level = 0;
3392
3393 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3394 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3395 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3396 &extfat_cmd.dma);
3397
3398 if (!extfat_cmd.va) {
3399 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3400 __func__);
3401 goto err;
3402 }
3403
3404 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3405 if (!status) {
3406 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3407 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303408
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303409 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3410 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3411 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3412 }
3413 }
3414 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3415 extfat_cmd.dma);
3416err:
3417 return level;
3418}
3419
Somnath Kotur941a77d2012-05-17 22:59:03 +00003420int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3421 struct be_dma_mem *cmd)
3422{
3423 struct be_mcc_wrb *wrb;
3424 struct be_cmd_req_get_ext_fat_caps *req;
3425 int status;
3426
3427 if (mutex_lock_interruptible(&adapter->mbox_lock))
3428 return -1;
3429
3430 wrb = wrb_from_mbox(adapter);
3431 if (!wrb) {
3432 status = -EBUSY;
3433 goto err;
3434 }
3435
3436 req = cmd->va;
3437 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3438 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3439 cmd->size, wrb, cmd);
3440 req->parameter_type = cpu_to_le32(1);
3441
3442 status = be_mbox_notify_wait(adapter);
3443err:
3444 mutex_unlock(&adapter->mbox_lock);
3445 return status;
3446}
3447
3448int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3449 struct be_dma_mem *cmd,
3450 struct be_fat_conf_params *configs)
3451{
3452 struct be_mcc_wrb *wrb;
3453 struct be_cmd_req_set_ext_fat_caps *req;
3454 int status;
3455
3456 spin_lock_bh(&adapter->mcc_lock);
3457
3458 wrb = wrb_from_mccq(adapter);
3459 if (!wrb) {
3460 status = -EBUSY;
3461 goto err;
3462 }
3463
3464 req = cmd->va;
3465 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3466 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3467 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3468 cmd->size, wrb, cmd);
3469
3470 status = be_mcc_notify_wait(adapter);
3471err:
3472 spin_unlock_bh(&adapter->mcc_lock);
3473 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003474}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003475
Vasundhara Volam21252372015-02-06 08:18:42 -05003476int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003477{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003478 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05003479 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003480 int status;
3481
Vasundhara Volam21252372015-02-06 08:18:42 -05003482 if (mutex_lock_interruptible(&adapter->mbox_lock))
3483 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003484
Vasundhara Volam21252372015-02-06 08:18:42 -05003485 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003486 req = embedded_payload(wrb);
3487
3488 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3489 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3490 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05003491 if (!BEx_chip(adapter))
3492 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003493
Vasundhara Volam21252372015-02-06 08:18:42 -05003494 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003495 if (!status) {
3496 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303497
Vasundhara Volam21252372015-02-06 08:18:42 -05003498 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003499 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05003500 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003501 }
Vasundhara Volam21252372015-02-06 08:18:42 -05003502
3503 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003504 return status;
3505}
3506
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303507/* Descriptor type */
3508enum {
3509 FUNC_DESC = 1,
3510 VFT_DESC = 2
3511};
3512
3513static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3514 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003515{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303516 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303517 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003518 int i;
3519
3520 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303521 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303522 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3523 nic = (struct be_nic_res_desc *)hdr;
3524 if (desc_type == FUNC_DESC ||
3525 (desc_type == VFT_DESC &&
3526 nic->flags & (1 << VFT_SHIFT)))
3527 return nic;
3528 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003529
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303530 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3531 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003532 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303533 return NULL;
3534}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003535
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303536static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3537{
3538 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3539}
3540
3541static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3542{
3543 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3544}
3545
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303546static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3547 u32 desc_count)
3548{
3549 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3550 struct be_pcie_res_desc *pcie;
3551 int i;
3552
3553 for (i = 0; i < desc_count; i++) {
3554 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3555 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3556 pcie = (struct be_pcie_res_desc *)hdr;
3557 if (pcie->pf_num == devfn)
3558 return pcie;
3559 }
3560
3561 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3562 hdr = (void *)hdr + hdr->desc_len;
3563 }
Wei Yang950e2952013-05-22 15:58:22 +00003564 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003565}
3566
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303567static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3568{
3569 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3570 int i;
3571
3572 for (i = 0; i < desc_count; i++) {
3573 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3574 return (struct be_port_res_desc *)hdr;
3575
3576 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3577 hdr = (void *)hdr + hdr->desc_len;
3578 }
3579 return NULL;
3580}
3581
Sathya Perla92bf14a2013-08-27 16:57:32 +05303582static void be_copy_nic_desc(struct be_resources *res,
3583 struct be_nic_res_desc *desc)
3584{
3585 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3586 res->max_vlans = le16_to_cpu(desc->vlan_count);
3587 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3588 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3589 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3590 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3591 res->max_evt_qs = le16_to_cpu(desc->eq_count);
Vasundhara Volamf2858732015-03-04 00:44:33 -05003592 res->max_cq_count = le16_to_cpu(desc->cq_count);
3593 res->max_iface_count = le16_to_cpu(desc->iface_count);
3594 res->max_mcc_count = le16_to_cpu(desc->mcc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303595 /* Clear flags that driver is not interested in */
3596 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3597 BE_IF_CAP_FLAGS_WANT;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303598}
3599
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003600/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303601int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003602{
3603 struct be_mcc_wrb *wrb;
3604 struct be_cmd_req_get_func_config *req;
3605 int status;
3606 struct be_dma_mem cmd;
3607
Suresh Reddyd98ef502013-04-25 00:56:55 +00003608 if (mutex_lock_interruptible(&adapter->mbox_lock))
3609 return -1;
3610
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003611 memset(&cmd, 0, sizeof(struct be_dma_mem));
3612 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303613 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003614 if (!cmd.va) {
3615 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003616 status = -ENOMEM;
3617 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003618 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003619
3620 wrb = wrb_from_mbox(adapter);
3621 if (!wrb) {
3622 status = -EBUSY;
3623 goto err;
3624 }
3625
3626 req = cmd.va;
3627
3628 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3629 OPCODE_COMMON_GET_FUNC_CONFIG,
3630 cmd.size, wrb, &cmd);
3631
Kalesh AP28710c52013-04-28 22:21:13 +00003632 if (skyhawk_chip(adapter))
3633 req->hdr.version = 1;
3634
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003635 status = be_mbox_notify_wait(adapter);
3636 if (!status) {
3637 struct be_cmd_resp_get_func_config *resp = cmd.va;
3638 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303639 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003640
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303641 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003642 if (!desc) {
3643 status = -EINVAL;
3644 goto err;
3645 }
3646
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003647 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303648 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003649 }
3650err:
3651 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003652 if (cmd.va)
3653 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003654 return status;
3655}
3656
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303657/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303658int be_cmd_get_profile_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05003659 struct be_resources *res, u8 query, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003660{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303661 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303662 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303663 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303664 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303665 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303666 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303667 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003668 struct be_dma_mem cmd;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003669 u16 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003670 int status;
3671
3672 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303673 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3674 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3675 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003676 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003677
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303678 req = cmd.va;
3679 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3680 OPCODE_COMMON_GET_PROFILE_CONFIG,
3681 cmd.size, &wrb, &cmd);
3682
3683 req->hdr.domain = domain;
3684 if (!lancer_chip(adapter))
3685 req->hdr.version = 1;
3686 req->type = ACTIVE_PROFILE_TYPE;
3687
Vasundhara Volamf2858732015-03-04 00:44:33 -05003688 /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
3689 * descriptors with all bits set to "1" for the fields which can be
3690 * modified using SET_PROFILE_CONFIG cmd.
3691 */
3692 if (query == RESOURCE_MODIFIABLE)
3693 req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
3694
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303695 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303696 if (status)
3697 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003698
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303699 resp = cmd.va;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003700 desc_count = le16_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003701
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303702 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3703 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303704 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303705 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303706
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303707 port = be_get_port_desc(resp->func_param, desc_count);
3708 if (port)
3709 adapter->mc_type = port->mc_type;
3710
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303711 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303712 if (nic)
3713 be_copy_nic_desc(res, nic);
3714
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303715 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3716 if (vf_res)
3717 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003718err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003719 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303720 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003721 return status;
3722}
3723
Vasundhara Volambec84e62014-06-30 13:01:32 +05303724/* Will use MBOX only if MCCQ has not been created */
3725static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3726 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003727{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003728 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303729 struct be_mcc_wrb wrb = {0};
3730 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003731 int status;
3732
Vasundhara Volambec84e62014-06-30 13:01:32 +05303733 memset(&cmd, 0, sizeof(struct be_dma_mem));
3734 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3735 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3736 if (!cmd.va)
3737 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003738
Vasundhara Volambec84e62014-06-30 13:01:32 +05303739 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003740 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303741 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3742 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303743 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003744 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303745 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303746 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003747
Vasundhara Volambec84e62014-06-30 13:01:32 +05303748 status = be_cmd_notify_wait(adapter, &wrb);
3749
3750 if (cmd.va)
3751 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003752 return status;
3753}
3754
Sathya Perlaa4018012014-03-27 10:46:18 +05303755/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303756static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303757{
3758 memset(nic, 0, sizeof(*nic));
3759 nic->unicast_mac_count = 0xFFFF;
3760 nic->mcc_count = 0xFFFF;
3761 nic->vlan_count = 0xFFFF;
3762 nic->mcast_mac_count = 0xFFFF;
3763 nic->txq_count = 0xFFFF;
3764 nic->rq_count = 0xFFFF;
3765 nic->rssq_count = 0xFFFF;
3766 nic->lro_count = 0xFFFF;
3767 nic->cq_count = 0xFFFF;
3768 nic->toe_conn_count = 0xFFFF;
3769 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303770 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303771 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303772 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303773 nic->acpi_params = 0xFF;
3774 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303775 nic->tunnel_iface_count = 0xFFFF;
3776 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303777 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303778 nic->bw_max = 0xFFFFFFFF;
3779}
3780
Vasundhara Volambec84e62014-06-30 13:01:32 +05303781/* Mark all fields invalid */
3782static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3783{
3784 memset(pcie, 0, sizeof(*pcie));
3785 pcie->sriov_state = 0xFF;
3786 pcie->pf_state = 0xFF;
3787 pcie->pf_type = 0xFF;
3788 pcie->num_vfs = 0xFFFF;
3789}
3790
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303791int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3792 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303793{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303794 struct be_nic_res_desc nic_desc;
3795 u32 bw_percent;
3796 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303797
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303798 if (BE3_chip(adapter))
3799 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3800
3801 be_reset_nic_desc(&nic_desc);
3802 nic_desc.pf_num = adapter->pf_number;
3803 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003804 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303805 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303806 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3807 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3808 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3809 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303810 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303811 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303812 version = 1;
3813 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3814 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3815 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3816 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3817 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303818 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303819
3820 return be_cmd_set_profile_config(adapter, &nic_desc,
3821 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303822 1, version, domain);
3823}
3824
Vasundhara Volamf2858732015-03-04 00:44:33 -05003825static void be_fill_vf_res_template(struct be_adapter *adapter,
3826 struct be_resources pool_res,
3827 u16 num_vfs, u16 num_vf_qs,
3828 struct be_nic_res_desc *nic_vft)
3829{
3830 u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
3831 struct be_resources res_mod = {0};
3832
3833 /* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
3834 * which are modifiable using SET_PROFILE_CONFIG cmd.
3835 */
3836 be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);
3837
3838 /* If RSS IFACE capability flags are modifiable for a VF, set the
3839 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
3840 * more than 1 RSSQ is available for a VF.
3841 * Otherwise, provision only 1 queue pair for VF.
3842 */
3843 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3844 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
3845 if (num_vf_qs > 1) {
3846 vf_if_cap_flags |= BE_IF_FLAGS_RSS;
3847 if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
3848 vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
3849 } else {
3850 vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
3851 BE_IF_FLAGS_DEFQ_RSS);
3852 }
3853
3854 nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
3855 } else {
3856 num_vf_qs = 1;
3857 }
3858
3859 nic_vft->rq_count = cpu_to_le16(num_vf_qs);
3860 nic_vft->txq_count = cpu_to_le16(num_vf_qs);
3861 nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
3862 nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
3863 (num_vfs + 1));
3864
3865 /* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
3866 * among the PF and it's VFs, if the fields are changeable
3867 */
3868 if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
3869 nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
3870 (num_vfs + 1));
3871
3872 if (res_mod.max_vlans == FIELD_MODIFIABLE)
3873 nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
3874 (num_vfs + 1));
3875
3876 if (res_mod.max_iface_count == FIELD_MODIFIABLE)
3877 nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
3878 (num_vfs + 1));
3879
3880 if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
3881 nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
3882 (num_vfs + 1));
3883}
3884
Vasundhara Volambec84e62014-06-30 13:01:32 +05303885int be_cmd_set_sriov_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05003886 struct be_resources pool_res, u16 num_vfs,
3887 u16 num_vf_qs)
Vasundhara Volambec84e62014-06-30 13:01:32 +05303888{
3889 struct {
3890 struct be_pcie_res_desc pcie;
3891 struct be_nic_res_desc nic_vft;
3892 } __packed desc;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303893
Vasundhara Volambec84e62014-06-30 13:01:32 +05303894 /* PF PCIE descriptor */
3895 be_reset_pcie_desc(&desc.pcie);
3896 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3897 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003898 desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303899 desc.pcie.pf_num = adapter->pdev->devfn;
3900 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3901 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3902
3903 /* VF NIC Template descriptor */
3904 be_reset_nic_desc(&desc.nic_vft);
3905 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3906 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003907 desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303908 desc.nic_vft.pf_num = adapter->pdev->devfn;
3909 desc.nic_vft.vf_num = 0;
3910
Vasundhara Volamf2858732015-03-04 00:44:33 -05003911 be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
3912 &desc.nic_vft);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303913
3914 return be_cmd_set_profile_config(adapter, &desc,
3915 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303916}
3917
3918int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3919{
3920 struct be_mcc_wrb *wrb;
3921 struct be_cmd_req_manage_iface_filters *req;
3922 int status;
3923
3924 if (iface == 0xFFFFFFFF)
3925 return -1;
3926
3927 spin_lock_bh(&adapter->mcc_lock);
3928
3929 wrb = wrb_from_mccq(adapter);
3930 if (!wrb) {
3931 status = -EBUSY;
3932 goto err;
3933 }
3934 req = embedded_payload(wrb);
3935
3936 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3937 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3938 wrb, NULL);
3939 req->op = op;
3940 req->target_iface_id = cpu_to_le32(iface);
3941
3942 status = be_mcc_notify_wait(adapter);
3943err:
3944 spin_unlock_bh(&adapter->mcc_lock);
3945 return status;
3946}
3947
3948int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3949{
3950 struct be_port_res_desc port_desc;
3951
3952 memset(&port_desc, 0, sizeof(port_desc));
3953 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3954 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3955 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3956 port_desc.link_num = adapter->hba_port_num;
3957 if (port) {
3958 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3959 (1 << RCVID_SHIFT);
3960 port_desc.nv_port = swab16(port);
3961 } else {
3962 port_desc.nv_flags = NV_TYPE_DISABLED;
3963 port_desc.nv_port = 0;
3964 }
3965
3966 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303967 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303968}
3969
Sathya Perla4c876612013-02-03 20:30:11 +00003970int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3971 int vf_num)
3972{
3973 struct be_mcc_wrb *wrb;
3974 struct be_cmd_req_get_iface_list *req;
3975 struct be_cmd_resp_get_iface_list *resp;
3976 int status;
3977
3978 spin_lock_bh(&adapter->mcc_lock);
3979
3980 wrb = wrb_from_mccq(adapter);
3981 if (!wrb) {
3982 status = -EBUSY;
3983 goto err;
3984 }
3985 req = embedded_payload(wrb);
3986
3987 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3988 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3989 wrb, NULL);
3990 req->hdr.domain = vf_num + 1;
3991
3992 status = be_mcc_notify_wait(adapter);
3993 if (!status) {
3994 resp = (struct be_cmd_resp_get_iface_list *)req;
3995 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3996 }
3997
3998err:
3999 spin_unlock_bh(&adapter->mcc_lock);
4000 return status;
4001}
4002
Somnath Kotur5c510812013-05-30 02:52:23 +00004003static int lancer_wait_idle(struct be_adapter *adapter)
4004{
4005#define SLIPORT_IDLE_TIMEOUT 30
4006 u32 reg_val;
4007 int status = 0, i;
4008
4009 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4010 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4011 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4012 break;
4013
4014 ssleep(1);
4015 }
4016
4017 if (i == SLIPORT_IDLE_TIMEOUT)
4018 status = -1;
4019
4020 return status;
4021}
4022
4023int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4024{
4025 int status = 0;
4026
4027 status = lancer_wait_idle(adapter);
4028 if (status)
4029 return status;
4030
4031 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4032
4033 return status;
4034}
4035
4036/* Routine to check whether dump image is present or not */
4037bool dump_present(struct be_adapter *adapter)
4038{
4039 u32 sliport_status = 0;
4040
4041 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4042 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4043}
4044
4045int lancer_initiate_dump(struct be_adapter *adapter)
4046{
Kalesh APf0613382014-08-01 17:47:32 +05304047 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004048 int status;
4049
Kalesh APf0613382014-08-01 17:47:32 +05304050 if (dump_present(adapter)) {
4051 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4052 return -EEXIST;
4053 }
4054
Somnath Kotur5c510812013-05-30 02:52:23 +00004055 /* give firmware reset and diagnostic dump */
4056 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4057 PHYSDEV_CONTROL_DD_MASK);
4058 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304059 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004060 return status;
4061 }
4062
4063 status = lancer_wait_idle(adapter);
4064 if (status)
4065 return status;
4066
4067 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304068 dev_err(dev, "FW dump not generated\n");
4069 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004070 }
4071
4072 return 0;
4073}
4074
Kalesh APf0613382014-08-01 17:47:32 +05304075int lancer_delete_dump(struct be_adapter *adapter)
4076{
4077 int status;
4078
4079 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4080 return be_cmd_status(status);
4081}
4082
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004083/* Uses sync mcc */
4084int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4085{
4086 struct be_mcc_wrb *wrb;
4087 struct be_cmd_enable_disable_vf *req;
4088 int status;
4089
Vasundhara Volam05998632013-10-01 15:59:59 +05304090 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004091 return 0;
4092
4093 spin_lock_bh(&adapter->mcc_lock);
4094
4095 wrb = wrb_from_mccq(adapter);
4096 if (!wrb) {
4097 status = -EBUSY;
4098 goto err;
4099 }
4100
4101 req = embedded_payload(wrb);
4102
4103 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4104 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4105 wrb, NULL);
4106
4107 req->hdr.domain = domain;
4108 req->enable = 1;
4109 status = be_mcc_notify_wait(adapter);
4110err:
4111 spin_unlock_bh(&adapter->mcc_lock);
4112 return status;
4113}
4114
Somnath Kotur68c45a22013-03-14 02:42:07 +00004115int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4116{
4117 struct be_mcc_wrb *wrb;
4118 struct be_cmd_req_intr_set *req;
4119 int status;
4120
4121 if (mutex_lock_interruptible(&adapter->mbox_lock))
4122 return -1;
4123
4124 wrb = wrb_from_mbox(adapter);
4125
4126 req = embedded_payload(wrb);
4127
4128 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4129 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4130 wrb, NULL);
4131
4132 req->intr_enabled = intr_enable;
4133
4134 status = be_mbox_notify_wait(adapter);
4135
4136 mutex_unlock(&adapter->mbox_lock);
4137 return status;
4138}
4139
Vasundhara Volam542963b2014-01-15 13:23:33 +05304140/* Uses MBOX */
4141int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4142{
4143 struct be_cmd_req_get_active_profile *req;
4144 struct be_mcc_wrb *wrb;
4145 int status;
4146
4147 if (mutex_lock_interruptible(&adapter->mbox_lock))
4148 return -1;
4149
4150 wrb = wrb_from_mbox(adapter);
4151 if (!wrb) {
4152 status = -EBUSY;
4153 goto err;
4154 }
4155
4156 req = embedded_payload(wrb);
4157
4158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4159 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4160 wrb, NULL);
4161
4162 status = be_mbox_notify_wait(adapter);
4163 if (!status) {
4164 struct be_cmd_resp_get_active_profile *resp =
4165 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304166
Vasundhara Volam542963b2014-01-15 13:23:33 +05304167 *profile_id = le16_to_cpu(resp->active_profile_id);
4168 }
4169
4170err:
4171 mutex_unlock(&adapter->mbox_lock);
4172 return status;
4173}
4174
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304175int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4176 int link_state, u8 domain)
4177{
4178 struct be_mcc_wrb *wrb;
4179 struct be_cmd_req_set_ll_link *req;
4180 int status;
4181
4182 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004183 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304184
4185 spin_lock_bh(&adapter->mcc_lock);
4186
4187 wrb = wrb_from_mccq(adapter);
4188 if (!wrb) {
4189 status = -EBUSY;
4190 goto err;
4191 }
4192
4193 req = embedded_payload(wrb);
4194
4195 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4196 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4197 sizeof(*req), wrb, NULL);
4198
4199 req->hdr.version = 1;
4200 req->hdr.domain = domain;
4201
4202 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4203 req->link_config |= 1;
4204
4205 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4206 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4207
4208 status = be_mcc_notify_wait(adapter);
4209err:
4210 spin_unlock_bh(&adapter->mcc_lock);
4211 return status;
4212}
4213
Parav Pandit6a4ab662012-03-26 14:27:12 +00004214int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304215 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004216{
4217 struct be_adapter *adapter = netdev_priv(netdev_handle);
4218 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304219 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004220 struct be_cmd_req_hdr *req;
4221 struct be_cmd_resp_hdr *resp;
4222 int status;
4223
4224 spin_lock_bh(&adapter->mcc_lock);
4225
4226 wrb = wrb_from_mccq(adapter);
4227 if (!wrb) {
4228 status = -EBUSY;
4229 goto err;
4230 }
4231 req = embedded_payload(wrb);
4232 resp = embedded_payload(wrb);
4233
4234 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4235 hdr->opcode, wrb_payload_size, wrb, NULL);
4236 memcpy(req, wrb_payload, wrb_payload_size);
4237 be_dws_cpu_to_le(req, wrb_payload_size);
4238
4239 status = be_mcc_notify_wait(adapter);
4240 if (cmd_status)
4241 *cmd_status = (status & 0xffff);
4242 if (ext_status)
4243 *ext_status = 0;
4244 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4245 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4246err:
4247 spin_unlock_bh(&adapter->mcc_lock);
4248 return status;
4249}
4250EXPORT_SYMBOL(be_roce_mcc_cmd);