blob: 5e6d4fe2f4efb890a9ad18078bdc903ab5ac7694 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
Jose Abreu4dbbe8d2018-05-04 10:01:38 +010048#include <net/pkt_cls.h>
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000049#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000050#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080051#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070052#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080053#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010054#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020057#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070062module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070066module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070070module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071MODULE_PARM_DESC(phyaddr, "Physical device address");
72
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010073#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010074#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070077module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070078MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070081module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070082MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070086module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070091module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700102module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Pavel Machek22d3efe2016-11-28 12:55:59 +0100106/* By default the driver will use the ring mode to manage tx and rx descriptors,
107 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108 */
109static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700110module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100144 * stmmac_disable_all_queues - Disable all queues
145 * @priv: driver private structure
146 */
147static void stmmac_disable_all_queues(struct stmmac_priv *priv)
148{
149 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
150 u32 queue;
151
152 for (queue = 0; queue < rx_queues_cnt; queue++) {
153 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
154
155 napi_disable(&rx_q->napi);
156 }
157}
158
159/**
160 * stmmac_enable_all_queues - Enable all queues
161 * @priv: driver private structure
162 */
163static void stmmac_enable_all_queues(struct stmmac_priv *priv)
164{
165 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
166 u32 queue;
167
168 for (queue = 0; queue < rx_queues_cnt; queue++) {
169 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
170
171 napi_enable(&rx_q->napi);
172 }
173}
174
175/**
176 * stmmac_stop_all_queues - Stop all queues
177 * @priv: driver private structure
178 */
179static void stmmac_stop_all_queues(struct stmmac_priv *priv)
180{
181 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
182 u32 queue;
183
184 for (queue = 0; queue < tx_queues_cnt; queue++)
185 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
186}
187
188/**
189 * stmmac_start_all_queues - Start all queues
190 * @priv: driver private structure
191 */
192static void stmmac_start_all_queues(struct stmmac_priv *priv)
193{
194 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
195 u32 queue;
196
197 for (queue = 0; queue < tx_queues_cnt; queue++)
198 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
199}
200
Jose Abreu34877a12018-03-29 10:40:18 +0100201static void stmmac_service_event_schedule(struct stmmac_priv *priv)
202{
203 if (!test_bit(STMMAC_DOWN, &priv->state) &&
204 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
205 queue_work(priv->wq, &priv->service_task);
206}
207
208static void stmmac_global_err(struct stmmac_priv *priv)
209{
210 netif_carrier_off(priv->dev);
211 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
212 stmmac_service_event_schedule(priv);
213}
214
Joao Pintoc22a3f42017-04-06 09:49:11 +0100215/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * stmmac_clk_csr_set - dynamically set the MDC clock
217 * @priv: driver private structure
218 * Description: this is to dynamically set the MDC clock according to the csr
219 * clock input.
220 * Note:
221 * If a specific clk_csr value is passed from the platform
222 * this means that the CSR Clock Range selection cannot be
223 * changed at run-time and it is fixed (as reported in the driver
224 * documentation). Viceversa the driver will try to set the MDC
225 * clock dynamically according to the actual clock input.
226 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000227static void stmmac_clk_csr_set(struct stmmac_priv *priv)
228{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000229 u32 clk_rate;
230
jpintof573c0b2017-01-09 12:35:09 +0000231 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000232
233 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234 * for all other cases except for the below mentioned ones.
235 * For values higher than the IEEE 802.3 specified frequency
236 * we can not estimate the proper divider as it is not known
237 * the frequency of clk_csr_i. So we do not change the default
238 * divider.
239 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000240 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
241 if (clk_rate < CSR_F_35M)
242 priv->clk_csr = STMMAC_CSR_20_35M;
243 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
244 priv->clk_csr = STMMAC_CSR_35_60M;
245 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
246 priv->clk_csr = STMMAC_CSR_60_100M;
247 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
248 priv->clk_csr = STMMAC_CSR_100_150M;
249 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
250 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800251 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000252 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200254
255 if (priv->plat->has_sun8i) {
256 if (clk_rate > 160000000)
257 priv->clk_csr = 0x03;
258 else if (clk_rate > 80000000)
259 priv->clk_csr = 0x02;
260 else if (clk_rate > 40000000)
261 priv->clk_csr = 0x01;
262 else
263 priv->clk_csr = 0;
264 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000265}
266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700267static void print_pkt(unsigned char *buf, int len)
268{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200269 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
270 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700272
Joao Pintoce736782017-04-06 09:49:10 +0100273static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274{
Joao Pintoce736782017-04-06 09:49:10 +0100275 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100276 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100277
Joao Pintoce736782017-04-06 09:49:10 +0100278 if (tx_q->dirty_tx > tx_q->cur_tx)
279 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100280 else
Joao Pintoce736782017-04-06 09:49:10 +0100281 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282
283 return avail;
284}
285
Joao Pinto54139cf2017-04-06 09:49:09 +0100286/**
287 * stmmac_rx_dirty - Get RX queue dirty
288 * @priv: driver private structure
289 * @queue: RX queue index
290 */
291static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100292{
Joao Pinto54139cf2017-04-06 09:49:09 +0100293 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100294 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100295
Joao Pinto54139cf2017-04-06 09:49:09 +0100296 if (rx_q->dirty_rx <= rx_q->cur_rx)
297 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100298 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100299 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100300
301 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700302}
303
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000304/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100305 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000306 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100307 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000309 */
310static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
311{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200312 struct net_device *ndev = priv->dev;
313 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000314
315 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000316 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000317}
318
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100320 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000321 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100322 * Description: this function is to verify and enter in LPI mode in case of
323 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000324 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
326{
Joao Pintoce736782017-04-06 09:49:10 +0100327 u32 tx_cnt = priv->plat->tx_queues_to_use;
328 u32 queue;
329
330 /* check if all TX queues have the work finished */
331 for (queue = 0; queue < tx_cnt; queue++) {
332 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
333
334 if (tx_q->dirty_tx != tx_q->cur_tx)
335 return; /* still unfinished work */
336 }
337
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100339 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100340 stmmac_set_eee_mode(priv, priv->hw,
341 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000342}
343
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100345 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000346 * @priv: driver private structure
347 * Description: this function is to exit and disable EEE in case of
348 * LPI state is true. This is called by the xmit.
349 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350void stmmac_disable_eee_mode(struct stmmac_priv *priv)
351{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100352 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 del_timer_sync(&priv->eee_ctrl_timer);
354 priv->tx_path_in_lpi_mode = false;
355}
356
357/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100358 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * @arg : data hook
360 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000361 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000362 * then MAC Transmitter can be moved to LPI state.
363 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700364static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000365{
Kees Cooke99e88a2017-10-16 14:43:17 -0700366 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367
368 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200369 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370}
371
372/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100373 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000374 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000375 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100376 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
377 * can also manage EEE, this function enable the LPI state and start related
378 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000379 */
380bool stmmac_eee_init(struct stmmac_priv *priv)
381{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200382 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100383 int interface = priv->plat->interface;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Thierry Reding29555fa2018-05-24 16:09:07 +0200410 mutex_lock(&priv->lock);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Thierry Reding29555fa2018-05-24 16:09:07 +0200418 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Thierry Reding29555fa2018-05-24 16:09:07 +0200422 mutex_lock(&priv->lock);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Thierry Reding29555fa2018-05-24 16:09:07 +0200437 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100710 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100716 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100719 stmmac_config_sub_second_increment(priv,
720 priv->ptpaddr, priv->plat->clk_ptp_rate,
721 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
Jose Abreu9a8a02c2018-05-31 18:01:27 +0100724 /* Store sub second increment and flags for later use */
725 priv->sub_second_inc = sec_inc;
726 priv->systime_flags = value;
727
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 /* calculate default added value:
729 * formula is :
730 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800731 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732 */
Phil Reid19d857c2015-12-14 11:32:01 +0800733 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000734 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100735 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000736
737 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200738 ktime_get_real_ts64(&now);
739
740 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100741 stmmac_init_systime(priv, priv->ptpaddr,
742 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000743 }
744
745 return copy_to_user(ifr->ifr_data, &config,
746 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
747}
748
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000749/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100750 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000751 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100752 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000753 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100754 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000755 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000756static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000757{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000758 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
759 return -EOPNOTSUPP;
760
Vince Bridgers7cd01392013-12-20 11:19:34 -0600761 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200762 /* Check if adv_ts can be enabled for dwmac 4.x core */
763 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
764 priv->adv_ts = 1;
765 /* Dwmac 3.x core with extend_desc can support adv_ts */
766 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600767 priv->adv_ts = 1;
768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->dma_cap.time_stamp)
770 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600771
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200772 if (priv->adv_ts)
773 netdev_info(priv->dev,
774 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000775
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000776 priv->hwts_tx_en = 0;
777 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000778
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200779 stmmac_ptp_register(priv);
780
781 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000782}
783
784static void stmmac_release_ptp(struct stmmac_priv *priv)
785{
jpintof573c0b2017-01-09 12:35:09 +0000786 if (priv->plat->clk_ptp_ref)
787 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000788 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000789}
790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791/**
Joao Pinto29feff32017-03-10 18:24:56 +0000792 * stmmac_mac_flow_ctrl - Configure flow control in all queues
793 * @priv: driver private structure
794 * Description: It is used for configuring the flow control in all queues
795 */
796static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
797{
798 u32 tx_cnt = priv->plat->tx_queues_to_use;
799
Jose Abreuc10d4c82018-04-16 16:08:14 +0100800 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
801 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000802}
803
804/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100805 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700806 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100807 * Description: this is the helper called by the physical abstraction layer
808 * drivers to communicate the phy link status. According the speed and duplex
809 * this driver can invoke registered glue-logic as well.
810 * It also invoke the eee initialization because it could happen when switch
811 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700812 */
813static void stmmac_adjust_link(struct net_device *dev)
814{
815 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200816 struct phy_device *phydev = dev->phydev;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200817 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100819 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 return;
821
Thierry Reding29555fa2018-05-24 16:09:07 +0200822 mutex_lock(&priv->lock);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000823
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000825 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826
827 /* Now we make sure that we can be in full duplex mode.
828 * If not, we operate in half-duplex mode. */
829 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200830 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200831 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000834 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835 priv->oldduplex = phydev->duplex;
836 }
837 /* Flow Control operation */
838 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000839 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840
841 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200842 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200843 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200845 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200846 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200848 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200849 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100850 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200851 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200852 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853 break;
854 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100855 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100856 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100857 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 break;
859 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100860 if (phydev->speed != SPEED_UNKNOWN)
861 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700862 priv->speed = phydev->speed;
863 }
864
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000865 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866
867 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200868 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200869 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700870 }
871 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200872 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200873 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100874 priv->speed = SPEED_UNKNOWN;
875 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700876 }
877
878 if (new_state && netif_msg_link(priv))
879 phy_print_status(phydev);
880
Thierry Reding29555fa2018-05-24 16:09:07 +0200881 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100882
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200883 if (phydev->is_pseudo_fixed_link)
884 /* Stop PHY layer to call the hook to adjust the link in case
885 * of a switch is attached to the stmmac driver.
886 */
887 phydev->irq = PHY_IGNORE_INTERRUPT;
888 else
889 /* At this stage, init the EEE if supported.
890 * Never called in case of fixed_link.
891 */
892 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700893}
894
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100896 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000897 * @priv: driver private structure
898 * Description: this is to verify if the HW supports the PCS.
899 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
900 * configured for the TBI, RTBI, or SGMII PHY interface.
901 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000902static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
903{
904 int interface = priv->plat->interface;
905
906 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900907 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
909 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
910 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100911 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200912 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900913 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100914 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200915 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000916 }
917 }
918}
919
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700920/**
921 * stmmac_init_phy - PHY initialization
922 * @dev: net device structure
923 * Description: it initializes the driver's PHY state, and attaches the PHY
924 * to the mac driver.
925 * Return value:
926 * 0 on success
927 */
928static int stmmac_init_phy(struct net_device *dev)
929{
930 struct stmmac_priv *priv = netdev_priv(dev);
931 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000932 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000933 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000934 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000935 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200936 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100937 priv->speed = SPEED_UNKNOWN;
938 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700939
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700940 if (priv->plat->phy_node) {
941 phydev = of_phy_connect(dev, priv->plat->phy_node,
942 &stmmac_adjust_link, 0, interface);
943 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200944 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
945 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000946
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700947 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
948 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100949 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100950 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700951
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700952 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
953 interface);
954 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700955
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100957 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300958 if (!phydev)
959 return -ENODEV;
960
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700961 return PTR_ERR(phydev);
962 }
963
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000964 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000965 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000966 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200967 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000968 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
969 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000970
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700971 /*
972 * Broken HW is sometimes missing the pull-up resistor on the
973 * MDIO line, which results in reads to non-existent devices returning
974 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
975 * device as well.
976 * Note: phydev->phy_id is the result of reading the UID PHY registers.
977 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700978 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700979 phy_disconnect(phydev);
980 return -ENODEV;
981 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100982
Florian Fainellic51e4242016-11-13 17:50:35 -0800983 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
984 * subsequent PHY polling, make sure we force a link transition if
985 * we have a UP/DOWN/UP transition
986 */
987 if (phydev->is_pseudo_fixed_link)
988 phydev->irq = PHY_POLL;
989
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100990 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700991 return 0;
992}
993
Joao Pinto71fedb02017-04-06 09:49:08 +0100994static void stmmac_display_rx_rings(struct stmmac_priv *priv)
995{
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100999
Joao Pinto54139cf2017-04-06 09:49:09 +01001000 /* Display RX rings */
1001 for (queue = 0; queue < rx_cnt; queue++) {
1002 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001003
Joao Pinto54139cf2017-04-06 09:49:09 +01001004 pr_info("\tRX Queue %u rings\n", queue);
1005
1006 if (priv->extend_desc)
1007 head_rx = (void *)rx_q->dma_erx;
1008 else
1009 head_rx = (void *)rx_q->dma_rx;
1010
1011 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001012 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001013 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001014}
1015
1016static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1017{
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001020 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001021
Joao Pintoce736782017-04-06 09:49:10 +01001022 /* Display TX rings */
1023 for (queue = 0; queue < tx_cnt; queue++) {
1024 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001025
Joao Pintoce736782017-04-06 09:49:10 +01001026 pr_info("\tTX Queue %d rings\n", queue);
1027
1028 if (priv->extend_desc)
1029 head_tx = (void *)tx_q->dma_etx;
1030 else
1031 head_tx = (void *)tx_q->dma_tx;
1032
Jose Abreu42de0472018-04-16 16:08:12 +01001033 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001034 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001035}
1036
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001037static void stmmac_display_rings(struct stmmac_priv *priv)
1038{
Joao Pinto71fedb02017-04-06 09:49:08 +01001039 /* Display RX ring */
1040 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001041
Joao Pinto71fedb02017-04-06 09:49:08 +01001042 /* Display TX ring */
1043 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001044}
1045
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001046static int stmmac_set_bfsize(int mtu, int bufsize)
1047{
1048 int ret = bufsize;
1049
1050 if (mtu >= BUF_SIZE_4KiB)
1051 ret = BUF_SIZE_8KiB;
1052 else if (mtu >= BUF_SIZE_2KiB)
1053 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001054 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001055 ret = BUF_SIZE_2KiB;
1056 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001057 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001058
1059 return ret;
1060}
1061
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001063 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001064 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001065 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001066 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001067 * in case of both basic and extended descriptors are used.
1068 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001069static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001070{
Joao Pinto54139cf2017-04-06 09:49:09 +01001071 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001072 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001073
Joao Pinto71fedb02017-04-06 09:49:08 +01001074 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001075 for (i = 0; i < DMA_RX_SIZE; i++)
1076 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001077 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1078 priv->use_riwt, priv->mode,
1079 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001080 else
Jose Abreu42de0472018-04-16 16:08:12 +01001081 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1082 priv->use_riwt, priv->mode,
1083 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001084}
1085
1086/**
1087 * stmmac_clear_tx_descriptors - clear tx descriptors
1088 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001089 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001090 * Description: this function is called to clear the TX descriptors
1091 * in case of both basic and extended descriptors are used.
1092 */
Joao Pintoce736782017-04-06 09:49:10 +01001093static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001094{
Joao Pintoce736782017-04-06 09:49:10 +01001095 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001096 int i;
1097
1098 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001099 for (i = 0; i < DMA_TX_SIZE; i++)
1100 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001101 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1102 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001103 else
Jose Abreu42de0472018-04-16 16:08:12 +01001104 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1105 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106}
1107
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001108/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001109 * stmmac_clear_descriptors - clear descriptors
1110 * @priv: driver private structure
1111 * Description: this function is called to clear the TX and RX descriptors
1112 * in case of both basic and extended descriptors are used.
1113 */
1114static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1115{
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001117 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001118 u32 queue;
1119
Joao Pinto71fedb02017-04-06 09:49:08 +01001120 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001121 for (queue = 0; queue < rx_queue_cnt; queue++)
1122 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001123
1124 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001125 for (queue = 0; queue < tx_queue_cnt; queue++)
1126 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001127}
1128
1129/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001130 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1131 * @priv: driver private structure
1132 * @p: descriptor pointer
1133 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001134 * @flags: gfp flag
1135 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001136 * Description: this function is called to allocate a receive buffer, perform
1137 * the DMA mapping and init the descriptor.
1138 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141{
Joao Pinto54139cf2017-04-06 09:49:09 +01001142 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001143 struct sk_buff *skb;
1144
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301145 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001146 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001147 netdev_err(priv->dev,
1148 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001149 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001150 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001151 rx_q->rx_skbuff[i] = skb;
1152 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001153 priv->dma_buf_sz,
1154 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001155 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001156 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001157 dev_kfree_skb_any(skb);
1158 return -EINVAL;
1159 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001160
Jose Abreu68441712018-05-18 14:56:00 +01001161 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001162
Jose Abreu2c520b12018-04-16 16:08:16 +01001163 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1164 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001165
1166 return 0;
1167}
1168
Joao Pinto71fedb02017-04-06 09:49:08 +01001169/**
1170 * stmmac_free_rx_buffer - free RX dma buffers
1171 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001172 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001173 * @i: buffer index.
1174 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001175static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001176{
Joao Pinto54139cf2017-04-06 09:49:09 +01001177 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1178
1179 if (rx_q->rx_skbuff[i]) {
1180 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001181 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001182 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001183 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001184 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001185}
1186
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001187/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001188 * stmmac_free_tx_buffer - free RX dma buffers
1189 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001190 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001191 * @i: buffer index.
1192 */
Joao Pintoce736782017-04-06 09:49:10 +01001193static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001194{
Joao Pintoce736782017-04-06 09:49:10 +01001195 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1196
1197 if (tx_q->tx_skbuff_dma[i].buf) {
1198 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001199 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001200 tx_q->tx_skbuff_dma[i].buf,
1201 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001202 DMA_TO_DEVICE);
1203 else
1204 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001205 tx_q->tx_skbuff_dma[i].buf,
1206 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001207 DMA_TO_DEVICE);
1208 }
1209
Joao Pintoce736782017-04-06 09:49:10 +01001210 if (tx_q->tx_skbuff[i]) {
1211 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1212 tx_q->tx_skbuff[i] = NULL;
1213 tx_q->tx_skbuff_dma[i].buf = 0;
1214 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001215 }
1216}
1217
1218/**
1219 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001220 * @dev: net device structure
1221 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001222 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001223 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001224 * modes.
1225 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001226static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001227{
1228 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001229 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001230 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001231 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001232 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001233 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001234
Jose Abreu2c520b12018-04-16 16:08:16 +01001235 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1236 if (bfsize < 0)
1237 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001238
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001239 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001240 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001241
Vince Bridgers2618abb2014-01-20 05:39:01 -06001242 priv->dma_buf_sz = bfsize;
1243
Joao Pinto54139cf2017-04-06 09:49:09 +01001244 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001245 netif_dbg(priv, probe, priv->dev,
1246 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1247
Joao Pinto54139cf2017-04-06 09:49:09 +01001248 for (queue = 0; queue < rx_count; queue++) {
1249 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250
Joao Pinto54139cf2017-04-06 09:49:09 +01001251 netif_dbg(priv, probe, priv->dev,
1252 "(%s) dma_rx_phy=0x%08x\n", __func__,
1253 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001254
Joao Pinto54139cf2017-04-06 09:49:09 +01001255 for (i = 0; i < DMA_RX_SIZE; i++) {
1256 struct dma_desc *p;
1257
1258 if (priv->extend_desc)
1259 p = &((rx_q->dma_erx + i)->basic);
1260 else
1261 p = rx_q->dma_rx + i;
1262
1263 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1264 queue);
1265 if (ret)
1266 goto err_init_rx_buffers;
1267
1268 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1269 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1270 (unsigned int)rx_q->rx_skbuff_dma[i]);
1271 }
1272
1273 rx_q->cur_rx = 0;
1274 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1275
1276 stmmac_clear_rx_descriptors(priv, queue);
1277
1278 /* Setup the chained descriptor addresses */
1279 if (priv->mode == STMMAC_CHAIN_MODE) {
1280 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001281 stmmac_mode_init(priv, rx_q->dma_erx,
1282 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001283 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001284 stmmac_mode_init(priv, rx_q->dma_rx,
1285 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001286 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001288
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001289 buf_sz = bfsize;
1290
Joao Pinto54139cf2017-04-06 09:49:09 +01001291 return 0;
1292
1293err_init_rx_buffers:
1294 while (queue >= 0) {
1295 while (--i >= 0)
1296 stmmac_free_rx_buffer(priv, queue, i);
1297
1298 if (queue == 0)
1299 break;
1300
1301 i = DMA_RX_SIZE;
1302 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001304
Joao Pinto71fedb02017-04-06 09:49:08 +01001305 return ret;
1306}
1307
1308/**
1309 * init_dma_tx_desc_rings - init the TX descriptor rings
1310 * @dev: net device structure.
1311 * Description: this function initializes the DMA TX descriptors
1312 * and allocates the socket buffers. It supports the chained and ring
1313 * modes.
1314 */
1315static int init_dma_tx_desc_rings(struct net_device *dev)
1316{
1317 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001318 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1319 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001320 int i;
1321
Joao Pintoce736782017-04-06 09:49:10 +01001322 for (queue = 0; queue < tx_queue_cnt; queue++) {
1323 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001324
Joao Pintoce736782017-04-06 09:49:10 +01001325 netif_dbg(priv, probe, priv->dev,
1326 "(%s) dma_tx_phy=0x%08x\n", __func__,
1327 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001328
Joao Pintoce736782017-04-06 09:49:10 +01001329 /* Setup the chained descriptor addresses */
1330 if (priv->mode == STMMAC_CHAIN_MODE) {
1331 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001332 stmmac_mode_init(priv, tx_q->dma_etx,
1333 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001334 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001335 stmmac_mode_init(priv, tx_q->dma_tx,
1336 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001337 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001338
Joao Pintoce736782017-04-06 09:49:10 +01001339 for (i = 0; i < DMA_TX_SIZE; i++) {
1340 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001341 if (priv->extend_desc)
1342 p = &((tx_q->dma_etx + i)->basic);
1343 else
1344 p = tx_q->dma_tx + i;
1345
Jose Abreu44c67f82018-05-18 14:56:01 +01001346 stmmac_clear_desc(priv, p);
Joao Pintoce736782017-04-06 09:49:10 +01001347
1348 tx_q->tx_skbuff_dma[i].buf = 0;
1349 tx_q->tx_skbuff_dma[i].map_as_page = false;
1350 tx_q->tx_skbuff_dma[i].len = 0;
1351 tx_q->tx_skbuff_dma[i].last_segment = false;
1352 tx_q->tx_skbuff[i] = NULL;
1353 }
1354
1355 tx_q->dirty_tx = 0;
1356 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001357 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001358
Joao Pintoc22a3f42017-04-06 09:49:11 +01001359 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1360 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001361
Joao Pinto71fedb02017-04-06 09:49:08 +01001362 return 0;
1363}
1364
1365/**
1366 * init_dma_desc_rings - init the RX/TX descriptor rings
1367 * @dev: net device structure
1368 * @flags: gfp flag.
1369 * Description: this function initializes the DMA RX/TX descriptors
1370 * and allocates the socket buffers. It supports the chained and ring
1371 * modes.
1372 */
1373static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1374{
1375 struct stmmac_priv *priv = netdev_priv(dev);
1376 int ret;
1377
1378 ret = init_dma_rx_desc_rings(dev, flags);
1379 if (ret)
1380 return ret;
1381
1382 ret = init_dma_tx_desc_rings(dev);
1383
LABBE Corentin5bacd772017-03-29 07:05:40 +02001384 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001386 if (netif_msg_hw(priv))
1387 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001388
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001389 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390}
1391
Joao Pinto71fedb02017-04-06 09:49:08 +01001392/**
1393 * dma_free_rx_skbufs - free RX dma buffers
1394 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001395 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001396 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001397static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398{
1399 int i;
1400
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001401 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001402 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Joao Pinto71fedb02017-04-06 09:49:08 +01001405/**
1406 * dma_free_tx_skbufs - free TX dma buffers
1407 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001408 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001409 */
Joao Pintoce736782017-04-06 09:49:10 +01001410static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411{
1412 int i;
1413
Joao Pinto71fedb02017-04-06 09:49:08 +01001414 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001415 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416}
1417
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001418/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001419 * free_dma_rx_desc_resources - free RX dma desc resources
1420 * @priv: private structure
1421 */
1422static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1423{
1424 u32 rx_count = priv->plat->rx_queues_to_use;
1425 u32 queue;
1426
1427 /* Free RX queue resources */
1428 for (queue = 0; queue < rx_count; queue++) {
1429 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1430
1431 /* Release the DMA RX socket buffers */
1432 dma_free_rx_skbufs(priv, queue);
1433
1434 /* Free DMA regions of consistent memory previously allocated */
1435 if (!priv->extend_desc)
1436 dma_free_coherent(priv->device,
1437 DMA_RX_SIZE * sizeof(struct dma_desc),
1438 rx_q->dma_rx, rx_q->dma_rx_phy);
1439 else
1440 dma_free_coherent(priv->device, DMA_RX_SIZE *
1441 sizeof(struct dma_extended_desc),
1442 rx_q->dma_erx, rx_q->dma_rx_phy);
1443
1444 kfree(rx_q->rx_skbuff_dma);
1445 kfree(rx_q->rx_skbuff);
1446 }
1447}
1448
1449/**
Joao Pintoce736782017-04-06 09:49:10 +01001450 * free_dma_tx_desc_resources - free TX dma desc resources
1451 * @priv: private structure
1452 */
1453static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1454{
1455 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001456 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001457
1458 /* Free TX queue resources */
1459 for (queue = 0; queue < tx_count; queue++) {
1460 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1461
1462 /* Release the DMA TX socket buffers */
1463 dma_free_tx_skbufs(priv, queue);
1464
1465 /* Free DMA regions of consistent memory previously allocated */
1466 if (!priv->extend_desc)
1467 dma_free_coherent(priv->device,
1468 DMA_TX_SIZE * sizeof(struct dma_desc),
1469 tx_q->dma_tx, tx_q->dma_tx_phy);
1470 else
1471 dma_free_coherent(priv->device, DMA_TX_SIZE *
1472 sizeof(struct dma_extended_desc),
1473 tx_q->dma_etx, tx_q->dma_tx_phy);
1474
1475 kfree(tx_q->tx_skbuff_dma);
1476 kfree(tx_q->tx_skbuff);
1477 }
1478}
1479
1480/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001481 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001482 * @priv: private structure
1483 * Description: according to which descriptor can be used (extend or basic)
1484 * this function allocates the resources for TX and RX paths. In case of
1485 * reception, for example, it pre-allocated the RX socket buffer in order to
1486 * allow zero-copy mechanism.
1487 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001488static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001489{
Joao Pinto54139cf2017-04-06 09:49:09 +01001490 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001491 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001492 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001493
Joao Pinto54139cf2017-04-06 09:49:09 +01001494 /* RX queues buffers and DMA */
1495 for (queue = 0; queue < rx_count; queue++) {
1496 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001497
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 rx_q->queue_index = queue;
1499 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001500
Joao Pinto54139cf2017-04-06 09:49:09 +01001501 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1502 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001503 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001504 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001505 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001506
1507 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1508 sizeof(struct sk_buff *),
1509 GFP_KERNEL);
1510 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001511 goto err_dma;
1512
Joao Pinto54139cf2017-04-06 09:49:09 +01001513 if (priv->extend_desc) {
1514 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1515 DMA_RX_SIZE *
1516 sizeof(struct
1517 dma_extended_desc),
1518 &rx_q->dma_rx_phy,
1519 GFP_KERNEL);
1520 if (!rx_q->dma_erx)
1521 goto err_dma;
1522
1523 } else {
1524 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1525 DMA_RX_SIZE *
1526 sizeof(struct
1527 dma_desc),
1528 &rx_q->dma_rx_phy,
1529 GFP_KERNEL);
1530 if (!rx_q->dma_rx)
1531 goto err_dma;
1532 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001533 }
1534
1535 return 0;
1536
1537err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001538 free_dma_rx_desc_resources(priv);
1539
Joao Pinto71fedb02017-04-06 09:49:08 +01001540 return ret;
1541}
1542
1543/**
1544 * alloc_dma_tx_desc_resources - alloc TX resources.
1545 * @priv: private structure
1546 * Description: according to which descriptor can be used (extend or basic)
1547 * this function allocates the resources for TX and RX paths. In case of
1548 * reception, for example, it pre-allocated the RX socket buffer in order to
1549 * allow zero-copy mechanism.
1550 */
1551static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1552{
Joao Pintoce736782017-04-06 09:49:10 +01001553 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001554 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001555 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001556
Joao Pintoce736782017-04-06 09:49:10 +01001557 /* TX queues buffers and DMA */
1558 for (queue = 0; queue < tx_count; queue++) {
1559 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001560
Joao Pintoce736782017-04-06 09:49:10 +01001561 tx_q->queue_index = queue;
1562 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001563
Joao Pintoce736782017-04-06 09:49:10 +01001564 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1565 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001566 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001567 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001568 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001569
1570 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1571 sizeof(struct sk_buff *),
1572 GFP_KERNEL);
1573 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001574 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001575
1576 if (priv->extend_desc) {
1577 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1578 DMA_TX_SIZE *
1579 sizeof(struct
1580 dma_extended_desc),
1581 &tx_q->dma_tx_phy,
1582 GFP_KERNEL);
1583 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001584 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001585 } else {
1586 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1587 DMA_TX_SIZE *
1588 sizeof(struct
1589 dma_desc),
1590 &tx_q->dma_tx_phy,
1591 GFP_KERNEL);
1592 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001593 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001594 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001595 }
1596
1597 return 0;
1598
Christophe Jaillet62242262017-07-08 09:46:54 +02001599err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001600 free_dma_tx_desc_resources(priv);
1601
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001602 return ret;
1603}
1604
Joao Pinto71fedb02017-04-06 09:49:08 +01001605/**
1606 * alloc_dma_desc_resources - alloc TX/RX resources.
1607 * @priv: private structure
1608 * Description: according to which descriptor can be used (extend or basic)
1609 * this function allocates the resources for TX and RX paths. In case of
1610 * reception, for example, it pre-allocated the RX socket buffer in order to
1611 * allow zero-copy mechanism.
1612 */
1613static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001614{
Joao Pinto54139cf2017-04-06 09:49:09 +01001615 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001616 int ret = alloc_dma_rx_desc_resources(priv);
1617
1618 if (ret)
1619 return ret;
1620
1621 ret = alloc_dma_tx_desc_resources(priv);
1622
1623 return ret;
1624}
1625
1626/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001627 * free_dma_desc_resources - free dma desc resources
1628 * @priv: private structure
1629 */
1630static void free_dma_desc_resources(struct stmmac_priv *priv)
1631{
1632 /* Release the DMA RX socket buffers */
1633 free_dma_rx_desc_resources(priv);
1634
1635 /* Release the DMA TX socket buffers */
1636 free_dma_tx_desc_resources(priv);
1637}
1638
1639/**
jpinto9eb12472016-12-28 12:57:48 +00001640 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1641 * @priv: driver private structure
1642 * Description: It is used for enabling the rx queues in the MAC
1643 */
1644static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1645{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001646 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1647 int queue;
1648 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001649
Joao Pinto4f6046f2017-03-10 18:24:54 +00001650 for (queue = 0; queue < rx_queues_count; queue++) {
1651 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001652 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001653 }
jpinto9eb12472016-12-28 12:57:48 +00001654}
1655
1656/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001657 * stmmac_start_rx_dma - start RX DMA channel
1658 * @priv: driver private structure
1659 * @chan: RX channel index
1660 * Description:
1661 * This starts a RX DMA channel
1662 */
1663static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1664{
1665 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001666 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001667}
1668
1669/**
1670 * stmmac_start_tx_dma - start TX DMA channel
1671 * @priv: driver private structure
1672 * @chan: TX channel index
1673 * Description:
1674 * This starts a TX DMA channel
1675 */
1676static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1677{
1678 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001679 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001680}
1681
1682/**
1683 * stmmac_stop_rx_dma - stop RX DMA channel
1684 * @priv: driver private structure
1685 * @chan: RX channel index
1686 * Description:
1687 * This stops a RX DMA channel
1688 */
1689static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1690{
1691 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001692 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001693}
1694
1695/**
1696 * stmmac_stop_tx_dma - stop TX DMA channel
1697 * @priv: driver private structure
1698 * @chan: TX channel index
1699 * Description:
1700 * This stops a TX DMA channel
1701 */
1702static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1703{
1704 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001705 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001706}
1707
1708/**
1709 * stmmac_start_all_dma - start all RX and TX DMA channels
1710 * @priv: driver private structure
1711 * Description:
1712 * This starts all the RX and TX DMA channels
1713 */
1714static void stmmac_start_all_dma(struct stmmac_priv *priv)
1715{
1716 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1717 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1718 u32 chan = 0;
1719
1720 for (chan = 0; chan < rx_channels_count; chan++)
1721 stmmac_start_rx_dma(priv, chan);
1722
1723 for (chan = 0; chan < tx_channels_count; chan++)
1724 stmmac_start_tx_dma(priv, chan);
1725}
1726
1727/**
1728 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1729 * @priv: driver private structure
1730 * Description:
1731 * This stops the RX and TX DMA channels
1732 */
1733static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1734{
1735 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1736 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1737 u32 chan = 0;
1738
1739 for (chan = 0; chan < rx_channels_count; chan++)
1740 stmmac_stop_rx_dma(priv, chan);
1741
1742 for (chan = 0; chan < tx_channels_count; chan++)
1743 stmmac_stop_tx_dma(priv, chan);
1744}
1745
1746/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001749 * Description: it is used for configuring the DMA operation mode register in
1750 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001751 */
1752static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1753{
Joao Pinto6deee222017-03-15 11:04:45 +00001754 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1755 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001756 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001757 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001758 u32 txmode = 0;
1759 u32 rxmode = 0;
1760 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001761 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001762
Thierry Reding11fbf812017-03-10 17:34:58 +01001763 if (rxfifosz == 0)
1764 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001765 if (txfifosz == 0)
1766 txfifosz = priv->dma_cap.tx_fifo_size;
1767
1768 /* Adjust for real per queue fifo size */
1769 rxfifosz /= rx_channels_count;
1770 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001771
Joao Pinto6deee222017-03-15 11:04:45 +00001772 if (priv->plat->force_thresh_dma_mode) {
1773 txmode = tc;
1774 rxmode = tc;
1775 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001776 /*
1777 * In case of GMAC, SF mode can be enabled
1778 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001779 * 1) TX COE if actually supported
1780 * 2) There is no bugged Jumbo frame support
1781 * that needs to not insert csum in the TDES.
1782 */
Joao Pinto6deee222017-03-15 11:04:45 +00001783 txmode = SF_DMA_MODE;
1784 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001785 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001786 } else {
1787 txmode = tc;
1788 rxmode = SF_DMA_MODE;
1789 }
1790
1791 /* configure all channels */
Jose Abreuab0204e2018-05-18 14:56:02 +01001792 for (chan = 0; chan < rx_channels_count; chan++) {
1793 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001794
Jose Abreuab0204e2018-05-18 14:56:02 +01001795 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1796 rxfifosz, qmode);
1797 }
Jose Abreua0daae12017-10-13 10:58:37 +01001798
Jose Abreuab0204e2018-05-18 14:56:02 +01001799 for (chan = 0; chan < tx_channels_count; chan++) {
1800 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreua0daae12017-10-13 10:58:37 +01001801
Jose Abreuab0204e2018-05-18 14:56:02 +01001802 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1803 txfifosz, qmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001804 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805}
1806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001807/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001808 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001809 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001810 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001811 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 */
Joao Pintoce736782017-04-06 09:49:10 +01001813static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001814{
Joao Pintoce736782017-04-06 09:49:10 +01001815 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001816 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001817 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001819 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001820
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001821 priv->xstats.tx_clean++;
1822
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001823 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001824 while (entry != tx_q->cur_tx) {
1825 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001826 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001827 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001828
1829 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001830 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001831 else
Joao Pintoce736782017-04-06 09:49:10 +01001832 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001833
Jose Abreu42de0472018-04-16 16:08:12 +01001834 status = stmmac_tx_status(priv, &priv->dev->stats,
1835 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001836 /* Check if the descriptor is owned by the DMA */
1837 if (unlikely(status & tx_dma_own))
1838 break;
1839
Niklas Cassela6b25da2018-02-26 22:47:08 +01001840 /* Make sure descriptor fields are read after reading
1841 * the own bit.
1842 */
1843 dma_rmb();
1844
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001845 /* Just consider the last segment and ...*/
1846 if (likely(!(status & tx_not_ls))) {
1847 /* ... verify the status error condition */
1848 if (unlikely(status & tx_err)) {
1849 priv->dev->stats.tx_errors++;
1850 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851 priv->dev->stats.tx_packets++;
1852 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001853 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001854 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001855 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856
Joao Pintoce736782017-04-06 09:49:10 +01001857 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1858 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001859 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001860 tx_q->tx_skbuff_dma[entry].buf,
1861 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001862 DMA_TO_DEVICE);
1863 else
1864 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001865 tx_q->tx_skbuff_dma[entry].buf,
1866 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001867 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001868 tx_q->tx_skbuff_dma[entry].buf = 0;
1869 tx_q->tx_skbuff_dma[entry].len = 0;
1870 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001871 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001872
Jose Abreu2c520b12018-04-16 16:08:16 +01001873 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001874
Joao Pintoce736782017-04-06 09:49:10 +01001875 tx_q->tx_skbuff_dma[entry].last_segment = false;
1876 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001877
1878 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001879 pkts_compl++;
1880 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001881 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001882 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883 }
1884
Jose Abreu42de0472018-04-16 16:08:12 +01001885 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001887 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888 }
Joao Pintoce736782017-04-06 09:49:10 +01001889 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001890
Joao Pintoc22a3f42017-04-06 09:49:11 +01001891 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1892 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001893
Joao Pintoc22a3f42017-04-06 09:49:11 +01001894 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1895 queue))) &&
1896 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1897
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001898 netif_dbg(priv, tx_done, priv->dev,
1899 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001900 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001902
1903 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1904 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001905 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001906 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001907 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908}
1909
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001911 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001912 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001913 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001915 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001917static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918{
Joao Pintoce736782017-04-06 09:49:10 +01001919 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001920 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001921
Joao Pintoc22a3f42017-04-06 09:49:11 +01001922 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923
Joao Pintoae4f0d42017-03-15 11:04:47 +00001924 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001925 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001926 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001927 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001928 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1929 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001930 else
Jose Abreu42de0472018-04-16 16:08:12 +01001931 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1932 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001933 tx_q->dirty_tx = 0;
1934 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001935 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001936 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001937 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001938
1939 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001940 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941}
1942
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001943/**
Joao Pinto6deee222017-03-15 11:04:45 +00001944 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1945 * @priv: driver private structure
1946 * @txmode: TX operating mode
1947 * @rxmode: RX operating mode
1948 * @chan: channel index
1949 * Description: it is used for configuring of the DMA operation mode in
1950 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1951 * mode.
1952 */
1953static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1954 u32 rxmode, u32 chan)
1955{
Jose Abreua0daae12017-10-13 10:58:37 +01001956 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1957 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001958 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1959 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001960 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001961 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001962
1963 if (rxfifosz == 0)
1964 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001965 if (txfifosz == 0)
1966 txfifosz = priv->dma_cap.tx_fifo_size;
1967
1968 /* Adjust for real per queue fifo size */
1969 rxfifosz /= rx_channels_count;
1970 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001971
Jose Abreuab0204e2018-05-18 14:56:02 +01001972 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
1973 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001974}
1975
Jose Abreu8bf993a2018-03-29 10:40:19 +01001976static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1977{
Jose Abreu63a550f2018-05-18 14:56:03 +01001978 int ret;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001979
Jose Abreuc10d4c82018-04-16 16:08:14 +01001980 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
1981 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
1982 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01001983 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01001984 return true;
1985 }
1986
1987 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001988}
1989
Joao Pinto6deee222017-03-15 11:04:45 +00001990/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001991 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001992 * @priv: driver private structure
1993 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001994 * It calls the dwmac dma routine and schedule poll method in case of some
1995 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001996 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001997static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001998{
Joao Pintod62a1072017-03-15 11:04:49 +00001999 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002000 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2001 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2002 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002003 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002004 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002005 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2006
2007 /* Make sure we never check beyond our status buffer. */
2008 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2009 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002010
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002011 /* Each DMA channel can be used for rx and tx simultaneously, yet
2012 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2013 * stmmac_channel struct.
2014 * Because of this, stmmac_poll currently checks (and possibly wakes)
2015 * all tx queues rather than just a single tx queue.
2016 */
2017 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002018 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2019 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002020
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002021 for (chan = 0; chan < rx_channel_count; chan++) {
2022 if (likely(status[chan] & handle_rx)) {
2023 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2024
Joao Pintoc22a3f42017-04-06 09:49:11 +01002025 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002026 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002027 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002028 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002029 }
2030 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 }
Joao Pintod62a1072017-03-15 11:04:49 +00002032
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002033 /* If we scheduled poll, we already know that tx queues will be checked.
2034 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2035 * completed transmission, if so, call stmmac_poll (once).
2036 */
2037 if (!poll_scheduled) {
2038 for (chan = 0; chan < tx_channel_count; chan++) {
2039 if (status[chan] & handle_tx) {
2040 /* It doesn't matter what rx queue we choose
2041 * here. We use 0 since it always exists.
2042 */
2043 struct stmmac_rx_queue *rx_q =
2044 &priv->rx_queue[0];
2045
2046 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002047 stmmac_disable_dma_irq(priv,
2048 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002049 __napi_schedule(&rx_q->napi);
2050 }
2051 break;
2052 }
2053 }
2054 }
2055
2056 for (chan = 0; chan < tx_channel_count; chan++) {
2057 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002058 /* Try to bump up the dma threshold on this failure */
2059 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2060 (tc <= 256)) {
2061 tc += 64;
2062 if (priv->plat->force_thresh_dma_mode)
2063 stmmac_set_dma_operation_mode(priv,
2064 tc,
2065 tc,
2066 chan);
2067 else
2068 stmmac_set_dma_operation_mode(priv,
2069 tc,
2070 SF_DMA_MODE,
2071 chan);
2072 priv->xstats.threshold = tc;
2073 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002074 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002075 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002076 }
2077 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002078}
2079
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002080/**
2081 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2082 * @priv: driver private structure
2083 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2084 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002085static void stmmac_mmc_setup(struct stmmac_priv *priv)
2086{
2087 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002088 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002089
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002090 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002091
2092 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002093 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002094 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2095 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002096 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002097}
2098
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002099/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002100 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002101 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002102 * Description:
2103 * new GMAC chip generations have a new register to indicate the
2104 * presence of the optional feature/functions.
2105 * This can be also used to override the value passed through the
2106 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002107 */
2108static int stmmac_get_hw_features(struct stmmac_priv *priv)
2109{
Jose Abreua4e887f2018-04-16 16:08:13 +01002110 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002111}
2112
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002113/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002114 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002115 * @priv: driver private structure
2116 * Description:
2117 * it is to verify if the MAC address is valid, in case of failures it
2118 * generates a random MAC address
2119 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002120static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2121{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002122 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002123 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002124 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002125 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002126 netdev_info(priv->dev, "device MAC address %pM\n",
2127 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002128 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002129}
2130
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002131/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002132 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002133 * @priv: driver private structure
2134 * Description:
2135 * It inits the DMA invoking the specific MAC/GMAC callback.
2136 * Some DMA parameters can be passed from the platform;
2137 * in case of these are not passed a default is kept for the MAC or GMAC.
2138 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002139static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2140{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002141 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2142 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Jose Abreu24aaed02018-05-18 14:56:05 +01002143 u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
Joao Pinto54139cf2017-04-06 09:49:09 +01002144 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002145 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002146 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002147 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002148 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002149
Niklas Cassela332e2f2016-12-07 15:20:05 +01002150 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2151 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002152 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002153 }
2154
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002155 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2156 atds = 1;
2157
Jose Abreua4e887f2018-04-16 16:08:13 +01002158 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002159 if (ret) {
2160 dev_err(priv->device, "Failed to reset the dma\n");
2161 return ret;
2162 }
2163
Jose Abreu24aaed02018-05-18 14:56:05 +01002164 /* DMA RX Channel Configuration */
2165 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002166 rx_q = &priv->rx_queue[chan];
Jose Abreu24aaed02018-05-18 14:56:05 +01002167
2168 stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2169 rx_q->dma_rx_phy, chan);
2170
2171 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2172 (DMA_RX_SIZE * sizeof(struct dma_desc));
2173 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2174 rx_q->rx_tail_addr, chan);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002175 }
2176
Jose Abreu24aaed02018-05-18 14:56:05 +01002177 /* DMA TX Channel Configuration */
2178 for (chan = 0; chan < tx_channels_count; chan++) {
2179 tx_q = &priv->tx_queue[chan];
2180
2181 stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2182 tx_q->dma_tx_phy, chan);
2183
2184 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2185 (DMA_TX_SIZE * sizeof(struct dma_desc));
2186 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2187 tx_q->tx_tail_addr, chan);
2188 }
2189
2190 /* DMA CSR Channel configuration */
2191 for (chan = 0; chan < dma_csr_ch; chan++)
2192 stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2193
2194 /* DMA Configuration */
2195 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);
2196
Jose Abreua4e887f2018-04-16 16:08:13 +01002197 if (priv->plat->axi)
2198 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002199
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002200 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002201}
2202
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002203/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002204 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002205 * @data: data pointer
2206 * Description:
2207 * This is the timer handler to directly invoke the stmmac_tx_clean.
2208 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002209static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002210{
Kees Cooke99e88a2017-10-16 14:43:17 -07002211 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002212 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2213 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002214
Joao Pintoce736782017-04-06 09:49:10 +01002215 /* let's scan all the tx queues */
2216 for (queue = 0; queue < tx_queues_count; queue++)
2217 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002218}
2219
2220/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002221 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002222 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002223 * Description:
2224 * This inits the transmit coalesce parameters: i.e. timer rate,
2225 * timer handler and default threshold used for enabling the
2226 * interrupt on completion bit.
2227 */
2228static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2229{
2230 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2231 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002232 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002233 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002234 add_timer(&priv->txtimer);
2235}
2236
Joao Pinto4854ab92017-03-15 11:04:51 +00002237static void stmmac_set_rings_length(struct stmmac_priv *priv)
2238{
2239 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2240 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2241 u32 chan;
2242
2243 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002244 for (chan = 0; chan < tx_channels_count; chan++)
2245 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2246 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002247
2248 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002249 for (chan = 0; chan < rx_channels_count; chan++)
2250 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2251 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002252}
2253
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002254/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002255 * stmmac_set_tx_queue_weight - Set TX queue weight
2256 * @priv: driver private structure
2257 * Description: It is used for setting TX queues weight
2258 */
2259static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2260{
2261 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2262 u32 weight;
2263 u32 queue;
2264
2265 for (queue = 0; queue < tx_queues_count; queue++) {
2266 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002267 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002268 }
2269}
2270
2271/**
Joao Pinto19d91872017-03-10 18:24:59 +00002272 * stmmac_configure_cbs - Configure CBS in TX queue
2273 * @priv: driver private structure
2274 * Description: It is used for configuring CBS in AVB TX queues
2275 */
2276static void stmmac_configure_cbs(struct stmmac_priv *priv)
2277{
2278 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2279 u32 mode_to_use;
2280 u32 queue;
2281
Joao Pinto44781fe2017-03-31 14:22:02 +01002282 /* queue 0 is reserved for legacy traffic */
2283 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002284 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2285 if (mode_to_use == MTL_QUEUE_DCB)
2286 continue;
2287
Jose Abreuc10d4c82018-04-16 16:08:14 +01002288 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002289 priv->plat->tx_queues_cfg[queue].send_slope,
2290 priv->plat->tx_queues_cfg[queue].idle_slope,
2291 priv->plat->tx_queues_cfg[queue].high_credit,
2292 priv->plat->tx_queues_cfg[queue].low_credit,
2293 queue);
2294 }
2295}
2296
2297/**
Joao Pintod43042f2017-03-10 18:24:55 +00002298 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2299 * @priv: driver private structure
2300 * Description: It is used for mapping RX queues to RX dma channels
2301 */
2302static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2303{
2304 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2305 u32 queue;
2306 u32 chan;
2307
2308 for (queue = 0; queue < rx_queues_count; queue++) {
2309 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002310 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002311 }
2312}
2313
2314/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002315 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2316 * @priv: driver private structure
2317 * Description: It is used for configuring the RX Queue Priority
2318 */
2319static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2320{
2321 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2322 u32 queue;
2323 u32 prio;
2324
2325 for (queue = 0; queue < rx_queues_count; queue++) {
2326 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2327 continue;
2328
2329 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002330 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002331 }
2332}
2333
2334/**
2335 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2336 * @priv: driver private structure
2337 * Description: It is used for configuring the TX Queue Priority
2338 */
2339static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2340{
2341 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2342 u32 queue;
2343 u32 prio;
2344
2345 for (queue = 0; queue < tx_queues_count; queue++) {
2346 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2347 continue;
2348
2349 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002350 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002351 }
2352}
2353
2354/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002355 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2356 * @priv: driver private structure
2357 * Description: It is used for configuring the RX queue routing
2358 */
2359static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2360{
2361 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2362 u32 queue;
2363 u8 packet;
2364
2365 for (queue = 0; queue < rx_queues_count; queue++) {
2366 /* no specific packet type routing specified for the queue */
2367 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2368 continue;
2369
2370 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002371 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002372 }
2373}
2374
2375/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002376 * stmmac_mtl_configuration - Configure MTL
2377 * @priv: driver private structure
2378 * Description: It is used for configurring MTL
2379 */
2380static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2381{
2382 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2383 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2384
Jose Abreuc10d4c82018-04-16 16:08:14 +01002385 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002386 stmmac_set_tx_queue_weight(priv);
2387
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002388 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002389 if (rx_queues_count > 1)
2390 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2391 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002392
2393 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002394 if (tx_queues_count > 1)
2395 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2396 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002397
Joao Pinto19d91872017-03-10 18:24:59 +00002398 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002399 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002400 stmmac_configure_cbs(priv);
2401
Joao Pintod43042f2017-03-10 18:24:55 +00002402 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002403 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002404
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002405 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002406 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002407
Joao Pintoa8f51022017-03-17 16:11:06 +00002408 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002409 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002410 stmmac_mac_config_rx_queues_prio(priv);
2411
2412 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002413 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002414 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002415
2416 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002417 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002418 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002419}
2420
Jose Abreu8bf993a2018-03-29 10:40:19 +01002421static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2422{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002423 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002424 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002425 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002426 } else {
2427 netdev_info(priv->dev, "No Safety Features support found\n");
2428 }
2429}
2430
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002431/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002432 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002433 * @dev : pointer to the device structure.
2434 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002435 * this is the main function to setup the HW in a usable state because the
2436 * dma engine is reset, the core registers are configured (e.g. AXI,
2437 * Checksum features, timers). The DMA is ready to start receiving and
2438 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002439 * Return value:
2440 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2441 * file on failure.
2442 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002443static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002444{
2445 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002446 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002447 u32 tx_cnt = priv->plat->tx_queues_to_use;
2448 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002449 int ret;
2450
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002451 /* DMA initialization and SW reset */
2452 ret = stmmac_init_dma_engine(priv);
2453 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002454 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2455 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002456 return ret;
2457 }
2458
2459 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002460 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002461
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002462 /* PS and related bits will be programmed according to the speed */
2463 if (priv->hw->pcs) {
2464 int speed = priv->plat->mac_port_sel_speed;
2465
2466 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2467 (speed == SPEED_1000)) {
2468 priv->hw->ps = speed;
2469 } else {
2470 dev_warn(priv->device, "invalid port speed\n");
2471 priv->hw->ps = 0;
2472 }
2473 }
2474
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002475 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002476 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002477
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002478 /* Initialize MTL*/
Jose Abreu63a550f2018-05-18 14:56:03 +01002479 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002480
Jose Abreu8bf993a2018-03-29 10:40:19 +01002481 /* Initialize Safety Features */
Jose Abreu63a550f2018-05-18 14:56:03 +01002482 stmmac_safety_feat_configuration(priv);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002483
Jose Abreuc10d4c82018-04-16 16:08:14 +01002484 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002485 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002486 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002487 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002488 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002489 }
2490
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002491 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002492 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002493
Joao Pintob4f0a662017-03-22 11:56:05 +00002494 /* Set the HW DMA mode and the COE */
2495 stmmac_dma_operation_mode(priv);
2496
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002497 stmmac_mmc_setup(priv);
2498
Huacai Chenfe1319292014-12-19 22:38:18 +08002499 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002500 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2501 if (ret < 0)
2502 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2503
Huacai Chenfe1319292014-12-19 22:38:18 +08002504 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002505 if (ret == -EOPNOTSUPP)
2506 netdev_warn(priv->dev, "PTP not supported by HW\n");
2507 else if (ret)
2508 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002509 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002511#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002512 ret = stmmac_init_fs(dev);
2513 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002514 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2515 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002516#endif
2517 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002518 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002519
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002520 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2521
Jose Abreua4e887f2018-04-16 16:08:13 +01002522 if (priv->use_riwt) {
2523 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2524 if (!ret)
2525 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002526 }
2527
Jose Abreuc10d4c82018-04-16 16:08:14 +01002528 if (priv->hw->pcs)
2529 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002530
Joao Pinto4854ab92017-03-15 11:04:51 +00002531 /* set TX and RX rings length */
2532 stmmac_set_rings_length(priv);
2533
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002534 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002535 if (priv->tso) {
2536 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002537 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002538 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002539
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002540 return 0;
2541}
2542
Thierry Redingc66f6c32017-03-10 17:34:55 +01002543static void stmmac_hw_teardown(struct net_device *dev)
2544{
2545 struct stmmac_priv *priv = netdev_priv(dev);
2546
2547 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2548}
2549
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002550/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002551 * stmmac_open - open entry point of the driver
2552 * @dev : pointer to the device structure.
2553 * Description:
2554 * This function is the open entry point of the driver.
2555 * Return value:
2556 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2557 * file on failure.
2558 */
2559static int stmmac_open(struct net_device *dev)
2560{
2561 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002562 int ret;
2563
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002564 stmmac_check_ether_addr(priv);
2565
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002566 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2567 priv->hw->pcs != STMMAC_PCS_TBI &&
2568 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002569 ret = stmmac_init_phy(dev);
2570 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002571 netdev_err(priv->dev,
2572 "%s: Cannot attach to PHY (error: %d)\n",
2573 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002574 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002575 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002576 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002577
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002578 /* Extra statistics */
2579 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2580 priv->xstats.threshold = tc;
2581
LABBE Corentin5bacd772017-03-29 07:05:40 +02002582 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002583 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002584
LABBE Corentin5bacd772017-03-29 07:05:40 +02002585 ret = alloc_dma_desc_resources(priv);
2586 if (ret < 0) {
2587 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2588 __func__);
2589 goto dma_desc_error;
2590 }
2591
2592 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2593 if (ret < 0) {
2594 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2595 __func__);
2596 goto init_error;
2597 }
2598
Huacai Chenfe1319292014-12-19 22:38:18 +08002599 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002600 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002601 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002602 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002603 }
2604
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002605 stmmac_init_tx_coalesce(priv);
2606
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002607 if (dev->phydev)
2608 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002609
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002610 /* Request the IRQ lines */
2611 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002612 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002613 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002614 netdev_err(priv->dev,
2615 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2616 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002617 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002618 }
2619
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002620 /* Request the Wake IRQ in case of another line is used for WoL */
2621 if (priv->wol_irq != dev->irq) {
2622 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2623 IRQF_SHARED, dev->name, dev);
2624 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002625 netdev_err(priv->dev,
2626 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2627 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002628 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002629 }
2630 }
2631
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002632 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002633 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002634 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2635 dev->name, dev);
2636 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002637 netdev_err(priv->dev,
2638 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2639 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002640 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002641 }
2642 }
2643
Joao Pintoc22a3f42017-04-06 09:49:11 +01002644 stmmac_enable_all_queues(priv);
2645 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002648
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002649lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002650 if (priv->wol_irq != dev->irq)
2651 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002652wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002653 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002654irq_error:
2655 if (dev->phydev)
2656 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002657
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002658 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002659 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002660init_error:
2661 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002662dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002663 if (dev->phydev)
2664 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002665
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002666 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667}
2668
2669/**
2670 * stmmac_release - close entry point of the driver
2671 * @dev : device pointer.
2672 * Description:
2673 * This is the stop entry point of the driver.
2674 */
2675static int stmmac_release(struct net_device *dev)
2676{
2677 struct stmmac_priv *priv = netdev_priv(dev);
2678
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002679 if (priv->eee_enabled)
2680 del_timer_sync(&priv->eee_ctrl_timer);
2681
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002683 if (dev->phydev) {
2684 phy_stop(dev->phydev);
2685 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002686 }
2687
Joao Pintoc22a3f42017-04-06 09:49:11 +01002688 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002689
Joao Pintoc22a3f42017-04-06 09:49:11 +01002690 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002691
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002692 del_timer_sync(&priv->txtimer);
2693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694 /* Free the IRQ lines */
2695 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002696 if (priv->wol_irq != dev->irq)
2697 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002698 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002699 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002700
2701 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002702 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002703
2704 /* Release and free the Rx/Tx resources */
2705 free_dma_desc_resources(priv);
2706
avisconti19449bf2010-10-25 18:58:14 +00002707 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002708 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002709
2710 netif_carrier_off(dev);
2711
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002712#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002713 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002714#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002715
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002716 stmmac_release_ptp(priv);
2717
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002718 return 0;
2719}
2720
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002721/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002722 * stmmac_tso_allocator - close entry point of the driver
2723 * @priv: driver private structure
2724 * @des: buffer start address
2725 * @total_len: total length to fill in descriptors
2726 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002727 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002728 * Description:
2729 * This function fills descriptor and request new descriptors according to
2730 * buffer length to fill
2731 */
2732static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002733 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002734{
Joao Pintoce736782017-04-06 09:49:10 +01002735 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002736 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002737 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002738 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002739
2740 tmp_len = total_len;
2741
2742 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002743 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002744 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002745 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746
Michael Weiserf8be0d72016-11-14 18:58:05 +01002747 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002748 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2749 TSO_MAX_BUFF_SIZE : tmp_len;
2750
Jose Abreu42de0472018-04-16 16:08:12 +01002751 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2752 0, 1,
2753 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2754 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002755
2756 tmp_len -= TSO_MAX_BUFF_SIZE;
2757 }
2758}
2759
2760/**
2761 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2762 * @skb : the socket buffer
2763 * @dev : device pointer
2764 * Description: this is the transmit function that is called on TSO frames
2765 * (support available on GMAC4 and newer chips).
2766 * Diagram below show the ring programming in case of TSO frames:
2767 *
2768 * First Descriptor
2769 * --------
2770 * | DES0 |---> buffer1 = L2/L3/L4 header
2771 * | DES1 |---> TCP Payload (can continue on next descr...)
2772 * | DES2 |---> buffer 1 and 2 len
2773 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2774 * --------
2775 * |
2776 * ...
2777 * |
2778 * --------
2779 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2780 * | DES1 | --|
2781 * | DES2 | --> buffer 1 and 2 len
2782 * | DES3 |
2783 * --------
2784 *
2785 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2786 */
2787static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2788{
Joao Pintoce736782017-04-06 09:49:10 +01002789 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002790 struct stmmac_priv *priv = netdev_priv(dev);
2791 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002792 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002793 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002794 struct stmmac_tx_queue *tx_q;
2795 int tmp_pay_len = 0;
2796 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797 u8 proto_hdr_len;
2798 int i;
2799
Joao Pintoce736782017-04-06 09:49:10 +01002800 tx_q = &priv->tx_queue[queue];
2801
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002802 /* Compute header lengths */
2803 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2804
2805 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002806 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002807 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002808 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2809 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2810 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002811 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002812 netdev_err(priv->dev,
2813 "%s: Tx Ring full when queue awake\n",
2814 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002815 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002816 return NETDEV_TX_BUSY;
2817 }
2818
2819 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2820
2821 mss = skb_shinfo(skb)->gso_size;
2822
2823 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002824 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002825 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002826 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002827 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002828 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002829 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002830 }
2831
2832 if (netif_msg_tx_queued(priv)) {
2833 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2834 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2835 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2836 skb->data_len);
2837 }
2838
Joao Pintoce736782017-04-06 09:49:10 +01002839 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002840 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002841
Joao Pintoce736782017-04-06 09:49:10 +01002842 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002843 first = desc;
2844
2845 /* first descriptor: fill Headers on Buf1 */
2846 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2847 DMA_TO_DEVICE);
2848 if (dma_mapping_error(priv->device, des))
2849 goto dma_map_err;
2850
Joao Pintoce736782017-04-06 09:49:10 +01002851 tx_q->tx_skbuff_dma[first_entry].buf = des;
2852 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853
Michael Weiserf8be0d72016-11-14 18:58:05 +01002854 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002855
2856 /* Fill start of payload in buff2 of first descriptor */
2857 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002858 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002859
2860 /* If needed take extra descriptors to fill the remaining payload */
2861 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2862
Joao Pintoce736782017-04-06 09:49:10 +01002863 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002864
2865 /* Prepare fragments */
2866 for (i = 0; i < nfrags; i++) {
2867 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2868
2869 des = skb_frag_dma_map(priv->device, frag, 0,
2870 skb_frag_size(frag),
2871 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002872 if (dma_mapping_error(priv->device, des))
2873 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002874
2875 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002876 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002877
Joao Pintoce736782017-04-06 09:49:10 +01002878 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2879 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002880 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002881 }
2882
Joao Pintoce736782017-04-06 09:49:10 +01002883 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002885 /* Only the last descriptor gets to point to the skb. */
2886 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2887
2888 /* We've used all descriptors we need for this skb, however,
2889 * advance cur_tx so that it references a fresh descriptor.
2890 * ndo_start_xmit will fill this descriptor the next time it's
2891 * called and stmmac_tx_clean may clean up to this descriptor.
2892 */
Joao Pintoce736782017-04-06 09:49:10 +01002893 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002894
Joao Pintoce736782017-04-06 09:49:10 +01002895 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002896 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2897 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002898 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002899 }
2900
2901 dev->stats.tx_bytes += skb->len;
2902 priv->xstats.tx_tso_frames++;
2903 priv->xstats.tx_tso_nfrags += nfrags;
2904
2905 /* Manage tx mitigation */
2906 priv->tx_count_frames += nfrags + 1;
2907 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2908 mod_timer(&priv->txtimer,
2909 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2910 } else {
2911 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002912 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913 priv->xstats.tx_set_ic_bit++;
2914 }
2915
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002916 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002917
2918 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2919 priv->hwts_tx_en)) {
2920 /* declare that device is doing timestamping */
2921 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002922 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002923 }
2924
2925 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002926 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002927 proto_hdr_len,
2928 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002929 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002930 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2931
2932 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002933 if (mss_desc) {
2934 /* Make sure that first descriptor has been completely
2935 * written, including its own bit. This is because MSS is
2936 * actually before first descriptor, so we need to make
2937 * sure that MSS's own bit is the last thing written.
2938 */
2939 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002940 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002941 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002942
2943 /* The own bit must be the latest setting done when prepare the
2944 * descriptor and then barrier is needed to make sure that
2945 * all is coherent before granting the DMA engine.
2946 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002947 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002948
2949 if (netif_msg_pktdata(priv)) {
2950 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002951 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2952 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002953
Jose Abreu42de0472018-04-16 16:08:12 +01002954 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002955
2956 pr_info(">>> frame to be transmitted: ");
2957 print_pkt(skb->data, skb_headlen(skb));
2958 }
2959
Joao Pintoc22a3f42017-04-06 09:49:11 +01002960 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002961
Jose Abreua4e887f2018-04-16 16:08:13 +01002962 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002963
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002964 return NETDEV_TX_OK;
2965
2966dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002967 dev_err(priv->device, "Tx dma map failed\n");
2968 dev_kfree_skb(skb);
2969 priv->dev->stats.tx_dropped++;
2970 return NETDEV_TX_OK;
2971}
2972
2973/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002974 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002975 * @skb : the socket buffer
2976 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002977 * Description : this is the tx entry point of the driver.
2978 * It programs the chain or the ring and supports oversized frames
2979 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002980 */
2981static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2982{
2983 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002984 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002985 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002986 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002987 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002988 int entry;
2989 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002990 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002991 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002992 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993 unsigned int des;
2994
Joao Pintoce736782017-04-06 09:49:10 +01002995 tx_q = &priv->tx_queue[queue];
2996
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002997 /* Manage oversized TCP frames for GMAC4 device */
2998 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02002999 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003000 return stmmac_tso_xmit(skb, dev);
3001 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003002
Joao Pintoce736782017-04-06 09:49:10 +01003003 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003004 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3005 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3006 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003007 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003008 netdev_err(priv->dev,
3009 "%s: Tx Ring full when queue awake\n",
3010 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011 }
3012 return NETDEV_TX_BUSY;
3013 }
3014
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003015 if (priv->tx_path_in_lpi_mode)
3016 stmmac_disable_eee_mode(priv);
3017
Joao Pintoce736782017-04-06 09:49:10 +01003018 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003019 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003020 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021
Michał Mirosław5e982f32011-04-09 02:46:55 +00003022 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003023
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003024 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003025 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003026 else
Joao Pintoce736782017-04-06 09:49:10 +01003027 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003028
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003029 first = desc;
3030
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003031 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003032 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003033 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003034 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003035
Jose Abreu63a550f2018-05-18 14:56:03 +01003036 if (unlikely(is_jumbo)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003037 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Jose Abreu63a550f2018-05-18 14:56:03 +01003038 if (unlikely(entry < 0) && (entry != -EINVAL))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003039 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003040 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003041
3042 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003043 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3044 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003045 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003046
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003047 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003048 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003049
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003050 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003051 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003052 else
Joao Pintoce736782017-04-06 09:49:10 +01003053 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003054
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003055 des = skb_frag_dma_map(priv->device, frag, 0, len,
3056 DMA_TO_DEVICE);
3057 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003058 goto dma_map_err; /* should reuse desc w/o issues */
3059
Joao Pintoce736782017-04-06 09:49:10 +01003060 tx_q->tx_skbuff_dma[entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003061
3062 stmmac_set_desc_addr(priv, desc, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003063
Joao Pintoce736782017-04-06 09:49:10 +01003064 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3065 tx_q->tx_skbuff_dma[entry].len = len;
3066 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003067
3068 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003069 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3070 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003071 }
3072
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003073 /* Only the last descriptor gets to point to the skb. */
3074 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003075
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003076 /* We've used all descriptors we need for this skb, however,
3077 * advance cur_tx so that it references a fresh descriptor.
3078 * ndo_start_xmit will fill this descriptor the next time it's
3079 * called and stmmac_tx_clean may clean up to this descriptor.
3080 */
3081 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003082 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003083
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003084 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003085 void *tx_head;
3086
LABBE Corentin38ddc592016-11-16 20:09:39 +01003087 netdev_dbg(priv->dev,
3088 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003089 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003090 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003091
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003092 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003093 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003094 else
Joao Pintoce736782017-04-06 09:49:10 +01003095 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003096
Jose Abreu42de0472018-04-16 16:08:12 +01003097 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003098
LABBE Corentin38ddc592016-11-16 20:09:39 +01003099 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003100 print_pkt(skb->data, skb->len);
3101 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003102
Joao Pintoce736782017-04-06 09:49:10 +01003103 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003104 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3105 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003106 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003107 }
3108
3109 dev->stats.tx_bytes += skb->len;
3110
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003111 /* According to the coalesce parameter the IC bit for the latest
3112 * segment is reset and the timer re-started to clean the tx status.
3113 * This approach takes care about the fragments: desc is the first
3114 * element in case of no SG.
3115 */
3116 priv->tx_count_frames += nfrags + 1;
Jose Abreu4ae01692018-05-18 14:55:59 +01003117 if (likely(priv->tx_coal_frames > priv->tx_count_frames) &&
3118 !priv->tx_timer_armed) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003119 mod_timer(&priv->txtimer,
3120 STMMAC_COAL_TIMER(priv->tx_coal_timer));
Jose Abreu4ae01692018-05-18 14:55:59 +01003121 priv->tx_timer_armed = true;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003122 } else {
3123 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003124 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003125 priv->xstats.tx_set_ic_bit++;
Jose Abreu4ae01692018-05-18 14:55:59 +01003126 priv->tx_timer_armed = false;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003127 }
3128
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003129 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003130
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003131 /* Ready to fill the first descriptor and set the OWN bit w/o any
3132 * problems because all the descriptors are actually ready to be
3133 * passed to the DMA engine.
3134 */
3135 if (likely(!is_jumbo)) {
3136 bool last_segment = (nfrags == 0);
3137
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003138 des = dma_map_single(priv->device, skb->data,
3139 nopaged_len, DMA_TO_DEVICE);
3140 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003141 goto dma_map_err;
3142
Joao Pintoce736782017-04-06 09:49:10 +01003143 tx_q->tx_skbuff_dma[first_entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003144
3145 stmmac_set_desc_addr(priv, first, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003146
Joao Pintoce736782017-04-06 09:49:10 +01003147 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3148 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003149
3150 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3151 priv->hwts_tx_en)) {
3152 /* declare that device is doing timestamping */
3153 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003154 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003155 }
3156
3157 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003158 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3159 csum_insertion, priv->mode, 1, last_segment,
3160 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003161
3162 /* The own bit must be the latest setting done when prepare the
3163 * descriptor and then barrier is needed to make sure that
3164 * all is coherent before granting the DMA engine.
3165 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003166 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003167 }
3168
Joao Pintoc22a3f42017-04-06 09:49:11 +01003169 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003170
Jose Abreuf1565c62018-05-18 14:56:06 +01003171 stmmac_enable_dma_transmission(priv, priv->ioaddr);
3172 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003173
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003174 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003175
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003176dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003177 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003178 dev_kfree_skb(skb);
3179 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003180 return NETDEV_TX_OK;
3181}
3182
Vince Bridgersb9381982014-01-14 13:42:05 -06003183static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3184{
Elad Nachmanab188e82018-06-15 09:57:39 +03003185 struct vlan_ethhdr *veth;
3186 __be16 vlan_proto;
Vince Bridgersb9381982014-01-14 13:42:05 -06003187 u16 vlanid;
3188
Elad Nachmanab188e82018-06-15 09:57:39 +03003189 veth = (struct vlan_ethhdr *)skb->data;
3190 vlan_proto = veth->h_vlan_proto;
3191
3192 if ((vlan_proto == htons(ETH_P_8021Q) &&
3193 dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
3194 (vlan_proto == htons(ETH_P_8021AD) &&
3195 dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
Vince Bridgersb9381982014-01-14 13:42:05 -06003196 /* pop the vlan tag */
Elad Nachmanab188e82018-06-15 09:57:39 +03003197 vlanid = ntohs(veth->h_vlan_TCI);
3198 memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
Vince Bridgersb9381982014-01-14 13:42:05 -06003199 skb_pull(skb, VLAN_HLEN);
Elad Nachmanab188e82018-06-15 09:57:39 +03003200 __vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
Vince Bridgersb9381982014-01-14 13:42:05 -06003201 }
3202}
3203
3204
Joao Pinto54139cf2017-04-06 09:49:09 +01003205static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003206{
Joao Pinto54139cf2017-04-06 09:49:09 +01003207 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003208 return 0;
3209
3210 return 1;
3211}
3212
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003213/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003214 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003215 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003216 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003217 * Description : this is to reallocate the skb for the reception process
3218 * that is based on zero-copy.
3219 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003220static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003221{
Joao Pinto54139cf2017-04-06 09:49:09 +01003222 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3223 int dirty = stmmac_rx_dirty(priv, queue);
3224 unsigned int entry = rx_q->dirty_rx;
3225
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003226 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003227
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003228 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003229 struct dma_desc *p;
3230
3231 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003232 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003233 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003234 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003235
Joao Pinto54139cf2017-04-06 09:49:09 +01003236 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003237 struct sk_buff *skb;
3238
Eric Dumazetacb600d2012-10-05 06:23:55 +00003239 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003240 if (unlikely(!skb)) {
3241 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003242 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003243 if (unlikely(net_ratelimit()))
3244 dev_err(priv->device,
3245 "fail to alloc skb entry %d\n",
3246 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003247 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003248 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003249
Joao Pinto54139cf2017-04-06 09:49:09 +01003250 rx_q->rx_skbuff[entry] = skb;
3251 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003252 dma_map_single(priv->device, skb->data, bfsize,
3253 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003254 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003255 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003256 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003257 dev_kfree_skb(skb);
3258 break;
3259 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003260
Jose Abreu68441712018-05-18 14:56:00 +01003261 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
Jose Abreu2c520b12018-04-16 16:08:16 +01003262 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003263
Joao Pinto54139cf2017-04-06 09:49:09 +01003264 if (rx_q->rx_zeroc_thresh > 0)
3265 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003266
LABBE Corentinb3e51062016-11-16 20:09:41 +01003267 netif_dbg(priv, rx_status, priv->dev,
3268 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003269 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003270 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003271
Jose Abreu357951c2018-05-18 14:56:07 +01003272 stmmac_set_rx_owner(priv, p, priv->use_riwt);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003273
Pavel Machekad688cd2016-12-18 21:38:12 +01003274 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003275
3276 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003277 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003278 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003279}
3280
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003281/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003282 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003283 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003284 * @limit: napi bugget
3285 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003286 * Description : this the function called by the napi poll method.
3287 * It gets all the frames inside the ring.
3288 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003289static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003290{
Joao Pinto54139cf2017-04-06 09:49:09 +01003291 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3292 unsigned int entry = rx_q->cur_rx;
3293 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003294 unsigned int next_entry;
3295 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003296
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003297 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003298 void *rx_head;
3299
LABBE Corentin38ddc592016-11-16 20:09:39 +01003300 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003301 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003302 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003303 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003304 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003305
Jose Abreu42de0472018-04-16 16:08:12 +01003306 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003307 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003308 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003310 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003311 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003312
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003313 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003314 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003315 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003316 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003317
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003318 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003319 status = stmmac_rx_status(priv, &priv->dev->stats,
3320 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003321 /* check if managed by the DMA otherwise go ahead */
3322 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003323 break;
3324
3325 count++;
3326
Joao Pinto54139cf2017-04-06 09:49:09 +01003327 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3328 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003329
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003330 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003331 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003332 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003333 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003334
3335 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003336
Jose Abreu42de0472018-04-16 16:08:12 +01003337 if (priv->extend_desc)
3338 stmmac_rx_extended_status(priv, &priv->dev->stats,
3339 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003340 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003341 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003342 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003343 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003344 * with timestamp value, hence reinitialize
3345 * them in stmmac_rx_refill() function so that
3346 * device can reuse it.
3347 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003348 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003349 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003350 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003351 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003352 priv->dma_buf_sz,
3353 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003354 }
3355 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003357 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003358 unsigned int des;
3359
Jose Abreud2df9ea2018-05-18 14:56:08 +01003360 stmmac_get_desc_addr(priv, p, &des);
Jose Abreu42de0472018-04-16 16:08:12 +01003361 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003362
LABBE Corentin8d45e422017-02-08 09:31:08 +01003363 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003364 * (preallocated during init) then the packet is
3365 * ignored
3366 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003367 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003368 netdev_err(priv->dev,
3369 "len %d larger than size (%d)\n",
3370 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003371 priv->dev->stats.rx_length_errors++;
3372 break;
3373 }
3374
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003375 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003376 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003377 *
3378 * llc_snap is never checked in GMAC >= 4, so this ACS
3379 * feature is always disabled and packets need to be
3380 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003381 */
Jose Abreu565020a2018-04-18 10:57:55 +01003382 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3383 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003384 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003385
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003386 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003387 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3388 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003389 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3390 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003391 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003392
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003393 /* The zero-copy is always used for all the sizes
3394 * in case of GMAC4 because it needs
3395 * to refill the used descriptors, always.
3396 */
3397 if (unlikely(!priv->plat->has_gmac4 &&
3398 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003399 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003400 skb = netdev_alloc_skb_ip_align(priv->dev,
3401 frame_len);
3402 if (unlikely(!skb)) {
3403 if (net_ratelimit())
3404 dev_warn(priv->device,
3405 "packet dropped\n");
3406 priv->dev->stats.rx_dropped++;
3407 break;
3408 }
3409
3410 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003411 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003412 [entry], frame_len,
3413 DMA_FROM_DEVICE);
3414 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003415 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003416 rx_skbuff[entry]->data,
3417 frame_len);
3418
3419 skb_put(skb, frame_len);
3420 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003421 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003422 [entry], frame_len,
3423 DMA_FROM_DEVICE);
3424 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003425 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003426 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003427 netdev_err(priv->dev,
3428 "%s: Inconsistent Rx chain\n",
3429 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003430 priv->dev->stats.rx_dropped++;
3431 break;
3432 }
3433 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003434 rx_q->rx_skbuff[entry] = NULL;
3435 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003436
3437 skb_put(skb, frame_len);
3438 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003439 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003440 priv->dma_buf_sz,
3441 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003442 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003443
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003444 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003445 netdev_dbg(priv->dev, "frame received (%dbytes)",
3446 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003447 print_pkt(skb->data, frame_len);
3448 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003449
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003450 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3451
Vince Bridgersb9381982014-01-14 13:42:05 -06003452 stmmac_rx_vlan(priv->dev, skb);
3453
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454 skb->protocol = eth_type_trans(skb, priv->dev);
3455
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003456 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003457 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003458 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003459 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003460
Joao Pintoc22a3f42017-04-06 09:49:11 +01003461 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462
3463 priv->dev->stats.rx_packets++;
3464 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003465 }
3466 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467 }
3468
Joao Pinto54139cf2017-04-06 09:49:09 +01003469 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470
3471 priv->xstats.rx_pkt_n += count;
3472
3473 return count;
3474}
3475
3476/**
3477 * stmmac_poll - stmmac poll method (NAPI)
3478 * @napi : pointer to the napi structure.
3479 * @budget : maximum number of packets that the current CPU can receive from
3480 * all interfaces.
3481 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003482 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003483 */
3484static int stmmac_poll(struct napi_struct *napi, int budget)
3485{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003486 struct stmmac_rx_queue *rx_q =
3487 container_of(napi, struct stmmac_rx_queue, napi);
3488 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003489 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003490 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003491 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003492 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003493
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003494 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003495
3496 /* check all the queues */
3497 for (queue = 0; queue < tx_count; queue++)
3498 stmmac_tx_clean(priv, queue);
3499
Joao Pintoc22a3f42017-04-06 09:49:11 +01003500 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003502 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003503 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003504 }
3505 return work_done;
3506}
3507
3508/**
3509 * stmmac_tx_timeout
3510 * @dev : Pointer to net device structure
3511 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003512 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 * netdev structure and arrange for the device to be reset to a sane state
3514 * in order to transmit a new packet.
3515 */
3516static void stmmac_tx_timeout(struct net_device *dev)
3517{
3518 struct stmmac_priv *priv = netdev_priv(dev);
3519
Jose Abreu34877a12018-03-29 10:40:18 +01003520 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003521}
3522
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523/**
Jiri Pirko01789342011-08-16 06:29:00 +00003524 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525 * @dev : pointer to the device structure
3526 * Description:
3527 * This function is a driver entry point which gets called by the kernel
3528 * whenever multicast addresses must be enabled/disabled.
3529 * Return value:
3530 * void.
3531 */
Jiri Pirko01789342011-08-16 06:29:00 +00003532static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533{
3534 struct stmmac_priv *priv = netdev_priv(dev);
3535
Jose Abreuc10d4c82018-04-16 16:08:14 +01003536 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003537}
3538
3539/**
3540 * stmmac_change_mtu - entry point to change MTU size for the device.
3541 * @dev : device pointer.
3542 * @new_mtu : the new MTU size for the device.
3543 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3544 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3545 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3546 * Return value:
3547 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3548 * file on failure.
3549 */
3550static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3551{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003552 struct stmmac_priv *priv = netdev_priv(dev);
3553
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003555 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003556 return -EBUSY;
3557 }
3558
Michał Mirosław5e982f32011-04-09 02:46:55 +00003559 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003560
Michał Mirosław5e982f32011-04-09 02:46:55 +00003561 netdev_update_features(dev);
3562
3563 return 0;
3564}
3565
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003566static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003567 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003568{
3569 struct stmmac_priv *priv = netdev_priv(dev);
3570
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003571 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003572 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003573
Michał Mirosław5e982f32011-04-09 02:46:55 +00003574 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003575 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003576
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003577 /* Some GMAC devices have a bugged Jumbo frame support that
3578 * needs to have the Tx COE disabled for oversized frames
3579 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003580 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003581 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003582 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003583 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003584
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003585 /* Disable tso if asked by ethtool */
3586 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3587 if (features & NETIF_F_TSO)
3588 priv->tso = true;
3589 else
3590 priv->tso = false;
3591 }
3592
Michał Mirosław5e982f32011-04-09 02:46:55 +00003593 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003594}
3595
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003596static int stmmac_set_features(struct net_device *netdev,
3597 netdev_features_t features)
3598{
3599 struct stmmac_priv *priv = netdev_priv(netdev);
3600
3601 /* Keep the COE Type in case of csum is supporting */
3602 if (features & NETIF_F_RXCSUM)
3603 priv->hw->rx_csum = priv->plat->rx_coe;
3604 else
3605 priv->hw->rx_csum = 0;
3606 /* No check needed because rx_coe has been set before and it will be
3607 * fixed in case of issue.
3608 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003609 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003610
3611 return 0;
3612}
3613
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003614/**
3615 * stmmac_interrupt - main ISR
3616 * @irq: interrupt number.
3617 * @dev_id: to pass the net device pointer.
3618 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003619 * It can call:
3620 * o DMA service routine (to manage incoming frame reception and transmission
3621 * status)
3622 * o Core interrupts to manage: remote wake-up, management counter, LPI
3623 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003624 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003625static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3626{
3627 struct net_device *dev = (struct net_device *)dev_id;
3628 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003629 u32 rx_cnt = priv->plat->rx_queues_to_use;
3630 u32 tx_cnt = priv->plat->tx_queues_to_use;
3631 u32 queues_count;
3632 u32 queue;
3633
3634 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003635
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003636 if (priv->irq_wake)
3637 pm_wakeup_event(priv->device, 0);
3638
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003639 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003640 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003641 return IRQ_NONE;
3642 }
3643
Jose Abreu34877a12018-03-29 10:40:18 +01003644 /* Check if adapter is up */
3645 if (test_bit(STMMAC_DOWN, &priv->state))
3646 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003647 /* Check if a fatal error happened */
3648 if (stmmac_safety_feat_interrupt(priv))
3649 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003650
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003651 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003652 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003653 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Jose Abreu61fac602018-05-18 14:56:09 +01003654 int mtl_status;
Joao Pinto8f71a882017-03-10 18:24:57 +00003655
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003656 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003657 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003658 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003659 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003660 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003661 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003662 }
3663
Jose Abreu61fac602018-05-18 14:56:09 +01003664 for (queue = 0; queue < queues_count; queue++) {
3665 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto54139cf2017-04-06 09:49:09 +01003666
Jose Abreu61fac602018-05-18 14:56:09 +01003667 mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
3668 queue);
3669 if (mtl_status != -EINVAL)
3670 status |= mtl_status;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003671
Jose Abreu61fac602018-05-18 14:56:09 +01003672 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3673 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
3674 rx_q->rx_tail_addr,
3675 queue);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003676 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003677
3678 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003679 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003680 if (priv->xstats.pcs_link)
3681 netif_carrier_on(dev);
3682 else
3683 netif_carrier_off(dev);
3684 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003685 }
3686
3687 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003688 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003689
3690 return IRQ_HANDLED;
3691}
3692
3693#ifdef CONFIG_NET_POLL_CONTROLLER
3694/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003695 * to allow network I/O with interrupts disabled.
3696 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003697static void stmmac_poll_controller(struct net_device *dev)
3698{
3699 disable_irq(dev->irq);
3700 stmmac_interrupt(dev->irq, dev);
3701 enable_irq(dev->irq);
3702}
3703#endif
3704
3705/**
3706 * stmmac_ioctl - Entry point for the Ioctl
3707 * @dev: Device pointer.
3708 * @rq: An IOCTL specefic structure, that can contain a pointer to
3709 * a proprietary structure used to pass information to the driver.
3710 * @cmd: IOCTL command
3711 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003712 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003713 */
3714static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3715{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003716 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003717
3718 if (!netif_running(dev))
3719 return -EINVAL;
3720
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003721 switch (cmd) {
3722 case SIOCGMIIPHY:
3723 case SIOCGMIIREG:
3724 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003725 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003726 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003727 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003728 break;
3729 case SIOCSHWTSTAMP:
3730 ret = stmmac_hwtstamp_ioctl(dev, rq);
3731 break;
3732 default:
3733 break;
3734 }
Richard Cochran28b04112010-07-17 08:48:55 +00003735
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003736 return ret;
3737}
3738
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01003739static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
3740 void *cb_priv)
3741{
3742 struct stmmac_priv *priv = cb_priv;
3743 int ret = -EOPNOTSUPP;
3744
3745 stmmac_disable_all_queues(priv);
3746
3747 switch (type) {
3748 case TC_SETUP_CLSU32:
3749 if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3750 ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
3751 break;
3752 default:
3753 break;
3754 }
3755
3756 stmmac_enable_all_queues(priv);
3757 return ret;
3758}
3759
3760static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3761 struct tc_block_offload *f)
3762{
3763 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3764 return -EOPNOTSUPP;
3765
3766 switch (f->command) {
3767 case TC_BLOCK_BIND:
3768 return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3769 priv, priv);
3770 case TC_BLOCK_UNBIND:
3771 tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3772 return 0;
3773 default:
3774 return -EOPNOTSUPP;
3775 }
3776}
3777
3778static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
3779 void *type_data)
3780{
3781 struct stmmac_priv *priv = netdev_priv(ndev);
3782
3783 switch (type) {
3784 case TC_SETUP_BLOCK:
3785 return stmmac_setup_tc_block(priv, type_data);
3786 default:
3787 return -EOPNOTSUPP;
3788 }
3789}
3790
Bhadram Varkaa8304052017-10-27 08:22:02 +05303791static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3792{
3793 struct stmmac_priv *priv = netdev_priv(ndev);
3794 int ret = 0;
3795
3796 ret = eth_mac_addr(ndev, addr);
3797 if (ret)
3798 return ret;
3799
Jose Abreuc10d4c82018-04-16 16:08:14 +01003800 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303801
3802 return ret;
3803}
3804
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003805#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003806static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003807
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003808static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003809 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003810{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003811 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003812 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3813 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003814
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003815 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003816 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003817 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003818 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003819 le32_to_cpu(ep->basic.des0),
3820 le32_to_cpu(ep->basic.des1),
3821 le32_to_cpu(ep->basic.des2),
3822 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003823 ep++;
3824 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003825 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003826 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003827 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3828 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003829 p++;
3830 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003831 seq_printf(seq, "\n");
3832 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003833}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003834
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003835static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3836{
3837 struct net_device *dev = seq->private;
3838 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003839 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003840 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003841 u32 queue;
3842
3843 for (queue = 0; queue < rx_count; queue++) {
3844 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3845
3846 seq_printf(seq, "RX Queue %d:\n", queue);
3847
3848 if (priv->extend_desc) {
3849 seq_printf(seq, "Extended descriptor ring:\n");
3850 sysfs_display_ring((void *)rx_q->dma_erx,
3851 DMA_RX_SIZE, 1, seq);
3852 } else {
3853 seq_printf(seq, "Descriptor ring:\n");
3854 sysfs_display_ring((void *)rx_q->dma_rx,
3855 DMA_RX_SIZE, 0, seq);
3856 }
3857 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003858
Joao Pintoce736782017-04-06 09:49:10 +01003859 for (queue = 0; queue < tx_count; queue++) {
3860 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3861
3862 seq_printf(seq, "TX Queue %d:\n", queue);
3863
3864 if (priv->extend_desc) {
3865 seq_printf(seq, "Extended descriptor ring:\n");
3866 sysfs_display_ring((void *)tx_q->dma_etx,
3867 DMA_TX_SIZE, 1, seq);
3868 } else {
3869 seq_printf(seq, "Descriptor ring:\n");
3870 sysfs_display_ring((void *)tx_q->dma_tx,
3871 DMA_TX_SIZE, 0, seq);
3872 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003873 }
3874
3875 return 0;
3876}
3877
3878static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3879{
3880 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3881}
3882
Pavel Machek22d3efe2016-11-28 12:55:59 +01003883/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3884
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003885static const struct file_operations stmmac_rings_status_fops = {
3886 .owner = THIS_MODULE,
3887 .open = stmmac_sysfs_ring_open,
3888 .read = seq_read,
3889 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003890 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003891};
3892
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003893static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3894{
3895 struct net_device *dev = seq->private;
3896 struct stmmac_priv *priv = netdev_priv(dev);
3897
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003898 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003899 seq_printf(seq, "DMA HW features not supported\n");
3900 return 0;
3901 }
3902
3903 seq_printf(seq, "==============================\n");
3904 seq_printf(seq, "\tDMA HW features\n");
3905 seq_printf(seq, "==============================\n");
3906
Pavel Machek22d3efe2016-11-28 12:55:59 +01003907 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003908 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003909 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003910 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003911 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003912 (priv->dma_cap.half_duplex) ? "Y" : "N");
3913 seq_printf(seq, "\tHash Filter: %s\n",
3914 (priv->dma_cap.hash_filter) ? "Y" : "N");
3915 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3916 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003917 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003918 (priv->dma_cap.pcs) ? "Y" : "N");
3919 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3920 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3921 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3922 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3923 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3924 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3925 seq_printf(seq, "\tRMON module: %s\n",
3926 (priv->dma_cap.rmon) ? "Y" : "N");
3927 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3928 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003929 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003930 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003931 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003932 (priv->dma_cap.eee) ? "Y" : "N");
3933 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3934 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3935 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003936 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3937 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3938 (priv->dma_cap.rx_coe) ? "Y" : "N");
3939 } else {
3940 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3941 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3942 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3943 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3944 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003945 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3946 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3947 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3948 priv->dma_cap.number_rx_channel);
3949 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3950 priv->dma_cap.number_tx_channel);
3951 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3952 (priv->dma_cap.enh_desc) ? "Y" : "N");
3953
3954 return 0;
3955}
3956
3957static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3958{
3959 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3960}
3961
3962static const struct file_operations stmmac_dma_cap_fops = {
3963 .owner = THIS_MODULE,
3964 .open = stmmac_sysfs_dma_cap_open,
3965 .read = seq_read,
3966 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003967 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003968};
3969
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003970static int stmmac_init_fs(struct net_device *dev)
3971{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003972 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003973
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003974 /* Create per netdev entries */
3975 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3976
3977 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003978 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003979
3980 return -ENOMEM;
3981 }
3982
3983 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003984 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07003985 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003986 priv->dbgfs_dir, dev,
3987 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003988
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003989 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003990 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003991 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003992
3993 return -ENOMEM;
3994 }
3995
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003996 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07003997 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
3998 priv->dbgfs_dir,
3999 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004000
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004001 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004002 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004003 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004004
4005 return -ENOMEM;
4006 }
4007
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004008 return 0;
4009}
4010
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004011static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004012{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004013 struct stmmac_priv *priv = netdev_priv(dev);
4014
4015 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004016}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004017#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004018
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004019static const struct net_device_ops stmmac_netdev_ops = {
4020 .ndo_open = stmmac_open,
4021 .ndo_start_xmit = stmmac_xmit,
4022 .ndo_stop = stmmac_release,
4023 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004024 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004025 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004026 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004027 .ndo_tx_timeout = stmmac_tx_timeout,
4028 .ndo_do_ioctl = stmmac_ioctl,
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004029 .ndo_setup_tc = stmmac_setup_tc,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004030#ifdef CONFIG_NET_POLL_CONTROLLER
4031 .ndo_poll_controller = stmmac_poll_controller,
4032#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304033 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004034};
4035
Jose Abreu34877a12018-03-29 10:40:18 +01004036static void stmmac_reset_subtask(struct stmmac_priv *priv)
4037{
4038 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4039 return;
4040 if (test_bit(STMMAC_DOWN, &priv->state))
4041 return;
4042
4043 netdev_err(priv->dev, "Reset adapter.\n");
4044
4045 rtnl_lock();
4046 netif_trans_update(priv->dev);
4047 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4048 usleep_range(1000, 2000);
4049
4050 set_bit(STMMAC_DOWN, &priv->state);
4051 dev_close(priv->dev);
4052 dev_open(priv->dev);
4053 clear_bit(STMMAC_DOWN, &priv->state);
4054 clear_bit(STMMAC_RESETING, &priv->state);
4055 rtnl_unlock();
4056}
4057
4058static void stmmac_service_task(struct work_struct *work)
4059{
4060 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4061 service_task);
4062
4063 stmmac_reset_subtask(priv);
4064 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4065}
4066
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004067/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004068 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004069 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004070 * Description: this function is to configure the MAC device according to
4071 * some platform parameters or the HW capability register. It prepares the
4072 * driver to use either ring or chain modes and to setup either enhanced or
4073 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004074 */
4075static int stmmac_hw_init(struct stmmac_priv *priv)
4076{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004077 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004078
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004079 /* dwmac-sun8i only work in chain mode */
4080 if (priv->plat->has_sun8i)
4081 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004082 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004083
Jose Abreu5f0456b2018-04-23 09:05:15 +01004084 /* Initialize HW Interface */
4085 ret = stmmac_hwif_init(priv);
4086 if (ret)
4087 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004088
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004089 /* Get the HW capability (new GMAC newer than 3.50a) */
4090 priv->hw_cap_support = stmmac_get_hw_features(priv);
4091 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004092 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093
4094 /* We can override some gmac/dma configuration fields: e.g.
4095 * enh_desc, tx_coe (e.g. that are passed through the
4096 * platform) with the values from the HW capability
4097 * register (if supported).
4098 */
4099 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004100 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004101 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004102
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004103 /* TXCOE doesn't work in thresh DMA mode */
4104 if (priv->plat->force_thresh_dma_mode)
4105 priv->plat->tx_coe = 0;
4106 else
4107 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4108
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004109 /* In case of GMAC4 rx_coe is from HW cap register. */
4110 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004111
4112 if (priv->dma_cap.rx_coe_type2)
4113 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4114 else if (priv->dma_cap.rx_coe_type1)
4115 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4116
LABBE Corentin38ddc592016-11-16 20:09:39 +01004117 } else {
4118 dev_info(priv->device, "No HW DMA feature register supported\n");
4119 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004120
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004121 if (priv->plat->rx_coe) {
4122 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004123 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004124 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004125 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004126 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004127 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004128 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004129
4130 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004131 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004132 device_set_wakeup_capable(priv->device, 1);
4133 }
4134
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004135 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004136 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004137
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004138 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004139}
4140
4141/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004142 * stmmac_dvr_probe
4143 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004144 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004145 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004146 * Description: this is the main probe function used to
4147 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004148 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004149 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004150 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004151int stmmac_dvr_probe(struct device *device,
4152 struct plat_stmmacenet_data *plat_dat,
4153 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004154{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004155 struct net_device *ndev = NULL;
4156 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004157 int ret = 0;
4158 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004159
Joao Pintoc22a3f42017-04-06 09:49:11 +01004160 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4161 MTL_MAX_TX_QUEUES,
4162 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004163 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004164 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004165
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004166 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004167
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004168 priv = netdev_priv(ndev);
4169 priv->device = device;
4170 priv->dev = ndev;
4171
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004172 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004173 priv->pause = pause;
4174 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004175 priv->ioaddr = res->addr;
4176 priv->dev->base_addr = (unsigned long)res->addr;
4177
4178 priv->dev->irq = res->irq;
4179 priv->wol_irq = res->wol_irq;
4180 priv->lpi_irq = res->lpi_irq;
4181
4182 if (res->mac)
4183 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004184
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004185 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004186
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004187 /* Verify driver arguments */
4188 stmmac_verify_args();
4189
Jose Abreu34877a12018-03-29 10:40:18 +01004190 /* Allocate workqueue */
4191 priv->wq = create_singlethread_workqueue("stmmac_wq");
4192 if (!priv->wq) {
4193 dev_err(priv->device, "failed to create workqueue\n");
4194 goto error_wq;
4195 }
4196
4197 INIT_WORK(&priv->service_task, stmmac_service_task);
4198
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004199 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004200 * this needs to have multiple instances
4201 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004202 if ((phyaddr >= 0) && (phyaddr <= 31))
4203 priv->plat->phy_addr = phyaddr;
4204
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004205 if (priv->plat->stmmac_rst) {
4206 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004207 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004208 /* Some reset controllers have only reset callback instead of
4209 * assert + deassert callbacks pair.
4210 */
4211 if (ret == -ENOTSUPP)
4212 reset_control_reset(priv->plat->stmmac_rst);
4213 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004214
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004215 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004216 ret = stmmac_hw_init(priv);
4217 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004218 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004219
Joao Pintoc22a3f42017-04-06 09:49:11 +01004220 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004221 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4222 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004223
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004224 ndev->netdev_ops = &stmmac_netdev_ops;
4225
4226 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4227 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004228
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004229 ret = stmmac_tc_init(priv, priv);
4230 if (!ret) {
4231 ndev->hw_features |= NETIF_F_HW_TC;
4232 }
4233
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004234 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004235 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004236 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004237 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004238 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004239 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4240 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004241#ifdef STMMAC_VLAN_TAG_USED
4242 /* Both mac100 and gmac support receive VLAN tag detection */
Elad Nachmanab188e82018-06-15 09:57:39 +03004243 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004244#endif
4245 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4246
Jarod Wilson44770e12016-10-17 15:54:17 -04004247 /* MTU range: 46 - hw-specific max */
4248 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4249 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4250 ndev->max_mtu = JUMBO_LEN;
4251 else
4252 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004253 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4254 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4255 */
4256 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4257 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004258 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004259 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004260 dev_warn(priv->device,
4261 "%s: warning: maxmtu having invalid value (%d)\n",
4262 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004263
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004264 if (flow_ctrl)
4265 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4266
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004267 /* Rx Watchdog is available in the COREs newer than the 3.40.
4268 * In some case, for example on bugged HW this feature
4269 * has to be disable and this can be done by passing the
4270 * riwt_off field from the platform.
4271 */
4272 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4273 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004274 dev_info(priv->device,
4275 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004276 }
4277
Joao Pintoc22a3f42017-04-06 09:49:11 +01004278 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4279 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4280
4281 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4282 (8 * priv->plat->rx_queues_to_use));
4283 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004284
Thierry Reding29555fa2018-05-24 16:09:07 +02004285 mutex_init(&priv->lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00004286
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004287 /* If a specific clk_csr value is passed from the platform
4288 * this means that the CSR Clock Range selection cannot be
4289 * changed at run-time and it is fixed. Viceversa the driver'll try to
4290 * set the MDC clock dynamically according to the csr actual
4291 * clock input.
4292 */
4293 if (!priv->plat->clk_csr)
4294 stmmac_clk_csr_set(priv);
4295 else
4296 priv->clk_csr = priv->plat->clk_csr;
4297
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004298 stmmac_check_pcs_mode(priv);
4299
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004300 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4301 priv->hw->pcs != STMMAC_PCS_TBI &&
4302 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004303 /* MDIO bus Registration */
4304 ret = stmmac_mdio_register(ndev);
4305 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004306 dev_err(priv->device,
4307 "%s: MDIO bus (id: %d) registration failed",
4308 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004309 goto error_mdio_register;
4310 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004311 }
4312
Florian Fainelli57016592016-12-27 18:23:06 -08004313 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004314 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004315 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4316 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004317 goto error_netdev_register;
4318 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004319
Florian Fainelli57016592016-12-27 18:23:06 -08004320 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004321
Viresh Kumar6a81c262012-07-30 14:39:41 -07004322error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004323 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4324 priv->hw->pcs != STMMAC_PCS_TBI &&
4325 priv->hw->pcs != STMMAC_PCS_RTBI)
4326 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004327error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004328 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4329 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4330
4331 netif_napi_del(&rx_q->napi);
4332 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004333error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004334 destroy_workqueue(priv->wq);
4335error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004336 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004337
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004338 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004339}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004340EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004341
4342/**
4343 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004344 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004345 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004346 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004347 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004348int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004349{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004350 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004351 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004352
LABBE Corentin38ddc592016-11-16 20:09:39 +01004353 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004354
Joao Pintoae4f0d42017-03-15 11:04:47 +00004355 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004356
Jose Abreuc10d4c82018-04-16 16:08:14 +01004357 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004358 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004359 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004360 if (priv->plat->stmmac_rst)
4361 reset_control_assert(priv->plat->stmmac_rst);
4362 clk_disable_unprepare(priv->plat->pclk);
4363 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004364 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4365 priv->hw->pcs != STMMAC_PCS_TBI &&
4366 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004367 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004368 destroy_workqueue(priv->wq);
Thierry Reding29555fa2018-05-24 16:09:07 +02004369 mutex_destroy(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004370 free_netdev(ndev);
4371
4372 return 0;
4373}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004374EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004375
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004376/**
4377 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004378 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004379 * Description: this is the function to suspend the device and it is called
4380 * by the platform driver to stop the network queue, release the resources,
4381 * program the PMT register (for WoL), clean and release driver resources.
4382 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004383int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004384{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004385 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004386 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004387
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004388 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004389 return 0;
4390
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004391 if (ndev->phydev)
4392 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004393
Thierry Reding29555fa2018-05-24 16:09:07 +02004394 mutex_lock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004395
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004396 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004397 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004398
Joao Pintoc22a3f42017-04-06 09:49:11 +01004399 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004400
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004401 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004402 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004403
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004404 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004405 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004406 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004407 priv->irq_wake = 1;
4408 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004409 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004410 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004411 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004412 clk_disable(priv->plat->pclk);
4413 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004414 }
Thierry Reding29555fa2018-05-24 16:09:07 +02004415 mutex_unlock(&priv->lock);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004416
LABBE Corentin4d869b02017-05-24 09:16:46 +02004417 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004418 priv->speed = SPEED_UNKNOWN;
4419 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004420 return 0;
4421}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004422EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004423
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004424/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004425 * stmmac_reset_queues_param - reset queue parameters
4426 * @dev: device pointer
4427 */
4428static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4429{
4430 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004431 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004432 u32 queue;
4433
4434 for (queue = 0; queue < rx_cnt; queue++) {
4435 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4436
4437 rx_q->cur_rx = 0;
4438 rx_q->dirty_rx = 0;
4439 }
4440
Joao Pintoce736782017-04-06 09:49:10 +01004441 for (queue = 0; queue < tx_cnt; queue++) {
4442 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4443
4444 tx_q->cur_tx = 0;
4445 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004446 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004447 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004448}
4449
4450/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004451 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004452 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004453 * Description: when resume this function is invoked to setup the DMA and CORE
4454 * in a usable state.
4455 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004456int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004457{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004458 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004459 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004460
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004461 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004462 return 0;
4463
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004464 /* Power Down bit, into the PM register, is cleared
4465 * automatically as soon as a magic packet or a Wake-up frame
4466 * is received. Anyway, it's better to manually clear
4467 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004468 * from another devices (e.g. serial console).
4469 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004470 if (device_may_wakeup(priv->device)) {
Thierry Reding29555fa2018-05-24 16:09:07 +02004471 mutex_lock(&priv->lock);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004472 stmmac_pmt(priv, priv->hw, 0);
Thierry Reding29555fa2018-05-24 16:09:07 +02004473 mutex_unlock(&priv->lock);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004474 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004475 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004476 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004477 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004478 clk_enable(priv->plat->stmmac_clk);
4479 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004480 /* reset the phy so that it's ready */
4481 if (priv->mii)
4482 stmmac_mdio_reset(priv->mii);
4483 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004484
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004485 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004486
Thierry Reding29555fa2018-05-24 16:09:07 +02004487 mutex_lock(&priv->lock);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004488
Joao Pinto54139cf2017-04-06 09:49:09 +01004489 stmmac_reset_queues_param(priv);
4490
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004491 stmmac_clear_descriptors(priv);
4492
Huacai Chenfe1319292014-12-19 22:38:18 +08004493 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004494 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004495 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004496
Joao Pintoc22a3f42017-04-06 09:49:11 +01004497 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004498
Joao Pintoc22a3f42017-04-06 09:49:11 +01004499 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004500
Thierry Reding29555fa2018-05-24 16:09:07 +02004501 mutex_unlock(&priv->lock);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004502
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004503 if (ndev->phydev)
4504 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004505
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004506 return 0;
4507}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004508EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004509
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004510#ifndef MODULE
4511static int __init stmmac_cmdline_opt(char *str)
4512{
4513 char *opt;
4514
4515 if (!str || !*str)
4516 return -EINVAL;
4517 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004518 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004519 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004520 goto err;
4521 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004522 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004523 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004524 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004525 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004526 goto err;
4527 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004528 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004529 goto err;
4530 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004531 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004532 goto err;
4533 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004534 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004535 goto err;
4536 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004537 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004538 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004539 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004540 if (kstrtoint(opt + 10, 0, &eee_timer))
4541 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004542 } else if (!strncmp(opt, "chain_mode:", 11)) {
4543 if (kstrtoint(opt + 11, 0, &chain_mode))
4544 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004545 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004546 }
4547 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004548
4549err:
4550 pr_err("%s: ERROR broken module parameter conversion", __func__);
4551 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004552}
4553
4554__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004555#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004556
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004557static int __init stmmac_init(void)
4558{
4559#ifdef CONFIG_DEBUG_FS
4560 /* Create debugfs main directory if it doesn't exist yet */
4561 if (!stmmac_fs_dir) {
4562 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4563
4564 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4565 pr_err("ERROR %s, debugfs create directory failed\n",
4566 STMMAC_RESOURCE_NAME);
4567
4568 return -ENOMEM;
4569 }
4570 }
4571#endif
4572
4573 return 0;
4574}
4575
4576static void __exit stmmac_exit(void)
4577{
4578#ifdef CONFIG_DEBUG_FS
4579 debugfs_remove_recursive(stmmac_fs_dir);
4580#endif
4581}
4582
4583module_init(stmmac_init)
4584module_exit(stmmac_exit)
4585
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004586MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4587MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4588MODULE_LICENSE("GPL");