blob: 8076bce851600ddab2ccc4a3b317f320c0d59b34 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Vijay Purushothaman9505e012015-02-16 15:07:59 +0530393 .vco = { .min = 4860000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002193intel_fb_align_height(struct drm_device *dev, int height,
2194 uint32_t pixel_format,
2195 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196{
2197 int tile_height;
2198
Daniel Vetter091df6c2015-02-10 17:16:10 +00002199 tile_height = fb_format_modifier == I915_FORMAT_MOD_X_TILED ?
2200 (IS_GEN2(dev) ? 16 : 8) : 1;
2201
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002202 return ALIGN(height, tile_height);
2203}
2204
Chris Wilson127bd2a2010-07-23 23:32:05 +01002205int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2207 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002208 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002210 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002211 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002212 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 u32 alignment;
2214 int ret;
2215
Matt Roperebcdd392014-07-09 16:22:11 -07002216 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2217
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002218 switch (fb->modifier[0]) {
2219 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002220 if (INTEL_INFO(dev)->gen >= 9)
2221 alignment = 256 * 1024;
2222 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002223 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002224 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002225 alignment = 4 * 1024;
2226 else
2227 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002229 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002230 if (INTEL_INFO(dev)->gen >= 9)
2231 alignment = 256 * 1024;
2232 else {
2233 /* pin() will align the object as required by fence */
2234 alignment = 0;
2235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002237 case I915_FORMAT_MOD_Y_TILED:
Daniel Vetter80075d42013-10-09 21:23:52 +02002238 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239 return -EINVAL;
2240 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002241 MISSING_CASE(fb->modifier[0]);
2242 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243 }
2244
Chris Wilson693db182013-03-05 14:52:39 +00002245 /* Note that the w/a also requires 64 PTE of padding following the
2246 * bo. We currently fill all unused PTE with the shadow page and so
2247 * we should always have valid PTE following the scanout preventing
2248 * the VT-d warning.
2249 */
2250 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2251 alignment = 256 * 1024;
2252
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002253 /*
2254 * Global gtt pte registers are special registers which actually forward
2255 * writes to a chunk of system memory. Which means that there is no risk
2256 * that the register values disappear as soon as we call
2257 * intel_runtime_pm_put(), so it is correct to wrap only the
2258 * pin/unpin/fence and not more.
2259 */
2260 intel_runtime_pm_get(dev_priv);
2261
Chris Wilsonce453d82011-02-21 14:43:56 +00002262 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002263 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002264 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002265 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002266
2267 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2268 * fence, whereas 965+ only requires a fence if using
2269 * framebuffer compression. For simplicity, we always install
2270 * a fence as the cost is not that onerous.
2271 */
Chris Wilson06d98132012-04-17 15:31:24 +01002272 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002273 if (ret)
2274 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002275
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002276 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002277
Chris Wilsonce453d82011-02-21 14:43:56 +00002278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002280 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002281
2282err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002283 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002284err_interruptible:
2285 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002287 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002288}
2289
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002290static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291{
Matt Roperebcdd392014-07-09 16:22:11 -07002292 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2293
Chris Wilson1690e1e2011-12-14 13:57:08 +01002294 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002295 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002296}
2297
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2299 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002300unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2301 unsigned int tiling_mode,
2302 unsigned int cpp,
2303 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304{
Chris Wilsonbc752862013-02-21 20:04:31 +00002305 if (tiling_mode != I915_TILING_NONE) {
2306 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307
Chris Wilsonbc752862013-02-21 20:04:31 +00002308 tile_rows = *y / 8;
2309 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002310
Chris Wilsonbc752862013-02-21 20:04:31 +00002311 tiles = *x / (512/cpp);
2312 *x %= 512/cpp;
2313
2314 return tile_rows * pitch * 8 + tiles * 4096;
2315 } else {
2316 unsigned int offset;
2317
2318 offset = *y * pitch + *x * cpp;
2319 *y = 0;
2320 *x = (offset & 4095) / cpp;
2321 return offset & -4096;
2322 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002323}
2324
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002325static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326{
2327 switch (format) {
2328 case DISPPLANE_8BPP:
2329 return DRM_FORMAT_C8;
2330 case DISPPLANE_BGRX555:
2331 return DRM_FORMAT_XRGB1555;
2332 case DISPPLANE_BGRX565:
2333 return DRM_FORMAT_RGB565;
2334 default:
2335 case DISPPLANE_BGRX888:
2336 return DRM_FORMAT_XRGB8888;
2337 case DISPPLANE_RGBX888:
2338 return DRM_FORMAT_XBGR8888;
2339 case DISPPLANE_BGRX101010:
2340 return DRM_FORMAT_XRGB2101010;
2341 case DISPPLANE_RGBX101010:
2342 return DRM_FORMAT_XBGR2101010;
2343 }
2344}
2345
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002346static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2347{
2348 switch (format) {
2349 case PLANE_CTL_FORMAT_RGB_565:
2350 return DRM_FORMAT_RGB565;
2351 default:
2352 case PLANE_CTL_FORMAT_XRGB_8888:
2353 if (rgb_order) {
2354 if (alpha)
2355 return DRM_FORMAT_ABGR8888;
2356 else
2357 return DRM_FORMAT_XBGR8888;
2358 } else {
2359 if (alpha)
2360 return DRM_FORMAT_ARGB8888;
2361 else
2362 return DRM_FORMAT_XRGB8888;
2363 }
2364 case PLANE_CTL_FORMAT_XRGB_2101010:
2365 if (rgb_order)
2366 return DRM_FORMAT_XBGR2101010;
2367 else
2368 return DRM_FORMAT_XRGB2101010;
2369 }
2370}
2371
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002372static bool
2373intel_alloc_plane_obj(struct intel_crtc *crtc,
2374 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375{
2376 struct drm_device *dev = crtc->base.dev;
2377 struct drm_i915_gem_object *obj = NULL;
2378 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002379 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 u32 base = plane_config->base;
2381
Chris Wilsonff2652e2014-03-10 08:07:02 +00002382 if (plane_config->size == 0)
2383 return false;
2384
Jesse Barnes46f297f2014-03-07 08:57:48 -08002385 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2386 plane_config->size);
2387 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002389
Damien Lespiau49af4492015-01-20 12:51:44 +00002390 obj->tiling_mode = plane_config->tiling;
2391 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002392 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002394 mode_cmd.pixel_format = fb->pixel_format;
2395 mode_cmd.width = fb->width;
2396 mode_cmd.height = fb->height;
2397 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002398 mode_cmd.modifier[0] = fb->modifier[0];
2399 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002400
2401 mutex_lock(&dev->struct_mutex);
2402
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002403 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405 DRM_DEBUG_KMS("intel fb init failed\n");
2406 goto out_unref_obj;
2407 }
2408
Daniel Vettera071fa02014-06-18 23:28:09 +02002409 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411
2412 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2413 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414
2415out_unref_obj:
2416 drm_gem_object_unreference(&obj->base);
2417 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002418 return false;
2419}
2420
Matt Roperafd65eb2015-02-03 13:10:04 -08002421/* Update plane->state->fb to match plane->fb after driver-internal updates */
2422static void
2423update_state_fb(struct drm_plane *plane)
2424{
2425 if (plane->fb == plane->state->fb)
2426 return;
2427
2428 if (plane->state->fb)
2429 drm_framebuffer_unreference(plane->state->fb);
2430 plane->state->fb = plane->fb;
2431 if (plane->state->fb)
2432 drm_framebuffer_reference(plane->state->fb);
2433}
2434
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002435static void
2436intel_find_plane_obj(struct intel_crtc *intel_crtc,
2437 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002438{
2439 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002440 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002441 struct drm_crtc *c;
2442 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002443 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002444
Damien Lespiau2d140302015-02-05 17:22:18 +00002445 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002446 return;
2447
Damien Lespiauf55548b2015-02-05 18:30:20 +00002448 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002449 struct drm_plane *primary = intel_crtc->base.primary;
2450
2451 primary->fb = &plane_config->fb->base;
2452 primary->state->crtc = &intel_crtc->base;
2453 update_state_fb(primary);
2454
Jesse Barnes484b41d2014-03-07 08:57:55 -08002455 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002456 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002457
Damien Lespiau2d140302015-02-05 17:22:18 +00002458 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002459
2460 /*
2461 * Failed to alloc the obj, check to see if we should share
2462 * an fb with another CRTC instead
2463 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002464 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002465 i = to_intel_crtc(c);
2466
2467 if (c == &intel_crtc->base)
2468 continue;
2469
Matt Roper2ff8fde2014-07-08 07:50:07 -07002470 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002471 continue;
2472
Matt Roper2ff8fde2014-07-08 07:50:07 -07002473 obj = intel_fb_obj(c->primary->fb);
2474 if (obj == NULL)
2475 continue;
2476
2477 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002478 struct drm_plane *primary = intel_crtc->base.primary;
2479
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002480 if (obj->tiling_mode != I915_TILING_NONE)
2481 dev_priv->preserve_bios_swizzle = true;
2482
Dave Airlie66e514c2014-04-03 07:51:54 +10002483 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002484 primary->fb = c->primary->fb;
2485 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002486 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002487 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002488 break;
2489 }
2490 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002491
Jesse Barnes46f297f2014-03-07 08:57:48 -08002492}
2493
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002494static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2495 struct drm_framebuffer *fb,
2496 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002497{
2498 struct drm_device *dev = crtc->dev;
2499 struct drm_i915_private *dev_priv = dev->dev_private;
2500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002501 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002502 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002503 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002504 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002505 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302506 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002507
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002508 if (!intel_crtc->primary_enabled) {
2509 I915_WRITE(reg, 0);
2510 if (INTEL_INFO(dev)->gen >= 4)
2511 I915_WRITE(DSPSURF(plane), 0);
2512 else
2513 I915_WRITE(DSPADDR(plane), 0);
2514 POSTING_READ(reg);
2515 return;
2516 }
2517
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002518 obj = intel_fb_obj(fb);
2519 if (WARN_ON(obj == NULL))
2520 return;
2521
2522 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2523
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002524 dspcntr = DISPPLANE_GAMMA_ENABLE;
2525
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002526 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002527
2528 if (INTEL_INFO(dev)->gen < 4) {
2529 if (intel_crtc->pipe == PIPE_B)
2530 dspcntr |= DISPPLANE_SEL_PIPE_B;
2531
2532 /* pipesrc and dspsize control the size that is scaled from,
2533 * which should always be the user's requested size.
2534 */
2535 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002536 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2537 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002539 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2540 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002541 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2542 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002543 I915_WRITE(PRIMPOS(plane), 0);
2544 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002545 }
2546
Ville Syrjälä57779d02012-10-31 17:50:14 +02002547 switch (fb->pixel_format) {
2548 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002549 dspcntr |= DISPPLANE_8BPP;
2550 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002551 case DRM_FORMAT_XRGB1555:
2552 case DRM_FORMAT_ARGB1555:
2553 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002554 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002555 case DRM_FORMAT_RGB565:
2556 dspcntr |= DISPPLANE_BGRX565;
2557 break;
2558 case DRM_FORMAT_XRGB8888:
2559 case DRM_FORMAT_ARGB8888:
2560 dspcntr |= DISPPLANE_BGRX888;
2561 break;
2562 case DRM_FORMAT_XBGR8888:
2563 case DRM_FORMAT_ABGR8888:
2564 dspcntr |= DISPPLANE_RGBX888;
2565 break;
2566 case DRM_FORMAT_XRGB2101010:
2567 case DRM_FORMAT_ARGB2101010:
2568 dspcntr |= DISPPLANE_BGRX101010;
2569 break;
2570 case DRM_FORMAT_XBGR2101010:
2571 case DRM_FORMAT_ABGR2101010:
2572 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002573 break;
2574 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002575 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002576 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002577
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002578 if (INTEL_INFO(dev)->gen >= 4 &&
2579 obj->tiling_mode != I915_TILING_NONE)
2580 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002581
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002582 if (IS_G4X(dev))
2583 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2584
Ville Syrjäläb98971272014-08-27 16:51:22 +03002585 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002586
Daniel Vetterc2c75132012-07-05 12:17:30 +02002587 if (INTEL_INFO(dev)->gen >= 4) {
2588 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002589 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002590 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002591 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002592 linear_offset -= intel_crtc->dspaddr_offset;
2593 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002594 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002595 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002596
Matt Roper8e7d6882015-01-21 16:35:41 -08002597 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302598 dspcntr |= DISPPLANE_ROTATE_180;
2599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002600 x += (intel_crtc->config->pipe_src_w - 1);
2601 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302602
2603 /* Finding the last pixel of the last line of the display
2604 data and adding to linear_offset*/
2605 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002606 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2607 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302608 }
2609
2610 I915_WRITE(reg, dspcntr);
2611
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002612 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2613 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2614 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002615 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002616 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002617 I915_WRITE(DSPSURF(plane),
2618 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002620 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002622 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624}
2625
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002626static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2627 struct drm_framebuffer *fb,
2628 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002633 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002634 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002635 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002637 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302638 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002639
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002640 if (!intel_crtc->primary_enabled) {
2641 I915_WRITE(reg, 0);
2642 I915_WRITE(DSPSURF(plane), 0);
2643 POSTING_READ(reg);
2644 return;
2645 }
2646
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002647 obj = intel_fb_obj(fb);
2648 if (WARN_ON(obj == NULL))
2649 return;
2650
2651 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2652
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 dspcntr = DISPPLANE_GAMMA_ENABLE;
2654
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002655 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656
2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2658 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2659
Ville Syrjälä57779d02012-10-31 17:50:14 +02002660 switch (fb->pixel_format) {
2661 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662 dspcntr |= DISPPLANE_8BPP;
2663 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002664 case DRM_FORMAT_RGB565:
2665 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 case DRM_FORMAT_XRGB8888:
2668 case DRM_FORMAT_ARGB8888:
2669 dspcntr |= DISPPLANE_BGRX888;
2670 break;
2671 case DRM_FORMAT_XBGR8888:
2672 case DRM_FORMAT_ABGR8888:
2673 dspcntr |= DISPPLANE_RGBX888;
2674 break;
2675 case DRM_FORMAT_XRGB2101010:
2676 case DRM_FORMAT_ARGB2101010:
2677 dspcntr |= DISPPLANE_BGRX101010;
2678 break;
2679 case DRM_FORMAT_XBGR2101010:
2680 case DRM_FORMAT_ABGR2101010:
2681 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002682 break;
2683 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002684 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685 }
2686
2687 if (obj->tiling_mode != I915_TILING_NONE)
2688 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002689
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002691 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002692
Ville Syrjäläb98971272014-08-27 16:51:22 +03002693 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002694 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002695 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002696 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002697 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002698 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002699 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302700 dspcntr |= DISPPLANE_ROTATE_180;
2701
2702 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002703 x += (intel_crtc->config->pipe_src_w - 1);
2704 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302705
2706 /* Finding the last pixel of the last line of the display
2707 data and adding to linear_offset*/
2708 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2710 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302711 }
2712 }
2713
2714 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002715
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002716 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2717 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2718 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002719 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002720 I915_WRITE(DSPSURF(plane),
2721 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002722 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002723 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2724 } else {
2725 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2726 I915_WRITE(DSPLINOFF(plane), linear_offset);
2727 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002728 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002729}
2730
Damien Lespiaub3218032015-02-27 11:15:18 +00002731u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2732 uint32_t pixel_format)
2733{
2734 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2735
2736 /*
2737 * The stride is either expressed as a multiple of 64 bytes
2738 * chunks for linear buffers or in number of tiles for tiled
2739 * buffers.
2740 */
2741 switch (fb_modifier) {
2742 case DRM_FORMAT_MOD_NONE:
2743 return 64;
2744 case I915_FORMAT_MOD_X_TILED:
2745 if (INTEL_INFO(dev)->gen == 2)
2746 return 128;
2747 return 512;
2748 case I915_FORMAT_MOD_Y_TILED:
2749 /* No need to check for old gens and Y tiling since this is
2750 * about the display engine and those will be blocked before
2751 * we get here.
2752 */
2753 return 128;
2754 case I915_FORMAT_MOD_Yf_TILED:
2755 if (bits_per_pixel == 8)
2756 return 64;
2757 else
2758 return 128;
2759 default:
2760 MISSING_CASE(fb_modifier);
2761 return 64;
2762 }
2763}
2764
Damien Lespiau70d21f02013-07-03 21:06:04 +01002765static void skylake_update_primary_plane(struct drm_crtc *crtc,
2766 struct drm_framebuffer *fb,
2767 int x, int y)
2768{
2769 struct drm_device *dev = crtc->dev;
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002772 struct drm_i915_gem_object *obj;
2773 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002774 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002775
2776 if (!intel_crtc->primary_enabled) {
2777 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2778 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2779 POSTING_READ(PLANE_CTL(pipe, 0));
2780 return;
2781 }
2782
2783 plane_ctl = PLANE_CTL_ENABLE |
2784 PLANE_CTL_PIPE_GAMMA_ENABLE |
2785 PLANE_CTL_PIPE_CSC_ENABLE;
2786
2787 switch (fb->pixel_format) {
2788 case DRM_FORMAT_RGB565:
2789 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2790 break;
2791 case DRM_FORMAT_XRGB8888:
2792 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2793 break;
2794 case DRM_FORMAT_XBGR8888:
2795 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2796 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2797 break;
2798 case DRM_FORMAT_XRGB2101010:
2799 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2800 break;
2801 case DRM_FORMAT_XBGR2101010:
2802 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2803 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2804 break;
2805 default:
2806 BUG();
2807 }
2808
Daniel Vetter30af77c2015-02-10 17:16:11 +00002809 switch (fb->modifier[0]) {
2810 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002811 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002812 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002813 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002814 break;
2815 case I915_FORMAT_MOD_Y_TILED:
2816 plane_ctl |= PLANE_CTL_TILED_Y;
2817 break;
2818 case I915_FORMAT_MOD_Yf_TILED:
2819 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002820 break;
2821 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002822 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002823 }
2824
2825 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002826 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002827 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002828
Damien Lespiaub3218032015-02-27 11:15:18 +00002829 obj = intel_fb_obj(fb);
2830 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2831 fb->pixel_format);
2832
Damien Lespiau70d21f02013-07-03 21:06:04 +01002833 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2834
2835 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2836 i915_gem_obj_ggtt_offset(obj),
2837 x, y, fb->width, fb->height,
2838 fb->pitches[0]);
2839
2840 I915_WRITE(PLANE_POS(pipe, 0), 0);
2841 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2842 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002843 (intel_crtc->config->pipe_src_h - 1) << 16 |
2844 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002845 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002846 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2847
2848 POSTING_READ(PLANE_SURF(pipe, 0));
2849}
2850
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851/* Assume fb object is pinned & idle & fenced and just update base pointers */
2852static int
2853intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2854 int x, int y, enum mode_set_atomic state)
2855{
2856 struct drm_device *dev = crtc->dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002859 if (dev_priv->display.disable_fbc)
2860 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002861
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002862 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2863
2864 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002865}
2866
Ville Syrjälä75147472014-11-24 18:28:11 +02002867static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002868{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002869 struct drm_crtc *crtc;
2870
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002871 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2873 enum plane plane = intel_crtc->plane;
2874
2875 intel_prepare_page_flip(dev, plane);
2876 intel_finish_page_flip_plane(dev, plane);
2877 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002878}
2879
2880static void intel_update_primary_planes(struct drm_device *dev)
2881{
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002884
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002885 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2887
Rob Clark51fd3712013-11-19 12:10:12 -05002888 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002889 /*
2890 * FIXME: Once we have proper support for primary planes (and
2891 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002892 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002893 */
Matt Roperf4510a22014-04-01 15:22:40 -07002894 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002895 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002896 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002897 crtc->x,
2898 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002899 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002900 }
2901}
2902
Ville Syrjälä75147472014-11-24 18:28:11 +02002903void intel_prepare_reset(struct drm_device *dev)
2904{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002905 struct drm_i915_private *dev_priv = to_i915(dev);
2906 struct intel_crtc *crtc;
2907
Ville Syrjälä75147472014-11-24 18:28:11 +02002908 /* no reset support for gen2 */
2909 if (IS_GEN2(dev))
2910 return;
2911
2912 /* reset doesn't touch the display */
2913 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2914 return;
2915
2916 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002917
2918 /*
2919 * Disabling the crtcs gracefully seems nicer. Also the
2920 * g33 docs say we should at least disable all the planes.
2921 */
2922 for_each_intel_crtc(dev, crtc) {
2923 if (crtc->active)
2924 dev_priv->display.crtc_disable(&crtc->base);
2925 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002926}
2927
2928void intel_finish_reset(struct drm_device *dev)
2929{
2930 struct drm_i915_private *dev_priv = to_i915(dev);
2931
2932 /*
2933 * Flips in the rings will be nuked by the reset,
2934 * so complete all pending flips so that user space
2935 * will get its events and not get stuck.
2936 */
2937 intel_complete_page_flips(dev);
2938
2939 /* no reset support for gen2 */
2940 if (IS_GEN2(dev))
2941 return;
2942
2943 /* reset doesn't touch the display */
2944 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2945 /*
2946 * Flips in the rings have been nuked by the reset,
2947 * so update the base address of all primary
2948 * planes to the the last fb to make sure we're
2949 * showing the correct fb after a reset.
2950 */
2951 intel_update_primary_planes(dev);
2952 return;
2953 }
2954
2955 /*
2956 * The display has been reset as well,
2957 * so need a full re-initialization.
2958 */
2959 intel_runtime_pm_disable_interrupts(dev_priv);
2960 intel_runtime_pm_enable_interrupts(dev_priv);
2961
2962 intel_modeset_init_hw(dev);
2963
2964 spin_lock_irq(&dev_priv->irq_lock);
2965 if (dev_priv->display.hpd_irq_setup)
2966 dev_priv->display.hpd_irq_setup(dev);
2967 spin_unlock_irq(&dev_priv->irq_lock);
2968
2969 intel_modeset_setup_hw_state(dev, true);
2970
2971 intel_hpd_init(dev_priv);
2972
2973 drm_modeset_unlock_all(dev);
2974}
2975
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002976static int
Chris Wilson14667a42012-04-03 17:58:35 +01002977intel_finish_fb(struct drm_framebuffer *old_fb)
2978{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002979 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2981 bool was_interruptible = dev_priv->mm.interruptible;
2982 int ret;
2983
Chris Wilson14667a42012-04-03 17:58:35 +01002984 /* Big Hammer, we also need to ensure that any pending
2985 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2986 * current scanout is retired before unpinning the old
2987 * framebuffer.
2988 *
2989 * This should only fail upon a hung GPU, in which case we
2990 * can safely continue.
2991 */
2992 dev_priv->mm.interruptible = false;
2993 ret = i915_gem_object_finish_gpu(obj);
2994 dev_priv->mm.interruptible = was_interruptible;
2995
2996 return ret;
2997}
2998
Chris Wilson7d5e3792014-03-04 13:15:08 +00002999static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3000{
3001 struct drm_device *dev = crtc->dev;
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003004 bool pending;
3005
3006 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3007 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3008 return false;
3009
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003010 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003011 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003012 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003013
3014 return pending;
3015}
3016
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003017static void intel_update_pipe_size(struct intel_crtc *crtc)
3018{
3019 struct drm_device *dev = crtc->base.dev;
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 const struct drm_display_mode *adjusted_mode;
3022
3023 if (!i915.fastboot)
3024 return;
3025
3026 /*
3027 * Update pipe size and adjust fitter if needed: the reason for this is
3028 * that in compute_mode_changes we check the native mode (not the pfit
3029 * mode) to see if we can flip rather than do a full mode set. In the
3030 * fastboot case, we'll flip, but if we don't update the pipesrc and
3031 * pfit state, we'll end up with a big fb scanned out into the wrong
3032 * sized surface.
3033 *
3034 * To fix this properly, we need to hoist the checks up into
3035 * compute_mode_changes (or above), check the actual pfit state and
3036 * whether the platform allows pfit disable with pipe active, and only
3037 * then update the pipesrc and pfit state, even on the flip path.
3038 */
3039
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003040 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003041
3042 I915_WRITE(PIPESRC(crtc->pipe),
3043 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3044 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003045 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003046 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3047 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003048 I915_WRITE(PF_CTL(crtc->pipe), 0);
3049 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3050 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3051 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003052 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3053 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003054}
3055
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003056static void intel_fdi_normal_train(struct drm_crtc *crtc)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3061 int pipe = intel_crtc->pipe;
3062 u32 reg, temp;
3063
3064 /* enable normal train */
3065 reg = FDI_TX_CTL(pipe);
3066 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003067 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003068 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3069 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003070 } else {
3071 temp &= ~FDI_LINK_TRAIN_NONE;
3072 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003073 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003074 I915_WRITE(reg, temp);
3075
3076 reg = FDI_RX_CTL(pipe);
3077 temp = I915_READ(reg);
3078 if (HAS_PCH_CPT(dev)) {
3079 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3080 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3081 } else {
3082 temp &= ~FDI_LINK_TRAIN_NONE;
3083 temp |= FDI_LINK_TRAIN_NONE;
3084 }
3085 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3086
3087 /* wait one idle pattern time */
3088 POSTING_READ(reg);
3089 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003090
3091 /* IVB wants error correction enabled */
3092 if (IS_IVYBRIDGE(dev))
3093 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3094 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003095}
3096
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003097static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003098{
Matt Roper83d65732015-02-25 13:12:16 -08003099 return crtc->base.state->enable && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003100 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003101}
3102
Daniel Vetter01a415f2012-10-27 15:58:40 +02003103static void ivb_modeset_global_resources(struct drm_device *dev)
3104{
3105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_crtc *pipe_B_crtc =
3107 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3108 struct intel_crtc *pipe_C_crtc =
3109 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3110 uint32_t temp;
3111
Daniel Vetter1e833f42013-02-19 22:31:57 +01003112 /*
3113 * When everything is off disable fdi C so that we could enable fdi B
3114 * with all lanes. Note that we don't care about enabled pipes without
3115 * an enabled pch encoder.
3116 */
3117 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3118 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003119 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3120 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3121
3122 temp = I915_READ(SOUTH_CHICKEN1);
3123 temp &= ~FDI_BC_BIFURCATION_SELECT;
3124 DRM_DEBUG_KMS("disabling fdi C rx\n");
3125 I915_WRITE(SOUTH_CHICKEN1, temp);
3126 }
3127}
3128
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129/* The FDI link training functions for ILK/Ibexpeak. */
3130static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3131{
3132 struct drm_device *dev = crtc->dev;
3133 struct drm_i915_private *dev_priv = dev->dev_private;
3134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3135 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003137
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003138 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003139 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003140
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp);
3148 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003149 udelay(150);
3150
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003151 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003154 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003155 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003159
Chris Wilson5eddb702010-09-11 13:48:45 +01003160 reg = FDI_RX_CTL(pipe);
3161 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003162 temp &= ~FDI_LINK_TRAIN_NONE;
3163 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003164 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3165
3166 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003167 udelay(150);
3168
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003169 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003170 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3171 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3172 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003173
Chris Wilson5eddb702010-09-11 13:48:45 +01003174 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003175 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3178
3179 if ((temp & FDI_RX_BIT_LOCK)) {
3180 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003181 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003182 break;
3183 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003185 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003187
3188 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_TX_CTL(pipe);
3190 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191 temp &= ~FDI_LINK_TRAIN_NONE;
3192 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003194
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 reg = FDI_RX_CTL(pipe);
3196 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003197 temp &= ~FDI_LINK_TRAIN_NONE;
3198 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 I915_WRITE(reg, temp);
3200
3201 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 udelay(150);
3203
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003205 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003207 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3208
3209 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 DRM_DEBUG_KMS("FDI train 2 done.\n");
3212 break;
3213 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003215 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003217
3218 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003219
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220}
3221
Akshay Joshi0206e352011-08-16 15:34:10 -04003222static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3224 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3225 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3226 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3227};
3228
3229/* The FDI link training functions for SNB/Cougarpoint. */
3230static void gen6_fdi_link_train(struct drm_crtc *crtc)
3231{
3232 struct drm_device *dev = crtc->dev;
3233 struct drm_i915_private *dev_priv = dev->dev_private;
3234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3235 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003236 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237
Adam Jacksone1a44742010-06-25 15:32:14 -04003238 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3239 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 reg = FDI_RX_IMR(pipe);
3241 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003242 temp &= ~FDI_RX_SYMBOL_LOCK;
3243 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 I915_WRITE(reg, temp);
3245
3246 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003247 udelay(150);
3248
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003249 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003250 reg = FDI_TX_CTL(pipe);
3251 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003252 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003253 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254 temp &= ~FDI_LINK_TRAIN_NONE;
3255 temp |= FDI_LINK_TRAIN_PATTERN_1;
3256 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3257 /* SNB-B */
3258 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
Daniel Vetterd74cf322012-10-26 10:58:13 +02003261 I915_WRITE(FDI_RX_MISC(pipe),
3262 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3263
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003266 if (HAS_PCH_CPT(dev)) {
3267 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3268 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3269 } else {
3270 temp &= ~FDI_LINK_TRAIN_NONE;
3271 temp |= FDI_LINK_TRAIN_PATTERN_1;
3272 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003273 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3274
3275 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003276 udelay(150);
3277
Akshay Joshi0206e352011-08-16 15:34:10 -04003278 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003279 reg = FDI_TX_CTL(pipe);
3280 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003281 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3282 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 I915_WRITE(reg, temp);
3284
3285 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003286 udelay(500);
3287
Sean Paulfa37d392012-03-02 12:53:39 -05003288 for (retry = 0; retry < 5; retry++) {
3289 reg = FDI_RX_IIR(pipe);
3290 temp = I915_READ(reg);
3291 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3292 if (temp & FDI_RX_BIT_LOCK) {
3293 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3294 DRM_DEBUG_KMS("FDI train 1 done.\n");
3295 break;
3296 }
3297 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298 }
Sean Paulfa37d392012-03-02 12:53:39 -05003299 if (retry < 5)
3300 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003301 }
3302 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003303 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003304
3305 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003306 reg = FDI_TX_CTL(pipe);
3307 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308 temp &= ~FDI_LINK_TRAIN_NONE;
3309 temp |= FDI_LINK_TRAIN_PATTERN_2;
3310 if (IS_GEN6(dev)) {
3311 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3312 /* SNB-B */
3313 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3314 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003315 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 reg = FDI_RX_CTL(pipe);
3318 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003319 if (HAS_PCH_CPT(dev)) {
3320 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3321 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3322 } else {
3323 temp &= ~FDI_LINK_TRAIN_NONE;
3324 temp |= FDI_LINK_TRAIN_PATTERN_2;
3325 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003326 I915_WRITE(reg, temp);
3327
3328 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003329 udelay(150);
3330
Akshay Joshi0206e352011-08-16 15:34:10 -04003331 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003332 reg = FDI_TX_CTL(pipe);
3333 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3335 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 I915_WRITE(reg, temp);
3337
3338 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003339 udelay(500);
3340
Sean Paulfa37d392012-03-02 12:53:39 -05003341 for (retry = 0; retry < 5; retry++) {
3342 reg = FDI_RX_IIR(pipe);
3343 temp = I915_READ(reg);
3344 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3345 if (temp & FDI_RX_SYMBOL_LOCK) {
3346 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3347 DRM_DEBUG_KMS("FDI train 2 done.\n");
3348 break;
3349 }
3350 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003351 }
Sean Paulfa37d392012-03-02 12:53:39 -05003352 if (retry < 5)
3353 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003354 }
3355 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003357
3358 DRM_DEBUG_KMS("FDI train done.\n");
3359}
3360
Jesse Barnes357555c2011-04-28 15:09:55 -07003361/* Manual link training for Ivy Bridge A0 parts */
3362static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->dev;
3365 struct drm_i915_private *dev_priv = dev->dev_private;
3366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3367 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003368 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003369
3370 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3371 for train result */
3372 reg = FDI_RX_IMR(pipe);
3373 temp = I915_READ(reg);
3374 temp &= ~FDI_RX_SYMBOL_LOCK;
3375 temp &= ~FDI_RX_BIT_LOCK;
3376 I915_WRITE(reg, temp);
3377
3378 POSTING_READ(reg);
3379 udelay(150);
3380
Daniel Vetter01a415f2012-10-27 15:58:40 +02003381 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3382 I915_READ(FDI_RX_IIR(pipe)));
3383
Jesse Barnes139ccd32013-08-19 11:04:55 -07003384 /* Try each vswing and preemphasis setting twice before moving on */
3385 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3386 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003387 reg = FDI_TX_CTL(pipe);
3388 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003389 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3390 temp &= ~FDI_TX_ENABLE;
3391 I915_WRITE(reg, temp);
3392
3393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
3395 temp &= ~FDI_LINK_TRAIN_AUTO;
3396 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3397 temp &= ~FDI_RX_ENABLE;
3398 I915_WRITE(reg, temp);
3399
3400 /* enable CPU FDI TX and PCH FDI RX */
3401 reg = FDI_TX_CTL(pipe);
3402 temp = I915_READ(reg);
3403 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003404 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003405 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003406 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003407 temp |= snb_b_fdi_train_param[j/2];
3408 temp |= FDI_COMPOSITE_SYNC;
3409 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3410
3411 I915_WRITE(FDI_RX_MISC(pipe),
3412 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3413
3414 reg = FDI_RX_CTL(pipe);
3415 temp = I915_READ(reg);
3416 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3417 temp |= FDI_COMPOSITE_SYNC;
3418 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3419
3420 POSTING_READ(reg);
3421 udelay(1); /* should be 0.5us */
3422
3423 for (i = 0; i < 4; i++) {
3424 reg = FDI_RX_IIR(pipe);
3425 temp = I915_READ(reg);
3426 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3427
3428 if (temp & FDI_RX_BIT_LOCK ||
3429 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3430 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3431 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3432 i);
3433 break;
3434 }
3435 udelay(1); /* should be 0.5us */
3436 }
3437 if (i == 4) {
3438 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3439 continue;
3440 }
3441
3442 /* Train 2 */
3443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
3445 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3446 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3447 I915_WRITE(reg, temp);
3448
3449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
3451 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3452 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003453 I915_WRITE(reg, temp);
3454
3455 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003456 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003457
Jesse Barnes139ccd32013-08-19 11:04:55 -07003458 for (i = 0; i < 4; i++) {
3459 reg = FDI_RX_IIR(pipe);
3460 temp = I915_READ(reg);
3461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003462
Jesse Barnes139ccd32013-08-19 11:04:55 -07003463 if (temp & FDI_RX_SYMBOL_LOCK ||
3464 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3465 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3466 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3467 i);
3468 goto train_done;
3469 }
3470 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003471 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003472 if (i == 4)
3473 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003474 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003475
Jesse Barnes139ccd32013-08-19 11:04:55 -07003476train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003477 DRM_DEBUG_KMS("FDI train done.\n");
3478}
3479
Daniel Vetter88cefb62012-08-12 19:27:14 +02003480static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003481{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003482 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003483 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003484 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003486
Jesse Barnesc64e3112010-09-10 11:27:03 -07003487
Jesse Barnes0e23b992010-09-10 11:10:00 -07003488 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 reg = FDI_RX_CTL(pipe);
3490 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003491 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003492 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3495
3496 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003497 udelay(200);
3498
3499 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 temp = I915_READ(reg);
3501 I915_WRITE(reg, temp | FDI_PCDCLK);
3502
3503 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003504 udelay(200);
3505
Paulo Zanoni20749732012-11-23 15:30:38 -02003506 /* Enable CPU FDI TX PLL, always on for Ironlake */
3507 reg = FDI_TX_CTL(pipe);
3508 temp = I915_READ(reg);
3509 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3510 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003511
Paulo Zanoni20749732012-11-23 15:30:38 -02003512 POSTING_READ(reg);
3513 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003514 }
3515}
3516
Daniel Vetter88cefb62012-08-12 19:27:14 +02003517static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3518{
3519 struct drm_device *dev = intel_crtc->base.dev;
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 int pipe = intel_crtc->pipe;
3522 u32 reg, temp;
3523
3524 /* Switch from PCDclk to Rawclk */
3525 reg = FDI_RX_CTL(pipe);
3526 temp = I915_READ(reg);
3527 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3528
3529 /* Disable CPU FDI TX PLL */
3530 reg = FDI_TX_CTL(pipe);
3531 temp = I915_READ(reg);
3532 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3533
3534 POSTING_READ(reg);
3535 udelay(100);
3536
3537 reg = FDI_RX_CTL(pipe);
3538 temp = I915_READ(reg);
3539 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3540
3541 /* Wait for the clocks to turn off. */
3542 POSTING_READ(reg);
3543 udelay(100);
3544}
3545
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003546static void ironlake_fdi_disable(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 struct drm_i915_private *dev_priv = dev->dev_private;
3550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3551 int pipe = intel_crtc->pipe;
3552 u32 reg, temp;
3553
3554 /* disable CPU FDI tx and PCH FDI rx */
3555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
3557 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3558 POSTING_READ(reg);
3559
3560 reg = FDI_RX_CTL(pipe);
3561 temp = I915_READ(reg);
3562 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003563 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003564 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3565
3566 POSTING_READ(reg);
3567 udelay(100);
3568
3569 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003570 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003571 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003572
3573 /* still set train pattern 1 */
3574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
3576 temp &= ~FDI_LINK_TRAIN_NONE;
3577 temp |= FDI_LINK_TRAIN_PATTERN_1;
3578 I915_WRITE(reg, temp);
3579
3580 reg = FDI_RX_CTL(pipe);
3581 temp = I915_READ(reg);
3582 if (HAS_PCH_CPT(dev)) {
3583 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3584 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3585 } else {
3586 temp &= ~FDI_LINK_TRAIN_NONE;
3587 temp |= FDI_LINK_TRAIN_PATTERN_1;
3588 }
3589 /* BPC in FDI rx is consistent with that in PIPECONF */
3590 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003591 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003592 I915_WRITE(reg, temp);
3593
3594 POSTING_READ(reg);
3595 udelay(100);
3596}
3597
Chris Wilson5dce5b932014-01-20 10:17:36 +00003598bool intel_has_pending_fb_unpin(struct drm_device *dev)
3599{
3600 struct intel_crtc *crtc;
3601
3602 /* Note that we don't need to be called with mode_config.lock here
3603 * as our list of CRTC objects is static for the lifetime of the
3604 * device and so cannot disappear as we iterate. Similarly, we can
3605 * happily treat the predicates as racy, atomic checks as userspace
3606 * cannot claim and pin a new fb without at least acquring the
3607 * struct_mutex and so serialising with us.
3608 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003609 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003610 if (atomic_read(&crtc->unpin_work_count) == 0)
3611 continue;
3612
3613 if (crtc->unpin_work)
3614 intel_wait_for_vblank(dev, crtc->pipe);
3615
3616 return true;
3617 }
3618
3619 return false;
3620}
3621
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003622static void page_flip_completed(struct intel_crtc *intel_crtc)
3623{
3624 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3625 struct intel_unpin_work *work = intel_crtc->unpin_work;
3626
3627 /* ensure that the unpin work is consistent wrt ->pending. */
3628 smp_rmb();
3629 intel_crtc->unpin_work = NULL;
3630
3631 if (work->event)
3632 drm_send_vblank_event(intel_crtc->base.dev,
3633 intel_crtc->pipe,
3634 work->event);
3635
3636 drm_crtc_vblank_put(&intel_crtc->base);
3637
3638 wake_up_all(&dev_priv->pending_flip_queue);
3639 queue_work(dev_priv->wq, &work->work);
3640
3641 trace_i915_flip_complete(intel_crtc->plane,
3642 work->pending_flip_obj);
3643}
3644
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003645void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003646{
Chris Wilson0f911282012-04-17 10:05:38 +01003647 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003649
Daniel Vetter2c10d572012-12-20 21:24:07 +01003650 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003651 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3652 !intel_crtc_has_pending_flip(crtc),
3653 60*HZ) == 0)) {
3654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003655
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003656 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003657 if (intel_crtc->unpin_work) {
3658 WARN_ONCE(1, "Removing stuck page flip\n");
3659 page_flip_completed(intel_crtc);
3660 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003661 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003662 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003663
Chris Wilson975d5682014-08-20 13:13:34 +01003664 if (crtc->primary->fb) {
3665 mutex_lock(&dev->struct_mutex);
3666 intel_finish_fb(crtc->primary->fb);
3667 mutex_unlock(&dev->struct_mutex);
3668 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003669}
3670
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003671/* Program iCLKIP clock to the desired frequency */
3672static void lpt_program_iclkip(struct drm_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003676 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003677 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3678 u32 temp;
3679
Daniel Vetter09153002012-12-12 14:06:44 +01003680 mutex_lock(&dev_priv->dpio_lock);
3681
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003682 /* It is necessary to ungate the pixclk gate prior to programming
3683 * the divisors, and gate it back when it is done.
3684 */
3685 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3686
3687 /* Disable SSCCTL */
3688 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003689 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3690 SBI_SSCCTL_DISABLE,
3691 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692
3693 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003694 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003695 auxdiv = 1;
3696 divsel = 0x41;
3697 phaseinc = 0x20;
3698 } else {
3699 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003700 * but the adjusted_mode->crtc_clock in in KHz. To get the
3701 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003702 * convert the virtual clock precision to KHz here for higher
3703 * precision.
3704 */
3705 u32 iclk_virtual_root_freq = 172800 * 1000;
3706 u32 iclk_pi_range = 64;
3707 u32 desired_divisor, msb_divisor_value, pi_value;
3708
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003709 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003710 msb_divisor_value = desired_divisor / iclk_pi_range;
3711 pi_value = desired_divisor % iclk_pi_range;
3712
3713 auxdiv = 0;
3714 divsel = msb_divisor_value - 2;
3715 phaseinc = pi_value;
3716 }
3717
3718 /* This should not happen with any sane values */
3719 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3720 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3721 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3722 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3723
3724 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003725 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003726 auxdiv,
3727 divsel,
3728 phasedir,
3729 phaseinc);
3730
3731 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003732 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003733 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3734 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3735 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3736 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3737 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3738 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003739 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003740
3741 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003742 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003743 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3744 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003745 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003746
3747 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003748 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003749 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003750 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003751
3752 /* Wait for initialization time */
3753 udelay(24);
3754
3755 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003756
3757 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003758}
3759
Daniel Vetter275f01b22013-05-03 11:49:47 +02003760static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3761 enum pipe pch_transcoder)
3762{
3763 struct drm_device *dev = crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003765 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003766
3767 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3768 I915_READ(HTOTAL(cpu_transcoder)));
3769 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3770 I915_READ(HBLANK(cpu_transcoder)));
3771 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3772 I915_READ(HSYNC(cpu_transcoder)));
3773
3774 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3775 I915_READ(VTOTAL(cpu_transcoder)));
3776 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3777 I915_READ(VBLANK(cpu_transcoder)));
3778 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3779 I915_READ(VSYNC(cpu_transcoder)));
3780 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3781 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3782}
3783
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003784static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3785{
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 uint32_t temp;
3788
3789 temp = I915_READ(SOUTH_CHICKEN1);
3790 if (temp & FDI_BC_BIFURCATION_SELECT)
3791 return;
3792
3793 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3794 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3795
3796 temp |= FDI_BC_BIFURCATION_SELECT;
3797 DRM_DEBUG_KMS("enabling fdi C rx\n");
3798 I915_WRITE(SOUTH_CHICKEN1, temp);
3799 POSTING_READ(SOUTH_CHICKEN1);
3800}
3801
3802static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3803{
3804 struct drm_device *dev = intel_crtc->base.dev;
3805 struct drm_i915_private *dev_priv = dev->dev_private;
3806
3807 switch (intel_crtc->pipe) {
3808 case PIPE_A:
3809 break;
3810 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003811 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003812 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3813 else
3814 cpt_enable_fdi_bc_bifurcation(dev);
3815
3816 break;
3817 case PIPE_C:
3818 cpt_enable_fdi_bc_bifurcation(dev);
3819
3820 break;
3821 default:
3822 BUG();
3823 }
3824}
3825
Jesse Barnesf67a5592011-01-05 10:31:48 -08003826/*
3827 * Enable PCH resources required for PCH ports:
3828 * - PCH PLLs
3829 * - FDI training & RX/TX
3830 * - update transcoder timings
3831 * - DP transcoding bits
3832 * - transcoder
3833 */
3834static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003835{
3836 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003837 struct drm_i915_private *dev_priv = dev->dev_private;
3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3839 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003840 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003841
Daniel Vetterab9412b2013-05-03 11:49:46 +02003842 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003843
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003844 if (IS_IVYBRIDGE(dev))
3845 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3846
Daniel Vettercd986ab2012-10-26 10:58:12 +02003847 /* Write the TU size bits before fdi link training, so that error
3848 * detection works. */
3849 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3850 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3851
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003852 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003853 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003854
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003855 /* We need to program the right clock selection before writing the pixel
3856 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003857 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003858 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003859
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003860 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003861 temp |= TRANS_DPLL_ENABLE(pipe);
3862 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003863 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003864 temp |= sel;
3865 else
3866 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003867 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003868 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003869
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003870 /* XXX: pch pll's can be enabled any time before we enable the PCH
3871 * transcoder, and we actually should do this to not upset any PCH
3872 * transcoder that already use the clock when we share it.
3873 *
3874 * Note that enable_shared_dpll tries to do the right thing, but
3875 * get_shared_dpll unconditionally resets the pll - we need that to have
3876 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003877 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003878
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003879 /* set transcoder timing, panel must allow it */
3880 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003881 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003882
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003883 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003884
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003885 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003886 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003887 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 reg = TRANS_DP_CTL(pipe);
3889 temp = I915_READ(reg);
3890 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003891 TRANS_DP_SYNC_MASK |
3892 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 temp |= (TRANS_DP_OUTPUT_ENABLE |
3894 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003895 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003896
3897 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003898 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003899 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003901
3902 switch (intel_trans_dp_port_sel(crtc)) {
3903 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003905 break;
3906 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003907 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003908 break;
3909 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003911 break;
3912 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003913 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003914 }
3915
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003917 }
3918
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003919 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003920}
3921
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003922static void lpt_pch_enable(struct drm_crtc *crtc)
3923{
3924 struct drm_device *dev = crtc->dev;
3925 struct drm_i915_private *dev_priv = dev->dev_private;
3926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003927 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003928
Daniel Vetterab9412b2013-05-03 11:49:46 +02003929 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003930
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003931 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003932
Paulo Zanoni0540e482012-10-31 18:12:40 -02003933 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003934 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003935
Paulo Zanoni937bb612012-10-31 18:12:47 -02003936 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003937}
3938
Daniel Vetter716c2e52014-06-25 22:02:02 +03003939void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003940{
Daniel Vettere2b78262013-06-07 23:10:03 +02003941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003942
3943 if (pll == NULL)
3944 return;
3945
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003946 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003947 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003948 return;
3949 }
3950
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003951 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3952 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003953 WARN_ON(pll->on);
3954 WARN_ON(pll->active);
3955 }
3956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003957 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003958}
3959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003960struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3961 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003962{
Daniel Vettere2b78262013-06-07 23:10:03 +02003963 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003964 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003965 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003966
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003967 if (HAS_PCH_IBX(dev_priv->dev)) {
3968 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003969 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003970 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003971
Daniel Vetter46edb022013-06-05 13:34:12 +02003972 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3973 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003974
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003975 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003976
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003977 goto found;
3978 }
3979
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003980 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3981 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003982
3983 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003984 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003985 continue;
3986
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003987 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003988 &pll->new_config->hw_state,
3989 sizeof(pll->new_config->hw_state)) == 0) {
3990 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003991 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003992 pll->new_config->crtc_mask,
3993 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003994 goto found;
3995 }
3996 }
3997
3998 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003999 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4000 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004001 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004002 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4003 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004004 goto found;
4005 }
4006 }
4007
4008 return NULL;
4009
4010found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004011 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004012 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004013
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004014 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004015 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4016 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004017
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004018 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004019
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004020 return pll;
4021}
4022
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004023/**
4024 * intel_shared_dpll_start_config - start a new PLL staged config
4025 * @dev_priv: DRM device
4026 * @clear_pipes: mask of pipes that will have their PLLs freed
4027 *
4028 * Starts a new PLL staged config, copying the current config but
4029 * releasing the references of pipes specified in clear_pipes.
4030 */
4031static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4032 unsigned clear_pipes)
4033{
4034 struct intel_shared_dpll *pll;
4035 enum intel_dpll_id i;
4036
4037 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4038 pll = &dev_priv->shared_dplls[i];
4039
4040 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4041 GFP_KERNEL);
4042 if (!pll->new_config)
4043 goto cleanup;
4044
4045 pll->new_config->crtc_mask &= ~clear_pipes;
4046 }
4047
4048 return 0;
4049
4050cleanup:
4051 while (--i >= 0) {
4052 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004053 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004054 pll->new_config = NULL;
4055 }
4056
4057 return -ENOMEM;
4058}
4059
4060static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4061{
4062 struct intel_shared_dpll *pll;
4063 enum intel_dpll_id i;
4064
4065 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4066 pll = &dev_priv->shared_dplls[i];
4067
4068 WARN_ON(pll->new_config == &pll->config);
4069
4070 pll->config = *pll->new_config;
4071 kfree(pll->new_config);
4072 pll->new_config = NULL;
4073 }
4074}
4075
4076static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4077{
4078 struct intel_shared_dpll *pll;
4079 enum intel_dpll_id i;
4080
4081 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4082 pll = &dev_priv->shared_dplls[i];
4083
4084 WARN_ON(pll->new_config == &pll->config);
4085
4086 kfree(pll->new_config);
4087 pll->new_config = NULL;
4088 }
4089}
4090
Daniel Vettera1520312013-05-03 11:49:50 +02004091static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004092{
4093 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004094 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004095 u32 temp;
4096
4097 temp = I915_READ(dslreg);
4098 udelay(500);
4099 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004100 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004101 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004102 }
4103}
4104
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004105static void skylake_pfit_enable(struct intel_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->base.dev;
4108 struct drm_i915_private *dev_priv = dev->dev_private;
4109 int pipe = crtc->pipe;
4110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004111 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004112 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004113 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4114 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004115 }
4116}
4117
Jesse Barnesb074cec2013-04-25 12:55:02 -07004118static void ironlake_pfit_enable(struct intel_crtc *crtc)
4119{
4120 struct drm_device *dev = crtc->base.dev;
4121 struct drm_i915_private *dev_priv = dev->dev_private;
4122 int pipe = crtc->pipe;
4123
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004124 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004125 /* Force use of hard-coded filter coefficients
4126 * as some pre-programmed values are broken,
4127 * e.g. x201.
4128 */
4129 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4130 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4131 PF_PIPE_SEL_IVB(pipe));
4132 else
4133 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004134 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4135 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004136 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004137}
4138
Matt Roper4a3b8762014-12-23 10:41:51 -08004139static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004140{
4141 struct drm_device *dev = crtc->dev;
4142 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004143 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004144 struct intel_plane *intel_plane;
4145
Matt Roperaf2b6532014-04-01 15:22:32 -07004146 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4147 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004148 if (intel_plane->pipe == pipe)
4149 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004150 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004151}
4152
Matt Roper4a3b8762014-12-23 10:41:51 -08004153static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004154{
4155 struct drm_device *dev = crtc->dev;
4156 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004157 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004158 struct intel_plane *intel_plane;
4159
Matt Roperaf2b6532014-04-01 15:22:32 -07004160 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4161 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004162 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004163 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004164 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004165}
4166
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004167void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004168{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004169 struct drm_device *dev = crtc->base.dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004173 return;
4174
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004175 /* We can only enable IPS after we enable a plane and wait for a vblank */
4176 intel_wait_for_vblank(dev, crtc->pipe);
4177
Paulo Zanonid77e4532013-09-24 13:52:55 -03004178 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004179 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004180 mutex_lock(&dev_priv->rps.hw_lock);
4181 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4182 mutex_unlock(&dev_priv->rps.hw_lock);
4183 /* Quoting Art Runyan: "its not safe to expect any particular
4184 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004185 * mailbox." Moreover, the mailbox may return a bogus state,
4186 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004187 */
4188 } else {
4189 I915_WRITE(IPS_CTL, IPS_ENABLE);
4190 /* The bit only becomes 1 in the next vblank, so this wait here
4191 * is essentially intel_wait_for_vblank. If we don't have this
4192 * and don't wait for vblanks until the end of crtc_enable, then
4193 * the HW state readout code will complain that the expected
4194 * IPS_CTL value is not the one we read. */
4195 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4196 DRM_ERROR("Timed out waiting for IPS enable\n");
4197 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004198}
4199
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004200void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004201{
4202 struct drm_device *dev = crtc->base.dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004205 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004206 return;
4207
4208 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004209 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004210 mutex_lock(&dev_priv->rps.hw_lock);
4211 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4212 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004213 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4214 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4215 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004216 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004217 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004218 POSTING_READ(IPS_CTL);
4219 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004220
4221 /* We need to wait for a vblank before we can disable the plane. */
4222 intel_wait_for_vblank(dev, crtc->pipe);
4223}
4224
4225/** Loads the palette/gamma unit for the CRTC with the prepared values */
4226static void intel_crtc_load_lut(struct drm_crtc *crtc)
4227{
4228 struct drm_device *dev = crtc->dev;
4229 struct drm_i915_private *dev_priv = dev->dev_private;
4230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4231 enum pipe pipe = intel_crtc->pipe;
4232 int palreg = PALETTE(pipe);
4233 int i;
4234 bool reenable_ips = false;
4235
4236 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004237 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004238 return;
4239
4240 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004241 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004242 assert_dsi_pll_enabled(dev_priv);
4243 else
4244 assert_pll_enabled(dev_priv, pipe);
4245 }
4246
4247 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304248 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004249 palreg = LGC_PALETTE(pipe);
4250
4251 /* Workaround : Do not read or write the pipe palette/gamma data while
4252 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4253 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004254 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004255 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4256 GAMMA_MODE_MODE_SPLIT)) {
4257 hsw_disable_ips(intel_crtc);
4258 reenable_ips = true;
4259 }
4260
4261 for (i = 0; i < 256; i++) {
4262 I915_WRITE(palreg + 4 * i,
4263 (intel_crtc->lut_r[i] << 16) |
4264 (intel_crtc->lut_g[i] << 8) |
4265 intel_crtc->lut_b[i]);
4266 }
4267
4268 if (reenable_ips)
4269 hsw_enable_ips(intel_crtc);
4270}
4271
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004272static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4273{
4274 if (!enable && intel_crtc->overlay) {
4275 struct drm_device *dev = intel_crtc->base.dev;
4276 struct drm_i915_private *dev_priv = dev->dev_private;
4277
4278 mutex_lock(&dev->struct_mutex);
4279 dev_priv->mm.interruptible = false;
4280 (void) intel_overlay_switch_off(intel_crtc->overlay);
4281 dev_priv->mm.interruptible = true;
4282 mutex_unlock(&dev->struct_mutex);
4283 }
4284
4285 /* Let userspace switch the overlay on again. In most cases userspace
4286 * has to recompute where to put it anyway.
4287 */
4288}
4289
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004290static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004291{
4292 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4294 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004295
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004296 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004297 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004298 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004299 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004300
4301 hsw_enable_ips(intel_crtc);
4302
4303 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004304 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004305 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004306
4307 /*
4308 * FIXME: Once we grow proper nuclear flip support out of this we need
4309 * to compute the mask of flip planes precisely. For the time being
4310 * consider this a flip from a NULL plane.
4311 */
4312 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004313}
4314
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004315static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004316{
4317 struct drm_device *dev = crtc->dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4320 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004321
4322 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004323
Paulo Zanonie35fef22015-02-09 14:46:29 -02004324 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004325 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004326
4327 hsw_disable_ips(intel_crtc);
4328
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004329 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004330 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004331 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004332 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004333
Daniel Vetterf99d7062014-06-19 16:01:59 +02004334 /*
4335 * FIXME: Once we grow proper nuclear flip support out of this we need
4336 * to compute the mask of flip planes precisely. For the time being
4337 * consider this a flip to a NULL plane.
4338 */
4339 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004340}
4341
Jesse Barnesf67a5592011-01-05 10:31:48 -08004342static void ironlake_crtc_enable(struct drm_crtc *crtc)
4343{
4344 struct drm_device *dev = crtc->dev;
4345 struct drm_i915_private *dev_priv = dev->dev_private;
4346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004347 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004348 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004349
Matt Roper83d65732015-02-25 13:12:16 -08004350 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004351
Jesse Barnesf67a5592011-01-05 10:31:48 -08004352 if (intel_crtc->active)
4353 return;
4354
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004355 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004356 intel_prepare_shared_dpll(intel_crtc);
4357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004358 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304359 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004360
4361 intel_set_pipe_timings(intel_crtc);
4362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004363 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004364 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004365 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004366 }
4367
4368 ironlake_set_pipeconf(crtc);
4369
Jesse Barnesf67a5592011-01-05 10:31:48 -08004370 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004371
Daniel Vettera72e4c92014-09-30 10:56:47 +02004372 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4373 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004374
Daniel Vetterf6736a12013-06-05 13:34:30 +02004375 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004376 if (encoder->pre_enable)
4377 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004379 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004380 /* Note: FDI PLL enabling _must_ be done before we enable the
4381 * cpu pipes, hence this is separate from all the other fdi/pch
4382 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004383 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004384 } else {
4385 assert_fdi_tx_disabled(dev_priv, pipe);
4386 assert_fdi_rx_disabled(dev_priv, pipe);
4387 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004388
Jesse Barnesb074cec2013-04-25 12:55:02 -07004389 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004390
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004391 /*
4392 * On ILK+ LUT must be loaded before the pipe is running but with
4393 * clocks enabled
4394 */
4395 intel_crtc_load_lut(crtc);
4396
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004397 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004398 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004400 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004401 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004402
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004403 assert_vblank_disabled(crtc);
4404 drm_crtc_vblank_on(crtc);
4405
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004406 for_each_encoder_on_crtc(dev, crtc, encoder)
4407 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004408
4409 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004410 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004411
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004412 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004413}
4414
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004415/* IPS only exists on ULT machines and is tied to pipe A. */
4416static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4417{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004418 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004419}
4420
Paulo Zanonie4916942013-09-20 16:21:19 -03004421/*
4422 * This implements the workaround described in the "notes" section of the mode
4423 * set sequence documentation. When going from no pipes or single pipe to
4424 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4425 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4426 */
4427static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4428{
4429 struct drm_device *dev = crtc->base.dev;
4430 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4431
4432 /* We want to get the other_active_crtc only if there's only 1 other
4433 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004434 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004435 if (!crtc_it->active || crtc_it == crtc)
4436 continue;
4437
4438 if (other_active_crtc)
4439 return;
4440
4441 other_active_crtc = crtc_it;
4442 }
4443 if (!other_active_crtc)
4444 return;
4445
4446 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4447 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4448}
4449
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004450static void haswell_crtc_enable(struct drm_crtc *crtc)
4451{
4452 struct drm_device *dev = crtc->dev;
4453 struct drm_i915_private *dev_priv = dev->dev_private;
4454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4455 struct intel_encoder *encoder;
4456 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004457
Matt Roper83d65732015-02-25 13:12:16 -08004458 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459
4460 if (intel_crtc->active)
4461 return;
4462
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004463 if (intel_crtc_to_shared_dpll(intel_crtc))
4464 intel_enable_shared_dpll(intel_crtc);
4465
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004466 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304467 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004468
4469 intel_set_pipe_timings(intel_crtc);
4470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004471 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4472 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4473 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004474 }
4475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004476 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004477 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004478 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004479 }
4480
4481 haswell_set_pipeconf(crtc);
4482
4483 intel_set_pipe_csc(crtc);
4484
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004486
Daniel Vettera72e4c92014-09-30 10:56:47 +02004487 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004488 for_each_encoder_on_crtc(dev, crtc, encoder)
4489 if (encoder->pre_enable)
4490 encoder->pre_enable(encoder);
4491
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004492 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004493 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4494 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004495 dev_priv->display.fdi_link_train(crtc);
4496 }
4497
Paulo Zanoni1f544382012-10-24 11:32:00 -02004498 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004499
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004500 if (IS_SKYLAKE(dev))
4501 skylake_pfit_enable(intel_crtc);
4502 else
4503 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004504
4505 /*
4506 * On ILK+ LUT must be loaded before the pipe is running but with
4507 * clocks enabled
4508 */
4509 intel_crtc_load_lut(crtc);
4510
Paulo Zanoni1f544382012-10-24 11:32:00 -02004511 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004512 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004513
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004514 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004515 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004518 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004520 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004521 intel_ddi_set_vc_payload_alloc(crtc, true);
4522
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004523 assert_vblank_disabled(crtc);
4524 drm_crtc_vblank_on(crtc);
4525
Jani Nikula8807e552013-08-30 19:40:32 +03004526 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004527 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004528 intel_opregion_notify_encoder(encoder, true);
4529 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004530
Paulo Zanonie4916942013-09-20 16:21:19 -03004531 /* If we change the relative order between pipe/planes enabling, we need
4532 * to change the workaround. */
4533 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004534 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004535}
4536
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004537static void skylake_pfit_disable(struct intel_crtc *crtc)
4538{
4539 struct drm_device *dev = crtc->base.dev;
4540 struct drm_i915_private *dev_priv = dev->dev_private;
4541 int pipe = crtc->pipe;
4542
4543 /* To avoid upsetting the power well on haswell only disable the pfit if
4544 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004545 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004546 I915_WRITE(PS_CTL(pipe), 0);
4547 I915_WRITE(PS_WIN_POS(pipe), 0);
4548 I915_WRITE(PS_WIN_SZ(pipe), 0);
4549 }
4550}
4551
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004552static void ironlake_pfit_disable(struct intel_crtc *crtc)
4553{
4554 struct drm_device *dev = crtc->base.dev;
4555 struct drm_i915_private *dev_priv = dev->dev_private;
4556 int pipe = crtc->pipe;
4557
4558 /* To avoid upsetting the power well on haswell only disable the pfit if
4559 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004561 I915_WRITE(PF_CTL(pipe), 0);
4562 I915_WRITE(PF_WIN_POS(pipe), 0);
4563 I915_WRITE(PF_WIN_SZ(pipe), 0);
4564 }
4565}
4566
Jesse Barnes6be4a602010-09-10 10:26:01 -07004567static void ironlake_crtc_disable(struct drm_crtc *crtc)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004572 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004573 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004575
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004576 if (!intel_crtc->active)
4577 return;
4578
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004579 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004580
Daniel Vetterea9d7582012-07-10 10:42:52 +02004581 for_each_encoder_on_crtc(dev, crtc, encoder)
4582 encoder->disable(encoder);
4583
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004584 drm_crtc_vblank_off(crtc);
4585 assert_vblank_disabled(crtc);
4586
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004587 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004588 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004589
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004590 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004591
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004592 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004593
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004594 for_each_encoder_on_crtc(dev, crtc, encoder)
4595 if (encoder->post_disable)
4596 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004597
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004598 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004599 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004600
Daniel Vetterd925c592013-06-05 13:34:04 +02004601 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004602
Daniel Vetterd925c592013-06-05 13:34:04 +02004603 if (HAS_PCH_CPT(dev)) {
4604 /* disable TRANS_DP_CTL */
4605 reg = TRANS_DP_CTL(pipe);
4606 temp = I915_READ(reg);
4607 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4608 TRANS_DP_PORT_SEL_MASK);
4609 temp |= TRANS_DP_PORT_SEL_NONE;
4610 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004611
Daniel Vetterd925c592013-06-05 13:34:04 +02004612 /* disable DPLL_SEL */
4613 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004614 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004615 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004616 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004617
4618 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004619 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004620
4621 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004622 }
4623
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004624 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004625 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004626
4627 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004628 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004629 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004630}
4631
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004632static void haswell_crtc_disable(struct drm_crtc *crtc)
4633{
4634 struct drm_device *dev = crtc->dev;
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4637 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004638 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004639
4640 if (!intel_crtc->active)
4641 return;
4642
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004643 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004644
Jani Nikula8807e552013-08-30 19:40:32 +03004645 for_each_encoder_on_crtc(dev, crtc, encoder) {
4646 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004647 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004648 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004649
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004650 drm_crtc_vblank_off(crtc);
4651 assert_vblank_disabled(crtc);
4652
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004653 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004654 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4655 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004656 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004658 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004659 intel_ddi_set_vc_payload_alloc(crtc, false);
4660
Paulo Zanoniad80a812012-10-24 16:06:19 -02004661 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004662
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004663 if (IS_SKYLAKE(dev))
4664 skylake_pfit_disable(intel_crtc);
4665 else
4666 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004667
Paulo Zanoni1f544382012-10-24 11:32:00 -02004668 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004669
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004670 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004671 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004672 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004673 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004674
Imre Deak97b040a2014-06-25 22:01:50 +03004675 for_each_encoder_on_crtc(dev, crtc, encoder)
4676 if (encoder->post_disable)
4677 encoder->post_disable(encoder);
4678
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004679 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004680 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004681
4682 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004683 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004684 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004685
4686 if (intel_crtc_to_shared_dpll(intel_crtc))
4687 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004688}
4689
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004690static void ironlake_crtc_off(struct drm_crtc *crtc)
4691{
4692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004693 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004694}
4695
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004696
Jesse Barnes2dd24552013-04-25 12:55:01 -07004697static void i9xx_pfit_enable(struct intel_crtc *crtc)
4698{
4699 struct drm_device *dev = crtc->base.dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004701 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004702
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004703 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004704 return;
4705
Daniel Vetterc0b03412013-05-28 12:05:54 +02004706 /*
4707 * The panel fitter should only be adjusted whilst the pipe is disabled,
4708 * according to register description and PRM.
4709 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004710 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4711 assert_pipe_disabled(dev_priv, crtc->pipe);
4712
Jesse Barnesb074cec2013-04-25 12:55:02 -07004713 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4714 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004715
4716 /* Border color in case we don't scale up to the full screen. Black by
4717 * default, change to something else for debugging. */
4718 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004719}
4720
Dave Airlied05410f2014-06-05 13:22:59 +10004721static enum intel_display_power_domain port_to_power_domain(enum port port)
4722{
4723 switch (port) {
4724 case PORT_A:
4725 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4726 case PORT_B:
4727 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4728 case PORT_C:
4729 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4730 case PORT_D:
4731 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4732 default:
4733 WARN_ON_ONCE(1);
4734 return POWER_DOMAIN_PORT_OTHER;
4735 }
4736}
4737
Imre Deak77d22dc2014-03-05 16:20:52 +02004738#define for_each_power_domain(domain, mask) \
4739 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4740 if ((1 << (domain)) & (mask))
4741
Imre Deak319be8a2014-03-04 19:22:57 +02004742enum intel_display_power_domain
4743intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004744{
Imre Deak319be8a2014-03-04 19:22:57 +02004745 struct drm_device *dev = intel_encoder->base.dev;
4746 struct intel_digital_port *intel_dig_port;
4747
4748 switch (intel_encoder->type) {
4749 case INTEL_OUTPUT_UNKNOWN:
4750 /* Only DDI platforms should ever use this output type */
4751 WARN_ON_ONCE(!HAS_DDI(dev));
4752 case INTEL_OUTPUT_DISPLAYPORT:
4753 case INTEL_OUTPUT_HDMI:
4754 case INTEL_OUTPUT_EDP:
4755 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004756 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004757 case INTEL_OUTPUT_DP_MST:
4758 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4759 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004760 case INTEL_OUTPUT_ANALOG:
4761 return POWER_DOMAIN_PORT_CRT;
4762 case INTEL_OUTPUT_DSI:
4763 return POWER_DOMAIN_PORT_DSI;
4764 default:
4765 return POWER_DOMAIN_PORT_OTHER;
4766 }
4767}
4768
4769static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4770{
4771 struct drm_device *dev = crtc->dev;
4772 struct intel_encoder *intel_encoder;
4773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4774 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004775 unsigned long mask;
4776 enum transcoder transcoder;
4777
4778 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4779
4780 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4781 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004782 if (intel_crtc->config->pch_pfit.enabled ||
4783 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004784 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4785
Imre Deak319be8a2014-03-04 19:22:57 +02004786 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4787 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4788
Imre Deak77d22dc2014-03-05 16:20:52 +02004789 return mask;
4790}
4791
Imre Deak77d22dc2014-03-05 16:20:52 +02004792static void modeset_update_crtc_power_domains(struct drm_device *dev)
4793{
4794 struct drm_i915_private *dev_priv = dev->dev_private;
4795 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4796 struct intel_crtc *crtc;
4797
4798 /*
4799 * First get all needed power domains, then put all unneeded, to avoid
4800 * any unnecessary toggling of the power wells.
4801 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004802 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004803 enum intel_display_power_domain domain;
4804
Matt Roper83d65732015-02-25 13:12:16 -08004805 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004806 continue;
4807
Imre Deak319be8a2014-03-04 19:22:57 +02004808 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004809
4810 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4811 intel_display_power_get(dev_priv, domain);
4812 }
4813
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004814 if (dev_priv->display.modeset_global_resources)
4815 dev_priv->display.modeset_global_resources(dev);
4816
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004817 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004818 enum intel_display_power_domain domain;
4819
4820 for_each_power_domain(domain, crtc->enabled_power_domains)
4821 intel_display_power_put(dev_priv, domain);
4822
4823 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4824 }
4825
4826 intel_display_set_init_power(dev_priv, false);
4827}
4828
Ville Syrjälädfcab172014-06-13 13:37:47 +03004829/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004830static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004831{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004832 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004833
Jesse Barnes586f49d2013-11-04 16:06:59 -08004834 /* Obtain SKU information */
4835 mutex_lock(&dev_priv->dpio_lock);
4836 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4837 CCK_FUSE_HPLL_FREQ_MASK;
4838 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004839
Ville Syrjälädfcab172014-06-13 13:37:47 +03004840 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004841}
4842
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004843static void vlv_update_cdclk(struct drm_device *dev)
4844{
4845 struct drm_i915_private *dev_priv = dev->dev_private;
4846
4847 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004848 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004849 dev_priv->vlv_cdclk_freq);
4850
4851 /*
4852 * Program the gmbus_freq based on the cdclk frequency.
4853 * BSpec erroneously claims we should aim for 4MHz, but
4854 * in fact 1MHz is the correct frequency.
4855 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004856 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004857}
4858
Jesse Barnes30a970c2013-11-04 13:48:12 -08004859/* Adjust CDclk dividers to allow high res or save power if possible */
4860static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4861{
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 u32 val, cmd;
4864
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004865 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004866
Ville Syrjälädfcab172014-06-13 13:37:47 +03004867 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004868 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004869 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004870 cmd = 1;
4871 else
4872 cmd = 0;
4873
4874 mutex_lock(&dev_priv->rps.hw_lock);
4875 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4876 val &= ~DSPFREQGUAR_MASK;
4877 val |= (cmd << DSPFREQGUAR_SHIFT);
4878 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4879 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4880 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4881 50)) {
4882 DRM_ERROR("timed out waiting for CDclk change\n");
4883 }
4884 mutex_unlock(&dev_priv->rps.hw_lock);
4885
Ville Syrjälädfcab172014-06-13 13:37:47 +03004886 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004887 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004888
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004889 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890
4891 mutex_lock(&dev_priv->dpio_lock);
4892 /* adjust cdclk divider */
4893 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004894 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004895 val |= divider;
4896 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004897
4898 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4899 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4900 50))
4901 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004902 mutex_unlock(&dev_priv->dpio_lock);
4903 }
4904
4905 mutex_lock(&dev_priv->dpio_lock);
4906 /* adjust self-refresh exit latency value */
4907 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4908 val &= ~0x7f;
4909
4910 /*
4911 * For high bandwidth configs, we set a higher latency in the bunit
4912 * so that the core display fetch happens in time to avoid underruns.
4913 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004914 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004915 val |= 4500 / 250; /* 4.5 usec */
4916 else
4917 val |= 3000 / 250; /* 3.0 usec */
4918 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4919 mutex_unlock(&dev_priv->dpio_lock);
4920
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004921 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004922}
4923
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004924static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4925{
4926 struct drm_i915_private *dev_priv = dev->dev_private;
4927 u32 val, cmd;
4928
4929 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4930
4931 switch (cdclk) {
4932 case 400000:
4933 cmd = 3;
4934 break;
4935 case 333333:
4936 case 320000:
4937 cmd = 2;
4938 break;
4939 case 266667:
4940 cmd = 1;
4941 break;
4942 case 200000:
4943 cmd = 0;
4944 break;
4945 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004946 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004947 return;
4948 }
4949
4950 mutex_lock(&dev_priv->rps.hw_lock);
4951 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4952 val &= ~DSPFREQGUAR_MASK_CHV;
4953 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4954 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4955 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4956 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4957 50)) {
4958 DRM_ERROR("timed out waiting for CDclk change\n");
4959 }
4960 mutex_unlock(&dev_priv->rps.hw_lock);
4961
4962 vlv_update_cdclk(dev);
4963}
4964
Jesse Barnes30a970c2013-11-04 13:48:12 -08004965static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4966 int max_pixclk)
4967{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004968 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004969
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004970 /* FIXME: Punit isn't quite ready yet */
4971 if (IS_CHERRYVIEW(dev_priv->dev))
4972 return 400000;
4973
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974 /*
4975 * Really only a few cases to deal with, as only 4 CDclks are supported:
4976 * 200MHz
4977 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004978 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004979 * 400MHz
4980 * So we check to see whether we're above 90% of the lower bin and
4981 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004982 *
4983 * We seem to get an unstable or solid color picture at 200MHz.
4984 * Not sure what's wrong. For now use 200MHz only when all pipes
4985 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004986 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004987 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004988 return 400000;
4989 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004990 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004991 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004992 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004993 else
4994 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004995}
4996
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004997/* compute the max pixel clock for new configuration */
4998static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004999{
5000 struct drm_device *dev = dev_priv->dev;
5001 struct intel_crtc *intel_crtc;
5002 int max_pixclk = 0;
5003
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005004 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005005 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005006 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005007 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005008 }
5009
5010 return max_pixclk;
5011}
5012
5013static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005014 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005015{
5016 struct drm_i915_private *dev_priv = dev->dev_private;
5017 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005018 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005019
Imre Deakd60c4472014-03-27 17:45:10 +02005020 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5021 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005022 return;
5023
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005024 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005025 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005026 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005027 *prepare_pipes |= (1 << intel_crtc->pipe);
5028}
5029
5030static void valleyview_modeset_global_resources(struct drm_device *dev)
5031{
5032 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005033 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005034 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5035
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005036 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005037 /*
5038 * FIXME: We can end up here with all power domains off, yet
5039 * with a CDCLK frequency other than the minimum. To account
5040 * for this take the PIPE-A power domain, which covers the HW
5041 * blocks needed for the following programming. This can be
5042 * removed once it's guaranteed that we get here either with
5043 * the minimum CDCLK set, or the required power domains
5044 * enabled.
5045 */
5046 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5047
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005048 if (IS_CHERRYVIEW(dev))
5049 cherryview_set_cdclk(dev, req_cdclk);
5050 else
5051 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005052
5053 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005054 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005055}
5056
Jesse Barnes89b667f2013-04-18 14:51:36 -07005057static void valleyview_crtc_enable(struct drm_crtc *crtc)
5058{
5059 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005060 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5062 struct intel_encoder *encoder;
5063 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005064 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005065
Matt Roper83d65732015-02-25 13:12:16 -08005066 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067
5068 if (intel_crtc->active)
5069 return;
5070
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005071 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305072
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005073 if (!is_dsi) {
5074 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005076 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005077 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005078 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305081 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005082
5083 intel_set_pipe_timings(intel_crtc);
5084
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005085 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5086 struct drm_i915_private *dev_priv = dev->dev_private;
5087
5088 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5089 I915_WRITE(CHV_CANVAS(pipe), 0);
5090 }
5091
Daniel Vetter5b18e572014-04-24 23:55:06 +02005092 i9xx_set_pipeconf(intel_crtc);
5093
Jesse Barnes89b667f2013-04-18 14:51:36 -07005094 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005095
Daniel Vettera72e4c92014-09-30 10:56:47 +02005096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005097
Jesse Barnes89b667f2013-04-18 14:51:36 -07005098 for_each_encoder_on_crtc(dev, crtc, encoder)
5099 if (encoder->pre_pll_enable)
5100 encoder->pre_pll_enable(encoder);
5101
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005102 if (!is_dsi) {
5103 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005104 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005105 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005106 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005107 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005108
5109 for_each_encoder_on_crtc(dev, crtc, encoder)
5110 if (encoder->pre_enable)
5111 encoder->pre_enable(encoder);
5112
Jesse Barnes2dd24552013-04-25 12:55:01 -07005113 i9xx_pfit_enable(intel_crtc);
5114
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005115 intel_crtc_load_lut(crtc);
5116
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005117 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005118 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005119
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005120 assert_vblank_disabled(crtc);
5121 drm_crtc_vblank_on(crtc);
5122
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005123 for_each_encoder_on_crtc(dev, crtc, encoder)
5124 encoder->enable(encoder);
5125
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005126 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005127
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005128 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005129 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005130}
5131
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005132static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5133{
5134 struct drm_device *dev = crtc->base.dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005137 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5138 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005139}
5140
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005141static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005142{
5143 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005144 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005146 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005147 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005148
Matt Roper83d65732015-02-25 13:12:16 -08005149 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005151 if (intel_crtc->active)
5152 return;
5153
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005154 i9xx_set_pll_dividers(intel_crtc);
5155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005156 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305157 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005158
5159 intel_set_pipe_timings(intel_crtc);
5160
Daniel Vetter5b18e572014-04-24 23:55:06 +02005161 i9xx_set_pipeconf(intel_crtc);
5162
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005163 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005164
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005165 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005167
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005168 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005169 if (encoder->pre_enable)
5170 encoder->pre_enable(encoder);
5171
Daniel Vetterf6736a12013-06-05 13:34:30 +02005172 i9xx_enable_pll(intel_crtc);
5173
Jesse Barnes2dd24552013-04-25 12:55:01 -07005174 i9xx_pfit_enable(intel_crtc);
5175
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005176 intel_crtc_load_lut(crtc);
5177
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005178 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005179 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005180
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005181 assert_vblank_disabled(crtc);
5182 drm_crtc_vblank_on(crtc);
5183
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005184 for_each_encoder_on_crtc(dev, crtc, encoder)
5185 encoder->enable(encoder);
5186
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005187 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005188
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005189 /*
5190 * Gen2 reports pipe underruns whenever all planes are disabled.
5191 * So don't enable underrun reporting before at least some planes
5192 * are enabled.
5193 * FIXME: Need to fix the logic to work when we turn off all planes
5194 * but leave the pipe running.
5195 */
5196 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005197 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005198
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005199 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005200 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005201}
5202
Daniel Vetter87476d62013-04-11 16:29:06 +02005203static void i9xx_pfit_disable(struct intel_crtc *crtc)
5204{
5205 struct drm_device *dev = crtc->base.dev;
5206 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005207
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005208 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005209 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005210
5211 assert_pipe_disabled(dev_priv, crtc->pipe);
5212
Daniel Vetter328d8e82013-05-08 10:36:31 +02005213 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5214 I915_READ(PFIT_CONTROL));
5215 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005216}
5217
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005218static void i9xx_crtc_disable(struct drm_crtc *crtc)
5219{
5220 struct drm_device *dev = crtc->dev;
5221 struct drm_i915_private *dev_priv = dev->dev_private;
5222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005223 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005224 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005225
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005226 if (!intel_crtc->active)
5227 return;
5228
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005229 /*
5230 * Gen2 reports pipe underruns whenever all planes are disabled.
5231 * So diasble underrun reporting before all the planes get disabled.
5232 * FIXME: Need to fix the logic to work when we turn off all planes
5233 * but leave the pipe running.
5234 */
5235 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005236 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005237
Imre Deak564ed192014-06-13 14:54:21 +03005238 /*
5239 * Vblank time updates from the shadow to live plane control register
5240 * are blocked if the memory self-refresh mode is active at that
5241 * moment. So to make sure the plane gets truly disabled, disable
5242 * first the self-refresh mode. The self-refresh enable bit in turn
5243 * will be checked/applied by the HW only at the next frame start
5244 * event which is after the vblank start event, so we need to have a
5245 * wait-for-vblank between disabling the plane and the pipe.
5246 */
5247 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005248 intel_crtc_disable_planes(crtc);
5249
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005250 /*
5251 * On gen2 planes are double buffered but the pipe isn't, so we must
5252 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005253 * We also need to wait on all gmch platforms because of the
5254 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005255 */
Imre Deak564ed192014-06-13 14:54:21 +03005256 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005257
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005258 for_each_encoder_on_crtc(dev, crtc, encoder)
5259 encoder->disable(encoder);
5260
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005261 drm_crtc_vblank_off(crtc);
5262 assert_vblank_disabled(crtc);
5263
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005264 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005265
Daniel Vetter87476d62013-04-11 16:29:06 +02005266 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005267
Jesse Barnes89b667f2013-04-18 14:51:36 -07005268 for_each_encoder_on_crtc(dev, crtc, encoder)
5269 if (encoder->post_disable)
5270 encoder->post_disable(encoder);
5271
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005272 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005273 if (IS_CHERRYVIEW(dev))
5274 chv_disable_pll(dev_priv, pipe);
5275 else if (IS_VALLEYVIEW(dev))
5276 vlv_disable_pll(dev_priv, pipe);
5277 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005278 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005279 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005280
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005281 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005282 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005283
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005284 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005285 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005286
Daniel Vetterefa96242014-04-24 23:55:02 +02005287 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005288 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005289 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005290}
5291
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005292static void i9xx_crtc_off(struct drm_crtc *crtc)
5293{
5294}
5295
Borun Fub04c5bd2014-07-12 10:02:27 +05305296/* Master function to enable/disable CRTC and corresponding power wells */
5297void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005298{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005299 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005302 enum intel_display_power_domain domain;
5303 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005304
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005305 if (enable) {
5306 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005307 domains = get_crtc_power_domains(crtc);
5308 for_each_power_domain(domain, domains)
5309 intel_display_power_get(dev_priv, domain);
5310 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005311
5312 dev_priv->display.crtc_enable(crtc);
5313 }
5314 } else {
5315 if (intel_crtc->active) {
5316 dev_priv->display.crtc_disable(crtc);
5317
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005318 domains = intel_crtc->enabled_power_domains;
5319 for_each_power_domain(domain, domains)
5320 intel_display_power_put(dev_priv, domain);
5321 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005322 }
5323 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305324}
5325
5326/**
5327 * Sets the power management mode of the pipe and plane.
5328 */
5329void intel_crtc_update_dpms(struct drm_crtc *crtc)
5330{
5331 struct drm_device *dev = crtc->dev;
5332 struct intel_encoder *intel_encoder;
5333 bool enable = false;
5334
5335 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5336 enable |= intel_encoder->connectors_active;
5337
5338 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005339}
5340
Daniel Vetter976f8a22012-07-08 22:34:21 +02005341static void intel_crtc_disable(struct drm_crtc *crtc)
5342{
5343 struct drm_device *dev = crtc->dev;
5344 struct drm_connector *connector;
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346
5347 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005348 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005349
5350 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005351 dev_priv->display.off(crtc);
5352
Gustavo Padovan455a6802014-12-01 15:40:11 -08005353 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005354
5355 /* Update computed state. */
5356 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5357 if (!connector->encoder || !connector->encoder->crtc)
5358 continue;
5359
5360 if (connector->encoder->crtc != crtc)
5361 continue;
5362
5363 connector->dpms = DRM_MODE_DPMS_OFF;
5364 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005365 }
5366}
5367
Chris Wilsonea5b2132010-08-04 13:50:23 +01005368void intel_encoder_destroy(struct drm_encoder *encoder)
5369{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005370 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005371
Chris Wilsonea5b2132010-08-04 13:50:23 +01005372 drm_encoder_cleanup(encoder);
5373 kfree(intel_encoder);
5374}
5375
Damien Lespiau92373292013-08-08 22:28:57 +01005376/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005377 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5378 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005379static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005380{
5381 if (mode == DRM_MODE_DPMS_ON) {
5382 encoder->connectors_active = true;
5383
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005384 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005385 } else {
5386 encoder->connectors_active = false;
5387
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005388 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005389 }
5390}
5391
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005392/* Cross check the actual hw state with our own modeset state tracking (and it's
5393 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005394static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005395{
5396 if (connector->get_hw_state(connector)) {
5397 struct intel_encoder *encoder = connector->encoder;
5398 struct drm_crtc *crtc;
5399 bool encoder_enabled;
5400 enum pipe pipe;
5401
5402 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5403 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005404 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005405
Dave Airlie0e32b392014-05-02 14:02:48 +10005406 /* there is no real hw state for MST connectors */
5407 if (connector->mst_port)
5408 return;
5409
Rob Clarke2c719b2014-12-15 13:56:32 -05005410 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005411 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005412 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005413 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005414
Dave Airlie36cd7442014-05-02 13:44:18 +10005415 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005416 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005417 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005418
Dave Airlie36cd7442014-05-02 13:44:18 +10005419 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005420 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5421 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005422 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005423
Dave Airlie36cd7442014-05-02 13:44:18 +10005424 crtc = encoder->base.crtc;
5425
Matt Roper83d65732015-02-25 13:12:16 -08005426 I915_STATE_WARN(!crtc->state->enable,
5427 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005428 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5429 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005430 "encoder active on the wrong pipe\n");
5431 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005432 }
5433}
5434
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005435/* Even simpler default implementation, if there's really no special case to
5436 * consider. */
5437void intel_connector_dpms(struct drm_connector *connector, int mode)
5438{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005439 /* All the simple cases only support two dpms states. */
5440 if (mode != DRM_MODE_DPMS_ON)
5441 mode = DRM_MODE_DPMS_OFF;
5442
5443 if (mode == connector->dpms)
5444 return;
5445
5446 connector->dpms = mode;
5447
5448 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005449 if (connector->encoder)
5450 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005451
Daniel Vetterb9805142012-08-31 17:37:33 +02005452 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005453}
5454
Daniel Vetterf0947c32012-07-02 13:10:34 +02005455/* Simple connector->get_hw_state implementation for encoders that support only
5456 * one connector and no cloning and hence the encoder state determines the state
5457 * of the connector. */
5458bool intel_connector_get_hw_state(struct intel_connector *connector)
5459{
Daniel Vetter24929352012-07-02 20:28:59 +02005460 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005461 struct intel_encoder *encoder = connector->encoder;
5462
5463 return encoder->get_hw_state(encoder, &pipe);
5464}
5465
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005466static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005467 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005468{
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470 struct intel_crtc *pipe_B_crtc =
5471 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5472
5473 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5474 pipe_name(pipe), pipe_config->fdi_lanes);
5475 if (pipe_config->fdi_lanes > 4) {
5476 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5477 pipe_name(pipe), pipe_config->fdi_lanes);
5478 return false;
5479 }
5480
Paulo Zanonibafb6552013-11-02 21:07:44 -07005481 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005482 if (pipe_config->fdi_lanes > 2) {
5483 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5484 pipe_config->fdi_lanes);
5485 return false;
5486 } else {
5487 return true;
5488 }
5489 }
5490
5491 if (INTEL_INFO(dev)->num_pipes == 2)
5492 return true;
5493
5494 /* Ivybridge 3 pipe is really complicated */
5495 switch (pipe) {
5496 case PIPE_A:
5497 return true;
5498 case PIPE_B:
5499 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5500 pipe_config->fdi_lanes > 2) {
5501 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5502 pipe_name(pipe), pipe_config->fdi_lanes);
5503 return false;
5504 }
5505 return true;
5506 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005507 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005508 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005509 if (pipe_config->fdi_lanes > 2) {
5510 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5511 pipe_name(pipe), pipe_config->fdi_lanes);
5512 return false;
5513 }
5514 } else {
5515 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5516 return false;
5517 }
5518 return true;
5519 default:
5520 BUG();
5521 }
5522}
5523
Daniel Vettere29c22c2013-02-21 00:00:16 +01005524#define RETRY 1
5525static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005526 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005527{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005528 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005529 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005530 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005531 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005532
Daniel Vettere29c22c2013-02-21 00:00:16 +01005533retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005534 /* FDI is a binary signal running at ~2.7GHz, encoding
5535 * each output octet as 10 bits. The actual frequency
5536 * is stored as a divider into a 100MHz clock, and the
5537 * mode pixel clock is stored in units of 1KHz.
5538 * Hence the bw of each lane in terms of the mode signal
5539 * is:
5540 */
5541 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5542
Damien Lespiau241bfc32013-09-25 16:45:37 +01005543 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005544
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005545 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005546 pipe_config->pipe_bpp);
5547
5548 pipe_config->fdi_lanes = lane;
5549
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005550 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005551 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005552
Daniel Vettere29c22c2013-02-21 00:00:16 +01005553 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5554 intel_crtc->pipe, pipe_config);
5555 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5556 pipe_config->pipe_bpp -= 2*3;
5557 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5558 pipe_config->pipe_bpp);
5559 needs_recompute = true;
5560 pipe_config->bw_constrained = true;
5561
5562 goto retry;
5563 }
5564
5565 if (needs_recompute)
5566 return RETRY;
5567
5568 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005569}
5570
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005571static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005572 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005573{
Jani Nikulad330a952014-01-21 11:24:25 +02005574 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005575 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005576 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005577}
5578
Daniel Vettera43f6e02013-06-07 23:10:32 +02005579static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005580 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005581{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005582 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005583 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005584 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005585
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005586 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005587 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005588 int clock_limit =
5589 dev_priv->display.get_display_clock_speed(dev);
5590
5591 /*
5592 * Enable pixel doubling when the dot clock
5593 * is > 90% of the (display) core speed.
5594 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005595 * GDG double wide on either pipe,
5596 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005597 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005598 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005599 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005600 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005601 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005602 }
5603
Damien Lespiau241bfc32013-09-25 16:45:37 +01005604 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005605 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005606 }
Chris Wilson89749352010-09-12 18:25:19 +01005607
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005608 /*
5609 * Pipe horizontal size must be even in:
5610 * - DVO ganged mode
5611 * - LVDS dual channel mode
5612 * - Double wide pipe
5613 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005614 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005615 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5616 pipe_config->pipe_src_w &= ~1;
5617
Damien Lespiau8693a822013-05-03 18:48:11 +01005618 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5619 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005620 */
5621 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5622 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005623 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005624
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005625 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005626 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005627 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005628 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5629 * for lvds. */
5630 pipe_config->pipe_bpp = 8*3;
5631 }
5632
Damien Lespiauf5adf942013-06-24 18:29:34 +01005633 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005634 hsw_compute_ips_config(crtc, pipe_config);
5635
Daniel Vetter877d48d2013-04-19 11:24:43 +02005636 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005637 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005638
Daniel Vettere29c22c2013-02-21 00:00:16 +01005639 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005640}
5641
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005642static int valleyview_get_display_clock_speed(struct drm_device *dev)
5643{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005644 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005645 u32 val;
5646 int divider;
5647
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005648 /* FIXME: Punit isn't quite ready yet */
5649 if (IS_CHERRYVIEW(dev))
5650 return 400000;
5651
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005652 if (dev_priv->hpll_freq == 0)
5653 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5654
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005655 mutex_lock(&dev_priv->dpio_lock);
5656 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5657 mutex_unlock(&dev_priv->dpio_lock);
5658
5659 divider = val & DISPLAY_FREQUENCY_VALUES;
5660
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005661 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5662 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5663 "cdclk change in progress\n");
5664
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005665 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005666}
5667
Jesse Barnese70236a2009-09-21 10:42:27 -07005668static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005669{
Jesse Barnese70236a2009-09-21 10:42:27 -07005670 return 400000;
5671}
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
Jesse Barnese70236a2009-09-21 10:42:27 -07005673static int i915_get_display_clock_speed(struct drm_device *dev)
5674{
5675 return 333000;
5676}
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Jesse Barnese70236a2009-09-21 10:42:27 -07005678static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5679{
5680 return 200000;
5681}
Jesse Barnes79e53942008-11-07 14:24:08 -08005682
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005683static int pnv_get_display_clock_speed(struct drm_device *dev)
5684{
5685 u16 gcfgc = 0;
5686
5687 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5688
5689 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5690 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5691 return 267000;
5692 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5693 return 333000;
5694 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5695 return 444000;
5696 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5697 return 200000;
5698 default:
5699 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5700 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5701 return 133000;
5702 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5703 return 167000;
5704 }
5705}
5706
Jesse Barnese70236a2009-09-21 10:42:27 -07005707static int i915gm_get_display_clock_speed(struct drm_device *dev)
5708{
5709 u16 gcfgc = 0;
5710
5711 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5712
5713 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005714 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005715 else {
5716 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5717 case GC_DISPLAY_CLOCK_333_MHZ:
5718 return 333000;
5719 default:
5720 case GC_DISPLAY_CLOCK_190_200_MHZ:
5721 return 190000;
5722 }
5723 }
5724}
Jesse Barnes79e53942008-11-07 14:24:08 -08005725
Jesse Barnese70236a2009-09-21 10:42:27 -07005726static int i865_get_display_clock_speed(struct drm_device *dev)
5727{
5728 return 266000;
5729}
5730
5731static int i855_get_display_clock_speed(struct drm_device *dev)
5732{
5733 u16 hpllcc = 0;
5734 /* Assume that the hardware is in the high speed state. This
5735 * should be the default.
5736 */
5737 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5738 case GC_CLOCK_133_200:
5739 case GC_CLOCK_100_200:
5740 return 200000;
5741 case GC_CLOCK_166_250:
5742 return 250000;
5743 case GC_CLOCK_100_133:
5744 return 133000;
5745 }
5746
5747 /* Shouldn't happen */
5748 return 0;
5749}
5750
5751static int i830_get_display_clock_speed(struct drm_device *dev)
5752{
5753 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005754}
5755
Zhenyu Wang2c072452009-06-05 15:38:42 +08005756static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005757intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005758{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005759 while (*num > DATA_LINK_M_N_MASK ||
5760 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005761 *num >>= 1;
5762 *den >>= 1;
5763 }
5764}
5765
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005766static void compute_m_n(unsigned int m, unsigned int n,
5767 uint32_t *ret_m, uint32_t *ret_n)
5768{
5769 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5770 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5771 intel_reduce_m_n_ratio(ret_m, ret_n);
5772}
5773
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005774void
5775intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5776 int pixel_clock, int link_clock,
5777 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005778{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005779 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005780
5781 compute_m_n(bits_per_pixel * pixel_clock,
5782 link_clock * nlanes * 8,
5783 &m_n->gmch_m, &m_n->gmch_n);
5784
5785 compute_m_n(pixel_clock, link_clock,
5786 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005787}
5788
Chris Wilsona7615032011-01-12 17:04:08 +00005789static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5790{
Jani Nikulad330a952014-01-21 11:24:25 +02005791 if (i915.panel_use_ssc >= 0)
5792 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005793 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005794 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005795}
5796
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005797static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005798{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005799 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005800 struct drm_i915_private *dev_priv = dev->dev_private;
5801 int refclk;
5802
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005803 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005804 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005805 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005806 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005807 refclk = dev_priv->vbt.lvds_ssc_freq;
5808 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005809 } else if (!IS_GEN2(dev)) {
5810 refclk = 96000;
5811 } else {
5812 refclk = 48000;
5813 }
5814
5815 return refclk;
5816}
5817
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005818static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005819{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005820 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005821}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005822
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005823static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5824{
5825 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005826}
5827
Daniel Vetterf47709a2013-03-28 10:42:02 +01005828static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005829 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005830 intel_clock_t *reduced_clock)
5831{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005832 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005833 u32 fp, fp2 = 0;
5834
5835 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005836 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005837 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005838 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005839 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005840 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005841 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005842 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005843 }
5844
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005845 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005846
Daniel Vetterf47709a2013-03-28 10:42:02 +01005847 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005848 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005849 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005850 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005851 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005852 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005853 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005854 }
5855}
5856
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005857static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5858 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005859{
5860 u32 reg_val;
5861
5862 /*
5863 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5864 * and set it to a reasonable value instead.
5865 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005866 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005867 reg_val &= 0xffffff00;
5868 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005869 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005870
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005871 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005872 reg_val &= 0x8cffffff;
5873 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005874 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005875
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005876 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005877 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005878 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005879
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005880 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005881 reg_val &= 0x00ffffff;
5882 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005883 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005884}
5885
Daniel Vetterb5518422013-05-03 11:49:48 +02005886static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5887 struct intel_link_m_n *m_n)
5888{
5889 struct drm_device *dev = crtc->base.dev;
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 int pipe = crtc->pipe;
5892
Daniel Vettere3b95f12013-05-03 11:49:49 +02005893 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5894 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5895 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5896 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005897}
5898
5899static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005900 struct intel_link_m_n *m_n,
5901 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005902{
5903 struct drm_device *dev = crtc->base.dev;
5904 struct drm_i915_private *dev_priv = dev->dev_private;
5905 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005906 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005907
5908 if (INTEL_INFO(dev)->gen >= 5) {
5909 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5910 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5911 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5912 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005913 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5914 * for gen < 8) and if DRRS is supported (to make sure the
5915 * registers are not unnecessarily accessed).
5916 */
Durgadoss R44395bf2015-02-13 15:33:02 +05305917 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005918 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005919 I915_WRITE(PIPE_DATA_M2(transcoder),
5920 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5921 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5922 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5923 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5924 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005925 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005926 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5927 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5928 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5929 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005930 }
5931}
5932
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305933void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005934{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305935 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
5936
5937 if (m_n == M1_N1) {
5938 dp_m_n = &crtc->config->dp_m_n;
5939 dp_m2_n2 = &crtc->config->dp_m2_n2;
5940 } else if (m_n == M2_N2) {
5941
5942 /*
5943 * M2_N2 registers are not supported. Hence m2_n2 divider value
5944 * needs to be programmed into M1_N1.
5945 */
5946 dp_m_n = &crtc->config->dp_m2_n2;
5947 } else {
5948 DRM_ERROR("Unsupported divider value\n");
5949 return;
5950 }
5951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005952 if (crtc->config->has_pch_encoder)
5953 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005954 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305955 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005956}
5957
Ville Syrjäläd288f652014-10-28 13:20:22 +02005958static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005959 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005960{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005961 u32 dpll, dpll_md;
5962
5963 /*
5964 * Enable DPIO clock input. We should never disable the reference
5965 * clock for pipe B, since VGA hotplug / manual detection depends
5966 * on it.
5967 */
5968 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5969 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5970 /* We should never disable this, set it here for state tracking */
5971 if (crtc->pipe == PIPE_B)
5972 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5973 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005974 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005975
Ville Syrjäläd288f652014-10-28 13:20:22 +02005976 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005977 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005978 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005979}
5980
Ville Syrjäläd288f652014-10-28 13:20:22 +02005981static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005982 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005983{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005984 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005985 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005986 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005987 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005988 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005989 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005990
Daniel Vetter09153002012-12-12 14:06:44 +01005991 mutex_lock(&dev_priv->dpio_lock);
5992
Ville Syrjäläd288f652014-10-28 13:20:22 +02005993 bestn = pipe_config->dpll.n;
5994 bestm1 = pipe_config->dpll.m1;
5995 bestm2 = pipe_config->dpll.m2;
5996 bestp1 = pipe_config->dpll.p1;
5997 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005998
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 /* See eDP HDMI DPIO driver vbios notes doc */
6000
6001 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006002 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006003 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004
6005 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006006 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006007
6008 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006009 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006012
6013 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006014 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015
6016 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006017 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6018 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6019 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006020 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006021
6022 /*
6023 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6024 * but we don't support that).
6025 * Note: don't use the DAC post divider as it seems unstable.
6026 */
6027 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006029
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006030 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006031 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006032
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006034 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006035 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6036 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006038 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006040 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006041 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006042
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006043 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006044 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006045 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006046 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047 0x0df40000);
6048 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006049 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 0x0df70000);
6051 } else { /* HDMI or VGA */
6052 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006053 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006054 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055 0x0df70000);
6056 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006057 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 0x0df40000);
6059 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006060
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006061 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006063 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6064 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006066 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006068 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006069 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006070}
6071
Ville Syrjäläd288f652014-10-28 13:20:22 +02006072static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006073 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006074{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006075 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006076 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6077 DPLL_VCO_ENABLE;
6078 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006079 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006080
Ville Syrjäläd288f652014-10-28 13:20:22 +02006081 pipe_config->dpll_hw_state.dpll_md =
6082 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006083}
6084
Ville Syrjäläd288f652014-10-28 13:20:22 +02006085static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006086 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006087{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006088 struct drm_device *dev = crtc->base.dev;
6089 struct drm_i915_private *dev_priv = dev->dev_private;
6090 int pipe = crtc->pipe;
6091 int dpll_reg = DPLL(crtc->pipe);
6092 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006093 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006094 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6095 int refclk;
6096
Ville Syrjäläd288f652014-10-28 13:20:22 +02006097 bestn = pipe_config->dpll.n;
6098 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6099 bestm1 = pipe_config->dpll.m1;
6100 bestm2 = pipe_config->dpll.m2 >> 22;
6101 bestp1 = pipe_config->dpll.p1;
6102 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006103
6104 /*
6105 * Enable Refclk and SSC
6106 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006107 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006108 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006109
6110 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006111
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006112 /* p1 and p2 divider */
6113 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6114 5 << DPIO_CHV_S1_DIV_SHIFT |
6115 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6116 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6117 1 << DPIO_CHV_K_DIV_SHIFT);
6118
6119 /* Feedback post-divider - m2 */
6120 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6121
6122 /* Feedback refclk divider - n and m1 */
6123 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6124 DPIO_CHV_M1_DIV_BY_2 |
6125 1 << DPIO_CHV_N_DIV_SHIFT);
6126
6127 /* M2 fraction division */
6128 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6129
6130 /* M2 fraction division enable */
6131 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6132 DPIO_CHV_FRAC_DIV_EN |
6133 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6134
6135 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006136 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006137 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6138 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6139 if (refclk == 100000)
6140 intcoeff = 11;
6141 else if (refclk == 38400)
6142 intcoeff = 10;
6143 else
6144 intcoeff = 9;
6145 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6146 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6147
6148 /* AFC Recal */
6149 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6150 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6151 DPIO_AFC_RECAL);
6152
6153 mutex_unlock(&dev_priv->dpio_lock);
6154}
6155
Ville Syrjäläd288f652014-10-28 13:20:22 +02006156/**
6157 * vlv_force_pll_on - forcibly enable just the PLL
6158 * @dev_priv: i915 private structure
6159 * @pipe: pipe PLL to enable
6160 * @dpll: PLL configuration
6161 *
6162 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6163 * in cases where we need the PLL enabled even when @pipe is not going to
6164 * be enabled.
6165 */
6166void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6167 const struct dpll *dpll)
6168{
6169 struct intel_crtc *crtc =
6170 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006171 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006172 .pixel_multiplier = 1,
6173 .dpll = *dpll,
6174 };
6175
6176 if (IS_CHERRYVIEW(dev)) {
6177 chv_update_pll(crtc, &pipe_config);
6178 chv_prepare_pll(crtc, &pipe_config);
6179 chv_enable_pll(crtc, &pipe_config);
6180 } else {
6181 vlv_update_pll(crtc, &pipe_config);
6182 vlv_prepare_pll(crtc, &pipe_config);
6183 vlv_enable_pll(crtc, &pipe_config);
6184 }
6185}
6186
6187/**
6188 * vlv_force_pll_off - forcibly disable just the PLL
6189 * @dev_priv: i915 private structure
6190 * @pipe: pipe PLL to disable
6191 *
6192 * Disable the PLL for @pipe. To be used in cases where we need
6193 * the PLL enabled even when @pipe is not going to be enabled.
6194 */
6195void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6196{
6197 if (IS_CHERRYVIEW(dev))
6198 chv_disable_pll(to_i915(dev), pipe);
6199 else
6200 vlv_disable_pll(to_i915(dev), pipe);
6201}
6202
Daniel Vetterf47709a2013-03-28 10:42:02 +01006203static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006204 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006205 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006206 int num_connectors)
6207{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006208 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006209 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006210 u32 dpll;
6211 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006212 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006213
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006214 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306215
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006216 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6217 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006218
6219 dpll = DPLL_VGA_MODE_DIS;
6220
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006221 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006222 dpll |= DPLLB_MODE_LVDS;
6223 else
6224 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006225
Daniel Vetteref1b4602013-06-01 17:17:04 +02006226 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006227 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006228 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006229 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006230
6231 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006232 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006234 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006235 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006236
6237 /* compute bitmask from p1 value */
6238 if (IS_PINEVIEW(dev))
6239 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6240 else {
6241 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6242 if (IS_G4X(dev) && reduced_clock)
6243 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6244 }
6245 switch (clock->p2) {
6246 case 5:
6247 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6248 break;
6249 case 7:
6250 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6251 break;
6252 case 10:
6253 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6254 break;
6255 case 14:
6256 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6257 break;
6258 }
6259 if (INTEL_INFO(dev)->gen >= 4)
6260 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6261
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006262 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006263 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006264 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006265 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6266 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6267 else
6268 dpll |= PLL_REF_INPUT_DREFCLK;
6269
6270 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006271 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006272
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006273 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006274 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006275 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006276 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006277 }
6278}
6279
Daniel Vetterf47709a2013-03-28 10:42:02 +01006280static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006281 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006282 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006283 int num_connectors)
6284{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006285 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006286 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006287 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006288 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006289
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006290 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306291
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006292 dpll = DPLL_VGA_MODE_DIS;
6293
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006294 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006295 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6296 } else {
6297 if (clock->p1 == 2)
6298 dpll |= PLL_P1_DIVIDE_BY_TWO;
6299 else
6300 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6301 if (clock->p2 == 4)
6302 dpll |= PLL_P2_DIVIDE_BY_4;
6303 }
6304
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006305 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006306 dpll |= DPLL_DVO_2X_MODE;
6307
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006308 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006309 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6310 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6311 else
6312 dpll |= PLL_REF_INPUT_DREFCLK;
6313
6314 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006315 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006316}
6317
Daniel Vetter8a654f32013-06-01 17:16:22 +02006318static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006319{
6320 struct drm_device *dev = intel_crtc->base.dev;
6321 struct drm_i915_private *dev_priv = dev->dev_private;
6322 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006323 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006324 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006325 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006326 uint32_t crtc_vtotal, crtc_vblank_end;
6327 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006328
6329 /* We need to be careful not to changed the adjusted mode, for otherwise
6330 * the hw state checker will get angry at the mismatch. */
6331 crtc_vtotal = adjusted_mode->crtc_vtotal;
6332 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006333
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006334 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006335 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006336 crtc_vtotal -= 1;
6337 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006338
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006339 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006340 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6341 else
6342 vsyncshift = adjusted_mode->crtc_hsync_start -
6343 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006344 if (vsyncshift < 0)
6345 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006346 }
6347
6348 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006349 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006350
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006351 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006352 (adjusted_mode->crtc_hdisplay - 1) |
6353 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006354 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006355 (adjusted_mode->crtc_hblank_start - 1) |
6356 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006357 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006358 (adjusted_mode->crtc_hsync_start - 1) |
6359 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6360
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006361 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006362 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006363 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006364 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006365 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006366 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006367 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006368 (adjusted_mode->crtc_vsync_start - 1) |
6369 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6370
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006371 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6372 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6373 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6374 * bits. */
6375 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6376 (pipe == PIPE_B || pipe == PIPE_C))
6377 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6378
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006379 /* pipesrc controls the size that is scaled from, which should
6380 * always be the user's requested size.
6381 */
6382 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006383 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6384 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006385}
6386
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006387static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006388 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006389{
6390 struct drm_device *dev = crtc->base.dev;
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6393 uint32_t tmp;
6394
6395 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006396 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6397 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006398 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006399 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6400 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006401 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006402 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6403 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006404
6405 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006406 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6407 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006408 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006409 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6410 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006411 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006412 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6413 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006414
6415 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006416 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6417 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6418 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006419 }
6420
6421 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006422 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6423 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6424
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006425 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6426 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006427}
6428
Daniel Vetterf6a83282014-02-11 15:28:57 -08006429void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006430 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006431{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006432 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6433 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6434 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6435 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006436
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006437 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6438 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6439 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6440 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006441
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006442 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006443
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006444 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6445 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006446}
6447
Daniel Vetter84b046f2013-02-19 18:48:54 +01006448static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6449{
6450 struct drm_device *dev = intel_crtc->base.dev;
6451 struct drm_i915_private *dev_priv = dev->dev_private;
6452 uint32_t pipeconf;
6453
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006454 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006455
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006456 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6457 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6458 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006460 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006461 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006462
Daniel Vetterff9ce462013-04-24 14:57:17 +02006463 /* only g4x and later have fancy bpc/dither controls */
6464 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006465 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006466 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006467 pipeconf |= PIPECONF_DITHER_EN |
6468 PIPECONF_DITHER_TYPE_SP;
6469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006470 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006471 case 18:
6472 pipeconf |= PIPECONF_6BPC;
6473 break;
6474 case 24:
6475 pipeconf |= PIPECONF_8BPC;
6476 break;
6477 case 30:
6478 pipeconf |= PIPECONF_10BPC;
6479 break;
6480 default:
6481 /* Case prevented by intel_choose_pipe_bpp_dither. */
6482 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006483 }
6484 }
6485
6486 if (HAS_PIPE_CXSR(dev)) {
6487 if (intel_crtc->lowfreq_avail) {
6488 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6489 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6490 } else {
6491 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006492 }
6493 }
6494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006495 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006496 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006497 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006498 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6499 else
6500 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6501 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006502 pipeconf |= PIPECONF_PROGRESSIVE;
6503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006504 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006505 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006506
Daniel Vetter84b046f2013-02-19 18:48:54 +01006507 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6508 POSTING_READ(PIPECONF(intel_crtc->pipe));
6509}
6510
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006511static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6512 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006513{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006514 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006515 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006516 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006517 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006518 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006519 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006520 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006521 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006523 for_each_intel_encoder(dev, encoder) {
6524 if (encoder->new_crtc != crtc)
6525 continue;
6526
Chris Wilson5eddb702010-09-11 13:48:45 +01006527 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006528 case INTEL_OUTPUT_LVDS:
6529 is_lvds = true;
6530 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006531 case INTEL_OUTPUT_DSI:
6532 is_dsi = true;
6533 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006534 default:
6535 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006536 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006537
Eric Anholtc751ce42010-03-25 11:48:48 -07006538 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006539 }
6540
Jani Nikulaf2335332013-09-13 11:03:09 +03006541 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006542 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006543
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006544 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006545 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006546
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006547 /*
6548 * Returns a set of divisors for the desired target clock with
6549 * the given refclk, or FALSE. The returned values represent
6550 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6551 * 2) / p1 / p2.
6552 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006553 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006554 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006555 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006556 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006557 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006558 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6559 return -EINVAL;
6560 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006561
Jani Nikulaf2335332013-09-13 11:03:09 +03006562 if (is_lvds && dev_priv->lvds_downclock_avail) {
6563 /*
6564 * Ensure we match the reduced clock's P to the target
6565 * clock. If the clocks don't match, we can't switch
6566 * the display clock by using the FP0/FP1. In such case
6567 * we will disable the LVDS downclock feature.
6568 */
6569 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006570 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006571 dev_priv->lvds_downclock,
6572 refclk, &clock,
6573 &reduced_clock);
6574 }
6575 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006576 crtc_state->dpll.n = clock.n;
6577 crtc_state->dpll.m1 = clock.m1;
6578 crtc_state->dpll.m2 = clock.m2;
6579 crtc_state->dpll.p1 = clock.p1;
6580 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006581 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006582
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006583 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006584 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306585 has_reduced_clock ? &reduced_clock : NULL,
6586 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006587 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006588 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006589 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006590 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006591 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006592 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006593 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006594 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006595 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006596
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006597 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006598}
6599
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006600static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006601 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 uint32_t tmp;
6606
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006607 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6608 return;
6609
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006610 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006611 if (!(tmp & PFIT_ENABLE))
6612 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006613
Daniel Vetter06922822013-07-11 13:35:40 +02006614 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006615 if (INTEL_INFO(dev)->gen < 4) {
6616 if (crtc->pipe != PIPE_B)
6617 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006618 } else {
6619 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6620 return;
6621 }
6622
Daniel Vetter06922822013-07-11 13:35:40 +02006623 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006624 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6625 if (INTEL_INFO(dev)->gen < 5)
6626 pipe_config->gmch_pfit.lvds_border_bits =
6627 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6628}
6629
Jesse Barnesacbec812013-09-20 11:29:32 -07006630static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006631 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 int pipe = pipe_config->cpu_transcoder;
6636 intel_clock_t clock;
6637 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006638 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006639
Shobhit Kumarf573de52014-07-30 20:32:37 +05306640 /* In case of MIPI DPLL will not even be used */
6641 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6642 return;
6643
Jesse Barnesacbec812013-09-20 11:29:32 -07006644 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006645 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006646 mutex_unlock(&dev_priv->dpio_lock);
6647
6648 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6649 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6650 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6651 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6652 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6653
Ville Syrjäläf6466282013-10-14 14:50:31 +03006654 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006655
Ville Syrjäläf6466282013-10-14 14:50:31 +03006656 /* clock.dot is the fast clock */
6657 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006658}
6659
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006660static void
6661i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6662 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006663{
6664 struct drm_device *dev = crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666 u32 val, base, offset;
6667 int pipe = crtc->pipe, plane = crtc->plane;
6668 int fourcc, pixel_format;
6669 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006670 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006671 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006672
Damien Lespiau42a7b082015-02-05 19:35:13 +00006673 val = I915_READ(DSPCNTR(plane));
6674 if (!(val & DISPLAY_PLANE_ENABLE))
6675 return;
6676
Damien Lespiaud9806c92015-01-21 14:07:19 +00006677 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006678 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006679 DRM_DEBUG_KMS("failed to alloc fb\n");
6680 return;
6681 }
6682
Damien Lespiau1b842c82015-01-21 13:50:54 +00006683 fb = &intel_fb->base;
6684
Daniel Vetter18c52472015-02-10 17:16:09 +00006685 if (INTEL_INFO(dev)->gen >= 4) {
6686 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006687 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006688 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6689 }
6690 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006691
6692 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006693 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006694 fb->pixel_format = fourcc;
6695 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006696
6697 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006698 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006699 offset = I915_READ(DSPTILEOFF(plane));
6700 else
6701 offset = I915_READ(DSPLINOFF(plane));
6702 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6703 } else {
6704 base = I915_READ(DSPADDR(plane));
6705 }
6706 plane_config->base = base;
6707
6708 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006709 fb->width = ((val >> 16) & 0xfff) + 1;
6710 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006711
6712 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006713 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006714
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006715 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006716 fb->pixel_format,
6717 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006718
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006719 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006720
Damien Lespiau2844a922015-01-20 12:51:48 +00006721 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6722 pipe_name(pipe), plane, fb->width, fb->height,
6723 fb->bits_per_pixel, base, fb->pitches[0],
6724 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006725
Damien Lespiau2d140302015-02-05 17:22:18 +00006726 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006727}
6728
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006729static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006730 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006731{
6732 struct drm_device *dev = crtc->base.dev;
6733 struct drm_i915_private *dev_priv = dev->dev_private;
6734 int pipe = pipe_config->cpu_transcoder;
6735 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6736 intel_clock_t clock;
6737 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6738 int refclk = 100000;
6739
6740 mutex_lock(&dev_priv->dpio_lock);
6741 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6742 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6743 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6744 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6745 mutex_unlock(&dev_priv->dpio_lock);
6746
6747 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6748 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6749 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6750 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6751 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6752
6753 chv_clock(refclk, &clock);
6754
6755 /* clock.dot is the fast clock */
6756 pipe_config->port_clock = clock.dot / 5;
6757}
6758
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006759static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006760 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006761{
6762 struct drm_device *dev = crtc->base.dev;
6763 struct drm_i915_private *dev_priv = dev->dev_private;
6764 uint32_t tmp;
6765
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006766 if (!intel_display_power_is_enabled(dev_priv,
6767 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006768 return false;
6769
Daniel Vettere143a212013-07-04 12:01:15 +02006770 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006771 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006772
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006773 tmp = I915_READ(PIPECONF(crtc->pipe));
6774 if (!(tmp & PIPECONF_ENABLE))
6775 return false;
6776
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006777 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6778 switch (tmp & PIPECONF_BPC_MASK) {
6779 case PIPECONF_6BPC:
6780 pipe_config->pipe_bpp = 18;
6781 break;
6782 case PIPECONF_8BPC:
6783 pipe_config->pipe_bpp = 24;
6784 break;
6785 case PIPECONF_10BPC:
6786 pipe_config->pipe_bpp = 30;
6787 break;
6788 default:
6789 break;
6790 }
6791 }
6792
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006793 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6794 pipe_config->limited_color_range = true;
6795
Ville Syrjälä282740f2013-09-04 18:30:03 +03006796 if (INTEL_INFO(dev)->gen < 4)
6797 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6798
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006799 intel_get_pipe_timings(crtc, pipe_config);
6800
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006801 i9xx_get_pfit_config(crtc, pipe_config);
6802
Daniel Vetter6c49f242013-06-06 12:45:25 +02006803 if (INTEL_INFO(dev)->gen >= 4) {
6804 tmp = I915_READ(DPLL_MD(crtc->pipe));
6805 pipe_config->pixel_multiplier =
6806 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6807 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006808 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006809 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6810 tmp = I915_READ(DPLL(crtc->pipe));
6811 pipe_config->pixel_multiplier =
6812 ((tmp & SDVO_MULTIPLIER_MASK)
6813 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6814 } else {
6815 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6816 * port and will be fixed up in the encoder->get_config
6817 * function. */
6818 pipe_config->pixel_multiplier = 1;
6819 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006820 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6821 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006822 /*
6823 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6824 * on 830. Filter it out here so that we don't
6825 * report errors due to that.
6826 */
6827 if (IS_I830(dev))
6828 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6829
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006830 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6831 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006832 } else {
6833 /* Mask out read-only status bits. */
6834 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6835 DPLL_PORTC_READY_MASK |
6836 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006837 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006838
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006839 if (IS_CHERRYVIEW(dev))
6840 chv_crtc_clock_get(crtc, pipe_config);
6841 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006842 vlv_crtc_clock_get(crtc, pipe_config);
6843 else
6844 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006846 return true;
6847}
6848
Paulo Zanonidde86e22012-12-01 12:04:25 -02006849static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006850{
6851 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006852 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006853 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006854 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006855 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006856 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006857 bool has_ck505 = false;
6858 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006859
6860 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006861 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006862 switch (encoder->type) {
6863 case INTEL_OUTPUT_LVDS:
6864 has_panel = true;
6865 has_lvds = true;
6866 break;
6867 case INTEL_OUTPUT_EDP:
6868 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006869 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006870 has_cpu_edp = true;
6871 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006872 default:
6873 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006874 }
6875 }
6876
Keith Packard99eb6a02011-09-26 14:29:12 -07006877 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006878 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006879 can_ssc = has_ck505;
6880 } else {
6881 has_ck505 = false;
6882 can_ssc = true;
6883 }
6884
Imre Deak2de69052013-05-08 13:14:04 +03006885 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6886 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006887
6888 /* Ironlake: try to setup display ref clock before DPLL
6889 * enabling. This is only under driver's control after
6890 * PCH B stepping, previous chipset stepping should be
6891 * ignoring this setting.
6892 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006893 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006894
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006895 /* As we must carefully and slowly disable/enable each source in turn,
6896 * compute the final state we want first and check if we need to
6897 * make any changes at all.
6898 */
6899 final = val;
6900 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006901 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006902 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006903 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6905
6906 final &= ~DREF_SSC_SOURCE_MASK;
6907 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6908 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006909
Keith Packard199e5d72011-09-22 12:01:57 -07006910 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006911 final |= DREF_SSC_SOURCE_ENABLE;
6912
6913 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6914 final |= DREF_SSC1_ENABLE;
6915
6916 if (has_cpu_edp) {
6917 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6918 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6919 else
6920 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6921 } else
6922 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6923 } else {
6924 final |= DREF_SSC_SOURCE_DISABLE;
6925 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6926 }
6927
6928 if (final == val)
6929 return;
6930
6931 /* Always enable nonspread source */
6932 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6933
6934 if (has_ck505)
6935 val |= DREF_NONSPREAD_CK505_ENABLE;
6936 else
6937 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6938
6939 if (has_panel) {
6940 val &= ~DREF_SSC_SOURCE_MASK;
6941 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006942
Keith Packard199e5d72011-09-22 12:01:57 -07006943 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006944 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006945 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006946 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006947 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006948 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006949
6950 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006951 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006952 POSTING_READ(PCH_DREF_CONTROL);
6953 udelay(200);
6954
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006955 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006956
6957 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006958 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006959 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006960 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006961 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006962 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006963 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006964 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006965 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006966
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006967 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006968 POSTING_READ(PCH_DREF_CONTROL);
6969 udelay(200);
6970 } else {
6971 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6972
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006973 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006974
6975 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006976 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006977
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006978 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006979 POSTING_READ(PCH_DREF_CONTROL);
6980 udelay(200);
6981
6982 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006983 val &= ~DREF_SSC_SOURCE_MASK;
6984 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006985
6986 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006987 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006988
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006989 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006990 POSTING_READ(PCH_DREF_CONTROL);
6991 udelay(200);
6992 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006993
6994 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006995}
6996
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006997static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006998{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006999 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007000
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007001 tmp = I915_READ(SOUTH_CHICKEN2);
7002 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7003 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007004
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007005 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7006 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7007 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007008
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007009 tmp = I915_READ(SOUTH_CHICKEN2);
7010 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7011 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007012
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007013 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7014 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7015 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007016}
7017
7018/* WaMPhyProgramming:hsw */
7019static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7020{
7021 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007022
7023 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7024 tmp &= ~(0xFF << 24);
7025 tmp |= (0x12 << 24);
7026 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7027
Paulo Zanonidde86e22012-12-01 12:04:25 -02007028 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7029 tmp |= (1 << 11);
7030 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7031
7032 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7033 tmp |= (1 << 11);
7034 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7035
Paulo Zanonidde86e22012-12-01 12:04:25 -02007036 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7037 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7038 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7039
7040 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7041 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7042 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007044 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7045 tmp &= ~(7 << 13);
7046 tmp |= (5 << 13);
7047 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007048
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007049 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7050 tmp &= ~(7 << 13);
7051 tmp |= (5 << 13);
7052 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007053
7054 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7055 tmp &= ~0xFF;
7056 tmp |= 0x1C;
7057 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7058
7059 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7060 tmp &= ~0xFF;
7061 tmp |= 0x1C;
7062 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7063
7064 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7065 tmp &= ~(0xFF << 16);
7066 tmp |= (0x1C << 16);
7067 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7068
7069 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7070 tmp &= ~(0xFF << 16);
7071 tmp |= (0x1C << 16);
7072 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7073
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007074 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7075 tmp |= (1 << 27);
7076 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007077
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007078 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7079 tmp |= (1 << 27);
7080 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007081
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007082 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7083 tmp &= ~(0xF << 28);
7084 tmp |= (4 << 28);
7085 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007086
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007087 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7088 tmp &= ~(0xF << 28);
7089 tmp |= (4 << 28);
7090 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007091}
7092
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007093/* Implements 3 different sequences from BSpec chapter "Display iCLK
7094 * Programming" based on the parameters passed:
7095 * - Sequence to enable CLKOUT_DP
7096 * - Sequence to enable CLKOUT_DP without spread
7097 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7098 */
7099static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7100 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007101{
7102 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007103 uint32_t reg, tmp;
7104
7105 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7106 with_spread = true;
7107 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7108 with_fdi, "LP PCH doesn't have FDI\n"))
7109 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007110
7111 mutex_lock(&dev_priv->dpio_lock);
7112
7113 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7114 tmp &= ~SBI_SSCCTL_DISABLE;
7115 tmp |= SBI_SSCCTL_PATHALT;
7116 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7117
7118 udelay(24);
7119
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007120 if (with_spread) {
7121 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7122 tmp &= ~SBI_SSCCTL_PATHALT;
7123 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007124
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007125 if (with_fdi) {
7126 lpt_reset_fdi_mphy(dev_priv);
7127 lpt_program_fdi_mphy(dev_priv);
7128 }
7129 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007130
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007131 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7132 SBI_GEN0 : SBI_DBUFF0;
7133 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7134 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7135 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007136
7137 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007138}
7139
Paulo Zanoni47701c32013-07-23 11:19:25 -03007140/* Sequence to disable CLKOUT_DP */
7141static void lpt_disable_clkout_dp(struct drm_device *dev)
7142{
7143 struct drm_i915_private *dev_priv = dev->dev_private;
7144 uint32_t reg, tmp;
7145
7146 mutex_lock(&dev_priv->dpio_lock);
7147
7148 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7149 SBI_GEN0 : SBI_DBUFF0;
7150 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7151 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7152 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7153
7154 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7155 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7156 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7157 tmp |= SBI_SSCCTL_PATHALT;
7158 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7159 udelay(32);
7160 }
7161 tmp |= SBI_SSCCTL_DISABLE;
7162 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7163 }
7164
7165 mutex_unlock(&dev_priv->dpio_lock);
7166}
7167
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007168static void lpt_init_pch_refclk(struct drm_device *dev)
7169{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007170 struct intel_encoder *encoder;
7171 bool has_vga = false;
7172
Damien Lespiaub2784e12014-08-05 11:29:37 +01007173 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007174 switch (encoder->type) {
7175 case INTEL_OUTPUT_ANALOG:
7176 has_vga = true;
7177 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007178 default:
7179 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007180 }
7181 }
7182
Paulo Zanoni47701c32013-07-23 11:19:25 -03007183 if (has_vga)
7184 lpt_enable_clkout_dp(dev, true, true);
7185 else
7186 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007187}
7188
Paulo Zanonidde86e22012-12-01 12:04:25 -02007189/*
7190 * Initialize reference clocks when the driver loads
7191 */
7192void intel_init_pch_refclk(struct drm_device *dev)
7193{
7194 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7195 ironlake_init_pch_refclk(dev);
7196 else if (HAS_PCH_LPT(dev))
7197 lpt_init_pch_refclk(dev);
7198}
7199
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007200static int ironlake_get_refclk(struct drm_crtc *crtc)
7201{
7202 struct drm_device *dev = crtc->dev;
7203 struct drm_i915_private *dev_priv = dev->dev_private;
7204 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007205 int num_connectors = 0;
7206 bool is_lvds = false;
7207
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007208 for_each_intel_encoder(dev, encoder) {
7209 if (encoder->new_crtc != to_intel_crtc(crtc))
7210 continue;
7211
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007212 switch (encoder->type) {
7213 case INTEL_OUTPUT_LVDS:
7214 is_lvds = true;
7215 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007216 default:
7217 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007218 }
7219 num_connectors++;
7220 }
7221
7222 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007223 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007224 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007225 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007226 }
7227
7228 return 120000;
7229}
7230
Daniel Vetter6ff93602013-04-19 11:24:36 +02007231static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007232{
7233 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7235 int pipe = intel_crtc->pipe;
7236 uint32_t val;
7237
Daniel Vetter78114072013-06-13 00:54:57 +02007238 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007239
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007240 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007241 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007242 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007243 break;
7244 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007245 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007246 break;
7247 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007248 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007249 break;
7250 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007251 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007252 break;
7253 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007254 /* Case prevented by intel_choose_pipe_bpp_dither. */
7255 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007256 }
7257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007258 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007259 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7260
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007261 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007262 val |= PIPECONF_INTERLACED_ILK;
7263 else
7264 val |= PIPECONF_PROGRESSIVE;
7265
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007266 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007267 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007268
Paulo Zanonic8203562012-09-12 10:06:29 -03007269 I915_WRITE(PIPECONF(pipe), val);
7270 POSTING_READ(PIPECONF(pipe));
7271}
7272
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007273/*
7274 * Set up the pipe CSC unit.
7275 *
7276 * Currently only full range RGB to limited range RGB conversion
7277 * is supported, but eventually this should handle various
7278 * RGB<->YCbCr scenarios as well.
7279 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007280static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007281{
7282 struct drm_device *dev = crtc->dev;
7283 struct drm_i915_private *dev_priv = dev->dev_private;
7284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7285 int pipe = intel_crtc->pipe;
7286 uint16_t coeff = 0x7800; /* 1.0 */
7287
7288 /*
7289 * TODO: Check what kind of values actually come out of the pipe
7290 * with these coeff/postoff values and adjust to get the best
7291 * accuracy. Perhaps we even need to take the bpc value into
7292 * consideration.
7293 */
7294
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007295 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007296 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7297
7298 /*
7299 * GY/GU and RY/RU should be the other way around according
7300 * to BSpec, but reality doesn't agree. Just set them up in
7301 * a way that results in the correct picture.
7302 */
7303 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7304 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7305
7306 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7307 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7308
7309 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7310 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7311
7312 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7313 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7314 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7315
7316 if (INTEL_INFO(dev)->gen > 6) {
7317 uint16_t postoff = 0;
7318
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007319 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007320 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007321
7322 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7323 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7324 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7325
7326 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7327 } else {
7328 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7329
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007330 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007331 mode |= CSC_BLACK_SCREEN_OFFSET;
7332
7333 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7334 }
7335}
7336
Daniel Vetter6ff93602013-04-19 11:24:36 +02007337static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007338{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007339 struct drm_device *dev = crtc->dev;
7340 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007342 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007343 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007344 uint32_t val;
7345
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007346 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007348 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007349 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007351 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007352 val |= PIPECONF_INTERLACED_ILK;
7353 else
7354 val |= PIPECONF_PROGRESSIVE;
7355
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007356 I915_WRITE(PIPECONF(cpu_transcoder), val);
7357 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007358
7359 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7360 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007361
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307362 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007363 val = 0;
7364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007365 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007366 case 18:
7367 val |= PIPEMISC_DITHER_6_BPC;
7368 break;
7369 case 24:
7370 val |= PIPEMISC_DITHER_8_BPC;
7371 break;
7372 case 30:
7373 val |= PIPEMISC_DITHER_10_BPC;
7374 break;
7375 case 36:
7376 val |= PIPEMISC_DITHER_12_BPC;
7377 break;
7378 default:
7379 /* Case prevented by pipe_config_set_bpp. */
7380 BUG();
7381 }
7382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007383 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007384 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7385
7386 I915_WRITE(PIPEMISC(pipe), val);
7387 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007388}
7389
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007390static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007391 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007392 intel_clock_t *clock,
7393 bool *has_reduced_clock,
7394 intel_clock_t *reduced_clock)
7395{
7396 struct drm_device *dev = crtc->dev;
7397 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007399 int refclk;
7400 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007401 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007402
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007403 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007404
7405 refclk = ironlake_get_refclk(crtc);
7406
7407 /*
7408 * Returns a set of divisors for the desired target clock with the given
7409 * refclk, or FALSE. The returned values represent the clock equation:
7410 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7411 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007412 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007413 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007414 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007415 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007416 if (!ret)
7417 return false;
7418
7419 if (is_lvds && dev_priv->lvds_downclock_avail) {
7420 /*
7421 * Ensure we match the reduced clock's P to the target clock.
7422 * If the clocks don't match, we can't switch the display clock
7423 * by using the FP0/FP1. In such case we will disable the LVDS
7424 * downclock feature.
7425 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007426 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007427 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007428 dev_priv->lvds_downclock,
7429 refclk, clock,
7430 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007431 }
7432
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007433 return true;
7434}
7435
Paulo Zanonid4b19312012-11-29 11:29:32 -02007436int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7437{
7438 /*
7439 * Account for spread spectrum to avoid
7440 * oversubscribing the link. Max center spread
7441 * is 2.5%; use 5% for safety's sake.
7442 */
7443 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007444 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007445}
7446
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007447static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007449 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007450}
7451
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007452static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007453 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007454 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007455 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007456{
7457 struct drm_crtc *crtc = &intel_crtc->base;
7458 struct drm_device *dev = crtc->dev;
7459 struct drm_i915_private *dev_priv = dev->dev_private;
7460 struct intel_encoder *intel_encoder;
7461 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007462 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007463 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007464
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007465 for_each_intel_encoder(dev, intel_encoder) {
7466 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7467 continue;
7468
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007469 switch (intel_encoder->type) {
7470 case INTEL_OUTPUT_LVDS:
7471 is_lvds = true;
7472 break;
7473 case INTEL_OUTPUT_SDVO:
7474 case INTEL_OUTPUT_HDMI:
7475 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007476 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007477 default:
7478 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007479 }
7480
7481 num_connectors++;
7482 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007483
Chris Wilsonc1858122010-12-03 21:35:48 +00007484 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007485 factor = 21;
7486 if (is_lvds) {
7487 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007488 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007489 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007490 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007491 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007492 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007493
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007495 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007496
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007497 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7498 *fp2 |= FP_CB_TUNE;
7499
Chris Wilson5eddb702010-09-11 13:48:45 +01007500 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007501
Eric Anholta07d6782011-03-30 13:01:08 -07007502 if (is_lvds)
7503 dpll |= DPLLB_MODE_LVDS;
7504 else
7505 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007506
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007507 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007508 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007509
7510 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007511 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007512 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007513 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007514
Eric Anholta07d6782011-03-30 13:01:08 -07007515 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007516 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007517 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007519
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007520 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007521 case 5:
7522 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7523 break;
7524 case 7:
7525 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7526 break;
7527 case 10:
7528 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7529 break;
7530 case 14:
7531 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7532 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007533 }
7534
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007535 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007536 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007537 else
7538 dpll |= PLL_REF_INPUT_DREFCLK;
7539
Daniel Vetter959e16d2013-06-05 13:34:21 +02007540 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007541}
7542
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007543static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7544 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007545{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007546 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007547 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007548 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007549 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007550 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007551 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007552
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007553 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007554
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007555 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7556 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7557
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007558 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007559 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007560 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007561 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7562 return -EINVAL;
7563 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007564 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 if (!crtc_state->clock_set) {
7566 crtc_state->dpll.n = clock.n;
7567 crtc_state->dpll.m1 = clock.m1;
7568 crtc_state->dpll.m2 = clock.m2;
7569 crtc_state->dpll.p1 = clock.p1;
7570 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007571 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007572
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007573 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 if (crtc_state->has_pch_encoder) {
7575 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007576 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007577 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007580 &fp, &reduced_clock,
7581 has_reduced_clock ? &fp2 : NULL);
7582
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 crtc_state->dpll_hw_state.dpll = dpll;
7584 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007585 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007586 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007587 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007588 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007589
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007590 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007591 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007592 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007593 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007594 return -EINVAL;
7595 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007597
Jani Nikulad330a952014-01-21 11:24:25 +02007598 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007599 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007600 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007601 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007602
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007603 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007604}
7605
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007606static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7607 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007608{
7609 struct drm_device *dev = crtc->base.dev;
7610 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007611 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007612
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007613 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7614 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7615 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7616 & ~TU_SIZE_MASK;
7617 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7618 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7619 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7620}
7621
7622static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7623 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007624 struct intel_link_m_n *m_n,
7625 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007626{
7627 struct drm_device *dev = crtc->base.dev;
7628 struct drm_i915_private *dev_priv = dev->dev_private;
7629 enum pipe pipe = crtc->pipe;
7630
7631 if (INTEL_INFO(dev)->gen >= 5) {
7632 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7633 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7634 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7635 & ~TU_SIZE_MASK;
7636 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7637 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7638 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007639 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7640 * gen < 8) and if DRRS is supported (to make sure the
7641 * registers are not unnecessarily read).
7642 */
7643 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007644 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007645 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7646 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7647 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7648 & ~TU_SIZE_MASK;
7649 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7650 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7651 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7652 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007653 } else {
7654 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7655 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7656 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7657 & ~TU_SIZE_MASK;
7658 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7659 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7660 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7661 }
7662}
7663
7664void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007665 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007666{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007667 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007668 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7669 else
7670 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007671 &pipe_config->dp_m_n,
7672 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007673}
7674
Daniel Vetter72419202013-04-04 13:28:53 +02007675static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007676 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007677{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007678 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007679 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007680}
7681
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007682static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007683 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007684{
7685 struct drm_device *dev = crtc->base.dev;
7686 struct drm_i915_private *dev_priv = dev->dev_private;
7687 uint32_t tmp;
7688
7689 tmp = I915_READ(PS_CTL(crtc->pipe));
7690
7691 if (tmp & PS_ENABLE) {
7692 pipe_config->pch_pfit.enabled = true;
7693 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7694 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7695 }
7696}
7697
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007698static void
7699skylake_get_initial_plane_config(struct intel_crtc *crtc,
7700 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007701{
7702 struct drm_device *dev = crtc->base.dev;
7703 struct drm_i915_private *dev_priv = dev->dev_private;
7704 u32 val, base, offset, stride_mult;
7705 int pipe = crtc->pipe;
7706 int fourcc, pixel_format;
7707 int aligned_height;
7708 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007709 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007710
Damien Lespiaud9806c92015-01-21 14:07:19 +00007711 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007712 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007713 DRM_DEBUG_KMS("failed to alloc fb\n");
7714 return;
7715 }
7716
Damien Lespiau1b842c82015-01-21 13:50:54 +00007717 fb = &intel_fb->base;
7718
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007719 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007720 if (!(val & PLANE_CTL_ENABLE))
7721 goto error;
7722
Daniel Vetter18c52472015-02-10 17:16:09 +00007723 if (val & PLANE_CTL_TILED_MASK) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007724 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007725 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7726 }
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007727
7728 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7729 fourcc = skl_format_to_fourcc(pixel_format,
7730 val & PLANE_CTL_ORDER_RGBX,
7731 val & PLANE_CTL_ALPHA_MASK);
7732 fb->pixel_format = fourcc;
7733 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7734
7735 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7736 plane_config->base = base;
7737
7738 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7739
7740 val = I915_READ(PLANE_SIZE(pipe, 0));
7741 fb->height = ((val >> 16) & 0xfff) + 1;
7742 fb->width = ((val >> 0) & 0x1fff) + 1;
7743
7744 val = I915_READ(PLANE_STRIDE(pipe, 0));
7745 switch (plane_config->tiling) {
7746 case I915_TILING_NONE:
7747 stride_mult = 64;
7748 break;
7749 case I915_TILING_X:
7750 stride_mult = 512;
7751 break;
7752 default:
7753 MISSING_CASE(plane_config->tiling);
7754 goto error;
7755 }
7756 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7757
7758 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007759 fb->pixel_format,
7760 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007761
7762 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7763
7764 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7765 pipe_name(pipe), fb->width, fb->height,
7766 fb->bits_per_pixel, base, fb->pitches[0],
7767 plane_config->size);
7768
Damien Lespiau2d140302015-02-05 17:22:18 +00007769 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007770 return;
7771
7772error:
7773 kfree(fb);
7774}
7775
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007776static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007777 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007778{
7779 struct drm_device *dev = crtc->base.dev;
7780 struct drm_i915_private *dev_priv = dev->dev_private;
7781 uint32_t tmp;
7782
7783 tmp = I915_READ(PF_CTL(crtc->pipe));
7784
7785 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007786 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007787 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7788 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007789
7790 /* We currently do not free assignements of panel fitters on
7791 * ivb/hsw (since we don't use the higher upscaling modes which
7792 * differentiates them) so just WARN about this case for now. */
7793 if (IS_GEN7(dev)) {
7794 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7795 PF_PIPE_SEL_IVB(crtc->pipe));
7796 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007797 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007798}
7799
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007800static void
7801ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7802 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007803{
7804 struct drm_device *dev = crtc->base.dev;
7805 struct drm_i915_private *dev_priv = dev->dev_private;
7806 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007807 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007808 int fourcc, pixel_format;
7809 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007810 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007811 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007812
Damien Lespiau42a7b082015-02-05 19:35:13 +00007813 val = I915_READ(DSPCNTR(pipe));
7814 if (!(val & DISPLAY_PLANE_ENABLE))
7815 return;
7816
Damien Lespiaud9806c92015-01-21 14:07:19 +00007817 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007818 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007819 DRM_DEBUG_KMS("failed to alloc fb\n");
7820 return;
7821 }
7822
Damien Lespiau1b842c82015-01-21 13:50:54 +00007823 fb = &intel_fb->base;
7824
Daniel Vetter18c52472015-02-10 17:16:09 +00007825 if (INTEL_INFO(dev)->gen >= 4) {
7826 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007827 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007828 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7829 }
7830 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007831
7832 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007833 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007834 fb->pixel_format = fourcc;
7835 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007836
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007837 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007838 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007839 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007840 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007841 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007842 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007843 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007844 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007845 }
7846 plane_config->base = base;
7847
7848 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007849 fb->width = ((val >> 16) & 0xfff) + 1;
7850 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007851
7852 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007853 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007854
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007855 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007856 fb->pixel_format,
7857 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007858
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007859 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007860
Damien Lespiau2844a922015-01-20 12:51:48 +00007861 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7862 pipe_name(pipe), fb->width, fb->height,
7863 fb->bits_per_pixel, base, fb->pitches[0],
7864 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007865
Damien Lespiau2d140302015-02-05 17:22:18 +00007866 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007867}
7868
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007869static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007870 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007871{
7872 struct drm_device *dev = crtc->base.dev;
7873 struct drm_i915_private *dev_priv = dev->dev_private;
7874 uint32_t tmp;
7875
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007876 if (!intel_display_power_is_enabled(dev_priv,
7877 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007878 return false;
7879
Daniel Vettere143a212013-07-04 12:01:15 +02007880 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007881 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007882
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007883 tmp = I915_READ(PIPECONF(crtc->pipe));
7884 if (!(tmp & PIPECONF_ENABLE))
7885 return false;
7886
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007887 switch (tmp & PIPECONF_BPC_MASK) {
7888 case PIPECONF_6BPC:
7889 pipe_config->pipe_bpp = 18;
7890 break;
7891 case PIPECONF_8BPC:
7892 pipe_config->pipe_bpp = 24;
7893 break;
7894 case PIPECONF_10BPC:
7895 pipe_config->pipe_bpp = 30;
7896 break;
7897 case PIPECONF_12BPC:
7898 pipe_config->pipe_bpp = 36;
7899 break;
7900 default:
7901 break;
7902 }
7903
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007904 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7905 pipe_config->limited_color_range = true;
7906
Daniel Vetterab9412b2013-05-03 11:49:46 +02007907 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007908 struct intel_shared_dpll *pll;
7909
Daniel Vetter88adfff2013-03-28 10:42:01 +01007910 pipe_config->has_pch_encoder = true;
7911
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007912 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7913 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7914 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007915
7916 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007917
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007918 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007919 pipe_config->shared_dpll =
7920 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007921 } else {
7922 tmp = I915_READ(PCH_DPLL_SEL);
7923 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7924 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7925 else
7926 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7927 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007928
7929 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7930
7931 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7932 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007933
7934 tmp = pipe_config->dpll_hw_state.dpll;
7935 pipe_config->pixel_multiplier =
7936 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7937 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007938
7939 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007940 } else {
7941 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007942 }
7943
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007944 intel_get_pipe_timings(crtc, pipe_config);
7945
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007946 ironlake_get_pfit_config(crtc, pipe_config);
7947
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007948 return true;
7949}
7950
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007951static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7952{
7953 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007954 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007955
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007956 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007957 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007958 pipe_name(crtc->pipe));
7959
Rob Clarke2c719b2014-12-15 13:56:32 -05007960 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7961 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7962 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7963 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7964 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7965 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007966 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007967 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007968 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007969 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007970 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007971 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007972 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007973 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007974 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007975
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007976 /*
7977 * In theory we can still leave IRQs enabled, as long as only the HPD
7978 * interrupts remain enabled. We used to check for that, but since it's
7979 * gen-specific and since we only disable LCPLL after we fully disable
7980 * the interrupts, the check below should be enough.
7981 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007982 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007983}
7984
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007985static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7986{
7987 struct drm_device *dev = dev_priv->dev;
7988
7989 if (IS_HASWELL(dev))
7990 return I915_READ(D_COMP_HSW);
7991 else
7992 return I915_READ(D_COMP_BDW);
7993}
7994
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007995static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7996{
7997 struct drm_device *dev = dev_priv->dev;
7998
7999 if (IS_HASWELL(dev)) {
8000 mutex_lock(&dev_priv->rps.hw_lock);
8001 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8002 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008003 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008004 mutex_unlock(&dev_priv->rps.hw_lock);
8005 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008006 I915_WRITE(D_COMP_BDW, val);
8007 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008008 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008009}
8010
8011/*
8012 * This function implements pieces of two sequences from BSpec:
8013 * - Sequence for display software to disable LCPLL
8014 * - Sequence for display software to allow package C8+
8015 * The steps implemented here are just the steps that actually touch the LCPLL
8016 * register. Callers should take care of disabling all the display engine
8017 * functions, doing the mode unset, fixing interrupts, etc.
8018 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008019static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8020 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008021{
8022 uint32_t val;
8023
8024 assert_can_disable_lcpll(dev_priv);
8025
8026 val = I915_READ(LCPLL_CTL);
8027
8028 if (switch_to_fclk) {
8029 val |= LCPLL_CD_SOURCE_FCLK;
8030 I915_WRITE(LCPLL_CTL, val);
8031
8032 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8033 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8034 DRM_ERROR("Switching to FCLK failed\n");
8035
8036 val = I915_READ(LCPLL_CTL);
8037 }
8038
8039 val |= LCPLL_PLL_DISABLE;
8040 I915_WRITE(LCPLL_CTL, val);
8041 POSTING_READ(LCPLL_CTL);
8042
8043 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8044 DRM_ERROR("LCPLL still locked\n");
8045
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008046 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008047 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008048 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008049 ndelay(100);
8050
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008051 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8052 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008053 DRM_ERROR("D_COMP RCOMP still in progress\n");
8054
8055 if (allow_power_down) {
8056 val = I915_READ(LCPLL_CTL);
8057 val |= LCPLL_POWER_DOWN_ALLOW;
8058 I915_WRITE(LCPLL_CTL, val);
8059 POSTING_READ(LCPLL_CTL);
8060 }
8061}
8062
8063/*
8064 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8065 * source.
8066 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008067static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008068{
8069 uint32_t val;
8070
8071 val = I915_READ(LCPLL_CTL);
8072
8073 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8074 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8075 return;
8076
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008077 /*
8078 * Make sure we're not on PC8 state before disabling PC8, otherwise
8079 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008080 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008081 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008082
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008083 if (val & LCPLL_POWER_DOWN_ALLOW) {
8084 val &= ~LCPLL_POWER_DOWN_ALLOW;
8085 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008086 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008087 }
8088
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008089 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008090 val |= D_COMP_COMP_FORCE;
8091 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008092 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008093
8094 val = I915_READ(LCPLL_CTL);
8095 val &= ~LCPLL_PLL_DISABLE;
8096 I915_WRITE(LCPLL_CTL, val);
8097
8098 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8099 DRM_ERROR("LCPLL not locked yet\n");
8100
8101 if (val & LCPLL_CD_SOURCE_FCLK) {
8102 val = I915_READ(LCPLL_CTL);
8103 val &= ~LCPLL_CD_SOURCE_FCLK;
8104 I915_WRITE(LCPLL_CTL, val);
8105
8106 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8107 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8108 DRM_ERROR("Switching back to LCPLL failed\n");
8109 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008110
Mika Kuoppala59bad942015-01-16 11:34:40 +02008111 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008112}
8113
Paulo Zanoni765dab672014-03-07 20:08:18 -03008114/*
8115 * Package states C8 and deeper are really deep PC states that can only be
8116 * reached when all the devices on the system allow it, so even if the graphics
8117 * device allows PC8+, it doesn't mean the system will actually get to these
8118 * states. Our driver only allows PC8+ when going into runtime PM.
8119 *
8120 * The requirements for PC8+ are that all the outputs are disabled, the power
8121 * well is disabled and most interrupts are disabled, and these are also
8122 * requirements for runtime PM. When these conditions are met, we manually do
8123 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8124 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8125 * hang the machine.
8126 *
8127 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8128 * the state of some registers, so when we come back from PC8+ we need to
8129 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8130 * need to take care of the registers kept by RC6. Notice that this happens even
8131 * if we don't put the device in PCI D3 state (which is what currently happens
8132 * because of the runtime PM support).
8133 *
8134 * For more, read "Display Sequences for Package C8" on the hardware
8135 * documentation.
8136 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008137void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008138{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008139 struct drm_device *dev = dev_priv->dev;
8140 uint32_t val;
8141
Paulo Zanonic67a4702013-08-19 13:18:09 -03008142 DRM_DEBUG_KMS("Enabling package C8+\n");
8143
Paulo Zanonic67a4702013-08-19 13:18:09 -03008144 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8145 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8146 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8147 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8148 }
8149
8150 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008151 hsw_disable_lcpll(dev_priv, true, true);
8152}
8153
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008154void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008155{
8156 struct drm_device *dev = dev_priv->dev;
8157 uint32_t val;
8158
Paulo Zanonic67a4702013-08-19 13:18:09 -03008159 DRM_DEBUG_KMS("Disabling package C8+\n");
8160
8161 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008162 lpt_init_pch_refclk(dev);
8163
8164 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8165 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8166 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8167 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8168 }
8169
8170 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008171}
8172
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008173static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8174 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008175{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008176 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008177 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008178
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008179 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008180
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008181 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008182}
8183
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008184static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8185 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008186 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008187{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008188 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008189
8190 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8191 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8192
8193 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008194 case SKL_DPLL0:
8195 /*
8196 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8197 * of the shared DPLL framework and thus needs to be read out
8198 * separately
8199 */
8200 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8201 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8202 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008203 case SKL_DPLL1:
8204 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8205 break;
8206 case SKL_DPLL2:
8207 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8208 break;
8209 case SKL_DPLL3:
8210 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8211 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008212 }
8213}
8214
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008215static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8216 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008217 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008218{
8219 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8220
8221 switch (pipe_config->ddi_pll_sel) {
8222 case PORT_CLK_SEL_WRPLL1:
8223 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8224 break;
8225 case PORT_CLK_SEL_WRPLL2:
8226 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8227 break;
8228 }
8229}
8230
Daniel Vetter26804af2014-06-25 22:01:55 +03008231static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008232 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008233{
8234 struct drm_device *dev = crtc->base.dev;
8235 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008236 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008237 enum port port;
8238 uint32_t tmp;
8239
8240 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8241
8242 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8243
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008244 if (IS_SKYLAKE(dev))
8245 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8246 else
8247 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008248
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008249 if (pipe_config->shared_dpll >= 0) {
8250 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8251
8252 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8253 &pipe_config->dpll_hw_state));
8254 }
8255
Daniel Vetter26804af2014-06-25 22:01:55 +03008256 /*
8257 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8258 * DDI E. So just check whether this pipe is wired to DDI E and whether
8259 * the PCH transcoder is on.
8260 */
Damien Lespiauca370452013-12-03 13:56:24 +00008261 if (INTEL_INFO(dev)->gen < 9 &&
8262 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008263 pipe_config->has_pch_encoder = true;
8264
8265 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8266 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8267 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8268
8269 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8270 }
8271}
8272
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008273static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008274 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008275{
8276 struct drm_device *dev = crtc->base.dev;
8277 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008278 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008279 uint32_t tmp;
8280
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008281 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008282 POWER_DOMAIN_PIPE(crtc->pipe)))
8283 return false;
8284
Daniel Vettere143a212013-07-04 12:01:15 +02008285 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008286 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8287
Daniel Vettereccb1402013-05-22 00:50:22 +02008288 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8289 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8290 enum pipe trans_edp_pipe;
8291 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8292 default:
8293 WARN(1, "unknown pipe linked to edp transcoder\n");
8294 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8295 case TRANS_DDI_EDP_INPUT_A_ON:
8296 trans_edp_pipe = PIPE_A;
8297 break;
8298 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8299 trans_edp_pipe = PIPE_B;
8300 break;
8301 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8302 trans_edp_pipe = PIPE_C;
8303 break;
8304 }
8305
8306 if (trans_edp_pipe == crtc->pipe)
8307 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8308 }
8309
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008310 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008311 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008312 return false;
8313
Daniel Vettereccb1402013-05-22 00:50:22 +02008314 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008315 if (!(tmp & PIPECONF_ENABLE))
8316 return false;
8317
Daniel Vetter26804af2014-06-25 22:01:55 +03008318 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008319
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008320 intel_get_pipe_timings(crtc, pipe_config);
8321
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008322 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008323 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8324 if (IS_SKYLAKE(dev))
8325 skylake_get_pfit_config(crtc, pipe_config);
8326 else
8327 ironlake_get_pfit_config(crtc, pipe_config);
8328 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008329
Jesse Barnese59150d2014-01-07 13:30:45 -08008330 if (IS_HASWELL(dev))
8331 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8332 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008333
Clint Taylorebb69c92014-09-30 10:30:22 -07008334 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8335 pipe_config->pixel_multiplier =
8336 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8337 } else {
8338 pipe_config->pixel_multiplier = 1;
8339 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008340
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008341 return true;
8342}
8343
Chris Wilson560b85b2010-08-07 11:01:38 +01008344static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8345{
8346 struct drm_device *dev = crtc->dev;
8347 struct drm_i915_private *dev_priv = dev->dev_private;
8348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008349 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008350
Ville Syrjälädc41c152014-08-13 11:57:05 +03008351 if (base) {
8352 unsigned int width = intel_crtc->cursor_width;
8353 unsigned int height = intel_crtc->cursor_height;
8354 unsigned int stride = roundup_pow_of_two(width) * 4;
8355
8356 switch (stride) {
8357 default:
8358 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8359 width, stride);
8360 stride = 256;
8361 /* fallthrough */
8362 case 256:
8363 case 512:
8364 case 1024:
8365 case 2048:
8366 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008367 }
8368
Ville Syrjälädc41c152014-08-13 11:57:05 +03008369 cntl |= CURSOR_ENABLE |
8370 CURSOR_GAMMA_ENABLE |
8371 CURSOR_FORMAT_ARGB |
8372 CURSOR_STRIDE(stride);
8373
8374 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008375 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008376
Ville Syrjälädc41c152014-08-13 11:57:05 +03008377 if (intel_crtc->cursor_cntl != 0 &&
8378 (intel_crtc->cursor_base != base ||
8379 intel_crtc->cursor_size != size ||
8380 intel_crtc->cursor_cntl != cntl)) {
8381 /* On these chipsets we can only modify the base/size/stride
8382 * whilst the cursor is disabled.
8383 */
8384 I915_WRITE(_CURACNTR, 0);
8385 POSTING_READ(_CURACNTR);
8386 intel_crtc->cursor_cntl = 0;
8387 }
8388
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008389 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008390 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008391 intel_crtc->cursor_base = base;
8392 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008393
8394 if (intel_crtc->cursor_size != size) {
8395 I915_WRITE(CURSIZE, size);
8396 intel_crtc->cursor_size = size;
8397 }
8398
Chris Wilson4b0e3332014-05-30 16:35:26 +03008399 if (intel_crtc->cursor_cntl != cntl) {
8400 I915_WRITE(_CURACNTR, cntl);
8401 POSTING_READ(_CURACNTR);
8402 intel_crtc->cursor_cntl = cntl;
8403 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008404}
8405
8406static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8407{
8408 struct drm_device *dev = crtc->dev;
8409 struct drm_i915_private *dev_priv = dev->dev_private;
8410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8411 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008412 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008413
Chris Wilson4b0e3332014-05-30 16:35:26 +03008414 cntl = 0;
8415 if (base) {
8416 cntl = MCURSOR_GAMMA_ENABLE;
8417 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308418 case 64:
8419 cntl |= CURSOR_MODE_64_ARGB_AX;
8420 break;
8421 case 128:
8422 cntl |= CURSOR_MODE_128_ARGB_AX;
8423 break;
8424 case 256:
8425 cntl |= CURSOR_MODE_256_ARGB_AX;
8426 break;
8427 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008428 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308429 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008430 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008431 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008432
8433 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8434 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008435 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008436
Matt Roper8e7d6882015-01-21 16:35:41 -08008437 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008438 cntl |= CURSOR_ROTATE_180;
8439
Chris Wilson4b0e3332014-05-30 16:35:26 +03008440 if (intel_crtc->cursor_cntl != cntl) {
8441 I915_WRITE(CURCNTR(pipe), cntl);
8442 POSTING_READ(CURCNTR(pipe));
8443 intel_crtc->cursor_cntl = cntl;
8444 }
8445
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008446 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008447 I915_WRITE(CURBASE(pipe), base);
8448 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008449
8450 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008451}
8452
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008453/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008454static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8455 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008456{
8457 struct drm_device *dev = crtc->dev;
8458 struct drm_i915_private *dev_priv = dev->dev_private;
8459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8460 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008461 int x = crtc->cursor_x;
8462 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008463 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008464
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008465 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008466 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008467
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008468 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008469 base = 0;
8470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008471 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008472 base = 0;
8473
8474 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008475 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008476 base = 0;
8477
8478 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8479 x = -x;
8480 }
8481 pos |= x << CURSOR_X_SHIFT;
8482
8483 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008484 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008485 base = 0;
8486
8487 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8488 y = -y;
8489 }
8490 pos |= y << CURSOR_Y_SHIFT;
8491
Chris Wilson4b0e3332014-05-30 16:35:26 +03008492 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008493 return;
8494
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008495 I915_WRITE(CURPOS(pipe), pos);
8496
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008497 /* ILK+ do this automagically */
8498 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008499 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008500 base += (intel_crtc->cursor_height *
8501 intel_crtc->cursor_width - 1) * 4;
8502 }
8503
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008504 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008505 i845_update_cursor(crtc, base);
8506 else
8507 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008508}
8509
Ville Syrjälädc41c152014-08-13 11:57:05 +03008510static bool cursor_size_ok(struct drm_device *dev,
8511 uint32_t width, uint32_t height)
8512{
8513 if (width == 0 || height == 0)
8514 return false;
8515
8516 /*
8517 * 845g/865g are special in that they are only limited by
8518 * the width of their cursors, the height is arbitrary up to
8519 * the precision of the register. Everything else requires
8520 * square cursors, limited to a few power-of-two sizes.
8521 */
8522 if (IS_845G(dev) || IS_I865G(dev)) {
8523 if ((width & 63) != 0)
8524 return false;
8525
8526 if (width > (IS_845G(dev) ? 64 : 512))
8527 return false;
8528
8529 if (height > 1023)
8530 return false;
8531 } else {
8532 switch (width | height) {
8533 case 256:
8534 case 128:
8535 if (IS_GEN2(dev))
8536 return false;
8537 case 64:
8538 break;
8539 default:
8540 return false;
8541 }
8542 }
8543
8544 return true;
8545}
8546
Jesse Barnes79e53942008-11-07 14:24:08 -08008547static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008548 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008549{
James Simmons72034252010-08-03 01:33:19 +01008550 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
James Simmons72034252010-08-03 01:33:19 +01008553 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008554 intel_crtc->lut_r[i] = red[i] >> 8;
8555 intel_crtc->lut_g[i] = green[i] >> 8;
8556 intel_crtc->lut_b[i] = blue[i] >> 8;
8557 }
8558
8559 intel_crtc_load_lut(crtc);
8560}
8561
Jesse Barnes79e53942008-11-07 14:24:08 -08008562/* VESA 640x480x72Hz mode to set on the pipe */
8563static struct drm_display_mode load_detect_mode = {
8564 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8565 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8566};
8567
Daniel Vettera8bb6812014-02-10 18:00:39 +01008568struct drm_framebuffer *
8569__intel_framebuffer_create(struct drm_device *dev,
8570 struct drm_mode_fb_cmd2 *mode_cmd,
8571 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008572{
8573 struct intel_framebuffer *intel_fb;
8574 int ret;
8575
8576 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8577 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008578 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008579 return ERR_PTR(-ENOMEM);
8580 }
8581
8582 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008583 if (ret)
8584 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008585
8586 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008587err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008588 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008589 kfree(intel_fb);
8590
8591 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008592}
8593
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008594static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008595intel_framebuffer_create(struct drm_device *dev,
8596 struct drm_mode_fb_cmd2 *mode_cmd,
8597 struct drm_i915_gem_object *obj)
8598{
8599 struct drm_framebuffer *fb;
8600 int ret;
8601
8602 ret = i915_mutex_lock_interruptible(dev);
8603 if (ret)
8604 return ERR_PTR(ret);
8605 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8606 mutex_unlock(&dev->struct_mutex);
8607
8608 return fb;
8609}
8610
Chris Wilsond2dff872011-04-19 08:36:26 +01008611static u32
8612intel_framebuffer_pitch_for_width(int width, int bpp)
8613{
8614 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8615 return ALIGN(pitch, 64);
8616}
8617
8618static u32
8619intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8620{
8621 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008622 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008623}
8624
8625static struct drm_framebuffer *
8626intel_framebuffer_create_for_mode(struct drm_device *dev,
8627 struct drm_display_mode *mode,
8628 int depth, int bpp)
8629{
8630 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008631 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008632
8633 obj = i915_gem_alloc_object(dev,
8634 intel_framebuffer_size_for_mode(mode, bpp));
8635 if (obj == NULL)
8636 return ERR_PTR(-ENOMEM);
8637
8638 mode_cmd.width = mode->hdisplay;
8639 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008640 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8641 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008642 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008643
8644 return intel_framebuffer_create(dev, &mode_cmd, obj);
8645}
8646
8647static struct drm_framebuffer *
8648mode_fits_in_fbdev(struct drm_device *dev,
8649 struct drm_display_mode *mode)
8650{
Daniel Vetter4520f532013-10-09 09:18:51 +02008651#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008652 struct drm_i915_private *dev_priv = dev->dev_private;
8653 struct drm_i915_gem_object *obj;
8654 struct drm_framebuffer *fb;
8655
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008656 if (!dev_priv->fbdev)
8657 return NULL;
8658
8659 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008660 return NULL;
8661
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008662 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008663 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008664
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008665 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008666 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8667 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008668 return NULL;
8669
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008670 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008671 return NULL;
8672
8673 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008674#else
8675 return NULL;
8676#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008677}
8678
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008679bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008680 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008681 struct intel_load_detect_pipe *old,
8682 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008683{
8684 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008685 struct intel_encoder *intel_encoder =
8686 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008687 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008688 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 struct drm_crtc *crtc = NULL;
8690 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008691 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008692 struct drm_mode_config *config = &dev->mode_config;
8693 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008694
Chris Wilsond2dff872011-04-19 08:36:26 +01008695 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008696 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008697 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008698
Rob Clark51fd3712013-11-19 12:10:12 -05008699retry:
8700 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8701 if (ret)
8702 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008703
Jesse Barnes79e53942008-11-07 14:24:08 -08008704 /*
8705 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008706 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008707 * - if the connector already has an assigned crtc, use it (but make
8708 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008709 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008710 * - try to find the first unused crtc that can drive this connector,
8711 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008712 */
8713
8714 /* See if we already have a CRTC for this connector */
8715 if (encoder->crtc) {
8716 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008717
Rob Clark51fd3712013-11-19 12:10:12 -05008718 ret = drm_modeset_lock(&crtc->mutex, ctx);
8719 if (ret)
8720 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008721 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8722 if (ret)
8723 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008724
Daniel Vetter24218aa2012-08-12 19:27:11 +02008725 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008726 old->load_detect_temp = false;
8727
8728 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008729 if (connector->dpms != DRM_MODE_DPMS_ON)
8730 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008731
Chris Wilson71731882011-04-19 23:10:58 +01008732 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 }
8734
8735 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008736 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008737 i++;
8738 if (!(encoder->possible_crtcs & (1 << i)))
8739 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008740 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008741 continue;
8742 /* This can occur when applying the pipe A quirk on resume. */
8743 if (to_intel_crtc(possible_crtc)->new_enabled)
8744 continue;
8745
8746 crtc = possible_crtc;
8747 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008748 }
8749
8750 /*
8751 * If we didn't find an unused CRTC, don't use any.
8752 */
8753 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008754 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008755 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 }
8757
Rob Clark51fd3712013-11-19 12:10:12 -05008758 ret = drm_modeset_lock(&crtc->mutex, ctx);
8759 if (ret)
8760 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008761 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8762 if (ret)
8763 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008764 intel_encoder->new_crtc = to_intel_crtc(crtc);
8765 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
8767 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008768 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008769 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008770 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008771 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008772 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008773
Chris Wilson64927112011-04-20 07:25:26 +01008774 if (!mode)
8775 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008776
Chris Wilsond2dff872011-04-19 08:36:26 +01008777 /* We need a framebuffer large enough to accommodate all accesses
8778 * that the plane may generate whilst we perform load detection.
8779 * We can not rely on the fbcon either being present (we get called
8780 * during its initialisation to detect all boot displays, or it may
8781 * not even exist) or that it is large enough to satisfy the
8782 * requested mode.
8783 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008784 fb = mode_fits_in_fbdev(dev, mode);
8785 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008786 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008787 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8788 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008789 } else
8790 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008791 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008792 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008793 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008794 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008795
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008796 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008797 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008798 if (old->release_fb)
8799 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008800 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 }
Chris Wilson71731882011-04-19 23:10:58 +01008802
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008804 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008805 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008806
8807 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008808 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008809 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008810 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008811 else
8812 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008813fail_unlock:
8814 if (ret == -EDEADLK) {
8815 drm_modeset_backoff(ctx);
8816 goto retry;
8817 }
8818
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008819 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820}
8821
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008822void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008823 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008824{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008825 struct intel_encoder *intel_encoder =
8826 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008827 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008828 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008830
Chris Wilsond2dff872011-04-19 08:36:26 +01008831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008832 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008833 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008834
Chris Wilson8261b192011-04-19 23:18:09 +01008835 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008836 to_intel_connector(connector)->new_encoder = NULL;
8837 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008838 intel_crtc->new_enabled = false;
8839 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008840 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008841
Daniel Vetter36206362012-12-10 20:42:17 +01008842 if (old->release_fb) {
8843 drm_framebuffer_unregister_private(old->release_fb);
8844 drm_framebuffer_unreference(old->release_fb);
8845 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008846
Chris Wilson0622a532011-04-21 09:32:11 +01008847 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008848 }
8849
Eric Anholtc751ce42010-03-25 11:48:48 -07008850 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008851 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8852 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008853}
8854
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008855static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008856 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008857{
8858 struct drm_i915_private *dev_priv = dev->dev_private;
8859 u32 dpll = pipe_config->dpll_hw_state.dpll;
8860
8861 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008862 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008863 else if (HAS_PCH_SPLIT(dev))
8864 return 120000;
8865 else if (!IS_GEN2(dev))
8866 return 96000;
8867 else
8868 return 48000;
8869}
8870
Jesse Barnes79e53942008-11-07 14:24:08 -08008871/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008872static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008873 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008874{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008875 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008877 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008878 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008879 u32 fp;
8880 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008881 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008882
8883 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008884 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008886 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887
8888 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008889 if (IS_PINEVIEW(dev)) {
8890 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8891 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008892 } else {
8893 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8894 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8895 }
8896
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008897 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008898 if (IS_PINEVIEW(dev))
8899 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8900 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008901 else
8902 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 DPLL_FPA01_P1_POST_DIV_SHIFT);
8904
8905 switch (dpll & DPLL_MODE_MASK) {
8906 case DPLLB_MODE_DAC_SERIAL:
8907 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8908 5 : 10;
8909 break;
8910 case DPLLB_MODE_LVDS:
8911 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8912 7 : 14;
8913 break;
8914 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008915 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008916 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008917 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008918 }
8919
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008920 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008921 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008922 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008923 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008924 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008925 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008926 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008927
8928 if (is_lvds) {
8929 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8930 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008931
8932 if (lvds & LVDS_CLKB_POWER_UP)
8933 clock.p2 = 7;
8934 else
8935 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008936 } else {
8937 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8938 clock.p1 = 2;
8939 else {
8940 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8941 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8942 }
8943 if (dpll & PLL_P2_DIVIDE_BY_4)
8944 clock.p2 = 4;
8945 else
8946 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008947 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008948
8949 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008950 }
8951
Ville Syrjälä18442d02013-09-13 16:00:08 +03008952 /*
8953 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008954 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008955 * encoder's get_config() function.
8956 */
8957 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008958}
8959
Ville Syrjälä6878da02013-09-13 15:59:11 +03008960int intel_dotclock_calculate(int link_freq,
8961 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008962{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008963 /*
8964 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008965 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008966 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008967 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008968 *
8969 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008970 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008971 */
8972
Ville Syrjälä6878da02013-09-13 15:59:11 +03008973 if (!m_n->link_n)
8974 return 0;
8975
8976 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8977}
8978
Ville Syrjälä18442d02013-09-13 16:00:08 +03008979static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008980 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008981{
8982 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008983
8984 /* read out port_clock from the DPLL */
8985 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008986
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008987 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008988 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008989 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008990 * agree once we know their relationship in the encoder's
8991 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008992 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008993 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008994 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8995 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008996}
8997
8998/** Returns the currently programmed mode of the given pipe. */
8999struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9000 struct drm_crtc *crtc)
9001{
Jesse Barnes548f2452011-02-17 10:40:53 -08009002 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009004 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009005 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009006 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009007 int htot = I915_READ(HTOTAL(cpu_transcoder));
9008 int hsync = I915_READ(HSYNC(cpu_transcoder));
9009 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9010 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009011 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012
9013 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9014 if (!mode)
9015 return NULL;
9016
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009017 /*
9018 * Construct a pipe_config sufficient for getting the clock info
9019 * back out of crtc_clock_get.
9020 *
9021 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9022 * to use a real value here instead.
9023 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009024 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009025 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009026 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9027 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9028 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009029 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9030
Ville Syrjälä773ae032013-09-23 17:48:20 +03009031 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009032 mode->hdisplay = (htot & 0xffff) + 1;
9033 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9034 mode->hsync_start = (hsync & 0xffff) + 1;
9035 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9036 mode->vdisplay = (vtot & 0xffff) + 1;
9037 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9038 mode->vsync_start = (vsync & 0xffff) + 1;
9039 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9040
9041 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009042
9043 return mode;
9044}
9045
Jesse Barnes652c3932009-08-17 13:31:43 -07009046static void intel_decrease_pllclock(struct drm_crtc *crtc)
9047{
9048 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009049 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009051
Sonika Jindalbaff2962014-07-22 11:16:35 +05309052 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009053 return;
9054
9055 if (!dev_priv->lvds_downclock_avail)
9056 return;
9057
9058 /*
9059 * Since this is called by a timer, we should never get here in
9060 * the manual case.
9061 */
9062 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009063 int pipe = intel_crtc->pipe;
9064 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009065 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009066
Zhao Yakui44d98a62009-10-09 11:39:40 +08009067 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009068
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009069 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009070
Chris Wilson074b5e12012-05-02 12:07:06 +01009071 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009072 dpll |= DISPLAY_RATE_SELECT_FPA1;
9073 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009074 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009075 dpll = I915_READ(dpll_reg);
9076 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009077 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009078 }
9079
9080}
9081
Chris Wilsonf047e392012-07-21 12:31:41 +01009082void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009083{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009084 struct drm_i915_private *dev_priv = dev->dev_private;
9085
Chris Wilsonf62a0072014-02-21 17:55:39 +00009086 if (dev_priv->mm.busy)
9087 return;
9088
Paulo Zanoni43694d62014-03-07 20:08:08 -03009089 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009090 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009091 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009092}
9093
9094void intel_mark_idle(struct drm_device *dev)
9095{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009097 struct drm_crtc *crtc;
9098
Chris Wilsonf62a0072014-02-21 17:55:39 +00009099 if (!dev_priv->mm.busy)
9100 return;
9101
9102 dev_priv->mm.busy = false;
9103
Jani Nikulad330a952014-01-21 11:24:25 +02009104 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009105 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009106
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009107 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009108 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009109 continue;
9110
9111 intel_decrease_pllclock(crtc);
9112 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009113
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009114 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009115 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009116
9117out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009118 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009119}
9120
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009121static void intel_crtc_set_state(struct intel_crtc *crtc,
9122 struct intel_crtc_state *crtc_state)
9123{
9124 kfree(crtc->config);
9125 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009126 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009127}
9128
Jesse Barnes79e53942008-11-07 14:24:08 -08009129static void intel_crtc_destroy(struct drm_crtc *crtc)
9130{
9131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009132 struct drm_device *dev = crtc->dev;
9133 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009134
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009135 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009136 work = intel_crtc->unpin_work;
9137 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009138 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009139
9140 if (work) {
9141 cancel_work_sync(&work->work);
9142 kfree(work);
9143 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009144
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009145 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009146 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009147
Jesse Barnes79e53942008-11-07 14:24:08 -08009148 kfree(intel_crtc);
9149}
9150
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009151static void intel_unpin_work_fn(struct work_struct *__work)
9152{
9153 struct intel_unpin_work *work =
9154 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009155 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009156 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009157
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009158 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009159 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009160 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009161 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009162
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009163 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009164
9165 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009166 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009167 mutex_unlock(&dev->struct_mutex);
9168
Daniel Vetterf99d7062014-06-19 16:01:59 +02009169 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9170
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009171 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9172 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9173
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009174 kfree(work);
9175}
9176
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009177static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009178 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9181 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182 unsigned long flags;
9183
9184 /* Ignore early vblank irqs */
9185 if (intel_crtc == NULL)
9186 return;
9187
Daniel Vetterf3260382014-09-15 14:55:23 +02009188 /*
9189 * This is called both by irq handlers and the reset code (to complete
9190 * lost pageflips) so needs the full irqsave spinlocks.
9191 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192 spin_lock_irqsave(&dev->event_lock, flags);
9193 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009194
9195 /* Ensure we don't miss a work->pending update ... */
9196 smp_rmb();
9197
9198 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009199 spin_unlock_irqrestore(&dev->event_lock, flags);
9200 return;
9201 }
9202
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009203 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009204
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009205 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009206}
9207
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009208void intel_finish_page_flip(struct drm_device *dev, int pipe)
9209{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009210 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009211 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9212
Mario Kleiner49b14a52010-12-09 07:00:07 +01009213 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009214}
9215
9216void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9217{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009218 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009219 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9220
Mario Kleiner49b14a52010-12-09 07:00:07 +01009221 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009222}
9223
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009224/* Is 'a' after or equal to 'b'? */
9225static bool g4x_flip_count_after_eq(u32 a, u32 b)
9226{
9227 return !((a - b) & 0x80000000);
9228}
9229
9230static bool page_flip_finished(struct intel_crtc *crtc)
9231{
9232 struct drm_device *dev = crtc->base.dev;
9233 struct drm_i915_private *dev_priv = dev->dev_private;
9234
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009235 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9236 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9237 return true;
9238
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009239 /*
9240 * The relevant registers doen't exist on pre-ctg.
9241 * As the flip done interrupt doesn't trigger for mmio
9242 * flips on gmch platforms, a flip count check isn't
9243 * really needed there. But since ctg has the registers,
9244 * include it in the check anyway.
9245 */
9246 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9247 return true;
9248
9249 /*
9250 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9251 * used the same base address. In that case the mmio flip might
9252 * have completed, but the CS hasn't even executed the flip yet.
9253 *
9254 * A flip count check isn't enough as the CS might have updated
9255 * the base address just after start of vblank, but before we
9256 * managed to process the interrupt. This means we'd complete the
9257 * CS flip too soon.
9258 *
9259 * Combining both checks should get us a good enough result. It may
9260 * still happen that the CS flip has been executed, but has not
9261 * yet actually completed. But in case the base address is the same
9262 * anyway, we don't really care.
9263 */
9264 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9265 crtc->unpin_work->gtt_offset &&
9266 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9267 crtc->unpin_work->flip_count);
9268}
9269
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009270void intel_prepare_page_flip(struct drm_device *dev, int plane)
9271{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009272 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009273 struct intel_crtc *intel_crtc =
9274 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9275 unsigned long flags;
9276
Daniel Vetterf3260382014-09-15 14:55:23 +02009277
9278 /*
9279 * This is called both by irq handlers and the reset code (to complete
9280 * lost pageflips) so needs the full irqsave spinlocks.
9281 *
9282 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009283 * generate a page-flip completion irq, i.e. every modeset
9284 * is also accompanied by a spurious intel_prepare_page_flip().
9285 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009286 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009287 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009288 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009289 spin_unlock_irqrestore(&dev->event_lock, flags);
9290}
9291
Robin Schroereba905b2014-05-18 02:24:50 +02009292static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009293{
9294 /* Ensure that the work item is consistent when activating it ... */
9295 smp_wmb();
9296 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9297 /* and that it is marked active as soon as the irq could fire. */
9298 smp_wmb();
9299}
9300
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009301static int intel_gen2_queue_flip(struct drm_device *dev,
9302 struct drm_crtc *crtc,
9303 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009304 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009305 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009306 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309 u32 flip_mask;
9310 int ret;
9311
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009314 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315
9316 /* Can't queue multiple flips, so wait for the previous
9317 * one to finish before executing the next.
9318 */
9319 if (intel_crtc->plane)
9320 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9321 else
9322 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009323 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9324 intel_ring_emit(ring, MI_NOOP);
9325 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9326 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9327 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009328 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009330
9331 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009332 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009333 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334}
9335
9336static int intel_gen3_queue_flip(struct drm_device *dev,
9337 struct drm_crtc *crtc,
9338 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009340 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009341 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009344 u32 flip_mask;
9345 int ret;
9346
Daniel Vetter6d90c952012-04-26 23:28:05 +02009347 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009348 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009349 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009350
9351 if (intel_crtc->plane)
9352 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9353 else
9354 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009355 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9356 intel_ring_emit(ring, MI_NOOP);
9357 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9358 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9359 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009360 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009361 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009362
Chris Wilsone7d841c2012-12-03 11:36:30 +00009363 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009364 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009365 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009366}
9367
9368static int intel_gen4_queue_flip(struct drm_device *dev,
9369 struct drm_crtc *crtc,
9370 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009371 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009372 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009373 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009374{
9375 struct drm_i915_private *dev_priv = dev->dev_private;
9376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9377 uint32_t pf, pipesrc;
9378 int ret;
9379
Daniel Vetter6d90c952012-04-26 23:28:05 +02009380 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009381 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009382 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009383
9384 /* i965+ uses the linear or tiled offsets from the
9385 * Display Registers (which do not change across a page-flip)
9386 * so we need only reprogram the base address.
9387 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009388 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9389 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9390 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009391 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009392 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009393
9394 /* XXX Enabling the panel-fitter across page-flip is so far
9395 * untested on non-native modes, so ignore it for now.
9396 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9397 */
9398 pf = 0;
9399 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009400 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009401
9402 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009403 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009404 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009405}
9406
9407static int intel_gen6_queue_flip(struct drm_device *dev,
9408 struct drm_crtc *crtc,
9409 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009410 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009411 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009412 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009413{
9414 struct drm_i915_private *dev_priv = dev->dev_private;
9415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9416 uint32_t pf, pipesrc;
9417 int ret;
9418
Daniel Vetter6d90c952012-04-26 23:28:05 +02009419 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009420 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009421 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009422
Daniel Vetter6d90c952012-04-26 23:28:05 +02009423 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9424 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9425 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009426 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009427
Chris Wilson99d9acd2012-04-17 20:37:00 +01009428 /* Contrary to the suggestions in the documentation,
9429 * "Enable Panel Fitter" does not seem to be required when page
9430 * flipping with a non-native mode, and worse causes a normal
9431 * modeset to fail.
9432 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9433 */
9434 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009435 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009436 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009437
9438 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009439 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009440 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009441}
9442
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009443static int intel_gen7_queue_flip(struct drm_device *dev,
9444 struct drm_crtc *crtc,
9445 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009446 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009447 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009448 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009449{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009451 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009452 int len, ret;
9453
Robin Schroereba905b2014-05-18 02:24:50 +02009454 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009455 case PLANE_A:
9456 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9457 break;
9458 case PLANE_B:
9459 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9460 break;
9461 case PLANE_C:
9462 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9463 break;
9464 default:
9465 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009466 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009467 }
9468
Chris Wilsonffe74d72013-08-26 20:58:12 +01009469 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009470 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009471 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009472 /*
9473 * On Gen 8, SRM is now taking an extra dword to accommodate
9474 * 48bits addresses, and we need a NOOP for the batch size to
9475 * stay even.
9476 */
9477 if (IS_GEN8(dev))
9478 len += 2;
9479 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009480
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009481 /*
9482 * BSpec MI_DISPLAY_FLIP for IVB:
9483 * "The full packet must be contained within the same cache line."
9484 *
9485 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9486 * cacheline, if we ever start emitting more commands before
9487 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9488 * then do the cacheline alignment, and finally emit the
9489 * MI_DISPLAY_FLIP.
9490 */
9491 ret = intel_ring_cacheline_align(ring);
9492 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009493 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009494
Chris Wilsonffe74d72013-08-26 20:58:12 +01009495 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009496 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009497 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009498
Chris Wilsonffe74d72013-08-26 20:58:12 +01009499 /* Unmask the flip-done completion message. Note that the bspec says that
9500 * we should do this for both the BCS and RCS, and that we must not unmask
9501 * more than one flip event at any time (or ensure that one flip message
9502 * can be sent by waiting for flip-done prior to queueing new flips).
9503 * Experimentation says that BCS works despite DERRMR masking all
9504 * flip-done completion events and that unmasking all planes at once
9505 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9506 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9507 */
9508 if (ring->id == RCS) {
9509 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9510 intel_ring_emit(ring, DERRMR);
9511 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9512 DERRMR_PIPEB_PRI_FLIP_DONE |
9513 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009514 if (IS_GEN8(dev))
9515 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9516 MI_SRM_LRM_GLOBAL_GTT);
9517 else
9518 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9519 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009520 intel_ring_emit(ring, DERRMR);
9521 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009522 if (IS_GEN8(dev)) {
9523 intel_ring_emit(ring, 0);
9524 intel_ring_emit(ring, MI_NOOP);
9525 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009526 }
9527
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009528 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009529 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009530 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009531 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009532
9533 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009534 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009535 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009536}
9537
Sourab Gupta84c33a62014-06-02 16:47:17 +05309538static bool use_mmio_flip(struct intel_engine_cs *ring,
9539 struct drm_i915_gem_object *obj)
9540{
9541 /*
9542 * This is not being used for older platforms, because
9543 * non-availability of flip done interrupt forces us to use
9544 * CS flips. Older platforms derive flip done using some clever
9545 * tricks involving the flip_pending status bits and vblank irqs.
9546 * So using MMIO flips there would disrupt this mechanism.
9547 */
9548
Chris Wilson8e09bf82014-07-08 10:40:30 +01009549 if (ring == NULL)
9550 return true;
9551
Sourab Gupta84c33a62014-06-02 16:47:17 +05309552 if (INTEL_INFO(ring->dev)->gen < 5)
9553 return false;
9554
9555 if (i915.use_mmio_flip < 0)
9556 return false;
9557 else if (i915.use_mmio_flip > 0)
9558 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009559 else if (i915.enable_execlists)
9560 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309561 else
John Harrison41c52412014-11-24 18:49:43 +00009562 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309563}
9564
Damien Lespiauff944562014-11-20 14:58:16 +00009565static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9566{
9567 struct drm_device *dev = intel_crtc->base.dev;
9568 struct drm_i915_private *dev_priv = dev->dev_private;
9569 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9570 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9571 struct drm_i915_gem_object *obj = intel_fb->obj;
9572 const enum pipe pipe = intel_crtc->pipe;
9573 u32 ctl, stride;
9574
9575 ctl = I915_READ(PLANE_CTL(pipe, 0));
9576 ctl &= ~PLANE_CTL_TILED_MASK;
9577 if (obj->tiling_mode == I915_TILING_X)
9578 ctl |= PLANE_CTL_TILED_X;
9579
9580 /*
9581 * The stride is either expressed as a multiple of 64 bytes chunks for
9582 * linear buffers or in number of tiles for tiled buffers.
9583 */
9584 stride = fb->pitches[0] >> 6;
9585 if (obj->tiling_mode == I915_TILING_X)
9586 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9587
9588 /*
9589 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9590 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9591 */
9592 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9593 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9594
9595 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9596 POSTING_READ(PLANE_SURF(pipe, 0));
9597}
9598
9599static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309600{
9601 struct drm_device *dev = intel_crtc->base.dev;
9602 struct drm_i915_private *dev_priv = dev->dev_private;
9603 struct intel_framebuffer *intel_fb =
9604 to_intel_framebuffer(intel_crtc->base.primary->fb);
9605 struct drm_i915_gem_object *obj = intel_fb->obj;
9606 u32 dspcntr;
9607 u32 reg;
9608
Sourab Gupta84c33a62014-06-02 16:47:17 +05309609 reg = DSPCNTR(intel_crtc->plane);
9610 dspcntr = I915_READ(reg);
9611
Damien Lespiauc5d97472014-10-25 00:11:11 +01009612 if (obj->tiling_mode != I915_TILING_NONE)
9613 dspcntr |= DISPPLANE_TILED;
9614 else
9615 dspcntr &= ~DISPPLANE_TILED;
9616
Sourab Gupta84c33a62014-06-02 16:47:17 +05309617 I915_WRITE(reg, dspcntr);
9618
9619 I915_WRITE(DSPSURF(intel_crtc->plane),
9620 intel_crtc->unpin_work->gtt_offset);
9621 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009622
Damien Lespiauff944562014-11-20 14:58:16 +00009623}
9624
9625/*
9626 * XXX: This is the temporary way to update the plane registers until we get
9627 * around to using the usual plane update functions for MMIO flips
9628 */
9629static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9630{
9631 struct drm_device *dev = intel_crtc->base.dev;
9632 bool atomic_update;
9633 u32 start_vbl_count;
9634
9635 intel_mark_page_flip_active(intel_crtc);
9636
9637 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9638
9639 if (INTEL_INFO(dev)->gen >= 9)
9640 skl_do_mmio_flip(intel_crtc);
9641 else
9642 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9643 ilk_do_mmio_flip(intel_crtc);
9644
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009645 if (atomic_update)
9646 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309647}
9648
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009649static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309650{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009651 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009652 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009653 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309654
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009655 mmio_flip = &crtc->mmio_flip;
9656 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009657 WARN_ON(__i915_wait_request(mmio_flip->req,
9658 crtc->reset_counter,
9659 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309660
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009661 intel_do_mmio_flip(crtc);
9662 if (mmio_flip->req) {
9663 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009664 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009665 mutex_unlock(&crtc->base.dev->struct_mutex);
9666 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309667}
9668
9669static int intel_queue_mmio_flip(struct drm_device *dev,
9670 struct drm_crtc *crtc,
9671 struct drm_framebuffer *fb,
9672 struct drm_i915_gem_object *obj,
9673 struct intel_engine_cs *ring,
9674 uint32_t flags)
9675{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309677
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009678 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9679 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309680
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009681 schedule_work(&intel_crtc->mmio_flip.work);
9682
Sourab Gupta84c33a62014-06-02 16:47:17 +05309683 return 0;
9684}
9685
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009686static int intel_default_queue_flip(struct drm_device *dev,
9687 struct drm_crtc *crtc,
9688 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009689 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009690 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009691 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009692{
9693 return -ENODEV;
9694}
9695
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009696static bool __intel_pageflip_stall_check(struct drm_device *dev,
9697 struct drm_crtc *crtc)
9698{
9699 struct drm_i915_private *dev_priv = dev->dev_private;
9700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9701 struct intel_unpin_work *work = intel_crtc->unpin_work;
9702 u32 addr;
9703
9704 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9705 return true;
9706
9707 if (!work->enable_stall_check)
9708 return false;
9709
9710 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009711 if (work->flip_queued_req &&
9712 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009713 return false;
9714
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009715 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009716 }
9717
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009718 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009719 return false;
9720
9721 /* Potential stall - if we see that the flip has happened,
9722 * assume a missed interrupt. */
9723 if (INTEL_INFO(dev)->gen >= 4)
9724 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9725 else
9726 addr = I915_READ(DSPADDR(intel_crtc->plane));
9727
9728 /* There is a potential issue here with a false positive after a flip
9729 * to the same address. We could address this by checking for a
9730 * non-incrementing frame counter.
9731 */
9732 return addr == work->gtt_offset;
9733}
9734
9735void intel_check_page_flip(struct drm_device *dev, int pipe)
9736{
9737 struct drm_i915_private *dev_priv = dev->dev_private;
9738 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009740
9741 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009742
9743 if (crtc == NULL)
9744 return;
9745
Daniel Vetterf3260382014-09-15 14:55:23 +02009746 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009747 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9748 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009749 intel_crtc->unpin_work->flip_queued_vblank,
9750 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009751 page_flip_completed(intel_crtc);
9752 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009753 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009754}
9755
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009756static int intel_crtc_page_flip(struct drm_crtc *crtc,
9757 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009758 struct drm_pending_vblank_event *event,
9759 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009760{
9761 struct drm_device *dev = crtc->dev;
9762 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009763 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009764 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009766 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009767 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009768 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009769 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009770 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009771
Matt Roper2ff8fde2014-07-08 07:50:07 -07009772 /*
9773 * drm_mode_page_flip_ioctl() should already catch this, but double
9774 * check to be safe. In the future we may enable pageflipping from
9775 * a disabled primary plane.
9776 */
9777 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9778 return -EBUSY;
9779
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009780 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009781 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009782 return -EINVAL;
9783
9784 /*
9785 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9786 * Note that pitch changes could also affect these register.
9787 */
9788 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009789 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9790 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009791 return -EINVAL;
9792
Chris Wilsonf900db42014-02-20 09:26:13 +00009793 if (i915_terminally_wedged(&dev_priv->gpu_error))
9794 goto out_hang;
9795
Daniel Vetterb14c5672013-09-19 12:18:32 +02009796 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009797 if (work == NULL)
9798 return -ENOMEM;
9799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009800 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009801 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009802 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009803 INIT_WORK(&work->work, intel_unpin_work_fn);
9804
Daniel Vetter87b6b102014-05-15 15:33:46 +02009805 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009806 if (ret)
9807 goto free_work;
9808
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009809 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009810 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009811 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009812 /* Before declaring the flip queue wedged, check if
9813 * the hardware completed the operation behind our backs.
9814 */
9815 if (__intel_pageflip_stall_check(dev, crtc)) {
9816 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9817 page_flip_completed(intel_crtc);
9818 } else {
9819 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009820 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009821
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009822 drm_crtc_vblank_put(crtc);
9823 kfree(work);
9824 return -EBUSY;
9825 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009826 }
9827 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009828 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009829
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009830 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9831 flush_workqueue(dev_priv->wq);
9832
Chris Wilson79158102012-05-23 11:13:58 +01009833 ret = i915_mutex_lock_interruptible(dev);
9834 if (ret)
9835 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009836
Jesse Barnes75dfca82010-02-10 15:09:44 -08009837 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009838 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009839 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009840
Matt Roperf4510a22014-04-01 15:22:40 -07009841 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009842 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009843
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009844 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009845
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009846 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009847 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009848
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009849 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009850 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009851
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009852 if (IS_VALLEYVIEW(dev)) {
9853 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009854 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009855 /* vlv: DISPLAY_FLIP fails to change tiling */
9856 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009857 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009858 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009859 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009860 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009861 if (ring == NULL || ring->id != RCS)
9862 ring = &dev_priv->ring[BCS];
9863 } else {
9864 ring = &dev_priv->ring[RCS];
9865 }
9866
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009867 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009868 if (ret)
9869 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009870
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009871 work->gtt_offset =
9872 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9873
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009874 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309875 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9876 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009877 if (ret)
9878 goto cleanup_unpin;
9879
John Harrisonf06cc1b2014-11-24 18:49:37 +00009880 i915_gem_request_assign(&work->flip_queued_req,
9881 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009882 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309883 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009884 page_flip_flags);
9885 if (ret)
9886 goto cleanup_unpin;
9887
John Harrisonf06cc1b2014-11-24 18:49:37 +00009888 i915_gem_request_assign(&work->flip_queued_req,
9889 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009890 }
9891
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009892 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009893 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009894
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009895 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009896 INTEL_FRONTBUFFER_PRIMARY(pipe));
9897
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009898 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009899 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009900 mutex_unlock(&dev->struct_mutex);
9901
Jesse Barnese5510fa2010-07-01 16:48:37 -07009902 trace_i915_flip_request(intel_crtc->plane, obj);
9903
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009904 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009905
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009906cleanup_unpin:
9907 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009908cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009909 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009910 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009911 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009912 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009913 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009914 mutex_unlock(&dev->struct_mutex);
9915
Chris Wilson79158102012-05-23 11:13:58 +01009916cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009917 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009918 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009919 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009920
Daniel Vetter87b6b102014-05-15 15:33:46 +02009921 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009922free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009923 kfree(work);
9924
Chris Wilsonf900db42014-02-20 09:26:13 +00009925 if (ret == -EIO) {
9926out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009927 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009928 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009929 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009930 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009931 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009932 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009933 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009934 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009935}
9936
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009937static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009938 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9939 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009940 .atomic_begin = intel_begin_crtc_commit,
9941 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009942};
9943
Daniel Vetter9a935852012-07-05 22:34:27 +02009944/**
9945 * intel_modeset_update_staged_output_state
9946 *
9947 * Updates the staged output configuration state, e.g. after we've read out the
9948 * current hw state.
9949 */
9950static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9951{
Ville Syrjälä76688512014-01-10 11:28:06 +02009952 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009953 struct intel_encoder *encoder;
9954 struct intel_connector *connector;
9955
9956 list_for_each_entry(connector, &dev->mode_config.connector_list,
9957 base.head) {
9958 connector->new_encoder =
9959 to_intel_encoder(connector->base.encoder);
9960 }
9961
Damien Lespiaub2784e12014-08-05 11:29:37 +01009962 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009963 encoder->new_crtc =
9964 to_intel_crtc(encoder->base.crtc);
9965 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009966
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009967 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -08009968 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009969
9970 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009971 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009972 else
9973 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009974 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009975}
9976
9977/**
9978 * intel_modeset_commit_output_state
9979 *
9980 * This function copies the stage display pipe configuration to the real one.
9981 */
9982static void intel_modeset_commit_output_state(struct drm_device *dev)
9983{
Ville Syrjälä76688512014-01-10 11:28:06 +02009984 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009985 struct intel_encoder *encoder;
9986 struct intel_connector *connector;
9987
9988 list_for_each_entry(connector, &dev->mode_config.connector_list,
9989 base.head) {
9990 connector->base.encoder = &connector->new_encoder->base;
9991 }
9992
Damien Lespiaub2784e12014-08-05 11:29:37 +01009993 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009994 encoder->base.crtc = &encoder->new_crtc->base;
9995 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009996
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009997 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -08009998 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +02009999 crtc->base.enabled = crtc->new_enabled;
10000 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010001}
10002
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010003static void
Robin Schroereba905b2014-05-18 02:24:50 +020010004connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010005 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010006{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010007 int bpp = pipe_config->pipe_bpp;
10008
10009 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10010 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010011 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010012
10013 /* Don't use an invalid EDID bpc value */
10014 if (connector->base.display_info.bpc &&
10015 connector->base.display_info.bpc * 3 < bpp) {
10016 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10017 bpp, connector->base.display_info.bpc*3);
10018 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10019 }
10020
10021 /* Clamp bpp to 8 on screens without EDID 1.4 */
10022 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10023 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10024 bpp);
10025 pipe_config->pipe_bpp = 24;
10026 }
10027}
10028
10029static int
10030compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10031 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010032 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010033{
10034 struct drm_device *dev = crtc->base.dev;
10035 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010036 int bpp;
10037
Daniel Vetterd42264b2013-03-28 16:38:08 +010010038 switch (fb->pixel_format) {
10039 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010040 bpp = 8*3; /* since we go through a colormap */
10041 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010042 case DRM_FORMAT_XRGB1555:
10043 case DRM_FORMAT_ARGB1555:
10044 /* checked in intel_framebuffer_init already */
10045 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10046 return -EINVAL;
10047 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010048 bpp = 6*3; /* min is 18bpp */
10049 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010050 case DRM_FORMAT_XBGR8888:
10051 case DRM_FORMAT_ABGR8888:
10052 /* checked in intel_framebuffer_init already */
10053 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10054 return -EINVAL;
10055 case DRM_FORMAT_XRGB8888:
10056 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010057 bpp = 8*3;
10058 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010059 case DRM_FORMAT_XRGB2101010:
10060 case DRM_FORMAT_ARGB2101010:
10061 case DRM_FORMAT_XBGR2101010:
10062 case DRM_FORMAT_ABGR2101010:
10063 /* checked in intel_framebuffer_init already */
10064 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010065 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010066 bpp = 10*3;
10067 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010068 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010069 default:
10070 DRM_DEBUG_KMS("unsupported depth\n");
10071 return -EINVAL;
10072 }
10073
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010074 pipe_config->pipe_bpp = bpp;
10075
10076 /* Clamp display bpp to EDID value */
10077 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010078 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010079 if (!connector->new_encoder ||
10080 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010081 continue;
10082
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010083 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010084 }
10085
10086 return bpp;
10087}
10088
Daniel Vetter644db712013-09-19 14:53:58 +020010089static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10090{
10091 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10092 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010093 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010094 mode->crtc_hdisplay, mode->crtc_hsync_start,
10095 mode->crtc_hsync_end, mode->crtc_htotal,
10096 mode->crtc_vdisplay, mode->crtc_vsync_start,
10097 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10098}
10099
Daniel Vetterc0b03412013-05-28 12:05:54 +020010100static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010101 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010102 const char *context)
10103{
10104 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10105 context, pipe_name(crtc->pipe));
10106
10107 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10108 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10109 pipe_config->pipe_bpp, pipe_config->dither);
10110 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10111 pipe_config->has_pch_encoder,
10112 pipe_config->fdi_lanes,
10113 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10114 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10115 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010116 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10117 pipe_config->has_dp_encoder,
10118 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10119 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10120 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010121
10122 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10123 pipe_config->has_dp_encoder,
10124 pipe_config->dp_m2_n2.gmch_m,
10125 pipe_config->dp_m2_n2.gmch_n,
10126 pipe_config->dp_m2_n2.link_m,
10127 pipe_config->dp_m2_n2.link_n,
10128 pipe_config->dp_m2_n2.tu);
10129
Daniel Vetter55072d12014-11-20 16:10:28 +010010130 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10131 pipe_config->has_audio,
10132 pipe_config->has_infoframe);
10133
Daniel Vetterc0b03412013-05-28 12:05:54 +020010134 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010135 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010136 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010137 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10138 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010139 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010140 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10141 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010142 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10143 pipe_config->gmch_pfit.control,
10144 pipe_config->gmch_pfit.pgm_ratios,
10145 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010146 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010147 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010148 pipe_config->pch_pfit.size,
10149 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010150 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010151 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010152}
10153
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010154static bool encoders_cloneable(const struct intel_encoder *a,
10155 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010156{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010157 /* masks could be asymmetric, so check both ways */
10158 return a == b || (a->cloneable & (1 << b->type) &&
10159 b->cloneable & (1 << a->type));
10160}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010161
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010162static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10163 struct intel_encoder *encoder)
10164{
10165 struct drm_device *dev = crtc->base.dev;
10166 struct intel_encoder *source_encoder;
10167
Damien Lespiaub2784e12014-08-05 11:29:37 +010010168 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010169 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010170 continue;
10171
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010172 if (!encoders_cloneable(encoder, source_encoder))
10173 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010174 }
10175
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010176 return true;
10177}
10178
10179static bool check_encoder_cloning(struct intel_crtc *crtc)
10180{
10181 struct drm_device *dev = crtc->base.dev;
10182 struct intel_encoder *encoder;
10183
Damien Lespiaub2784e12014-08-05 11:29:37 +010010184 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010185 if (encoder->new_crtc != crtc)
10186 continue;
10187
10188 if (!check_single_encoder_cloning(crtc, encoder))
10189 return false;
10190 }
10191
10192 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010193}
10194
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010195static bool check_digital_port_conflicts(struct drm_device *dev)
10196{
10197 struct intel_connector *connector;
10198 unsigned int used_ports = 0;
10199
10200 /*
10201 * Walk the connector list instead of the encoder
10202 * list to detect the problem on ddi platforms
10203 * where there's just one encoder per digital port.
10204 */
10205 list_for_each_entry(connector,
10206 &dev->mode_config.connector_list, base.head) {
10207 struct intel_encoder *encoder = connector->new_encoder;
10208
10209 if (!encoder)
10210 continue;
10211
10212 WARN_ON(!encoder->new_crtc);
10213
10214 switch (encoder->type) {
10215 unsigned int port_mask;
10216 case INTEL_OUTPUT_UNKNOWN:
10217 if (WARN_ON(!HAS_DDI(dev)))
10218 break;
10219 case INTEL_OUTPUT_DISPLAYPORT:
10220 case INTEL_OUTPUT_HDMI:
10221 case INTEL_OUTPUT_EDP:
10222 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10223
10224 /* the same port mustn't appear more than once */
10225 if (used_ports & port_mask)
10226 return false;
10227
10228 used_ports |= port_mask;
10229 default:
10230 break;
10231 }
10232 }
10233
10234 return true;
10235}
10236
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010237static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010238intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010239 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010240 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010241{
10242 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010243 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010244 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010245 int plane_bpp, ret = -EINVAL;
10246 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010247
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010248 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010249 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10250 return ERR_PTR(-EINVAL);
10251 }
10252
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010253 if (!check_digital_port_conflicts(dev)) {
10254 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10255 return ERR_PTR(-EINVAL);
10256 }
10257
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010258 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10259 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010260 return ERR_PTR(-ENOMEM);
10261
Matt Roper07878242015-02-25 11:43:26 -080010262 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010263 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10264 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010265
Daniel Vettere143a212013-07-04 12:01:15 +020010266 pipe_config->cpu_transcoder =
10267 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010268 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010269
Imre Deak2960bc92013-07-30 13:36:32 +030010270 /*
10271 * Sanitize sync polarity flags based on requested ones. If neither
10272 * positive or negative polarity is requested, treat this as meaning
10273 * negative polarity.
10274 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010275 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010276 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010277 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010278
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010279 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010280 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010281 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010282
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010283 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10284 * plane pixel format and any sink constraints into account. Returns the
10285 * source plane bpp so that dithering can be selected on mismatches
10286 * after encoders and crtc also have had their say. */
10287 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10288 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010289 if (plane_bpp < 0)
10290 goto fail;
10291
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010292 /*
10293 * Determine the real pipe dimensions. Note that stereo modes can
10294 * increase the actual pipe size due to the frame doubling and
10295 * insertion of additional space for blanks between the frame. This
10296 * is stored in the crtc timings. We use the requested mode to do this
10297 * computation to clearly distinguish it from the adjusted mode, which
10298 * can be changed by the connectors in the below retry loop.
10299 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010300 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010301 &pipe_config->pipe_src_w,
10302 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010303
Daniel Vettere29c22c2013-02-21 00:00:16 +010010304encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010305 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010306 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010307 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010308
Daniel Vetter135c81b2013-07-21 21:37:09 +020010309 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010310 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10311 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010312
Daniel Vetter7758a112012-07-08 19:40:39 +020010313 /* Pass our mode to the connectors and the CRTC to give them a chance to
10314 * adjust it according to limitations or connector properties, and also
10315 * a chance to reject the mode entirely.
10316 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010317 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010318
10319 if (&encoder->new_crtc->base != crtc)
10320 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010321
Daniel Vetterefea6e82013-07-21 21:36:59 +020010322 if (!(encoder->compute_config(encoder, pipe_config))) {
10323 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010324 goto fail;
10325 }
10326 }
10327
Daniel Vetterff9a6752013-06-01 17:16:21 +020010328 /* Set default port clock if not overwritten by the encoder. Needs to be
10329 * done afterwards in case the encoder adjusts the mode. */
10330 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010331 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010332 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010333
Daniel Vettera43f6e02013-06-07 23:10:32 +020010334 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010335 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010336 DRM_DEBUG_KMS("CRTC fixup failed\n");
10337 goto fail;
10338 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010339
10340 if (ret == RETRY) {
10341 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10342 ret = -EINVAL;
10343 goto fail;
10344 }
10345
10346 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10347 retry = false;
10348 goto encoder_retry;
10349 }
10350
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010351 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10352 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10353 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10354
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010355 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010356fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010357 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010358 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010359}
10360
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010361/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10362 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10363static void
10364intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10365 unsigned *prepare_pipes, unsigned *disable_pipes)
10366{
10367 struct intel_crtc *intel_crtc;
10368 struct drm_device *dev = crtc->dev;
10369 struct intel_encoder *encoder;
10370 struct intel_connector *connector;
10371 struct drm_crtc *tmp_crtc;
10372
10373 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10374
10375 /* Check which crtcs have changed outputs connected to them, these need
10376 * to be part of the prepare_pipes mask. We don't (yet) support global
10377 * modeset across multiple crtcs, so modeset_pipes will only have one
10378 * bit set at most. */
10379 list_for_each_entry(connector, &dev->mode_config.connector_list,
10380 base.head) {
10381 if (connector->base.encoder == &connector->new_encoder->base)
10382 continue;
10383
10384 if (connector->base.encoder) {
10385 tmp_crtc = connector->base.encoder->crtc;
10386
10387 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10388 }
10389
10390 if (connector->new_encoder)
10391 *prepare_pipes |=
10392 1 << connector->new_encoder->new_crtc->pipe;
10393 }
10394
Damien Lespiaub2784e12014-08-05 11:29:37 +010010395 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010396 if (encoder->base.crtc == &encoder->new_crtc->base)
10397 continue;
10398
10399 if (encoder->base.crtc) {
10400 tmp_crtc = encoder->base.crtc;
10401
10402 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10403 }
10404
10405 if (encoder->new_crtc)
10406 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10407 }
10408
Ville Syrjälä76688512014-01-10 11:28:06 +020010409 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010410 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010411 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010412 continue;
10413
Ville Syrjälä76688512014-01-10 11:28:06 +020010414 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010415 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010416 else
10417 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010418 }
10419
10420
10421 /* set_mode is also used to update properties on life display pipes. */
10422 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010423 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010424 *prepare_pipes |= 1 << intel_crtc->pipe;
10425
Daniel Vetterb6c51642013-04-12 18:48:43 +020010426 /*
10427 * For simplicity do a full modeset on any pipe where the output routing
10428 * changed. We could be more clever, but that would require us to be
10429 * more careful with calling the relevant encoder->mode_set functions.
10430 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010431 if (*prepare_pipes)
10432 *modeset_pipes = *prepare_pipes;
10433
10434 /* ... and mask these out. */
10435 *modeset_pipes &= ~(*disable_pipes);
10436 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010437
10438 /*
10439 * HACK: We don't (yet) fully support global modesets. intel_set_config
10440 * obies this rule, but the modeset restore mode of
10441 * intel_modeset_setup_hw_state does not.
10442 */
10443 *modeset_pipes &= 1 << intel_crtc->pipe;
10444 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010445
10446 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10447 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010448}
10449
Daniel Vetterea9d7582012-07-10 10:42:52 +020010450static bool intel_crtc_in_use(struct drm_crtc *crtc)
10451{
10452 struct drm_encoder *encoder;
10453 struct drm_device *dev = crtc->dev;
10454
10455 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10456 if (encoder->crtc == crtc)
10457 return true;
10458
10459 return false;
10460}
10461
10462static void
10463intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10464{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010465 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010466 struct intel_encoder *intel_encoder;
10467 struct intel_crtc *intel_crtc;
10468 struct drm_connector *connector;
10469
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010470 intel_shared_dpll_commit(dev_priv);
10471
Damien Lespiaub2784e12014-08-05 11:29:37 +010010472 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010473 if (!intel_encoder->base.crtc)
10474 continue;
10475
10476 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10477
10478 if (prepare_pipes & (1 << intel_crtc->pipe))
10479 intel_encoder->connectors_active = false;
10480 }
10481
10482 intel_modeset_commit_output_state(dev);
10483
Ville Syrjälä76688512014-01-10 11:28:06 +020010484 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010485 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010486 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010487 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010488 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010489 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010490 }
10491
10492 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10493 if (!connector->encoder || !connector->encoder->crtc)
10494 continue;
10495
10496 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10497
10498 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010499 struct drm_property *dpms_property =
10500 dev->mode_config.dpms_property;
10501
Daniel Vetterea9d7582012-07-10 10:42:52 +020010502 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010503 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010504 dpms_property,
10505 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010506
10507 intel_encoder = to_intel_encoder(connector->encoder);
10508 intel_encoder->connectors_active = true;
10509 }
10510 }
10511
10512}
10513
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010514static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010515{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010516 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010517
10518 if (clock1 == clock2)
10519 return true;
10520
10521 if (!clock1 || !clock2)
10522 return false;
10523
10524 diff = abs(clock1 - clock2);
10525
10526 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10527 return true;
10528
10529 return false;
10530}
10531
Daniel Vetter25c5b262012-07-08 22:08:04 +020010532#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10533 list_for_each_entry((intel_crtc), \
10534 &(dev)->mode_config.crtc_list, \
10535 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010536 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010538static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010539intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010540 struct intel_crtc_state *current_config,
10541 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010542{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010543#define PIPE_CONF_CHECK_X(name) \
10544 if (current_config->name != pipe_config->name) { \
10545 DRM_ERROR("mismatch in " #name " " \
10546 "(expected 0x%08x, found 0x%08x)\n", \
10547 current_config->name, \
10548 pipe_config->name); \
10549 return false; \
10550 }
10551
Daniel Vetter08a24032013-04-19 11:25:34 +020010552#define PIPE_CONF_CHECK_I(name) \
10553 if (current_config->name != pipe_config->name) { \
10554 DRM_ERROR("mismatch in " #name " " \
10555 "(expected %i, found %i)\n", \
10556 current_config->name, \
10557 pipe_config->name); \
10558 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010559 }
10560
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010561/* This is required for BDW+ where there is only one set of registers for
10562 * switching between high and low RR.
10563 * This macro can be used whenever a comparison has to be made between one
10564 * hw state and multiple sw state variables.
10565 */
10566#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10567 if ((current_config->name != pipe_config->name) && \
10568 (current_config->alt_name != pipe_config->name)) { \
10569 DRM_ERROR("mismatch in " #name " " \
10570 "(expected %i or %i, found %i)\n", \
10571 current_config->name, \
10572 current_config->alt_name, \
10573 pipe_config->name); \
10574 return false; \
10575 }
10576
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010577#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10578 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010579 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010580 "(expected %i, found %i)\n", \
10581 current_config->name & (mask), \
10582 pipe_config->name & (mask)); \
10583 return false; \
10584 }
10585
Ville Syrjälä5e550652013-09-06 23:29:07 +030010586#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10587 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10588 DRM_ERROR("mismatch in " #name " " \
10589 "(expected %i, found %i)\n", \
10590 current_config->name, \
10591 pipe_config->name); \
10592 return false; \
10593 }
10594
Daniel Vetterbb760062013-06-06 14:55:52 +020010595#define PIPE_CONF_QUIRK(quirk) \
10596 ((current_config->quirks | pipe_config->quirks) & (quirk))
10597
Daniel Vettereccb1402013-05-22 00:50:22 +020010598 PIPE_CONF_CHECK_I(cpu_transcoder);
10599
Daniel Vetter08a24032013-04-19 11:25:34 +020010600 PIPE_CONF_CHECK_I(has_pch_encoder);
10601 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010602 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10603 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10604 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10605 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10606 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010607
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010608 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010609
10610 if (INTEL_INFO(dev)->gen < 8) {
10611 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10612 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10613 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10614 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10615 PIPE_CONF_CHECK_I(dp_m_n.tu);
10616
10617 if (current_config->has_drrs) {
10618 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10619 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10620 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10621 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10622 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10623 }
10624 } else {
10625 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10626 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10627 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10628 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10629 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10630 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010631
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010632 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10633 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10634 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10635 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10636 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10637 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010638
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010639 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10640 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10641 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10642 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10643 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10644 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010645
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010646 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010647 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010648 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10649 IS_VALLEYVIEW(dev))
10650 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010651 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010652
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010653 PIPE_CONF_CHECK_I(has_audio);
10654
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010655 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010656 DRM_MODE_FLAG_INTERLACE);
10657
Daniel Vetterbb760062013-06-06 14:55:52 +020010658 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010659 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010660 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010661 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010662 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010663 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010664 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010665 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010666 DRM_MODE_FLAG_NVSYNC);
10667 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010668
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010669 PIPE_CONF_CHECK_I(pipe_src_w);
10670 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010671
Daniel Vetter99535992014-04-13 12:00:33 +020010672 /*
10673 * FIXME: BIOS likes to set up a cloned config with lvds+external
10674 * screen. Since we don't yet re-compute the pipe config when moving
10675 * just the lvds port away to another pipe the sw tracking won't match.
10676 *
10677 * Proper atomic modesets with recomputed global state will fix this.
10678 * Until then just don't check gmch state for inherited modes.
10679 */
10680 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10681 PIPE_CONF_CHECK_I(gmch_pfit.control);
10682 /* pfit ratios are autocomputed by the hw on gen4+ */
10683 if (INTEL_INFO(dev)->gen < 4)
10684 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10685 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10686 }
10687
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010688 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10689 if (current_config->pch_pfit.enabled) {
10690 PIPE_CONF_CHECK_I(pch_pfit.pos);
10691 PIPE_CONF_CHECK_I(pch_pfit.size);
10692 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010693
Jesse Barnese59150d2014-01-07 13:30:45 -080010694 /* BDW+ don't expose a synchronous way to read the state */
10695 if (IS_HASWELL(dev))
10696 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010697
Ville Syrjälä282740f2013-09-04 18:30:03 +030010698 PIPE_CONF_CHECK_I(double_wide);
10699
Daniel Vetter26804af2014-06-25 22:01:55 +030010700 PIPE_CONF_CHECK_X(ddi_pll_sel);
10701
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010702 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010703 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010704 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010705 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10706 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010707 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010708 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10709 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10710 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010711
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010712 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10713 PIPE_CONF_CHECK_I(pipe_bpp);
10714
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010715 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010716 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010717
Daniel Vetter66e985c2013-06-05 13:34:20 +020010718#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010719#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010720#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010721#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010722#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010723#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010724
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010725 return true;
10726}
10727
Damien Lespiau08db6652014-11-04 17:06:52 +000010728static void check_wm_state(struct drm_device *dev)
10729{
10730 struct drm_i915_private *dev_priv = dev->dev_private;
10731 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10732 struct intel_crtc *intel_crtc;
10733 int plane;
10734
10735 if (INTEL_INFO(dev)->gen < 9)
10736 return;
10737
10738 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10739 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10740
10741 for_each_intel_crtc(dev, intel_crtc) {
10742 struct skl_ddb_entry *hw_entry, *sw_entry;
10743 const enum pipe pipe = intel_crtc->pipe;
10744
10745 if (!intel_crtc->active)
10746 continue;
10747
10748 /* planes */
10749 for_each_plane(pipe, plane) {
10750 hw_entry = &hw_ddb.plane[pipe][plane];
10751 sw_entry = &sw_ddb->plane[pipe][plane];
10752
10753 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10754 continue;
10755
10756 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10757 "(expected (%u,%u), found (%u,%u))\n",
10758 pipe_name(pipe), plane + 1,
10759 sw_entry->start, sw_entry->end,
10760 hw_entry->start, hw_entry->end);
10761 }
10762
10763 /* cursor */
10764 hw_entry = &hw_ddb.cursor[pipe];
10765 sw_entry = &sw_ddb->cursor[pipe];
10766
10767 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10768 continue;
10769
10770 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10771 "(expected (%u,%u), found (%u,%u))\n",
10772 pipe_name(pipe),
10773 sw_entry->start, sw_entry->end,
10774 hw_entry->start, hw_entry->end);
10775 }
10776}
10777
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010778static void
10779check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010781 struct intel_connector *connector;
10782
10783 list_for_each_entry(connector, &dev->mode_config.connector_list,
10784 base.head) {
10785 /* This also checks the encoder/connector hw state with the
10786 * ->get_hw_state callbacks. */
10787 intel_connector_check_state(connector);
10788
Rob Clarke2c719b2014-12-15 13:56:32 -050010789 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010790 "connector's staged encoder doesn't match current encoder\n");
10791 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010792}
10793
10794static void
10795check_encoder_state(struct drm_device *dev)
10796{
10797 struct intel_encoder *encoder;
10798 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010799
Damien Lespiaub2784e12014-08-05 11:29:37 +010010800 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010801 bool enabled = false;
10802 bool active = false;
10803 enum pipe pipe, tracked_pipe;
10804
10805 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10806 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010807 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010808
Rob Clarke2c719b2014-12-15 13:56:32 -050010809 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010810 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010811 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010812 "encoder's active_connectors set, but no crtc\n");
10813
10814 list_for_each_entry(connector, &dev->mode_config.connector_list,
10815 base.head) {
10816 if (connector->base.encoder != &encoder->base)
10817 continue;
10818 enabled = true;
10819 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10820 active = true;
10821 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010822 /*
10823 * for MST connectors if we unplug the connector is gone
10824 * away but the encoder is still connected to a crtc
10825 * until a modeset happens in response to the hotplug.
10826 */
10827 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10828 continue;
10829
Rob Clarke2c719b2014-12-15 13:56:32 -050010830 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010831 "encoder's enabled state mismatch "
10832 "(expected %i, found %i)\n",
10833 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010834 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010835 "active encoder with no crtc\n");
10836
Rob Clarke2c719b2014-12-15 13:56:32 -050010837 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010838 "encoder's computed active state doesn't match tracked active state "
10839 "(expected %i, found %i)\n", active, encoder->connectors_active);
10840
10841 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010842 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010843 "encoder's hw state doesn't match sw tracking "
10844 "(expected %i, found %i)\n",
10845 encoder->connectors_active, active);
10846
10847 if (!encoder->base.crtc)
10848 continue;
10849
10850 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010851 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010852 "active encoder's pipe doesn't match"
10853 "(expected %i, found %i)\n",
10854 tracked_pipe, pipe);
10855
10856 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010857}
10858
10859static void
10860check_crtc_state(struct drm_device *dev)
10861{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010863 struct intel_crtc *crtc;
10864 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010865 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010866
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010867 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010868 bool enabled = false;
10869 bool active = false;
10870
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010871 memset(&pipe_config, 0, sizeof(pipe_config));
10872
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010873 DRM_DEBUG_KMS("[CRTC:%d]\n",
10874 crtc->base.base.id);
10875
Matt Roper83d65732015-02-25 13:12:16 -080010876 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010877 "active crtc, but not enabled in sw tracking\n");
10878
Damien Lespiaub2784e12014-08-05 11:29:37 +010010879 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010880 if (encoder->base.crtc != &crtc->base)
10881 continue;
10882 enabled = true;
10883 if (encoder->connectors_active)
10884 active = true;
10885 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010886
Rob Clarke2c719b2014-12-15 13:56:32 -050010887 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010888 "crtc's computed active state doesn't match tracked active state "
10889 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080010890 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010891 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080010892 "(expected %i, found %i)\n", enabled,
10893 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010894
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010895 active = dev_priv->display.get_pipe_config(crtc,
10896 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010897
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010898 /* hw state is inconsistent with the pipe quirk */
10899 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10900 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010901 active = crtc->active;
10902
Damien Lespiaub2784e12014-08-05 11:29:37 +010010903 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010904 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010905 if (encoder->base.crtc != &crtc->base)
10906 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010907 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010908 encoder->get_config(encoder, &pipe_config);
10909 }
10910
Rob Clarke2c719b2014-12-15 13:56:32 -050010911 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010912 "crtc active state doesn't match with hw state "
10913 "(expected %i, found %i)\n", crtc->active, active);
10914
Daniel Vetterc0b03412013-05-28 12:05:54 +020010915 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010916 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010917 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010918 intel_dump_pipe_config(crtc, &pipe_config,
10919 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010920 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010921 "[sw state]");
10922 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010923 }
10924}
10925
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010926static void
10927check_shared_dpll_state(struct drm_device *dev)
10928{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010930 struct intel_crtc *crtc;
10931 struct intel_dpll_hw_state dpll_hw_state;
10932 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010933
10934 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10935 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10936 int enabled_crtcs = 0, active_crtcs = 0;
10937 bool active;
10938
10939 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10940
10941 DRM_DEBUG_KMS("%s\n", pll->name);
10942
10943 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10944
Rob Clarke2c719b2014-12-15 13:56:32 -050010945 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010946 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010947 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010948 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010949 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010950 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010951 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010952 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010953 "pll on state mismatch (expected %i, found %i)\n",
10954 pll->on, active);
10955
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010956 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010957 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020010958 enabled_crtcs++;
10959 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10960 active_crtcs++;
10961 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010962 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010963 "pll active crtcs mismatch (expected %i, found %i)\n",
10964 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010965 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010966 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010967 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010968
Rob Clarke2c719b2014-12-15 13:56:32 -050010969 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010970 sizeof(dpll_hw_state)),
10971 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010972 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010973}
10974
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010975void
10976intel_modeset_check_state(struct drm_device *dev)
10977{
Damien Lespiau08db6652014-11-04 17:06:52 +000010978 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010979 check_connector_state(dev);
10980 check_encoder_state(dev);
10981 check_crtc_state(dev);
10982 check_shared_dpll_state(dev);
10983}
10984
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010985void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010986 int dotclock)
10987{
10988 /*
10989 * FDI already provided one idea for the dotclock.
10990 * Yell if the encoder disagrees.
10991 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010992 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010993 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010994 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010995}
10996
Ville Syrjälä80715b22014-05-15 20:23:23 +030010997static void update_scanline_offset(struct intel_crtc *crtc)
10998{
10999 struct drm_device *dev = crtc->base.dev;
11000
11001 /*
11002 * The scanline counter increments at the leading edge of hsync.
11003 *
11004 * On most platforms it starts counting from vtotal-1 on the
11005 * first active line. That means the scanline counter value is
11006 * always one less than what we would expect. Ie. just after
11007 * start of vblank, which also occurs at start of hsync (on the
11008 * last active line), the scanline counter will read vblank_start-1.
11009 *
11010 * On gen2 the scanline counter starts counting from 1 instead
11011 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11012 * to keep the value positive), instead of adding one.
11013 *
11014 * On HSW+ the behaviour of the scanline counter depends on the output
11015 * type. For DP ports it behaves like most other platforms, but on HDMI
11016 * there's an extra 1 line difference. So we need to add two instead of
11017 * one to the value.
11018 */
11019 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011020 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011021 int vtotal;
11022
11023 vtotal = mode->crtc_vtotal;
11024 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11025 vtotal /= 2;
11026
11027 crtc->scanline_offset = vtotal - 1;
11028 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011029 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011030 crtc->scanline_offset = 2;
11031 } else
11032 crtc->scanline_offset = 1;
11033}
11034
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011035static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011036intel_modeset_compute_config(struct drm_crtc *crtc,
11037 struct drm_display_mode *mode,
11038 struct drm_framebuffer *fb,
11039 unsigned *modeset_pipes,
11040 unsigned *prepare_pipes,
11041 unsigned *disable_pipes)
11042{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011043 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011044
11045 intel_modeset_affected_pipes(crtc, modeset_pipes,
11046 prepare_pipes, disable_pipes);
11047
11048 if ((*modeset_pipes) == 0)
11049 goto out;
11050
11051 /*
11052 * Note this needs changes when we start tracking multiple modes
11053 * and crtcs. At that point we'll need to compute the whole config
11054 * (i.e. one pipe_config for each crtc) rather than just the one
11055 * for this crtc.
11056 */
11057 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11058 if (IS_ERR(pipe_config)) {
11059 goto out;
11060 }
11061 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11062 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011063
11064out:
11065 return pipe_config;
11066}
11067
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011068static int __intel_set_mode_setup_plls(struct drm_device *dev,
11069 unsigned modeset_pipes,
11070 unsigned disable_pipes)
11071{
11072 struct drm_i915_private *dev_priv = to_i915(dev);
11073 unsigned clear_pipes = modeset_pipes | disable_pipes;
11074 struct intel_crtc *intel_crtc;
11075 int ret = 0;
11076
11077 if (!dev_priv->display.crtc_compute_clock)
11078 return 0;
11079
11080 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11081 if (ret)
11082 goto done;
11083
11084 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11085 struct intel_crtc_state *state = intel_crtc->new_config;
11086 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11087 state);
11088 if (ret) {
11089 intel_shared_dpll_abort_config(dev_priv);
11090 goto done;
11091 }
11092 }
11093
11094done:
11095 return ret;
11096}
11097
Daniel Vetterf30da182013-04-11 20:22:50 +020011098static int __intel_set_mode(struct drm_crtc *crtc,
11099 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011100 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011101 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011102 unsigned modeset_pipes,
11103 unsigned prepare_pipes,
11104 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011105{
11106 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011107 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011108 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011109 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011110 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011111
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011112 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011113 if (!saved_mode)
11114 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011115
Tim Gardner3ac18232012-12-07 07:54:26 -070011116 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011117
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011118 if (modeset_pipes)
11119 to_intel_crtc(crtc)->new_config = pipe_config;
11120
Jesse Barnes30a970c2013-11-04 13:48:12 -080011121 /*
11122 * See if the config requires any additional preparation, e.g.
11123 * to adjust global state with pipes off. We need to do this
11124 * here so we can get the modeset_pipe updated config for the new
11125 * mode set on this crtc. For other crtcs we need to use the
11126 * adjusted_mode bits in the crtc directly.
11127 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011128 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011129 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011130
Ville Syrjäläc164f832013-11-05 22:34:12 +020011131 /* may have added more to prepare_pipes than we should */
11132 prepare_pipes &= ~disable_pipes;
11133 }
11134
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011135 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11136 if (ret)
11137 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011138
Daniel Vetter460da9162013-03-27 00:44:51 +010011139 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11140 intel_crtc_disable(&intel_crtc->base);
11141
Daniel Vetterea9d7582012-07-10 10:42:52 +020011142 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011143 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011144 dev_priv->display.crtc_disable(&intel_crtc->base);
11145 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011146
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011147 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11148 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011149 *
11150 * Note we'll need to fix this up when we start tracking multiple
11151 * pipes; here we assume a single modeset_pipe and only track the
11152 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011153 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011154 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011155 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011156 /* mode_set/enable/disable functions rely on a correct pipe
11157 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011158 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011159
11160 /*
11161 * Calculate and store various constants which
11162 * are later needed by vblank and swap-completion
11163 * timestamping. They are derived from true hwmode.
11164 */
11165 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011166 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011167 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011168
Daniel Vetterea9d7582012-07-10 10:42:52 +020011169 /* Only after disabling all output pipelines that will be changed can we
11170 * update the the output configuration. */
11171 intel_modeset_update_state(dev, prepare_pipes);
11172
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011173 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011174
Daniel Vettera6778b32012-07-02 09:56:42 +020011175 /* Set up the DPLL and any encoders state that needs to adjust or depend
11176 * on the DPLL.
11177 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011178 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011179 struct drm_plane *primary = intel_crtc->base.primary;
11180 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011181
Gustavo Padovan455a6802014-12-01 15:40:11 -080011182 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11183 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11184 fb, 0, 0,
11185 hdisplay, vdisplay,
11186 x << 16, y << 16,
11187 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011188 }
11189
11190 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011191 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11192 update_scanline_offset(intel_crtc);
11193
Daniel Vetter25c5b262012-07-08 22:08:04 +020011194 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011195 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011196
Daniel Vettera6778b32012-07-02 09:56:42 +020011197 /* FIXME: add subpixel order */
11198done:
Matt Roper83d65732015-02-25 13:12:16 -080011199 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011200 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011201
Tim Gardner3ac18232012-12-07 07:54:26 -070011202 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011203 return ret;
11204}
11205
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011206static int intel_set_mode_pipes(struct drm_crtc *crtc,
11207 struct drm_display_mode *mode,
11208 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011209 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011210 unsigned modeset_pipes,
11211 unsigned prepare_pipes,
11212 unsigned disable_pipes)
11213{
11214 int ret;
11215
11216 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11217 prepare_pipes, disable_pipes);
11218
11219 if (ret == 0)
11220 intel_modeset_check_state(crtc->dev);
11221
11222 return ret;
11223}
11224
Damien Lespiaue7457a92013-08-08 22:28:59 +010011225static int intel_set_mode(struct drm_crtc *crtc,
11226 struct drm_display_mode *mode,
11227 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011228{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011229 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011230 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011231
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011232 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11233 &modeset_pipes,
11234 &prepare_pipes,
11235 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011236
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011237 if (IS_ERR(pipe_config))
11238 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011239
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011240 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11241 modeset_pipes, prepare_pipes,
11242 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011243}
11244
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011245void intel_crtc_restore_mode(struct drm_crtc *crtc)
11246{
Matt Roperf4510a22014-04-01 15:22:40 -070011247 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011248}
11249
Daniel Vetter25c5b262012-07-08 22:08:04 +020011250#undef for_each_intel_crtc_masked
11251
Daniel Vetterd9e55602012-07-04 22:16:09 +020011252static void intel_set_config_free(struct intel_set_config *config)
11253{
11254 if (!config)
11255 return;
11256
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011257 kfree(config->save_connector_encoders);
11258 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011260 kfree(config);
11261}
11262
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011263static int intel_set_config_save_state(struct drm_device *dev,
11264 struct intel_set_config *config)
11265{
Ville Syrjälä76688512014-01-10 11:28:06 +020011266 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011267 struct drm_encoder *encoder;
11268 struct drm_connector *connector;
11269 int count;
11270
Ville Syrjälä76688512014-01-10 11:28:06 +020011271 config->save_crtc_enabled =
11272 kcalloc(dev->mode_config.num_crtc,
11273 sizeof(bool), GFP_KERNEL);
11274 if (!config->save_crtc_enabled)
11275 return -ENOMEM;
11276
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011277 config->save_encoder_crtcs =
11278 kcalloc(dev->mode_config.num_encoder,
11279 sizeof(struct drm_crtc *), GFP_KERNEL);
11280 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011281 return -ENOMEM;
11282
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011283 config->save_connector_encoders =
11284 kcalloc(dev->mode_config.num_connector,
11285 sizeof(struct drm_encoder *), GFP_KERNEL);
11286 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011287 return -ENOMEM;
11288
11289 /* Copy data. Note that driver private data is not affected.
11290 * Should anything bad happen only the expected state is
11291 * restored, not the drivers personal bookkeeping.
11292 */
11293 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011294 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011295 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011296 }
11297
11298 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011299 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011300 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011301 }
11302
11303 count = 0;
11304 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011305 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011306 }
11307
11308 return 0;
11309}
11310
11311static void intel_set_config_restore_state(struct drm_device *dev,
11312 struct intel_set_config *config)
11313{
Ville Syrjälä76688512014-01-10 11:28:06 +020011314 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011315 struct intel_encoder *encoder;
11316 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011317 int count;
11318
11319 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011320 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011321 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011322
11323 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011324 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011325 else
11326 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011327 }
11328
11329 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011330 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011331 encoder->new_crtc =
11332 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011333 }
11334
11335 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011336 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11337 connector->new_encoder =
11338 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011339 }
11340}
11341
Imre Deake3de42b2013-05-03 19:44:07 +020011342static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011343is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011344{
11345 int i;
11346
Chris Wilson2e57f472013-07-17 12:14:40 +010011347 if (set->num_connectors == 0)
11348 return false;
11349
11350 if (WARN_ON(set->connectors == NULL))
11351 return false;
11352
11353 for (i = 0; i < set->num_connectors; i++)
11354 if (set->connectors[i]->encoder &&
11355 set->connectors[i]->encoder->crtc == set->crtc &&
11356 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011357 return true;
11358
11359 return false;
11360}
11361
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011362static void
11363intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11364 struct intel_set_config *config)
11365{
11366
11367 /* We should be able to check here if the fb has the same properties
11368 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011369 if (is_crtc_connector_off(set)) {
11370 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011371 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011372 /*
11373 * If we have no fb, we can only flip as long as the crtc is
11374 * active, otherwise we need a full mode set. The crtc may
11375 * be active if we've only disabled the primary plane, or
11376 * in fastboot situations.
11377 */
Matt Roperf4510a22014-04-01 15:22:40 -070011378 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011379 struct intel_crtc *intel_crtc =
11380 to_intel_crtc(set->crtc);
11381
Matt Roper3b150f02014-05-29 08:06:53 -070011382 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011383 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11384 config->fb_changed = true;
11385 } else {
11386 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11387 config->mode_changed = true;
11388 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011389 } else if (set->fb == NULL) {
11390 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011391 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011392 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011393 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011394 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011395 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011396 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011397 }
11398
Daniel Vetter835c5872012-07-10 18:11:08 +020011399 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011400 config->fb_changed = true;
11401
11402 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11403 DRM_DEBUG_KMS("modes are different, full mode set\n");
11404 drm_mode_debug_printmodeline(&set->crtc->mode);
11405 drm_mode_debug_printmodeline(set->mode);
11406 config->mode_changed = true;
11407 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011408
11409 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11410 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011411}
11412
Daniel Vetter2e431052012-07-04 22:42:15 +020011413static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011414intel_modeset_stage_output_state(struct drm_device *dev,
11415 struct drm_mode_set *set,
11416 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011417{
Daniel Vetter9a935852012-07-05 22:34:27 +020011418 struct intel_connector *connector;
11419 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011420 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011421 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011422
Damien Lespiau9abdda72013-02-13 13:29:23 +000011423 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011424 * of connectors. For paranoia, double-check this. */
11425 WARN_ON(!set->fb && (set->num_connectors != 0));
11426 WARN_ON(set->fb && (set->num_connectors == 0));
11427
Daniel Vetter9a935852012-07-05 22:34:27 +020011428 list_for_each_entry(connector, &dev->mode_config.connector_list,
11429 base.head) {
11430 /* Otherwise traverse passed in connector list and get encoders
11431 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011432 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011433 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011434 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011435 break;
11436 }
11437 }
11438
Daniel Vetter9a935852012-07-05 22:34:27 +020011439 /* If we disable the crtc, disable all its connectors. Also, if
11440 * the connector is on the changing crtc but not on the new
11441 * connector list, disable it. */
11442 if ((!set->fb || ro == set->num_connectors) &&
11443 connector->base.encoder &&
11444 connector->base.encoder->crtc == set->crtc) {
11445 connector->new_encoder = NULL;
11446
11447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11448 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011449 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011450 }
11451
11452
11453 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011454 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011455 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011456 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011457 }
11458 /* connector->new_encoder is now updated for all connectors. */
11459
11460 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011461 list_for_each_entry(connector, &dev->mode_config.connector_list,
11462 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011463 struct drm_crtc *new_crtc;
11464
Daniel Vetter9a935852012-07-05 22:34:27 +020011465 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011466 continue;
11467
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011469
11470 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011471 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011472 new_crtc = set->crtc;
11473 }
11474
11475 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011476 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11477 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011478 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011479 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011480 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011481
11482 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11483 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011484 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011485 new_crtc->base.id);
11486 }
11487
11488 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011489 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011490 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011491 list_for_each_entry(connector,
11492 &dev->mode_config.connector_list,
11493 base.head) {
11494 if (connector->new_encoder == encoder) {
11495 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011496 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011497 }
11498 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011499
11500 if (num_connectors == 0)
11501 encoder->new_crtc = NULL;
11502 else if (num_connectors > 1)
11503 return -EINVAL;
11504
Daniel Vetter9a935852012-07-05 22:34:27 +020011505 /* Only now check for crtc changes so we don't miss encoders
11506 * that will be disabled. */
11507 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011508 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011509 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011510 }
11511 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011512 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011513 list_for_each_entry(connector, &dev->mode_config.connector_list,
11514 base.head) {
11515 if (connector->new_encoder)
11516 if (connector->new_encoder != connector->encoder)
11517 connector->encoder = connector->new_encoder;
11518 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011519 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011520 crtc->new_enabled = false;
11521
Damien Lespiaub2784e12014-08-05 11:29:37 +010011522 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011523 if (encoder->new_crtc == crtc) {
11524 crtc->new_enabled = true;
11525 break;
11526 }
11527 }
11528
Matt Roper83d65732015-02-25 13:12:16 -080011529 if (crtc->new_enabled != crtc->base.state->enable) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011530 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11531 crtc->new_enabled ? "en" : "dis");
11532 config->mode_changed = true;
11533 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011534
11535 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011536 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011537 else
11538 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011539 }
11540
Daniel Vetter2e431052012-07-04 22:42:15 +020011541 return 0;
11542}
11543
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011544static void disable_crtc_nofb(struct intel_crtc *crtc)
11545{
11546 struct drm_device *dev = crtc->base.dev;
11547 struct intel_encoder *encoder;
11548 struct intel_connector *connector;
11549
11550 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11551 pipe_name(crtc->pipe));
11552
11553 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11554 if (connector->new_encoder &&
11555 connector->new_encoder->new_crtc == crtc)
11556 connector->new_encoder = NULL;
11557 }
11558
Damien Lespiaub2784e12014-08-05 11:29:37 +010011559 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011560 if (encoder->new_crtc == crtc)
11561 encoder->new_crtc = NULL;
11562 }
11563
11564 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011565 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011566}
11567
Daniel Vetter2e431052012-07-04 22:42:15 +020011568static int intel_crtc_set_config(struct drm_mode_set *set)
11569{
11570 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011571 struct drm_mode_set save_set;
11572 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011573 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011574 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011575 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011576
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011577 BUG_ON(!set);
11578 BUG_ON(!set->crtc);
11579 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011580
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011581 /* Enforce sane interface api - has been abused by the fb helper. */
11582 BUG_ON(!set->mode && set->fb);
11583 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011584
Daniel Vetter2e431052012-07-04 22:42:15 +020011585 if (set->fb) {
11586 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11587 set->crtc->base.id, set->fb->base.id,
11588 (int)set->num_connectors, set->x, set->y);
11589 } else {
11590 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011591 }
11592
11593 dev = set->crtc->dev;
11594
11595 ret = -ENOMEM;
11596 config = kzalloc(sizeof(*config), GFP_KERNEL);
11597 if (!config)
11598 goto out_config;
11599
11600 ret = intel_set_config_save_state(dev, config);
11601 if (ret)
11602 goto out_config;
11603
11604 save_set.crtc = set->crtc;
11605 save_set.mode = &set->crtc->mode;
11606 save_set.x = set->crtc->x;
11607 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011608 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011609
11610 /* Compute whether we need a full modeset, only an fb base update or no
11611 * change at all. In the future we might also check whether only the
11612 * mode changed, e.g. for LVDS where we only change the panel fitter in
11613 * such cases. */
11614 intel_set_config_compute_mode_changes(set, config);
11615
Daniel Vetter9a935852012-07-05 22:34:27 +020011616 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011617 if (ret)
11618 goto fail;
11619
Jesse Barnes50f52752014-11-07 13:11:00 -080011620 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11621 set->fb,
11622 &modeset_pipes,
11623 &prepare_pipes,
11624 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011625 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011626 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011627 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011628 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011629 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011630 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011631 config->mode_changed = true;
11632
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011633 /*
11634 * Note we have an issue here with infoframes: current code
11635 * only updates them on the full mode set path per hw
11636 * requirements. So here we should be checking for any
11637 * required changes and forcing a mode set.
11638 */
Jesse Barnes20664592014-11-05 14:26:09 -080011639 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011640
11641 /* set_mode will free it in the mode_changed case */
11642 if (!config->mode_changed)
11643 kfree(pipe_config);
11644
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011645 intel_update_pipe_size(to_intel_crtc(set->crtc));
11646
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011647 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011648 ret = intel_set_mode_pipes(set->crtc, set->mode,
11649 set->x, set->y, set->fb, pipe_config,
11650 modeset_pipes, prepare_pipes,
11651 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011652 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011653 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011654 struct drm_plane *primary = set->crtc->primary;
11655 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011656
Gustavo Padovan455a6802014-12-01 15:40:11 -080011657 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11658 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11659 0, 0, hdisplay, vdisplay,
11660 set->x << 16, set->y << 16,
11661 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011662
11663 /*
11664 * We need to make sure the primary plane is re-enabled if it
11665 * has previously been turned off.
11666 */
11667 if (!intel_crtc->primary_enabled && ret == 0) {
11668 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011669 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011670 }
11671
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011672 /*
11673 * In the fastboot case this may be our only check of the
11674 * state after boot. It would be better to only do it on
11675 * the first update, but we don't have a nice way of doing that
11676 * (and really, set_config isn't used much for high freq page
11677 * flipping, so increasing its cost here shouldn't be a big
11678 * deal).
11679 */
Jani Nikulad330a952014-01-21 11:24:25 +020011680 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011681 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011682 }
11683
Chris Wilson2d05eae2013-05-03 17:36:25 +010011684 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011685 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11686 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011687fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011688 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011689
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011690 /*
11691 * HACK: if the pipe was on, but we didn't have a framebuffer,
11692 * force the pipe off to avoid oopsing in the modeset code
11693 * due to fb==NULL. This should only happen during boot since
11694 * we don't yet reconstruct the FB from the hardware state.
11695 */
11696 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11697 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11698
Chris Wilson2d05eae2013-05-03 17:36:25 +010011699 /* Try to restore the config */
11700 if (config->mode_changed &&
11701 intel_set_mode(save_set.crtc, save_set.mode,
11702 save_set.x, save_set.y, save_set.fb))
11703 DRM_ERROR("failed to restore config after modeset failure\n");
11704 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011705
Daniel Vetterd9e55602012-07-04 22:16:09 +020011706out_config:
11707 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011708 return ret;
11709}
11710
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011711static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011712 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011713 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011714 .destroy = intel_crtc_destroy,
11715 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011716 .atomic_duplicate_state = intel_crtc_duplicate_state,
11717 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011718};
11719
Daniel Vetter53589012013-06-05 13:34:16 +020011720static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11721 struct intel_shared_dpll *pll,
11722 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011723{
Daniel Vetter53589012013-06-05 13:34:16 +020011724 uint32_t val;
11725
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011726 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011727 return false;
11728
Daniel Vetter53589012013-06-05 13:34:16 +020011729 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011730 hw_state->dpll = val;
11731 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11732 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011733
11734 return val & DPLL_VCO_ENABLE;
11735}
11736
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011737static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11738 struct intel_shared_dpll *pll)
11739{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011740 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11741 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011742}
11743
Daniel Vettere7b903d2013-06-05 13:34:14 +020011744static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11745 struct intel_shared_dpll *pll)
11746{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011747 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011748 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011749
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011750 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011751
11752 /* Wait for the clocks to stabilize. */
11753 POSTING_READ(PCH_DPLL(pll->id));
11754 udelay(150);
11755
11756 /* The pixel multiplier can only be updated once the
11757 * DPLL is enabled and the clocks are stable.
11758 *
11759 * So write it again.
11760 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011761 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011762 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011763 udelay(200);
11764}
11765
11766static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11767 struct intel_shared_dpll *pll)
11768{
11769 struct drm_device *dev = dev_priv->dev;
11770 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011771
11772 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011773 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011774 if (intel_crtc_to_shared_dpll(crtc) == pll)
11775 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11776 }
11777
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011778 I915_WRITE(PCH_DPLL(pll->id), 0);
11779 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011780 udelay(200);
11781}
11782
Daniel Vetter46edb022013-06-05 13:34:12 +020011783static char *ibx_pch_dpll_names[] = {
11784 "PCH DPLL A",
11785 "PCH DPLL B",
11786};
11787
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011788static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011789{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011791 int i;
11792
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011793 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011794
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011796 dev_priv->shared_dplls[i].id = i;
11797 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011798 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011799 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11800 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011801 dev_priv->shared_dplls[i].get_hw_state =
11802 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011803 }
11804}
11805
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011806static void intel_shared_dpll_init(struct drm_device *dev)
11807{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011808 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011809
Daniel Vetter9cd86932014-06-25 22:01:57 +030011810 if (HAS_DDI(dev))
11811 intel_ddi_pll_init(dev);
11812 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011813 ibx_pch_dpll_init(dev);
11814 else
11815 dev_priv->num_shared_dpll = 0;
11816
11817 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011818}
11819
Matt Roper6beb8c232014-12-01 15:40:14 -080011820/**
11821 * intel_prepare_plane_fb - Prepare fb for usage on plane
11822 * @plane: drm plane to prepare for
11823 * @fb: framebuffer to prepare for presentation
11824 *
11825 * Prepares a framebuffer for usage on a display plane. Generally this
11826 * involves pinning the underlying object and updating the frontbuffer tracking
11827 * bits. Some older platforms need special physical address handling for
11828 * cursor planes.
11829 *
11830 * Returns 0 on success, negative error code on failure.
11831 */
11832int
11833intel_prepare_plane_fb(struct drm_plane *plane,
11834 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011835{
11836 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011837 struct intel_plane *intel_plane = to_intel_plane(plane);
11838 enum pipe pipe = intel_plane->pipe;
11839 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11840 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11841 unsigned frontbuffer_bits = 0;
11842 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011843
Matt Roperea2c67b2014-12-23 10:41:52 -080011844 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011845 return 0;
11846
Matt Roper6beb8c232014-12-01 15:40:14 -080011847 switch (plane->type) {
11848 case DRM_PLANE_TYPE_PRIMARY:
11849 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11850 break;
11851 case DRM_PLANE_TYPE_CURSOR:
11852 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11853 break;
11854 case DRM_PLANE_TYPE_OVERLAY:
11855 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11856 break;
11857 }
Matt Roper465c1202014-05-29 08:06:54 -070011858
Matt Roper4c345742014-07-09 16:22:10 -070011859 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011860
Matt Roper6beb8c232014-12-01 15:40:14 -080011861 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11862 INTEL_INFO(dev)->cursor_needs_physical) {
11863 int align = IS_I830(dev) ? 16 * 1024 : 256;
11864 ret = i915_gem_object_attach_phys(obj, align);
11865 if (ret)
11866 DRM_DEBUG_KMS("failed to attach phys object\n");
11867 } else {
11868 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11869 }
11870
11871 if (ret == 0)
11872 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11873
11874 mutex_unlock(&dev->struct_mutex);
11875
11876 return ret;
11877}
11878
Matt Roper38f3ce32014-12-02 07:45:25 -080011879/**
11880 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11881 * @plane: drm plane to clean up for
11882 * @fb: old framebuffer that was on plane
11883 *
11884 * Cleans up a framebuffer that has just been removed from a plane.
11885 */
11886void
11887intel_cleanup_plane_fb(struct drm_plane *plane,
11888 struct drm_framebuffer *fb)
11889{
11890 struct drm_device *dev = plane->dev;
11891 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11892
11893 if (WARN_ON(!obj))
11894 return;
11895
11896 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11897 !INTEL_INFO(dev)->cursor_needs_physical) {
11898 mutex_lock(&dev->struct_mutex);
11899 intel_unpin_fb_obj(obj);
11900 mutex_unlock(&dev->struct_mutex);
11901 }
Matt Roper465c1202014-05-29 08:06:54 -070011902}
11903
11904static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011905intel_check_primary_plane(struct drm_plane *plane,
11906 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011907{
Matt Roper32b7eee2014-12-24 07:59:06 -080011908 struct drm_device *dev = plane->dev;
11909 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011910 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011911 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011912 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011913 struct drm_rect *dest = &state->dst;
11914 struct drm_rect *src = &state->src;
11915 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011916 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011917
Matt Roperea2c67b2014-12-23 10:41:52 -080011918 crtc = crtc ? crtc : plane->crtc;
11919 intel_crtc = to_intel_crtc(crtc);
11920
Matt Roperc59cb172014-12-01 15:40:16 -080011921 ret = drm_plane_helper_check_update(plane, crtc, fb,
11922 src, dest, clip,
11923 DRM_PLANE_HELPER_NO_SCALING,
11924 DRM_PLANE_HELPER_NO_SCALING,
11925 false, true, &state->visible);
11926 if (ret)
11927 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011928
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011929 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011930 intel_crtc->atomic.wait_for_flips = true;
11931
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011932 /*
11933 * FBC does not work on some platforms for rotated
11934 * planes, so disable it when rotation is not 0 and
11935 * update it when rotation is set back to 0.
11936 *
11937 * FIXME: This is redundant with the fbc update done in
11938 * the primary plane enable function except that that
11939 * one is done too late. We eventually need to unify
11940 * this.
11941 */
11942 if (intel_crtc->primary_enabled &&
11943 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011944 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011945 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011946 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011947 }
11948
11949 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011950 /*
11951 * BDW signals flip done immediately if the plane
11952 * is disabled, even if the plane enable is already
11953 * armed to occur at the next vblank :(
11954 */
11955 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11956 intel_crtc->atomic.wait_vblank = true;
11957 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011958
Matt Roper32b7eee2014-12-24 07:59:06 -080011959 intel_crtc->atomic.fb_bits |=
11960 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11961
11962 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011963 }
11964
11965 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011966}
11967
Sonika Jindal48404c12014-08-22 14:06:04 +053011968static void
11969intel_commit_primary_plane(struct drm_plane *plane,
11970 struct intel_plane_state *state)
11971{
Matt Roper2b875c22014-12-01 15:40:13 -080011972 struct drm_crtc *crtc = state->base.crtc;
11973 struct drm_framebuffer *fb = state->base.fb;
11974 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011975 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011976 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011977 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011978 struct intel_plane *intel_plane = to_intel_plane(plane);
11979 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011980
Matt Roperea2c67b2014-12-23 10:41:52 -080011981 crtc = crtc ? crtc : plane->crtc;
11982 intel_crtc = to_intel_crtc(crtc);
11983
Matt Ropercf4c7c12014-12-04 10:27:42 -080011984 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011985 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011986 crtc->y = src->y1 >> 16;
11987
Sonika Jindalce54d852014-08-21 11:44:39 +053011988 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011989
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011990 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011991 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011992 /* FIXME: kill this fastboot hack */
11993 intel_update_pipe_size(intel_crtc);
11994
11995 intel_crtc->primary_enabled = true;
11996
11997 dev_priv->display.update_primary_plane(crtc, plane->fb,
11998 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011999 } else {
12000 /*
12001 * If clipping results in a non-visible primary plane,
12002 * we'll disable the primary plane. Note that this is
12003 * a bit different than what happens if userspace
12004 * explicitly disables the plane by passing fb=0
12005 * because plane->fb still gets set and pinned.
12006 */
12007 intel_disable_primary_hw_plane(plane, crtc);
12008 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012009 }
12010}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012011
Matt Roper32b7eee2014-12-24 07:59:06 -080012012static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12013{
12014 struct drm_device *dev = crtc->dev;
12015 struct drm_i915_private *dev_priv = dev->dev_private;
12016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012017 struct intel_plane *intel_plane;
12018 struct drm_plane *p;
12019 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012020
Matt Roperea2c67b2014-12-23 10:41:52 -080012021 /* Track fb's for any planes being disabled */
12022 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12023 intel_plane = to_intel_plane(p);
12024
12025 if (intel_crtc->atomic.disabled_planes &
12026 (1 << drm_plane_index(p))) {
12027 switch (p->type) {
12028 case DRM_PLANE_TYPE_PRIMARY:
12029 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12030 break;
12031 case DRM_PLANE_TYPE_CURSOR:
12032 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12033 break;
12034 case DRM_PLANE_TYPE_OVERLAY:
12035 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12036 break;
12037 }
12038
12039 mutex_lock(&dev->struct_mutex);
12040 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12041 mutex_unlock(&dev->struct_mutex);
12042 }
12043 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012044
Matt Roper32b7eee2014-12-24 07:59:06 -080012045 if (intel_crtc->atomic.wait_for_flips)
12046 intel_crtc_wait_for_pending_flips(crtc);
12047
12048 if (intel_crtc->atomic.disable_fbc)
12049 intel_fbc_disable(dev);
12050
12051 if (intel_crtc->atomic.pre_disable_primary)
12052 intel_pre_disable_primary(crtc);
12053
12054 if (intel_crtc->atomic.update_wm)
12055 intel_update_watermarks(crtc);
12056
12057 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012058
12059 /* Perform vblank evasion around commit operation */
12060 if (intel_crtc->active)
12061 intel_crtc->atomic.evade =
12062 intel_pipe_update_start(intel_crtc,
12063 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012064}
12065
12066static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12067{
12068 struct drm_device *dev = crtc->dev;
12069 struct drm_i915_private *dev_priv = dev->dev_private;
12070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12071 struct drm_plane *p;
12072
Matt Roperc34c9ee2014-12-23 10:41:50 -080012073 if (intel_crtc->atomic.evade)
12074 intel_pipe_update_end(intel_crtc,
12075 intel_crtc->atomic.start_vbl_count);
12076
Matt Roper32b7eee2014-12-24 07:59:06 -080012077 intel_runtime_pm_put(dev_priv);
12078
12079 if (intel_crtc->atomic.wait_vblank)
12080 intel_wait_for_vblank(dev, intel_crtc->pipe);
12081
12082 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12083
12084 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012085 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012086 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012087 mutex_unlock(&dev->struct_mutex);
12088 }
Matt Roper465c1202014-05-29 08:06:54 -070012089
Matt Roper32b7eee2014-12-24 07:59:06 -080012090 if (intel_crtc->atomic.post_enable_primary)
12091 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012092
Matt Roper32b7eee2014-12-24 07:59:06 -080012093 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12094 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12095 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12096 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012097
Matt Roper32b7eee2014-12-24 07:59:06 -080012098 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012099}
12100
Matt Ropercf4c7c12014-12-04 10:27:42 -080012101/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012102 * intel_plane_destroy - destroy a plane
12103 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012104 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012105 * Common destruction function for all types of planes (primary, cursor,
12106 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012107 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012108void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012109{
12110 struct intel_plane *intel_plane = to_intel_plane(plane);
12111 drm_plane_cleanup(plane);
12112 kfree(intel_plane);
12113}
12114
Matt Roper65a3fea2015-01-21 16:35:42 -080012115const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012116 .update_plane = drm_atomic_helper_update_plane,
12117 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012118 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012119 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012120 .atomic_get_property = intel_plane_atomic_get_property,
12121 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012122 .atomic_duplicate_state = intel_plane_duplicate_state,
12123 .atomic_destroy_state = intel_plane_destroy_state,
12124
Matt Roper465c1202014-05-29 08:06:54 -070012125};
12126
12127static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12128 int pipe)
12129{
12130 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012131 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012132 const uint32_t *intel_primary_formats;
12133 int num_formats;
12134
12135 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12136 if (primary == NULL)
12137 return NULL;
12138
Matt Roper8e7d6882015-01-21 16:35:41 -080012139 state = intel_create_plane_state(&primary->base);
12140 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012141 kfree(primary);
12142 return NULL;
12143 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012144 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012145
Matt Roper465c1202014-05-29 08:06:54 -070012146 primary->can_scale = false;
12147 primary->max_downscale = 1;
12148 primary->pipe = pipe;
12149 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012150 primary->check_plane = intel_check_primary_plane;
12151 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012152 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12153 primary->plane = !pipe;
12154
12155 if (INTEL_INFO(dev)->gen <= 3) {
12156 intel_primary_formats = intel_primary_formats_gen2;
12157 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12158 } else {
12159 intel_primary_formats = intel_primary_formats_gen4;
12160 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12161 }
12162
12163 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012164 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012165 intel_primary_formats, num_formats,
12166 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012167
12168 if (INTEL_INFO(dev)->gen >= 4) {
12169 if (!dev->mode_config.rotation_property)
12170 dev->mode_config.rotation_property =
12171 drm_mode_create_rotation_property(dev,
12172 BIT(DRM_ROTATE_0) |
12173 BIT(DRM_ROTATE_180));
12174 if (dev->mode_config.rotation_property)
12175 drm_object_attach_property(&primary->base.base,
12176 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012177 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012178 }
12179
Matt Roperea2c67b2014-12-23 10:41:52 -080012180 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12181
Matt Roper465c1202014-05-29 08:06:54 -070012182 return &primary->base;
12183}
12184
Matt Roper3d7d6512014-06-10 08:28:13 -070012185static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012186intel_check_cursor_plane(struct drm_plane *plane,
12187 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012188{
Matt Roper2b875c22014-12-01 15:40:13 -080012189 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012190 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012191 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012192 struct drm_rect *dest = &state->dst;
12193 struct drm_rect *src = &state->src;
12194 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012195 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012196 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012197 unsigned stride;
12198 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012199
Matt Roperea2c67b2014-12-23 10:41:52 -080012200 crtc = crtc ? crtc : plane->crtc;
12201 intel_crtc = to_intel_crtc(crtc);
12202
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012203 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012204 src, dest, clip,
12205 DRM_PLANE_HELPER_NO_SCALING,
12206 DRM_PLANE_HELPER_NO_SCALING,
12207 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012208 if (ret)
12209 return ret;
12210
12211
12212 /* if we want to turn off the cursor ignore width and height */
12213 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012214 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012215
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012216 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012217 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12218 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12219 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012220 return -EINVAL;
12221 }
12222
Matt Roperea2c67b2014-12-23 10:41:52 -080012223 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12224 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012225 DRM_DEBUG_KMS("buffer is too small\n");
12226 return -ENOMEM;
12227 }
12228
Gustavo Padovane391ea82014-09-24 14:20:25 -030012229 if (fb == crtc->cursor->fb)
12230 return 0;
12231
Tvrtko Ursulin6a418fc2015-02-10 17:16:14 +000012232 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012233 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12234 ret = -EINVAL;
12235 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012236
Matt Roper32b7eee2014-12-24 07:59:06 -080012237finish:
12238 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012239 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012240 intel_crtc->atomic.update_wm = true;
12241
12242 intel_crtc->atomic.fb_bits |=
12243 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12244 }
12245
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012246 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012247}
12248
Matt Roperf4a2cf22014-12-01 15:40:12 -080012249static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012250intel_commit_cursor_plane(struct drm_plane *plane,
12251 struct intel_plane_state *state)
12252{
Matt Roper2b875c22014-12-01 15:40:13 -080012253 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012254 struct drm_device *dev = plane->dev;
12255 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012256 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012257 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012258 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012259
Matt Roperea2c67b2014-12-23 10:41:52 -080012260 crtc = crtc ? crtc : plane->crtc;
12261 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012262
Matt Roperea2c67b2014-12-23 10:41:52 -080012263 plane->fb = state->base.fb;
12264 crtc->cursor_x = state->base.crtc_x;
12265 crtc->cursor_y = state->base.crtc_y;
12266
Sonika Jindala919db92014-10-23 07:41:33 -070012267 intel_plane->obj = obj;
12268
Gustavo Padovana912f122014-12-01 15:40:10 -080012269 if (intel_crtc->cursor_bo == obj)
12270 goto update;
12271
Matt Roperf4a2cf22014-12-01 15:40:12 -080012272 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012273 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012274 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012275 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012276 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012277 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012278
Gustavo Padovana912f122014-12-01 15:40:10 -080012279 intel_crtc->cursor_addr = addr;
12280 intel_crtc->cursor_bo = obj;
12281update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012282 intel_crtc->cursor_width = state->base.crtc_w;
12283 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012284
Matt Roper32b7eee2014-12-24 07:59:06 -080012285 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012286 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012287}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012288
Matt Roper3d7d6512014-06-10 08:28:13 -070012289static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12290 int pipe)
12291{
12292 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012293 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012294
12295 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12296 if (cursor == NULL)
12297 return NULL;
12298
Matt Roper8e7d6882015-01-21 16:35:41 -080012299 state = intel_create_plane_state(&cursor->base);
12300 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012301 kfree(cursor);
12302 return NULL;
12303 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012304 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012305
Matt Roper3d7d6512014-06-10 08:28:13 -070012306 cursor->can_scale = false;
12307 cursor->max_downscale = 1;
12308 cursor->pipe = pipe;
12309 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012310 cursor->check_plane = intel_check_cursor_plane;
12311 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012312
12313 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012314 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012315 intel_cursor_formats,
12316 ARRAY_SIZE(intel_cursor_formats),
12317 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012318
12319 if (INTEL_INFO(dev)->gen >= 4) {
12320 if (!dev->mode_config.rotation_property)
12321 dev->mode_config.rotation_property =
12322 drm_mode_create_rotation_property(dev,
12323 BIT(DRM_ROTATE_0) |
12324 BIT(DRM_ROTATE_180));
12325 if (dev->mode_config.rotation_property)
12326 drm_object_attach_property(&cursor->base.base,
12327 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012328 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012329 }
12330
Matt Roperea2c67b2014-12-23 10:41:52 -080012331 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12332
Matt Roper3d7d6512014-06-10 08:28:13 -070012333 return &cursor->base;
12334}
12335
Hannes Ederb358d0a2008-12-18 21:18:47 +010012336static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012337{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012338 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012339 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012340 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012341 struct drm_plane *primary = NULL;
12342 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012343 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012344
Daniel Vetter955382f2013-09-19 14:05:45 +020012345 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012346 if (intel_crtc == NULL)
12347 return;
12348
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012349 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12350 if (!crtc_state)
12351 goto fail;
12352 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012353 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012354
Matt Roper465c1202014-05-29 08:06:54 -070012355 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012356 if (!primary)
12357 goto fail;
12358
12359 cursor = intel_cursor_plane_create(dev, pipe);
12360 if (!cursor)
12361 goto fail;
12362
Matt Roper465c1202014-05-29 08:06:54 -070012363 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012364 cursor, &intel_crtc_funcs);
12365 if (ret)
12366 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012367
12368 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012369 for (i = 0; i < 256; i++) {
12370 intel_crtc->lut_r[i] = i;
12371 intel_crtc->lut_g[i] = i;
12372 intel_crtc->lut_b[i] = i;
12373 }
12374
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012375 /*
12376 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012377 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012378 */
Jesse Barnes80824002009-09-10 15:28:06 -070012379 intel_crtc->pipe = pipe;
12380 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012381 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012382 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012383 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012384 }
12385
Chris Wilson4b0e3332014-05-30 16:35:26 +030012386 intel_crtc->cursor_base = ~0;
12387 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012388 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012389
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012390 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12391 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12392 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12393 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12394
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012395 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12396
Jesse Barnes79e53942008-11-07 14:24:08 -080012397 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012398
12399 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012400 return;
12401
12402fail:
12403 if (primary)
12404 drm_plane_cleanup(primary);
12405 if (cursor)
12406 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012407 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012408 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012409}
12410
Jesse Barnes752aa882013-10-31 18:55:49 +020012411enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12412{
12413 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012414 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012415
Rob Clark51fd3712013-11-19 12:10:12 -050012416 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012417
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012418 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012419 return INVALID_PIPE;
12420
12421 return to_intel_crtc(encoder->crtc)->pipe;
12422}
12423
Carl Worth08d7b3d2009-04-29 14:43:54 -070012424int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012425 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012426{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012427 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012428 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012429 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012430
Rob Clark7707e652014-07-17 23:30:04 -040012431 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012432
Rob Clark7707e652014-07-17 23:30:04 -040012433 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012434 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012435 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012436 }
12437
Rob Clark7707e652014-07-17 23:30:04 -040012438 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012439 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012440
Daniel Vetterc05422d2009-08-11 16:05:30 +020012441 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012442}
12443
Daniel Vetter66a92782012-07-12 20:08:18 +020012444static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012445{
Daniel Vetter66a92782012-07-12 20:08:18 +020012446 struct drm_device *dev = encoder->base.dev;
12447 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012448 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012449 int entry = 0;
12450
Damien Lespiaub2784e12014-08-05 11:29:37 +010012451 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012452 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012453 index_mask |= (1 << entry);
12454
Jesse Barnes79e53942008-11-07 14:24:08 -080012455 entry++;
12456 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012457
Jesse Barnes79e53942008-11-07 14:24:08 -080012458 return index_mask;
12459}
12460
Chris Wilson4d302442010-12-14 19:21:29 +000012461static bool has_edp_a(struct drm_device *dev)
12462{
12463 struct drm_i915_private *dev_priv = dev->dev_private;
12464
12465 if (!IS_MOBILE(dev))
12466 return false;
12467
12468 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12469 return false;
12470
Damien Lespiaue3589902014-02-07 19:12:50 +000012471 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012472 return false;
12473
12474 return true;
12475}
12476
Jesse Barnes84b4e042014-06-25 08:24:29 -070012477static bool intel_crt_present(struct drm_device *dev)
12478{
12479 struct drm_i915_private *dev_priv = dev->dev_private;
12480
Damien Lespiau884497e2013-12-03 13:56:23 +000012481 if (INTEL_INFO(dev)->gen >= 9)
12482 return false;
12483
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012484 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012485 return false;
12486
12487 if (IS_CHERRYVIEW(dev))
12488 return false;
12489
12490 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12491 return false;
12492
12493 return true;
12494}
12495
Jesse Barnes79e53942008-11-07 14:24:08 -080012496static void intel_setup_outputs(struct drm_device *dev)
12497{
Eric Anholt725e30a2009-01-22 13:01:02 -080012498 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012499 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012500 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012501 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012502
Daniel Vetterc9093352013-06-06 22:22:47 +020012503 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012504
Jesse Barnes84b4e042014-06-25 08:24:29 -070012505 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012506 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012507
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012508 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012509 int found;
12510
12511 /* Haswell uses DDI functions to detect digital outputs */
12512 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12513 /* DDI A only supports eDP */
12514 if (found)
12515 intel_ddi_init(dev, PORT_A);
12516
12517 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12518 * register */
12519 found = I915_READ(SFUSE_STRAP);
12520
12521 if (found & SFUSE_STRAP_DDIB_DETECTED)
12522 intel_ddi_init(dev, PORT_B);
12523 if (found & SFUSE_STRAP_DDIC_DETECTED)
12524 intel_ddi_init(dev, PORT_C);
12525 if (found & SFUSE_STRAP_DDID_DETECTED)
12526 intel_ddi_init(dev, PORT_D);
12527 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012528 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012529 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012530
12531 if (has_edp_a(dev))
12532 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012533
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012534 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012535 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012536 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012537 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012538 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012539 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012540 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012541 }
12542
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012543 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012544 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012545
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012546 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012547 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012548
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012549 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012550 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012551
Daniel Vetter270b3042012-10-27 15:52:05 +020012552 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012553 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012554 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012555 /*
12556 * The DP_DETECTED bit is the latched state of the DDC
12557 * SDA pin at boot. However since eDP doesn't require DDC
12558 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12559 * eDP ports may have been muxed to an alternate function.
12560 * Thus we can't rely on the DP_DETECTED bit alone to detect
12561 * eDP ports. Consult the VBT as well as DP_DETECTED to
12562 * detect eDP ports.
12563 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012564 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12565 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012566 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12567 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012568 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12569 intel_dp_is_edp(dev, PORT_B))
12570 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012571
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012572 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12573 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012574 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12575 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012576 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12577 intel_dp_is_edp(dev, PORT_C))
12578 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012579
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012580 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012581 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012582 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12583 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012584 /* eDP not supported on port D, so don't check VBT */
12585 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12586 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012587 }
12588
Jani Nikula3cfca972013-08-27 15:12:26 +030012589 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012590 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012591 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012592
Paulo Zanonie2debe92013-02-18 19:00:27 -030012593 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012594 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012595 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012596 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12597 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012598 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012599 }
Ma Ling27185ae2009-08-24 13:50:23 +080012600
Imre Deake7281ea2013-05-08 13:14:08 +030012601 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012602 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012603 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012604
12605 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012606
Paulo Zanonie2debe92013-02-18 19:00:27 -030012607 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012608 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012609 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012610 }
Ma Ling27185ae2009-08-24 13:50:23 +080012611
Paulo Zanonie2debe92013-02-18 19:00:27 -030012612 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012613
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012614 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12615 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012616 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012617 }
Imre Deake7281ea2013-05-08 13:14:08 +030012618 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012619 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012620 }
Ma Ling27185ae2009-08-24 13:50:23 +080012621
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012622 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012623 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012624 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012625 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012626 intel_dvo_init(dev);
12627
Zhenyu Wang103a1962009-11-27 11:44:36 +080012628 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012629 intel_tv_init(dev);
12630
Matt Roperc6f95f22015-01-22 16:50:32 -080012631 /*
12632 * FIXME: We don't have full atomic support yet, but we want to be
12633 * able to enable/test plane updates via the atomic interface in the
12634 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12635 * will take some atomic codepaths to lookup properties during
12636 * drmModeGetConnector() that unconditionally dereference
12637 * connector->state.
12638 *
12639 * We create a dummy connector state here for each connector to ensure
12640 * the DRM core doesn't try to dereference a NULL connector->state.
12641 * The actual connector properties will never be updated or contain
12642 * useful information, but since we're doing this specifically for
12643 * testing/debug of the plane operations (and only when a specific
12644 * kernel module option is given), that shouldn't really matter.
12645 *
12646 * Once atomic support for crtc's + connectors lands, this loop should
12647 * be removed since we'll be setting up real connector state, which
12648 * will contain Intel-specific properties.
12649 */
12650 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12651 list_for_each_entry(connector,
12652 &dev->mode_config.connector_list,
12653 head) {
12654 if (!WARN_ON(connector->state)) {
12655 connector->state =
12656 kzalloc(sizeof(*connector->state),
12657 GFP_KERNEL);
12658 }
12659 }
12660 }
12661
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012662 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012663
Damien Lespiaub2784e12014-08-05 11:29:37 +010012664 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012665 encoder->base.possible_crtcs = encoder->crtc_mask;
12666 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012667 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012668 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012669
Paulo Zanonidde86e22012-12-01 12:04:25 -020012670 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012671
12672 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012673}
12674
12675static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12676{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012677 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012678 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012679
Daniel Vetteref2d6332014-02-10 18:00:38 +010012680 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012681 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012682 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012683 drm_gem_object_unreference(&intel_fb->obj->base);
12684 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012685 kfree(intel_fb);
12686}
12687
12688static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012689 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012690 unsigned int *handle)
12691{
12692 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012693 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012694
Chris Wilson05394f32010-11-08 19:18:58 +000012695 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012696}
12697
12698static const struct drm_framebuffer_funcs intel_fb_funcs = {
12699 .destroy = intel_user_framebuffer_destroy,
12700 .create_handle = intel_user_framebuffer_create_handle,
12701};
12702
Damien Lespiaub3218032015-02-27 11:15:18 +000012703static
12704u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12705 uint32_t pixel_format)
12706{
12707 u32 gen = INTEL_INFO(dev)->gen;
12708
12709 if (gen >= 9) {
12710 /* "The stride in bytes must not exceed the of the size of 8K
12711 * pixels and 32K bytes."
12712 */
12713 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12714 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12715 return 32*1024;
12716 } else if (gen >= 4) {
12717 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12718 return 16*1024;
12719 else
12720 return 32*1024;
12721 } else if (gen >= 3) {
12722 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12723 return 8*1024;
12724 else
12725 return 16*1024;
12726 } else {
12727 /* XXX DSPC is limited to 4k tiled */
12728 return 8*1024;
12729 }
12730}
12731
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012732static int intel_framebuffer_init(struct drm_device *dev,
12733 struct intel_framebuffer *intel_fb,
12734 struct drm_mode_fb_cmd2 *mode_cmd,
12735 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012736{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012737 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012738 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012739 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012740
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012741 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12742
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012743 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12744 /* Enforce that fb modifier and tiling mode match, but only for
12745 * X-tiled. This is needed for FBC. */
12746 if (!!(obj->tiling_mode == I915_TILING_X) !=
12747 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12748 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12749 return -EINVAL;
12750 }
12751 } else {
12752 if (obj->tiling_mode == I915_TILING_X)
12753 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12754 else if (obj->tiling_mode == I915_TILING_Y) {
12755 DRM_DEBUG("No Y tiling for legacy addfb\n");
12756 return -EINVAL;
12757 }
12758 }
12759
12760 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012761 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012762 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012763 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012764
Damien Lespiaub3218032015-02-27 11:15:18 +000012765 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12766 mode_cmd->pixel_format);
12767 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12768 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12769 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012770 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012771 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012772
Damien Lespiaub3218032015-02-27 11:15:18 +000012773 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12774 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012775 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012776 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12777 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012778 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012779 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012780 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012781 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012782
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012783 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012784 mode_cmd->pitches[0] != obj->stride) {
12785 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12786 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012787 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012788 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012789
Ville Syrjälä57779d02012-10-31 17:50:14 +020012790 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012791 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012792 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012793 case DRM_FORMAT_RGB565:
12794 case DRM_FORMAT_XRGB8888:
12795 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012796 break;
12797 case DRM_FORMAT_XRGB1555:
12798 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012799 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012800 DRM_DEBUG("unsupported pixel format: %s\n",
12801 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012802 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012803 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012804 break;
12805 case DRM_FORMAT_XBGR8888:
12806 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012807 case DRM_FORMAT_XRGB2101010:
12808 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012809 case DRM_FORMAT_XBGR2101010:
12810 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012811 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012812 DRM_DEBUG("unsupported pixel format: %s\n",
12813 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012814 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012815 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012816 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012817 case DRM_FORMAT_YUYV:
12818 case DRM_FORMAT_UYVY:
12819 case DRM_FORMAT_YVYU:
12820 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012821 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012822 DRM_DEBUG("unsupported pixel format: %s\n",
12823 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012824 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012825 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012826 break;
12827 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012828 DRM_DEBUG("unsupported pixel format: %s\n",
12829 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012830 return -EINVAL;
12831 }
12832
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012833 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12834 if (mode_cmd->offsets[0] != 0)
12835 return -EINVAL;
12836
Damien Lespiauec2c9812015-01-20 12:51:45 +000012837 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012838 mode_cmd->pixel_format,
12839 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012840 /* FIXME drm helper for size checks (especially planar formats)? */
12841 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12842 return -EINVAL;
12843
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012844 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12845 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012846 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012847
Jesse Barnes79e53942008-11-07 14:24:08 -080012848 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12849 if (ret) {
12850 DRM_ERROR("framebuffer init failed %d\n", ret);
12851 return ret;
12852 }
12853
Jesse Barnes79e53942008-11-07 14:24:08 -080012854 return 0;
12855}
12856
Jesse Barnes79e53942008-11-07 14:24:08 -080012857static struct drm_framebuffer *
12858intel_user_framebuffer_create(struct drm_device *dev,
12859 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012860 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012861{
Chris Wilson05394f32010-11-08 19:18:58 +000012862 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012863
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012864 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12865 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012866 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012867 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012868
Chris Wilsond2dff872011-04-19 08:36:26 +010012869 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012870}
12871
Daniel Vetter4520f532013-10-09 09:18:51 +020012872#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012873static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012874{
12875}
12876#endif
12877
Jesse Barnes79e53942008-11-07 14:24:08 -080012878static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012879 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012880 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012881 .atomic_check = intel_atomic_check,
12882 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012883};
12884
Jesse Barnese70236a2009-09-21 10:42:27 -070012885/* Set up chip specific display functions */
12886static void intel_init_display(struct drm_device *dev)
12887{
12888 struct drm_i915_private *dev_priv = dev->dev_private;
12889
Daniel Vetteree9300b2013-06-03 22:40:22 +020012890 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12891 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012892 else if (IS_CHERRYVIEW(dev))
12893 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012894 else if (IS_VALLEYVIEW(dev))
12895 dev_priv->display.find_dpll = vlv_find_best_dpll;
12896 else if (IS_PINEVIEW(dev))
12897 dev_priv->display.find_dpll = pnv_find_best_dpll;
12898 else
12899 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12900
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012901 if (INTEL_INFO(dev)->gen >= 9) {
12902 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012903 dev_priv->display.get_initial_plane_config =
12904 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012905 dev_priv->display.crtc_compute_clock =
12906 haswell_crtc_compute_clock;
12907 dev_priv->display.crtc_enable = haswell_crtc_enable;
12908 dev_priv->display.crtc_disable = haswell_crtc_disable;
12909 dev_priv->display.off = ironlake_crtc_off;
12910 dev_priv->display.update_primary_plane =
12911 skylake_update_primary_plane;
12912 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012913 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012914 dev_priv->display.get_initial_plane_config =
12915 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012916 dev_priv->display.crtc_compute_clock =
12917 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012918 dev_priv->display.crtc_enable = haswell_crtc_enable;
12919 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012920 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012921 dev_priv->display.update_primary_plane =
12922 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012923 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012924 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012925 dev_priv->display.get_initial_plane_config =
12926 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012927 dev_priv->display.crtc_compute_clock =
12928 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012929 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12930 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012931 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012932 dev_priv->display.update_primary_plane =
12933 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012934 } else if (IS_VALLEYVIEW(dev)) {
12935 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012936 dev_priv->display.get_initial_plane_config =
12937 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012938 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012939 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12940 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12941 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012942 dev_priv->display.update_primary_plane =
12943 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012944 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012945 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012946 dev_priv->display.get_initial_plane_config =
12947 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012948 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012949 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12950 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012951 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012952 dev_priv->display.update_primary_plane =
12953 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012954 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012955
Jesse Barnese70236a2009-09-21 10:42:27 -070012956 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012957 if (IS_VALLEYVIEW(dev))
12958 dev_priv->display.get_display_clock_speed =
12959 valleyview_get_display_clock_speed;
12960 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012961 dev_priv->display.get_display_clock_speed =
12962 i945_get_display_clock_speed;
12963 else if (IS_I915G(dev))
12964 dev_priv->display.get_display_clock_speed =
12965 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012966 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012967 dev_priv->display.get_display_clock_speed =
12968 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012969 else if (IS_PINEVIEW(dev))
12970 dev_priv->display.get_display_clock_speed =
12971 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012972 else if (IS_I915GM(dev))
12973 dev_priv->display.get_display_clock_speed =
12974 i915gm_get_display_clock_speed;
12975 else if (IS_I865G(dev))
12976 dev_priv->display.get_display_clock_speed =
12977 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012978 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012979 dev_priv->display.get_display_clock_speed =
12980 i855_get_display_clock_speed;
12981 else /* 852, 830 */
12982 dev_priv->display.get_display_clock_speed =
12983 i830_get_display_clock_speed;
12984
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012985 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012986 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012987 } else if (IS_GEN6(dev)) {
12988 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012989 } else if (IS_IVYBRIDGE(dev)) {
12990 /* FIXME: detect B0+ stepping and use auto training */
12991 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012992 dev_priv->display.modeset_global_resources =
12993 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012994 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012995 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012996 } else if (IS_VALLEYVIEW(dev)) {
12997 dev_priv->display.modeset_global_resources =
12998 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012999 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013000
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013001 switch (INTEL_INFO(dev)->gen) {
13002 case 2:
13003 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13004 break;
13005
13006 case 3:
13007 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13008 break;
13009
13010 case 4:
13011 case 5:
13012 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13013 break;
13014
13015 case 6:
13016 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13017 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013018 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013019 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013020 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13021 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013022 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013023 /* Drop through - unsupported since execlist only. */
13024 default:
13025 /* Default just returns -ENODEV to indicate unsupported */
13026 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013027 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013028
13029 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013030
13031 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013032}
13033
Jesse Barnesb690e962010-07-19 13:53:12 -070013034/*
13035 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13036 * resume, or other times. This quirk makes sure that's the case for
13037 * affected systems.
13038 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013039static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013040{
13041 struct drm_i915_private *dev_priv = dev->dev_private;
13042
13043 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013044 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013045}
13046
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013047static void quirk_pipeb_force(struct drm_device *dev)
13048{
13049 struct drm_i915_private *dev_priv = dev->dev_private;
13050
13051 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13052 DRM_INFO("applying pipe b force quirk\n");
13053}
13054
Keith Packard435793d2011-07-12 14:56:22 -070013055/*
13056 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13057 */
13058static void quirk_ssc_force_disable(struct drm_device *dev)
13059{
13060 struct drm_i915_private *dev_priv = dev->dev_private;
13061 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013062 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013063}
13064
Carsten Emde4dca20e2012-03-15 15:56:26 +010013065/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013066 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13067 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013068 */
13069static void quirk_invert_brightness(struct drm_device *dev)
13070{
13071 struct drm_i915_private *dev_priv = dev->dev_private;
13072 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013073 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013074}
13075
Scot Doyle9c72cc62014-07-03 23:27:50 +000013076/* Some VBT's incorrectly indicate no backlight is present */
13077static void quirk_backlight_present(struct drm_device *dev)
13078{
13079 struct drm_i915_private *dev_priv = dev->dev_private;
13080 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13081 DRM_INFO("applying backlight present quirk\n");
13082}
13083
Jesse Barnesb690e962010-07-19 13:53:12 -070013084struct intel_quirk {
13085 int device;
13086 int subsystem_vendor;
13087 int subsystem_device;
13088 void (*hook)(struct drm_device *dev);
13089};
13090
Egbert Eich5f85f172012-10-14 15:46:38 +020013091/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13092struct intel_dmi_quirk {
13093 void (*hook)(struct drm_device *dev);
13094 const struct dmi_system_id (*dmi_id_list)[];
13095};
13096
13097static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13098{
13099 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13100 return 1;
13101}
13102
13103static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13104 {
13105 .dmi_id_list = &(const struct dmi_system_id[]) {
13106 {
13107 .callback = intel_dmi_reverse_brightness,
13108 .ident = "NCR Corporation",
13109 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13110 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13111 },
13112 },
13113 { } /* terminating entry */
13114 },
13115 .hook = quirk_invert_brightness,
13116 },
13117};
13118
Ben Widawskyc43b5632012-04-16 14:07:40 -070013119static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013120 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013121 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013122
Jesse Barnesb690e962010-07-19 13:53:12 -070013123 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13124 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13125
Jesse Barnesb690e962010-07-19 13:53:12 -070013126 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13127 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13128
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013129 /* 830 needs to leave pipe A & dpll A up */
13130 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13131
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013132 /* 830 needs to leave pipe B & dpll B up */
13133 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13134
Keith Packard435793d2011-07-12 14:56:22 -070013135 /* Lenovo U160 cannot use SSC on LVDS */
13136 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013137
13138 /* Sony Vaio Y cannot use SSC on LVDS */
13139 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013140
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013141 /* Acer Aspire 5734Z must invert backlight brightness */
13142 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13143
13144 /* Acer/eMachines G725 */
13145 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13146
13147 /* Acer/eMachines e725 */
13148 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13149
13150 /* Acer/Packard Bell NCL20 */
13151 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13152
13153 /* Acer Aspire 4736Z */
13154 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013155
13156 /* Acer Aspire 5336 */
13157 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013158
13159 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13160 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013161
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013162 /* Acer C720 Chromebook (Core i3 4005U) */
13163 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13164
jens steinb2a96012014-10-28 20:25:53 +010013165 /* Apple Macbook 2,1 (Core 2 T7400) */
13166 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13167
Scot Doyled4967d82014-07-03 23:27:52 +000013168 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13169 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013170
13171 /* HP Chromebook 14 (Celeron 2955U) */
13172 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013173};
13174
13175static void intel_init_quirks(struct drm_device *dev)
13176{
13177 struct pci_dev *d = dev->pdev;
13178 int i;
13179
13180 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13181 struct intel_quirk *q = &intel_quirks[i];
13182
13183 if (d->device == q->device &&
13184 (d->subsystem_vendor == q->subsystem_vendor ||
13185 q->subsystem_vendor == PCI_ANY_ID) &&
13186 (d->subsystem_device == q->subsystem_device ||
13187 q->subsystem_device == PCI_ANY_ID))
13188 q->hook(dev);
13189 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013190 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13191 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13192 intel_dmi_quirks[i].hook(dev);
13193 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013194}
13195
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013196/* Disable the VGA plane that we never use */
13197static void i915_disable_vga(struct drm_device *dev)
13198{
13199 struct drm_i915_private *dev_priv = dev->dev_private;
13200 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013201 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013202
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013203 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013204 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013205 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013206 sr1 = inb(VGA_SR_DATA);
13207 outb(sr1 | 1<<5, VGA_SR_DATA);
13208 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13209 udelay(300);
13210
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013211 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013212 POSTING_READ(vga_reg);
13213}
13214
Daniel Vetterf8175862012-04-10 15:50:11 +020013215void intel_modeset_init_hw(struct drm_device *dev)
13216{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013217 intel_prepare_ddi(dev);
13218
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013219 if (IS_VALLEYVIEW(dev))
13220 vlv_update_cdclk(dev);
13221
Daniel Vetterf8175862012-04-10 15:50:11 +020013222 intel_init_clock_gating(dev);
13223
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013224 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013225}
13226
Jesse Barnes79e53942008-11-07 14:24:08 -080013227void intel_modeset_init(struct drm_device *dev)
13228{
Jesse Barnes652c3932009-08-17 13:31:43 -070013229 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013230 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013231 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013232 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013233
13234 drm_mode_config_init(dev);
13235
13236 dev->mode_config.min_width = 0;
13237 dev->mode_config.min_height = 0;
13238
Dave Airlie019d96c2011-09-29 16:20:42 +010013239 dev->mode_config.preferred_depth = 24;
13240 dev->mode_config.prefer_shadow = 1;
13241
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013242 dev->mode_config.allow_fb_modifiers = true;
13243
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013244 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013245
Jesse Barnesb690e962010-07-19 13:53:12 -070013246 intel_init_quirks(dev);
13247
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013248 intel_init_pm(dev);
13249
Ben Widawskye3c74752013-04-05 13:12:39 -070013250 if (INTEL_INFO(dev)->num_pipes == 0)
13251 return;
13252
Jesse Barnese70236a2009-09-21 10:42:27 -070013253 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013254 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013255
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013256 if (IS_GEN2(dev)) {
13257 dev->mode_config.max_width = 2048;
13258 dev->mode_config.max_height = 2048;
13259 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013260 dev->mode_config.max_width = 4096;
13261 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013262 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013263 dev->mode_config.max_width = 8192;
13264 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013265 }
Damien Lespiau068be562014-03-28 14:17:49 +000013266
Ville Syrjälädc41c152014-08-13 11:57:05 +030013267 if (IS_845G(dev) || IS_I865G(dev)) {
13268 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13269 dev->mode_config.cursor_height = 1023;
13270 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013271 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13272 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13273 } else {
13274 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13275 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13276 }
13277
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013278 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013279
Zhao Yakui28c97732009-10-09 11:39:41 +080013280 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013281 INTEL_INFO(dev)->num_pipes,
13282 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013283
Damien Lespiau055e3932014-08-18 13:49:10 +010013284 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013285 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013286 for_each_sprite(pipe, sprite) {
13287 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013288 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013289 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013290 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013291 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013292 }
13293
Jesse Barnesf42bb702013-12-16 16:34:23 -080013294 intel_init_dpio(dev);
13295
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013296 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013297
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013298 /* Just disable it once at startup */
13299 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013300 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013301
13302 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013303 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013304
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013305 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013306 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013307 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013308
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013309 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013310 if (!crtc->active)
13311 continue;
13312
Jesse Barnes46f297f2014-03-07 08:57:48 -080013313 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013314 * Note that reserving the BIOS fb up front prevents us
13315 * from stuffing other stolen allocations like the ring
13316 * on top. This prevents some ugliness at boot time, and
13317 * can even allow for smooth boot transitions if the BIOS
13318 * fb is large enough for the active pipe configuration.
13319 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013320 if (dev_priv->display.get_initial_plane_config) {
13321 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013322 &crtc->plane_config);
13323 /*
13324 * If the fb is shared between multiple heads, we'll
13325 * just get the first one.
13326 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013327 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013328 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013329 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013330}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013331
Daniel Vetter7fad7982012-07-04 17:51:47 +020013332static void intel_enable_pipe_a(struct drm_device *dev)
13333{
13334 struct intel_connector *connector;
13335 struct drm_connector *crt = NULL;
13336 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013337 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013338
13339 /* We can't just switch on the pipe A, we need to set things up with a
13340 * proper mode and output configuration. As a gross hack, enable pipe A
13341 * by enabling the load detect pipe once. */
13342 list_for_each_entry(connector,
13343 &dev->mode_config.connector_list,
13344 base.head) {
13345 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13346 crt = &connector->base;
13347 break;
13348 }
13349 }
13350
13351 if (!crt)
13352 return;
13353
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013354 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13355 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013356}
13357
Daniel Vetterfa555832012-10-10 23:14:00 +020013358static bool
13359intel_check_plane_mapping(struct intel_crtc *crtc)
13360{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013361 struct drm_device *dev = crtc->base.dev;
13362 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013363 u32 reg, val;
13364
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013365 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013366 return true;
13367
13368 reg = DSPCNTR(!crtc->plane);
13369 val = I915_READ(reg);
13370
13371 if ((val & DISPLAY_PLANE_ENABLE) &&
13372 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13373 return false;
13374
13375 return true;
13376}
13377
Daniel Vetter24929352012-07-02 20:28:59 +020013378static void intel_sanitize_crtc(struct intel_crtc *crtc)
13379{
13380 struct drm_device *dev = crtc->base.dev;
13381 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013382 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013383
Daniel Vetter24929352012-07-02 20:28:59 +020013384 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013385 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013386 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13387
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013388 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013389 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013390 if (crtc->active) {
13391 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013392 drm_crtc_vblank_on(&crtc->base);
13393 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013394
Daniel Vetter24929352012-07-02 20:28:59 +020013395 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013396 * disable the crtc (and hence change the state) if it is wrong. Note
13397 * that gen4+ has a fixed plane -> pipe mapping. */
13398 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013399 struct intel_connector *connector;
13400 bool plane;
13401
Daniel Vetter24929352012-07-02 20:28:59 +020013402 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13403 crtc->base.base.id);
13404
13405 /* Pipe has the wrong plane attached and the plane is active.
13406 * Temporarily change the plane mapping and disable everything
13407 * ... */
13408 plane = crtc->plane;
13409 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013410 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013411 dev_priv->display.crtc_disable(&crtc->base);
13412 crtc->plane = plane;
13413
13414 /* ... and break all links. */
13415 list_for_each_entry(connector, &dev->mode_config.connector_list,
13416 base.head) {
13417 if (connector->encoder->base.crtc != &crtc->base)
13418 continue;
13419
Egbert Eich7f1950f2014-04-25 10:56:22 +020013420 connector->base.dpms = DRM_MODE_DPMS_OFF;
13421 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013422 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013423 /* multiple connectors may have the same encoder:
13424 * handle them and break crtc link separately */
13425 list_for_each_entry(connector, &dev->mode_config.connector_list,
13426 base.head)
13427 if (connector->encoder->base.crtc == &crtc->base) {
13428 connector->encoder->base.crtc = NULL;
13429 connector->encoder->connectors_active = false;
13430 }
Daniel Vetter24929352012-07-02 20:28:59 +020013431
13432 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013433 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013434 crtc->base.enabled = false;
13435 }
Daniel Vetter24929352012-07-02 20:28:59 +020013436
Daniel Vetter7fad7982012-07-04 17:51:47 +020013437 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13438 crtc->pipe == PIPE_A && !crtc->active) {
13439 /* BIOS forgot to enable pipe A, this mostly happens after
13440 * resume. Force-enable the pipe to fix this, the update_dpms
13441 * call below we restore the pipe to the right state, but leave
13442 * the required bits on. */
13443 intel_enable_pipe_a(dev);
13444 }
13445
Daniel Vetter24929352012-07-02 20:28:59 +020013446 /* Adjust the state of the output pipe according to whether we
13447 * have active connectors/encoders. */
13448 intel_crtc_update_dpms(&crtc->base);
13449
Matt Roper83d65732015-02-25 13:12:16 -080013450 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013451 struct intel_encoder *encoder;
13452
13453 /* This can happen either due to bugs in the get_hw_state
13454 * functions or because the pipe is force-enabled due to the
13455 * pipe A quirk. */
13456 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13457 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013458 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013459 crtc->active ? "enabled" : "disabled");
13460
Matt Roper83d65732015-02-25 13:12:16 -080013461 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013462 crtc->base.enabled = crtc->active;
13463
13464 /* Because we only establish the connector -> encoder ->
13465 * crtc links if something is active, this means the
13466 * crtc is now deactivated. Break the links. connector
13467 * -> encoder links are only establish when things are
13468 * actually up, hence no need to break them. */
13469 WARN_ON(crtc->active);
13470
13471 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13472 WARN_ON(encoder->connectors_active);
13473 encoder->base.crtc = NULL;
13474 }
13475 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013476
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013477 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013478 /*
13479 * We start out with underrun reporting disabled to avoid races.
13480 * For correct bookkeeping mark this on active crtcs.
13481 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013482 * Also on gmch platforms we dont have any hardware bits to
13483 * disable the underrun reporting. Which means we need to start
13484 * out with underrun reporting disabled also on inactive pipes,
13485 * since otherwise we'll complain about the garbage we read when
13486 * e.g. coming up after runtime pm.
13487 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013488 * No protection against concurrent access is required - at
13489 * worst a fifo underrun happens which also sets this to false.
13490 */
13491 crtc->cpu_fifo_underrun_disabled = true;
13492 crtc->pch_fifo_underrun_disabled = true;
13493 }
Daniel Vetter24929352012-07-02 20:28:59 +020013494}
13495
13496static void intel_sanitize_encoder(struct intel_encoder *encoder)
13497{
13498 struct intel_connector *connector;
13499 struct drm_device *dev = encoder->base.dev;
13500
13501 /* We need to check both for a crtc link (meaning that the
13502 * encoder is active and trying to read from a pipe) and the
13503 * pipe itself being active. */
13504 bool has_active_crtc = encoder->base.crtc &&
13505 to_intel_crtc(encoder->base.crtc)->active;
13506
13507 if (encoder->connectors_active && !has_active_crtc) {
13508 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13509 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013510 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013511
13512 /* Connector is active, but has no active pipe. This is
13513 * fallout from our resume register restoring. Disable
13514 * the encoder manually again. */
13515 if (encoder->base.crtc) {
13516 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13517 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013518 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013519 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013520 if (encoder->post_disable)
13521 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013522 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013523 encoder->base.crtc = NULL;
13524 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013525
13526 /* Inconsistent output/port/pipe state happens presumably due to
13527 * a bug in one of the get_hw_state functions. Or someplace else
13528 * in our code, like the register restore mess on resume. Clamp
13529 * things to off as a safer default. */
13530 list_for_each_entry(connector,
13531 &dev->mode_config.connector_list,
13532 base.head) {
13533 if (connector->encoder != encoder)
13534 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013535 connector->base.dpms = DRM_MODE_DPMS_OFF;
13536 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013537 }
13538 }
13539 /* Enabled encoders without active connectors will be fixed in
13540 * the crtc fixup. */
13541}
13542
Imre Deak04098752014-02-18 00:02:16 +020013543void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013544{
13545 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013546 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013547
Imre Deak04098752014-02-18 00:02:16 +020013548 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13549 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13550 i915_disable_vga(dev);
13551 }
13552}
13553
13554void i915_redisable_vga(struct drm_device *dev)
13555{
13556 struct drm_i915_private *dev_priv = dev->dev_private;
13557
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013558 /* This function can be called both from intel_modeset_setup_hw_state or
13559 * at a very early point in our resume sequence, where the power well
13560 * structures are not yet restored. Since this function is at a very
13561 * paranoid "someone might have enabled VGA while we were not looking"
13562 * level, just check if the power well is enabled instead of trying to
13563 * follow the "don't touch the power well if we don't need it" policy
13564 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013565 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013566 return;
13567
Imre Deak04098752014-02-18 00:02:16 +020013568 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013569}
13570
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013571static bool primary_get_hw_state(struct intel_crtc *crtc)
13572{
13573 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13574
13575 if (!crtc->active)
13576 return false;
13577
13578 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13579}
13580
Daniel Vetter30e984d2013-06-05 13:34:17 +020013581static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013582{
13583 struct drm_i915_private *dev_priv = dev->dev_private;
13584 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013585 struct intel_crtc *crtc;
13586 struct intel_encoder *encoder;
13587 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013588 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013589
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013590 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013591 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013592
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013593 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013594
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013595 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013596 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013597
Matt Roper83d65732015-02-25 13:12:16 -080013598 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013599 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013600 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013601
13602 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13603 crtc->base.base.id,
13604 crtc->active ? "enabled" : "disabled");
13605 }
13606
Daniel Vetter53589012013-06-05 13:34:16 +020013607 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13608 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13609
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013610 pll->on = pll->get_hw_state(dev_priv, pll,
13611 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013612 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013613 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013614 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013615 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013616 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013617 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013618 }
Daniel Vetter53589012013-06-05 13:34:16 +020013619 }
Daniel Vetter53589012013-06-05 13:34:16 +020013620
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013621 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013622 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013623
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013624 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013625 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013626 }
13627
Damien Lespiaub2784e12014-08-05 11:29:37 +010013628 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013629 pipe = 0;
13630
13631 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013632 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13633 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013634 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013635 } else {
13636 encoder->base.crtc = NULL;
13637 }
13638
13639 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013640 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013641 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013642 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013643 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013644 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013645 }
13646
13647 list_for_each_entry(connector, &dev->mode_config.connector_list,
13648 base.head) {
13649 if (connector->get_hw_state(connector)) {
13650 connector->base.dpms = DRM_MODE_DPMS_ON;
13651 connector->encoder->connectors_active = true;
13652 connector->base.encoder = &connector->encoder->base;
13653 } else {
13654 connector->base.dpms = DRM_MODE_DPMS_OFF;
13655 connector->base.encoder = NULL;
13656 }
13657 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13658 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013659 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013660 connector->base.encoder ? "enabled" : "disabled");
13661 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013662}
13663
13664/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13665 * and i915 state tracking structures. */
13666void intel_modeset_setup_hw_state(struct drm_device *dev,
13667 bool force_restore)
13668{
13669 struct drm_i915_private *dev_priv = dev->dev_private;
13670 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013671 struct intel_crtc *crtc;
13672 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013673 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013674
13675 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013676
Jesse Barnesbabea612013-06-26 18:57:38 +030013677 /*
13678 * Now that we have the config, copy it to each CRTC struct
13679 * Note that this could go away if we move to using crtc_config
13680 * checking everywhere.
13681 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013682 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013683 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013684 intel_mode_from_pipe_config(&crtc->base.mode,
13685 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013686 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13687 crtc->base.base.id);
13688 drm_mode_debug_printmodeline(&crtc->base.mode);
13689 }
13690 }
13691
Daniel Vetter24929352012-07-02 20:28:59 +020013692 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013693 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013694 intel_sanitize_encoder(encoder);
13695 }
13696
Damien Lespiau055e3932014-08-18 13:49:10 +010013697 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013698 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13699 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013700 intel_dump_pipe_config(crtc, crtc->config,
13701 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013702 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013703
Daniel Vetter35c95372013-07-17 06:55:04 +020013704 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13705 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13706
13707 if (!pll->on || pll->active)
13708 continue;
13709
13710 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13711
13712 pll->disable(dev_priv, pll);
13713 pll->on = false;
13714 }
13715
Pradeep Bhat30789992014-11-04 17:06:45 +000013716 if (IS_GEN9(dev))
13717 skl_wm_get_hw_state(dev);
13718 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013719 ilk_wm_get_hw_state(dev);
13720
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013721 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013722 i915_redisable_vga(dev);
13723
Daniel Vetterf30da182013-04-11 20:22:50 +020013724 /*
13725 * We need to use raw interfaces for restoring state to avoid
13726 * checking (bogus) intermediate states.
13727 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013728 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013729 struct drm_crtc *crtc =
13730 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013731
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013732 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13733 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013734 }
13735 } else {
13736 intel_modeset_update_staged_output_state(dev);
13737 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013738
13739 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013740}
13741
13742void intel_modeset_gem_init(struct drm_device *dev)
13743{
Jesse Barnes92122782014-10-09 12:57:42 -070013744 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013745 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013746 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013747
Imre Deakae484342014-03-31 15:10:44 +030013748 mutex_lock(&dev->struct_mutex);
13749 intel_init_gt_powersave(dev);
13750 mutex_unlock(&dev->struct_mutex);
13751
Jesse Barnes92122782014-10-09 12:57:42 -070013752 /*
13753 * There may be no VBT; and if the BIOS enabled SSC we can
13754 * just keep using it to avoid unnecessary flicker. Whereas if the
13755 * BIOS isn't using it, don't assume it will work even if the VBT
13756 * indicates as much.
13757 */
13758 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13759 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13760 DREF_SSC1_ENABLE);
13761
Chris Wilson1833b132012-05-09 11:56:28 +010013762 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013763
13764 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013765
13766 /*
13767 * Make sure any fbs we allocated at startup are properly
13768 * pinned & fenced. When we do the allocation it's too early
13769 * for this.
13770 */
13771 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013772 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013773 obj = intel_fb_obj(c->primary->fb);
13774 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013775 continue;
13776
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013777 if (intel_pin_and_fence_fb_obj(c->primary,
13778 c->primary->fb,
13779 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013780 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13781 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013782 drm_framebuffer_unreference(c->primary->fb);
13783 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013784 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013785 }
13786 }
13787 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013788
13789 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013790}
13791
Imre Deak4932e2c2014-02-11 17:12:48 +020013792void intel_connector_unregister(struct intel_connector *intel_connector)
13793{
13794 struct drm_connector *connector = &intel_connector->base;
13795
13796 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013797 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013798}
13799
Jesse Barnes79e53942008-11-07 14:24:08 -080013800void intel_modeset_cleanup(struct drm_device *dev)
13801{
Jesse Barnes652c3932009-08-17 13:31:43 -070013802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013803 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013804
Imre Deak2eb52522014-11-19 15:30:05 +020013805 intel_disable_gt_powersave(dev);
13806
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013807 intel_backlight_unregister(dev);
13808
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013809 /*
13810 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013811 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013812 * experience fancy races otherwise.
13813 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013814 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013815
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013816 /*
13817 * Due to the hpd irq storm handling the hotplug work can re-arm the
13818 * poll handlers. Hence disable polling after hpd handling is shut down.
13819 */
Keith Packardf87ea762010-10-03 19:36:26 -070013820 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013821
Jesse Barnes652c3932009-08-17 13:31:43 -070013822 mutex_lock(&dev->struct_mutex);
13823
Jesse Barnes723bfd72010-10-07 16:01:13 -070013824 intel_unregister_dsm_handler();
13825
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013826 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013827
Daniel Vetter930ebb42012-06-29 23:32:16 +020013828 ironlake_teardown_rc6(dev);
13829
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013830 mutex_unlock(&dev->struct_mutex);
13831
Chris Wilson1630fe72011-07-08 12:22:42 +010013832 /* flush any delayed tasks or pending work */
13833 flush_scheduled_work();
13834
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013835 /* destroy the backlight and sysfs files before encoders/connectors */
13836 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013837 struct intel_connector *intel_connector;
13838
13839 intel_connector = to_intel_connector(connector);
13840 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013841 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013842
Jesse Barnes79e53942008-11-07 14:24:08 -080013843 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013844
13845 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013846
13847 mutex_lock(&dev->struct_mutex);
13848 intel_cleanup_gt_powersave(dev);
13849 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013850}
13851
Dave Airlie28d52042009-09-21 14:33:58 +100013852/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013853 * Return which encoder is currently attached for connector.
13854 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013855struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013856{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013857 return &intel_attached_encoder(connector)->base;
13858}
Jesse Barnes79e53942008-11-07 14:24:08 -080013859
Chris Wilsondf0e9242010-09-09 16:20:55 +010013860void intel_connector_attach_encoder(struct intel_connector *connector,
13861 struct intel_encoder *encoder)
13862{
13863 connector->encoder = encoder;
13864 drm_mode_connector_attach_encoder(&connector->base,
13865 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013866}
Dave Airlie28d52042009-09-21 14:33:58 +100013867
13868/*
13869 * set vga decode state - true == enable VGA decode
13870 */
13871int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13872{
13873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013874 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013875 u16 gmch_ctrl;
13876
Chris Wilson75fa0412014-02-07 18:37:02 -020013877 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13878 DRM_ERROR("failed to read control word\n");
13879 return -EIO;
13880 }
13881
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013882 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13883 return 0;
13884
Dave Airlie28d52042009-09-21 14:33:58 +100013885 if (state)
13886 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13887 else
13888 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013889
13890 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13891 DRM_ERROR("failed to write control word\n");
13892 return -EIO;
13893 }
13894
Dave Airlie28d52042009-09-21 14:33:58 +100013895 return 0;
13896}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013897
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013898struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013899
13900 u32 power_well_driver;
13901
Chris Wilson63b66e52013-08-08 15:12:06 +020013902 int num_transcoders;
13903
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013904 struct intel_cursor_error_state {
13905 u32 control;
13906 u32 position;
13907 u32 base;
13908 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013909 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013910
13911 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013912 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013913 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013914 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013915 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013916
13917 struct intel_plane_error_state {
13918 u32 control;
13919 u32 stride;
13920 u32 size;
13921 u32 pos;
13922 u32 addr;
13923 u32 surface;
13924 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013925 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013926
13927 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013928 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013929 enum transcoder cpu_transcoder;
13930
13931 u32 conf;
13932
13933 u32 htotal;
13934 u32 hblank;
13935 u32 hsync;
13936 u32 vtotal;
13937 u32 vblank;
13938 u32 vsync;
13939 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013940};
13941
13942struct intel_display_error_state *
13943intel_display_capture_error_state(struct drm_device *dev)
13944{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013945 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013946 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013947 int transcoders[] = {
13948 TRANSCODER_A,
13949 TRANSCODER_B,
13950 TRANSCODER_C,
13951 TRANSCODER_EDP,
13952 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013953 int i;
13954
Chris Wilson63b66e52013-08-08 15:12:06 +020013955 if (INTEL_INFO(dev)->num_pipes == 0)
13956 return NULL;
13957
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013958 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013959 if (error == NULL)
13960 return NULL;
13961
Imre Deak190be112013-11-25 17:15:31 +020013962 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013963 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13964
Damien Lespiau055e3932014-08-18 13:49:10 +010013965 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013966 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013967 __intel_display_power_is_enabled(dev_priv,
13968 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013969 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013970 continue;
13971
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013972 error->cursor[i].control = I915_READ(CURCNTR(i));
13973 error->cursor[i].position = I915_READ(CURPOS(i));
13974 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013975
13976 error->plane[i].control = I915_READ(DSPCNTR(i));
13977 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013978 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013979 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013980 error->plane[i].pos = I915_READ(DSPPOS(i));
13981 }
Paulo Zanonica291362013-03-06 20:03:14 -030013982 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13983 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013984 if (INTEL_INFO(dev)->gen >= 4) {
13985 error->plane[i].surface = I915_READ(DSPSURF(i));
13986 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13987 }
13988
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013989 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013990
Sonika Jindal3abfce72014-07-21 15:23:43 +053013991 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013992 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013993 }
13994
13995 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13996 if (HAS_DDI(dev_priv->dev))
13997 error->num_transcoders++; /* Account for eDP. */
13998
13999 for (i = 0; i < error->num_transcoders; i++) {
14000 enum transcoder cpu_transcoder = transcoders[i];
14001
Imre Deakddf9c532013-11-27 22:02:02 +020014002 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014003 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014004 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014005 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014006 continue;
14007
Chris Wilson63b66e52013-08-08 15:12:06 +020014008 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14009
14010 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14011 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14012 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14013 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14014 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14015 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14016 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014017 }
14018
14019 return error;
14020}
14021
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014022#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14023
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014024void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014025intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014026 struct drm_device *dev,
14027 struct intel_display_error_state *error)
14028{
Damien Lespiau055e3932014-08-18 13:49:10 +010014029 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014030 int i;
14031
Chris Wilson63b66e52013-08-08 15:12:06 +020014032 if (!error)
14033 return;
14034
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014035 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014036 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014037 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014038 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014039 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014040 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014041 err_printf(m, " Power: %s\n",
14042 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014043 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014044 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014045
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014046 err_printf(m, "Plane [%d]:\n", i);
14047 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14048 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014049 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014050 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14051 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014052 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014053 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014054 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014055 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014056 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14057 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014058 }
14059
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014060 err_printf(m, "Cursor [%d]:\n", i);
14061 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14062 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14063 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014064 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014065
14066 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014067 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014068 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014069 err_printf(m, " Power: %s\n",
14070 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014071 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14072 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14073 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14074 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14075 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14076 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14077 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14078 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014079}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014080
14081void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14082{
14083 struct intel_crtc *crtc;
14084
14085 for_each_intel_crtc(dev, crtc) {
14086 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014087
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014088 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014089
14090 work = crtc->unpin_work;
14091
14092 if (work && work->event &&
14093 work->event->base.file_priv == file) {
14094 kfree(work->event);
14095 work->event = NULL;
14096 }
14097
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014098 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014099 }
14100}