Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 12 | #include "MCTargetDesc/ARMMCExpr.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 7801136 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrDesc.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCTargetAsmParser.h" |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 25 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/Support/SourceMgr.h" |
Evan Cheng | 3e74d6f | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 27 | #include "llvm/Support/TargetRegistry.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 28 | #include "llvm/Support/raw_ostream.h" |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/BitVector.h" |
Benjamin Kramer | 75ca4b9 | 2011-07-08 21:06:23 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/OwningPtr.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/Twine.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 36 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 39 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 40 | |
| 41 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 42 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 43 | class ARMAsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 44 | MCSubtargetInfo &STI; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | MCAsmParser &Parser; |
| 46 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 47 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 49 | |
| 50 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 51 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 52 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 53 | int tryParseRegister(); |
| 54 | bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 55 | int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 56 | bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 57 | bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 58 | bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
| 59 | bool parsePrefix(ARMMCExpr::VariantKind &RefKind); |
| 60 | const MCExpr *applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 61 | MCSymbolRefExpr::VariantKind Variant); |
| 62 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 63 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 64 | bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType, |
| 65 | unsigned &ShiftAmount); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 66 | bool parseDirectiveWord(unsigned Size, SMLoc L); |
| 67 | bool parseDirectiveThumb(SMLoc L); |
| 68 | bool parseDirectiveThumbFunc(SMLoc L); |
| 69 | bool parseDirectiveCode(SMLoc L); |
| 70 | bool parseDirectiveSyntax(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 71 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 72 | StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 73 | bool &CarrySetting, unsigned &ProcessorIMod, |
| 74 | StringRef &ITMask); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 75 | void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 76 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 77 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 78 | bool isThumb() const { |
| 79 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 80 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 81 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 82 | bool isThumbOne() const { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 83 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 84 | } |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 85 | bool isThumbTwo() const { |
| 86 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2); |
| 87 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 88 | bool hasV6Ops() const { |
| 89 | return STI.getFeatureBits() & ARM::HasV6Ops; |
| 90 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 91 | void SwitchMode() { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 92 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); |
| 93 | setAvailableFeatures(FB); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 94 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 95 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 96 | /// @name Auto-generated Match Functions |
| 97 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 98 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 99 | #define GET_ASSEMBLER_HEADER |
| 100 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 101 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 102 | /// } |
| 103 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 104 | OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 105 | OperandMatchResultTy parseCoprocNumOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 106 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 107 | OperandMatchResultTy parseCoprocRegOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 108 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 109 | OperandMatchResultTy parseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 110 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 111 | OperandMatchResultTy parseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 112 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 113 | OperandMatchResultTy parseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 114 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 115 | OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, |
| 116 | StringRef Op, int Low, int High); |
| 117 | OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 118 | return parsePKHImm(O, "lsl", 0, 31); |
| 119 | } |
| 120 | OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 121 | return parsePKHImm(O, "asr", 1, 32); |
| 122 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 123 | OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 124 | OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 125 | OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 126 | OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 127 | OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 128 | OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 129 | |
| 130 | // Asm Match Converter Methods |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 131 | bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 132 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 133 | bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 134 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 135 | bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 136 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 137 | bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 138 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 139 | bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 140 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 141 | bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 142 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 143 | bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 144 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 145 | bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 146 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 147 | bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 148 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 149 | bool cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 150 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 151 | bool cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 152 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 153 | bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 154 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 155 | bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 156 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 157 | |
| 158 | bool validateInstruction(MCInst &Inst, |
| 159 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 160 | void processInstruction(MCInst &Inst, |
| 161 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 162 | bool shouldOmitCCOutOperand(StringRef Mnemonic, |
| 163 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 164 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 165 | public: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 166 | enum ARMMatchResultTy { |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 167 | Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY, |
| 168 | Match_RequiresV6, |
| 169 | Match_RequiresThumb2 |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 170 | }; |
| 171 | |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 172 | ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser) |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 173 | : MCTargetAsmParser(), STI(_STI), Parser(_Parser) { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 174 | MCAsmParserExtension::Initialize(_Parser); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 175 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 176 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 177 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 179 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 180 | // Implementation of the MCTargetAsmParser interface: |
| 181 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
| 182 | bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 183 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 184 | bool ParseDirective(AsmToken DirectiveID); |
| 185 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 186 | unsigned checkTargetMatchPredicate(MCInst &Inst); |
| 187 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 188 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
| 189 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 190 | MCStreamer &Out); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 191 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 192 | } // end anonymous namespace |
| 193 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 194 | namespace { |
| 195 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 196 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 197 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 198 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 199 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 200 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 201 | CCOut, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 202 | ITCondMask, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 203 | CoprocNum, |
| 204 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 205 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 206 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 207 | Memory, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 208 | PostIndexRegister, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 209 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 210 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 211 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 212 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 213 | DPRRegisterList, |
| 214 | SPRRegisterList, |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 215 | ShiftedRegister, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 216 | ShiftedImmediate, |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 217 | ShifterImmediate, |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 218 | RotateImmediate, |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 219 | BitfieldDescriptor, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 220 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 221 | } Kind; |
| 222 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 223 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 224 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 225 | |
| 226 | union { |
| 227 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 228 | ARMCC::CondCodes Val; |
| 229 | } CC; |
| 230 | |
| 231 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 232 | unsigned Val; |
| 233 | } Cop; |
| 234 | |
| 235 | struct { |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 236 | unsigned Mask:4; |
| 237 | } ITMask; |
| 238 | |
| 239 | struct { |
| 240 | ARM_MB::MemBOpt Val; |
| 241 | } MBOpt; |
| 242 | |
| 243 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 244 | ARM_PROC::IFlags Val; |
| 245 | } IFlags; |
| 246 | |
| 247 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 248 | unsigned Val; |
| 249 | } MMask; |
| 250 | |
| 251 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 252 | const char *Data; |
| 253 | unsigned Length; |
| 254 | } Tok; |
| 255 | |
| 256 | struct { |
| 257 | unsigned RegNum; |
| 258 | } Reg; |
| 259 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 260 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 261 | const MCExpr *Val; |
| 262 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 263 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 264 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 265 | struct { |
| 266 | unsigned BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 267 | // Offset is in OffsetReg or OffsetImm. If both are zero, no offset |
| 268 | // was specified. |
| 269 | const MCConstantExpr *OffsetImm; // Offset immediate value |
| 270 | unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL |
| 271 | ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 272 | unsigned ShiftImm; // shift for OffsetReg. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 273 | unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit) |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 274 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 275 | |
| 276 | struct { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 277 | unsigned RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 278 | bool isAdd; |
| 279 | ARM_AM::ShiftOpc ShiftTy; |
| 280 | unsigned ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 281 | } PostIdxReg; |
| 282 | |
| 283 | struct { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 284 | bool isASR; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 285 | unsigned Imm; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 286 | } ShifterImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 287 | struct { |
| 288 | ARM_AM::ShiftOpc ShiftTy; |
| 289 | unsigned SrcReg; |
| 290 | unsigned ShiftReg; |
| 291 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 292 | } RegShiftedReg; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 293 | struct { |
| 294 | ARM_AM::ShiftOpc ShiftTy; |
| 295 | unsigned SrcReg; |
| 296 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 297 | } RegShiftedImm; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 298 | struct { |
| 299 | unsigned Imm; |
| 300 | } RotImm; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 301 | struct { |
| 302 | unsigned LSB; |
| 303 | unsigned Width; |
| 304 | } Bitfield; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 305 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 306 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 307 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 308 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 309 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 310 | Kind = o.Kind; |
| 311 | StartLoc = o.StartLoc; |
| 312 | EndLoc = o.EndLoc; |
| 313 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 314 | case CondCode: |
| 315 | CC = o.CC; |
| 316 | break; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 317 | case ITCondMask: |
| 318 | ITMask = o.ITMask; |
| 319 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 320 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 321 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 322 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 323 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 324 | case Register: |
| 325 | Reg = o.Reg; |
| 326 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 327 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 328 | case DPRRegisterList: |
| 329 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 330 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 331 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 332 | case CoprocNum: |
| 333 | case CoprocReg: |
| 334 | Cop = o.Cop; |
| 335 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 336 | case Immediate: |
| 337 | Imm = o.Imm; |
| 338 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 339 | case MemBarrierOpt: |
| 340 | MBOpt = o.MBOpt; |
| 341 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 342 | case Memory: |
| 343 | Mem = o.Mem; |
| 344 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 345 | case PostIndexRegister: |
| 346 | PostIdxReg = o.PostIdxReg; |
| 347 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 348 | case MSRMask: |
| 349 | MMask = o.MMask; |
| 350 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 351 | case ProcIFlags: |
| 352 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 353 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 354 | case ShifterImmediate: |
| 355 | ShifterImm = o.ShifterImm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 356 | break; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 357 | case ShiftedRegister: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 358 | RegShiftedReg = o.RegShiftedReg; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 359 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 360 | case ShiftedImmediate: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 361 | RegShiftedImm = o.RegShiftedImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 362 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 363 | case RotateImmediate: |
| 364 | RotImm = o.RotImm; |
| 365 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 366 | case BitfieldDescriptor: |
| 367 | Bitfield = o.Bitfield; |
| 368 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 369 | } |
| 370 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 371 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 372 | /// getStartLoc - Get the location of the first token of this operand. |
| 373 | SMLoc getStartLoc() const { return StartLoc; } |
| 374 | /// getEndLoc - Get the location of the last token of this operand. |
| 375 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 376 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 377 | ARMCC::CondCodes getCondCode() const { |
| 378 | assert(Kind == CondCode && "Invalid access!"); |
| 379 | return CC.Val; |
| 380 | } |
| 381 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 382 | unsigned getCoproc() const { |
| 383 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 384 | return Cop.Val; |
| 385 | } |
| 386 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 387 | StringRef getToken() const { |
| 388 | assert(Kind == Token && "Invalid access!"); |
| 389 | return StringRef(Tok.Data, Tok.Length); |
| 390 | } |
| 391 | |
| 392 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 393 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 394 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 395 | } |
| 396 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 397 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 398 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 399 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 400 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 401 | } |
| 402 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 403 | const MCExpr *getImm() const { |
| 404 | assert(Kind == Immediate && "Invalid access!"); |
| 405 | return Imm.Val; |
| 406 | } |
| 407 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 408 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 409 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 410 | return MBOpt.Val; |
| 411 | } |
| 412 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 413 | ARM_PROC::IFlags getProcIFlags() const { |
| 414 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 415 | return IFlags.Val; |
| 416 | } |
| 417 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 418 | unsigned getMSRMask() const { |
| 419 | assert(Kind == MSRMask && "Invalid access!"); |
| 420 | return MMask.Val; |
| 421 | } |
| 422 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 423 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 424 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 425 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 426 | bool isCCOut() const { return Kind == CCOut; } |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 427 | bool isITMask() const { return Kind == ITCondMask; } |
| 428 | bool isITCondCode() const { return Kind == CondCode; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 429 | bool isImm() const { return Kind == Immediate; } |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 430 | bool isImm0_1020s4() const { |
| 431 | if (Kind != Immediate) |
| 432 | return false; |
| 433 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 434 | if (!CE) return false; |
| 435 | int64_t Value = CE->getValue(); |
| 436 | return ((Value & 3) == 0) && Value >= 0 && Value <= 1020; |
| 437 | } |
| 438 | bool isImm0_508s4() const { |
| 439 | if (Kind != Immediate) |
| 440 | return false; |
| 441 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 442 | if (!CE) return false; |
| 443 | int64_t Value = CE->getValue(); |
| 444 | return ((Value & 3) == 0) && Value >= 0 && Value <= 508; |
| 445 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 446 | bool isImm0_255() const { |
| 447 | if (Kind != Immediate) |
| 448 | return false; |
| 449 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 450 | if (!CE) return false; |
| 451 | int64_t Value = CE->getValue(); |
| 452 | return Value >= 0 && Value < 256; |
| 453 | } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 454 | bool isImm0_7() const { |
| 455 | if (Kind != Immediate) |
| 456 | return false; |
| 457 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 458 | if (!CE) return false; |
| 459 | int64_t Value = CE->getValue(); |
| 460 | return Value >= 0 && Value < 8; |
| 461 | } |
| 462 | bool isImm0_15() const { |
| 463 | if (Kind != Immediate) |
| 464 | return false; |
| 465 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 466 | if (!CE) return false; |
| 467 | int64_t Value = CE->getValue(); |
| 468 | return Value >= 0 && Value < 16; |
| 469 | } |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 470 | bool isImm0_31() const { |
| 471 | if (Kind != Immediate) |
| 472 | return false; |
| 473 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 474 | if (!CE) return false; |
| 475 | int64_t Value = CE->getValue(); |
| 476 | return Value >= 0 && Value < 32; |
| 477 | } |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 478 | bool isImm1_16() const { |
| 479 | if (Kind != Immediate) |
| 480 | return false; |
| 481 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 482 | if (!CE) return false; |
| 483 | int64_t Value = CE->getValue(); |
| 484 | return Value > 0 && Value < 17; |
| 485 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 486 | bool isImm1_32() const { |
| 487 | if (Kind != Immediate) |
| 488 | return false; |
| 489 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 490 | if (!CE) return false; |
| 491 | int64_t Value = CE->getValue(); |
| 492 | return Value > 0 && Value < 33; |
| 493 | } |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 494 | bool isImm0_65535() const { |
| 495 | if (Kind != Immediate) |
| 496 | return false; |
| 497 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 498 | if (!CE) return false; |
| 499 | int64_t Value = CE->getValue(); |
| 500 | return Value >= 0 && Value < 65536; |
| 501 | } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 502 | bool isImm0_65535Expr() const { |
| 503 | if (Kind != Immediate) |
| 504 | return false; |
| 505 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 506 | // If it's not a constant expression, it'll generate a fixup and be |
| 507 | // handled later. |
| 508 | if (!CE) return true; |
| 509 | int64_t Value = CE->getValue(); |
| 510 | return Value >= 0 && Value < 65536; |
| 511 | } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 512 | bool isImm24bit() const { |
| 513 | if (Kind != Immediate) |
| 514 | return false; |
| 515 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 516 | if (!CE) return false; |
| 517 | int64_t Value = CE->getValue(); |
| 518 | return Value >= 0 && Value <= 0xffffff; |
| 519 | } |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 520 | bool isImmThumbSR() const { |
| 521 | if (Kind != Immediate) |
| 522 | return false; |
| 523 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 524 | if (!CE) return false; |
| 525 | int64_t Value = CE->getValue(); |
| 526 | return Value > 0 && Value < 33; |
| 527 | } |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 528 | bool isPKHLSLImm() const { |
| 529 | if (Kind != Immediate) |
| 530 | return false; |
| 531 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 532 | if (!CE) return false; |
| 533 | int64_t Value = CE->getValue(); |
| 534 | return Value >= 0 && Value < 32; |
| 535 | } |
| 536 | bool isPKHASRImm() const { |
| 537 | if (Kind != Immediate) |
| 538 | return false; |
| 539 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 540 | if (!CE) return false; |
| 541 | int64_t Value = CE->getValue(); |
| 542 | return Value > 0 && Value <= 32; |
| 543 | } |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 544 | bool isARMSOImm() const { |
| 545 | if (Kind != Immediate) |
| 546 | return false; |
| 547 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 548 | if (!CE) return false; |
| 549 | int64_t Value = CE->getValue(); |
| 550 | return ARM_AM::getSOImmVal(Value) != -1; |
| 551 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 552 | bool isT2SOImm() const { |
| 553 | if (Kind != Immediate) |
| 554 | return false; |
| 555 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 556 | if (!CE) return false; |
| 557 | int64_t Value = CE->getValue(); |
| 558 | return ARM_AM::getT2SOImmVal(Value) != -1; |
| 559 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 560 | bool isSetEndImm() const { |
| 561 | if (Kind != Immediate) |
| 562 | return false; |
| 563 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 564 | if (!CE) return false; |
| 565 | int64_t Value = CE->getValue(); |
| 566 | return Value == 1 || Value == 0; |
| 567 | } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 568 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 569 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 570 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 571 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 572 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 573 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 574 | bool isMemory() const { return Kind == Memory; } |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 575 | bool isShifterImm() const { return Kind == ShifterImmediate; } |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 576 | bool isRegShiftedReg() const { return Kind == ShiftedRegister; } |
| 577 | bool isRegShiftedImm() const { return Kind == ShiftedImmediate; } |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 578 | bool isRotImm() const { return Kind == RotateImmediate; } |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 579 | bool isBitfield() const { return Kind == BitfieldDescriptor; } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 580 | bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; } |
| 581 | bool isPostIdxReg() const { |
| 582 | return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 583 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 584 | bool isMemNoOffset() const { |
| 585 | if (Kind != Memory) |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 586 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 587 | // No offset of any kind. |
| 588 | return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 589 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 590 | bool isAddrMode2() const { |
| 591 | if (Kind != Memory) |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 592 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 593 | // Check for register offset. |
| 594 | if (Mem.OffsetRegNum) return true; |
| 595 | // Immediate offset in range [-4095, 4095]. |
| 596 | if (!Mem.OffsetImm) return true; |
| 597 | int64_t Val = Mem.OffsetImm->getValue(); |
| 598 | return Val > -4096 && Val < 4096; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 599 | } |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 600 | bool isAM2OffsetImm() const { |
| 601 | if (Kind != Immediate) |
| 602 | return false; |
| 603 | // Immediate offset in range [-4095, 4095]. |
| 604 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 605 | if (!CE) return false; |
| 606 | int64_t Val = CE->getValue(); |
| 607 | return Val > -4096 && Val < 4096; |
| 608 | } |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 609 | bool isAddrMode3() const { |
| 610 | if (Kind != Memory) |
| 611 | return false; |
| 612 | // No shifts are legal for AM3. |
| 613 | if (Mem.ShiftType != ARM_AM::no_shift) return false; |
| 614 | // Check for register offset. |
| 615 | if (Mem.OffsetRegNum) return true; |
| 616 | // Immediate offset in range [-255, 255]. |
| 617 | if (!Mem.OffsetImm) return true; |
| 618 | int64_t Val = Mem.OffsetImm->getValue(); |
| 619 | return Val > -256 && Val < 256; |
| 620 | } |
| 621 | bool isAM3Offset() const { |
| 622 | if (Kind != Immediate && Kind != PostIndexRegister) |
| 623 | return false; |
| 624 | if (Kind == PostIndexRegister) |
| 625 | return PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 626 | // Immediate offset in range [-255, 255]. |
| 627 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 628 | if (!CE) return false; |
| 629 | int64_t Val = CE->getValue(); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 630 | // Special case, #-0 is INT32_MIN. |
| 631 | return (Val > -256 && Val < 256) || Val == INT32_MIN; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 632 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 633 | bool isAddrMode5() const { |
| 634 | if (Kind != Memory) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 635 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 636 | // Check for register offset. |
| 637 | if (Mem.OffsetRegNum) return false; |
| 638 | // Immediate offset in range [-1020, 1020] and a multiple of 4. |
| 639 | if (!Mem.OffsetImm) return true; |
| 640 | int64_t Val = Mem.OffsetImm->getValue(); |
| 641 | return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 642 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 643 | bool isMemRegOffset() const { |
| 644 | if (Kind != Memory || !Mem.OffsetRegNum) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 645 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 646 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 647 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 648 | bool isMemThumbRR() const { |
| 649 | // Thumb reg+reg addressing is simple. Just two registers, a base and |
| 650 | // an offset. No shifts, negations or any other complicating factors. |
| 651 | if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative || |
| 652 | Mem.ShiftType != ARM_AM::no_shift) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 653 | return false; |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 654 | return isARMLowRegister(Mem.BaseRegNum) && |
| 655 | (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum)); |
| 656 | } |
| 657 | bool isMemThumbRIs4() const { |
| 658 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 659 | !isARMLowRegister(Mem.BaseRegNum)) |
| 660 | return false; |
| 661 | // Immediate offset, multiple of 4 in range [0, 124]. |
| 662 | if (!Mem.OffsetImm) return true; |
| 663 | int64_t Val = Mem.OffsetImm->getValue(); |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 664 | return Val >= 0 && Val <= 124 && (Val % 4) == 0; |
| 665 | } |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 666 | bool isMemThumbRIs2() const { |
| 667 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 668 | !isARMLowRegister(Mem.BaseRegNum)) |
| 669 | return false; |
| 670 | // Immediate offset, multiple of 4 in range [0, 62]. |
| 671 | if (!Mem.OffsetImm) return true; |
| 672 | int64_t Val = Mem.OffsetImm->getValue(); |
| 673 | return Val >= 0 && Val <= 62 && (Val % 2) == 0; |
| 674 | } |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 675 | bool isMemThumbRIs1() const { |
| 676 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 677 | !isARMLowRegister(Mem.BaseRegNum)) |
| 678 | return false; |
| 679 | // Immediate offset in range [0, 31]. |
| 680 | if (!Mem.OffsetImm) return true; |
| 681 | int64_t Val = Mem.OffsetImm->getValue(); |
| 682 | return Val >= 0 && Val <= 31; |
| 683 | } |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 684 | bool isMemThumbSPI() const { |
| 685 | if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP) |
| 686 | return false; |
| 687 | // Immediate offset, multiple of 4 in range [0, 1020]. |
| 688 | if (!Mem.OffsetImm) return true; |
| 689 | int64_t Val = Mem.OffsetImm->getValue(); |
| 690 | return Val >= 0 && Val <= 1020 && (Val % 4) == 0; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 691 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 692 | bool isMemImm8Offset() const { |
| 693 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 694 | return false; |
| 695 | // Immediate offset in range [-255, 255]. |
| 696 | if (!Mem.OffsetImm) return true; |
| 697 | int64_t Val = Mem.OffsetImm->getValue(); |
| 698 | return Val > -256 && Val < 256; |
| 699 | } |
| 700 | bool isMemImm12Offset() const { |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 701 | // If we have an immediate that's not a constant, treat it as a label |
| 702 | // reference needing a fixup. If it is a constant, it's something else |
| 703 | // and we reject it. |
| 704 | if (Kind == Immediate && !isa<MCConstantExpr>(getImm())) |
| 705 | return true; |
| 706 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 707 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 708 | return false; |
| 709 | // Immediate offset in range [-4095, 4095]. |
| 710 | if (!Mem.OffsetImm) return true; |
| 711 | int64_t Val = Mem.OffsetImm->getValue(); |
| 712 | return Val > -4096 && Val < 4096; |
| 713 | } |
| 714 | bool isPostIdxImm8() const { |
| 715 | if (Kind != Immediate) |
| 716 | return false; |
| 717 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 718 | if (!CE) return false; |
| 719 | int64_t Val = CE->getValue(); |
| 720 | return Val > -256 && Val < 256; |
| 721 | } |
| 722 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 723 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 724 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 725 | |
| 726 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 727 | // Add as immediates when possible. Null MCExpr = 0. |
| 728 | if (Expr == 0) |
| 729 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 730 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 731 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 732 | else |
| 733 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 734 | } |
| 735 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 736 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 737 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 738 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 739 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 740 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 741 | } |
| 742 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 743 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 744 | assert(N == 1 && "Invalid number of operands!"); |
| 745 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 746 | } |
| 747 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 748 | void addITMaskOperands(MCInst &Inst, unsigned N) const { |
| 749 | assert(N == 1 && "Invalid number of operands!"); |
| 750 | Inst.addOperand(MCOperand::CreateImm(ITMask.Mask)); |
| 751 | } |
| 752 | |
| 753 | void addITCondCodeOperands(MCInst &Inst, unsigned N) const { |
| 754 | assert(N == 1 && "Invalid number of operands!"); |
| 755 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
| 756 | } |
| 757 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 758 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 759 | assert(N == 1 && "Invalid number of operands!"); |
| 760 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 761 | } |
| 762 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 763 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 764 | assert(N == 1 && "Invalid number of operands!"); |
| 765 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 766 | } |
| 767 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 768 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 769 | assert(N == 1 && "Invalid number of operands!"); |
| 770 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 771 | } |
| 772 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 773 | void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 774 | assert(N == 3 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 775 | assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!"); |
| 776 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); |
| 777 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 778 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 779 | ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 780 | } |
| 781 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 782 | void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 783 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 784 | assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!"); |
| 785 | Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 786 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 787 | ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm))); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 791 | void addShifterImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 792 | assert(N == 1 && "Invalid number of operands!"); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 793 | Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | |
| 794 | ShifterImm.Imm)); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 795 | } |
| 796 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 797 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 798 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 799 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 800 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 801 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 802 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 805 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 806 | addRegListOperands(Inst, N); |
| 807 | } |
| 808 | |
| 809 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 810 | addRegListOperands(Inst, N); |
| 811 | } |
| 812 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 813 | void addRotImmOperands(MCInst &Inst, unsigned N) const { |
| 814 | assert(N == 1 && "Invalid number of operands!"); |
| 815 | // Encoded as val>>3. The printer handles display as 8, 16, 24. |
| 816 | Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); |
| 817 | } |
| 818 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 819 | void addBitfieldOperands(MCInst &Inst, unsigned N) const { |
| 820 | assert(N == 1 && "Invalid number of operands!"); |
| 821 | // Munge the lsb/width into a bitfield mask. |
| 822 | unsigned lsb = Bitfield.LSB; |
| 823 | unsigned width = Bitfield.Width; |
| 824 | // Make a 32-bit mask w/ the referenced bits clear and all other bits set. |
| 825 | uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> |
| 826 | (32 - (lsb + width))); |
| 827 | Inst.addOperand(MCOperand::CreateImm(Mask)); |
| 828 | } |
| 829 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 830 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 831 | assert(N == 1 && "Invalid number of operands!"); |
| 832 | addExpr(Inst, getImm()); |
| 833 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 834 | |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 835 | void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const { |
| 836 | assert(N == 1 && "Invalid number of operands!"); |
| 837 | // The immediate is scaled by four in the encoding and is stored |
| 838 | // in the MCInst as such. Lop off the low two bits here. |
| 839 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 840 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); |
| 841 | } |
| 842 | |
| 843 | void addImm0_508s4Operands(MCInst &Inst, unsigned N) const { |
| 844 | assert(N == 1 && "Invalid number of operands!"); |
| 845 | // The immediate is scaled by four in the encoding and is stored |
| 846 | // in the MCInst as such. Lop off the low two bits here. |
| 847 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 848 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4)); |
| 849 | } |
| 850 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 851 | void addImm0_255Operands(MCInst &Inst, unsigned N) const { |
| 852 | assert(N == 1 && "Invalid number of operands!"); |
| 853 | addExpr(Inst, getImm()); |
| 854 | } |
| 855 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 856 | void addImm0_7Operands(MCInst &Inst, unsigned N) const { |
| 857 | assert(N == 1 && "Invalid number of operands!"); |
| 858 | addExpr(Inst, getImm()); |
| 859 | } |
| 860 | |
| 861 | void addImm0_15Operands(MCInst &Inst, unsigned N) const { |
| 862 | assert(N == 1 && "Invalid number of operands!"); |
| 863 | addExpr(Inst, getImm()); |
| 864 | } |
| 865 | |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 866 | void addImm0_31Operands(MCInst &Inst, unsigned N) const { |
| 867 | assert(N == 1 && "Invalid number of operands!"); |
| 868 | addExpr(Inst, getImm()); |
| 869 | } |
| 870 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 871 | void addImm1_16Operands(MCInst &Inst, unsigned N) const { |
| 872 | assert(N == 1 && "Invalid number of operands!"); |
| 873 | // The constant encodes as the immediate-1, and we store in the instruction |
| 874 | // the bits as encoded, so subtract off one here. |
| 875 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 876 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 877 | } |
| 878 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 879 | void addImm1_32Operands(MCInst &Inst, unsigned N) const { |
| 880 | assert(N == 1 && "Invalid number of operands!"); |
| 881 | // The constant encodes as the immediate-1, and we store in the instruction |
| 882 | // the bits as encoded, so subtract off one here. |
| 883 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 884 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 885 | } |
| 886 | |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 887 | void addImm0_65535Operands(MCInst &Inst, unsigned N) const { |
| 888 | assert(N == 1 && "Invalid number of operands!"); |
| 889 | addExpr(Inst, getImm()); |
| 890 | } |
| 891 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 892 | void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const { |
| 893 | assert(N == 1 && "Invalid number of operands!"); |
| 894 | addExpr(Inst, getImm()); |
| 895 | } |
| 896 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 897 | void addImm24bitOperands(MCInst &Inst, unsigned N) const { |
| 898 | assert(N == 1 && "Invalid number of operands!"); |
| 899 | addExpr(Inst, getImm()); |
| 900 | } |
| 901 | |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 902 | void addImmThumbSROperands(MCInst &Inst, unsigned N) const { |
| 903 | assert(N == 1 && "Invalid number of operands!"); |
| 904 | // The constant encodes as the immediate, except for 32, which encodes as |
| 905 | // zero. |
| 906 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 907 | unsigned Imm = CE->getValue(); |
| 908 | Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm))); |
| 909 | } |
| 910 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 911 | void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const { |
| 912 | assert(N == 1 && "Invalid number of operands!"); |
| 913 | addExpr(Inst, getImm()); |
| 914 | } |
| 915 | |
| 916 | void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { |
| 917 | assert(N == 1 && "Invalid number of operands!"); |
| 918 | // An ASR value of 32 encodes as 0, so that's how we want to add it to |
| 919 | // the instruction as well. |
| 920 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 921 | int Val = CE->getValue(); |
| 922 | Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); |
| 923 | } |
| 924 | |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 925 | void addARMSOImmOperands(MCInst &Inst, unsigned N) const { |
| 926 | assert(N == 1 && "Invalid number of operands!"); |
| 927 | addExpr(Inst, getImm()); |
| 928 | } |
| 929 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 930 | void addT2SOImmOperands(MCInst &Inst, unsigned N) const { |
| 931 | assert(N == 1 && "Invalid number of operands!"); |
| 932 | addExpr(Inst, getImm()); |
| 933 | } |
| 934 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 935 | void addSetEndImmOperands(MCInst &Inst, unsigned N) const { |
| 936 | assert(N == 1 && "Invalid number of operands!"); |
| 937 | addExpr(Inst, getImm()); |
| 938 | } |
| 939 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 940 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 941 | assert(N == 1 && "Invalid number of operands!"); |
| 942 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 943 | } |
| 944 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 945 | void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const { |
| 946 | assert(N == 1 && "Invalid number of operands!"); |
| 947 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 948 | } |
| 949 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 950 | void addAddrMode2Operands(MCInst &Inst, unsigned N) const { |
| 951 | assert(N == 3 && "Invalid number of operands!"); |
| 952 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 953 | if (!Mem.OffsetRegNum) { |
| 954 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 955 | // Special case for #-0 |
| 956 | if (Val == INT32_MIN) Val = 0; |
| 957 | if (Val < 0) Val = -Val; |
| 958 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 959 | } else { |
| 960 | // For register offset, we encode the shift type and negation flag |
| 961 | // here. |
| 962 | Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | dd32ba3 | 2011-08-11 22:05:09 +0000 | [diff] [blame] | 963 | Mem.ShiftImm, Mem.ShiftType); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 964 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 965 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 966 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 967 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 968 | } |
| 969 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 970 | void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const { |
| 971 | assert(N == 2 && "Invalid number of operands!"); |
| 972 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 973 | assert(CE && "non-constant AM2OffsetImm operand!"); |
| 974 | int32_t Val = CE->getValue(); |
| 975 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 976 | // Special case for #-0 |
| 977 | if (Val == INT32_MIN) Val = 0; |
| 978 | if (Val < 0) Val = -Val; |
| 979 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 980 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 981 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 982 | } |
| 983 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 984 | void addAddrMode3Operands(MCInst &Inst, unsigned N) const { |
| 985 | assert(N == 3 && "Invalid number of operands!"); |
| 986 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 987 | if (!Mem.OffsetRegNum) { |
| 988 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 989 | // Special case for #-0 |
| 990 | if (Val == INT32_MIN) Val = 0; |
| 991 | if (Val < 0) Val = -Val; |
| 992 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
| 993 | } else { |
| 994 | // For register offset, we encode the shift type and negation flag |
| 995 | // here. |
| 996 | Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0); |
| 997 | } |
| 998 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 999 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1000 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1001 | } |
| 1002 | |
| 1003 | void addAM3OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1004 | assert(N == 2 && "Invalid number of operands!"); |
| 1005 | if (Kind == PostIndexRegister) { |
| 1006 | int32_t Val = |
| 1007 | ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0); |
| 1008 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1009 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 1010 | return; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 1011 | } |
| 1012 | |
| 1013 | // Constant offset. |
| 1014 | const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm()); |
| 1015 | int32_t Val = CE->getValue(); |
| 1016 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1017 | // Special case for #-0 |
| 1018 | if (Val == INT32_MIN) Val = 0; |
| 1019 | if (Val < 0) Val = -Val; |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 1020 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 1021 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1022 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1023 | } |
| 1024 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1025 | void addAddrMode5Operands(MCInst &Inst, unsigned N) const { |
| 1026 | assert(N == 2 && "Invalid number of operands!"); |
| 1027 | // The lower two bits are always zero and as such are not encoded. |
| 1028 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0; |
| 1029 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 1030 | // Special case for #-0 |
| 1031 | if (Val == INT32_MIN) Val = 0; |
| 1032 | if (Val < 0) Val = -Val; |
| 1033 | Val = ARM_AM::getAM5Opc(AddSub, Val); |
| 1034 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1035 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1036 | } |
| 1037 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1038 | void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1039 | assert(N == 2 && "Invalid number of operands!"); |
| 1040 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1041 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1042 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 1043 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1044 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1045 | void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const { |
| 1046 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 1047 | // If this is an immediate, it's a label reference. |
| 1048 | if (Kind == Immediate) { |
| 1049 | addExpr(Inst, getImm()); |
| 1050 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1051 | return; |
| 1052 | } |
| 1053 | |
| 1054 | // Otherwise, it's a normal memory reg+offset. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1055 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 1056 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1057 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1058 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1059 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1060 | void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1061 | assert(N == 3 && "Invalid number of operands!"); |
| 1062 | unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1063 | Mem.ShiftImm, Mem.ShiftType); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1064 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1065 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1066 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1067 | } |
| 1068 | |
| 1069 | void addMemThumbRROperands(MCInst &Inst, unsigned N) const { |
| 1070 | assert(N == 2 && "Invalid number of operands!"); |
| 1071 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1072 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1073 | } |
| 1074 | |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 1075 | void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const { |
| 1076 | assert(N == 2 && "Invalid number of operands!"); |
| 1077 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1078 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1079 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1080 | } |
| 1081 | |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 1082 | void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const { |
| 1083 | assert(N == 2 && "Invalid number of operands!"); |
| 1084 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0; |
| 1085 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1086 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1087 | } |
| 1088 | |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 1089 | void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const { |
| 1090 | assert(N == 2 && "Invalid number of operands!"); |
| 1091 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0; |
| 1092 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1093 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1094 | } |
| 1095 | |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 1096 | void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const { |
| 1097 | assert(N == 2 && "Invalid number of operands!"); |
| 1098 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1099 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1100 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1101 | } |
| 1102 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1103 | void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const { |
| 1104 | assert(N == 1 && "Invalid number of operands!"); |
| 1105 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1106 | assert(CE && "non-constant post-idx-imm8 operand!"); |
| 1107 | int Imm = CE->getValue(); |
| 1108 | bool isAdd = Imm >= 0; |
| 1109 | Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8; |
| 1110 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
| 1111 | } |
| 1112 | |
| 1113 | void addPostIdxRegOperands(MCInst &Inst, unsigned N) const { |
| 1114 | assert(N == 2 && "Invalid number of operands!"); |
| 1115 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1116 | Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd)); |
| 1117 | } |
| 1118 | |
| 1119 | void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const { |
| 1120 | assert(N == 2 && "Invalid number of operands!"); |
| 1121 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1122 | // The sign, shift type, and shift amount are encoded in a single operand |
| 1123 | // using the AM2 encoding helpers. |
| 1124 | ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub; |
| 1125 | unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm, |
| 1126 | PostIdxReg.ShiftTy); |
| 1127 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1128 | } |
| 1129 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1130 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 1131 | assert(N == 1 && "Invalid number of operands!"); |
| 1132 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 1133 | } |
| 1134 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1135 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 1136 | assert(N == 1 && "Invalid number of operands!"); |
| 1137 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 1138 | } |
| 1139 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1140 | virtual void print(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 1141 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1142 | static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) { |
| 1143 | ARMOperand *Op = new ARMOperand(ITCondMask); |
| 1144 | Op->ITMask.Mask = Mask; |
| 1145 | Op->StartLoc = S; |
| 1146 | Op->EndLoc = S; |
| 1147 | return Op; |
| 1148 | } |
| 1149 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1150 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 1151 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1152 | Op->CC.Val = CC; |
| 1153 | Op->StartLoc = S; |
| 1154 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1155 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1156 | } |
| 1157 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1158 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 1159 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 1160 | Op->Cop.Val = CopVal; |
| 1161 | Op->StartLoc = S; |
| 1162 | Op->EndLoc = S; |
| 1163 | return Op; |
| 1164 | } |
| 1165 | |
| 1166 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 1167 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 1168 | Op->Cop.Val = CopVal; |
| 1169 | Op->StartLoc = S; |
| 1170 | Op->EndLoc = S; |
| 1171 | return Op; |
| 1172 | } |
| 1173 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1174 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 1175 | ARMOperand *Op = new ARMOperand(CCOut); |
| 1176 | Op->Reg.RegNum = RegNum; |
| 1177 | Op->StartLoc = S; |
| 1178 | Op->EndLoc = S; |
| 1179 | return Op; |
| 1180 | } |
| 1181 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1182 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 1183 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1184 | Op->Tok.Data = Str.data(); |
| 1185 | Op->Tok.Length = Str.size(); |
| 1186 | Op->StartLoc = S; |
| 1187 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1188 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1189 | } |
| 1190 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1191 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1192 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1193 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1194 | Op->StartLoc = S; |
| 1195 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1196 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1197 | } |
| 1198 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1199 | static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, |
| 1200 | unsigned SrcReg, |
| 1201 | unsigned ShiftReg, |
| 1202 | unsigned ShiftImm, |
| 1203 | SMLoc S, SMLoc E) { |
| 1204 | ARMOperand *Op = new ARMOperand(ShiftedRegister); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1205 | Op->RegShiftedReg.ShiftTy = ShTy; |
| 1206 | Op->RegShiftedReg.SrcReg = SrcReg; |
| 1207 | Op->RegShiftedReg.ShiftReg = ShiftReg; |
| 1208 | Op->RegShiftedReg.ShiftImm = ShiftImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1209 | Op->StartLoc = S; |
| 1210 | Op->EndLoc = E; |
| 1211 | return Op; |
| 1212 | } |
| 1213 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1214 | static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, |
| 1215 | unsigned SrcReg, |
| 1216 | unsigned ShiftImm, |
| 1217 | SMLoc S, SMLoc E) { |
| 1218 | ARMOperand *Op = new ARMOperand(ShiftedImmediate); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1219 | Op->RegShiftedImm.ShiftTy = ShTy; |
| 1220 | Op->RegShiftedImm.SrcReg = SrcReg; |
| 1221 | Op->RegShiftedImm.ShiftImm = ShiftImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1222 | Op->StartLoc = S; |
| 1223 | Op->EndLoc = E; |
| 1224 | return Op; |
| 1225 | } |
| 1226 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1227 | static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1228 | SMLoc S, SMLoc E) { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1229 | ARMOperand *Op = new ARMOperand(ShifterImmediate); |
| 1230 | Op->ShifterImm.isASR = isASR; |
| 1231 | Op->ShifterImm.Imm = Imm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1232 | Op->StartLoc = S; |
| 1233 | Op->EndLoc = E; |
| 1234 | return Op; |
| 1235 | } |
| 1236 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1237 | static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { |
| 1238 | ARMOperand *Op = new ARMOperand(RotateImmediate); |
| 1239 | Op->RotImm.Imm = Imm; |
| 1240 | Op->StartLoc = S; |
| 1241 | Op->EndLoc = E; |
| 1242 | return Op; |
| 1243 | } |
| 1244 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1245 | static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, |
| 1246 | SMLoc S, SMLoc E) { |
| 1247 | ARMOperand *Op = new ARMOperand(BitfieldDescriptor); |
| 1248 | Op->Bitfield.LSB = LSB; |
| 1249 | Op->Bitfield.Width = Width; |
| 1250 | Op->StartLoc = S; |
| 1251 | Op->EndLoc = E; |
| 1252 | return Op; |
| 1253 | } |
| 1254 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1255 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1256 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1257 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1258 | KindTy Kind = RegisterList; |
| 1259 | |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1260 | if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID]. |
| 1261 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1262 | Kind = DPRRegisterList; |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1263 | else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID]. |
| 1264 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1265 | Kind = SPRRegisterList; |
| 1266 | |
| 1267 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1268 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1269 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 1270 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 1271 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1272 | Op->StartLoc = StartLoc; |
| 1273 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1274 | return Op; |
| 1275 | } |
| 1276 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1277 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 1278 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1279 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1280 | Op->StartLoc = S; |
| 1281 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1282 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 1283 | } |
| 1284 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1285 | static ARMOperand *CreateMem(unsigned BaseRegNum, |
| 1286 | const MCConstantExpr *OffsetImm, |
| 1287 | unsigned OffsetRegNum, |
| 1288 | ARM_AM::ShiftOpc ShiftType, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1289 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1290 | bool isNegative, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1291 | SMLoc S, SMLoc E) { |
| 1292 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1293 | Op->Mem.BaseRegNum = BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1294 | Op->Mem.OffsetImm = OffsetImm; |
| 1295 | Op->Mem.OffsetRegNum = OffsetRegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1296 | Op->Mem.ShiftType = ShiftType; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1297 | Op->Mem.ShiftImm = ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1298 | Op->Mem.isNegative = isNegative; |
| 1299 | Op->StartLoc = S; |
| 1300 | Op->EndLoc = E; |
| 1301 | return Op; |
| 1302 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1303 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1304 | static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd, |
| 1305 | ARM_AM::ShiftOpc ShiftTy, |
| 1306 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1307 | SMLoc S, SMLoc E) { |
| 1308 | ARMOperand *Op = new ARMOperand(PostIndexRegister); |
| 1309 | Op->PostIdxReg.RegNum = RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1310 | Op->PostIdxReg.isAdd = isAdd; |
| 1311 | Op->PostIdxReg.ShiftTy = ShiftTy; |
| 1312 | Op->PostIdxReg.ShiftImm = ShiftImm; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1313 | Op->StartLoc = S; |
| 1314 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1315 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1316 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1317 | |
| 1318 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 1319 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 1320 | Op->MBOpt.Val = Opt; |
| 1321 | Op->StartLoc = S; |
| 1322 | Op->EndLoc = S; |
| 1323 | return Op; |
| 1324 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1325 | |
| 1326 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 1327 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 1328 | Op->IFlags.Val = IFlags; |
| 1329 | Op->StartLoc = S; |
| 1330 | Op->EndLoc = S; |
| 1331 | return Op; |
| 1332 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1333 | |
| 1334 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 1335 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 1336 | Op->MMask.Val = MMask; |
| 1337 | Op->StartLoc = S; |
| 1338 | Op->EndLoc = S; |
| 1339 | return Op; |
| 1340 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1341 | }; |
| 1342 | |
| 1343 | } // end anonymous namespace. |
| 1344 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1345 | void ARMOperand::print(raw_ostream &OS) const { |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1346 | switch (Kind) { |
| 1347 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 1348 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1349 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1350 | case CCOut: |
| 1351 | OS << "<ccout " << getReg() << ">"; |
| 1352 | break; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1353 | case ITCondMask: { |
| 1354 | static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)", |
| 1355 | "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)", |
| 1356 | "(tee)", "(eee)" }; |
| 1357 | assert((ITMask.Mask & 0xf) == ITMask.Mask); |
| 1358 | OS << "<it-mask " << MaskStr[ITMask.Mask] << ">"; |
| 1359 | break; |
| 1360 | } |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1361 | case CoprocNum: |
| 1362 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 1363 | break; |
| 1364 | case CoprocReg: |
| 1365 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 1366 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1367 | case MSRMask: |
| 1368 | OS << "<mask: " << getMSRMask() << ">"; |
| 1369 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1370 | case Immediate: |
| 1371 | getImm()->print(OS); |
| 1372 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1373 | case MemBarrierOpt: |
| 1374 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 1375 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1376 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1377 | OS << "<memory " |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1378 | << " base:" << Mem.BaseRegNum; |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1379 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1380 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1381 | case PostIndexRegister: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1382 | OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-") |
| 1383 | << PostIdxReg.RegNum; |
| 1384 | if (PostIdxReg.ShiftTy != ARM_AM::no_shift) |
| 1385 | OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " |
| 1386 | << PostIdxReg.ShiftImm; |
| 1387 | OS << ">"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1388 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1389 | case ProcIFlags: { |
| 1390 | OS << "<ARM_PROC::"; |
| 1391 | unsigned IFlags = getProcIFlags(); |
| 1392 | for (int i=2; i >= 0; --i) |
| 1393 | if (IFlags & (1 << i)) |
| 1394 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 1395 | OS << ">"; |
| 1396 | break; |
| 1397 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1398 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1399 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1400 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1401 | case ShifterImmediate: |
| 1402 | OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") |
| 1403 | << " #" << ShifterImm.Imm << ">"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1404 | break; |
| 1405 | case ShiftedRegister: |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1406 | OS << "<so_reg_reg " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1407 | << RegShiftedReg.SrcReg |
| 1408 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm)) |
| 1409 | << ", " << RegShiftedReg.ShiftReg << ", " |
| 1410 | << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm) |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1411 | << ">"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1412 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1413 | case ShiftedImmediate: |
| 1414 | OS << "<so_reg_imm " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1415 | << RegShiftedImm.SrcReg |
| 1416 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm)) |
| 1417 | << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm) |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1418 | << ">"; |
| 1419 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1420 | case RotateImmediate: |
| 1421 | OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; |
| 1422 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1423 | case BitfieldDescriptor: |
| 1424 | OS << "<bitfield " << "lsb: " << Bitfield.LSB |
| 1425 | << ", width: " << Bitfield.Width << ">"; |
| 1426 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1427 | case RegisterList: |
| 1428 | case DPRRegisterList: |
| 1429 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1430 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1431 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1432 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 1433 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1434 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 1435 | OS << *I; |
| 1436 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
| 1439 | OS << ">"; |
| 1440 | break; |
| 1441 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1442 | case Token: |
| 1443 | OS << "'" << getToken() << "'"; |
| 1444 | break; |
| 1445 | } |
| 1446 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1447 | |
| 1448 | /// @name Auto-generated Match Functions |
| 1449 | /// { |
| 1450 | |
| 1451 | static unsigned MatchRegisterName(StringRef Name); |
| 1452 | |
| 1453 | /// } |
| 1454 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1455 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 1456 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1457 | RegNo = tryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 1458 | |
| 1459 | return (RegNo == (unsigned)-1); |
| 1460 | } |
| 1461 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1462 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1463 | /// and if it is a register name the token is eaten and the register number is |
| 1464 | /// returned. Otherwise return -1. |
| 1465 | /// |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1466 | int ARMAsmParser::tryParseRegister() { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1467 | const AsmToken &Tok = Parser.getTok(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1468 | if (Tok.isNot(AsmToken::Identifier)) return -1; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1469 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1470 | // FIXME: Validate register for the current architecture; we have to do |
| 1471 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 1472 | std::string upperCase = Tok.getString().str(); |
| 1473 | std::string lowerCase = LowercaseString(upperCase); |
| 1474 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 1475 | if (!RegNum) { |
| 1476 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 1477 | .Case("r13", ARM::SP) |
| 1478 | .Case("r14", ARM::LR) |
| 1479 | .Case("r15", ARM::PC) |
| 1480 | .Case("ip", ARM::R12) |
| 1481 | .Default(0); |
| 1482 | } |
| 1483 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1484 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1485 | Parser.Lex(); // Eat identifier token. |
| 1486 | return RegNum; |
| 1487 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1488 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1489 | // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. |
| 1490 | // If a recoverable error occurs, return 1. If an irrecoverable error |
| 1491 | // occurs, return -1. An irrecoverable error is one where tokens have been |
| 1492 | // consumed in the process of trying to parse the shifter (i.e., when it is |
| 1493 | // indeed a shifter operand, but malformed). |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 1494 | int ARMAsmParser::tryParseShiftRegister( |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1495 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1496 | SMLoc S = Parser.getTok().getLoc(); |
| 1497 | const AsmToken &Tok = Parser.getTok(); |
| 1498 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1499 | |
| 1500 | std::string upperCase = Tok.getString().str(); |
| 1501 | std::string lowerCase = LowercaseString(upperCase); |
| 1502 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 1503 | .Case("lsl", ARM_AM::lsl) |
| 1504 | .Case("lsr", ARM_AM::lsr) |
| 1505 | .Case("asr", ARM_AM::asr) |
| 1506 | .Case("ror", ARM_AM::ror) |
| 1507 | .Case("rrx", ARM_AM::rrx) |
| 1508 | .Default(ARM_AM::no_shift); |
| 1509 | |
| 1510 | if (ShiftTy == ARM_AM::no_shift) |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1511 | return 1; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1512 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1513 | Parser.Lex(); // Eat the operator. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1514 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1515 | // The source register for the shift has already been added to the |
| 1516 | // operand list, so we need to pop it off and combine it into the shifted |
| 1517 | // register operand instead. |
Benjamin Kramer | eac0796 | 2011-07-14 18:41:22 +0000 | [diff] [blame] | 1518 | OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1519 | if (!PrevOp->isReg()) |
| 1520 | return Error(PrevOp->getStartLoc(), "shift must be of a register"); |
| 1521 | int SrcReg = PrevOp->getReg(); |
| 1522 | int64_t Imm = 0; |
| 1523 | int ShiftReg = 0; |
| 1524 | if (ShiftTy == ARM_AM::rrx) { |
| 1525 | // RRX Doesn't have an explicit shift amount. The encoder expects |
| 1526 | // the shift register to be the same as the source register. Seems odd, |
| 1527 | // but OK. |
| 1528 | ShiftReg = SrcReg; |
| 1529 | } else { |
| 1530 | // Figure out if this is shifted by a constant or a register (for non-RRX). |
| 1531 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 1532 | Parser.Lex(); // Eat hash. |
| 1533 | SMLoc ImmLoc = Parser.getTok().getLoc(); |
| 1534 | const MCExpr *ShiftExpr = 0; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1535 | if (getParser().ParseExpression(ShiftExpr)) { |
| 1536 | Error(ImmLoc, "invalid immediate shift value"); |
| 1537 | return -1; |
| 1538 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1539 | // The expression must be evaluatable as an immediate. |
| 1540 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1541 | if (!CE) { |
| 1542 | Error(ImmLoc, "invalid immediate shift value"); |
| 1543 | return -1; |
| 1544 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1545 | // Range check the immediate. |
| 1546 | // lsl, ror: 0 <= imm <= 31 |
| 1547 | // lsr, asr: 0 <= imm <= 32 |
| 1548 | Imm = CE->getValue(); |
| 1549 | if (Imm < 0 || |
| 1550 | ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || |
| 1551 | ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1552 | Error(ImmLoc, "immediate shift value out of range"); |
| 1553 | return -1; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1554 | } |
| 1555 | } else if (Parser.getTok().is(AsmToken::Identifier)) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1556 | ShiftReg = tryParseRegister(); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1557 | SMLoc L = Parser.getTok().getLoc(); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1558 | if (ShiftReg == -1) { |
| 1559 | Error (L, "expected immediate or register in shift operand"); |
| 1560 | return -1; |
| 1561 | } |
| 1562 | } else { |
| 1563 | Error (Parser.getTok().getLoc(), |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1564 | "expected immediate or register in shift operand"); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1565 | return -1; |
| 1566 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1567 | } |
| 1568 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1569 | if (ShiftReg && ShiftTy != ARM_AM::rrx) |
| 1570 | Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1571 | ShiftReg, Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1572 | S, Parser.getTok().getLoc())); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1573 | else |
| 1574 | Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, |
| 1575 | S, Parser.getTok().getLoc())); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1576 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1577 | return 0; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1578 | } |
| 1579 | |
| 1580 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1581 | /// Try to parse a register name. The token must be an Identifier when called. |
| 1582 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 1583 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1584 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1585 | /// TODO this is likely to change to allow different register types and or to |
| 1586 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1587 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1588 | tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1589 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1590 | int RegNo = tryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1591 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1592 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1593 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1594 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1595 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1596 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 1597 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1598 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1599 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1600 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 1601 | } |
| 1602 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1603 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1604 | } |
| 1605 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1606 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 1607 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 1608 | /// "c5", ... |
| 1609 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1610 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 1611 | // but efficient. |
| 1612 | switch (Name.size()) { |
| 1613 | default: break; |
| 1614 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1615 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1616 | return -1; |
| 1617 | switch (Name[1]) { |
| 1618 | default: return -1; |
| 1619 | case '0': return 0; |
| 1620 | case '1': return 1; |
| 1621 | case '2': return 2; |
| 1622 | case '3': return 3; |
| 1623 | case '4': return 4; |
| 1624 | case '5': return 5; |
| 1625 | case '6': return 6; |
| 1626 | case '7': return 7; |
| 1627 | case '8': return 8; |
| 1628 | case '9': return 9; |
| 1629 | } |
| 1630 | break; |
| 1631 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1632 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1633 | return -1; |
| 1634 | switch (Name[2]) { |
| 1635 | default: return -1; |
| 1636 | case '0': return 10; |
| 1637 | case '1': return 11; |
| 1638 | case '2': return 12; |
| 1639 | case '3': return 13; |
| 1640 | case '4': return 14; |
| 1641 | case '5': return 15; |
| 1642 | } |
| 1643 | break; |
| 1644 | } |
| 1645 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1646 | return -1; |
| 1647 | } |
| 1648 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 1649 | /// parseITCondCode - Try to parse a condition code for an IT instruction. |
| 1650 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1651 | parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1652 | SMLoc S = Parser.getTok().getLoc(); |
| 1653 | const AsmToken &Tok = Parser.getTok(); |
| 1654 | if (!Tok.is(AsmToken::Identifier)) |
| 1655 | return MatchOperand_NoMatch; |
| 1656 | unsigned CC = StringSwitch<unsigned>(Tok.getString()) |
| 1657 | .Case("eq", ARMCC::EQ) |
| 1658 | .Case("ne", ARMCC::NE) |
| 1659 | .Case("hs", ARMCC::HS) |
| 1660 | .Case("cs", ARMCC::HS) |
| 1661 | .Case("lo", ARMCC::LO) |
| 1662 | .Case("cc", ARMCC::LO) |
| 1663 | .Case("mi", ARMCC::MI) |
| 1664 | .Case("pl", ARMCC::PL) |
| 1665 | .Case("vs", ARMCC::VS) |
| 1666 | .Case("vc", ARMCC::VC) |
| 1667 | .Case("hi", ARMCC::HI) |
| 1668 | .Case("ls", ARMCC::LS) |
| 1669 | .Case("ge", ARMCC::GE) |
| 1670 | .Case("lt", ARMCC::LT) |
| 1671 | .Case("gt", ARMCC::GT) |
| 1672 | .Case("le", ARMCC::LE) |
| 1673 | .Case("al", ARMCC::AL) |
| 1674 | .Default(~0U); |
| 1675 | if (CC == ~0U) |
| 1676 | return MatchOperand_NoMatch; |
| 1677 | Parser.Lex(); // Eat the token. |
| 1678 | |
| 1679 | Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S)); |
| 1680 | |
| 1681 | return MatchOperand_Success; |
| 1682 | } |
| 1683 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1684 | /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1685 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1686 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1687 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1688 | parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1689 | SMLoc S = Parser.getTok().getLoc(); |
| 1690 | const AsmToken &Tok = Parser.getTok(); |
| 1691 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1692 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1693 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1694 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1695 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1696 | |
| 1697 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1698 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1699 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1700 | } |
| 1701 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1702 | /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1703 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1704 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1705 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1706 | parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1707 | SMLoc S = Parser.getTok().getLoc(); |
| 1708 | const AsmToken &Tok = Parser.getTok(); |
| 1709 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1710 | |
| 1711 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1712 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1713 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1714 | |
| 1715 | Parser.Lex(); // Eat identifier token. |
| 1716 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1717 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1720 | /// Parse a register list, return it if successful else return null. The first |
| 1721 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1722 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1723 | parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1724 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1725 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1726 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1727 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1728 | // Read the rest of the registers in the list. |
| 1729 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1730 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1731 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1732 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1733 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1734 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1735 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1736 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1737 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1738 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1739 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1740 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1741 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1742 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1743 | int RegNum = tryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1744 | if (RegNum == -1) { |
| 1745 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1746 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1747 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1748 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1749 | if (IsRange) { |
| 1750 | int Reg = PrevRegNum; |
| 1751 | do { |
| 1752 | ++Reg; |
| 1753 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1754 | } while (Reg != RegNum); |
| 1755 | } else { |
| 1756 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1757 | } |
| 1758 | |
| 1759 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1760 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1761 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1762 | |
| 1763 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1764 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1765 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1766 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1767 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1768 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1769 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1770 | SMLoc E = RCurlyTok.getLoc(); |
| 1771 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1772 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1773 | // Verify the register list. |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1774 | bool EmittedWarning = false; |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 1775 | unsigned HighRegNum = 0; |
| 1776 | BitVector RegMap(32); |
| 1777 | for (unsigned i = 0, e = Registers.size(); i != e; ++i) { |
| 1778 | const std::pair<unsigned, SMLoc> &RegInfo = Registers[i]; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1779 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1780 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1781 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1782 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1783 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1784 | } |
| 1785 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1786 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1787 | Warning(RegInfo.second, |
| 1788 | "register not in ascending order in register list"); |
| 1789 | |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 1790 | RegMap.set(Reg); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1791 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1792 | } |
| 1793 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1794 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1795 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1796 | } |
| 1797 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1798 | /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1799 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1800 | parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1801 | SMLoc S = Parser.getTok().getLoc(); |
| 1802 | const AsmToken &Tok = Parser.getTok(); |
| 1803 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1804 | StringRef OptStr = Tok.getString(); |
| 1805 | |
| 1806 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1807 | .Case("sy", ARM_MB::SY) |
| 1808 | .Case("st", ARM_MB::ST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1809 | .Case("sh", ARM_MB::ISH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1810 | .Case("ish", ARM_MB::ISH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1811 | .Case("shst", ARM_MB::ISHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1812 | .Case("ishst", ARM_MB::ISHST) |
| 1813 | .Case("nsh", ARM_MB::NSH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1814 | .Case("un", ARM_MB::NSH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1815 | .Case("nshst", ARM_MB::NSHST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1816 | .Case("unst", ARM_MB::NSHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1817 | .Case("osh", ARM_MB::OSH) |
| 1818 | .Case("oshst", ARM_MB::OSHST) |
| 1819 | .Default(~0U); |
| 1820 | |
| 1821 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1822 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1823 | |
| 1824 | Parser.Lex(); // Eat identifier token. |
| 1825 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1826 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1827 | } |
| 1828 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1829 | /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1830 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1831 | parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1832 | SMLoc S = Parser.getTok().getLoc(); |
| 1833 | const AsmToken &Tok = Parser.getTok(); |
| 1834 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1835 | StringRef IFlagsStr = Tok.getString(); |
| 1836 | |
| 1837 | unsigned IFlags = 0; |
| 1838 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1839 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1840 | .Case("a", ARM_PROC::A) |
| 1841 | .Case("i", ARM_PROC::I) |
| 1842 | .Case("f", ARM_PROC::F) |
| 1843 | .Default(~0U); |
| 1844 | |
| 1845 | // If some specific iflag is already set, it means that some letter is |
| 1846 | // present more than once, this is not acceptable. |
| 1847 | if (Flag == ~0U || (IFlags & Flag)) |
| 1848 | return MatchOperand_NoMatch; |
| 1849 | |
| 1850 | IFlags |= Flag; |
| 1851 | } |
| 1852 | |
| 1853 | Parser.Lex(); // Eat identifier token. |
| 1854 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1855 | return MatchOperand_Success; |
| 1856 | } |
| 1857 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1858 | /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1859 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1860 | parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1861 | SMLoc S = Parser.getTok().getLoc(); |
| 1862 | const AsmToken &Tok = Parser.getTok(); |
| 1863 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1864 | StringRef Mask = Tok.getString(); |
| 1865 | |
| 1866 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1867 | size_t Start = 0, Next = Mask.find('_'); |
| 1868 | StringRef Flags = ""; |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1869 | std::string SpecReg = LowercaseString(Mask.slice(Start, Next)); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1870 | if (Next != StringRef::npos) |
| 1871 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1872 | |
| 1873 | // FlagsVal contains the complete mask: |
| 1874 | // 3-0: Mask |
| 1875 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1876 | unsigned FlagsVal = 0; |
| 1877 | |
| 1878 | if (SpecReg == "apsr") { |
| 1879 | FlagsVal = StringSwitch<unsigned>(Flags) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1880 | .Case("nzcvq", 0x8) // same as CPSR_f |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1881 | .Case("g", 0x4) // same as CPSR_s |
| 1882 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1883 | .Default(~0U); |
| 1884 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1885 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1886 | if (!Flags.empty()) |
| 1887 | return MatchOperand_NoMatch; |
| 1888 | else |
| 1889 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1890 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1891 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 1892 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 1893 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1894 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1895 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1896 | .Case("c", 1) |
| 1897 | .Case("x", 2) |
| 1898 | .Case("s", 4) |
| 1899 | .Case("f", 8) |
| 1900 | .Default(~0U); |
| 1901 | |
| 1902 | // If some specific flag is already set, it means that some letter is |
| 1903 | // present more than once, this is not acceptable. |
| 1904 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1905 | return MatchOperand_NoMatch; |
| 1906 | FlagsVal |= Flag; |
| 1907 | } |
| 1908 | } else // No match for special register. |
| 1909 | return MatchOperand_NoMatch; |
| 1910 | |
| 1911 | // Special register without flags are equivalent to "fc" flags. |
| 1912 | if (!FlagsVal) |
| 1913 | FlagsVal = 0x9; |
| 1914 | |
| 1915 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1916 | if (SpecReg == "spsr") |
| 1917 | FlagsVal |= 16; |
| 1918 | |
| 1919 | Parser.Lex(); // Eat identifier token. |
| 1920 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1921 | return MatchOperand_Success; |
| 1922 | } |
| 1923 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 1924 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1925 | parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, |
| 1926 | int Low, int High) { |
| 1927 | const AsmToken &Tok = Parser.getTok(); |
| 1928 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1929 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1930 | return MatchOperand_ParseFail; |
| 1931 | } |
| 1932 | StringRef ShiftName = Tok.getString(); |
| 1933 | std::string LowerOp = LowercaseString(Op); |
| 1934 | std::string UpperOp = UppercaseString(Op); |
| 1935 | if (ShiftName != LowerOp && ShiftName != UpperOp) { |
| 1936 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1937 | return MatchOperand_ParseFail; |
| 1938 | } |
| 1939 | Parser.Lex(); // Eat shift type token. |
| 1940 | |
| 1941 | // There must be a '#' and a shift amount. |
| 1942 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1943 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1944 | return MatchOperand_ParseFail; |
| 1945 | } |
| 1946 | Parser.Lex(); // Eat hash token. |
| 1947 | |
| 1948 | const MCExpr *ShiftAmount; |
| 1949 | SMLoc Loc = Parser.getTok().getLoc(); |
| 1950 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1951 | Error(Loc, "illegal expression"); |
| 1952 | return MatchOperand_ParseFail; |
| 1953 | } |
| 1954 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1955 | if (!CE) { |
| 1956 | Error(Loc, "constant expression expected"); |
| 1957 | return MatchOperand_ParseFail; |
| 1958 | } |
| 1959 | int Val = CE->getValue(); |
| 1960 | if (Val < Low || Val > High) { |
| 1961 | Error(Loc, "immediate value out of range"); |
| 1962 | return MatchOperand_ParseFail; |
| 1963 | } |
| 1964 | |
| 1965 | Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc())); |
| 1966 | |
| 1967 | return MatchOperand_Success; |
| 1968 | } |
| 1969 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 1970 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1971 | parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1972 | const AsmToken &Tok = Parser.getTok(); |
| 1973 | SMLoc S = Tok.getLoc(); |
| 1974 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1975 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1976 | return MatchOperand_ParseFail; |
| 1977 | } |
| 1978 | int Val = StringSwitch<int>(Tok.getString()) |
| 1979 | .Case("be", 1) |
| 1980 | .Case("le", 0) |
| 1981 | .Default(-1); |
| 1982 | Parser.Lex(); // Eat the token. |
| 1983 | |
| 1984 | if (Val == -1) { |
| 1985 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1986 | return MatchOperand_ParseFail; |
| 1987 | } |
| 1988 | Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, |
| 1989 | getContext()), |
| 1990 | S, Parser.getTok().getLoc())); |
| 1991 | return MatchOperand_Success; |
| 1992 | } |
| 1993 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1994 | /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT |
| 1995 | /// instructions. Legal values are: |
| 1996 | /// lsl #n 'n' in [0,31] |
| 1997 | /// asr #n 'n' in [1,32] |
| 1998 | /// n == 32 encoded as n == 0. |
| 1999 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2000 | parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2001 | const AsmToken &Tok = Parser.getTok(); |
| 2002 | SMLoc S = Tok.getLoc(); |
| 2003 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2004 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 2005 | return MatchOperand_ParseFail; |
| 2006 | } |
| 2007 | StringRef ShiftName = Tok.getString(); |
| 2008 | bool isASR; |
| 2009 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 2010 | isASR = false; |
| 2011 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 2012 | isASR = true; |
| 2013 | else { |
| 2014 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 2015 | return MatchOperand_ParseFail; |
| 2016 | } |
| 2017 | Parser.Lex(); // Eat the operator. |
| 2018 | |
| 2019 | // A '#' and a shift amount. |
| 2020 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2021 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2022 | return MatchOperand_ParseFail; |
| 2023 | } |
| 2024 | Parser.Lex(); // Eat hash token. |
| 2025 | |
| 2026 | const MCExpr *ShiftAmount; |
| 2027 | SMLoc E = Parser.getTok().getLoc(); |
| 2028 | if (getParser().ParseExpression(ShiftAmount)) { |
| 2029 | Error(E, "malformed shift expression"); |
| 2030 | return MatchOperand_ParseFail; |
| 2031 | } |
| 2032 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 2033 | if (!CE) { |
| 2034 | Error(E, "shift amount must be an immediate"); |
| 2035 | return MatchOperand_ParseFail; |
| 2036 | } |
| 2037 | |
| 2038 | int64_t Val = CE->getValue(); |
| 2039 | if (isASR) { |
| 2040 | // Shift amount must be in [1,32] |
| 2041 | if (Val < 1 || Val > 32) { |
| 2042 | Error(E, "'asr' shift amount must be in range [1,32]"); |
| 2043 | return MatchOperand_ParseFail; |
| 2044 | } |
| 2045 | // asr #32 encoded as asr #0. |
| 2046 | if (Val == 32) Val = 0; |
| 2047 | } else { |
| 2048 | // Shift amount must be in [1,32] |
| 2049 | if (Val < 0 || Val > 31) { |
| 2050 | Error(E, "'lsr' shift amount must be in range [0,31]"); |
| 2051 | return MatchOperand_ParseFail; |
| 2052 | } |
| 2053 | } |
| 2054 | |
| 2055 | E = Parser.getTok().getLoc(); |
| 2056 | Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E)); |
| 2057 | |
| 2058 | return MatchOperand_Success; |
| 2059 | } |
| 2060 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 2061 | /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family |
| 2062 | /// of instructions. Legal values are: |
| 2063 | /// ror #n 'n' in {0, 8, 16, 24} |
| 2064 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2065 | parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2066 | const AsmToken &Tok = Parser.getTok(); |
| 2067 | SMLoc S = Tok.getLoc(); |
| 2068 | if (Tok.isNot(AsmToken::Identifier)) { |
| 2069 | Error(S, "rotate operator 'ror' expected"); |
| 2070 | return MatchOperand_ParseFail; |
| 2071 | } |
| 2072 | StringRef ShiftName = Tok.getString(); |
| 2073 | if (ShiftName != "ror" && ShiftName != "ROR") { |
| 2074 | Error(S, "rotate operator 'ror' expected"); |
| 2075 | return MatchOperand_ParseFail; |
| 2076 | } |
| 2077 | Parser.Lex(); // Eat the operator. |
| 2078 | |
| 2079 | // A '#' and a rotate amount. |
| 2080 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2081 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2082 | return MatchOperand_ParseFail; |
| 2083 | } |
| 2084 | Parser.Lex(); // Eat hash token. |
| 2085 | |
| 2086 | const MCExpr *ShiftAmount; |
| 2087 | SMLoc E = Parser.getTok().getLoc(); |
| 2088 | if (getParser().ParseExpression(ShiftAmount)) { |
| 2089 | Error(E, "malformed rotate expression"); |
| 2090 | return MatchOperand_ParseFail; |
| 2091 | } |
| 2092 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 2093 | if (!CE) { |
| 2094 | Error(E, "rotate amount must be an immediate"); |
| 2095 | return MatchOperand_ParseFail; |
| 2096 | } |
| 2097 | |
| 2098 | int64_t Val = CE->getValue(); |
| 2099 | // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) |
| 2100 | // normally, zero is represented in asm by omitting the rotate operand |
| 2101 | // entirely. |
| 2102 | if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { |
| 2103 | Error(E, "'ror' rotate amount must be 8, 16, or 24"); |
| 2104 | return MatchOperand_ParseFail; |
| 2105 | } |
| 2106 | |
| 2107 | E = Parser.getTok().getLoc(); |
| 2108 | Operands.push_back(ARMOperand::CreateRotImm(Val, S, E)); |
| 2109 | |
| 2110 | return MatchOperand_Success; |
| 2111 | } |
| 2112 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 2113 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2114 | parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2115 | SMLoc S = Parser.getTok().getLoc(); |
| 2116 | // The bitfield descriptor is really two operands, the LSB and the width. |
| 2117 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2118 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2119 | return MatchOperand_ParseFail; |
| 2120 | } |
| 2121 | Parser.Lex(); // Eat hash token. |
| 2122 | |
| 2123 | const MCExpr *LSBExpr; |
| 2124 | SMLoc E = Parser.getTok().getLoc(); |
| 2125 | if (getParser().ParseExpression(LSBExpr)) { |
| 2126 | Error(E, "malformed immediate expression"); |
| 2127 | return MatchOperand_ParseFail; |
| 2128 | } |
| 2129 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); |
| 2130 | if (!CE) { |
| 2131 | Error(E, "'lsb' operand must be an immediate"); |
| 2132 | return MatchOperand_ParseFail; |
| 2133 | } |
| 2134 | |
| 2135 | int64_t LSB = CE->getValue(); |
| 2136 | // The LSB must be in the range [0,31] |
| 2137 | if (LSB < 0 || LSB > 31) { |
| 2138 | Error(E, "'lsb' operand must be in the range [0,31]"); |
| 2139 | return MatchOperand_ParseFail; |
| 2140 | } |
| 2141 | E = Parser.getTok().getLoc(); |
| 2142 | |
| 2143 | // Expect another immediate operand. |
| 2144 | if (Parser.getTok().isNot(AsmToken::Comma)) { |
| 2145 | Error(Parser.getTok().getLoc(), "too few operands"); |
| 2146 | return MatchOperand_ParseFail; |
| 2147 | } |
| 2148 | Parser.Lex(); // Eat hash token. |
| 2149 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2150 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2151 | return MatchOperand_ParseFail; |
| 2152 | } |
| 2153 | Parser.Lex(); // Eat hash token. |
| 2154 | |
| 2155 | const MCExpr *WidthExpr; |
| 2156 | if (getParser().ParseExpression(WidthExpr)) { |
| 2157 | Error(E, "malformed immediate expression"); |
| 2158 | return MatchOperand_ParseFail; |
| 2159 | } |
| 2160 | CE = dyn_cast<MCConstantExpr>(WidthExpr); |
| 2161 | if (!CE) { |
| 2162 | Error(E, "'width' operand must be an immediate"); |
| 2163 | return MatchOperand_ParseFail; |
| 2164 | } |
| 2165 | |
| 2166 | int64_t Width = CE->getValue(); |
| 2167 | // The LSB must be in the range [1,32-lsb] |
| 2168 | if (Width < 1 || Width > 32 - LSB) { |
| 2169 | Error(E, "'width' operand must be in the range [1,32-lsb]"); |
| 2170 | return MatchOperand_ParseFail; |
| 2171 | } |
| 2172 | E = Parser.getTok().getLoc(); |
| 2173 | |
| 2174 | Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E)); |
| 2175 | |
| 2176 | return MatchOperand_Success; |
| 2177 | } |
| 2178 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2179 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2180 | parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2181 | // Check for a post-index addressing register operand. Specifically: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2182 | // postidx_reg := '+' register {, shift} |
| 2183 | // | '-' register {, shift} |
| 2184 | // | register {, shift} |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2185 | |
| 2186 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2187 | // in the case where there is no match, as other alternatives take other |
| 2188 | // parse methods. |
| 2189 | AsmToken Tok = Parser.getTok(); |
| 2190 | SMLoc S = Tok.getLoc(); |
| 2191 | bool haveEaten = false; |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2192 | bool isAdd = true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2193 | int Reg = -1; |
| 2194 | if (Tok.is(AsmToken::Plus)) { |
| 2195 | Parser.Lex(); // Eat the '+' token. |
| 2196 | haveEaten = true; |
| 2197 | } else if (Tok.is(AsmToken::Minus)) { |
| 2198 | Parser.Lex(); // Eat the '-' token. |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2199 | isAdd = false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2200 | haveEaten = true; |
| 2201 | } |
| 2202 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2203 | Reg = tryParseRegister(); |
| 2204 | if (Reg == -1) { |
| 2205 | if (!haveEaten) |
| 2206 | return MatchOperand_NoMatch; |
| 2207 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2208 | return MatchOperand_ParseFail; |
| 2209 | } |
| 2210 | SMLoc E = Parser.getTok().getLoc(); |
| 2211 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2212 | ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; |
| 2213 | unsigned ShiftImm = 0; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2214 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2215 | Parser.Lex(); // Eat the ','. |
| 2216 | if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) |
| 2217 | return MatchOperand_ParseFail; |
| 2218 | } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2219 | |
| 2220 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, |
| 2221 | ShiftImm, S, E)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2222 | |
| 2223 | return MatchOperand_Success; |
| 2224 | } |
| 2225 | |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 2226 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2227 | parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2228 | // Check for a post-index addressing register operand. Specifically: |
| 2229 | // am3offset := '+' register |
| 2230 | // | '-' register |
| 2231 | // | register |
| 2232 | // | # imm |
| 2233 | // | # + imm |
| 2234 | // | # - imm |
| 2235 | |
| 2236 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2237 | // in the case where there is no match, as other alternatives take other |
| 2238 | // parse methods. |
| 2239 | AsmToken Tok = Parser.getTok(); |
| 2240 | SMLoc S = Tok.getLoc(); |
| 2241 | |
| 2242 | // Do immediates first, as we always parse those if we have a '#'. |
| 2243 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2244 | Parser.Lex(); // Eat the '#'. |
| 2245 | // Explicitly look for a '-', as we need to encode negative zero |
| 2246 | // differently. |
| 2247 | bool isNegative = Parser.getTok().is(AsmToken::Minus); |
| 2248 | const MCExpr *Offset; |
| 2249 | if (getParser().ParseExpression(Offset)) |
| 2250 | return MatchOperand_ParseFail; |
| 2251 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2252 | if (!CE) { |
| 2253 | Error(S, "constant expression expected"); |
| 2254 | return MatchOperand_ParseFail; |
| 2255 | } |
| 2256 | SMLoc E = Tok.getLoc(); |
| 2257 | // Negative zero is encoded as the flag value INT32_MIN. |
| 2258 | int32_t Val = CE->getValue(); |
| 2259 | if (isNegative && Val == 0) |
| 2260 | Val = INT32_MIN; |
| 2261 | |
| 2262 | Operands.push_back( |
| 2263 | ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E)); |
| 2264 | |
| 2265 | return MatchOperand_Success; |
| 2266 | } |
| 2267 | |
| 2268 | |
| 2269 | bool haveEaten = false; |
| 2270 | bool isAdd = true; |
| 2271 | int Reg = -1; |
| 2272 | if (Tok.is(AsmToken::Plus)) { |
| 2273 | Parser.Lex(); // Eat the '+' token. |
| 2274 | haveEaten = true; |
| 2275 | } else if (Tok.is(AsmToken::Minus)) { |
| 2276 | Parser.Lex(); // Eat the '-' token. |
| 2277 | isAdd = false; |
| 2278 | haveEaten = true; |
| 2279 | } |
| 2280 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2281 | Reg = tryParseRegister(); |
| 2282 | if (Reg == -1) { |
| 2283 | if (!haveEaten) |
| 2284 | return MatchOperand_NoMatch; |
| 2285 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2286 | return MatchOperand_ParseFail; |
| 2287 | } |
| 2288 | SMLoc E = Parser.getTok().getLoc(); |
| 2289 | |
| 2290 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift, |
| 2291 | 0, S, E)); |
| 2292 | |
| 2293 | return MatchOperand_Success; |
| 2294 | } |
| 2295 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2296 | /// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2297 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2298 | /// when they refer multiple MIOperands inside a single one. |
| 2299 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2300 | cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2301 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2302 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2303 | |
| 2304 | // Create a writeback register dummy placeholder. |
| 2305 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2306 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2307 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2308 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2309 | return true; |
| 2310 | } |
| 2311 | |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2312 | /// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2313 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2314 | /// when they refer multiple MIOperands inside a single one. |
| 2315 | bool ARMAsmParser:: |
| 2316 | cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2317 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2318 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2319 | |
| 2320 | // Create a writeback register dummy placeholder. |
| 2321 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2322 | |
| 2323 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2324 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2325 | return true; |
| 2326 | } |
| 2327 | |
| 2328 | |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2329 | /// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2330 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2331 | /// when they refer multiple MIOperands inside a single one. |
| 2332 | bool ARMAsmParser:: |
| 2333 | cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2334 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2335 | // Create a writeback register dummy placeholder. |
| 2336 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2337 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2338 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2339 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2340 | return true; |
| 2341 | } |
| 2342 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2343 | /// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2344 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2345 | /// when they refer multiple MIOperands inside a single one. |
| 2346 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2347 | cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2348 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2349 | // Create a writeback register dummy placeholder. |
| 2350 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2351 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2352 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
| 2353 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2354 | return true; |
| 2355 | } |
| 2356 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2357 | /// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2358 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2359 | /// when they refer multiple MIOperands inside a single one. |
| 2360 | bool ARMAsmParser:: |
| 2361 | cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2362 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2363 | // Create a writeback register dummy placeholder. |
| 2364 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2365 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2366 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2367 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2368 | return true; |
| 2369 | } |
| 2370 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2371 | /// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst. |
| 2372 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2373 | /// when they refer multiple MIOperands inside a single one. |
| 2374 | bool ARMAsmParser:: |
| 2375 | cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2376 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2377 | // Rt |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2378 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2379 | // Create a writeback register dummy placeholder. |
| 2380 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2381 | // addr |
| 2382 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2383 | // offset |
| 2384 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2385 | // pred |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2386 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2387 | return true; |
| 2388 | } |
| 2389 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2390 | /// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2391 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2392 | /// when they refer multiple MIOperands inside a single one. |
| 2393 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2394 | cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2395 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2396 | // Rt |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2397 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2398 | // Create a writeback register dummy placeholder. |
| 2399 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2400 | // addr |
| 2401 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2402 | // offset |
| 2403 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2404 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2405 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2406 | return true; |
| 2407 | } |
| 2408 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2409 | /// cvtStExtTWriteBackImm - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2410 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2411 | /// when they refer multiple MIOperands inside a single one. |
| 2412 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2413 | cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2414 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2415 | // Create a writeback register dummy placeholder. |
| 2416 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2417 | // Rt |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2418 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2419 | // addr |
| 2420 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2421 | // offset |
| 2422 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2423 | // pred |
| 2424 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2425 | return true; |
| 2426 | } |
| 2427 | |
| 2428 | /// cvtStExtTWriteBackReg - Convert parsed operands to MCInst. |
| 2429 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2430 | /// when they refer multiple MIOperands inside a single one. |
| 2431 | bool ARMAsmParser:: |
| 2432 | cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2433 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2434 | // Create a writeback register dummy placeholder. |
| 2435 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2436 | // Rt |
| 2437 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2438 | // addr |
| 2439 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2440 | // offset |
| 2441 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2442 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2443 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2444 | return true; |
| 2445 | } |
| 2446 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2447 | /// cvtLdrdPre - Convert parsed operands to MCInst. |
| 2448 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2449 | /// when they refer multiple MIOperands inside a single one. |
| 2450 | bool ARMAsmParser:: |
| 2451 | cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 2452 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2453 | // Rt, Rt2 |
| 2454 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2455 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2456 | // Create a writeback register dummy placeholder. |
| 2457 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2458 | // addr |
| 2459 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2460 | // pred |
| 2461 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2462 | return true; |
| 2463 | } |
| 2464 | |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2465 | /// cvtStrdPre - Convert parsed operands to MCInst. |
| 2466 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2467 | /// when they refer multiple MIOperands inside a single one. |
| 2468 | bool ARMAsmParser:: |
| 2469 | cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 2470 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2471 | // Create a writeback register dummy placeholder. |
| 2472 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2473 | // Rt, Rt2 |
| 2474 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2475 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2476 | // addr |
| 2477 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2478 | // pred |
| 2479 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2480 | return true; |
| 2481 | } |
| 2482 | |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2483 | /// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2484 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2485 | /// when they refer multiple MIOperands inside a single one. |
| 2486 | bool ARMAsmParser:: |
| 2487 | cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2488 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2489 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2490 | // Create a writeback register dummy placeholder. |
| 2491 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2492 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2493 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2494 | return true; |
| 2495 | } |
| 2496 | |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2497 | /// cvtThumbMultiple- Convert parsed operands to MCInst. |
| 2498 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2499 | /// when they refer multiple MIOperands inside a single one. |
| 2500 | bool ARMAsmParser:: |
| 2501 | cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 2502 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2503 | // The second source operand must be the same register as the destination |
| 2504 | // operand. |
| 2505 | if (Operands.size() == 6 && |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2506 | (((ARMOperand*)Operands[3])->getReg() != |
| 2507 | ((ARMOperand*)Operands[5])->getReg()) && |
| 2508 | (((ARMOperand*)Operands[3])->getReg() != |
| 2509 | ((ARMOperand*)Operands[4])->getReg())) { |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2510 | Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2511 | "destination register must match source register"); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2512 | return false; |
| 2513 | } |
| 2514 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2515 | ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1); |
| 2516 | ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1); |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2517 | // If we have a three-operand form, use that, else the second source operand |
| 2518 | // is just the destination operand again. |
| 2519 | if (Operands.size() == 6) |
| 2520 | ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1); |
| 2521 | else |
| 2522 | Inst.addOperand(Inst.getOperand(0)); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2523 | ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2); |
| 2524 | |
| 2525 | return true; |
| 2526 | } |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2527 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 2528 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2529 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2530 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2531 | parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2532 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2533 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 2534 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2535 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2536 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2537 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2538 | const AsmToken &BaseRegTok = Parser.getTok(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2539 | int BaseRegNum = tryParseRegister(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2540 | if (BaseRegNum == -1) |
| 2541 | return Error(BaseRegTok.getLoc(), "register expected"); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2542 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2543 | // The next token must either be a comma or a closing bracket. |
| 2544 | const AsmToken &Tok = Parser.getTok(); |
| 2545 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2546 | return Error(Tok.getLoc(), "malformed memory operand"); |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2547 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2548 | if (Tok.is(AsmToken::RBrac)) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2549 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2550 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2551 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2552 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift, |
| 2553 | 0, false, S, E)); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 2554 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2555 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2556 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2557 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2558 | assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!"); |
| 2559 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2560 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2561 | // If we have a '#' it's an immediate offset, else assume it's a register |
| 2562 | // offset. |
| 2563 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2564 | Parser.Lex(); // Eat the '#'. |
| 2565 | E = Parser.getTok().getLoc(); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2566 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2567 | // FIXME: Special case #-0 so we can correctly set the U bit. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2568 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2569 | const MCExpr *Offset; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2570 | if (getParser().ParseExpression(Offset)) |
| 2571 | return true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2572 | |
| 2573 | // The expression has to be a constant. Memory references with relocations |
| 2574 | // don't come through here, as they use the <label> forms of the relevant |
| 2575 | // instructions. |
| 2576 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2577 | if (!CE) |
| 2578 | return Error (E, "constant expression expected"); |
| 2579 | |
| 2580 | // Now we should have the closing ']' |
| 2581 | E = Parser.getTok().getLoc(); |
| 2582 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2583 | return Error(E, "']' expected"); |
| 2584 | Parser.Lex(); // Eat right bracket token. |
| 2585 | |
| 2586 | // Don't worry about range checking the value here. That's handled by |
| 2587 | // the is*() predicates. |
| 2588 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0, |
| 2589 | ARM_AM::no_shift, 0, false, S,E)); |
| 2590 | |
| 2591 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2592 | // operand. |
| 2593 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2594 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2595 | Parser.Lex(); // Eat the '!'. |
| 2596 | } |
| 2597 | |
| 2598 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2599 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2600 | |
| 2601 | // The register offset is optionally preceded by a '+' or '-' |
| 2602 | bool isNegative = false; |
| 2603 | if (Parser.getTok().is(AsmToken::Minus)) { |
| 2604 | isNegative = true; |
| 2605 | Parser.Lex(); // Eat the '-'. |
| 2606 | } else if (Parser.getTok().is(AsmToken::Plus)) { |
| 2607 | // Nothing to do. |
| 2608 | Parser.Lex(); // Eat the '+'. |
| 2609 | } |
| 2610 | |
| 2611 | E = Parser.getTok().getLoc(); |
| 2612 | int OffsetRegNum = tryParseRegister(); |
| 2613 | if (OffsetRegNum == -1) |
| 2614 | return Error(E, "register expected"); |
| 2615 | |
| 2616 | // If there's a shift operator, handle it. |
| 2617 | ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2618 | unsigned ShiftImm = 0; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2619 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2620 | Parser.Lex(); // Eat the ','. |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2621 | if (parseMemRegOffsetShift(ShiftType, ShiftImm)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2622 | return true; |
| 2623 | } |
| 2624 | |
| 2625 | // Now we should have the closing ']' |
| 2626 | E = Parser.getTok().getLoc(); |
| 2627 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2628 | return Error(E, "']' expected"); |
| 2629 | Parser.Lex(); // Eat right bracket token. |
| 2630 | |
| 2631 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2632 | ShiftType, ShiftImm, isNegative, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2633 | S, E)); |
| 2634 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2635 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2636 | // operand. |
| 2637 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2638 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2639 | Parser.Lex(); // Eat the '!'. |
| 2640 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2641 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2642 | return false; |
| 2643 | } |
| 2644 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2645 | /// parseMemRegOffsetShift - one of these two: |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2646 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 2647 | /// rrx |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2648 | /// return true if it parses a shift otherwise it returns false. |
| 2649 | bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St, |
| 2650 | unsigned &Amount) { |
| 2651 | SMLoc Loc = Parser.getTok().getLoc(); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2652 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2653 | if (Tok.isNot(AsmToken::Identifier)) |
| 2654 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2655 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2656 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2657 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2658 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2659 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2660 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2661 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2662 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2663 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2664 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2665 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2666 | else |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2667 | return Error(Loc, "illegal shift operator"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2668 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2669 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2670 | // rrx stands alone. |
| 2671 | Amount = 0; |
| 2672 | if (St != ARM_AM::rrx) { |
| 2673 | Loc = Parser.getTok().getLoc(); |
| 2674 | // A '#' and a shift amount. |
| 2675 | const AsmToken &HashTok = Parser.getTok(); |
| 2676 | if (HashTok.isNot(AsmToken::Hash)) |
| 2677 | return Error(HashTok.getLoc(), "'#' expected"); |
| 2678 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2679 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2680 | const MCExpr *Expr; |
| 2681 | if (getParser().ParseExpression(Expr)) |
| 2682 | return true; |
| 2683 | // Range check the immediate. |
| 2684 | // lsl, ror: 0 <= imm <= 31 |
| 2685 | // lsr, asr: 0 <= imm <= 32 |
| 2686 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); |
| 2687 | if (!CE) |
| 2688 | return Error(Loc, "shift amount must be an immediate"); |
| 2689 | int64_t Imm = CE->getValue(); |
| 2690 | if (Imm < 0 || |
| 2691 | ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) || |
| 2692 | ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32)) |
| 2693 | return Error(Loc, "immediate shift value out of range"); |
| 2694 | Amount = Imm; |
| 2695 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2696 | |
| 2697 | return false; |
| 2698 | } |
| 2699 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2700 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 2701 | /// of the mnemonic. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2702 | bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2703 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2704 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2705 | |
| 2706 | // Check if the current operand has a custom associated parser, if so, try to |
| 2707 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2708 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 2709 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2710 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2711 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 2712 | // there was a match, but an error occurred, in which case, just return that |
| 2713 | // the operand parsing failed. |
| 2714 | if (ResTy == MatchOperand_ParseFail) |
| 2715 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2716 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2717 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2718 | default: |
| 2719 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2720 | return true; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2721 | case AsmToken::Identifier: { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2722 | if (!tryParseRegisterWithWriteBack(Operands)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2723 | return false; |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 2724 | int Res = tryParseShiftRegister(Operands); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2725 | if (Res == 0) // success |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2726 | return false; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2727 | else if (Res == -1) // irrecoverable error |
| 2728 | return true; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 2729 | |
| 2730 | // Fall though for the Identifier case that is not a register or a |
| 2731 | // special name. |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2732 | } |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 2733 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 2734 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2735 | // This was not a register so parse other operands that start with an |
| 2736 | // identifier (like labels) as expressions and create them as immediates. |
| 2737 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2738 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2739 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2740 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2741 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2742 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 2743 | return false; |
| 2744 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2745 | case AsmToken::LBrac: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2746 | return parseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2747 | case AsmToken::LCurly: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2748 | return parseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2749 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 2750 | // #42 -> immediate. |
| 2751 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2752 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2753 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2754 | const MCExpr *ImmVal; |
| 2755 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2756 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2757 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2758 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 2759 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2760 | case AsmToken::Colon: { |
| 2761 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2762 | // FIXME: Check it's an expression prefix, |
| 2763 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 2764 | ARMMCExpr::VariantKind RefKind; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2765 | if (parsePrefix(RefKind)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2766 | return true; |
| 2767 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2768 | const MCExpr *SubExprVal; |
| 2769 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2770 | return true; |
| 2771 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2772 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 2773 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2774 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2775 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2776 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2777 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2778 | } |
| 2779 | } |
| 2780 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2781 | // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2782 | // :lower16: and :upper16:. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2783 | bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2784 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2785 | |
| 2786 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 2787 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2788 | Parser.Lex(); // Eat ':' |
| 2789 | |
| 2790 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 2791 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 2792 | return true; |
| 2793 | } |
| 2794 | |
| 2795 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 2796 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2797 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2798 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2799 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2800 | } else { |
| 2801 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 2802 | return true; |
| 2803 | } |
| 2804 | Parser.Lex(); |
| 2805 | |
| 2806 | if (getLexer().isNot(AsmToken::Colon)) { |
| 2807 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 2808 | return true; |
| 2809 | } |
| 2810 | Parser.Lex(); // Eat the last ':' |
| 2811 | return false; |
| 2812 | } |
| 2813 | |
| 2814 | const MCExpr * |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2815 | ARMAsmParser::applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2816 | MCSymbolRefExpr::VariantKind Variant) { |
| 2817 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 2818 | // to the leftmost symbol. |
| 2819 | if (Variant == MCSymbolRefExpr::VK_None) |
| 2820 | return E; |
| 2821 | |
| 2822 | switch (E->getKind()) { |
| 2823 | case MCExpr::Target: |
| 2824 | llvm_unreachable("Can't handle target expr yet"); |
| 2825 | case MCExpr::Constant: |
| 2826 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 2827 | |
| 2828 | case MCExpr::SymbolRef: { |
| 2829 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 2830 | |
| 2831 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 2832 | return 0; |
| 2833 | |
| 2834 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 2835 | } |
| 2836 | |
| 2837 | case MCExpr::Unary: |
| 2838 | llvm_unreachable("Can't handle unary expressions yet"); |
| 2839 | |
| 2840 | case MCExpr::Binary: { |
| 2841 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2842 | const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2843 | const MCExpr *RHS = BE->getRHS(); |
| 2844 | if (!LHS) |
| 2845 | return 0; |
| 2846 | |
| 2847 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 2848 | } |
| 2849 | } |
| 2850 | |
| 2851 | assert(0 && "Invalid expression kind!"); |
| 2852 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2853 | } |
| 2854 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2855 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 2856 | /// setting letters to form a canonical mnemonic and flags. |
| 2857 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2858 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 2859 | // FIXME: This is a bit of a maze of special cases. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2860 | StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2861 | unsigned &PredicationCode, |
| 2862 | bool &CarrySetting, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 2863 | unsigned &ProcessorIMod, |
| 2864 | StringRef &ITMask) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2865 | PredicationCode = ARMCC::AL; |
| 2866 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2867 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2868 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2869 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2870 | // |
| 2871 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2872 | if ((Mnemonic == "movs" && isThumb()) || |
| 2873 | Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || |
| 2874 | Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 2875 | Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || |
| 2876 | Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || |
| 2877 | Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || |
| 2878 | Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || |
| 2879 | Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal") |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2880 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2881 | |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2882 | // First, split out any predication code. Ignore mnemonics we know aren't |
| 2883 | // predicated but do have a carry-set and so weren't caught above. |
Jim Grosbach | ab40f4b | 2011-07-20 18:20:31 +0000 | [diff] [blame] | 2884 | if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && |
Jim Grosbach | 71725a0 | 2011-07-27 21:58:11 +0000 | [diff] [blame] | 2885 | Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && |
Jim Grosbach | 04d55f1 | 2011-08-22 23:55:58 +0000 | [diff] [blame] | 2886 | Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" && |
| 2887 | Mnemonic != "sbcs") { |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2888 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
| 2889 | .Case("eq", ARMCC::EQ) |
| 2890 | .Case("ne", ARMCC::NE) |
| 2891 | .Case("hs", ARMCC::HS) |
| 2892 | .Case("cs", ARMCC::HS) |
| 2893 | .Case("lo", ARMCC::LO) |
| 2894 | .Case("cc", ARMCC::LO) |
| 2895 | .Case("mi", ARMCC::MI) |
| 2896 | .Case("pl", ARMCC::PL) |
| 2897 | .Case("vs", ARMCC::VS) |
| 2898 | .Case("vc", ARMCC::VC) |
| 2899 | .Case("hi", ARMCC::HI) |
| 2900 | .Case("ls", ARMCC::LS) |
| 2901 | .Case("ge", ARMCC::GE) |
| 2902 | .Case("lt", ARMCC::LT) |
| 2903 | .Case("gt", ARMCC::GT) |
| 2904 | .Case("le", ARMCC::LE) |
| 2905 | .Case("al", ARMCC::AL) |
| 2906 | .Default(~0U); |
| 2907 | if (CC != ~0U) { |
| 2908 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
| 2909 | PredicationCode = CC; |
| 2910 | } |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 2911 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2912 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2913 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 2914 | // the instructions we know end in 's'. |
| 2915 | if (Mnemonic.endswith("s") && |
Jim Grosbach | 00f5d98 | 2011-08-17 22:49:09 +0000 | [diff] [blame] | 2916 | !(Mnemonic == "cps" || Mnemonic == "mls" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2917 | Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || |
| 2918 | Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || |
| 2919 | Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2920 | Mnemonic == "vrsqrts" || Mnemonic == "srs" || |
| 2921 | (Mnemonic == "movs" && isThumb()))) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2922 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 2923 | CarrySetting = true; |
| 2924 | } |
| 2925 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2926 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 2927 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 2928 | if (Mnemonic.startswith("cps")) { |
| 2929 | // Split out any imod code. |
| 2930 | unsigned IMod = |
| 2931 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 2932 | .Case("ie", ARM_PROC::IE) |
| 2933 | .Case("id", ARM_PROC::ID) |
| 2934 | .Default(~0U); |
| 2935 | if (IMod != ~0U) { |
| 2936 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 2937 | ProcessorIMod = IMod; |
| 2938 | } |
| 2939 | } |
| 2940 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 2941 | // The "it" instruction has the condition mask on the end of the mnemonic. |
| 2942 | if (Mnemonic.startswith("it")) { |
| 2943 | ITMask = Mnemonic.slice(2, Mnemonic.size()); |
| 2944 | Mnemonic = Mnemonic.slice(0, 2); |
| 2945 | } |
| 2946 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2947 | return Mnemonic; |
| 2948 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2949 | |
| 2950 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 2951 | /// inclusion of carry set or predication code operands. |
| 2952 | // |
| 2953 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2954 | void ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2955 | getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2956 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2957 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 2958 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 2959 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 2960 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2961 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2962 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 2963 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
Jim Grosbach | 2c3f70e | 2011-08-19 22:51:03 +0000 | [diff] [blame] | 2964 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" || |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 2965 | // FIXME: We need a better way. This really confused Thumb2 |
| 2966 | // parsing for 'mov'. |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2967 | (Mnemonic == "mov" && !isThumbOne())) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2968 | CanAcceptCarrySet = true; |
| 2969 | } else { |
| 2970 | CanAcceptCarrySet = false; |
| 2971 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2972 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2973 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 2974 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 2975 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 2976 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2977 | Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" || |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2978 | Mnemonic == "setend" || |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 2979 | (Mnemonic == "nop" && isThumbOne()) || |
Jim Grosbach | 4af54a4 | 2011-08-26 22:21:51 +0000 | [diff] [blame] | 2980 | ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") && |
| 2981 | !isThumb()) || |
| 2982 | ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) && |
| 2983 | !isThumb()) || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2984 | Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2985 | CanAcceptPredicationCode = false; |
| 2986 | } else { |
| 2987 | CanAcceptPredicationCode = true; |
| 2988 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2989 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2990 | if (isThumb()) |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2991 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 2992 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2993 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2994 | } |
| 2995 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2996 | bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic, |
| 2997 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2998 | |
| 2999 | // The 'mov' mnemonic is special. One variant has a cc_out operand, while |
| 3000 | // another does not. Specifically, the MOVW instruction does not. So we |
| 3001 | // special case it here and remove the defaulted (non-setting) cc_out |
| 3002 | // operand if that's the instruction we're trying to match. |
| 3003 | // |
| 3004 | // We do this as post-processing of the explicit operands rather than just |
| 3005 | // conditionally adding the cc_out in the first place because we need |
| 3006 | // to check the type of the parsed immediate operand. |
| 3007 | if (Mnemonic == "mov" && Operands.size() > 4 && |
| 3008 | !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && |
| 3009 | static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && |
| 3010 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3011 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 3012 | |
| 3013 | // Register-register 'add' for thumb does not have a cc_out operand |
| 3014 | // when there are only two register operands. |
| 3015 | if (isThumb() && Mnemonic == "add" && Operands.size() == 5 && |
| 3016 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3017 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 3018 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3019 | return true; |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3020 | // Register-register 'add' for thumb does not have a cc_out operand |
| 3021 | // when it's an ADD Rdm, SP, {Rdm|#imm} instruction. |
| 3022 | if (isThumb() && Mnemonic == "add" && Operands.size() == 6 && |
| 3023 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3024 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 3025 | static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP && |
| 3026 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3027 | return true; |
Jim Grosbach | f69c804 | 2011-08-24 21:42:27 +0000 | [diff] [blame] | 3028 | // Register-register 'add/sub' for thumb does not have a cc_out operand |
| 3029 | // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also |
| 3030 | // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't |
| 3031 | // right, this will result in better diagnostics (which operand is off) |
| 3032 | // anyway. |
| 3033 | if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") && |
| 3034 | (Operands.size() == 5 || Operands.size() == 6) && |
Jim Grosbach | 72f39f8 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 3035 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 3036 | static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP && |
| 3037 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 3038 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 3039 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3040 | return false; |
| 3041 | } |
| 3042 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3043 | /// Parse an arm instruction mnemonic followed by its operands. |
| 3044 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 3045 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3046 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 3047 | size_t Start = 0, Next = Name.find('.'); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3048 | StringRef Mnemonic = Name.slice(Start, Next); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3049 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3050 | // Split out the predication code and carry setting flag from the mnemonic. |
| 3051 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3052 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 3053 | bool CarrySetting; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3054 | StringRef ITMask; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3055 | Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3056 | ProcessorIMod, ITMask); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3057 | |
Jim Grosbach | 0c49ac0 | 2011-08-25 17:23:55 +0000 | [diff] [blame] | 3058 | // In Thumb1, only the branch (B) instruction can be predicated. |
| 3059 | if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") { |
| 3060 | Parser.EatToEndOfStatement(); |
| 3061 | return Error(NameLoc, "conditional execution not supported in Thumb1"); |
| 3062 | } |
| 3063 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3064 | Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); |
| 3065 | |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3066 | // Handle the IT instruction ITMask. Convert it to a bitmask. This |
| 3067 | // is the mask as it will be for the IT encoding if the conditional |
| 3068 | // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case |
| 3069 | // where the conditional bit0 is zero, the instruction post-processing |
| 3070 | // will adjust the mask accordingly. |
| 3071 | if (Mnemonic == "it") { |
| 3072 | unsigned Mask = 8; |
| 3073 | for (unsigned i = ITMask.size(); i != 0; --i) { |
| 3074 | char pos = ITMask[i - 1]; |
| 3075 | if (pos != 't' && pos != 'e') { |
| 3076 | Parser.EatToEndOfStatement(); |
| 3077 | return Error(NameLoc, "illegal IT instruction mask '" + ITMask + "'"); |
| 3078 | } |
| 3079 | Mask >>= 1; |
| 3080 | if (ITMask[i - 1] == 't') |
| 3081 | Mask |= 8; |
| 3082 | } |
| 3083 | Operands.push_back(ARMOperand::CreateITMask(Mask, NameLoc)); |
| 3084 | } |
| 3085 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3086 | // FIXME: This is all a pretty gross hack. We should automatically handle |
| 3087 | // optional operands like this via tblgen. |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 3088 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3089 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 3090 | // |
| 3091 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 3092 | // code, our matching model involves us always generating CCOut and |
| 3093 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 3094 | // the matcher deal with finding the right instruction or generating an |
| 3095 | // appropriate error. |
| 3096 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3097 | getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3098 | |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3099 | // If we had a carry-set on an instruction that can't do that, issue an |
| 3100 | // error. |
| 3101 | if (!CanAcceptCarrySet && CarrySetting) { |
| 3102 | Parser.EatToEndOfStatement(); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3103 | return Error(NameLoc, "instruction '" + Mnemonic + |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3104 | "' can not set flags, but 's' suffix specified"); |
| 3105 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 3106 | // If we had a predication code on an instruction that can't do that, issue an |
| 3107 | // error. |
| 3108 | if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { |
| 3109 | Parser.EatToEndOfStatement(); |
| 3110 | return Error(NameLoc, "instruction '" + Mnemonic + |
| 3111 | "' is not predicable, but condition code specified"); |
| 3112 | } |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3113 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3114 | // Add the carry setting operand, if necessary. |
| 3115 | // |
| 3116 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 3117 | // match errors on this operand would print a nice diagnostic about how the |
| 3118 | // 's' character in the mnemonic resulted in a CCOut operand. |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 3119 | if (CanAcceptCarrySet) |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3120 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 3121 | NameLoc)); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 3122 | |
| 3123 | // Add the predication code operand, if necessary. |
| 3124 | if (CanAcceptPredicationCode) { |
| 3125 | Operands.push_back(ARMOperand::CreateCondCode( |
| 3126 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 3127 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 3128 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3129 | // Add the processor imod operand, if necessary. |
| 3130 | if (ProcessorIMod) { |
| 3131 | Operands.push_back(ARMOperand::CreateImm( |
| 3132 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 3133 | NameLoc, NameLoc)); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3134 | } |
| 3135 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 3136 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 3137 | while (Next != StringRef::npos) { |
| 3138 | Start = Next; |
| 3139 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 3140 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3141 | |
Jim Grosbach | 4d23e99 | 2011-08-24 22:19:48 +0000 | [diff] [blame] | 3142 | // For now, we're only parsing Thumb1 (for the most part), so |
| 3143 | // just ignore ".n" qualifiers. We'll use them to restrict |
| 3144 | // matching when we do Thumb2. |
| 3145 | if (ExtraToken != ".n") |
| 3146 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 3147 | } |
| 3148 | |
| 3149 | // Read the remaining operands. |
| 3150 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3151 | // Read the first operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3152 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3153 | Parser.EatToEndOfStatement(); |
| 3154 | return true; |
| 3155 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3156 | |
| 3157 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3158 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3159 | |
| 3160 | // Parse and remember the operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3161 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3162 | Parser.EatToEndOfStatement(); |
| 3163 | return true; |
| 3164 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 3165 | } |
| 3166 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3167 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3168 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 3169 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 3170 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 3171 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3172 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 3173 | Parser.Lex(); // Consume the EndOfStatement |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3174 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 3175 | // Some instructions, mostly Thumb, have forms for the same mnemonic that |
| 3176 | // do and don't have a cc_out optional-def operand. With some spot-checks |
| 3177 | // of the operand list, we can figure out which variant we're trying to |
| 3178 | // parse and adjust accordingly before actually matching. Reason number |
| 3179 | // #317 the table driven matcher doesn't fit well with the ARM instruction |
| 3180 | // set. |
| 3181 | if (shouldOmitCCOutOperand(Mnemonic, Operands)) { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3182 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3183 | Operands.erase(Operands.begin() + 1); |
| 3184 | delete Op; |
| 3185 | } |
| 3186 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 3187 | // ARM mode 'blx' need special handling, as the register operand version |
| 3188 | // is predicable, but the label operand version is not. So, we can't rely |
| 3189 | // on the Mnemonic based checking to correctly figure out when to put |
| 3190 | // a CondCode operand in the list. If we're trying to match the label |
| 3191 | // version, remove the CondCode operand here. |
| 3192 | if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 && |
| 3193 | static_cast<ARMOperand*>(Operands[2])->isImm()) { |
| 3194 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3195 | Operands.erase(Operands.begin() + 1); |
| 3196 | delete Op; |
| 3197 | } |
Jim Grosbach | 857e1a7 | 2011-08-11 23:51:13 +0000 | [diff] [blame] | 3198 | |
| 3199 | // The vector-compare-to-zero instructions have a literal token "#0" at |
| 3200 | // the end that comes to here as an immediate operand. Convert it to a |
| 3201 | // token to play nicely with the matcher. |
| 3202 | if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" || |
| 3203 | Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 && |
| 3204 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3205 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3206 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3207 | if (CE && CE->getValue() == 0) { |
| 3208 | Operands.erase(Operands.begin() + 5); |
| 3209 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3210 | delete Op; |
| 3211 | } |
| 3212 | } |
Jim Grosbach | 934755a | 2011-08-22 23:47:13 +0000 | [diff] [blame] | 3213 | // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the |
| 3214 | // end. Convert it to a token here. |
| 3215 | if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 && |
| 3216 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3217 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3218 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3219 | if (CE && CE->getValue() == 0) { |
| 3220 | Operands.erase(Operands.begin() + 5); |
| 3221 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3222 | delete Op; |
| 3223 | } |
| 3224 | } |
| 3225 | |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 3226 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3227 | } |
| 3228 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3229 | // Validate context-sensitive operand constraints. |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3230 | |
| 3231 | // return 'true' if register list contains non-low GPR registers, |
| 3232 | // 'false' otherwise. If Reg is in the register list or is HiReg, set |
| 3233 | // 'containsReg' to true. |
| 3234 | static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg, |
| 3235 | unsigned HiReg, bool &containsReg) { |
| 3236 | containsReg = false; |
| 3237 | for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) { |
| 3238 | unsigned OpReg = Inst.getOperand(i).getReg(); |
| 3239 | if (OpReg == Reg) |
| 3240 | containsReg = true; |
| 3241 | // Anything other than a low register isn't legal here. |
| 3242 | if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg)) |
| 3243 | return true; |
| 3244 | } |
| 3245 | return false; |
| 3246 | } |
| 3247 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3248 | // FIXME: We would really like to be able to tablegen'erate this. |
| 3249 | bool ARMAsmParser:: |
| 3250 | validateInstruction(MCInst &Inst, |
| 3251 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3252 | switch (Inst.getOpcode()) { |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 3253 | case ARM::LDRD: |
| 3254 | case ARM::LDRD_PRE: |
| 3255 | case ARM::LDRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3256 | case ARM::LDREXD: { |
| 3257 | // Rt2 must be Rt + 1. |
| 3258 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3259 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3260 | if (Rt2 != Rt + 1) |
| 3261 | return Error(Operands[3]->getStartLoc(), |
| 3262 | "destination operands must be sequential"); |
| 3263 | return false; |
| 3264 | } |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3265 | case ARM::STRD: { |
| 3266 | // Rt2 must be Rt + 1. |
| 3267 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3268 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3269 | if (Rt2 != Rt + 1) |
| 3270 | return Error(Operands[3]->getStartLoc(), |
| 3271 | "source operands must be sequential"); |
| 3272 | return false; |
| 3273 | } |
Jim Grosbach | 53642c5 | 2011-08-10 20:49:18 +0000 | [diff] [blame] | 3274 | case ARM::STRD_PRE: |
| 3275 | case ARM::STRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3276 | case ARM::STREXD: { |
| 3277 | // Rt2 must be Rt + 1. |
| 3278 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3279 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg()); |
| 3280 | if (Rt2 != Rt + 1) |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3281 | return Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3282 | "source operands must be sequential"); |
| 3283 | return false; |
| 3284 | } |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3285 | case ARM::SBFX: |
| 3286 | case ARM::UBFX: { |
| 3287 | // width must be in range [1, 32-lsb] |
| 3288 | unsigned lsb = Inst.getOperand(2).getImm(); |
| 3289 | unsigned widthm1 = Inst.getOperand(3).getImm(); |
| 3290 | if (widthm1 >= 32 - lsb) |
| 3291 | return Error(Operands[5]->getStartLoc(), |
| 3292 | "bitfield width must be in range [1,32-lsb]"); |
Jim Grosbach | 00c9a51 | 2011-08-16 21:42:31 +0000 | [diff] [blame] | 3293 | return false; |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3294 | } |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3295 | case ARM::tLDMIA: { |
| 3296 | // Thumb LDM instructions are writeback iff the base register is not |
| 3297 | // in the register list. |
| 3298 | unsigned Rn = Inst.getOperand(0).getReg(); |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3299 | bool hasWritebackToken = |
| 3300 | (static_cast<ARMOperand*>(Operands[3])->isToken() && |
| 3301 | static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3302 | bool listContainsBase; |
| 3303 | if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase)) |
| 3304 | return Error(Operands[3 + hasWritebackToken]->getStartLoc(), |
| 3305 | "registers must be in range r0-r7"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3306 | // If we should have writeback, then there should be a '!' token. |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3307 | if (!listContainsBase && !hasWritebackToken) |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3308 | return Error(Operands[2]->getStartLoc(), |
| 3309 | "writeback operator '!' expected"); |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3310 | // Likewise, if we should not have writeback, there must not be a '!' |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3311 | if (listContainsBase && hasWritebackToken) |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3312 | return Error(Operands[3]->getStartLoc(), |
| 3313 | "writeback operator '!' not allowed when base register " |
| 3314 | "in register list"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3315 | |
| 3316 | break; |
| 3317 | } |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3318 | case ARM::tPOP: { |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3319 | bool listContainsBase; |
| 3320 | if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase)) |
| 3321 | return Error(Operands[2]->getStartLoc(), |
| 3322 | "registers must be in range r0-r7 or pc"); |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3323 | break; |
| 3324 | } |
| 3325 | case ARM::tPUSH: { |
Jim Grosbach | aa875f8 | 2011-08-23 18:13:04 +0000 | [diff] [blame] | 3326 | bool listContainsBase; |
| 3327 | if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase)) |
| 3328 | return Error(Operands[2]->getStartLoc(), |
| 3329 | "registers must be in range r0-r7 or lr"); |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3330 | break; |
| 3331 | } |
Jim Grosbach | 1e84f19 | 2011-08-23 18:15:37 +0000 | [diff] [blame] | 3332 | case ARM::tSTMIA_UPD: { |
| 3333 | bool listContainsBase; |
Jim Grosbach | f95aaf9 | 2011-08-24 18:19:42 +0000 | [diff] [blame] | 3334 | if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase)) |
Jim Grosbach | 1e84f19 | 2011-08-23 18:15:37 +0000 | [diff] [blame] | 3335 | return Error(Operands[4]->getStartLoc(), |
| 3336 | "registers must be in range r0-r7"); |
| 3337 | break; |
| 3338 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3339 | } |
| 3340 | |
| 3341 | return false; |
| 3342 | } |
| 3343 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3344 | void ARMAsmParser:: |
| 3345 | processInstruction(MCInst &Inst, |
| 3346 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3347 | switch (Inst.getOpcode()) { |
| 3348 | case ARM::LDMIA_UPD: |
| 3349 | // If this is a load of a single register via a 'pop', then we should use |
| 3350 | // a post-indexed LDR instruction instead, per the ARM ARM. |
| 3351 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" && |
| 3352 | Inst.getNumOperands() == 5) { |
| 3353 | MCInst TmpInst; |
| 3354 | TmpInst.setOpcode(ARM::LDR_POST_IMM); |
| 3355 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3356 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3357 | TmpInst.addOperand(Inst.getOperand(1)); // Rn |
| 3358 | TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset |
| 3359 | TmpInst.addOperand(MCOperand::CreateImm(4)); |
| 3360 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3361 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3362 | Inst = TmpInst; |
| 3363 | } |
| 3364 | break; |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 3365 | case ARM::STMDB_UPD: |
| 3366 | // If this is a store of a single register via a 'push', then we should use |
| 3367 | // a pre-indexed STR instruction instead, per the ARM ARM. |
| 3368 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" && |
| 3369 | Inst.getNumOperands() == 5) { |
| 3370 | MCInst TmpInst; |
| 3371 | TmpInst.setOpcode(ARM::STR_PRE_IMM); |
| 3372 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3373 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3374 | TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12 |
| 3375 | TmpInst.addOperand(MCOperand::CreateImm(-4)); |
| 3376 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3377 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3378 | Inst = TmpInst; |
| 3379 | } |
| 3380 | break; |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 3381 | case ARM::tADDi8: |
| 3382 | // If the immediate is in the range 0-7, we really wanted tADDi3. |
| 3383 | if (Inst.getOperand(3).getImm() < 8) |
| 3384 | Inst.setOpcode(ARM::tADDi3); |
| 3385 | break; |
Jim Grosbach | 395b453 | 2011-08-17 22:57:40 +0000 | [diff] [blame] | 3386 | case ARM::tBcc: |
| 3387 | // If the conditional is AL, we really want tB. |
| 3388 | if (Inst.getOperand(1).getImm() == ARMCC::AL) |
| 3389 | Inst.setOpcode(ARM::tB); |
Jim Grosbach | 3ce23d3 | 2011-08-18 16:08:39 +0000 | [diff] [blame] | 3390 | break; |
Jim Grosbach | 89df996 | 2011-08-26 21:43:41 +0000 | [diff] [blame] | 3391 | case ARM::t2IT: { |
| 3392 | // The mask bits for all but the first condition are represented as |
| 3393 | // the low bit of the condition code value implies 't'. We currently |
| 3394 | // always have 1 implies 't', so XOR toggle the bits if the low bit |
| 3395 | // of the condition code is zero. The encoding also expects the low |
| 3396 | // bit of the condition to be encoded as bit 4 of the mask operand, |
| 3397 | // so mask that in if needed |
| 3398 | MCOperand &MO = Inst.getOperand(1); |
| 3399 | unsigned Mask = MO.getImm(); |
| 3400 | if ((Inst.getOperand(0).getImm() & 1) == 0) { |
| 3401 | unsigned TZ = CountTrailingZeros_32(Mask); |
| 3402 | assert(Mask && TZ <= 3 && "illegal IT mask value!"); |
| 3403 | for (unsigned i = 3; i != TZ; --i) |
| 3404 | Mask ^= 1 << i; |
| 3405 | } else |
| 3406 | Mask |= 0x10; |
| 3407 | MO.setImm(Mask); |
| 3408 | break; |
| 3409 | } |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3410 | } |
| 3411 | } |
| 3412 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3413 | // FIXME: We would really prefer to have MCInstrInfo (the wrapper around |
| 3414 | // the ARMInsts array) instead. Getting that here requires awkward |
| 3415 | // API changes, though. Better way? |
| 3416 | namespace llvm { |
| 3417 | extern MCInstrDesc ARMInsts[]; |
| 3418 | } |
| 3419 | static MCInstrDesc &getInstDesc(unsigned Opcode) { |
| 3420 | return ARMInsts[Opcode]; |
| 3421 | } |
| 3422 | |
| 3423 | unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) { |
| 3424 | // 16-bit thumb arithmetic instructions either require or preclude the 'S' |
| 3425 | // suffix depending on whether they're in an IT block or not. |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3426 | unsigned Opc = Inst.getOpcode(); |
| 3427 | MCInstrDesc &MCID = getInstDesc(Opc); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3428 | if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { |
| 3429 | assert(MCID.hasOptionalDef() && |
| 3430 | "optionally flag setting instruction missing optional def operand"); |
| 3431 | assert(MCID.NumOperands == Inst.getNumOperands() && |
| 3432 | "operand count mismatch!"); |
| 3433 | // Find the optional-def operand (cc_out). |
| 3434 | unsigned OpNo; |
| 3435 | for (OpNo = 0; |
| 3436 | !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands; |
| 3437 | ++OpNo) |
| 3438 | ; |
| 3439 | // If we're parsing Thumb1, reject it completely. |
| 3440 | if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3441 | return Match_MnemonicFail; |
| 3442 | // If we're parsing Thumb2, which form is legal depends on whether we're |
| 3443 | // in an IT block. |
| 3444 | // FIXME: We don't yet do IT blocks, so just always consider it to be |
| 3445 | // that we aren't in one until we do. |
| 3446 | if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3447 | return Match_RequiresITBlock; |
| 3448 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3449 | // Some high-register supporting Thumb1 encodings only allow both registers |
| 3450 | // to be from r0-r7 when in Thumb2. |
| 3451 | else if (Opc == ARM::tADDhirr && isThumbOne() && |
| 3452 | isARMLowRegister(Inst.getOperand(1).getReg()) && |
| 3453 | isARMLowRegister(Inst.getOperand(2).getReg())) |
| 3454 | return Match_RequiresThumb2; |
| 3455 | // Others only require ARMv6 or later. |
Jim Grosbach | 4ec6e88 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 3456 | else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() && |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3457 | isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3458 | isARMLowRegister(Inst.getOperand(1).getReg())) |
| 3459 | return Match_RequiresV6; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3460 | return Match_Success; |
| 3461 | } |
| 3462 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3463 | bool ARMAsmParser:: |
| 3464 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 3465 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 3466 | MCStreamer &Out) { |
| 3467 | MCInst Inst; |
| 3468 | unsigned ErrorInfo; |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3469 | unsigned MatchResult; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3470 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3471 | switch (MatchResult) { |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3472 | default: break; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3473 | case Match_Success: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3474 | // Context sensitive operand constraints aren't handled by the matcher, |
| 3475 | // so check them here. |
| 3476 | if (validateInstruction(Inst, Operands)) |
| 3477 | return true; |
| 3478 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3479 | // Some instructions need post-processing to, for example, tweak which |
| 3480 | // encoding is selected. |
| 3481 | processInstruction(Inst, Operands); |
| 3482 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3483 | Out.EmitInstruction(Inst); |
| 3484 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3485 | case Match_MissingFeature: |
| 3486 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 3487 | return true; |
| 3488 | case Match_InvalidOperand: { |
| 3489 | SMLoc ErrorLoc = IDLoc; |
| 3490 | if (ErrorInfo != ~0U) { |
| 3491 | if (ErrorInfo >= Operands.size()) |
| 3492 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3493 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3494 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 3495 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 3496 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3497 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3498 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3499 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3500 | case Match_MnemonicFail: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3501 | return Error(IDLoc, "invalid instruction"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 3502 | case Match_ConversionFail: |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 3503 | // The converter function will have already emited a diagnostic. |
| 3504 | return true; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3505 | case Match_RequiresITBlock: |
| 3506 | return Error(IDLoc, "instruction only valid inside IT block"); |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3507 | case Match_RequiresV6: |
| 3508 | return Error(IDLoc, "instruction variant requires ARMv6 or later"); |
| 3509 | case Match_RequiresThumb2: |
| 3510 | return Error(IDLoc, "instruction variant requires Thumb2"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3511 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3512 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 3513 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3514 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3515 | } |
| 3516 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3517 | /// parseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3518 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 3519 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 3520 | if (IDVal == ".word") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3521 | return parseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3522 | else if (IDVal == ".thumb") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3523 | return parseDirectiveThumb(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3524 | else if (IDVal == ".thumb_func") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3525 | return parseDirectiveThumbFunc(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3526 | else if (IDVal == ".code") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3527 | return parseDirectiveCode(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3528 | else if (IDVal == ".syntax") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3529 | return parseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3530 | return true; |
| 3531 | } |
| 3532 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3533 | /// parseDirectiveWord |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3534 | /// ::= .word [ expression (, expression)* ] |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3535 | bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) { |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3536 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 3537 | for (;;) { |
| 3538 | const MCExpr *Value; |
| 3539 | if (getParser().ParseExpression(Value)) |
| 3540 | return true; |
| 3541 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 3542 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3543 | |
| 3544 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 3545 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3546 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3547 | // FIXME: Improve diagnostic. |
| 3548 | if (getLexer().isNot(AsmToken::Comma)) |
| 3549 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3550 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3551 | } |
| 3552 | } |
| 3553 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3554 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3555 | return false; |
| 3556 | } |
| 3557 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3558 | /// parseDirectiveThumb |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3559 | /// ::= .thumb |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3560 | bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3561 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3562 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3563 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3564 | |
| 3565 | // TODO: set thumb mode |
| 3566 | // TODO: tell the MC streamer the mode |
| 3567 | // getParser().getStreamer().Emit???(); |
| 3568 | return false; |
| 3569 | } |
| 3570 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3571 | /// parseDirectiveThumbFunc |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3572 | /// ::= .thumbfunc symbol_name |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3573 | bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3574 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 3575 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 3576 | StringRef Name; |
| 3577 | |
| 3578 | // Darwin asm has function name after .thumb_func direction |
| 3579 | // ELF doesn't |
| 3580 | if (isMachO) { |
| 3581 | const AsmToken &Tok = Parser.getTok(); |
| 3582 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 3583 | return Error(L, "unexpected token in .thumb_func directive"); |
| 3584 | Name = Tok.getString(); |
| 3585 | Parser.Lex(); // Consume the identifier token. |
| 3586 | } |
| 3587 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3588 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3589 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3590 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3591 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3592 | // FIXME: assuming function name will be the line following .thumb_func |
| 3593 | if (!isMachO) { |
| 3594 | Name = Parser.getTok().getString(); |
| 3595 | } |
| 3596 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 3597 | // Mark symbol as a thumb symbol. |
| 3598 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 3599 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3600 | return false; |
| 3601 | } |
| 3602 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3603 | /// parseDirectiveSyntax |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3604 | /// ::= .syntax unified | divided |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3605 | bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3606 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3607 | if (Tok.isNot(AsmToken::Identifier)) |
| 3608 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 3609 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3610 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3611 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3612 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 3613 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3614 | else |
| 3615 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 3616 | |
| 3617 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3618 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3619 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3620 | |
| 3621 | // TODO tell the MC streamer the mode |
| 3622 | // getParser().getStreamer().Emit???(); |
| 3623 | return false; |
| 3624 | } |
| 3625 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3626 | /// parseDirectiveCode |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3627 | /// ::= .code 16 | 32 |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3628 | bool ARMAsmParser::parseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3629 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3630 | if (Tok.isNot(AsmToken::Integer)) |
| 3631 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3632 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3633 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3634 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3635 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3636 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3637 | else |
| 3638 | return Error(L, "invalid operand to .code directive"); |
| 3639 | |
| 3640 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3641 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3642 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3643 | |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3644 | if (Val == 16) { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3645 | if (!isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3646 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3647 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 3648 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3649 | } else { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3650 | if (isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3651 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3652 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 3653 | } |
Evan Cheng | eb0caa1 | 2011-07-08 22:49:55 +0000 | [diff] [blame] | 3654 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 3655 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3656 | return false; |
| 3657 | } |
| 3658 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3659 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 3660 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 3661 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3662 | extern "C" void LLVMInitializeARMAsmParser() { |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 3663 | RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget); |
| 3664 | RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3665 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3666 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3667 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 3668 | #define GET_REGISTER_MATCHER |
| 3669 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3670 | #include "ARMGenAsmMatcher.inc" |