blob: 9efdd421f0ca6718bd3e632eba72d88c39713760 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000161 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000163 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000165 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000169 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000171 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
173 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
175 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000179 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000181 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000183 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000185 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000187
188 bool validateInstruction(MCInst &Inst,
189 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000190 void processInstruction(MCInst &Inst,
191 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000192 bool shouldOmitCCOutOperand(StringRef Mnemonic,
193 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000194
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000195public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000196 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000197 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000198 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000199 Match_RequiresV6,
200 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000201 };
202
Evan Chengffc0e732011-07-09 05:47:46 +0000203 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000204 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000205 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000206
Evan Chengebdeeab2011-07-08 01:53:10 +0000207 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000208 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000209
210 // Not in an ITBlock to start with.
211 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000213
Jim Grosbach1355cf12011-07-26 17:10:22 +0000214 // Implementation of the MCTargetAsmParser interface:
215 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
216 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000217 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000218 bool ParseDirective(AsmToken DirectiveID);
219
Jim Grosbach47a0d522011-08-16 20:45:50 +0000220 unsigned checkTargetMatchPredicate(MCInst &Inst);
221
Jim Grosbach1355cf12011-07-26 17:10:22 +0000222 bool MatchAndEmitInstruction(SMLoc IDLoc,
223 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
224 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000225};
Jim Grosbach16c74252010-10-29 14:46:02 +0000226} // end anonymous namespace
227
Chris Lattner3a697562010-10-28 17:20:03 +0000228namespace {
229
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230/// ARMOperand - Instances of this class represent a parsed ARM machine
231/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000232class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000233 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000234 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000235 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000237 CoprocNum,
238 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000239 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000240 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000241 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000242 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000243 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000245 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000246 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000247 DPRRegisterList,
248 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000250 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000252 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000253 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000254 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 } Kind;
256
Sean Callanan76264762010-04-02 22:27:05 +0000257 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000258 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259
260 union {
261 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000262 ARMCC::CondCodes Val;
263 } CC;
264
265 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000266 unsigned Val;
267 } Cop;
268
269 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000270 unsigned Mask:4;
271 } ITMask;
272
273 struct {
274 ARM_MB::MemBOpt Val;
275 } MBOpt;
276
277 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000278 ARM_PROC::IFlags Val;
279 } IFlags;
280
281 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000282 unsigned Val;
283 } MMask;
284
285 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000286 const char *Data;
287 unsigned Length;
288 } Tok;
289
290 struct {
291 unsigned RegNum;
292 } Reg;
293
Bill Wendling8155e5b2010-11-06 22:19:43 +0000294 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000295 const MCExpr *Val;
296 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000297
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000298 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000299 struct {
300 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000301 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
302 // was specified.
303 const MCConstantExpr *OffsetImm; // Offset immediate value
304 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
305 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000306 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000308 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000309
310 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000311 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000312 bool isAdd;
313 ARM_AM::ShiftOpc ShiftTy;
314 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000315 } PostIdxReg;
316
317 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000318 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000319 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000320 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000321 struct {
322 ARM_AM::ShiftOpc ShiftTy;
323 unsigned SrcReg;
324 unsigned ShiftReg;
325 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000326 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000331 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000332 struct {
333 unsigned Imm;
334 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000335 struct {
336 unsigned LSB;
337 unsigned Width;
338 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000340
Bill Wendling146018f2010-11-06 21:42:12 +0000341 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
342public:
Sean Callanan76264762010-04-02 22:27:05 +0000343 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
344 Kind = o.Kind;
345 StartLoc = o.StartLoc;
346 EndLoc = o.EndLoc;
347 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000348 case CondCode:
349 CC = o.CC;
350 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000351 case ITCondMask:
352 ITMask = o.ITMask;
353 break;
Sean Callanan76264762010-04-02 22:27:05 +0000354 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000355 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000356 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000357 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000358 case Register:
359 Reg = o.Reg;
360 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000361 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000362 case DPRRegisterList:
363 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000364 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000365 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000366 case CoprocNum:
367 case CoprocReg:
368 Cop = o.Cop;
369 break;
Sean Callanan76264762010-04-02 22:27:05 +0000370 case Immediate:
371 Imm = o.Imm;
372 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000373 case MemBarrierOpt:
374 MBOpt = o.MBOpt;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Memory:
377 Mem = o.Mem;
378 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000379 case PostIndexRegister:
380 PostIdxReg = o.PostIdxReg;
381 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000382 case MSRMask:
383 MMask = o.MMask;
384 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385 case ProcIFlags:
386 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000387 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000388 case ShifterImmediate:
389 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000390 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000391 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000392 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000393 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000394 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000395 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000396 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000397 case RotateImmediate:
398 RotImm = o.RotImm;
399 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000400 case BitfieldDescriptor:
401 Bitfield = o.Bitfield;
402 break;
Sean Callanan76264762010-04-02 22:27:05 +0000403 }
404 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000405
Sean Callanan76264762010-04-02 22:27:05 +0000406 /// getStartLoc - Get the location of the first token of this operand.
407 SMLoc getStartLoc() const { return StartLoc; }
408 /// getEndLoc - Get the location of the last token of this operand.
409 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000410
Daniel Dunbar8462b302010-08-11 06:36:53 +0000411 ARMCC::CondCodes getCondCode() const {
412 assert(Kind == CondCode && "Invalid access!");
413 return CC.Val;
414 }
415
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000416 unsigned getCoproc() const {
417 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
418 return Cop.Val;
419 }
420
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000421 StringRef getToken() const {
422 assert(Kind == Token && "Invalid access!");
423 return StringRef(Tok.Data, Tok.Length);
424 }
425
426 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000427 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000428 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000429 }
430
Bill Wendling5fa22a12010-11-09 23:28:44 +0000431 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000432 assert((Kind == RegisterList || Kind == DPRRegisterList ||
433 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000434 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000435 }
436
Kevin Enderbycfe07242009-10-13 22:19:02 +0000437 const MCExpr *getImm() const {
438 assert(Kind == Immediate && "Invalid access!");
439 return Imm.Val;
440 }
441
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000442 ARM_MB::MemBOpt getMemBarrierOpt() const {
443 assert(Kind == MemBarrierOpt && "Invalid access!");
444 return MBOpt.Val;
445 }
446
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000447 ARM_PROC::IFlags getProcIFlags() const {
448 assert(Kind == ProcIFlags && "Invalid access!");
449 return IFlags.Val;
450 }
451
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000452 unsigned getMSRMask() const {
453 assert(Kind == MSRMask && "Invalid access!");
454 return MMask.Val;
455 }
456
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000457 bool isCoprocNum() const { return Kind == CoprocNum; }
458 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000459 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000460 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000461 bool isITMask() const { return Kind == ITCondMask; }
462 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000463 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000464 bool isImm0_1020s4() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
471 }
472 bool isImm0_508s4() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isImm0_255() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 256;
487 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000488 bool isImm0_7() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value < 8;
495 }
496 bool isImm0_15() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 16;
503 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504 bool isImm0_31() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 32;
511 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000512 bool isImm1_16() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value > 0 && Value < 17;
519 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000520 bool isImm1_32() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000528 bool isImm0_65535() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 65536;
535 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000536 bool isImm0_65535Expr() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 // If it's not a constant expression, it'll generate a fixup and be
541 // handled later.
542 if (!CE) return true;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value < 65536;
545 }
Jim Grosbached838482011-07-26 16:24:27 +0000546 bool isImm24bit() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552 return Value >= 0 && Value <= 0xffffff;
553 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000554 bool isImmThumbSR() const {
555 if (Kind != Immediate)
556 return false;
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Value = CE->getValue();
560 return Value > 0 && Value < 33;
561 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000562 bool isPKHLSLImm() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568 return Value >= 0 && Value < 32;
569 }
570 bool isPKHASRImm() const {
571 if (Kind != Immediate)
572 return false;
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576 return Value > 0 && Value <= 32;
577 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000578 bool isARMSOImm() const {
579 if (Kind != Immediate)
580 return false;
581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ARM_AM::getSOImmVal(Value) != -1;
585 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000586 bool isT2SOImm() const {
587 if (Kind != Immediate)
588 return false;
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Value = CE->getValue();
592 return ARM_AM::getT2SOImmVal(Value) != -1;
593 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000594 bool isSetEndImm() const {
595 if (Kind != Immediate)
596 return false;
597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
598 if (!CE) return false;
599 int64_t Value = CE->getValue();
600 return Value == 1 || Value == 0;
601 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000602 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000603 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000604 bool isDPRRegList() const { return Kind == DPRRegisterList; }
605 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000606 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000607 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000608 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000609 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000610 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
611 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000612 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000613 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000614 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
615 bool isPostIdxReg() const {
616 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
617 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 bool isMemNoOffset() const {
619 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000620 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 // No offset of any kind.
622 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000623 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000624 bool isAddrMode2() const {
625 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000626 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 // Check for register offset.
628 if (Mem.OffsetRegNum) return true;
629 // Immediate offset in range [-4095, 4095].
630 if (!Mem.OffsetImm) return true;
631 int64_t Val = Mem.OffsetImm->getValue();
632 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000633 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000634 bool isAM2OffsetImm() const {
635 if (Kind != Immediate)
636 return false;
637 // Immediate offset in range [-4095, 4095].
638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Val = CE->getValue();
641 return Val > -4096 && Val < 4096;
642 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000643 bool isAddrMode3() const {
644 if (Kind != Memory)
645 return false;
646 // No shifts are legal for AM3.
647 if (Mem.ShiftType != ARM_AM::no_shift) return false;
648 // Check for register offset.
649 if (Mem.OffsetRegNum) return true;
650 // Immediate offset in range [-255, 255].
651 if (!Mem.OffsetImm) return true;
652 int64_t Val = Mem.OffsetImm->getValue();
653 return Val > -256 && Val < 256;
654 }
655 bool isAM3Offset() const {
656 if (Kind != Immediate && Kind != PostIndexRegister)
657 return false;
658 if (Kind == PostIndexRegister)
659 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
660 // Immediate offset in range [-255, 255].
661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
662 if (!CE) return false;
663 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000664 // Special case, #-0 is INT32_MIN.
665 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000666 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 bool isAddrMode5() const {
668 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000669 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 // Check for register offset.
671 if (Mem.OffsetRegNum) return false;
672 // Immediate offset in range [-1020, 1020] and a multiple of 4.
673 if (!Mem.OffsetImm) return true;
674 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000675 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
676 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000677 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 bool isMemRegOffset() const {
679 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000681 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000682 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000683 bool isMemThumbRR() const {
684 // Thumb reg+reg addressing is simple. Just two registers, a base and
685 // an offset. No shifts, negations or any other complicating factors.
686 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
687 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000688 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000689 return isARMLowRegister(Mem.BaseRegNum) &&
690 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
691 }
692 bool isMemThumbRIs4() const {
693 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
694 !isARMLowRegister(Mem.BaseRegNum))
695 return false;
696 // Immediate offset, multiple of 4 in range [0, 124].
697 if (!Mem.OffsetImm) return true;
698 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000699 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
700 }
Jim Grosbach38466302011-08-19 18:55:51 +0000701 bool isMemThumbRIs2() const {
702 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
703 !isARMLowRegister(Mem.BaseRegNum))
704 return false;
705 // Immediate offset, multiple of 4 in range [0, 62].
706 if (!Mem.OffsetImm) return true;
707 int64_t Val = Mem.OffsetImm->getValue();
708 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
709 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000710 bool isMemThumbRIs1() const {
711 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
712 !isARMLowRegister(Mem.BaseRegNum))
713 return false;
714 // Immediate offset in range [0, 31].
715 if (!Mem.OffsetImm) return true;
716 int64_t Val = Mem.OffsetImm->getValue();
717 return Val >= 0 && Val <= 31;
718 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000719 bool isMemThumbSPI() const {
720 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
721 return false;
722 // Immediate offset, multiple of 4 in range [0, 1020].
723 if (!Mem.OffsetImm) return true;
724 int64_t Val = Mem.OffsetImm->getValue();
725 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000726 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000727 bool isMemImm8Offset() const {
728 if (Kind != Memory || Mem.OffsetRegNum != 0)
729 return false;
730 // Immediate offset in range [-255, 255].
731 if (!Mem.OffsetImm) return true;
732 int64_t Val = Mem.OffsetImm->getValue();
733 return Val > -256 && Val < 256;
734 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000735 bool isMemNegImm8Offset() const {
736 if (Kind != Memory || Mem.OffsetRegNum != 0)
737 return false;
738 // Immediate offset in range [-255, -1].
739 if (!Mem.OffsetImm) return true;
740 int64_t Val = Mem.OffsetImm->getValue();
741 return Val > -256 && Val < 0;
742 }
743 bool isMemUImm12Offset() const {
744 // If we have an immediate that's not a constant, treat it as a label
745 // reference needing a fixup. If it is a constant, it's something else
746 // and we reject it.
747 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
748 return true;
749
750 if (Kind != Memory || Mem.OffsetRegNum != 0)
751 return false;
752 // Immediate offset in range [0, 4095].
753 if (!Mem.OffsetImm) return true;
754 int64_t Val = Mem.OffsetImm->getValue();
755 return (Val >= 0 && Val < 4096);
756 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000757 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000758 // If we have an immediate that's not a constant, treat it as a label
759 // reference needing a fixup. If it is a constant, it's something else
760 // and we reject it.
761 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
762 return true;
763
Jim Grosbach7ce05792011-08-03 23:50:40 +0000764 if (Kind != Memory || Mem.OffsetRegNum != 0)
765 return false;
766 // Immediate offset in range [-4095, 4095].
767 if (!Mem.OffsetImm) return true;
768 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000769 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000770 }
771 bool isPostIdxImm8() const {
772 if (Kind != Immediate)
773 return false;
774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
775 if (!CE) return false;
776 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000777 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000778 }
779
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000780 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000781 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000782
783 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000784 // Add as immediates when possible. Null MCExpr = 0.
785 if (Expr == 0)
786 Inst.addOperand(MCOperand::CreateImm(0));
787 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000788 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
789 else
790 Inst.addOperand(MCOperand::CreateExpr(Expr));
791 }
792
Daniel Dunbar8462b302010-08-11 06:36:53 +0000793 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000794 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000795 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000796 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
797 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000798 }
799
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000800 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
803 }
804
Jim Grosbach89df9962011-08-26 21:43:41 +0000805 void addITMaskOperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
808 }
809
810 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
813 }
814
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000815 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
816 assert(N == 1 && "Invalid number of operands!");
817 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
818 }
819
Jim Grosbachd67641b2010-12-06 18:21:12 +0000820 void addCCOutOperands(MCInst &Inst, unsigned N) const {
821 assert(N == 1 && "Invalid number of operands!");
822 Inst.addOperand(MCOperand::CreateReg(getReg()));
823 }
824
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000825 void addRegOperands(MCInst &Inst, unsigned N) const {
826 assert(N == 1 && "Invalid number of operands!");
827 Inst.addOperand(MCOperand::CreateReg(getReg()));
828 }
829
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000830 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000831 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000832 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
833 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
834 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000835 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000836 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000837 }
838
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000839 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000840 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000841 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
842 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000843 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000844 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000845 }
846
847
Jim Grosbach580f4a92011-07-25 22:20:28 +0000848 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000849 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000850 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
851 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000852 }
853
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000854 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000855 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000856 const SmallVectorImpl<unsigned> &RegList = getRegList();
857 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000858 I = RegList.begin(), E = RegList.end(); I != E; ++I)
859 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000860 }
861
Bill Wendling0f630752010-11-17 04:32:08 +0000862 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
863 addRegListOperands(Inst, N);
864 }
865
866 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
867 addRegListOperands(Inst, N);
868 }
869
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000870 void addRotImmOperands(MCInst &Inst, unsigned N) const {
871 assert(N == 1 && "Invalid number of operands!");
872 // Encoded as val>>3. The printer handles display as 8, 16, 24.
873 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
874 }
875
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000876 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
877 assert(N == 1 && "Invalid number of operands!");
878 // Munge the lsb/width into a bitfield mask.
879 unsigned lsb = Bitfield.LSB;
880 unsigned width = Bitfield.Width;
881 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
882 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
883 (32 - (lsb + width)));
884 Inst.addOperand(MCOperand::CreateImm(Mask));
885 }
886
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000887 void addImmOperands(MCInst &Inst, unsigned N) const {
888 assert(N == 1 && "Invalid number of operands!");
889 addExpr(Inst, getImm());
890 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000891
Jim Grosbach72f39f82011-08-24 21:22:15 +0000892 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
893 assert(N == 1 && "Invalid number of operands!");
894 // The immediate is scaled by four in the encoding and is stored
895 // in the MCInst as such. Lop off the low two bits here.
896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
897 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
898 }
899
900 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
901 assert(N == 1 && "Invalid number of operands!");
902 // The immediate is scaled by four in the encoding and is stored
903 // in the MCInst as such. Lop off the low two bits here.
904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
905 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
906 }
907
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000908 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
909 assert(N == 1 && "Invalid number of operands!");
910 addExpr(Inst, getImm());
911 }
912
Jim Grosbach83ab0702011-07-13 22:01:08 +0000913 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
914 assert(N == 1 && "Invalid number of operands!");
915 addExpr(Inst, getImm());
916 }
917
918 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
919 assert(N == 1 && "Invalid number of operands!");
920 addExpr(Inst, getImm());
921 }
922
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000923 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
924 assert(N == 1 && "Invalid number of operands!");
925 addExpr(Inst, getImm());
926 }
927
Jim Grosbachf4943352011-07-25 23:09:14 +0000928 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
929 assert(N == 1 && "Invalid number of operands!");
930 // The constant encodes as the immediate-1, and we store in the instruction
931 // the bits as encoded, so subtract off one here.
932 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
933 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
934 }
935
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000936 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
937 assert(N == 1 && "Invalid number of operands!");
938 // The constant encodes as the immediate-1, and we store in the instruction
939 // the bits as encoded, so subtract off one here.
940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
941 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
942 }
943
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000944 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
945 assert(N == 1 && "Invalid number of operands!");
946 addExpr(Inst, getImm());
947 }
948
Jim Grosbachffa32252011-07-19 19:13:28 +0000949 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
950 assert(N == 1 && "Invalid number of operands!");
951 addExpr(Inst, getImm());
952 }
953
Jim Grosbached838482011-07-26 16:24:27 +0000954 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
955 assert(N == 1 && "Invalid number of operands!");
956 addExpr(Inst, getImm());
957 }
958
Jim Grosbach70939ee2011-08-17 21:51:27 +0000959 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
960 assert(N == 1 && "Invalid number of operands!");
961 // The constant encodes as the immediate, except for 32, which encodes as
962 // zero.
963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 unsigned Imm = CE->getValue();
965 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
966 }
967
Jim Grosbachf6c05252011-07-21 17:23:04 +0000968 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
969 assert(N == 1 && "Invalid number of operands!");
970 addExpr(Inst, getImm());
971 }
972
973 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
974 assert(N == 1 && "Invalid number of operands!");
975 // An ASR value of 32 encodes as 0, so that's how we want to add it to
976 // the instruction as well.
977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
978 int Val = CE->getValue();
979 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
980 }
981
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000982 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
983 assert(N == 1 && "Invalid number of operands!");
984 addExpr(Inst, getImm());
985 }
986
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000987 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
988 assert(N == 1 && "Invalid number of operands!");
989 addExpr(Inst, getImm());
990 }
991
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000992 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
993 assert(N == 1 && "Invalid number of operands!");
994 addExpr(Inst, getImm());
995 }
996
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000997 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
998 assert(N == 1 && "Invalid number of operands!");
999 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1000 }
1001
Jim Grosbach7ce05792011-08-03 23:50:40 +00001002 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1003 assert(N == 1 && "Invalid number of operands!");
1004 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001005 }
1006
Jim Grosbach7ce05792011-08-03 23:50:40 +00001007 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1008 assert(N == 3 && "Invalid number of operands!");
1009 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1010 if (!Mem.OffsetRegNum) {
1011 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1012 // Special case for #-0
1013 if (Val == INT32_MIN) Val = 0;
1014 if (Val < 0) Val = -Val;
1015 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1016 } else {
1017 // For register offset, we encode the shift type and negation flag
1018 // here.
1019 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001020 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001021 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001022 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1023 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1024 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001025 }
1026
Jim Grosbach039c2e12011-08-04 23:01:30 +00001027 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1028 assert(N == 2 && "Invalid number of operands!");
1029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1030 assert(CE && "non-constant AM2OffsetImm operand!");
1031 int32_t Val = CE->getValue();
1032 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1033 // Special case for #-0
1034 if (Val == INT32_MIN) Val = 0;
1035 if (Val < 0) Val = -Val;
1036 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1037 Inst.addOperand(MCOperand::CreateReg(0));
1038 Inst.addOperand(MCOperand::CreateImm(Val));
1039 }
1040
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001041 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1042 assert(N == 3 && "Invalid number of operands!");
1043 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1044 if (!Mem.OffsetRegNum) {
1045 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1046 // Special case for #-0
1047 if (Val == INT32_MIN) Val = 0;
1048 if (Val < 0) Val = -Val;
1049 Val = ARM_AM::getAM3Opc(AddSub, Val);
1050 } else {
1051 // For register offset, we encode the shift type and negation flag
1052 // here.
1053 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1054 }
1055 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1056 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1057 Inst.addOperand(MCOperand::CreateImm(Val));
1058 }
1059
1060 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1061 assert(N == 2 && "Invalid number of operands!");
1062 if (Kind == PostIndexRegister) {
1063 int32_t Val =
1064 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1065 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1066 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001067 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001068 }
1069
1070 // Constant offset.
1071 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1072 int32_t Val = CE->getValue();
1073 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1074 // Special case for #-0
1075 if (Val == INT32_MIN) Val = 0;
1076 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001077 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001078 Inst.addOperand(MCOperand::CreateReg(0));
1079 Inst.addOperand(MCOperand::CreateImm(Val));
1080 }
1081
Jim Grosbach7ce05792011-08-03 23:50:40 +00001082 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1083 assert(N == 2 && "Invalid number of operands!");
1084 // The lower two bits are always zero and as such are not encoded.
1085 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1086 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1087 // Special case for #-0
1088 if (Val == INT32_MIN) Val = 0;
1089 if (Val < 0) Val = -Val;
1090 Val = ARM_AM::getAM5Opc(AddSub, Val);
1091 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1092 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001093 }
1094
Jim Grosbach7ce05792011-08-03 23:50:40 +00001095 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1096 assert(N == 2 && "Invalid number of operands!");
1097 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1098 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1099 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001100 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001101
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001102 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1103 assert(N == 2 && "Invalid number of operands!");
1104 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1105 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1106 Inst.addOperand(MCOperand::CreateImm(Val));
1107 }
1108
1109 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1110 assert(N == 2 && "Invalid number of operands!");
1111 // If this is an immediate, it's a label reference.
1112 if (Kind == Immediate) {
1113 addExpr(Inst, getImm());
1114 Inst.addOperand(MCOperand::CreateImm(0));
1115 return;
1116 }
1117
1118 // Otherwise, it's a normal memory reg+offset.
1119 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1120 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1121 Inst.addOperand(MCOperand::CreateImm(Val));
1122 }
1123
Jim Grosbach7ce05792011-08-03 23:50:40 +00001124 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1125 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001126 // If this is an immediate, it's a label reference.
1127 if (Kind == Immediate) {
1128 addExpr(Inst, getImm());
1129 Inst.addOperand(MCOperand::CreateImm(0));
1130 return;
1131 }
1132
1133 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001134 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1135 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1136 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001137 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001138
Jim Grosbach7ce05792011-08-03 23:50:40 +00001139 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1140 assert(N == 3 && "Invalid number of operands!");
1141 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001142 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001143 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1144 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1145 Inst.addOperand(MCOperand::CreateImm(Val));
1146 }
1147
1148 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1149 assert(N == 2 && "Invalid number of operands!");
1150 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1151 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1152 }
1153
Jim Grosbach60f91a32011-08-19 17:55:24 +00001154 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1155 assert(N == 2 && "Invalid number of operands!");
1156 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1157 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1158 Inst.addOperand(MCOperand::CreateImm(Val));
1159 }
1160
Jim Grosbach38466302011-08-19 18:55:51 +00001161 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1162 assert(N == 2 && "Invalid number of operands!");
1163 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1164 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1165 Inst.addOperand(MCOperand::CreateImm(Val));
1166 }
1167
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001168 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1169 assert(N == 2 && "Invalid number of operands!");
1170 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1171 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1172 Inst.addOperand(MCOperand::CreateImm(Val));
1173 }
1174
Jim Grosbachecd85892011-08-19 18:13:48 +00001175 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1176 assert(N == 2 && "Invalid number of operands!");
1177 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1178 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1179 Inst.addOperand(MCOperand::CreateImm(Val));
1180 }
1181
Jim Grosbach7ce05792011-08-03 23:50:40 +00001182 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1183 assert(N == 1 && "Invalid number of operands!");
1184 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1185 assert(CE && "non-constant post-idx-imm8 operand!");
1186 int Imm = CE->getValue();
1187 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001188 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001189 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1190 Inst.addOperand(MCOperand::CreateImm(Imm));
1191 }
1192
1193 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1194 assert(N == 2 && "Invalid number of operands!");
1195 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001196 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1197 }
1198
1199 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1200 assert(N == 2 && "Invalid number of operands!");
1201 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1202 // The sign, shift type, and shift amount are encoded in a single operand
1203 // using the AM2 encoding helpers.
1204 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1205 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1206 PostIdxReg.ShiftTy);
1207 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001208 }
1209
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001210 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1211 assert(N == 1 && "Invalid number of operands!");
1212 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1213 }
1214
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001215 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1216 assert(N == 1 && "Invalid number of operands!");
1217 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1218 }
1219
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001220 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001221
Jim Grosbach89df9962011-08-26 21:43:41 +00001222 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1223 ARMOperand *Op = new ARMOperand(ITCondMask);
1224 Op->ITMask.Mask = Mask;
1225 Op->StartLoc = S;
1226 Op->EndLoc = S;
1227 return Op;
1228 }
1229
Chris Lattner3a697562010-10-28 17:20:03 +00001230 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1231 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001232 Op->CC.Val = CC;
1233 Op->StartLoc = S;
1234 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001235 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001236 }
1237
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001238 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1239 ARMOperand *Op = new ARMOperand(CoprocNum);
1240 Op->Cop.Val = CopVal;
1241 Op->StartLoc = S;
1242 Op->EndLoc = S;
1243 return Op;
1244 }
1245
1246 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1247 ARMOperand *Op = new ARMOperand(CoprocReg);
1248 Op->Cop.Val = CopVal;
1249 Op->StartLoc = S;
1250 Op->EndLoc = S;
1251 return Op;
1252 }
1253
Jim Grosbachd67641b2010-12-06 18:21:12 +00001254 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1255 ARMOperand *Op = new ARMOperand(CCOut);
1256 Op->Reg.RegNum = RegNum;
1257 Op->StartLoc = S;
1258 Op->EndLoc = S;
1259 return Op;
1260 }
1261
Chris Lattner3a697562010-10-28 17:20:03 +00001262 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1263 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001264 Op->Tok.Data = Str.data();
1265 Op->Tok.Length = Str.size();
1266 Op->StartLoc = S;
1267 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001268 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001269 }
1270
Bill Wendling50d0f582010-11-18 23:43:05 +00001271 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001272 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001273 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001274 Op->StartLoc = S;
1275 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001276 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001277 }
1278
Jim Grosbache8606dc2011-07-13 17:50:29 +00001279 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1280 unsigned SrcReg,
1281 unsigned ShiftReg,
1282 unsigned ShiftImm,
1283 SMLoc S, SMLoc E) {
1284 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001285 Op->RegShiftedReg.ShiftTy = ShTy;
1286 Op->RegShiftedReg.SrcReg = SrcReg;
1287 Op->RegShiftedReg.ShiftReg = ShiftReg;
1288 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001289 Op->StartLoc = S;
1290 Op->EndLoc = E;
1291 return Op;
1292 }
1293
Owen Anderson92a20222011-07-21 18:54:16 +00001294 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1295 unsigned SrcReg,
1296 unsigned ShiftImm,
1297 SMLoc S, SMLoc E) {
1298 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001299 Op->RegShiftedImm.ShiftTy = ShTy;
1300 Op->RegShiftedImm.SrcReg = SrcReg;
1301 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001302 Op->StartLoc = S;
1303 Op->EndLoc = E;
1304 return Op;
1305 }
1306
Jim Grosbach580f4a92011-07-25 22:20:28 +00001307 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001308 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001309 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1310 Op->ShifterImm.isASR = isASR;
1311 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001312 Op->StartLoc = S;
1313 Op->EndLoc = E;
1314 return Op;
1315 }
1316
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001317 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1318 ARMOperand *Op = new ARMOperand(RotateImmediate);
1319 Op->RotImm.Imm = Imm;
1320 Op->StartLoc = S;
1321 Op->EndLoc = E;
1322 return Op;
1323 }
1324
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001325 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1326 SMLoc S, SMLoc E) {
1327 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1328 Op->Bitfield.LSB = LSB;
1329 Op->Bitfield.Width = Width;
1330 Op->StartLoc = S;
1331 Op->EndLoc = E;
1332 return Op;
1333 }
1334
Bill Wendling7729e062010-11-09 22:44:22 +00001335 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001336 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001337 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001338 KindTy Kind = RegisterList;
1339
Evan Cheng275944a2011-07-25 21:32:49 +00001340 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1341 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001342 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001343 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1344 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001345 Kind = SPRRegisterList;
1346
1347 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001348 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001349 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001350 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001351 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001352 Op->StartLoc = StartLoc;
1353 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001354 return Op;
1355 }
1356
Chris Lattner3a697562010-10-28 17:20:03 +00001357 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1358 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001359 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001360 Op->StartLoc = S;
1361 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001362 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001363 }
1364
Jim Grosbach7ce05792011-08-03 23:50:40 +00001365 static ARMOperand *CreateMem(unsigned BaseRegNum,
1366 const MCConstantExpr *OffsetImm,
1367 unsigned OffsetRegNum,
1368 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001369 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001370 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001371 SMLoc S, SMLoc E) {
1372 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001373 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001374 Op->Mem.OffsetImm = OffsetImm;
1375 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001376 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001377 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001378 Op->Mem.isNegative = isNegative;
1379 Op->StartLoc = S;
1380 Op->EndLoc = E;
1381 return Op;
1382 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001383
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001384 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1385 ARM_AM::ShiftOpc ShiftTy,
1386 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001387 SMLoc S, SMLoc E) {
1388 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1389 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001390 Op->PostIdxReg.isAdd = isAdd;
1391 Op->PostIdxReg.ShiftTy = ShiftTy;
1392 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001393 Op->StartLoc = S;
1394 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001395 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001396 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001397
1398 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1399 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1400 Op->MBOpt.Val = Opt;
1401 Op->StartLoc = S;
1402 Op->EndLoc = S;
1403 return Op;
1404 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001405
1406 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1407 ARMOperand *Op = new ARMOperand(ProcIFlags);
1408 Op->IFlags.Val = IFlags;
1409 Op->StartLoc = S;
1410 Op->EndLoc = S;
1411 return Op;
1412 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001413
1414 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1415 ARMOperand *Op = new ARMOperand(MSRMask);
1416 Op->MMask.Val = MMask;
1417 Op->StartLoc = S;
1418 Op->EndLoc = S;
1419 return Op;
1420 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001421};
1422
1423} // end anonymous namespace.
1424
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001425void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001426 switch (Kind) {
1427 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001428 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001429 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001430 case CCOut:
1431 OS << "<ccout " << getReg() << ">";
1432 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001433 case ITCondMask: {
1434 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1435 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1436 "(tee)", "(eee)" };
1437 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1438 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1439 break;
1440 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001441 case CoprocNum:
1442 OS << "<coprocessor number: " << getCoproc() << ">";
1443 break;
1444 case CoprocReg:
1445 OS << "<coprocessor register: " << getCoproc() << ">";
1446 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001447 case MSRMask:
1448 OS << "<mask: " << getMSRMask() << ">";
1449 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001450 case Immediate:
1451 getImm()->print(OS);
1452 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001453 case MemBarrierOpt:
1454 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1455 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001456 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001457 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001458 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001459 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001460 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001461 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001462 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1463 << PostIdxReg.RegNum;
1464 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1465 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1466 << PostIdxReg.ShiftImm;
1467 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001468 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001469 case ProcIFlags: {
1470 OS << "<ARM_PROC::";
1471 unsigned IFlags = getProcIFlags();
1472 for (int i=2; i >= 0; --i)
1473 if (IFlags & (1 << i))
1474 OS << ARM_PROC::IFlagsToString(1 << i);
1475 OS << ">";
1476 break;
1477 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001478 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001479 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001480 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001481 case ShifterImmediate:
1482 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1483 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001484 break;
1485 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001486 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001487 << RegShiftedReg.SrcReg
1488 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1489 << ", " << RegShiftedReg.ShiftReg << ", "
1490 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001491 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001492 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001493 case ShiftedImmediate:
1494 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001495 << RegShiftedImm.SrcReg
1496 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1497 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001498 << ">";
1499 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001500 case RotateImmediate:
1501 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1502 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001503 case BitfieldDescriptor:
1504 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1505 << ", width: " << Bitfield.Width << ">";
1506 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001507 case RegisterList:
1508 case DPRRegisterList:
1509 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001510 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001511
Bill Wendling5fa22a12010-11-09 23:28:44 +00001512 const SmallVectorImpl<unsigned> &RegList = getRegList();
1513 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001514 I = RegList.begin(), E = RegList.end(); I != E; ) {
1515 OS << *I;
1516 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001517 }
1518
1519 OS << ">";
1520 break;
1521 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001522 case Token:
1523 OS << "'" << getToken() << "'";
1524 break;
1525 }
1526}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001527
1528/// @name Auto-generated Match Functions
1529/// {
1530
1531static unsigned MatchRegisterName(StringRef Name);
1532
1533/// }
1534
Bob Wilson69df7232011-02-03 21:46:10 +00001535bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1536 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001537 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001538
1539 return (RegNo == (unsigned)-1);
1540}
1541
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001542/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001543/// and if it is a register name the token is eaten and the register number is
1544/// returned. Otherwise return -1.
1545///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001546int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001547 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001548 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001549
Chris Lattnere5658fa2010-10-30 04:09:10 +00001550 // FIXME: Validate register for the current architecture; we have to do
1551 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001552 std::string upperCase = Tok.getString().str();
1553 std::string lowerCase = LowercaseString(upperCase);
1554 unsigned RegNum = MatchRegisterName(lowerCase);
1555 if (!RegNum) {
1556 RegNum = StringSwitch<unsigned>(lowerCase)
1557 .Case("r13", ARM::SP)
1558 .Case("r14", ARM::LR)
1559 .Case("r15", ARM::PC)
1560 .Case("ip", ARM::R12)
1561 .Default(0);
1562 }
1563 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001564
Chris Lattnere5658fa2010-10-30 04:09:10 +00001565 Parser.Lex(); // Eat identifier token.
1566 return RegNum;
1567}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001568
Jim Grosbach19906722011-07-13 18:49:30 +00001569// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1570// If a recoverable error occurs, return 1. If an irrecoverable error
1571// occurs, return -1. An irrecoverable error is one where tokens have been
1572// consumed in the process of trying to parse the shifter (i.e., when it is
1573// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001574int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001575 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1576 SMLoc S = Parser.getTok().getLoc();
1577 const AsmToken &Tok = Parser.getTok();
1578 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1579
1580 std::string upperCase = Tok.getString().str();
1581 std::string lowerCase = LowercaseString(upperCase);
1582 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1583 .Case("lsl", ARM_AM::lsl)
1584 .Case("lsr", ARM_AM::lsr)
1585 .Case("asr", ARM_AM::asr)
1586 .Case("ror", ARM_AM::ror)
1587 .Case("rrx", ARM_AM::rrx)
1588 .Default(ARM_AM::no_shift);
1589
1590 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001591 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001592
Jim Grosbache8606dc2011-07-13 17:50:29 +00001593 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001594
Jim Grosbache8606dc2011-07-13 17:50:29 +00001595 // The source register for the shift has already been added to the
1596 // operand list, so we need to pop it off and combine it into the shifted
1597 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001598 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001599 if (!PrevOp->isReg())
1600 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1601 int SrcReg = PrevOp->getReg();
1602 int64_t Imm = 0;
1603 int ShiftReg = 0;
1604 if (ShiftTy == ARM_AM::rrx) {
1605 // RRX Doesn't have an explicit shift amount. The encoder expects
1606 // the shift register to be the same as the source register. Seems odd,
1607 // but OK.
1608 ShiftReg = SrcReg;
1609 } else {
1610 // Figure out if this is shifted by a constant or a register (for non-RRX).
1611 if (Parser.getTok().is(AsmToken::Hash)) {
1612 Parser.Lex(); // Eat hash.
1613 SMLoc ImmLoc = Parser.getTok().getLoc();
1614 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001615 if (getParser().ParseExpression(ShiftExpr)) {
1616 Error(ImmLoc, "invalid immediate shift value");
1617 return -1;
1618 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001619 // The expression must be evaluatable as an immediate.
1620 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001621 if (!CE) {
1622 Error(ImmLoc, "invalid immediate shift value");
1623 return -1;
1624 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001625 // Range check the immediate.
1626 // lsl, ror: 0 <= imm <= 31
1627 // lsr, asr: 0 <= imm <= 32
1628 Imm = CE->getValue();
1629 if (Imm < 0 ||
1630 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1631 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001632 Error(ImmLoc, "immediate shift value out of range");
1633 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001634 }
1635 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001636 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001637 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001638 if (ShiftReg == -1) {
1639 Error (L, "expected immediate or register in shift operand");
1640 return -1;
1641 }
1642 } else {
1643 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001644 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001645 return -1;
1646 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001647 }
1648
Owen Anderson92a20222011-07-21 18:54:16 +00001649 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1650 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001651 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001652 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001653 else
1654 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1655 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001656
Jim Grosbach19906722011-07-13 18:49:30 +00001657 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001658}
1659
1660
Bill Wendling50d0f582010-11-18 23:43:05 +00001661/// Try to parse a register name. The token must be an Identifier when called.
1662/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1663/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001664///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001665/// TODO this is likely to change to allow different register types and or to
1666/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001667bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001668tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001669 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001670 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001671 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001672 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001673
Bill Wendling50d0f582010-11-18 23:43:05 +00001674 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001675
Chris Lattnere5658fa2010-10-30 04:09:10 +00001676 const AsmToken &ExclaimTok = Parser.getTok();
1677 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001678 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1679 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001680 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001681 }
1682
Bill Wendling50d0f582010-11-18 23:43:05 +00001683 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001684}
1685
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001686/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1687/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1688/// "c5", ...
1689static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001690 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1691 // but efficient.
1692 switch (Name.size()) {
1693 default: break;
1694 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001695 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001696 return -1;
1697 switch (Name[1]) {
1698 default: return -1;
1699 case '0': return 0;
1700 case '1': return 1;
1701 case '2': return 2;
1702 case '3': return 3;
1703 case '4': return 4;
1704 case '5': return 5;
1705 case '6': return 6;
1706 case '7': return 7;
1707 case '8': return 8;
1708 case '9': return 9;
1709 }
1710 break;
1711 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001712 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001713 return -1;
1714 switch (Name[2]) {
1715 default: return -1;
1716 case '0': return 10;
1717 case '1': return 11;
1718 case '2': return 12;
1719 case '3': return 13;
1720 case '4': return 14;
1721 case '5': return 15;
1722 }
1723 break;
1724 }
1725
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001726 return -1;
1727}
1728
Jim Grosbach89df9962011-08-26 21:43:41 +00001729/// parseITCondCode - Try to parse a condition code for an IT instruction.
1730ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1731parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1732 SMLoc S = Parser.getTok().getLoc();
1733 const AsmToken &Tok = Parser.getTok();
1734 if (!Tok.is(AsmToken::Identifier))
1735 return MatchOperand_NoMatch;
1736 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1737 .Case("eq", ARMCC::EQ)
1738 .Case("ne", ARMCC::NE)
1739 .Case("hs", ARMCC::HS)
1740 .Case("cs", ARMCC::HS)
1741 .Case("lo", ARMCC::LO)
1742 .Case("cc", ARMCC::LO)
1743 .Case("mi", ARMCC::MI)
1744 .Case("pl", ARMCC::PL)
1745 .Case("vs", ARMCC::VS)
1746 .Case("vc", ARMCC::VC)
1747 .Case("hi", ARMCC::HI)
1748 .Case("ls", ARMCC::LS)
1749 .Case("ge", ARMCC::GE)
1750 .Case("lt", ARMCC::LT)
1751 .Case("gt", ARMCC::GT)
1752 .Case("le", ARMCC::LE)
1753 .Case("al", ARMCC::AL)
1754 .Default(~0U);
1755 if (CC == ~0U)
1756 return MatchOperand_NoMatch;
1757 Parser.Lex(); // Eat the token.
1758
1759 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1760
1761 return MatchOperand_Success;
1762}
1763
Jim Grosbach43904292011-07-25 20:14:50 +00001764/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001765/// token must be an Identifier when called, and if it is a coprocessor
1766/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001767ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001768parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001769 SMLoc S = Parser.getTok().getLoc();
1770 const AsmToken &Tok = Parser.getTok();
1771 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1772
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001773 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001774 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001775 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001776
1777 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001778 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001779 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001780}
1781
Jim Grosbach43904292011-07-25 20:14:50 +00001782/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001783/// token must be an Identifier when called, and if it is a coprocessor
1784/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001785ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001786parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001787 SMLoc S = Parser.getTok().getLoc();
1788 const AsmToken &Tok = Parser.getTok();
1789 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1790
1791 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1792 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001793 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001794
1795 Parser.Lex(); // Eat identifier token.
1796 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001797 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001798}
1799
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001800/// Parse a register list, return it if successful else return null. The first
1801/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001802bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001803parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001804 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001805 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001806 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001807
Bill Wendling7729e062010-11-09 22:44:22 +00001808 // Read the rest of the registers in the list.
1809 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001810 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001811
Bill Wendling7729e062010-11-09 22:44:22 +00001812 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001813 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001814 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001815
Sean Callanan18b83232010-01-19 21:44:56 +00001816 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001817 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001818 if (RegTok.isNot(AsmToken::Identifier)) {
1819 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001820 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001821 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001822
Jim Grosbach1355cf12011-07-26 17:10:22 +00001823 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001824 if (RegNum == -1) {
1825 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001826 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001827 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001828
Bill Wendlinge7176102010-11-06 22:36:58 +00001829 if (IsRange) {
1830 int Reg = PrevRegNum;
1831 do {
1832 ++Reg;
1833 Registers.push_back(std::make_pair(Reg, RegLoc));
1834 } while (Reg != RegNum);
1835 } else {
1836 Registers.push_back(std::make_pair(RegNum, RegLoc));
1837 }
1838
1839 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001840 } while (Parser.getTok().is(AsmToken::Comma) ||
1841 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001842
1843 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001844 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001845 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1846 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001847 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001848 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001849
Bill Wendlinge7176102010-11-06 22:36:58 +00001850 SMLoc E = RCurlyTok.getLoc();
1851 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001852
Bill Wendlinge7176102010-11-06 22:36:58 +00001853 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001854 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001855 unsigned HighRegNum = 0;
1856 BitVector RegMap(32);
1857 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1858 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001859 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001860
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001861 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001862 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001863 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001864 }
1865
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001866 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001867 Warning(RegInfo.second,
1868 "register not in ascending order in register list");
1869
Jim Grosbach11e03e72011-08-22 18:50:36 +00001870 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001871 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001872 }
1873
Bill Wendling50d0f582010-11-18 23:43:05 +00001874 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1875 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001876}
1877
Jim Grosbach43904292011-07-25 20:14:50 +00001878/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001879ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001880parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001881 SMLoc S = Parser.getTok().getLoc();
1882 const AsmToken &Tok = Parser.getTok();
1883 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1884 StringRef OptStr = Tok.getString();
1885
1886 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1887 .Case("sy", ARM_MB::SY)
1888 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001889 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001890 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001891 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001892 .Case("ishst", ARM_MB::ISHST)
1893 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001894 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001895 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001896 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001897 .Case("osh", ARM_MB::OSH)
1898 .Case("oshst", ARM_MB::OSHST)
1899 .Default(~0U);
1900
1901 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001902 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001903
1904 Parser.Lex(); // Eat identifier token.
1905 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001906 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001907}
1908
Jim Grosbach43904292011-07-25 20:14:50 +00001909/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001910ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001911parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001912 SMLoc S = Parser.getTok().getLoc();
1913 const AsmToken &Tok = Parser.getTok();
1914 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1915 StringRef IFlagsStr = Tok.getString();
1916
1917 unsigned IFlags = 0;
1918 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1919 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1920 .Case("a", ARM_PROC::A)
1921 .Case("i", ARM_PROC::I)
1922 .Case("f", ARM_PROC::F)
1923 .Default(~0U);
1924
1925 // If some specific iflag is already set, it means that some letter is
1926 // present more than once, this is not acceptable.
1927 if (Flag == ~0U || (IFlags & Flag))
1928 return MatchOperand_NoMatch;
1929
1930 IFlags |= Flag;
1931 }
1932
1933 Parser.Lex(); // Eat identifier token.
1934 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1935 return MatchOperand_Success;
1936}
1937
Jim Grosbach43904292011-07-25 20:14:50 +00001938/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001939ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001940parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001941 SMLoc S = Parser.getTok().getLoc();
1942 const AsmToken &Tok = Parser.getTok();
1943 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1944 StringRef Mask = Tok.getString();
1945
1946 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1947 size_t Start = 0, Next = Mask.find('_');
1948 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001949 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001950 if (Next != StringRef::npos)
1951 Flags = Mask.slice(Next+1, Mask.size());
1952
1953 // FlagsVal contains the complete mask:
1954 // 3-0: Mask
1955 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1956 unsigned FlagsVal = 0;
1957
1958 if (SpecReg == "apsr") {
1959 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001960 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001961 .Case("g", 0x4) // same as CPSR_s
1962 .Case("nzcvqg", 0xc) // same as CPSR_fs
1963 .Default(~0U);
1964
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001965 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001966 if (!Flags.empty())
1967 return MatchOperand_NoMatch;
1968 else
1969 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001970 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001971 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001972 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1973 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001974 for (int i = 0, e = Flags.size(); i != e; ++i) {
1975 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1976 .Case("c", 1)
1977 .Case("x", 2)
1978 .Case("s", 4)
1979 .Case("f", 8)
1980 .Default(~0U);
1981
1982 // If some specific flag is already set, it means that some letter is
1983 // present more than once, this is not acceptable.
1984 if (FlagsVal == ~0U || (FlagsVal & Flag))
1985 return MatchOperand_NoMatch;
1986 FlagsVal |= Flag;
1987 }
1988 } else // No match for special register.
1989 return MatchOperand_NoMatch;
1990
1991 // Special register without flags are equivalent to "fc" flags.
1992 if (!FlagsVal)
1993 FlagsVal = 0x9;
1994
1995 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1996 if (SpecReg == "spsr")
1997 FlagsVal |= 16;
1998
1999 Parser.Lex(); // Eat identifier token.
2000 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2001 return MatchOperand_Success;
2002}
2003
Jim Grosbachf6c05252011-07-21 17:23:04 +00002004ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2005parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2006 int Low, int High) {
2007 const AsmToken &Tok = Parser.getTok();
2008 if (Tok.isNot(AsmToken::Identifier)) {
2009 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2010 return MatchOperand_ParseFail;
2011 }
2012 StringRef ShiftName = Tok.getString();
2013 std::string LowerOp = LowercaseString(Op);
2014 std::string UpperOp = UppercaseString(Op);
2015 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2016 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2017 return MatchOperand_ParseFail;
2018 }
2019 Parser.Lex(); // Eat shift type token.
2020
2021 // There must be a '#' and a shift amount.
2022 if (Parser.getTok().isNot(AsmToken::Hash)) {
2023 Error(Parser.getTok().getLoc(), "'#' expected");
2024 return MatchOperand_ParseFail;
2025 }
2026 Parser.Lex(); // Eat hash token.
2027
2028 const MCExpr *ShiftAmount;
2029 SMLoc Loc = Parser.getTok().getLoc();
2030 if (getParser().ParseExpression(ShiftAmount)) {
2031 Error(Loc, "illegal expression");
2032 return MatchOperand_ParseFail;
2033 }
2034 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2035 if (!CE) {
2036 Error(Loc, "constant expression expected");
2037 return MatchOperand_ParseFail;
2038 }
2039 int Val = CE->getValue();
2040 if (Val < Low || Val > High) {
2041 Error(Loc, "immediate value out of range");
2042 return MatchOperand_ParseFail;
2043 }
2044
2045 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2046
2047 return MatchOperand_Success;
2048}
2049
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002050ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2051parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2052 const AsmToken &Tok = Parser.getTok();
2053 SMLoc S = Tok.getLoc();
2054 if (Tok.isNot(AsmToken::Identifier)) {
2055 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2056 return MatchOperand_ParseFail;
2057 }
2058 int Val = StringSwitch<int>(Tok.getString())
2059 .Case("be", 1)
2060 .Case("le", 0)
2061 .Default(-1);
2062 Parser.Lex(); // Eat the token.
2063
2064 if (Val == -1) {
2065 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2066 return MatchOperand_ParseFail;
2067 }
2068 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2069 getContext()),
2070 S, Parser.getTok().getLoc()));
2071 return MatchOperand_Success;
2072}
2073
Jim Grosbach580f4a92011-07-25 22:20:28 +00002074/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2075/// instructions. Legal values are:
2076/// lsl #n 'n' in [0,31]
2077/// asr #n 'n' in [1,32]
2078/// n == 32 encoded as n == 0.
2079ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2080parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2081 const AsmToken &Tok = Parser.getTok();
2082 SMLoc S = Tok.getLoc();
2083 if (Tok.isNot(AsmToken::Identifier)) {
2084 Error(S, "shift operator 'asr' or 'lsl' expected");
2085 return MatchOperand_ParseFail;
2086 }
2087 StringRef ShiftName = Tok.getString();
2088 bool isASR;
2089 if (ShiftName == "lsl" || ShiftName == "LSL")
2090 isASR = false;
2091 else if (ShiftName == "asr" || ShiftName == "ASR")
2092 isASR = true;
2093 else {
2094 Error(S, "shift operator 'asr' or 'lsl' expected");
2095 return MatchOperand_ParseFail;
2096 }
2097 Parser.Lex(); // Eat the operator.
2098
2099 // A '#' and a shift amount.
2100 if (Parser.getTok().isNot(AsmToken::Hash)) {
2101 Error(Parser.getTok().getLoc(), "'#' expected");
2102 return MatchOperand_ParseFail;
2103 }
2104 Parser.Lex(); // Eat hash token.
2105
2106 const MCExpr *ShiftAmount;
2107 SMLoc E = Parser.getTok().getLoc();
2108 if (getParser().ParseExpression(ShiftAmount)) {
2109 Error(E, "malformed shift expression");
2110 return MatchOperand_ParseFail;
2111 }
2112 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2113 if (!CE) {
2114 Error(E, "shift amount must be an immediate");
2115 return MatchOperand_ParseFail;
2116 }
2117
2118 int64_t Val = CE->getValue();
2119 if (isASR) {
2120 // Shift amount must be in [1,32]
2121 if (Val < 1 || Val > 32) {
2122 Error(E, "'asr' shift amount must be in range [1,32]");
2123 return MatchOperand_ParseFail;
2124 }
2125 // asr #32 encoded as asr #0.
2126 if (Val == 32) Val = 0;
2127 } else {
2128 // Shift amount must be in [1,32]
2129 if (Val < 0 || Val > 31) {
2130 Error(E, "'lsr' shift amount must be in range [0,31]");
2131 return MatchOperand_ParseFail;
2132 }
2133 }
2134
2135 E = Parser.getTok().getLoc();
2136 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2137
2138 return MatchOperand_Success;
2139}
2140
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002141/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2142/// of instructions. Legal values are:
2143/// ror #n 'n' in {0, 8, 16, 24}
2144ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2145parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2146 const AsmToken &Tok = Parser.getTok();
2147 SMLoc S = Tok.getLoc();
2148 if (Tok.isNot(AsmToken::Identifier)) {
2149 Error(S, "rotate operator 'ror' expected");
2150 return MatchOperand_ParseFail;
2151 }
2152 StringRef ShiftName = Tok.getString();
2153 if (ShiftName != "ror" && ShiftName != "ROR") {
2154 Error(S, "rotate operator 'ror' expected");
2155 return MatchOperand_ParseFail;
2156 }
2157 Parser.Lex(); // Eat the operator.
2158
2159 // A '#' and a rotate amount.
2160 if (Parser.getTok().isNot(AsmToken::Hash)) {
2161 Error(Parser.getTok().getLoc(), "'#' expected");
2162 return MatchOperand_ParseFail;
2163 }
2164 Parser.Lex(); // Eat hash token.
2165
2166 const MCExpr *ShiftAmount;
2167 SMLoc E = Parser.getTok().getLoc();
2168 if (getParser().ParseExpression(ShiftAmount)) {
2169 Error(E, "malformed rotate expression");
2170 return MatchOperand_ParseFail;
2171 }
2172 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2173 if (!CE) {
2174 Error(E, "rotate amount must be an immediate");
2175 return MatchOperand_ParseFail;
2176 }
2177
2178 int64_t Val = CE->getValue();
2179 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2180 // normally, zero is represented in asm by omitting the rotate operand
2181 // entirely.
2182 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2183 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2184 return MatchOperand_ParseFail;
2185 }
2186
2187 E = Parser.getTok().getLoc();
2188 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2189
2190 return MatchOperand_Success;
2191}
2192
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002193ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2194parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2195 SMLoc S = Parser.getTok().getLoc();
2196 // The bitfield descriptor is really two operands, the LSB and the width.
2197 if (Parser.getTok().isNot(AsmToken::Hash)) {
2198 Error(Parser.getTok().getLoc(), "'#' expected");
2199 return MatchOperand_ParseFail;
2200 }
2201 Parser.Lex(); // Eat hash token.
2202
2203 const MCExpr *LSBExpr;
2204 SMLoc E = Parser.getTok().getLoc();
2205 if (getParser().ParseExpression(LSBExpr)) {
2206 Error(E, "malformed immediate expression");
2207 return MatchOperand_ParseFail;
2208 }
2209 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2210 if (!CE) {
2211 Error(E, "'lsb' operand must be an immediate");
2212 return MatchOperand_ParseFail;
2213 }
2214
2215 int64_t LSB = CE->getValue();
2216 // The LSB must be in the range [0,31]
2217 if (LSB < 0 || LSB > 31) {
2218 Error(E, "'lsb' operand must be in the range [0,31]");
2219 return MatchOperand_ParseFail;
2220 }
2221 E = Parser.getTok().getLoc();
2222
2223 // Expect another immediate operand.
2224 if (Parser.getTok().isNot(AsmToken::Comma)) {
2225 Error(Parser.getTok().getLoc(), "too few operands");
2226 return MatchOperand_ParseFail;
2227 }
2228 Parser.Lex(); // Eat hash token.
2229 if (Parser.getTok().isNot(AsmToken::Hash)) {
2230 Error(Parser.getTok().getLoc(), "'#' expected");
2231 return MatchOperand_ParseFail;
2232 }
2233 Parser.Lex(); // Eat hash token.
2234
2235 const MCExpr *WidthExpr;
2236 if (getParser().ParseExpression(WidthExpr)) {
2237 Error(E, "malformed immediate expression");
2238 return MatchOperand_ParseFail;
2239 }
2240 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2241 if (!CE) {
2242 Error(E, "'width' operand must be an immediate");
2243 return MatchOperand_ParseFail;
2244 }
2245
2246 int64_t Width = CE->getValue();
2247 // The LSB must be in the range [1,32-lsb]
2248 if (Width < 1 || Width > 32 - LSB) {
2249 Error(E, "'width' operand must be in the range [1,32-lsb]");
2250 return MatchOperand_ParseFail;
2251 }
2252 E = Parser.getTok().getLoc();
2253
2254 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2255
2256 return MatchOperand_Success;
2257}
2258
Jim Grosbach7ce05792011-08-03 23:50:40 +00002259ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2260parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2261 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002262 // postidx_reg := '+' register {, shift}
2263 // | '-' register {, shift}
2264 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002265
2266 // This method must return MatchOperand_NoMatch without consuming any tokens
2267 // in the case where there is no match, as other alternatives take other
2268 // parse methods.
2269 AsmToken Tok = Parser.getTok();
2270 SMLoc S = Tok.getLoc();
2271 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002272 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002273 int Reg = -1;
2274 if (Tok.is(AsmToken::Plus)) {
2275 Parser.Lex(); // Eat the '+' token.
2276 haveEaten = true;
2277 } else if (Tok.is(AsmToken::Minus)) {
2278 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002279 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002280 haveEaten = true;
2281 }
2282 if (Parser.getTok().is(AsmToken::Identifier))
2283 Reg = tryParseRegister();
2284 if (Reg == -1) {
2285 if (!haveEaten)
2286 return MatchOperand_NoMatch;
2287 Error(Parser.getTok().getLoc(), "register expected");
2288 return MatchOperand_ParseFail;
2289 }
2290 SMLoc E = Parser.getTok().getLoc();
2291
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002292 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2293 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002294 if (Parser.getTok().is(AsmToken::Comma)) {
2295 Parser.Lex(); // Eat the ','.
2296 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2297 return MatchOperand_ParseFail;
2298 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002299
2300 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2301 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002302
2303 return MatchOperand_Success;
2304}
2305
Jim Grosbach251bf252011-08-10 21:56:18 +00002306ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2307parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2308 // Check for a post-index addressing register operand. Specifically:
2309 // am3offset := '+' register
2310 // | '-' register
2311 // | register
2312 // | # imm
2313 // | # + imm
2314 // | # - imm
2315
2316 // This method must return MatchOperand_NoMatch without consuming any tokens
2317 // in the case where there is no match, as other alternatives take other
2318 // parse methods.
2319 AsmToken Tok = Parser.getTok();
2320 SMLoc S = Tok.getLoc();
2321
2322 // Do immediates first, as we always parse those if we have a '#'.
2323 if (Parser.getTok().is(AsmToken::Hash)) {
2324 Parser.Lex(); // Eat the '#'.
2325 // Explicitly look for a '-', as we need to encode negative zero
2326 // differently.
2327 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2328 const MCExpr *Offset;
2329 if (getParser().ParseExpression(Offset))
2330 return MatchOperand_ParseFail;
2331 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2332 if (!CE) {
2333 Error(S, "constant expression expected");
2334 return MatchOperand_ParseFail;
2335 }
2336 SMLoc E = Tok.getLoc();
2337 // Negative zero is encoded as the flag value INT32_MIN.
2338 int32_t Val = CE->getValue();
2339 if (isNegative && Val == 0)
2340 Val = INT32_MIN;
2341
2342 Operands.push_back(
2343 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2344
2345 return MatchOperand_Success;
2346 }
2347
2348
2349 bool haveEaten = false;
2350 bool isAdd = true;
2351 int Reg = -1;
2352 if (Tok.is(AsmToken::Plus)) {
2353 Parser.Lex(); // Eat the '+' token.
2354 haveEaten = true;
2355 } else if (Tok.is(AsmToken::Minus)) {
2356 Parser.Lex(); // Eat the '-' token.
2357 isAdd = false;
2358 haveEaten = true;
2359 }
2360 if (Parser.getTok().is(AsmToken::Identifier))
2361 Reg = tryParseRegister();
2362 if (Reg == -1) {
2363 if (!haveEaten)
2364 return MatchOperand_NoMatch;
2365 Error(Parser.getTok().getLoc(), "register expected");
2366 return MatchOperand_ParseFail;
2367 }
2368 SMLoc E = Parser.getTok().getLoc();
2369
2370 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2371 0, S, E));
2372
2373 return MatchOperand_Success;
2374}
2375
Jim Grosbach1355cf12011-07-26 17:10:22 +00002376/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002377/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2378/// when they refer multiple MIOperands inside a single one.
2379bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002380cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002381 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2382 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2383
2384 // Create a writeback register dummy placeholder.
2385 Inst.addOperand(MCOperand::CreateImm(0));
2386
Jim Grosbach7ce05792011-08-03 23:50:40 +00002387 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002388 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2389 return true;
2390}
2391
Owen Anderson9ab0f252011-08-26 20:43:14 +00002392/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2393/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2394/// when they refer multiple MIOperands inside a single one.
2395bool ARMAsmParser::
2396cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2397 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2398 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2399
2400 // Create a writeback register dummy placeholder.
2401 Inst.addOperand(MCOperand::CreateImm(0));
2402
2403 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2404 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2405 return true;
2406}
2407
2408
Jim Grosbach548340c2011-08-11 19:22:40 +00002409/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2410/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2411/// when they refer multiple MIOperands inside a single one.
2412bool ARMAsmParser::
2413cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2414 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2415 // Create a writeback register dummy placeholder.
2416 Inst.addOperand(MCOperand::CreateImm(0));
2417 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2418 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2419 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2420 return true;
2421}
2422
Jim Grosbach1355cf12011-07-26 17:10:22 +00002423/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002424/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2425/// when they refer multiple MIOperands inside a single one.
2426bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002427cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002428 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2429 // Create a writeback register dummy placeholder.
2430 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002431 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2432 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2433 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002434 return true;
2435}
2436
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002437/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2438/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2439/// when they refer multiple MIOperands inside a single one.
2440bool ARMAsmParser::
2441cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2442 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2443 // Create a writeback register dummy placeholder.
2444 Inst.addOperand(MCOperand::CreateImm(0));
2445 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2446 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2447 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2448 return true;
2449}
2450
Jim Grosbach7ce05792011-08-03 23:50:40 +00002451/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2452/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2453/// when they refer multiple MIOperands inside a single one.
2454bool ARMAsmParser::
2455cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2456 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2457 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002458 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002459 // Create a writeback register dummy placeholder.
2460 Inst.addOperand(MCOperand::CreateImm(0));
2461 // addr
2462 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2463 // offset
2464 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2465 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002466 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2467 return true;
2468}
2469
Jim Grosbach7ce05792011-08-03 23:50:40 +00002470/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002471/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2472/// when they refer multiple MIOperands inside a single one.
2473bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002474cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2475 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2476 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002477 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002478 // Create a writeback register dummy placeholder.
2479 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002480 // addr
2481 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2482 // offset
2483 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2484 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002485 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2486 return true;
2487}
2488
Jim Grosbach7ce05792011-08-03 23:50:40 +00002489/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002490/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2491/// when they refer multiple MIOperands inside a single one.
2492bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002493cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2494 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002495 // Create a writeback register dummy placeholder.
2496 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002497 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002498 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002499 // addr
2500 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2501 // offset
2502 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2503 // pred
2504 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2505 return true;
2506}
2507
2508/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2509/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2510/// when they refer multiple MIOperands inside a single one.
2511bool ARMAsmParser::
2512cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2513 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2514 // Create a writeback register dummy placeholder.
2515 Inst.addOperand(MCOperand::CreateImm(0));
2516 // Rt
2517 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2518 // addr
2519 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2520 // offset
2521 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2522 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002523 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2524 return true;
2525}
2526
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002527/// cvtLdrdPre - Convert parsed operands to MCInst.
2528/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2529/// when they refer multiple MIOperands inside a single one.
2530bool ARMAsmParser::
2531cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2532 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2533 // Rt, Rt2
2534 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2535 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2536 // Create a writeback register dummy placeholder.
2537 Inst.addOperand(MCOperand::CreateImm(0));
2538 // addr
2539 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2540 // pred
2541 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2542 return true;
2543}
2544
Jim Grosbach14605d12011-08-11 20:28:23 +00002545/// cvtStrdPre - Convert parsed operands to MCInst.
2546/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2547/// when they refer multiple MIOperands inside a single one.
2548bool ARMAsmParser::
2549cvtStrdPre(MCInst &Inst, unsigned Opcode,
2550 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2551 // Create a writeback register dummy placeholder.
2552 Inst.addOperand(MCOperand::CreateImm(0));
2553 // Rt, Rt2
2554 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2555 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2556 // addr
2557 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2558 // pred
2559 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2560 return true;
2561}
2562
Jim Grosbach623a4542011-08-10 22:42:16 +00002563/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2564/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2565/// when they refer multiple MIOperands inside a single one.
2566bool ARMAsmParser::
2567cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2568 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2569 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2570 // Create a writeback register dummy placeholder.
2571 Inst.addOperand(MCOperand::CreateImm(0));
2572 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2573 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2574 return true;
2575}
2576
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002577/// cvtThumbMultiple- Convert parsed operands to MCInst.
2578/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2579/// when they refer multiple MIOperands inside a single one.
2580bool ARMAsmParser::
2581cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2582 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2583 // The second source operand must be the same register as the destination
2584 // operand.
2585 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002586 (((ARMOperand*)Operands[3])->getReg() !=
2587 ((ARMOperand*)Operands[5])->getReg()) &&
2588 (((ARMOperand*)Operands[3])->getReg() !=
2589 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002590 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002591 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002592 return false;
2593 }
2594 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2595 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2596 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002597 // If we have a three-operand form, use that, else the second source operand
2598 // is just the destination operand again.
2599 if (Operands.size() == 6)
2600 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2601 else
2602 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002603 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2604
2605 return true;
2606}
Jim Grosbach623a4542011-08-10 22:42:16 +00002607
Bill Wendlinge7176102010-11-06 22:36:58 +00002608/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002609/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002610bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002611parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002612 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002613 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002614 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002615 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002616 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002617
Sean Callanan18b83232010-01-19 21:44:56 +00002618 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002619 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002620 if (BaseRegNum == -1)
2621 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002622
Daniel Dunbar05710932011-01-18 05:34:17 +00002623 // The next token must either be a comma or a closing bracket.
2624 const AsmToken &Tok = Parser.getTok();
2625 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002626 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002627
Jim Grosbach7ce05792011-08-03 23:50:40 +00002628 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002629 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002630 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002631
Jim Grosbach7ce05792011-08-03 23:50:40 +00002632 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2633 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002634
Jim Grosbach7ce05792011-08-03 23:50:40 +00002635 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002636 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002637
Jim Grosbach7ce05792011-08-03 23:50:40 +00002638 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2639 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002640
Jim Grosbach7ce05792011-08-03 23:50:40 +00002641 // If we have a '#' it's an immediate offset, else assume it's a register
2642 // offset.
2643 if (Parser.getTok().is(AsmToken::Hash)) {
2644 Parser.Lex(); // Eat the '#'.
2645 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002646
Owen Anderson0da10cf2011-08-29 19:36:44 +00002647 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002648 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002649 if (getParser().ParseExpression(Offset))
2650 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002651
2652 // The expression has to be a constant. Memory references with relocations
2653 // don't come through here, as they use the <label> forms of the relevant
2654 // instructions.
2655 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2656 if (!CE)
2657 return Error (E, "constant expression expected");
2658
Owen Anderson0da10cf2011-08-29 19:36:44 +00002659 // If the constant was #-0, represent it as INT32_MIN.
2660 int32_t Val = CE->getValue();
2661 if (isNegative && Val == 0)
2662 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2663
Jim Grosbach7ce05792011-08-03 23:50:40 +00002664 // Now we should have the closing ']'
2665 E = Parser.getTok().getLoc();
2666 if (Parser.getTok().isNot(AsmToken::RBrac))
2667 return Error(E, "']' expected");
2668 Parser.Lex(); // Eat right bracket token.
2669
2670 // Don't worry about range checking the value here. That's handled by
2671 // the is*() predicates.
2672 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2673 ARM_AM::no_shift, 0, false, S,E));
2674
2675 // If there's a pre-indexing writeback marker, '!', just add it as a token
2676 // operand.
2677 if (Parser.getTok().is(AsmToken::Exclaim)) {
2678 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2679 Parser.Lex(); // Eat the '!'.
2680 }
2681
2682 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002683 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002684
2685 // The register offset is optionally preceded by a '+' or '-'
2686 bool isNegative = false;
2687 if (Parser.getTok().is(AsmToken::Minus)) {
2688 isNegative = true;
2689 Parser.Lex(); // Eat the '-'.
2690 } else if (Parser.getTok().is(AsmToken::Plus)) {
2691 // Nothing to do.
2692 Parser.Lex(); // Eat the '+'.
2693 }
2694
2695 E = Parser.getTok().getLoc();
2696 int OffsetRegNum = tryParseRegister();
2697 if (OffsetRegNum == -1)
2698 return Error(E, "register expected");
2699
2700 // If there's a shift operator, handle it.
2701 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002702 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002703 if (Parser.getTok().is(AsmToken::Comma)) {
2704 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002705 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002706 return true;
2707 }
2708
2709 // Now we should have the closing ']'
2710 E = Parser.getTok().getLoc();
2711 if (Parser.getTok().isNot(AsmToken::RBrac))
2712 return Error(E, "']' expected");
2713 Parser.Lex(); // Eat right bracket token.
2714
2715 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002716 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002717 S, E));
2718
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002719 // If there's a pre-indexing writeback marker, '!', just add it as a token
2720 // operand.
2721 if (Parser.getTok().is(AsmToken::Exclaim)) {
2722 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2723 Parser.Lex(); // Eat the '!'.
2724 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002725
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002726 return false;
2727}
2728
Jim Grosbach7ce05792011-08-03 23:50:40 +00002729/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002730/// ( lsl | lsr | asr | ror ) , # shift_amount
2731/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002732/// return true if it parses a shift otherwise it returns false.
2733bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2734 unsigned &Amount) {
2735 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002736 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002737 if (Tok.isNot(AsmToken::Identifier))
2738 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002739 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002740 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002741 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002742 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002743 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002744 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002745 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002746 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002747 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002748 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002749 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002750 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002751 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002752 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002753
Jim Grosbach7ce05792011-08-03 23:50:40 +00002754 // rrx stands alone.
2755 Amount = 0;
2756 if (St != ARM_AM::rrx) {
2757 Loc = Parser.getTok().getLoc();
2758 // A '#' and a shift amount.
2759 const AsmToken &HashTok = Parser.getTok();
2760 if (HashTok.isNot(AsmToken::Hash))
2761 return Error(HashTok.getLoc(), "'#' expected");
2762 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002763
Jim Grosbach7ce05792011-08-03 23:50:40 +00002764 const MCExpr *Expr;
2765 if (getParser().ParseExpression(Expr))
2766 return true;
2767 // Range check the immediate.
2768 // lsl, ror: 0 <= imm <= 31
2769 // lsr, asr: 0 <= imm <= 32
2770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2771 if (!CE)
2772 return Error(Loc, "shift amount must be an immediate");
2773 int64_t Imm = CE->getValue();
2774 if (Imm < 0 ||
2775 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2776 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2777 return Error(Loc, "immediate shift value out of range");
2778 Amount = Imm;
2779 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002780
2781 return false;
2782}
2783
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002784/// Parse a arm instruction operand. For now this parses the operand regardless
2785/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002786bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002787 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002788 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002789
2790 // Check if the current operand has a custom associated parser, if so, try to
2791 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002792 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2793 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002794 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002795 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2796 // there was a match, but an error occurred, in which case, just return that
2797 // the operand parsing failed.
2798 if (ResTy == MatchOperand_ParseFail)
2799 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002800
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002801 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002802 default:
2803 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002804 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002805 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002806 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002807 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002808 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002809 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002810 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002811 else if (Res == -1) // irrecoverable error
2812 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002813
2814 // Fall though for the Identifier case that is not a register or a
2815 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002816 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002817 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2818 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002819 // This was not a register so parse other operands that start with an
2820 // identifier (like labels) as expressions and create them as immediates.
2821 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002822 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002823 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002824 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002825 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002826 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2827 return false;
2828 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002829 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002830 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002831 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002832 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002833 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002834 // #42 -> immediate.
2835 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002836 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002837 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002838 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002839 const MCExpr *ImmVal;
2840 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002841 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2843 if (!CE) {
2844 Error(S, "constant expression expected");
2845 return MatchOperand_ParseFail;
2846 }
2847 int32_t Val = CE->getValue();
2848 if (isNegative && Val == 0)
2849 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002850 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002851 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2852 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002853 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002854 case AsmToken::Colon: {
2855 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002856 // FIXME: Check it's an expression prefix,
2857 // e.g. (FOO - :lower16:BAR) isn't legal.
2858 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002859 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002860 return true;
2861
Evan Cheng75972122011-01-13 07:58:56 +00002862 const MCExpr *SubExprVal;
2863 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002864 return true;
2865
Evan Cheng75972122011-01-13 07:58:56 +00002866 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2867 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002868 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002869 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002870 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002871 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002872 }
2873}
2874
Jim Grosbach1355cf12011-07-26 17:10:22 +00002875// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002876// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002877bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002878 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002879
2880 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002881 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002882 Parser.Lex(); // Eat ':'
2883
2884 if (getLexer().isNot(AsmToken::Identifier)) {
2885 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2886 return true;
2887 }
2888
2889 StringRef IDVal = Parser.getTok().getIdentifier();
2890 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002891 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002892 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002893 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002894 } else {
2895 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2896 return true;
2897 }
2898 Parser.Lex();
2899
2900 if (getLexer().isNot(AsmToken::Colon)) {
2901 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2902 return true;
2903 }
2904 Parser.Lex(); // Eat the last ':'
2905 return false;
2906}
2907
2908const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002909ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002910 MCSymbolRefExpr::VariantKind Variant) {
2911 // Recurse over the given expression, rebuilding it to apply the given variant
2912 // to the leftmost symbol.
2913 if (Variant == MCSymbolRefExpr::VK_None)
2914 return E;
2915
2916 switch (E->getKind()) {
2917 case MCExpr::Target:
2918 llvm_unreachable("Can't handle target expr yet");
2919 case MCExpr::Constant:
2920 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2921
2922 case MCExpr::SymbolRef: {
2923 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2924
2925 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2926 return 0;
2927
2928 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2929 }
2930
2931 case MCExpr::Unary:
2932 llvm_unreachable("Can't handle unary expressions yet");
2933
2934 case MCExpr::Binary: {
2935 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002936 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002937 const MCExpr *RHS = BE->getRHS();
2938 if (!LHS)
2939 return 0;
2940
2941 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2942 }
2943 }
2944
2945 assert(0 && "Invalid expression kind!");
2946 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002947}
2948
Daniel Dunbar352e1482011-01-11 15:59:50 +00002949/// \brief Given a mnemonic, split out possible predication code and carry
2950/// setting letters to form a canonical mnemonic and flags.
2951//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002952// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002953// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002954StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002955 unsigned &PredicationCode,
2956 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002957 unsigned &ProcessorIMod,
2958 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002959 PredicationCode = ARMCC::AL;
2960 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002961 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002962
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002963 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002964 //
2965 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002966 if ((Mnemonic == "movs" && isThumb()) ||
2967 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2968 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2969 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2970 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2971 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2972 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2973 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002974 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002975
Jim Grosbach3f00e312011-07-11 17:09:57 +00002976 // First, split out any predication code. Ignore mnemonics we know aren't
2977 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002978 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002979 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002980 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00002981 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002982 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2983 .Case("eq", ARMCC::EQ)
2984 .Case("ne", ARMCC::NE)
2985 .Case("hs", ARMCC::HS)
2986 .Case("cs", ARMCC::HS)
2987 .Case("lo", ARMCC::LO)
2988 .Case("cc", ARMCC::LO)
2989 .Case("mi", ARMCC::MI)
2990 .Case("pl", ARMCC::PL)
2991 .Case("vs", ARMCC::VS)
2992 .Case("vc", ARMCC::VC)
2993 .Case("hi", ARMCC::HI)
2994 .Case("ls", ARMCC::LS)
2995 .Case("ge", ARMCC::GE)
2996 .Case("lt", ARMCC::LT)
2997 .Case("gt", ARMCC::GT)
2998 .Case("le", ARMCC::LE)
2999 .Case("al", ARMCC::AL)
3000 .Default(~0U);
3001 if (CC != ~0U) {
3002 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3003 PredicationCode = CC;
3004 }
Bill Wendling52925b62010-10-29 23:50:21 +00003005 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003006
Daniel Dunbar352e1482011-01-11 15:59:50 +00003007 // Next, determine if we have a carry setting bit. We explicitly ignore all
3008 // the instructions we know end in 's'.
3009 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003010 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003011 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3012 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3013 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003014 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3015 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003016 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3017 CarrySetting = true;
3018 }
3019
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003020 // The "cps" instruction can have a interrupt mode operand which is glued into
3021 // the mnemonic. Check if this is the case, split it and parse the imod op
3022 if (Mnemonic.startswith("cps")) {
3023 // Split out any imod code.
3024 unsigned IMod =
3025 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3026 .Case("ie", ARM_PROC::IE)
3027 .Case("id", ARM_PROC::ID)
3028 .Default(~0U);
3029 if (IMod != ~0U) {
3030 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3031 ProcessorIMod = IMod;
3032 }
3033 }
3034
Jim Grosbach89df9962011-08-26 21:43:41 +00003035 // The "it" instruction has the condition mask on the end of the mnemonic.
3036 if (Mnemonic.startswith("it")) {
3037 ITMask = Mnemonic.slice(2, Mnemonic.size());
3038 Mnemonic = Mnemonic.slice(0, 2);
3039 }
3040
Daniel Dunbar352e1482011-01-11 15:59:50 +00003041 return Mnemonic;
3042}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003043
3044/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3045/// inclusion of carry set or predication code operands.
3046//
3047// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003048void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003049getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003050 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003051 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3052 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3053 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3054 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003055 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003056 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
3057 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003058 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbachb80ab8e2011-08-31 18:39:39 +00003059 (Mnemonic == "mov" && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003060 CanAcceptCarrySet = true;
3061 } else {
3062 CanAcceptCarrySet = false;
3063 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003064
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003065 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3066 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3067 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3068 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003069 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3070 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003071 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003072 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3073 !isThumb()) ||
3074 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3075 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003076 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003077 CanAcceptPredicationCode = false;
3078 } else {
3079 CanAcceptPredicationCode = true;
3080 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003081
Evan Chengebdeeab2011-07-08 01:53:10 +00003082 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003083 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003084 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003085 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003086}
3087
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003088bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3089 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003090 // FIXME: This is all horribly hacky. We really need a better way to deal
3091 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003092
3093 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3094 // another does not. Specifically, the MOVW instruction does not. So we
3095 // special case it here and remove the defaulted (non-setting) cc_out
3096 // operand if that's the instruction we're trying to match.
3097 //
3098 // We do this as post-processing of the explicit operands rather than just
3099 // conditionally adding the cc_out in the first place because we need
3100 // to check the type of the parsed immediate operand.
3101 if (Mnemonic == "mov" && Operands.size() > 4 &&
3102 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3103 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3104 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3105 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003106
3107 // Register-register 'add' for thumb does not have a cc_out operand
3108 // when there are only two register operands.
3109 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3110 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3111 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3112 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3113 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003114 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003115 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3116 // have to check the immediate range here since Thumb2 has a variant
3117 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003118 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3119 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3120 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3121 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003122 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3123 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3124 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003125 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003126 // For Thumb2, add immediate does not have a cc_out operand for the
3127 // imm0_4096 variant. That's the least-preferred variant when
3128 // selecting via the generic "add" mnemonic, so to know that we
3129 // should remove the cc_out operand, we have to explicitly check that
3130 // it's not one of the other variants. Ugh.
3131 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3132 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3133 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3134 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3135 // Nest conditions rather than one big 'if' statement for readability.
3136 //
3137 // If either register is a high reg, it's either one of the SP
3138 // variants (handled above) or a 32-bit encoding, so we just
3139 // check against T3.
3140 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3141 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3142 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3143 return false;
3144 // If both registers are low, we're in an IT block, and the immediate is
3145 // in range, we should use encoding T1 instead, which has a cc_out.
3146 if (inITBlock() &&
3147 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3148 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3149 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3150 return false;
3151
3152 // Otherwise, we use encoding T4, which does not have a cc_out
3153 // operand.
3154 return true;
3155 }
3156
3157
Jim Grosbachf69c8042011-08-24 21:42:27 +00003158 // Register-register 'add/sub' for thumb does not have a cc_out operand
3159 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3160 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3161 // right, this will result in better diagnostics (which operand is off)
3162 // anyway.
3163 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3164 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003165 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3166 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3167 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3168 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003169
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003170 return false;
3171}
3172
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003173/// Parse an arm instruction mnemonic followed by its operands.
3174bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3175 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3176 // Create the leading tokens for the mnemonic, split by '.' characters.
3177 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003178 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003179
Daniel Dunbar352e1482011-01-11 15:59:50 +00003180 // Split out the predication code and carry setting flag from the mnemonic.
3181 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003182 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003183 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003184 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003185 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003186 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003187
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003188 // In Thumb1, only the branch (B) instruction can be predicated.
3189 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3190 Parser.EatToEndOfStatement();
3191 return Error(NameLoc, "conditional execution not supported in Thumb1");
3192 }
3193
Jim Grosbachffa32252011-07-19 19:13:28 +00003194 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3195
Jim Grosbach89df9962011-08-26 21:43:41 +00003196 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3197 // is the mask as it will be for the IT encoding if the conditional
3198 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3199 // where the conditional bit0 is zero, the instruction post-processing
3200 // will adjust the mask accordingly.
3201 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003202 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3203 if (ITMask.size() > 3) {
3204 Parser.EatToEndOfStatement();
3205 return Error(Loc, "too many conditions on IT instruction");
3206 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003207 unsigned Mask = 8;
3208 for (unsigned i = ITMask.size(); i != 0; --i) {
3209 char pos = ITMask[i - 1];
3210 if (pos != 't' && pos != 'e') {
3211 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003212 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003213 }
3214 Mask >>= 1;
3215 if (ITMask[i - 1] == 't')
3216 Mask |= 8;
3217 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003218 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003219 }
3220
Jim Grosbachffa32252011-07-19 19:13:28 +00003221 // FIXME: This is all a pretty gross hack. We should automatically handle
3222 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003223
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003224 // Next, add the CCOut and ConditionCode operands, if needed.
3225 //
3226 // For mnemonics which can ever incorporate a carry setting bit or predication
3227 // code, our matching model involves us always generating CCOut and
3228 // ConditionCode operands to match the mnemonic "as written" and then we let
3229 // the matcher deal with finding the right instruction or generating an
3230 // appropriate error.
3231 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003232 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003233
Jim Grosbach33c16a22011-07-14 22:04:21 +00003234 // If we had a carry-set on an instruction that can't do that, issue an
3235 // error.
3236 if (!CanAcceptCarrySet && CarrySetting) {
3237 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003238 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003239 "' can not set flags, but 's' suffix specified");
3240 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003241 // If we had a predication code on an instruction that can't do that, issue an
3242 // error.
3243 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3244 Parser.EatToEndOfStatement();
3245 return Error(NameLoc, "instruction '" + Mnemonic +
3246 "' is not predicable, but condition code specified");
3247 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003248
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003249 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003250 if (CanAcceptCarrySet) {
3251 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003252 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003253 Loc));
3254 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003255
3256 // Add the predication code operand, if necessary.
3257 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003258 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3259 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003260 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003261 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003262 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003263
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003264 // Add the processor imod operand, if necessary.
3265 if (ProcessorIMod) {
3266 Operands.push_back(ARMOperand::CreateImm(
3267 MCConstantExpr::Create(ProcessorIMod, getContext()),
3268 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003269 }
3270
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003271 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003272 while (Next != StringRef::npos) {
3273 Start = Next;
3274 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003275 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003276
Jim Grosbach4d23e992011-08-24 22:19:48 +00003277 // For now, we're only parsing Thumb1 (for the most part), so
3278 // just ignore ".n" qualifiers. We'll use them to restrict
3279 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003280 if (ExtraToken != ".n") {
3281 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3282 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3283 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003284 }
3285
3286 // Read the remaining operands.
3287 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003288 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003289 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003290 Parser.EatToEndOfStatement();
3291 return true;
3292 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003293
3294 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003295 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003296
3297 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003298 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003299 Parser.EatToEndOfStatement();
3300 return true;
3301 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003302 }
3303 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003304
Chris Lattnercbf8a982010-09-11 16:18:25 +00003305 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3306 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003307 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003308 }
Bill Wendling146018f2010-11-06 21:42:12 +00003309
Chris Lattner34e53142010-09-08 05:10:46 +00003310 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003311
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003312 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3313 // do and don't have a cc_out optional-def operand. With some spot-checks
3314 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003315 // parse and adjust accordingly before actually matching. We shouldn't ever
3316 // try to remove a cc_out operand that was explicitly set on the the
3317 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3318 // table driven matcher doesn't fit well with the ARM instruction set.
3319 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003320 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3321 Operands.erase(Operands.begin() + 1);
3322 delete Op;
3323 }
3324
Jim Grosbachcf121c32011-07-28 21:57:55 +00003325 // ARM mode 'blx' need special handling, as the register operand version
3326 // is predicable, but the label operand version is not. So, we can't rely
3327 // on the Mnemonic based checking to correctly figure out when to put
3328 // a CondCode operand in the list. If we're trying to match the label
3329 // version, remove the CondCode operand here.
3330 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3331 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3332 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3333 Operands.erase(Operands.begin() + 1);
3334 delete Op;
3335 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003336
3337 // The vector-compare-to-zero instructions have a literal token "#0" at
3338 // the end that comes to here as an immediate operand. Convert it to a
3339 // token to play nicely with the matcher.
3340 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3341 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3342 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3343 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3344 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3345 if (CE && CE->getValue() == 0) {
3346 Operands.erase(Operands.begin() + 5);
3347 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3348 delete Op;
3349 }
3350 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003351 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3352 // end. Convert it to a token here.
3353 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3354 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3355 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3356 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3357 if (CE && CE->getValue() == 0) {
3358 Operands.erase(Operands.begin() + 5);
3359 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3360 delete Op;
3361 }
3362 }
3363
Chris Lattner98986712010-01-14 22:21:20 +00003364 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003365}
3366
Jim Grosbach189610f2011-07-26 18:25:39 +00003367// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003368
3369// return 'true' if register list contains non-low GPR registers,
3370// 'false' otherwise. If Reg is in the register list or is HiReg, set
3371// 'containsReg' to true.
3372static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3373 unsigned HiReg, bool &containsReg) {
3374 containsReg = false;
3375 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3376 unsigned OpReg = Inst.getOperand(i).getReg();
3377 if (OpReg == Reg)
3378 containsReg = true;
3379 // Anything other than a low register isn't legal here.
3380 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3381 return true;
3382 }
3383 return false;
3384}
3385
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003386// Check if the specified regisgter is in the register list of the inst,
3387// starting at the indicated operand number.
3388static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3389 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3390 unsigned OpReg = Inst.getOperand(i).getReg();
3391 if (OpReg == Reg)
3392 return true;
3393 }
3394 return false;
3395}
3396
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003397// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3398// the ARMInsts array) instead. Getting that here requires awkward
3399// API changes, though. Better way?
3400namespace llvm {
3401extern MCInstrDesc ARMInsts[];
3402}
3403static MCInstrDesc &getInstDesc(unsigned Opcode) {
3404 return ARMInsts[Opcode];
3405}
3406
Jim Grosbach189610f2011-07-26 18:25:39 +00003407// FIXME: We would really like to be able to tablegen'erate this.
3408bool ARMAsmParser::
3409validateInstruction(MCInst &Inst,
3410 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003411 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3412 SMLoc Loc = Operands[0]->getStartLoc();
3413 // Check the IT block state first.
3414 if (inITBlock()) {
3415 unsigned bit = 1;
3416 if (ITState.FirstCond)
3417 ITState.FirstCond = false;
3418 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003419 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003420 // The instruction must be predicable.
3421 if (!MCID.isPredicable())
3422 return Error(Loc, "instructions in IT block must be predicable");
3423 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3424 unsigned ITCond = bit ? ITState.Cond :
3425 ARMCC::getOppositeCondition(ITState.Cond);
3426 if (Cond != ITCond) {
3427 // Find the condition code Operand to get its SMLoc information.
3428 SMLoc CondLoc;
3429 for (unsigned i = 1; i < Operands.size(); ++i)
3430 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3431 CondLoc = Operands[i]->getStartLoc();
3432 return Error(CondLoc, "incorrect condition in IT block; got '" +
3433 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3434 "', but expected '" +
3435 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3436 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003437 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003438 } else if (isThumbTwo() && MCID.isPredicable() &&
3439 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson7f17b5a2011-09-01 17:47:45 +00003440 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
3441 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003442 return Error(Loc, "predicated instructions must be in IT block");
3443
Jim Grosbach189610f2011-07-26 18:25:39 +00003444 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003445 case ARM::LDRD:
3446 case ARM::LDRD_PRE:
3447 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003448 case ARM::LDREXD: {
3449 // Rt2 must be Rt + 1.
3450 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3451 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3452 if (Rt2 != Rt + 1)
3453 return Error(Operands[3]->getStartLoc(),
3454 "destination operands must be sequential");
3455 return false;
3456 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003457 case ARM::STRD: {
3458 // Rt2 must be Rt + 1.
3459 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3460 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3461 if (Rt2 != Rt + 1)
3462 return Error(Operands[3]->getStartLoc(),
3463 "source operands must be sequential");
3464 return false;
3465 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003466 case ARM::STRD_PRE:
3467 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003468 case ARM::STREXD: {
3469 // Rt2 must be Rt + 1.
3470 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3471 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3472 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003473 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003474 "source operands must be sequential");
3475 return false;
3476 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003477 case ARM::SBFX:
3478 case ARM::UBFX: {
3479 // width must be in range [1, 32-lsb]
3480 unsigned lsb = Inst.getOperand(2).getImm();
3481 unsigned widthm1 = Inst.getOperand(3).getImm();
3482 if (widthm1 >= 32 - lsb)
3483 return Error(Operands[5]->getStartLoc(),
3484 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003485 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003486 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003487 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003488 // If we're parsing Thumb2, the .w variant is available and handles
3489 // most cases that are normally illegal for a Thumb1 LDM
3490 // instruction. We'll make the transformation in processInstruction()
3491 // if necessary.
3492 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003493 // Thumb LDM instructions are writeback iff the base register is not
3494 // in the register list.
3495 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003496 bool hasWritebackToken =
3497 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3498 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003499 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003500 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003501 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3502 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003503 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003504 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003505 return Error(Operands[2]->getStartLoc(),
3506 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003507 // If we should not have writeback, there must not be a '!'. This is
3508 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003509 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003510 return Error(Operands[3]->getStartLoc(),
3511 "writeback operator '!' not allowed when base register "
3512 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003513
3514 break;
3515 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003516 case ARM::t2LDMIA_UPD: {
3517 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3518 return Error(Operands[4]->getStartLoc(),
3519 "writeback operator '!' not allowed when base register "
3520 "in register list");
3521 break;
3522 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003523 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003524 bool listContainsBase;
3525 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3526 return Error(Operands[2]->getStartLoc(),
3527 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003528 break;
3529 }
3530 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003531 bool listContainsBase;
3532 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3533 return Error(Operands[2]->getStartLoc(),
3534 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003535 break;
3536 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003537 case ARM::tSTMIA_UPD: {
3538 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003539 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003540 return Error(Operands[4]->getStartLoc(),
3541 "registers must be in range r0-r7");
3542 break;
3543 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003544 }
3545
3546 return false;
3547}
3548
Jim Grosbachf8fce712011-08-11 17:35:48 +00003549void ARMAsmParser::
3550processInstruction(MCInst &Inst,
3551 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3552 switch (Inst.getOpcode()) {
3553 case ARM::LDMIA_UPD:
3554 // If this is a load of a single register via a 'pop', then we should use
3555 // a post-indexed LDR instruction instead, per the ARM ARM.
3556 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3557 Inst.getNumOperands() == 5) {
3558 MCInst TmpInst;
3559 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3560 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3561 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3562 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3563 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3564 TmpInst.addOperand(MCOperand::CreateImm(4));
3565 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3566 TmpInst.addOperand(Inst.getOperand(3));
3567 Inst = TmpInst;
3568 }
3569 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003570 case ARM::STMDB_UPD:
3571 // If this is a store of a single register via a 'push', then we should use
3572 // a pre-indexed STR instruction instead, per the ARM ARM.
3573 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3574 Inst.getNumOperands() == 5) {
3575 MCInst TmpInst;
3576 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3577 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3578 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3579 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3580 TmpInst.addOperand(MCOperand::CreateImm(-4));
3581 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3582 TmpInst.addOperand(Inst.getOperand(3));
3583 Inst = TmpInst;
3584 }
3585 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003586 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003587 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3588 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3589 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3590 // to encoding T1 if <Rd> is omitted."
3591 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003592 Inst.setOpcode(ARM::tADDi3);
3593 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003594 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003595 // If the conditional is AL or we're in an IT block, we really want t2B.
3596 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003597 Inst.setOpcode(ARM::t2B);
3598 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003599 case ARM::tBcc:
3600 // If the conditional is AL, we really want tB.
3601 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3602 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003603 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003604 case ARM::tLDMIA: {
3605 // If the register list contains any high registers, or if the writeback
3606 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3607 // instead if we're in Thumb2. Otherwise, this should have generated
3608 // an error in validateInstruction().
3609 unsigned Rn = Inst.getOperand(0).getReg();
3610 bool hasWritebackToken =
3611 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3612 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3613 bool listContainsBase;
3614 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3615 (!listContainsBase && !hasWritebackToken) ||
3616 (listContainsBase && hasWritebackToken)) {
3617 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3618 assert (isThumbTwo());
3619 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3620 // If we're switching to the updating version, we need to insert
3621 // the writeback tied operand.
3622 if (hasWritebackToken)
3623 Inst.insert(Inst.begin(),
3624 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3625 }
3626 break;
3627 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003628 case ARM::t2IT: {
3629 // The mask bits for all but the first condition are represented as
3630 // the low bit of the condition code value implies 't'. We currently
3631 // always have 1 implies 't', so XOR toggle the bits if the low bit
3632 // of the condition code is zero. The encoding also expects the low
3633 // bit of the condition to be encoded as bit 4 of the mask operand,
3634 // so mask that in if needed
3635 MCOperand &MO = Inst.getOperand(1);
3636 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003637 unsigned OrigMask = Mask;
3638 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003639 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003640 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3641 for (unsigned i = 3; i != TZ; --i)
3642 Mask ^= 1 << i;
3643 } else
3644 Mask |= 0x10;
3645 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003646
3647 // Set up the IT block state according to the IT instruction we just
3648 // matched.
3649 assert(!inITBlock() && "nested IT blocks?!");
3650 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3651 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3652 ITState.CurPosition = 0;
3653 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003654 break;
3655 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003656 }
3657}
3658
Jim Grosbach47a0d522011-08-16 20:45:50 +00003659unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3660 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3661 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003662 unsigned Opc = Inst.getOpcode();
3663 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003664 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3665 assert(MCID.hasOptionalDef() &&
3666 "optionally flag setting instruction missing optional def operand");
3667 assert(MCID.NumOperands == Inst.getNumOperands() &&
3668 "operand count mismatch!");
3669 // Find the optional-def operand (cc_out).
3670 unsigned OpNo;
3671 for (OpNo = 0;
3672 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3673 ++OpNo)
3674 ;
3675 // If we're parsing Thumb1, reject it completely.
3676 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3677 return Match_MnemonicFail;
3678 // If we're parsing Thumb2, which form is legal depends on whether we're
3679 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003680 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3681 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003682 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003683 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3684 inITBlock())
3685 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003686 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003687 // Some high-register supporting Thumb1 encodings only allow both registers
3688 // to be from r0-r7 when in Thumb2.
3689 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3690 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3691 isARMLowRegister(Inst.getOperand(2).getReg()))
3692 return Match_RequiresThumb2;
3693 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003694 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003695 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3696 isARMLowRegister(Inst.getOperand(1).getReg()))
3697 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003698 return Match_Success;
3699}
3700
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003701bool ARMAsmParser::
3702MatchAndEmitInstruction(SMLoc IDLoc,
3703 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3704 MCStreamer &Out) {
3705 MCInst Inst;
3706 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003707 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003708 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003709 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003710 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003711 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003712 // Context sensitive operand constraints aren't handled by the matcher,
3713 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003714 if (validateInstruction(Inst, Operands)) {
3715 // Still progress the IT block, otherwise one wrong condition causes
3716 // nasty cascading errors.
3717 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003718 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003719 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003720
Jim Grosbachf8fce712011-08-11 17:35:48 +00003721 // Some instructions need post-processing to, for example, tweak which
3722 // encoding is selected.
3723 processInstruction(Inst, Operands);
3724
Jim Grosbacha1109882011-09-02 23:22:08 +00003725 // Only move forward at the very end so that everything in validate
3726 // and process gets a consistent answer about whether we're in an IT
3727 // block.
3728 forwardITPosition();
3729
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003730 Out.EmitInstruction(Inst);
3731 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003732 case Match_MissingFeature:
3733 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3734 return true;
3735 case Match_InvalidOperand: {
3736 SMLoc ErrorLoc = IDLoc;
3737 if (ErrorInfo != ~0U) {
3738 if (ErrorInfo >= Operands.size())
3739 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003740
Chris Lattnere73d4f82010-10-28 21:41:58 +00003741 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3742 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3743 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003744
Chris Lattnere73d4f82010-10-28 21:41:58 +00003745 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003746 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003747 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003748 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003749 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003750 // The converter function will have already emited a diagnostic.
3751 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003752 case Match_RequiresNotITBlock:
3753 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003754 case Match_RequiresITBlock:
3755 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003756 case Match_RequiresV6:
3757 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3758 case Match_RequiresThumb2:
3759 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003760 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003761
Eric Christopherc223e2b2010-10-29 09:26:59 +00003762 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003763 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003764}
3765
Jim Grosbach1355cf12011-07-26 17:10:22 +00003766/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003767bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3768 StringRef IDVal = DirectiveID.getIdentifier();
3769 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003770 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003771 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003772 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003773 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003774 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003775 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003776 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003777 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003778 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003779 return true;
3780}
3781
Jim Grosbach1355cf12011-07-26 17:10:22 +00003782/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003783/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003784bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003785 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3786 for (;;) {
3787 const MCExpr *Value;
3788 if (getParser().ParseExpression(Value))
3789 return true;
3790
Chris Lattneraaec2052010-01-19 19:46:13 +00003791 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003792
3793 if (getLexer().is(AsmToken::EndOfStatement))
3794 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003795
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003796 // FIXME: Improve diagnostic.
3797 if (getLexer().isNot(AsmToken::Comma))
3798 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003799 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003800 }
3801 }
3802
Sean Callananb9a25b72010-01-19 20:27:46 +00003803 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003804 return false;
3805}
3806
Jim Grosbach1355cf12011-07-26 17:10:22 +00003807/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003808/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003809bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003810 if (getLexer().isNot(AsmToken::EndOfStatement))
3811 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003812 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003813
3814 // TODO: set thumb mode
3815 // TODO: tell the MC streamer the mode
3816 // getParser().getStreamer().Emit???();
3817 return false;
3818}
3819
Jim Grosbach1355cf12011-07-26 17:10:22 +00003820/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003821/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003822bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003823 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3824 bool isMachO = MAI.hasSubsectionsViaSymbols();
3825 StringRef Name;
3826
3827 // Darwin asm has function name after .thumb_func direction
3828 // ELF doesn't
3829 if (isMachO) {
3830 const AsmToken &Tok = Parser.getTok();
3831 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3832 return Error(L, "unexpected token in .thumb_func directive");
3833 Name = Tok.getString();
3834 Parser.Lex(); // Consume the identifier token.
3835 }
3836
Kevin Enderby515d5092009-10-15 20:48:48 +00003837 if (getLexer().isNot(AsmToken::EndOfStatement))
3838 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003839 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003840
Rafael Espindola64695402011-05-16 16:17:21 +00003841 // FIXME: assuming function name will be the line following .thumb_func
3842 if (!isMachO) {
3843 Name = Parser.getTok().getString();
3844 }
3845
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003846 // Mark symbol as a thumb symbol.
3847 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3848 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003849 return false;
3850}
3851
Jim Grosbach1355cf12011-07-26 17:10:22 +00003852/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003853/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003854bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003855 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003856 if (Tok.isNot(AsmToken::Identifier))
3857 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003858 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003859 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003860 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003861 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003862 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003863 else
3864 return Error(L, "unrecognized syntax mode in .syntax directive");
3865
3866 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003867 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003868 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003869
3870 // TODO tell the MC streamer the mode
3871 // getParser().getStreamer().Emit???();
3872 return false;
3873}
3874
Jim Grosbach1355cf12011-07-26 17:10:22 +00003875/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003876/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003877bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003878 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003879 if (Tok.isNot(AsmToken::Integer))
3880 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003881 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003882 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003883 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003884 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003885 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003886 else
3887 return Error(L, "invalid operand to .code directive");
3888
3889 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003890 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003891 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003892
Evan Cheng32869202011-07-08 22:36:29 +00003893 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00003894 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003895 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003896 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00003897 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00003898 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003899 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003900 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00003901 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003902
Kevin Enderby515d5092009-10-15 20:48:48 +00003903 return false;
3904}
3905
Sean Callanan90b70972010-04-07 20:29:34 +00003906extern "C" void LLVMInitializeARMAsmLexer();
3907
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003908/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003909extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003910 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3911 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003912 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003913}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003914
Chris Lattner0692ee62010-09-06 19:11:01 +00003915#define GET_REGISTER_MATCHER
3916#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003917#include "ARMGenAsmMatcher.inc"