blob: 0c4bbac4f699fb41ea023a815472e0cb8e429d20 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000161 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000163 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000165 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000169 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000171 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
173 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
175 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000179 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000181 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000183 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000185 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000187
188 bool validateInstruction(MCInst &Inst,
189 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000190 void processInstruction(MCInst &Inst,
191 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000192 bool shouldOmitCCOutOperand(StringRef Mnemonic,
193 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000194
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000195public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000196 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000197 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000198 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000199 Match_RequiresV6,
200 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000201 };
202
Evan Chengffc0e732011-07-09 05:47:46 +0000203 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000204 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000205 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000206
Evan Chengebdeeab2011-07-08 01:53:10 +0000207 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000208 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000209
210 // Not in an ITBlock to start with.
211 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000213
Jim Grosbach1355cf12011-07-26 17:10:22 +0000214 // Implementation of the MCTargetAsmParser interface:
215 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
216 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000217 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000218 bool ParseDirective(AsmToken DirectiveID);
219
Jim Grosbach47a0d522011-08-16 20:45:50 +0000220 unsigned checkTargetMatchPredicate(MCInst &Inst);
221
Jim Grosbach1355cf12011-07-26 17:10:22 +0000222 bool MatchAndEmitInstruction(SMLoc IDLoc,
223 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
224 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000225};
Jim Grosbach16c74252010-10-29 14:46:02 +0000226} // end anonymous namespace
227
Chris Lattner3a697562010-10-28 17:20:03 +0000228namespace {
229
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230/// ARMOperand - Instances of this class represent a parsed ARM machine
231/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000232class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000233 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000234 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000235 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000237 CoprocNum,
238 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000239 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000240 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000241 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000242 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000243 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000245 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000246 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000247 DPRRegisterList,
248 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000250 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000252 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000253 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000254 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 } Kind;
256
Sean Callanan76264762010-04-02 22:27:05 +0000257 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000258 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259
260 union {
261 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000262 ARMCC::CondCodes Val;
263 } CC;
264
265 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000266 unsigned Val;
267 } Cop;
268
269 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000270 unsigned Mask:4;
271 } ITMask;
272
273 struct {
274 ARM_MB::MemBOpt Val;
275 } MBOpt;
276
277 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000278 ARM_PROC::IFlags Val;
279 } IFlags;
280
281 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000282 unsigned Val;
283 } MMask;
284
285 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000286 const char *Data;
287 unsigned Length;
288 } Tok;
289
290 struct {
291 unsigned RegNum;
292 } Reg;
293
Bill Wendling8155e5b2010-11-06 22:19:43 +0000294 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000295 const MCExpr *Val;
296 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000297
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000298 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000299 struct {
300 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000301 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
302 // was specified.
303 const MCConstantExpr *OffsetImm; // Offset immediate value
304 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
305 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000306 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000308 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000309
310 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000311 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000312 bool isAdd;
313 ARM_AM::ShiftOpc ShiftTy;
314 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000315 } PostIdxReg;
316
317 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000318 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000319 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000320 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000321 struct {
322 ARM_AM::ShiftOpc ShiftTy;
323 unsigned SrcReg;
324 unsigned ShiftReg;
325 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000326 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000331 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000332 struct {
333 unsigned Imm;
334 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000335 struct {
336 unsigned LSB;
337 unsigned Width;
338 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000340
Bill Wendling146018f2010-11-06 21:42:12 +0000341 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
342public:
Sean Callanan76264762010-04-02 22:27:05 +0000343 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
344 Kind = o.Kind;
345 StartLoc = o.StartLoc;
346 EndLoc = o.EndLoc;
347 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000348 case CondCode:
349 CC = o.CC;
350 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000351 case ITCondMask:
352 ITMask = o.ITMask;
353 break;
Sean Callanan76264762010-04-02 22:27:05 +0000354 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000355 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000356 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000357 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000358 case Register:
359 Reg = o.Reg;
360 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000361 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000362 case DPRRegisterList:
363 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000364 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000365 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000366 case CoprocNum:
367 case CoprocReg:
368 Cop = o.Cop;
369 break;
Sean Callanan76264762010-04-02 22:27:05 +0000370 case Immediate:
371 Imm = o.Imm;
372 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000373 case MemBarrierOpt:
374 MBOpt = o.MBOpt;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Memory:
377 Mem = o.Mem;
378 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000379 case PostIndexRegister:
380 PostIdxReg = o.PostIdxReg;
381 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000382 case MSRMask:
383 MMask = o.MMask;
384 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385 case ProcIFlags:
386 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000387 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000388 case ShifterImmediate:
389 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000390 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000391 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000392 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000393 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000394 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000395 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000396 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000397 case RotateImmediate:
398 RotImm = o.RotImm;
399 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000400 case BitfieldDescriptor:
401 Bitfield = o.Bitfield;
402 break;
Sean Callanan76264762010-04-02 22:27:05 +0000403 }
404 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000405
Sean Callanan76264762010-04-02 22:27:05 +0000406 /// getStartLoc - Get the location of the first token of this operand.
407 SMLoc getStartLoc() const { return StartLoc; }
408 /// getEndLoc - Get the location of the last token of this operand.
409 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000410
Daniel Dunbar8462b302010-08-11 06:36:53 +0000411 ARMCC::CondCodes getCondCode() const {
412 assert(Kind == CondCode && "Invalid access!");
413 return CC.Val;
414 }
415
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000416 unsigned getCoproc() const {
417 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
418 return Cop.Val;
419 }
420
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000421 StringRef getToken() const {
422 assert(Kind == Token && "Invalid access!");
423 return StringRef(Tok.Data, Tok.Length);
424 }
425
426 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000427 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000428 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000429 }
430
Bill Wendling5fa22a12010-11-09 23:28:44 +0000431 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000432 assert((Kind == RegisterList || Kind == DPRRegisterList ||
433 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000434 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000435 }
436
Kevin Enderbycfe07242009-10-13 22:19:02 +0000437 const MCExpr *getImm() const {
438 assert(Kind == Immediate && "Invalid access!");
439 return Imm.Val;
440 }
441
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000442 ARM_MB::MemBOpt getMemBarrierOpt() const {
443 assert(Kind == MemBarrierOpt && "Invalid access!");
444 return MBOpt.Val;
445 }
446
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000447 ARM_PROC::IFlags getProcIFlags() const {
448 assert(Kind == ProcIFlags && "Invalid access!");
449 return IFlags.Val;
450 }
451
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000452 unsigned getMSRMask() const {
453 assert(Kind == MSRMask && "Invalid access!");
454 return MMask.Val;
455 }
456
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000457 bool isCoprocNum() const { return Kind == CoprocNum; }
458 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000459 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000460 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000461 bool isITMask() const { return Kind == ITCondMask; }
462 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000463 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000464 bool isImm0_1020s4() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
471 }
472 bool isImm0_508s4() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isImm0_255() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 256;
487 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000488 bool isImm0_7() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value < 8;
495 }
496 bool isImm0_15() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 16;
503 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504 bool isImm0_31() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 32;
511 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000512 bool isImm1_16() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value > 0 && Value < 17;
519 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000520 bool isImm1_32() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000528 bool isImm0_65535() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 65536;
535 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000536 bool isImm0_65535Expr() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 // If it's not a constant expression, it'll generate a fixup and be
541 // handled later.
542 if (!CE) return true;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value < 65536;
545 }
Jim Grosbached838482011-07-26 16:24:27 +0000546 bool isImm24bit() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552 return Value >= 0 && Value <= 0xffffff;
553 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000554 bool isImmThumbSR() const {
555 if (Kind != Immediate)
556 return false;
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Value = CE->getValue();
560 return Value > 0 && Value < 33;
561 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000562 bool isPKHLSLImm() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568 return Value >= 0 && Value < 32;
569 }
570 bool isPKHASRImm() const {
571 if (Kind != Immediate)
572 return false;
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576 return Value > 0 && Value <= 32;
577 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000578 bool isARMSOImm() const {
579 if (Kind != Immediate)
580 return false;
581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ARM_AM::getSOImmVal(Value) != -1;
585 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000586 bool isT2SOImm() const {
587 if (Kind != Immediate)
588 return false;
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Value = CE->getValue();
592 return ARM_AM::getT2SOImmVal(Value) != -1;
593 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000594 bool isSetEndImm() const {
595 if (Kind != Immediate)
596 return false;
597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
598 if (!CE) return false;
599 int64_t Value = CE->getValue();
600 return Value == 1 || Value == 0;
601 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000602 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000603 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000604 bool isDPRRegList() const { return Kind == DPRRegisterList; }
605 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000606 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000607 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000608 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000609 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000610 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
611 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000612 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000613 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000614 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
615 bool isPostIdxReg() const {
616 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
617 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 bool isMemNoOffset() const {
619 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000620 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 // No offset of any kind.
622 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000623 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000624 bool isAddrMode2() const {
625 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000626 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 // Check for register offset.
628 if (Mem.OffsetRegNum) return true;
629 // Immediate offset in range [-4095, 4095].
630 if (!Mem.OffsetImm) return true;
631 int64_t Val = Mem.OffsetImm->getValue();
632 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000633 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000634 bool isAM2OffsetImm() const {
635 if (Kind != Immediate)
636 return false;
637 // Immediate offset in range [-4095, 4095].
638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Val = CE->getValue();
641 return Val > -4096 && Val < 4096;
642 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000643 bool isAddrMode3() const {
644 if (Kind != Memory)
645 return false;
646 // No shifts are legal for AM3.
647 if (Mem.ShiftType != ARM_AM::no_shift) return false;
648 // Check for register offset.
649 if (Mem.OffsetRegNum) return true;
650 // Immediate offset in range [-255, 255].
651 if (!Mem.OffsetImm) return true;
652 int64_t Val = Mem.OffsetImm->getValue();
653 return Val > -256 && Val < 256;
654 }
655 bool isAM3Offset() const {
656 if (Kind != Immediate && Kind != PostIndexRegister)
657 return false;
658 if (Kind == PostIndexRegister)
659 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
660 // Immediate offset in range [-255, 255].
661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
662 if (!CE) return false;
663 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000664 // Special case, #-0 is INT32_MIN.
665 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000666 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 bool isAddrMode5() const {
668 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000669 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 // Check for register offset.
671 if (Mem.OffsetRegNum) return false;
672 // Immediate offset in range [-1020, 1020] and a multiple of 4.
673 if (!Mem.OffsetImm) return true;
674 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000675 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
676 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000677 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 bool isMemRegOffset() const {
679 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000681 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000682 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000683 bool isMemThumbRR() const {
684 // Thumb reg+reg addressing is simple. Just two registers, a base and
685 // an offset. No shifts, negations or any other complicating factors.
686 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
687 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000688 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000689 return isARMLowRegister(Mem.BaseRegNum) &&
690 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
691 }
692 bool isMemThumbRIs4() const {
693 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
694 !isARMLowRegister(Mem.BaseRegNum))
695 return false;
696 // Immediate offset, multiple of 4 in range [0, 124].
697 if (!Mem.OffsetImm) return true;
698 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000699 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
700 }
Jim Grosbach38466302011-08-19 18:55:51 +0000701 bool isMemThumbRIs2() const {
702 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
703 !isARMLowRegister(Mem.BaseRegNum))
704 return false;
705 // Immediate offset, multiple of 4 in range [0, 62].
706 if (!Mem.OffsetImm) return true;
707 int64_t Val = Mem.OffsetImm->getValue();
708 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
709 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000710 bool isMemThumbRIs1() const {
711 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
712 !isARMLowRegister(Mem.BaseRegNum))
713 return false;
714 // Immediate offset in range [0, 31].
715 if (!Mem.OffsetImm) return true;
716 int64_t Val = Mem.OffsetImm->getValue();
717 return Val >= 0 && Val <= 31;
718 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000719 bool isMemThumbSPI() const {
720 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
721 return false;
722 // Immediate offset, multiple of 4 in range [0, 1020].
723 if (!Mem.OffsetImm) return true;
724 int64_t Val = Mem.OffsetImm->getValue();
725 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000726 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000727 bool isMemImm8Offset() const {
728 if (Kind != Memory || Mem.OffsetRegNum != 0)
729 return false;
730 // Immediate offset in range [-255, 255].
731 if (!Mem.OffsetImm) return true;
732 int64_t Val = Mem.OffsetImm->getValue();
733 return Val > -256 && Val < 256;
734 }
735 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000736 // If we have an immediate that's not a constant, treat it as a label
737 // reference needing a fixup. If it is a constant, it's something else
738 // and we reject it.
739 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
740 return true;
741
Jim Grosbach7ce05792011-08-03 23:50:40 +0000742 if (Kind != Memory || Mem.OffsetRegNum != 0)
743 return false;
744 // Immediate offset in range [-4095, 4095].
745 if (!Mem.OffsetImm) return true;
746 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000747 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000748 }
749 bool isPostIdxImm8() const {
750 if (Kind != Immediate)
751 return false;
752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
753 if (!CE) return false;
754 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000755 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000756 }
757
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000758 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000759 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000760
761 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000762 // Add as immediates when possible. Null MCExpr = 0.
763 if (Expr == 0)
764 Inst.addOperand(MCOperand::CreateImm(0));
765 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000766 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
767 else
768 Inst.addOperand(MCOperand::CreateExpr(Expr));
769 }
770
Daniel Dunbar8462b302010-08-11 06:36:53 +0000771 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000772 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000773 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000774 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
775 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000776 }
777
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000778 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
779 assert(N == 1 && "Invalid number of operands!");
780 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
781 }
782
Jim Grosbach89df9962011-08-26 21:43:41 +0000783 void addITMaskOperands(MCInst &Inst, unsigned N) const {
784 assert(N == 1 && "Invalid number of operands!");
785 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
786 }
787
788 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
789 assert(N == 1 && "Invalid number of operands!");
790 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
791 }
792
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000793 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
794 assert(N == 1 && "Invalid number of operands!");
795 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
796 }
797
Jim Grosbachd67641b2010-12-06 18:21:12 +0000798 void addCCOutOperands(MCInst &Inst, unsigned N) const {
799 assert(N == 1 && "Invalid number of operands!");
800 Inst.addOperand(MCOperand::CreateReg(getReg()));
801 }
802
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000803 void addRegOperands(MCInst &Inst, unsigned N) const {
804 assert(N == 1 && "Invalid number of operands!");
805 Inst.addOperand(MCOperand::CreateReg(getReg()));
806 }
807
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000808 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000809 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000810 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
811 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
812 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000813 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000814 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000815 }
816
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000817 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000818 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000819 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
820 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000821 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000822 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000823 }
824
825
Jim Grosbach580f4a92011-07-25 22:20:28 +0000826 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000827 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000828 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
829 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000830 }
831
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000832 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000833 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000834 const SmallVectorImpl<unsigned> &RegList = getRegList();
835 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000836 I = RegList.begin(), E = RegList.end(); I != E; ++I)
837 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000838 }
839
Bill Wendling0f630752010-11-17 04:32:08 +0000840 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
841 addRegListOperands(Inst, N);
842 }
843
844 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
845 addRegListOperands(Inst, N);
846 }
847
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000848 void addRotImmOperands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 // Encoded as val>>3. The printer handles display as 8, 16, 24.
851 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
852 }
853
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000854 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
855 assert(N == 1 && "Invalid number of operands!");
856 // Munge the lsb/width into a bitfield mask.
857 unsigned lsb = Bitfield.LSB;
858 unsigned width = Bitfield.Width;
859 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
860 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
861 (32 - (lsb + width)));
862 Inst.addOperand(MCOperand::CreateImm(Mask));
863 }
864
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000865 void addImmOperands(MCInst &Inst, unsigned N) const {
866 assert(N == 1 && "Invalid number of operands!");
867 addExpr(Inst, getImm());
868 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000869
Jim Grosbach72f39f82011-08-24 21:22:15 +0000870 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
871 assert(N == 1 && "Invalid number of operands!");
872 // The immediate is scaled by four in the encoding and is stored
873 // in the MCInst as such. Lop off the low two bits here.
874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
875 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
876 }
877
878 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
879 assert(N == 1 && "Invalid number of operands!");
880 // The immediate is scaled by four in the encoding and is stored
881 // in the MCInst as such. Lop off the low two bits here.
882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
883 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
884 }
885
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000886 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
887 assert(N == 1 && "Invalid number of operands!");
888 addExpr(Inst, getImm());
889 }
890
Jim Grosbach83ab0702011-07-13 22:01:08 +0000891 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
892 assert(N == 1 && "Invalid number of operands!");
893 addExpr(Inst, getImm());
894 }
895
896 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
897 assert(N == 1 && "Invalid number of operands!");
898 addExpr(Inst, getImm());
899 }
900
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000901 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
902 assert(N == 1 && "Invalid number of operands!");
903 addExpr(Inst, getImm());
904 }
905
Jim Grosbachf4943352011-07-25 23:09:14 +0000906 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
907 assert(N == 1 && "Invalid number of operands!");
908 // The constant encodes as the immediate-1, and we store in the instruction
909 // the bits as encoded, so subtract off one here.
910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
912 }
913
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000914 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
915 assert(N == 1 && "Invalid number of operands!");
916 // The constant encodes as the immediate-1, and we store in the instruction
917 // the bits as encoded, so subtract off one here.
918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
919 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
920 }
921
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000922 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
923 assert(N == 1 && "Invalid number of operands!");
924 addExpr(Inst, getImm());
925 }
926
Jim Grosbachffa32252011-07-19 19:13:28 +0000927 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
928 assert(N == 1 && "Invalid number of operands!");
929 addExpr(Inst, getImm());
930 }
931
Jim Grosbached838482011-07-26 16:24:27 +0000932 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
933 assert(N == 1 && "Invalid number of operands!");
934 addExpr(Inst, getImm());
935 }
936
Jim Grosbach70939ee2011-08-17 21:51:27 +0000937 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
938 assert(N == 1 && "Invalid number of operands!");
939 // The constant encodes as the immediate, except for 32, which encodes as
940 // zero.
941 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
942 unsigned Imm = CE->getValue();
943 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
944 }
945
Jim Grosbachf6c05252011-07-21 17:23:04 +0000946 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
947 assert(N == 1 && "Invalid number of operands!");
948 addExpr(Inst, getImm());
949 }
950
951 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
952 assert(N == 1 && "Invalid number of operands!");
953 // An ASR value of 32 encodes as 0, so that's how we want to add it to
954 // the instruction as well.
955 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
956 int Val = CE->getValue();
957 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
958 }
959
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000960 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
961 assert(N == 1 && "Invalid number of operands!");
962 addExpr(Inst, getImm());
963 }
964
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000965 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
966 assert(N == 1 && "Invalid number of operands!");
967 addExpr(Inst, getImm());
968 }
969
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000970 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
971 assert(N == 1 && "Invalid number of operands!");
972 addExpr(Inst, getImm());
973 }
974
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000975 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
976 assert(N == 1 && "Invalid number of operands!");
977 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
978 }
979
Jim Grosbach7ce05792011-08-03 23:50:40 +0000980 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
981 assert(N == 1 && "Invalid number of operands!");
982 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000983 }
984
Jim Grosbach7ce05792011-08-03 23:50:40 +0000985 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
986 assert(N == 3 && "Invalid number of operands!");
987 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
988 if (!Mem.OffsetRegNum) {
989 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
990 // Special case for #-0
991 if (Val == INT32_MIN) Val = 0;
992 if (Val < 0) Val = -Val;
993 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
994 } else {
995 // For register offset, we encode the shift type and negation flag
996 // here.
997 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000998 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000999 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001000 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1001 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1002 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001003 }
1004
Jim Grosbach039c2e12011-08-04 23:01:30 +00001005 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1006 assert(N == 2 && "Invalid number of operands!");
1007 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1008 assert(CE && "non-constant AM2OffsetImm operand!");
1009 int32_t Val = CE->getValue();
1010 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1011 // Special case for #-0
1012 if (Val == INT32_MIN) Val = 0;
1013 if (Val < 0) Val = -Val;
1014 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1015 Inst.addOperand(MCOperand::CreateReg(0));
1016 Inst.addOperand(MCOperand::CreateImm(Val));
1017 }
1018
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001019 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1020 assert(N == 3 && "Invalid number of operands!");
1021 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1022 if (!Mem.OffsetRegNum) {
1023 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1024 // Special case for #-0
1025 if (Val == INT32_MIN) Val = 0;
1026 if (Val < 0) Val = -Val;
1027 Val = ARM_AM::getAM3Opc(AddSub, Val);
1028 } else {
1029 // For register offset, we encode the shift type and negation flag
1030 // here.
1031 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1032 }
1033 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1034 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1035 Inst.addOperand(MCOperand::CreateImm(Val));
1036 }
1037
1038 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1039 assert(N == 2 && "Invalid number of operands!");
1040 if (Kind == PostIndexRegister) {
1041 int32_t Val =
1042 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1043 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1044 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001045 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001046 }
1047
1048 // Constant offset.
1049 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1050 int32_t Val = CE->getValue();
1051 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1052 // Special case for #-0
1053 if (Val == INT32_MIN) Val = 0;
1054 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001055 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001056 Inst.addOperand(MCOperand::CreateReg(0));
1057 Inst.addOperand(MCOperand::CreateImm(Val));
1058 }
1059
Jim Grosbach7ce05792011-08-03 23:50:40 +00001060 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1061 assert(N == 2 && "Invalid number of operands!");
1062 // The lower two bits are always zero and as such are not encoded.
1063 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1064 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1065 // Special case for #-0
1066 if (Val == INT32_MIN) Val = 0;
1067 if (Val < 0) Val = -Val;
1068 Val = ARM_AM::getAM5Opc(AddSub, Val);
1069 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1070 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001071 }
1072
Jim Grosbach7ce05792011-08-03 23:50:40 +00001073 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1074 assert(N == 2 && "Invalid number of operands!");
1075 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1076 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1077 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001078 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001079
Jim Grosbach7ce05792011-08-03 23:50:40 +00001080 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1081 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001082 // If this is an immediate, it's a label reference.
1083 if (Kind == Immediate) {
1084 addExpr(Inst, getImm());
1085 Inst.addOperand(MCOperand::CreateImm(0));
1086 return;
1087 }
1088
1089 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001090 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1091 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1092 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001093 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001094
Jim Grosbach7ce05792011-08-03 23:50:40 +00001095 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1096 assert(N == 3 && "Invalid number of operands!");
1097 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001098 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001099 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1100 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1101 Inst.addOperand(MCOperand::CreateImm(Val));
1102 }
1103
1104 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1105 assert(N == 2 && "Invalid number of operands!");
1106 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1107 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1108 }
1109
Jim Grosbach60f91a32011-08-19 17:55:24 +00001110 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1111 assert(N == 2 && "Invalid number of operands!");
1112 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1113 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1114 Inst.addOperand(MCOperand::CreateImm(Val));
1115 }
1116
Jim Grosbach38466302011-08-19 18:55:51 +00001117 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1118 assert(N == 2 && "Invalid number of operands!");
1119 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1120 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1121 Inst.addOperand(MCOperand::CreateImm(Val));
1122 }
1123
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001124 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1125 assert(N == 2 && "Invalid number of operands!");
1126 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1127 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1128 Inst.addOperand(MCOperand::CreateImm(Val));
1129 }
1130
Jim Grosbachecd85892011-08-19 18:13:48 +00001131 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1132 assert(N == 2 && "Invalid number of operands!");
1133 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1134 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1135 Inst.addOperand(MCOperand::CreateImm(Val));
1136 }
1137
Jim Grosbach7ce05792011-08-03 23:50:40 +00001138 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1139 assert(N == 1 && "Invalid number of operands!");
1140 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1141 assert(CE && "non-constant post-idx-imm8 operand!");
1142 int Imm = CE->getValue();
1143 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001144 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001145 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1146 Inst.addOperand(MCOperand::CreateImm(Imm));
1147 }
1148
1149 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1150 assert(N == 2 && "Invalid number of operands!");
1151 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001152 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1153 }
1154
1155 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1156 assert(N == 2 && "Invalid number of operands!");
1157 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1158 // The sign, shift type, and shift amount are encoded in a single operand
1159 // using the AM2 encoding helpers.
1160 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1161 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1162 PostIdxReg.ShiftTy);
1163 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001164 }
1165
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001166 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1167 assert(N == 1 && "Invalid number of operands!");
1168 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1169 }
1170
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001171 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1172 assert(N == 1 && "Invalid number of operands!");
1173 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1174 }
1175
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001176 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001177
Jim Grosbach89df9962011-08-26 21:43:41 +00001178 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1179 ARMOperand *Op = new ARMOperand(ITCondMask);
1180 Op->ITMask.Mask = Mask;
1181 Op->StartLoc = S;
1182 Op->EndLoc = S;
1183 return Op;
1184 }
1185
Chris Lattner3a697562010-10-28 17:20:03 +00001186 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1187 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001188 Op->CC.Val = CC;
1189 Op->StartLoc = S;
1190 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001191 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001192 }
1193
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001194 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1195 ARMOperand *Op = new ARMOperand(CoprocNum);
1196 Op->Cop.Val = CopVal;
1197 Op->StartLoc = S;
1198 Op->EndLoc = S;
1199 return Op;
1200 }
1201
1202 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1203 ARMOperand *Op = new ARMOperand(CoprocReg);
1204 Op->Cop.Val = CopVal;
1205 Op->StartLoc = S;
1206 Op->EndLoc = S;
1207 return Op;
1208 }
1209
Jim Grosbachd67641b2010-12-06 18:21:12 +00001210 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1211 ARMOperand *Op = new ARMOperand(CCOut);
1212 Op->Reg.RegNum = RegNum;
1213 Op->StartLoc = S;
1214 Op->EndLoc = S;
1215 return Op;
1216 }
1217
Chris Lattner3a697562010-10-28 17:20:03 +00001218 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1219 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001220 Op->Tok.Data = Str.data();
1221 Op->Tok.Length = Str.size();
1222 Op->StartLoc = S;
1223 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001224 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001225 }
1226
Bill Wendling50d0f582010-11-18 23:43:05 +00001227 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001228 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001229 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001230 Op->StartLoc = S;
1231 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001232 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001233 }
1234
Jim Grosbache8606dc2011-07-13 17:50:29 +00001235 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1236 unsigned SrcReg,
1237 unsigned ShiftReg,
1238 unsigned ShiftImm,
1239 SMLoc S, SMLoc E) {
1240 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001241 Op->RegShiftedReg.ShiftTy = ShTy;
1242 Op->RegShiftedReg.SrcReg = SrcReg;
1243 Op->RegShiftedReg.ShiftReg = ShiftReg;
1244 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001245 Op->StartLoc = S;
1246 Op->EndLoc = E;
1247 return Op;
1248 }
1249
Owen Anderson92a20222011-07-21 18:54:16 +00001250 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1251 unsigned SrcReg,
1252 unsigned ShiftImm,
1253 SMLoc S, SMLoc E) {
1254 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001255 Op->RegShiftedImm.ShiftTy = ShTy;
1256 Op->RegShiftedImm.SrcReg = SrcReg;
1257 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001258 Op->StartLoc = S;
1259 Op->EndLoc = E;
1260 return Op;
1261 }
1262
Jim Grosbach580f4a92011-07-25 22:20:28 +00001263 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001264 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001265 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1266 Op->ShifterImm.isASR = isASR;
1267 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001268 Op->StartLoc = S;
1269 Op->EndLoc = E;
1270 return Op;
1271 }
1272
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001273 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1274 ARMOperand *Op = new ARMOperand(RotateImmediate);
1275 Op->RotImm.Imm = Imm;
1276 Op->StartLoc = S;
1277 Op->EndLoc = E;
1278 return Op;
1279 }
1280
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001281 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1282 SMLoc S, SMLoc E) {
1283 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1284 Op->Bitfield.LSB = LSB;
1285 Op->Bitfield.Width = Width;
1286 Op->StartLoc = S;
1287 Op->EndLoc = E;
1288 return Op;
1289 }
1290
Bill Wendling7729e062010-11-09 22:44:22 +00001291 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001292 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001293 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001294 KindTy Kind = RegisterList;
1295
Evan Cheng275944a2011-07-25 21:32:49 +00001296 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1297 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001298 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001299 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1300 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001301 Kind = SPRRegisterList;
1302
1303 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001304 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001305 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001306 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001307 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001308 Op->StartLoc = StartLoc;
1309 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001310 return Op;
1311 }
1312
Chris Lattner3a697562010-10-28 17:20:03 +00001313 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1314 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001315 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001316 Op->StartLoc = S;
1317 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001318 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001319 }
1320
Jim Grosbach7ce05792011-08-03 23:50:40 +00001321 static ARMOperand *CreateMem(unsigned BaseRegNum,
1322 const MCConstantExpr *OffsetImm,
1323 unsigned OffsetRegNum,
1324 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001325 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001326 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001327 SMLoc S, SMLoc E) {
1328 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001329 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001330 Op->Mem.OffsetImm = OffsetImm;
1331 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001332 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001333 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001334 Op->Mem.isNegative = isNegative;
1335 Op->StartLoc = S;
1336 Op->EndLoc = E;
1337 return Op;
1338 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001339
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001340 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1341 ARM_AM::ShiftOpc ShiftTy,
1342 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001343 SMLoc S, SMLoc E) {
1344 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1345 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001346 Op->PostIdxReg.isAdd = isAdd;
1347 Op->PostIdxReg.ShiftTy = ShiftTy;
1348 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001349 Op->StartLoc = S;
1350 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001351 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001352 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001353
1354 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1355 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1356 Op->MBOpt.Val = Opt;
1357 Op->StartLoc = S;
1358 Op->EndLoc = S;
1359 return Op;
1360 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001361
1362 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1363 ARMOperand *Op = new ARMOperand(ProcIFlags);
1364 Op->IFlags.Val = IFlags;
1365 Op->StartLoc = S;
1366 Op->EndLoc = S;
1367 return Op;
1368 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001369
1370 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1371 ARMOperand *Op = new ARMOperand(MSRMask);
1372 Op->MMask.Val = MMask;
1373 Op->StartLoc = S;
1374 Op->EndLoc = S;
1375 return Op;
1376 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001377};
1378
1379} // end anonymous namespace.
1380
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001381void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001382 switch (Kind) {
1383 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001384 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001385 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001386 case CCOut:
1387 OS << "<ccout " << getReg() << ">";
1388 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001389 case ITCondMask: {
1390 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1391 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1392 "(tee)", "(eee)" };
1393 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1394 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1395 break;
1396 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001397 case CoprocNum:
1398 OS << "<coprocessor number: " << getCoproc() << ">";
1399 break;
1400 case CoprocReg:
1401 OS << "<coprocessor register: " << getCoproc() << ">";
1402 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001403 case MSRMask:
1404 OS << "<mask: " << getMSRMask() << ">";
1405 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001406 case Immediate:
1407 getImm()->print(OS);
1408 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001409 case MemBarrierOpt:
1410 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1411 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001412 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001413 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001414 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001415 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001416 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001417 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001418 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1419 << PostIdxReg.RegNum;
1420 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1421 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1422 << PostIdxReg.ShiftImm;
1423 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001424 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001425 case ProcIFlags: {
1426 OS << "<ARM_PROC::";
1427 unsigned IFlags = getProcIFlags();
1428 for (int i=2; i >= 0; --i)
1429 if (IFlags & (1 << i))
1430 OS << ARM_PROC::IFlagsToString(1 << i);
1431 OS << ">";
1432 break;
1433 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001434 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001435 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001436 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001437 case ShifterImmediate:
1438 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1439 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001440 break;
1441 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001442 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001443 << RegShiftedReg.SrcReg
1444 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1445 << ", " << RegShiftedReg.ShiftReg << ", "
1446 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001447 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001448 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001449 case ShiftedImmediate:
1450 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001451 << RegShiftedImm.SrcReg
1452 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1453 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001454 << ">";
1455 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001456 case RotateImmediate:
1457 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1458 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001459 case BitfieldDescriptor:
1460 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1461 << ", width: " << Bitfield.Width << ">";
1462 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001463 case RegisterList:
1464 case DPRRegisterList:
1465 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001466 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001467
Bill Wendling5fa22a12010-11-09 23:28:44 +00001468 const SmallVectorImpl<unsigned> &RegList = getRegList();
1469 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001470 I = RegList.begin(), E = RegList.end(); I != E; ) {
1471 OS << *I;
1472 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001473 }
1474
1475 OS << ">";
1476 break;
1477 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001478 case Token:
1479 OS << "'" << getToken() << "'";
1480 break;
1481 }
1482}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001483
1484/// @name Auto-generated Match Functions
1485/// {
1486
1487static unsigned MatchRegisterName(StringRef Name);
1488
1489/// }
1490
Bob Wilson69df7232011-02-03 21:46:10 +00001491bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1492 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001493 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001494
1495 return (RegNo == (unsigned)-1);
1496}
1497
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001498/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001499/// and if it is a register name the token is eaten and the register number is
1500/// returned. Otherwise return -1.
1501///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001502int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001503 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001504 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001505
Chris Lattnere5658fa2010-10-30 04:09:10 +00001506 // FIXME: Validate register for the current architecture; we have to do
1507 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001508 std::string upperCase = Tok.getString().str();
1509 std::string lowerCase = LowercaseString(upperCase);
1510 unsigned RegNum = MatchRegisterName(lowerCase);
1511 if (!RegNum) {
1512 RegNum = StringSwitch<unsigned>(lowerCase)
1513 .Case("r13", ARM::SP)
1514 .Case("r14", ARM::LR)
1515 .Case("r15", ARM::PC)
1516 .Case("ip", ARM::R12)
1517 .Default(0);
1518 }
1519 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001520
Chris Lattnere5658fa2010-10-30 04:09:10 +00001521 Parser.Lex(); // Eat identifier token.
1522 return RegNum;
1523}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001524
Jim Grosbach19906722011-07-13 18:49:30 +00001525// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1526// If a recoverable error occurs, return 1. If an irrecoverable error
1527// occurs, return -1. An irrecoverable error is one where tokens have been
1528// consumed in the process of trying to parse the shifter (i.e., when it is
1529// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001530int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001531 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1532 SMLoc S = Parser.getTok().getLoc();
1533 const AsmToken &Tok = Parser.getTok();
1534 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1535
1536 std::string upperCase = Tok.getString().str();
1537 std::string lowerCase = LowercaseString(upperCase);
1538 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1539 .Case("lsl", ARM_AM::lsl)
1540 .Case("lsr", ARM_AM::lsr)
1541 .Case("asr", ARM_AM::asr)
1542 .Case("ror", ARM_AM::ror)
1543 .Case("rrx", ARM_AM::rrx)
1544 .Default(ARM_AM::no_shift);
1545
1546 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001547 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001548
Jim Grosbache8606dc2011-07-13 17:50:29 +00001549 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001550
Jim Grosbache8606dc2011-07-13 17:50:29 +00001551 // The source register for the shift has already been added to the
1552 // operand list, so we need to pop it off and combine it into the shifted
1553 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001554 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001555 if (!PrevOp->isReg())
1556 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1557 int SrcReg = PrevOp->getReg();
1558 int64_t Imm = 0;
1559 int ShiftReg = 0;
1560 if (ShiftTy == ARM_AM::rrx) {
1561 // RRX Doesn't have an explicit shift amount. The encoder expects
1562 // the shift register to be the same as the source register. Seems odd,
1563 // but OK.
1564 ShiftReg = SrcReg;
1565 } else {
1566 // Figure out if this is shifted by a constant or a register (for non-RRX).
1567 if (Parser.getTok().is(AsmToken::Hash)) {
1568 Parser.Lex(); // Eat hash.
1569 SMLoc ImmLoc = Parser.getTok().getLoc();
1570 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001571 if (getParser().ParseExpression(ShiftExpr)) {
1572 Error(ImmLoc, "invalid immediate shift value");
1573 return -1;
1574 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001575 // The expression must be evaluatable as an immediate.
1576 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001577 if (!CE) {
1578 Error(ImmLoc, "invalid immediate shift value");
1579 return -1;
1580 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001581 // Range check the immediate.
1582 // lsl, ror: 0 <= imm <= 31
1583 // lsr, asr: 0 <= imm <= 32
1584 Imm = CE->getValue();
1585 if (Imm < 0 ||
1586 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1587 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001588 Error(ImmLoc, "immediate shift value out of range");
1589 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001590 }
1591 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001592 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001593 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001594 if (ShiftReg == -1) {
1595 Error (L, "expected immediate or register in shift operand");
1596 return -1;
1597 }
1598 } else {
1599 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001600 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001601 return -1;
1602 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001603 }
1604
Owen Anderson92a20222011-07-21 18:54:16 +00001605 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1606 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001607 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001608 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001609 else
1610 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1611 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001612
Jim Grosbach19906722011-07-13 18:49:30 +00001613 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001614}
1615
1616
Bill Wendling50d0f582010-11-18 23:43:05 +00001617/// Try to parse a register name. The token must be an Identifier when called.
1618/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1619/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001620///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001621/// TODO this is likely to change to allow different register types and or to
1622/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001623bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001624tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001625 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001626 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001627 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001628 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001629
Bill Wendling50d0f582010-11-18 23:43:05 +00001630 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001631
Chris Lattnere5658fa2010-10-30 04:09:10 +00001632 const AsmToken &ExclaimTok = Parser.getTok();
1633 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001634 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1635 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001636 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001637 }
1638
Bill Wendling50d0f582010-11-18 23:43:05 +00001639 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001640}
1641
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001642/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1643/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1644/// "c5", ...
1645static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001646 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1647 // but efficient.
1648 switch (Name.size()) {
1649 default: break;
1650 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001651 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001652 return -1;
1653 switch (Name[1]) {
1654 default: return -1;
1655 case '0': return 0;
1656 case '1': return 1;
1657 case '2': return 2;
1658 case '3': return 3;
1659 case '4': return 4;
1660 case '5': return 5;
1661 case '6': return 6;
1662 case '7': return 7;
1663 case '8': return 8;
1664 case '9': return 9;
1665 }
1666 break;
1667 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001668 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001669 return -1;
1670 switch (Name[2]) {
1671 default: return -1;
1672 case '0': return 10;
1673 case '1': return 11;
1674 case '2': return 12;
1675 case '3': return 13;
1676 case '4': return 14;
1677 case '5': return 15;
1678 }
1679 break;
1680 }
1681
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001682 return -1;
1683}
1684
Jim Grosbach89df9962011-08-26 21:43:41 +00001685/// parseITCondCode - Try to parse a condition code for an IT instruction.
1686ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1687parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1688 SMLoc S = Parser.getTok().getLoc();
1689 const AsmToken &Tok = Parser.getTok();
1690 if (!Tok.is(AsmToken::Identifier))
1691 return MatchOperand_NoMatch;
1692 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1693 .Case("eq", ARMCC::EQ)
1694 .Case("ne", ARMCC::NE)
1695 .Case("hs", ARMCC::HS)
1696 .Case("cs", ARMCC::HS)
1697 .Case("lo", ARMCC::LO)
1698 .Case("cc", ARMCC::LO)
1699 .Case("mi", ARMCC::MI)
1700 .Case("pl", ARMCC::PL)
1701 .Case("vs", ARMCC::VS)
1702 .Case("vc", ARMCC::VC)
1703 .Case("hi", ARMCC::HI)
1704 .Case("ls", ARMCC::LS)
1705 .Case("ge", ARMCC::GE)
1706 .Case("lt", ARMCC::LT)
1707 .Case("gt", ARMCC::GT)
1708 .Case("le", ARMCC::LE)
1709 .Case("al", ARMCC::AL)
1710 .Default(~0U);
1711 if (CC == ~0U)
1712 return MatchOperand_NoMatch;
1713 Parser.Lex(); // Eat the token.
1714
1715 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1716
1717 return MatchOperand_Success;
1718}
1719
Jim Grosbach43904292011-07-25 20:14:50 +00001720/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001721/// token must be an Identifier when called, and if it is a coprocessor
1722/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001723ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001724parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001725 SMLoc S = Parser.getTok().getLoc();
1726 const AsmToken &Tok = Parser.getTok();
1727 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1728
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001729 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001730 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001731 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001732
1733 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001734 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001735 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001736}
1737
Jim Grosbach43904292011-07-25 20:14:50 +00001738/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001739/// token must be an Identifier when called, and if it is a coprocessor
1740/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001741ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001742parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001743 SMLoc S = Parser.getTok().getLoc();
1744 const AsmToken &Tok = Parser.getTok();
1745 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1746
1747 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1748 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001749 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001750
1751 Parser.Lex(); // Eat identifier token.
1752 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001753 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001754}
1755
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001756/// Parse a register list, return it if successful else return null. The first
1757/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001758bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001759parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001760 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001761 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001762 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001763
Bill Wendling7729e062010-11-09 22:44:22 +00001764 // Read the rest of the registers in the list.
1765 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001766 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001767
Bill Wendling7729e062010-11-09 22:44:22 +00001768 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001769 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001770 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001771
Sean Callanan18b83232010-01-19 21:44:56 +00001772 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001773 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001774 if (RegTok.isNot(AsmToken::Identifier)) {
1775 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001776 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001777 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001778
Jim Grosbach1355cf12011-07-26 17:10:22 +00001779 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001780 if (RegNum == -1) {
1781 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001782 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001783 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001784
Bill Wendlinge7176102010-11-06 22:36:58 +00001785 if (IsRange) {
1786 int Reg = PrevRegNum;
1787 do {
1788 ++Reg;
1789 Registers.push_back(std::make_pair(Reg, RegLoc));
1790 } while (Reg != RegNum);
1791 } else {
1792 Registers.push_back(std::make_pair(RegNum, RegLoc));
1793 }
1794
1795 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001796 } while (Parser.getTok().is(AsmToken::Comma) ||
1797 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001798
1799 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001800 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001801 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1802 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001803 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001804 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001805
Bill Wendlinge7176102010-11-06 22:36:58 +00001806 SMLoc E = RCurlyTok.getLoc();
1807 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001808
Bill Wendlinge7176102010-11-06 22:36:58 +00001809 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001810 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001811 unsigned HighRegNum = 0;
1812 BitVector RegMap(32);
1813 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1814 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001815 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001816
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001817 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001818 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001819 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001820 }
1821
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001822 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001823 Warning(RegInfo.second,
1824 "register not in ascending order in register list");
1825
Jim Grosbach11e03e72011-08-22 18:50:36 +00001826 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001827 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001828 }
1829
Bill Wendling50d0f582010-11-18 23:43:05 +00001830 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1831 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001832}
1833
Jim Grosbach43904292011-07-25 20:14:50 +00001834/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001835ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001836parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001837 SMLoc S = Parser.getTok().getLoc();
1838 const AsmToken &Tok = Parser.getTok();
1839 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1840 StringRef OptStr = Tok.getString();
1841
1842 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1843 .Case("sy", ARM_MB::SY)
1844 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001845 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001846 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001847 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001848 .Case("ishst", ARM_MB::ISHST)
1849 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001850 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001851 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001852 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001853 .Case("osh", ARM_MB::OSH)
1854 .Case("oshst", ARM_MB::OSHST)
1855 .Default(~0U);
1856
1857 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001858 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001859
1860 Parser.Lex(); // Eat identifier token.
1861 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001862 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001863}
1864
Jim Grosbach43904292011-07-25 20:14:50 +00001865/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001866ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001867parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001868 SMLoc S = Parser.getTok().getLoc();
1869 const AsmToken &Tok = Parser.getTok();
1870 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1871 StringRef IFlagsStr = Tok.getString();
1872
1873 unsigned IFlags = 0;
1874 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1875 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1876 .Case("a", ARM_PROC::A)
1877 .Case("i", ARM_PROC::I)
1878 .Case("f", ARM_PROC::F)
1879 .Default(~0U);
1880
1881 // If some specific iflag is already set, it means that some letter is
1882 // present more than once, this is not acceptable.
1883 if (Flag == ~0U || (IFlags & Flag))
1884 return MatchOperand_NoMatch;
1885
1886 IFlags |= Flag;
1887 }
1888
1889 Parser.Lex(); // Eat identifier token.
1890 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1891 return MatchOperand_Success;
1892}
1893
Jim Grosbach43904292011-07-25 20:14:50 +00001894/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001895ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001896parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001897 SMLoc S = Parser.getTok().getLoc();
1898 const AsmToken &Tok = Parser.getTok();
1899 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1900 StringRef Mask = Tok.getString();
1901
1902 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1903 size_t Start = 0, Next = Mask.find('_');
1904 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001905 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001906 if (Next != StringRef::npos)
1907 Flags = Mask.slice(Next+1, Mask.size());
1908
1909 // FlagsVal contains the complete mask:
1910 // 3-0: Mask
1911 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1912 unsigned FlagsVal = 0;
1913
1914 if (SpecReg == "apsr") {
1915 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001916 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001917 .Case("g", 0x4) // same as CPSR_s
1918 .Case("nzcvqg", 0xc) // same as CPSR_fs
1919 .Default(~0U);
1920
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001921 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001922 if (!Flags.empty())
1923 return MatchOperand_NoMatch;
1924 else
1925 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001926 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001927 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001928 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1929 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001930 for (int i = 0, e = Flags.size(); i != e; ++i) {
1931 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1932 .Case("c", 1)
1933 .Case("x", 2)
1934 .Case("s", 4)
1935 .Case("f", 8)
1936 .Default(~0U);
1937
1938 // If some specific flag is already set, it means that some letter is
1939 // present more than once, this is not acceptable.
1940 if (FlagsVal == ~0U || (FlagsVal & Flag))
1941 return MatchOperand_NoMatch;
1942 FlagsVal |= Flag;
1943 }
1944 } else // No match for special register.
1945 return MatchOperand_NoMatch;
1946
1947 // Special register without flags are equivalent to "fc" flags.
1948 if (!FlagsVal)
1949 FlagsVal = 0x9;
1950
1951 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1952 if (SpecReg == "spsr")
1953 FlagsVal |= 16;
1954
1955 Parser.Lex(); // Eat identifier token.
1956 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1957 return MatchOperand_Success;
1958}
1959
Jim Grosbachf6c05252011-07-21 17:23:04 +00001960ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1961parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1962 int Low, int High) {
1963 const AsmToken &Tok = Parser.getTok();
1964 if (Tok.isNot(AsmToken::Identifier)) {
1965 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1966 return MatchOperand_ParseFail;
1967 }
1968 StringRef ShiftName = Tok.getString();
1969 std::string LowerOp = LowercaseString(Op);
1970 std::string UpperOp = UppercaseString(Op);
1971 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1972 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1973 return MatchOperand_ParseFail;
1974 }
1975 Parser.Lex(); // Eat shift type token.
1976
1977 // There must be a '#' and a shift amount.
1978 if (Parser.getTok().isNot(AsmToken::Hash)) {
1979 Error(Parser.getTok().getLoc(), "'#' expected");
1980 return MatchOperand_ParseFail;
1981 }
1982 Parser.Lex(); // Eat hash token.
1983
1984 const MCExpr *ShiftAmount;
1985 SMLoc Loc = Parser.getTok().getLoc();
1986 if (getParser().ParseExpression(ShiftAmount)) {
1987 Error(Loc, "illegal expression");
1988 return MatchOperand_ParseFail;
1989 }
1990 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1991 if (!CE) {
1992 Error(Loc, "constant expression expected");
1993 return MatchOperand_ParseFail;
1994 }
1995 int Val = CE->getValue();
1996 if (Val < Low || Val > High) {
1997 Error(Loc, "immediate value out of range");
1998 return MatchOperand_ParseFail;
1999 }
2000
2001 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2002
2003 return MatchOperand_Success;
2004}
2005
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002006ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2007parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2008 const AsmToken &Tok = Parser.getTok();
2009 SMLoc S = Tok.getLoc();
2010 if (Tok.isNot(AsmToken::Identifier)) {
2011 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2012 return MatchOperand_ParseFail;
2013 }
2014 int Val = StringSwitch<int>(Tok.getString())
2015 .Case("be", 1)
2016 .Case("le", 0)
2017 .Default(-1);
2018 Parser.Lex(); // Eat the token.
2019
2020 if (Val == -1) {
2021 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2022 return MatchOperand_ParseFail;
2023 }
2024 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2025 getContext()),
2026 S, Parser.getTok().getLoc()));
2027 return MatchOperand_Success;
2028}
2029
Jim Grosbach580f4a92011-07-25 22:20:28 +00002030/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2031/// instructions. Legal values are:
2032/// lsl #n 'n' in [0,31]
2033/// asr #n 'n' in [1,32]
2034/// n == 32 encoded as n == 0.
2035ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2036parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2037 const AsmToken &Tok = Parser.getTok();
2038 SMLoc S = Tok.getLoc();
2039 if (Tok.isNot(AsmToken::Identifier)) {
2040 Error(S, "shift operator 'asr' or 'lsl' expected");
2041 return MatchOperand_ParseFail;
2042 }
2043 StringRef ShiftName = Tok.getString();
2044 bool isASR;
2045 if (ShiftName == "lsl" || ShiftName == "LSL")
2046 isASR = false;
2047 else if (ShiftName == "asr" || ShiftName == "ASR")
2048 isASR = true;
2049 else {
2050 Error(S, "shift operator 'asr' or 'lsl' expected");
2051 return MatchOperand_ParseFail;
2052 }
2053 Parser.Lex(); // Eat the operator.
2054
2055 // A '#' and a shift amount.
2056 if (Parser.getTok().isNot(AsmToken::Hash)) {
2057 Error(Parser.getTok().getLoc(), "'#' expected");
2058 return MatchOperand_ParseFail;
2059 }
2060 Parser.Lex(); // Eat hash token.
2061
2062 const MCExpr *ShiftAmount;
2063 SMLoc E = Parser.getTok().getLoc();
2064 if (getParser().ParseExpression(ShiftAmount)) {
2065 Error(E, "malformed shift expression");
2066 return MatchOperand_ParseFail;
2067 }
2068 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2069 if (!CE) {
2070 Error(E, "shift amount must be an immediate");
2071 return MatchOperand_ParseFail;
2072 }
2073
2074 int64_t Val = CE->getValue();
2075 if (isASR) {
2076 // Shift amount must be in [1,32]
2077 if (Val < 1 || Val > 32) {
2078 Error(E, "'asr' shift amount must be in range [1,32]");
2079 return MatchOperand_ParseFail;
2080 }
2081 // asr #32 encoded as asr #0.
2082 if (Val == 32) Val = 0;
2083 } else {
2084 // Shift amount must be in [1,32]
2085 if (Val < 0 || Val > 31) {
2086 Error(E, "'lsr' shift amount must be in range [0,31]");
2087 return MatchOperand_ParseFail;
2088 }
2089 }
2090
2091 E = Parser.getTok().getLoc();
2092 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2093
2094 return MatchOperand_Success;
2095}
2096
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002097/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2098/// of instructions. Legal values are:
2099/// ror #n 'n' in {0, 8, 16, 24}
2100ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2101parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2102 const AsmToken &Tok = Parser.getTok();
2103 SMLoc S = Tok.getLoc();
2104 if (Tok.isNot(AsmToken::Identifier)) {
2105 Error(S, "rotate operator 'ror' expected");
2106 return MatchOperand_ParseFail;
2107 }
2108 StringRef ShiftName = Tok.getString();
2109 if (ShiftName != "ror" && ShiftName != "ROR") {
2110 Error(S, "rotate operator 'ror' expected");
2111 return MatchOperand_ParseFail;
2112 }
2113 Parser.Lex(); // Eat the operator.
2114
2115 // A '#' and a rotate amount.
2116 if (Parser.getTok().isNot(AsmToken::Hash)) {
2117 Error(Parser.getTok().getLoc(), "'#' expected");
2118 return MatchOperand_ParseFail;
2119 }
2120 Parser.Lex(); // Eat hash token.
2121
2122 const MCExpr *ShiftAmount;
2123 SMLoc E = Parser.getTok().getLoc();
2124 if (getParser().ParseExpression(ShiftAmount)) {
2125 Error(E, "malformed rotate expression");
2126 return MatchOperand_ParseFail;
2127 }
2128 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2129 if (!CE) {
2130 Error(E, "rotate amount must be an immediate");
2131 return MatchOperand_ParseFail;
2132 }
2133
2134 int64_t Val = CE->getValue();
2135 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2136 // normally, zero is represented in asm by omitting the rotate operand
2137 // entirely.
2138 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2139 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2140 return MatchOperand_ParseFail;
2141 }
2142
2143 E = Parser.getTok().getLoc();
2144 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2145
2146 return MatchOperand_Success;
2147}
2148
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002149ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2150parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2151 SMLoc S = Parser.getTok().getLoc();
2152 // The bitfield descriptor is really two operands, the LSB and the width.
2153 if (Parser.getTok().isNot(AsmToken::Hash)) {
2154 Error(Parser.getTok().getLoc(), "'#' expected");
2155 return MatchOperand_ParseFail;
2156 }
2157 Parser.Lex(); // Eat hash token.
2158
2159 const MCExpr *LSBExpr;
2160 SMLoc E = Parser.getTok().getLoc();
2161 if (getParser().ParseExpression(LSBExpr)) {
2162 Error(E, "malformed immediate expression");
2163 return MatchOperand_ParseFail;
2164 }
2165 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2166 if (!CE) {
2167 Error(E, "'lsb' operand must be an immediate");
2168 return MatchOperand_ParseFail;
2169 }
2170
2171 int64_t LSB = CE->getValue();
2172 // The LSB must be in the range [0,31]
2173 if (LSB < 0 || LSB > 31) {
2174 Error(E, "'lsb' operand must be in the range [0,31]");
2175 return MatchOperand_ParseFail;
2176 }
2177 E = Parser.getTok().getLoc();
2178
2179 // Expect another immediate operand.
2180 if (Parser.getTok().isNot(AsmToken::Comma)) {
2181 Error(Parser.getTok().getLoc(), "too few operands");
2182 return MatchOperand_ParseFail;
2183 }
2184 Parser.Lex(); // Eat hash token.
2185 if (Parser.getTok().isNot(AsmToken::Hash)) {
2186 Error(Parser.getTok().getLoc(), "'#' expected");
2187 return MatchOperand_ParseFail;
2188 }
2189 Parser.Lex(); // Eat hash token.
2190
2191 const MCExpr *WidthExpr;
2192 if (getParser().ParseExpression(WidthExpr)) {
2193 Error(E, "malformed immediate expression");
2194 return MatchOperand_ParseFail;
2195 }
2196 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2197 if (!CE) {
2198 Error(E, "'width' operand must be an immediate");
2199 return MatchOperand_ParseFail;
2200 }
2201
2202 int64_t Width = CE->getValue();
2203 // The LSB must be in the range [1,32-lsb]
2204 if (Width < 1 || Width > 32 - LSB) {
2205 Error(E, "'width' operand must be in the range [1,32-lsb]");
2206 return MatchOperand_ParseFail;
2207 }
2208 E = Parser.getTok().getLoc();
2209
2210 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2211
2212 return MatchOperand_Success;
2213}
2214
Jim Grosbach7ce05792011-08-03 23:50:40 +00002215ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2216parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2217 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002218 // postidx_reg := '+' register {, shift}
2219 // | '-' register {, shift}
2220 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002221
2222 // This method must return MatchOperand_NoMatch without consuming any tokens
2223 // in the case where there is no match, as other alternatives take other
2224 // parse methods.
2225 AsmToken Tok = Parser.getTok();
2226 SMLoc S = Tok.getLoc();
2227 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002228 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002229 int Reg = -1;
2230 if (Tok.is(AsmToken::Plus)) {
2231 Parser.Lex(); // Eat the '+' token.
2232 haveEaten = true;
2233 } else if (Tok.is(AsmToken::Minus)) {
2234 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002235 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002236 haveEaten = true;
2237 }
2238 if (Parser.getTok().is(AsmToken::Identifier))
2239 Reg = tryParseRegister();
2240 if (Reg == -1) {
2241 if (!haveEaten)
2242 return MatchOperand_NoMatch;
2243 Error(Parser.getTok().getLoc(), "register expected");
2244 return MatchOperand_ParseFail;
2245 }
2246 SMLoc E = Parser.getTok().getLoc();
2247
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002248 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2249 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002250 if (Parser.getTok().is(AsmToken::Comma)) {
2251 Parser.Lex(); // Eat the ','.
2252 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2253 return MatchOperand_ParseFail;
2254 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002255
2256 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2257 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002258
2259 return MatchOperand_Success;
2260}
2261
Jim Grosbach251bf252011-08-10 21:56:18 +00002262ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2263parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2264 // Check for a post-index addressing register operand. Specifically:
2265 // am3offset := '+' register
2266 // | '-' register
2267 // | register
2268 // | # imm
2269 // | # + imm
2270 // | # - imm
2271
2272 // This method must return MatchOperand_NoMatch without consuming any tokens
2273 // in the case where there is no match, as other alternatives take other
2274 // parse methods.
2275 AsmToken Tok = Parser.getTok();
2276 SMLoc S = Tok.getLoc();
2277
2278 // Do immediates first, as we always parse those if we have a '#'.
2279 if (Parser.getTok().is(AsmToken::Hash)) {
2280 Parser.Lex(); // Eat the '#'.
2281 // Explicitly look for a '-', as we need to encode negative zero
2282 // differently.
2283 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2284 const MCExpr *Offset;
2285 if (getParser().ParseExpression(Offset))
2286 return MatchOperand_ParseFail;
2287 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2288 if (!CE) {
2289 Error(S, "constant expression expected");
2290 return MatchOperand_ParseFail;
2291 }
2292 SMLoc E = Tok.getLoc();
2293 // Negative zero is encoded as the flag value INT32_MIN.
2294 int32_t Val = CE->getValue();
2295 if (isNegative && Val == 0)
2296 Val = INT32_MIN;
2297
2298 Operands.push_back(
2299 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2300
2301 return MatchOperand_Success;
2302 }
2303
2304
2305 bool haveEaten = false;
2306 bool isAdd = true;
2307 int Reg = -1;
2308 if (Tok.is(AsmToken::Plus)) {
2309 Parser.Lex(); // Eat the '+' token.
2310 haveEaten = true;
2311 } else if (Tok.is(AsmToken::Minus)) {
2312 Parser.Lex(); // Eat the '-' token.
2313 isAdd = false;
2314 haveEaten = true;
2315 }
2316 if (Parser.getTok().is(AsmToken::Identifier))
2317 Reg = tryParseRegister();
2318 if (Reg == -1) {
2319 if (!haveEaten)
2320 return MatchOperand_NoMatch;
2321 Error(Parser.getTok().getLoc(), "register expected");
2322 return MatchOperand_ParseFail;
2323 }
2324 SMLoc E = Parser.getTok().getLoc();
2325
2326 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2327 0, S, E));
2328
2329 return MatchOperand_Success;
2330}
2331
Jim Grosbach1355cf12011-07-26 17:10:22 +00002332/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002333/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2334/// when they refer multiple MIOperands inside a single one.
2335bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002336cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002337 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2338 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2339
2340 // Create a writeback register dummy placeholder.
2341 Inst.addOperand(MCOperand::CreateImm(0));
2342
Jim Grosbach7ce05792011-08-03 23:50:40 +00002343 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002344 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2345 return true;
2346}
2347
Owen Anderson9ab0f252011-08-26 20:43:14 +00002348/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2349/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2350/// when they refer multiple MIOperands inside a single one.
2351bool ARMAsmParser::
2352cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2353 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2354 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2355
2356 // Create a writeback register dummy placeholder.
2357 Inst.addOperand(MCOperand::CreateImm(0));
2358
2359 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2360 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2361 return true;
2362}
2363
2364
Jim Grosbach548340c2011-08-11 19:22:40 +00002365/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2366/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2367/// when they refer multiple MIOperands inside a single one.
2368bool ARMAsmParser::
2369cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2370 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2371 // Create a writeback register dummy placeholder.
2372 Inst.addOperand(MCOperand::CreateImm(0));
2373 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2374 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2375 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2376 return true;
2377}
2378
Jim Grosbach1355cf12011-07-26 17:10:22 +00002379/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002380/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2381/// when they refer multiple MIOperands inside a single one.
2382bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002383cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002384 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2385 // Create a writeback register dummy placeholder.
2386 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002387 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2388 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2389 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002390 return true;
2391}
2392
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002393/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2394/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2395/// when they refer multiple MIOperands inside a single one.
2396bool ARMAsmParser::
2397cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2398 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2399 // Create a writeback register dummy placeholder.
2400 Inst.addOperand(MCOperand::CreateImm(0));
2401 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2402 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2403 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2404 return true;
2405}
2406
Jim Grosbach7ce05792011-08-03 23:50:40 +00002407/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2408/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2409/// when they refer multiple MIOperands inside a single one.
2410bool ARMAsmParser::
2411cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2412 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2413 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002414 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002415 // Create a writeback register dummy placeholder.
2416 Inst.addOperand(MCOperand::CreateImm(0));
2417 // addr
2418 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2419 // offset
2420 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2421 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002422 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2423 return true;
2424}
2425
Jim Grosbach7ce05792011-08-03 23:50:40 +00002426/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002427/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2428/// when they refer multiple MIOperands inside a single one.
2429bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002430cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2431 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2432 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002433 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002434 // Create a writeback register dummy placeholder.
2435 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002436 // addr
2437 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2438 // offset
2439 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2440 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002441 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2442 return true;
2443}
2444
Jim Grosbach7ce05792011-08-03 23:50:40 +00002445/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002446/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2447/// when they refer multiple MIOperands inside a single one.
2448bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002449cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2450 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002451 // Create a writeback register dummy placeholder.
2452 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002453 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002454 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002455 // addr
2456 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2457 // offset
2458 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2459 // pred
2460 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2461 return true;
2462}
2463
2464/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2465/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2466/// when they refer multiple MIOperands inside a single one.
2467bool ARMAsmParser::
2468cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2469 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2470 // Create a writeback register dummy placeholder.
2471 Inst.addOperand(MCOperand::CreateImm(0));
2472 // Rt
2473 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2474 // addr
2475 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2476 // offset
2477 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2478 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002479 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2480 return true;
2481}
2482
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002483/// cvtLdrdPre - Convert parsed operands to MCInst.
2484/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2485/// when they refer multiple MIOperands inside a single one.
2486bool ARMAsmParser::
2487cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2488 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2489 // Rt, Rt2
2490 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2491 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2492 // Create a writeback register dummy placeholder.
2493 Inst.addOperand(MCOperand::CreateImm(0));
2494 // addr
2495 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2496 // pred
2497 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2498 return true;
2499}
2500
Jim Grosbach14605d12011-08-11 20:28:23 +00002501/// cvtStrdPre - Convert parsed operands to MCInst.
2502/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2503/// when they refer multiple MIOperands inside a single one.
2504bool ARMAsmParser::
2505cvtStrdPre(MCInst &Inst, unsigned Opcode,
2506 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2507 // Create a writeback register dummy placeholder.
2508 Inst.addOperand(MCOperand::CreateImm(0));
2509 // Rt, Rt2
2510 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2511 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2512 // addr
2513 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2514 // pred
2515 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2516 return true;
2517}
2518
Jim Grosbach623a4542011-08-10 22:42:16 +00002519/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2520/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2521/// when they refer multiple MIOperands inside a single one.
2522bool ARMAsmParser::
2523cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2524 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2525 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2526 // Create a writeback register dummy placeholder.
2527 Inst.addOperand(MCOperand::CreateImm(0));
2528 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2529 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2530 return true;
2531}
2532
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002533/// cvtThumbMultiple- Convert parsed operands to MCInst.
2534/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2535/// when they refer multiple MIOperands inside a single one.
2536bool ARMAsmParser::
2537cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2538 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2539 // The second source operand must be the same register as the destination
2540 // operand.
2541 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002542 (((ARMOperand*)Operands[3])->getReg() !=
2543 ((ARMOperand*)Operands[5])->getReg()) &&
2544 (((ARMOperand*)Operands[3])->getReg() !=
2545 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002546 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002547 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002548 return false;
2549 }
2550 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2551 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2552 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002553 // If we have a three-operand form, use that, else the second source operand
2554 // is just the destination operand again.
2555 if (Operands.size() == 6)
2556 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2557 else
2558 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002559 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2560
2561 return true;
2562}
Jim Grosbach623a4542011-08-10 22:42:16 +00002563
Bill Wendlinge7176102010-11-06 22:36:58 +00002564/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002565/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002566bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002567parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002568 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002569 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002570 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002571 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002572 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002573
Sean Callanan18b83232010-01-19 21:44:56 +00002574 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002575 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002576 if (BaseRegNum == -1)
2577 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002578
Daniel Dunbar05710932011-01-18 05:34:17 +00002579 // The next token must either be a comma or a closing bracket.
2580 const AsmToken &Tok = Parser.getTok();
2581 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002582 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002583
Jim Grosbach7ce05792011-08-03 23:50:40 +00002584 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002585 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002586 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002587
Jim Grosbach7ce05792011-08-03 23:50:40 +00002588 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2589 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002590
Jim Grosbach7ce05792011-08-03 23:50:40 +00002591 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002592 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002593
Jim Grosbach7ce05792011-08-03 23:50:40 +00002594 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2595 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002596
Jim Grosbach7ce05792011-08-03 23:50:40 +00002597 // If we have a '#' it's an immediate offset, else assume it's a register
2598 // offset.
2599 if (Parser.getTok().is(AsmToken::Hash)) {
2600 Parser.Lex(); // Eat the '#'.
2601 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002602
Owen Anderson0da10cf2011-08-29 19:36:44 +00002603 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002604 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002605 if (getParser().ParseExpression(Offset))
2606 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002607
2608 // The expression has to be a constant. Memory references with relocations
2609 // don't come through here, as they use the <label> forms of the relevant
2610 // instructions.
2611 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2612 if (!CE)
2613 return Error (E, "constant expression expected");
2614
Owen Anderson0da10cf2011-08-29 19:36:44 +00002615 // If the constant was #-0, represent it as INT32_MIN.
2616 int32_t Val = CE->getValue();
2617 if (isNegative && Val == 0)
2618 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2619
Jim Grosbach7ce05792011-08-03 23:50:40 +00002620 // Now we should have the closing ']'
2621 E = Parser.getTok().getLoc();
2622 if (Parser.getTok().isNot(AsmToken::RBrac))
2623 return Error(E, "']' expected");
2624 Parser.Lex(); // Eat right bracket token.
2625
2626 // Don't worry about range checking the value here. That's handled by
2627 // the is*() predicates.
2628 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2629 ARM_AM::no_shift, 0, false, S,E));
2630
2631 // If there's a pre-indexing writeback marker, '!', just add it as a token
2632 // operand.
2633 if (Parser.getTok().is(AsmToken::Exclaim)) {
2634 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2635 Parser.Lex(); // Eat the '!'.
2636 }
2637
2638 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002639 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002640
2641 // The register offset is optionally preceded by a '+' or '-'
2642 bool isNegative = false;
2643 if (Parser.getTok().is(AsmToken::Minus)) {
2644 isNegative = true;
2645 Parser.Lex(); // Eat the '-'.
2646 } else if (Parser.getTok().is(AsmToken::Plus)) {
2647 // Nothing to do.
2648 Parser.Lex(); // Eat the '+'.
2649 }
2650
2651 E = Parser.getTok().getLoc();
2652 int OffsetRegNum = tryParseRegister();
2653 if (OffsetRegNum == -1)
2654 return Error(E, "register expected");
2655
2656 // If there's a shift operator, handle it.
2657 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002658 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002659 if (Parser.getTok().is(AsmToken::Comma)) {
2660 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002661 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002662 return true;
2663 }
2664
2665 // Now we should have the closing ']'
2666 E = Parser.getTok().getLoc();
2667 if (Parser.getTok().isNot(AsmToken::RBrac))
2668 return Error(E, "']' expected");
2669 Parser.Lex(); // Eat right bracket token.
2670
2671 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002672 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002673 S, E));
2674
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002675 // If there's a pre-indexing writeback marker, '!', just add it as a token
2676 // operand.
2677 if (Parser.getTok().is(AsmToken::Exclaim)) {
2678 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2679 Parser.Lex(); // Eat the '!'.
2680 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002681
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002682 return false;
2683}
2684
Jim Grosbach7ce05792011-08-03 23:50:40 +00002685/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002686/// ( lsl | lsr | asr | ror ) , # shift_amount
2687/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002688/// return true if it parses a shift otherwise it returns false.
2689bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2690 unsigned &Amount) {
2691 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002692 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002693 if (Tok.isNot(AsmToken::Identifier))
2694 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002695 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002696 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002697 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002698 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002699 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002700 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002701 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002702 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002703 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002704 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002705 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002706 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002707 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002708 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002709
Jim Grosbach7ce05792011-08-03 23:50:40 +00002710 // rrx stands alone.
2711 Amount = 0;
2712 if (St != ARM_AM::rrx) {
2713 Loc = Parser.getTok().getLoc();
2714 // A '#' and a shift amount.
2715 const AsmToken &HashTok = Parser.getTok();
2716 if (HashTok.isNot(AsmToken::Hash))
2717 return Error(HashTok.getLoc(), "'#' expected");
2718 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002719
Jim Grosbach7ce05792011-08-03 23:50:40 +00002720 const MCExpr *Expr;
2721 if (getParser().ParseExpression(Expr))
2722 return true;
2723 // Range check the immediate.
2724 // lsl, ror: 0 <= imm <= 31
2725 // lsr, asr: 0 <= imm <= 32
2726 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2727 if (!CE)
2728 return Error(Loc, "shift amount must be an immediate");
2729 int64_t Imm = CE->getValue();
2730 if (Imm < 0 ||
2731 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2732 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2733 return Error(Loc, "immediate shift value out of range");
2734 Amount = Imm;
2735 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002736
2737 return false;
2738}
2739
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002740/// Parse a arm instruction operand. For now this parses the operand regardless
2741/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002742bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002743 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002744 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002745
2746 // Check if the current operand has a custom associated parser, if so, try to
2747 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002748 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2749 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002750 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002751 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2752 // there was a match, but an error occurred, in which case, just return that
2753 // the operand parsing failed.
2754 if (ResTy == MatchOperand_ParseFail)
2755 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002756
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002757 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002758 default:
2759 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002760 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002761 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002762 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002763 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002764 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002765 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002766 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002767 else if (Res == -1) // irrecoverable error
2768 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002769
2770 // Fall though for the Identifier case that is not a register or a
2771 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002772 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002773 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2774 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002775 // This was not a register so parse other operands that start with an
2776 // identifier (like labels) as expressions and create them as immediates.
2777 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002778 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002779 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002780 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002781 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002782 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2783 return false;
2784 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002785 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002786 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002787 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002788 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002789 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002790 // #42 -> immediate.
2791 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002792 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002793 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002794 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002795 const MCExpr *ImmVal;
2796 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002797 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2799 if (!CE) {
2800 Error(S, "constant expression expected");
2801 return MatchOperand_ParseFail;
2802 }
2803 int32_t Val = CE->getValue();
2804 if (isNegative && Val == 0)
2805 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002806 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002807 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2808 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002809 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002810 case AsmToken::Colon: {
2811 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002812 // FIXME: Check it's an expression prefix,
2813 // e.g. (FOO - :lower16:BAR) isn't legal.
2814 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002815 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002816 return true;
2817
Evan Cheng75972122011-01-13 07:58:56 +00002818 const MCExpr *SubExprVal;
2819 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002820 return true;
2821
Evan Cheng75972122011-01-13 07:58:56 +00002822 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2823 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002824 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002825 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002826 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002827 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002828 }
2829}
2830
Jim Grosbach1355cf12011-07-26 17:10:22 +00002831// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002832// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002833bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002834 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002835
2836 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002837 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002838 Parser.Lex(); // Eat ':'
2839
2840 if (getLexer().isNot(AsmToken::Identifier)) {
2841 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2842 return true;
2843 }
2844
2845 StringRef IDVal = Parser.getTok().getIdentifier();
2846 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002847 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002848 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002849 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002850 } else {
2851 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2852 return true;
2853 }
2854 Parser.Lex();
2855
2856 if (getLexer().isNot(AsmToken::Colon)) {
2857 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2858 return true;
2859 }
2860 Parser.Lex(); // Eat the last ':'
2861 return false;
2862}
2863
2864const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002865ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002866 MCSymbolRefExpr::VariantKind Variant) {
2867 // Recurse over the given expression, rebuilding it to apply the given variant
2868 // to the leftmost symbol.
2869 if (Variant == MCSymbolRefExpr::VK_None)
2870 return E;
2871
2872 switch (E->getKind()) {
2873 case MCExpr::Target:
2874 llvm_unreachable("Can't handle target expr yet");
2875 case MCExpr::Constant:
2876 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2877
2878 case MCExpr::SymbolRef: {
2879 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2880
2881 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2882 return 0;
2883
2884 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2885 }
2886
2887 case MCExpr::Unary:
2888 llvm_unreachable("Can't handle unary expressions yet");
2889
2890 case MCExpr::Binary: {
2891 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002892 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002893 const MCExpr *RHS = BE->getRHS();
2894 if (!LHS)
2895 return 0;
2896
2897 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2898 }
2899 }
2900
2901 assert(0 && "Invalid expression kind!");
2902 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002903}
2904
Daniel Dunbar352e1482011-01-11 15:59:50 +00002905/// \brief Given a mnemonic, split out possible predication code and carry
2906/// setting letters to form a canonical mnemonic and flags.
2907//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002908// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002909// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002910StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002911 unsigned &PredicationCode,
2912 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002913 unsigned &ProcessorIMod,
2914 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002915 PredicationCode = ARMCC::AL;
2916 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002917 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002918
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002919 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002920 //
2921 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002922 if ((Mnemonic == "movs" && isThumb()) ||
2923 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2924 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2925 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2926 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2927 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2928 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2929 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002930 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002931
Jim Grosbach3f00e312011-07-11 17:09:57 +00002932 // First, split out any predication code. Ignore mnemonics we know aren't
2933 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002934 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002935 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002936 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00002937 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002938 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2939 .Case("eq", ARMCC::EQ)
2940 .Case("ne", ARMCC::NE)
2941 .Case("hs", ARMCC::HS)
2942 .Case("cs", ARMCC::HS)
2943 .Case("lo", ARMCC::LO)
2944 .Case("cc", ARMCC::LO)
2945 .Case("mi", ARMCC::MI)
2946 .Case("pl", ARMCC::PL)
2947 .Case("vs", ARMCC::VS)
2948 .Case("vc", ARMCC::VC)
2949 .Case("hi", ARMCC::HI)
2950 .Case("ls", ARMCC::LS)
2951 .Case("ge", ARMCC::GE)
2952 .Case("lt", ARMCC::LT)
2953 .Case("gt", ARMCC::GT)
2954 .Case("le", ARMCC::LE)
2955 .Case("al", ARMCC::AL)
2956 .Default(~0U);
2957 if (CC != ~0U) {
2958 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2959 PredicationCode = CC;
2960 }
Bill Wendling52925b62010-10-29 23:50:21 +00002961 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002962
Daniel Dunbar352e1482011-01-11 15:59:50 +00002963 // Next, determine if we have a carry setting bit. We explicitly ignore all
2964 // the instructions we know end in 's'.
2965 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002966 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002967 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2968 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2969 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002970 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2971 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002972 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2973 CarrySetting = true;
2974 }
2975
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002976 // The "cps" instruction can have a interrupt mode operand which is glued into
2977 // the mnemonic. Check if this is the case, split it and parse the imod op
2978 if (Mnemonic.startswith("cps")) {
2979 // Split out any imod code.
2980 unsigned IMod =
2981 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2982 .Case("ie", ARM_PROC::IE)
2983 .Case("id", ARM_PROC::ID)
2984 .Default(~0U);
2985 if (IMod != ~0U) {
2986 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2987 ProcessorIMod = IMod;
2988 }
2989 }
2990
Jim Grosbach89df9962011-08-26 21:43:41 +00002991 // The "it" instruction has the condition mask on the end of the mnemonic.
2992 if (Mnemonic.startswith("it")) {
2993 ITMask = Mnemonic.slice(2, Mnemonic.size());
2994 Mnemonic = Mnemonic.slice(0, 2);
2995 }
2996
Daniel Dunbar352e1482011-01-11 15:59:50 +00002997 return Mnemonic;
2998}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002999
3000/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3001/// inclusion of carry set or predication code operands.
3002//
3003// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003004void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003005getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003006 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003007 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3008 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3009 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3010 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003011 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003012 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
3013 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003014 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbachb80ab8e2011-08-31 18:39:39 +00003015 (Mnemonic == "mov" && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003016 CanAcceptCarrySet = true;
3017 } else {
3018 CanAcceptCarrySet = false;
3019 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003020
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003021 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3022 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3023 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3024 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003025 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003026 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003027 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003028 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3029 !isThumb()) ||
3030 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3031 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003032 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003033 CanAcceptPredicationCode = false;
3034 } else {
3035 CanAcceptPredicationCode = true;
3036 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003037
Evan Chengebdeeab2011-07-08 01:53:10 +00003038 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003039 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003040 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003041 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003042}
3043
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003044bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3045 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003046 // FIXME: This is all horribly hacky. We really need a better way to deal
3047 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003048
3049 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3050 // another does not. Specifically, the MOVW instruction does not. So we
3051 // special case it here and remove the defaulted (non-setting) cc_out
3052 // operand if that's the instruction we're trying to match.
3053 //
3054 // We do this as post-processing of the explicit operands rather than just
3055 // conditionally adding the cc_out in the first place because we need
3056 // to check the type of the parsed immediate operand.
3057 if (Mnemonic == "mov" && Operands.size() > 4 &&
3058 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3059 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3060 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3061 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003062
3063 // Register-register 'add' for thumb does not have a cc_out operand
3064 // when there are only two register operands.
3065 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3066 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3067 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3068 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3069 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003070 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003071 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3072 // have to check the immediate range here since Thumb2 has a variant
3073 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003074 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3075 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3076 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3077 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003078 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3079 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3080 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003081 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003082 // For Thumb2, add immediate does not have a cc_out operand for the
3083 // imm0_4096 variant. That's the least-preferred variant when
3084 // selecting via the generic "add" mnemonic, so to know that we
3085 // should remove the cc_out operand, we have to explicitly check that
3086 // it's not one of the other variants. Ugh.
3087 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3088 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3089 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3090 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3091 // Nest conditions rather than one big 'if' statement for readability.
3092 //
3093 // If either register is a high reg, it's either one of the SP
3094 // variants (handled above) or a 32-bit encoding, so we just
3095 // check against T3.
3096 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3097 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3098 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3099 return false;
3100 // If both registers are low, we're in an IT block, and the immediate is
3101 // in range, we should use encoding T1 instead, which has a cc_out.
3102 if (inITBlock() &&
3103 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3104 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3105 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3106 return false;
3107
3108 // Otherwise, we use encoding T4, which does not have a cc_out
3109 // operand.
3110 return true;
3111 }
3112
3113
Jim Grosbachf69c8042011-08-24 21:42:27 +00003114 // Register-register 'add/sub' for thumb does not have a cc_out operand
3115 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3116 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3117 // right, this will result in better diagnostics (which operand is off)
3118 // anyway.
3119 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3120 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003121 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3122 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3123 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3124 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003125
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003126 return false;
3127}
3128
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003129/// Parse an arm instruction mnemonic followed by its operands.
3130bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3131 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3132 // Create the leading tokens for the mnemonic, split by '.' characters.
3133 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003134 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003135
Daniel Dunbar352e1482011-01-11 15:59:50 +00003136 // Split out the predication code and carry setting flag from the mnemonic.
3137 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003138 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003139 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003140 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003141 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003142 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003143
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003144 // In Thumb1, only the branch (B) instruction can be predicated.
3145 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3146 Parser.EatToEndOfStatement();
3147 return Error(NameLoc, "conditional execution not supported in Thumb1");
3148 }
3149
Jim Grosbachffa32252011-07-19 19:13:28 +00003150 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3151
Jim Grosbach89df9962011-08-26 21:43:41 +00003152 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3153 // is the mask as it will be for the IT encoding if the conditional
3154 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3155 // where the conditional bit0 is zero, the instruction post-processing
3156 // will adjust the mask accordingly.
3157 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003158 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3159 if (ITMask.size() > 3) {
3160 Parser.EatToEndOfStatement();
3161 return Error(Loc, "too many conditions on IT instruction");
3162 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003163 unsigned Mask = 8;
3164 for (unsigned i = ITMask.size(); i != 0; --i) {
3165 char pos = ITMask[i - 1];
3166 if (pos != 't' && pos != 'e') {
3167 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003168 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003169 }
3170 Mask >>= 1;
3171 if (ITMask[i - 1] == 't')
3172 Mask |= 8;
3173 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003174 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003175 }
3176
Jim Grosbachffa32252011-07-19 19:13:28 +00003177 // FIXME: This is all a pretty gross hack. We should automatically handle
3178 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003179
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003180 // Next, add the CCOut and ConditionCode operands, if needed.
3181 //
3182 // For mnemonics which can ever incorporate a carry setting bit or predication
3183 // code, our matching model involves us always generating CCOut and
3184 // ConditionCode operands to match the mnemonic "as written" and then we let
3185 // the matcher deal with finding the right instruction or generating an
3186 // appropriate error.
3187 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003188 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003189
Jim Grosbach33c16a22011-07-14 22:04:21 +00003190 // If we had a carry-set on an instruction that can't do that, issue an
3191 // error.
3192 if (!CanAcceptCarrySet && CarrySetting) {
3193 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003194 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003195 "' can not set flags, but 's' suffix specified");
3196 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003197 // If we had a predication code on an instruction that can't do that, issue an
3198 // error.
3199 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3200 Parser.EatToEndOfStatement();
3201 return Error(NameLoc, "instruction '" + Mnemonic +
3202 "' is not predicable, but condition code specified");
3203 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003204
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003205 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003206 if (CanAcceptCarrySet) {
3207 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003208 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003209 Loc));
3210 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003211
3212 // Add the predication code operand, if necessary.
3213 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003214 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3215 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003216 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003217 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003218 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003219
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003220 // Add the processor imod operand, if necessary.
3221 if (ProcessorIMod) {
3222 Operands.push_back(ARMOperand::CreateImm(
3223 MCConstantExpr::Create(ProcessorIMod, getContext()),
3224 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003225 }
3226
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003227 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003228 while (Next != StringRef::npos) {
3229 Start = Next;
3230 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003231 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003232
Jim Grosbach4d23e992011-08-24 22:19:48 +00003233 // For now, we're only parsing Thumb1 (for the most part), so
3234 // just ignore ".n" qualifiers. We'll use them to restrict
3235 // matching when we do Thumb2.
3236 if (ExtraToken != ".n")
3237 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00003238 }
3239
3240 // Read the remaining operands.
3241 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003242 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003243 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003244 Parser.EatToEndOfStatement();
3245 return true;
3246 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003247
3248 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003249 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003250
3251 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003252 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003253 Parser.EatToEndOfStatement();
3254 return true;
3255 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003256 }
3257 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003258
Chris Lattnercbf8a982010-09-11 16:18:25 +00003259 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3260 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003261 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003262 }
Bill Wendling146018f2010-11-06 21:42:12 +00003263
Chris Lattner34e53142010-09-08 05:10:46 +00003264 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003265
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003266 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3267 // do and don't have a cc_out optional-def operand. With some spot-checks
3268 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003269 // parse and adjust accordingly before actually matching. We shouldn't ever
3270 // try to remove a cc_out operand that was explicitly set on the the
3271 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3272 // table driven matcher doesn't fit well with the ARM instruction set.
3273 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003274 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3275 Operands.erase(Operands.begin() + 1);
3276 delete Op;
3277 }
3278
Jim Grosbachcf121c32011-07-28 21:57:55 +00003279 // ARM mode 'blx' need special handling, as the register operand version
3280 // is predicable, but the label operand version is not. So, we can't rely
3281 // on the Mnemonic based checking to correctly figure out when to put
3282 // a CondCode operand in the list. If we're trying to match the label
3283 // version, remove the CondCode operand here.
3284 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3285 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3286 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3287 Operands.erase(Operands.begin() + 1);
3288 delete Op;
3289 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003290
3291 // The vector-compare-to-zero instructions have a literal token "#0" at
3292 // the end that comes to here as an immediate operand. Convert it to a
3293 // token to play nicely with the matcher.
3294 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3295 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3296 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3297 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3298 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3299 if (CE && CE->getValue() == 0) {
3300 Operands.erase(Operands.begin() + 5);
3301 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3302 delete Op;
3303 }
3304 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003305 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3306 // end. Convert it to a token here.
3307 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3308 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3309 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3310 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3311 if (CE && CE->getValue() == 0) {
3312 Operands.erase(Operands.begin() + 5);
3313 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3314 delete Op;
3315 }
3316 }
3317
Chris Lattner98986712010-01-14 22:21:20 +00003318 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003319}
3320
Jim Grosbach189610f2011-07-26 18:25:39 +00003321// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003322
3323// return 'true' if register list contains non-low GPR registers,
3324// 'false' otherwise. If Reg is in the register list or is HiReg, set
3325// 'containsReg' to true.
3326static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3327 unsigned HiReg, bool &containsReg) {
3328 containsReg = false;
3329 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3330 unsigned OpReg = Inst.getOperand(i).getReg();
3331 if (OpReg == Reg)
3332 containsReg = true;
3333 // Anything other than a low register isn't legal here.
3334 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3335 return true;
3336 }
3337 return false;
3338}
3339
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003340// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3341// the ARMInsts array) instead. Getting that here requires awkward
3342// API changes, though. Better way?
3343namespace llvm {
3344extern MCInstrDesc ARMInsts[];
3345}
3346static MCInstrDesc &getInstDesc(unsigned Opcode) {
3347 return ARMInsts[Opcode];
3348}
3349
Jim Grosbach189610f2011-07-26 18:25:39 +00003350// FIXME: We would really like to be able to tablegen'erate this.
3351bool ARMAsmParser::
3352validateInstruction(MCInst &Inst,
3353 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003354 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3355 SMLoc Loc = Operands[0]->getStartLoc();
3356 // Check the IT block state first.
3357 if (inITBlock()) {
3358 unsigned bit = 1;
3359 if (ITState.FirstCond)
3360 ITState.FirstCond = false;
3361 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003362 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003363 // The instruction must be predicable.
3364 if (!MCID.isPredicable())
3365 return Error(Loc, "instructions in IT block must be predicable");
3366 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3367 unsigned ITCond = bit ? ITState.Cond :
3368 ARMCC::getOppositeCondition(ITState.Cond);
3369 if (Cond != ITCond) {
3370 // Find the condition code Operand to get its SMLoc information.
3371 SMLoc CondLoc;
3372 for (unsigned i = 1; i < Operands.size(); ++i)
3373 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3374 CondLoc = Operands[i]->getStartLoc();
3375 return Error(CondLoc, "incorrect condition in IT block; got '" +
3376 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3377 "', but expected '" +
3378 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3379 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003380 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003381 } else if (isThumbTwo() && MCID.isPredicable() &&
3382 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson7f17b5a2011-09-01 17:47:45 +00003383 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
3384 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003385 return Error(Loc, "predicated instructions must be in IT block");
3386
Jim Grosbach189610f2011-07-26 18:25:39 +00003387 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003388 case ARM::LDRD:
3389 case ARM::LDRD_PRE:
3390 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003391 case ARM::LDREXD: {
3392 // Rt2 must be Rt + 1.
3393 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3394 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3395 if (Rt2 != Rt + 1)
3396 return Error(Operands[3]->getStartLoc(),
3397 "destination operands must be sequential");
3398 return false;
3399 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003400 case ARM::STRD: {
3401 // Rt2 must be Rt + 1.
3402 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3403 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3404 if (Rt2 != Rt + 1)
3405 return Error(Operands[3]->getStartLoc(),
3406 "source operands must be sequential");
3407 return false;
3408 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003409 case ARM::STRD_PRE:
3410 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003411 case ARM::STREXD: {
3412 // Rt2 must be Rt + 1.
3413 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3414 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3415 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003416 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003417 "source operands must be sequential");
3418 return false;
3419 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003420 case ARM::SBFX:
3421 case ARM::UBFX: {
3422 // width must be in range [1, 32-lsb]
3423 unsigned lsb = Inst.getOperand(2).getImm();
3424 unsigned widthm1 = Inst.getOperand(3).getImm();
3425 if (widthm1 >= 32 - lsb)
3426 return Error(Operands[5]->getStartLoc(),
3427 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003428 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003429 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003430 case ARM::tLDMIA: {
3431 // Thumb LDM instructions are writeback iff the base register is not
3432 // in the register list.
3433 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003434 bool hasWritebackToken =
3435 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3436 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003437 bool listContainsBase;
3438 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase))
3439 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3440 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003441 // If we should have writeback, then there should be a '!' token.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003442 if (!listContainsBase && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003443 return Error(Operands[2]->getStartLoc(),
3444 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003445 // Likewise, if we should not have writeback, there must not be a '!'
Jim Grosbachaa875f82011-08-23 18:13:04 +00003446 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003447 return Error(Operands[3]->getStartLoc(),
3448 "writeback operator '!' not allowed when base register "
3449 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003450
3451 break;
3452 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003453 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003454 bool listContainsBase;
3455 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3456 return Error(Operands[2]->getStartLoc(),
3457 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003458 break;
3459 }
3460 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003461 bool listContainsBase;
3462 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3463 return Error(Operands[2]->getStartLoc(),
3464 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003465 break;
3466 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003467 case ARM::tSTMIA_UPD: {
3468 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003469 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003470 return Error(Operands[4]->getStartLoc(),
3471 "registers must be in range r0-r7");
3472 break;
3473 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003474 }
3475
3476 return false;
3477}
3478
Jim Grosbachf8fce712011-08-11 17:35:48 +00003479void ARMAsmParser::
3480processInstruction(MCInst &Inst,
3481 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3482 switch (Inst.getOpcode()) {
3483 case ARM::LDMIA_UPD:
3484 // If this is a load of a single register via a 'pop', then we should use
3485 // a post-indexed LDR instruction instead, per the ARM ARM.
3486 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3487 Inst.getNumOperands() == 5) {
3488 MCInst TmpInst;
3489 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3490 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3491 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3492 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3493 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3494 TmpInst.addOperand(MCOperand::CreateImm(4));
3495 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3496 TmpInst.addOperand(Inst.getOperand(3));
3497 Inst = TmpInst;
3498 }
3499 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003500 case ARM::STMDB_UPD:
3501 // If this is a store of a single register via a 'push', then we should use
3502 // a pre-indexed STR instruction instead, per the ARM ARM.
3503 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3504 Inst.getNumOperands() == 5) {
3505 MCInst TmpInst;
3506 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3507 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3508 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3509 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3510 TmpInst.addOperand(MCOperand::CreateImm(-4));
3511 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3512 TmpInst.addOperand(Inst.getOperand(3));
3513 Inst = TmpInst;
3514 }
3515 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003516 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003517 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3518 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3519 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3520 // to encoding T1 if <Rd> is omitted."
3521 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003522 Inst.setOpcode(ARM::tADDi3);
3523 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003524 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003525 // If the conditional is AL or we're in an IT block, we really want t2B.
3526 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003527 Inst.setOpcode(ARM::t2B);
3528 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003529 case ARM::tBcc:
3530 // If the conditional is AL, we really want tB.
3531 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3532 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003533 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00003534 case ARM::t2IT: {
3535 // The mask bits for all but the first condition are represented as
3536 // the low bit of the condition code value implies 't'. We currently
3537 // always have 1 implies 't', so XOR toggle the bits if the low bit
3538 // of the condition code is zero. The encoding also expects the low
3539 // bit of the condition to be encoded as bit 4 of the mask operand,
3540 // so mask that in if needed
3541 MCOperand &MO = Inst.getOperand(1);
3542 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003543 unsigned OrigMask = Mask;
3544 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003545 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003546 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3547 for (unsigned i = 3; i != TZ; --i)
3548 Mask ^= 1 << i;
3549 } else
3550 Mask |= 0x10;
3551 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003552
3553 // Set up the IT block state according to the IT instruction we just
3554 // matched.
3555 assert(!inITBlock() && "nested IT blocks?!");
3556 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3557 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3558 ITState.CurPosition = 0;
3559 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003560 break;
3561 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003562 }
3563}
3564
Jim Grosbach47a0d522011-08-16 20:45:50 +00003565unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3566 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3567 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003568 unsigned Opc = Inst.getOpcode();
3569 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003570 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3571 assert(MCID.hasOptionalDef() &&
3572 "optionally flag setting instruction missing optional def operand");
3573 assert(MCID.NumOperands == Inst.getNumOperands() &&
3574 "operand count mismatch!");
3575 // Find the optional-def operand (cc_out).
3576 unsigned OpNo;
3577 for (OpNo = 0;
3578 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3579 ++OpNo)
3580 ;
3581 // If we're parsing Thumb1, reject it completely.
3582 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3583 return Match_MnemonicFail;
3584 // If we're parsing Thumb2, which form is legal depends on whether we're
3585 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003586 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3587 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003588 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003589 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3590 inITBlock())
3591 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003592 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003593 // Some high-register supporting Thumb1 encodings only allow both registers
3594 // to be from r0-r7 when in Thumb2.
3595 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3596 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3597 isARMLowRegister(Inst.getOperand(2).getReg()))
3598 return Match_RequiresThumb2;
3599 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003600 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003601 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3602 isARMLowRegister(Inst.getOperand(1).getReg()))
3603 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003604 return Match_Success;
3605}
3606
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003607bool ARMAsmParser::
3608MatchAndEmitInstruction(SMLoc IDLoc,
3609 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3610 MCStreamer &Out) {
3611 MCInst Inst;
3612 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003613 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003614 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003615 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003616 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003617 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003618 // Context sensitive operand constraints aren't handled by the matcher,
3619 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003620 if (validateInstruction(Inst, Operands)) {
3621 // Still progress the IT block, otherwise one wrong condition causes
3622 // nasty cascading errors.
3623 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003624 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003625 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003626
Jim Grosbachf8fce712011-08-11 17:35:48 +00003627 // Some instructions need post-processing to, for example, tweak which
3628 // encoding is selected.
3629 processInstruction(Inst, Operands);
3630
Jim Grosbacha1109882011-09-02 23:22:08 +00003631 // Only move forward at the very end so that everything in validate
3632 // and process gets a consistent answer about whether we're in an IT
3633 // block.
3634 forwardITPosition();
3635
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003636 Out.EmitInstruction(Inst);
3637 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003638 case Match_MissingFeature:
3639 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3640 return true;
3641 case Match_InvalidOperand: {
3642 SMLoc ErrorLoc = IDLoc;
3643 if (ErrorInfo != ~0U) {
3644 if (ErrorInfo >= Operands.size())
3645 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003646
Chris Lattnere73d4f82010-10-28 21:41:58 +00003647 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3648 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3649 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003650
Chris Lattnere73d4f82010-10-28 21:41:58 +00003651 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003652 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003653 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003654 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003655 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003656 // The converter function will have already emited a diagnostic.
3657 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003658 case Match_RequiresNotITBlock:
3659 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003660 case Match_RequiresITBlock:
3661 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003662 case Match_RequiresV6:
3663 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3664 case Match_RequiresThumb2:
3665 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003666 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003667
Eric Christopherc223e2b2010-10-29 09:26:59 +00003668 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003669 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003670}
3671
Jim Grosbach1355cf12011-07-26 17:10:22 +00003672/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003673bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3674 StringRef IDVal = DirectiveID.getIdentifier();
3675 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003676 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003677 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003678 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003679 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003680 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003681 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003682 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003683 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003684 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003685 return true;
3686}
3687
Jim Grosbach1355cf12011-07-26 17:10:22 +00003688/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003689/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003690bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003691 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3692 for (;;) {
3693 const MCExpr *Value;
3694 if (getParser().ParseExpression(Value))
3695 return true;
3696
Chris Lattneraaec2052010-01-19 19:46:13 +00003697 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003698
3699 if (getLexer().is(AsmToken::EndOfStatement))
3700 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003701
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003702 // FIXME: Improve diagnostic.
3703 if (getLexer().isNot(AsmToken::Comma))
3704 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003705 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003706 }
3707 }
3708
Sean Callananb9a25b72010-01-19 20:27:46 +00003709 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003710 return false;
3711}
3712
Jim Grosbach1355cf12011-07-26 17:10:22 +00003713/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003714/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003715bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003716 if (getLexer().isNot(AsmToken::EndOfStatement))
3717 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003718 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003719
3720 // TODO: set thumb mode
3721 // TODO: tell the MC streamer the mode
3722 // getParser().getStreamer().Emit???();
3723 return false;
3724}
3725
Jim Grosbach1355cf12011-07-26 17:10:22 +00003726/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003727/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003728bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003729 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3730 bool isMachO = MAI.hasSubsectionsViaSymbols();
3731 StringRef Name;
3732
3733 // Darwin asm has function name after .thumb_func direction
3734 // ELF doesn't
3735 if (isMachO) {
3736 const AsmToken &Tok = Parser.getTok();
3737 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3738 return Error(L, "unexpected token in .thumb_func directive");
3739 Name = Tok.getString();
3740 Parser.Lex(); // Consume the identifier token.
3741 }
3742
Kevin Enderby515d5092009-10-15 20:48:48 +00003743 if (getLexer().isNot(AsmToken::EndOfStatement))
3744 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003745 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003746
Rafael Espindola64695402011-05-16 16:17:21 +00003747 // FIXME: assuming function name will be the line following .thumb_func
3748 if (!isMachO) {
3749 Name = Parser.getTok().getString();
3750 }
3751
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003752 // Mark symbol as a thumb symbol.
3753 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3754 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003755 return false;
3756}
3757
Jim Grosbach1355cf12011-07-26 17:10:22 +00003758/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003759/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003760bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003761 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003762 if (Tok.isNot(AsmToken::Identifier))
3763 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003764 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003765 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003766 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003767 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003768 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003769 else
3770 return Error(L, "unrecognized syntax mode in .syntax directive");
3771
3772 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003773 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003774 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003775
3776 // TODO tell the MC streamer the mode
3777 // getParser().getStreamer().Emit???();
3778 return false;
3779}
3780
Jim Grosbach1355cf12011-07-26 17:10:22 +00003781/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003782/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003783bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003784 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003785 if (Tok.isNot(AsmToken::Integer))
3786 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003787 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003788 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003789 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003790 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003791 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003792 else
3793 return Error(L, "invalid operand to .code directive");
3794
3795 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003796 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003797 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003798
Evan Cheng32869202011-07-08 22:36:29 +00003799 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003800 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003801 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003802 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3803 }
Evan Cheng32869202011-07-08 22:36:29 +00003804 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003805 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003806 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003807 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3808 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003809 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003810
Kevin Enderby515d5092009-10-15 20:48:48 +00003811 return false;
3812}
3813
Sean Callanan90b70972010-04-07 20:29:34 +00003814extern "C" void LLVMInitializeARMAsmLexer();
3815
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003816/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003817extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003818 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3819 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003820 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003821}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003822
Chris Lattner0692ee62010-09-06 19:11:01 +00003823#define GET_REGISTER_MATCHER
3824#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003825#include "ARMGenAsmMatcher.inc"