blob: 4a1b388a590814f39fd60925c5aedff6c86c61c0 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000578 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
579 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
580 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000581 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
582 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000583 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000584 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
585 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
586 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000587 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
588 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
589 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
590 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
591 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000592 }
593}
594
Duncan Sands28b77e92011-09-06 19:07:46 +0000595EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000596 if (!VT.isVector())
597 return MVT::i32;
598 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000599}
600
Chris Lattner1a635d62006-04-14 06:01:58 +0000601//===----------------------------------------------------------------------===//
602// Node matching predicates, for use by the tblgen matching code.
603//===----------------------------------------------------------------------===//
604
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000605/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000606static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000607 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000608 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000609 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000610 // Maybe this has already been legalized into the constant pool?
611 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000612 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000613 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000614 }
615 return false;
616}
617
Chris Lattnerddb739e2006-04-06 17:23:16 +0000618/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
619/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000620static bool isConstantOrUndef(int Op, int Val) {
621 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000622}
623
624/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
625/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000626bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000627 if (!isUnary) {
628 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000630 return false;
631 } else {
632 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
634 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000635 return false;
636 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000637 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000638}
639
640/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
641/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000642bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643 if (!isUnary) {
644 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
646 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 return false;
648 } else {
649 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
651 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
652 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
653 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000654 return false;
655 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000656 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000657}
658
Chris Lattnercaad1632006-04-06 22:02:42 +0000659/// isVMerge - Common function, used to match vmrg* shuffles.
660///
Nate Begeman9008ca62009-04-27 18:41:29 +0000661static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000662 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000665 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
666 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner116cc482006-04-06 21:11:54 +0000668 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
669 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000671 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000673 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000674 return false;
675 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000677}
678
679/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
680/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000683 if (!isUnary)
684 return isVMerge(N, UnitSize, 8, 24);
685 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000686}
687
688/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
689/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000692 if (!isUnary)
693 return isVMerge(N, UnitSize, 0, 16);
694 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000695}
696
697
Chris Lattnerd0608e12006-04-06 18:26:28 +0000698/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
699/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000700int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 "PPC only supports shuffles by bytes!");
703
704 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000705
Chris Lattnerd0608e12006-04-06 18:26:28 +0000706 // Find the first non-undef value in the shuffle mask.
707 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000709 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Chris Lattnerd0608e12006-04-06 18:26:28 +0000711 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000712
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000714 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000716 if (ShiftAmt < i) return -1;
717 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000718
Chris Lattnerf24380e2006-04-06 22:28:36 +0000719 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000721 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000723 return -1;
724 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000726 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000728 return -1;
729 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000730 return ShiftAmt;
731}
Chris Lattneref819f82006-03-20 06:33:01 +0000732
733/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
734/// specifies a splat of a single element that is suitable for input to
735/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000736bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000738 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000739
Chris Lattner88a99ef2006-03-20 06:37:44 +0000740 // This is a splat operation if each element of the permute is the same, and
741 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000743
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 // FIXME: Handle UNDEF elements too!
745 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000746 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 // Check that the indices are consecutive, in the case of a multi-byte element
749 // splatted with a v16i8 mask.
750 for (unsigned i = 1; i != EltSize; ++i)
751 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000752 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Chris Lattner7ff7e672006-04-04 17:25:31 +0000754 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000756 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000757 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000758 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000759 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000760 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000761}
762
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000763/// isAllNegativeZeroVector - Returns true if all elements of build_vector
764/// are -0.0.
765bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000766 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
767
768 APInt APVal, APUndef;
769 unsigned BitSize;
770 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000771
Dale Johannesen1e608812009-11-13 01:45:18 +0000772 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000773 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000774 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000775
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000776 return false;
777}
778
Chris Lattneref819f82006-03-20 06:33:01 +0000779/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
780/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000781unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000782 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
783 assert(isSplatShuffleMask(SVOp, EltSize));
784 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000785}
786
Chris Lattnere87192a2006-04-12 17:37:20 +0000787/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000788/// by using a vspltis[bhw] instruction of the specified element size, return
789/// the constant being splatted. The ByteSize field indicates the number of
790/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000791SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
792 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000793
794 // If ByteSize of the splat is bigger than the element size of the
795 // build_vector, then we have a case where we are checking for a splat where
796 // multiple elements of the buildvector are folded together into a single
797 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
798 unsigned EltSize = 16/N->getNumOperands();
799 if (EltSize < ByteSize) {
800 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000801 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000802 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Chris Lattner79d9a882006-04-08 07:14:26 +0000804 // See if all of the elements in the buildvector agree across.
805 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
806 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
807 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000808 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000809
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Gabor Greifba36cb52008-08-28 21:40:38 +0000811 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000812 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
813 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000814 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000815 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Chris Lattner79d9a882006-04-08 07:14:26 +0000817 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
818 // either constant or undef values that are identical for each chunk. See
819 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Chris Lattner79d9a882006-04-08 07:14:26 +0000821 // Check to see if all of the leading entries are either 0 or -1. If
822 // neither, then this won't fit into the immediate field.
823 bool LeadingZero = true;
824 bool LeadingOnes = true;
825 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000826 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Chris Lattner79d9a882006-04-08 07:14:26 +0000828 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
829 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
830 }
831 // Finally, check the least significant entry.
832 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000833 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000835 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000836 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000838 }
839 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000840 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000842 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000843 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000845 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000846
Dan Gohman475871a2008-07-27 21:46:04 +0000847 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000850 // Check to see if this buildvec has a single non-undef value in its elements.
851 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
852 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000853 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854 OpVal = N->getOperand(i);
855 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000856 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Gabor Greifba36cb52008-08-28 21:40:38 +0000859 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
Eli Friedman1a8229b2009-05-24 02:03:36 +0000861 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000862 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000863 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000864 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000865 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000867 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000868 }
869
870 // If the splat value is larger than the element value, then we can never do
871 // this splat. The only case that we could fit the replicated bits into our
872 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000873 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000874
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000875 // If the element value is larger than the splat value, cut it in half and
876 // check to see if the two halves are equal. Continue doing this until we
877 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
878 while (ValSizeInBytes > ByteSize) {
879 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000881 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000882 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
883 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000884 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000885 }
886
887 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000888 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000890 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000891 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000892
Chris Lattner140a58f2006-04-08 06:46:53 +0000893 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000894 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000896 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000897}
898
Chris Lattner1a635d62006-04-14 06:01:58 +0000899//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900// Addressing Mode Selection
901//===----------------------------------------------------------------------===//
902
903/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
904/// or 64-bit immediate, and if the value can be accurately represented as a
905/// sign extension from a 16-bit value. If so, this returns true and the
906/// immediate.
907static bool isIntS16Immediate(SDNode *N, short &Imm) {
908 if (N->getOpcode() != ISD::Constant)
909 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000911 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000913 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000915 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916}
Dan Gohman475871a2008-07-27 21:46:04 +0000917static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000918 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919}
920
921
922/// SelectAddressRegReg - Given the specified addressed, check to see if it
923/// can be represented as an indexed [r+r] operation. Returns false if it
924/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000925bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
926 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000927 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 short imm = 0;
929 if (N.getOpcode() == ISD::ADD) {
930 if (isIntS16Immediate(N.getOperand(1), imm))
931 return false; // r+i
932 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
933 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 Base = N.getOperand(0);
936 Index = N.getOperand(1);
937 return true;
938 } else if (N.getOpcode() == ISD::OR) {
939 if (isIntS16Immediate(N.getOperand(1), imm))
940 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 // If this is an or of disjoint bitfields, we can codegen this as an add
943 // (for better address arithmetic) if the LHS and RHS of the OR are provably
944 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000945 APInt LHSKnownZero, LHSKnownOne;
946 APInt RHSKnownZero, RHSKnownOne;
947 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000948 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000950 if (LHSKnownZero.getBoolValue()) {
951 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000952 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 // If all of the bits are known zero on the LHS or RHS, the add won't
954 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000955 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 Base = N.getOperand(0);
957 Index = N.getOperand(1);
958 return true;
959 }
960 }
961 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 return false;
964}
965
966/// Returns true if the address N can be represented by a base register plus
967/// a signed 16-bit displacement [r+imm], and if it is not better
968/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000969bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000970 SDValue &Base,
971 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000972 // FIXME dl should come from parent load or store, not from address
973 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974 // If this can be more profitably realized as r+r, fail.
975 if (SelectAddressRegReg(N, Disp, Base, DAG))
976 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 if (N.getOpcode() == ISD::ADD) {
979 short imm = 0;
980 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
983 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
984 } else {
985 Base = N.getOperand(0);
986 }
987 return true; // [r+i]
988 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
989 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000990 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 && "Cannot handle constant offsets yet!");
992 Disp = N.getOperand(1).getOperand(0); // The global address.
993 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000994 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 Disp.getOpcode() == ISD::TargetConstantPool ||
996 Disp.getOpcode() == ISD::TargetJumpTable);
997 Base = N.getOperand(0);
998 return true; // [&g+r]
999 }
1000 } else if (N.getOpcode() == ISD::OR) {
1001 short imm = 0;
1002 if (isIntS16Immediate(N.getOperand(1), imm)) {
1003 // If this is an or of disjoint bitfields, we can codegen this as an add
1004 // (for better address arithmetic) if the LHS and RHS of the OR are
1005 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001006 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001007 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001008
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001009 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 // If all of the bits are known zero on the LHS or RHS, the add won't
1011 // carry.
1012 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 return true;
1015 }
1016 }
1017 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1018 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 // If this address fits entirely in a 16-bit sext immediate field, codegen
1021 // this as "d, 0"
1022 short Imm;
1023 if (isIntS16Immediate(CN, Imm)) {
1024 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001025 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1026 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 return true;
1028 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001029
1030 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001032 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1033 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1039 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001040 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 return true;
1042 }
1043 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001044
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 Disp = DAG.getTargetConstant(0, getPointerTy());
1046 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1047 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1048 else
1049 Base = N;
1050 return true; // [r+0]
1051}
1052
1053/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1054/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001055bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1056 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001057 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058 // Check to see if we can easily represent this as an [r+r] address. This
1059 // will fail if it thinks that the address is more profitably represented as
1060 // reg+imm, e.g. where imm = 0.
1061 if (SelectAddressRegReg(N, Base, Index, DAG))
1062 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 // If the operand is an addition, always emit this as [r+r], since this is
1065 // better (for code size, and execution, as the memop does the add for free)
1066 // than emitting an explicit add.
1067 if (N.getOpcode() == ISD::ADD) {
1068 Base = N.getOperand(0);
1069 Index = N.getOperand(1);
1070 return true;
1071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001073 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001074 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1075 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001076 Index = N;
1077 return true;
1078}
1079
1080/// SelectAddressRegImmShift - Returns true if the address N can be
1081/// represented by a base register plus a signed 14-bit displacement
1082/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001083bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1084 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001085 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001086 // FIXME dl should come from the parent load or store, not the address
1087 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001088 // If this can be more profitably realized as r+r, fail.
1089 if (SelectAddressRegReg(N, Disp, Base, DAG))
1090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 if (N.getOpcode() == ISD::ADD) {
1093 short imm = 0;
1094 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001095 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1097 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1098 } else {
1099 Base = N.getOperand(0);
1100 }
1101 return true; // [r+i]
1102 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1103 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001104 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 && "Cannot handle constant offsets yet!");
1106 Disp = N.getOperand(1).getOperand(0); // The global address.
1107 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1108 Disp.getOpcode() == ISD::TargetConstantPool ||
1109 Disp.getOpcode() == ISD::TargetJumpTable);
1110 Base = N.getOperand(0);
1111 return true; // [&g+r]
1112 }
1113 } else if (N.getOpcode() == ISD::OR) {
1114 short imm = 0;
1115 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1116 // If this is an or of disjoint bitfields, we can codegen this as an add
1117 // (for better address arithmetic) if the LHS and RHS of the OR are
1118 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001119 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001120 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001121 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001122 // If all of the bits are known zero on the LHS or RHS, the add won't
1123 // carry.
1124 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 return true;
1127 }
1128 }
1129 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001130 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001131 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001132 // If this address fits entirely in a 14-bit sext immediate field, codegen
1133 // this as "d, 0"
1134 short Imm;
1135 if (isIntS16Immediate(CN, Imm)) {
1136 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001137 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1138 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001139 return true;
1140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001141
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001142 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001144 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1145 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001146
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001147 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1149 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1150 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001151 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001152 return true;
1153 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001154 }
1155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001156
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001157 Disp = DAG.getTargetConstant(0, getPointerTy());
1158 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1159 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1160 else
1161 Base = N;
1162 return true; // [r+0]
1163}
1164
1165
1166/// getPreIndexedAddressParts - returns true by value, base pointer and
1167/// offset pointer and addressing mode by reference if the node's address
1168/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001169bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1170 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001171 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001172 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001173 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Dan Gohman475871a2008-07-27 21:46:04 +00001175 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001176 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001177 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1178 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001179 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001180
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001181 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001182 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001183 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001184 } else
1185 return false;
1186
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001187 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001188 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001189 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Hal Finkelac81cc32012-06-19 02:34:32 +00001191 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001192 AM = ISD::PRE_INC;
1193 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001195
Chris Lattner0851b4f2006-11-15 19:55:13 +00001196 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001198 // reg + imm
1199 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1200 return false;
1201 } else {
1202 // reg + imm * 4.
1203 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1204 return false;
1205 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001206
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001207 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001208 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1209 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001211 LD->getExtensionType() == ISD::SEXTLOAD &&
1212 isa<ConstantSDNode>(Offset))
1213 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001214 }
1215
Chris Lattner4eab7142006-11-10 02:08:47 +00001216 AM = ISD::PRE_INC;
1217 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001218}
1219
1220//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001221// LowerOperation implementation
1222//===----------------------------------------------------------------------===//
1223
Chris Lattner1e61e692010-11-15 02:46:57 +00001224/// GetLabelAccessInfo - Return true if we should reference labels using a
1225/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1226static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001227 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1228 HiOpFlags = PPCII::MO_HA16;
1229 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001230
Chris Lattner1e61e692010-11-15 02:46:57 +00001231 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1232 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001233 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001234 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001235 if (isPIC) {
1236 HiOpFlags |= PPCII::MO_PIC_FLAG;
1237 LoOpFlags |= PPCII::MO_PIC_FLAG;
1238 }
1239
1240 // If this is a reference to a global value that requires a non-lazy-ptr, make
1241 // sure that instruction lowering adds it.
1242 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1243 HiOpFlags |= PPCII::MO_NLP_FLAG;
1244 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245
Chris Lattner6d2ff122010-11-15 03:13:19 +00001246 if (GV->hasHiddenVisibility()) {
1247 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1248 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1249 }
1250 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001251
Chris Lattner1e61e692010-11-15 02:46:57 +00001252 return isPIC;
1253}
1254
1255static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1256 SelectionDAG &DAG) {
1257 EVT PtrVT = HiPart.getValueType();
1258 SDValue Zero = DAG.getConstant(0, PtrVT);
1259 DebugLoc DL = HiPart.getDebugLoc();
1260
1261 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1262 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001263
Chris Lattner1e61e692010-11-15 02:46:57 +00001264 // With PIC, the first instruction is actually "GR+hi(&G)".
1265 if (isPIC)
1266 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1267 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001268
Chris Lattner1e61e692010-11-15 02:46:57 +00001269 // Generate non-pic code that has direct accesses to the constant pool.
1270 // The address of the global is just (hi(&g)+lo(&g)).
1271 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1272}
1273
Scott Michelfdc40a02009-02-17 22:15:04 +00001274SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001275 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001276 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001277 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001278 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001279
Roman Divacky9fb8b492012-08-24 16:26:02 +00001280 // 64-bit SVR4 ABI code is always position-independent.
1281 // The actual address of the GlobalValue is stored in the TOC.
1282 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1283 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1284 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1285 DAG.getRegister(PPC::X2, MVT::i64));
1286 }
1287
Chris Lattner1e61e692010-11-15 02:46:57 +00001288 unsigned MOHiFlag, MOLoFlag;
1289 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1290 SDValue CPIHi =
1291 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1292 SDValue CPILo =
1293 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1294 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001295}
1296
Dan Gohmand858e902010-04-17 15:26:15 +00001297SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001299 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001300
Roman Divacky9fb8b492012-08-24 16:26:02 +00001301 // 64-bit SVR4 ABI code is always position-independent.
1302 // The actual address of the GlobalValue is stored in the TOC.
1303 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1304 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1305 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1306 DAG.getRegister(PPC::X2, MVT::i64));
1307 }
1308
Chris Lattner1e61e692010-11-15 02:46:57 +00001309 unsigned MOHiFlag, MOLoFlag;
1310 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1311 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1312 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1313 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001314}
1315
Dan Gohmand858e902010-04-17 15:26:15 +00001316SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1317 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001318 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001319
Dan Gohman46510a72010-04-15 01:51:59 +00001320 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001321
Chris Lattner1e61e692010-11-15 02:46:57 +00001322 unsigned MOHiFlag, MOLoFlag;
1323 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001324 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1325 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001326 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1327}
1328
Roman Divackyfd42ed62012-06-04 17:36:38 +00001329SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1330 SelectionDAG &DAG) const {
1331
1332 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1333 DebugLoc dl = GA->getDebugLoc();
1334 const GlobalValue *GV = GA->getGlobal();
1335 EVT PtrVT = getPointerTy();
1336 bool is64bit = PPCSubTarget.isPPC64();
1337
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001338 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001339
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001340 if (Model == TLSModel::LocalExec) {
1341 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1342 PPCII::MO_TPREL16_HA);
1343 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1344 PPCII::MO_TPREL16_LO);
1345 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1346 is64bit ? MVT::i64 : MVT::i32);
1347 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1348 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1349 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001350
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001351 if (!is64bit)
1352 llvm_unreachable("only local-exec is currently supported for ppc32");
1353
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001354 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001355 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1356 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001357 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1358 PtrVT, GOTReg, TGA);
1359 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1360 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001361 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001362 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001363
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001364 if (Model == TLSModel::GeneralDynamic) {
1365 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1366 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1367 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1368 GOTReg, TGA);
1369 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1370 GOTEntryHi, TGA);
1371
1372 // We need a chain node, and don't have one handy. The underlying
1373 // call has no side effects, so using the function entry node
1374 // suffices.
1375 SDValue Chain = DAG.getEntryNode();
1376 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1377 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1378 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1379 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001380 // The return value from GET_TLS_ADDR really is in X3 already, but
1381 // some hacks are needed here to tie everything together. The extra
1382 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001383 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1384 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1385 }
1386
Bill Schmidt349c2782012-12-12 19:29:35 +00001387 if (Model == TLSModel::LocalDynamic) {
1388 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1389 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1390 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1391 GOTReg, TGA);
1392 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1393 GOTEntryHi, TGA);
1394
1395 // We need a chain node, and don't have one handy. The underlying
1396 // call has no side effects, so using the function entry node
1397 // suffices.
1398 SDValue Chain = DAG.getEntryNode();
1399 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1400 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1401 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1402 PtrVT, ParmReg, TGA);
1403 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1404 // some hacks are needed here to tie everything together. The extra
1405 // copies dissolve during subsequent transforms.
1406 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1407 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001408 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001409 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1410 }
1411
1412 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001413}
1414
Chris Lattner1e61e692010-11-15 02:46:57 +00001415SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1416 SelectionDAG &DAG) const {
1417 EVT PtrVT = Op.getValueType();
1418 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1419 DebugLoc DL = GSDN->getDebugLoc();
1420 const GlobalValue *GV = GSDN->getGlobal();
1421
Chris Lattner1e61e692010-11-15 02:46:57 +00001422 // 64-bit SVR4 ABI code is always position-independent.
1423 // The actual address of the GlobalValue is stored in the TOC.
1424 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1425 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1426 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1427 DAG.getRegister(PPC::X2, MVT::i64));
1428 }
1429
Chris Lattner6d2ff122010-11-15 03:13:19 +00001430 unsigned MOHiFlag, MOLoFlag;
1431 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001432
Chris Lattner6d2ff122010-11-15 03:13:19 +00001433 SDValue GAHi =
1434 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1435 SDValue GALo =
1436 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001437
Chris Lattner6d2ff122010-11-15 03:13:19 +00001438 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001439
Chris Lattner6d2ff122010-11-15 03:13:19 +00001440 // If the global reference is actually to a non-lazy-pointer, we have to do an
1441 // extra load to get the address of the global.
1442 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1443 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001444 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001445 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001446}
1447
Dan Gohmand858e902010-04-17 15:26:15 +00001448SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001449 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001450 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Chris Lattner1a635d62006-04-14 06:01:58 +00001452 // If we're comparing for equality to zero, expose the fact that this is
1453 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1454 // fold the new nodes.
1455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1456 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001457 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001458 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 if (VT.bitsLT(MVT::i32)) {
1460 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001461 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001462 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001463 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001464 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1465 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 DAG.getConstant(Log2b, MVT::i32));
1467 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001468 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001469 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001470 // optimized. FIXME: revisit this when we can custom lower all setcc
1471 // optimizations.
1472 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner1a635d62006-04-14 06:01:58 +00001476 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001477 // by xor'ing the rhs with the lhs, which is faster than setting a
1478 // condition register, reading it back out, and masking the correct bit. The
1479 // normal approach here uses sub to do this instead of xor. Using xor exposes
1480 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001481 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001482 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001483 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001484 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001485 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001486 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001487 }
Dan Gohman475871a2008-07-27 21:46:04 +00001488 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001489}
1490
Dan Gohman475871a2008-07-27 21:46:04 +00001491SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001492 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001493 SDNode *Node = Op.getNode();
1494 EVT VT = Node->getValueType(0);
1495 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1496 SDValue InChain = Node->getOperand(0);
1497 SDValue VAListPtr = Node->getOperand(1);
1498 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1499 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Roman Divackybdb226e2011-06-28 15:30:42 +00001501 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1502
1503 // gpr_index
1504 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1505 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1506 false, false, 0);
1507 InChain = GprIndex.getValue(1);
1508
1509 if (VT == MVT::i64) {
1510 // Check if GprIndex is even
1511 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1512 DAG.getConstant(1, MVT::i32));
1513 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1514 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1515 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1516 DAG.getConstant(1, MVT::i32));
1517 // Align GprIndex to be even if it isn't
1518 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1519 GprIndex);
1520 }
1521
1522 // fpr index is 1 byte after gpr
1523 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1524 DAG.getConstant(1, MVT::i32));
1525
1526 // fpr
1527 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1528 FprPtr, MachinePointerInfo(SV), MVT::i8,
1529 false, false, 0);
1530 InChain = FprIndex.getValue(1);
1531
1532 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1533 DAG.getConstant(8, MVT::i32));
1534
1535 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1536 DAG.getConstant(4, MVT::i32));
1537
1538 // areas
1539 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001540 MachinePointerInfo(), false, false,
1541 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001542 InChain = OverflowArea.getValue(1);
1543
1544 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001545 MachinePointerInfo(), false, false,
1546 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001547 InChain = RegSaveArea.getValue(1);
1548
1549 // select overflow_area if index > 8
1550 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1551 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1552
Roman Divackybdb226e2011-06-28 15:30:42 +00001553 // adjustment constant gpr_index * 4/8
1554 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1555 VT.isInteger() ? GprIndex : FprIndex,
1556 DAG.getConstant(VT.isInteger() ? 4 : 8,
1557 MVT::i32));
1558
1559 // OurReg = RegSaveArea + RegConstant
1560 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1561 RegConstant);
1562
1563 // Floating types are 32 bytes into RegSaveArea
1564 if (VT.isFloatingPoint())
1565 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1566 DAG.getConstant(32, MVT::i32));
1567
1568 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1569 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1570 VT.isInteger() ? GprIndex : FprIndex,
1571 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1572 MVT::i32));
1573
1574 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1575 VT.isInteger() ? VAListPtr : FprPtr,
1576 MachinePointerInfo(SV),
1577 MVT::i8, false, false, 0);
1578
1579 // determine if we should load from reg_save_area or overflow_area
1580 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1581
1582 // increase overflow_area by 4/8 if gpr/fpr > 8
1583 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1584 DAG.getConstant(VT.isInteger() ? 4 : 8,
1585 MVT::i32));
1586
1587 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1588 OverflowAreaPlusN);
1589
1590 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1591 OverflowAreaPtr,
1592 MachinePointerInfo(),
1593 MVT::i32, false, false, 0);
1594
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001595 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001596 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001597}
1598
Duncan Sands4a544a72011-09-06 13:37:06 +00001599SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1600 SelectionDAG &DAG) const {
1601 return Op.getOperand(0);
1602}
1603
1604SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1605 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001606 SDValue Chain = Op.getOperand(0);
1607 SDValue Trmp = Op.getOperand(1); // trampoline
1608 SDValue FPtr = Op.getOperand(2); // nested function
1609 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001610 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001611
Owen Andersone50ed302009-08-10 22:56:29 +00001612 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001614 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001615 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001616 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001617
Scott Michelfdc40a02009-02-17 22:15:04 +00001618 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001619 TargetLowering::ArgListEntry Entry;
1620
1621 Entry.Ty = IntPtrTy;
1622 Entry.Node = Trmp; Args.push_back(Entry);
1623
1624 // TrampSize == (isPPC64 ? 48 : 40);
1625 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001627 Args.push_back(Entry);
1628
1629 Entry.Node = FPtr; Args.push_back(Entry);
1630 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Bill Wendling77959322008-09-17 00:30:57 +00001632 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001633 TargetLowering::CallLoweringInfo CLI(Chain,
1634 Type::getVoidTy(*DAG.getContext()),
1635 false, false, false, false, 0,
1636 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001637 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001638 /*doesNotRet=*/false,
1639 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001640 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001641 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001642 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001643
Duncan Sands4a544a72011-09-06 13:37:06 +00001644 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001645}
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001648 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001649 MachineFunction &MF = DAG.getMachineFunction();
1650 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1651
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001652 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001653
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001654 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001655 // vastart just stores the address of the VarArgsFrameIndex slot into the
1656 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001658 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001659 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001660 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1661 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001662 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663 }
1664
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001665 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001666 // We suppose the given va_list is already allocated.
1667 //
1668 // typedef struct {
1669 // char gpr; /* index into the array of 8 GPRs
1670 // * stored in the register save area
1671 // * gpr=0 corresponds to r3,
1672 // * gpr=1 to r4, etc.
1673 // */
1674 // char fpr; /* index into the array of 8 FPRs
1675 // * stored in the register save area
1676 // * fpr=0 corresponds to f1,
1677 // * fpr=1 to f2, etc.
1678 // */
1679 // char *overflow_arg_area;
1680 // /* location on stack that holds
1681 // * the next overflow argument
1682 // */
1683 // char *reg_save_area;
1684 // /* where r3:r10 and f1:f8 (if saved)
1685 // * are stored
1686 // */
1687 // } va_list[1];
1688
1689
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1691 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001692
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693
Owen Andersone50ed302009-08-10 22:56:29 +00001694 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Dan Gohman1e93df62010-04-17 14:41:14 +00001696 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1697 PtrVT);
1698 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1699 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001700
Duncan Sands83ec4b62008-06-06 12:08:01 +00001701 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001702 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001703
Duncan Sands83ec4b62008-06-06 12:08:01 +00001704 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001706
1707 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001708 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Dan Gohman69de1932008-02-06 22:27:42 +00001710 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001711
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001714 Op.getOperand(1),
1715 MachinePointerInfo(SV),
1716 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001717 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001718 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001719 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001723 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1724 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001725 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001726 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001727 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001728
Nicolas Geoffray01119992007-04-03 13:59:52 +00001729 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001731 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1732 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001733 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001734 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001736
1737 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001738 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1739 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001740 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001741
Chris Lattner1a635d62006-04-14 06:01:58 +00001742}
1743
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001744#include "PPCGenCallingConv.inc"
1745
Duncan Sands1e96bab2010-11-04 10:49:57 +00001746static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 CCValAssign::LocInfo &LocInfo,
1748 ISD::ArgFlagsTy &ArgFlags,
1749 CCState &State) {
1750 return true;
1751}
1752
Duncan Sands1e96bab2010-11-04 10:49:57 +00001753static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001754 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 CCValAssign::LocInfo &LocInfo,
1756 ISD::ArgFlagsTy &ArgFlags,
1757 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001758 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1760 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1761 };
1762 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001763
Tilmann Schellerffd02002009-07-03 06:45:56 +00001764 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1765
1766 // Skip one register if the first unallocated register has an even register
1767 // number and there are still argument registers available which have not been
1768 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1769 // need to skip a register if RegNum is odd.
1770 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1771 State.AllocateReg(ArgRegs[RegNum]);
1772 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 // Always return false here, as this function only makes sure that the first
1775 // unallocated register has an odd register number and does not actually
1776 // allocate a register for the current argument.
1777 return false;
1778}
1779
Duncan Sands1e96bab2010-11-04 10:49:57 +00001780static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001781 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 CCValAssign::LocInfo &LocInfo,
1783 ISD::ArgFlagsTy &ArgFlags,
1784 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001785 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001786 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1787 PPC::F8
1788 };
1789
1790 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1793
1794 // If there is only one Floating-point register left we need to put both f64
1795 // values of a split ppc_fp128 value on the stack.
1796 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1797 State.AllocateReg(ArgRegs[RegNum]);
1798 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 // Always return false here, as this function only makes sure that the two f64
1801 // values a ppc_fp128 value is split into are both passed in registers or both
1802 // passed on the stack and does not actually allocate a register for the
1803 // current argument.
1804 return false;
1805}
1806
Chris Lattner9f0bc652007-02-25 05:34:32 +00001807/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001808/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001809static const uint16_t *GetFPR() {
1810 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001811 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001812 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001813 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001814
Chris Lattner9f0bc652007-02-25 05:34:32 +00001815 return FPR;
1816}
1817
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001818/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1819/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001820static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001821 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001822 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001823 if (Flags.isByVal())
1824 ArgSize = Flags.getByValSize();
1825 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1826
1827 return ArgSize;
1828}
1829
Dan Gohman475871a2008-07-27 21:46:04 +00001830SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001832 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833 const SmallVectorImpl<ISD::InputArg>
1834 &Ins,
1835 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001836 SmallVectorImpl<SDValue> &InVals)
1837 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001838 if (PPCSubTarget.isSVR4ABI()) {
1839 if (PPCSubTarget.isPPC64())
1840 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1841 dl, DAG, InVals);
1842 else
1843 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1844 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001845 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001846 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1847 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 }
1849}
1850
1851SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001852PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001854 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 const SmallVectorImpl<ISD::InputArg>
1856 &Ins,
1857 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001860 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 // +-----------------------------------+
1862 // +--> | Back chain |
1863 // | +-----------------------------------+
1864 // | | Floating-point register save area |
1865 // | +-----------------------------------+
1866 // | | General register save area |
1867 // | +-----------------------------------+
1868 // | | CR save word |
1869 // | +-----------------------------------+
1870 // | | VRSAVE save word |
1871 // | +-----------------------------------+
1872 // | | Alignment padding |
1873 // | +-----------------------------------+
1874 // | | Vector register save area |
1875 // | +-----------------------------------+
1876 // | | Local variable space |
1877 // | +-----------------------------------+
1878 // | | Parameter list area |
1879 // | +-----------------------------------+
1880 // | | LR save word |
1881 // | +-----------------------------------+
1882 // SP--> +--- | Back chain |
1883 // +-----------------------------------+
1884 //
1885 // Specifications:
1886 // System V Application Binary Interface PowerPC Processor Supplement
1887 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 MachineFunction &MF = DAG.getMachineFunction();
1890 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001891 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892
Owen Andersone50ed302009-08-10 22:56:29 +00001893 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001894 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001895 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1896 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 unsigned PtrByteSize = 4;
1898
1899 // Assign locations to all of the incoming arguments.
1900 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001901 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001902 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903
1904 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001905 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001906
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001908
Tilmann Schellerffd02002009-07-03 06:45:56 +00001909 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1910 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 // Arguments stored in registers.
1913 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001914 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001915 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001921 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001924 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001925 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001927 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001928 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 case MVT::v16i8:
1930 case MVT::v8i16:
1931 case MVT::v4i32:
1932 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001933 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 break;
1935 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001936
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001938 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942 } else {
1943 // Argument stored in memory.
1944 assert(VA.isMemLoc());
1945
1946 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1947 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001948 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
1950 // Create load nodes to retrieve arguments from the stack.
1951 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001952 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1953 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001954 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 }
1956 }
1957
1958 // Assign locations to all of the incoming aggregate by value arguments.
1959 // Aggregates passed by value are stored in the local variable space of the
1960 // caller's stack frame, right above the parameter list area.
1961 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001962 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001963 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001964
1965 // Reserve stack space for the allocations in CCInfo.
1966 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969
1970 // Area that is at least reserved in the caller of this function.
1971 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001972
Tilmann Schellerffd02002009-07-03 06:45:56 +00001973 // Set the size that is at least reserved in caller of this function. Tail
1974 // call optimized function's reserved stack space needs to be aligned so that
1975 // taking the difference between two stack areas will result in an aligned
1976 // stack.
1977 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1978
1979 MinReservedArea =
1980 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001981 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001982
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001983 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001984 getStackAlignment();
1985 unsigned AlignMask = TargetAlign-1;
1986 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001987
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 FI->setMinReservedArea(MinReservedArea);
1989
1990 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001991
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992 // If the function takes variable number of arguments, make a frame index for
1993 // the start of the first vararg value... for expansion of llvm.va_start.
1994 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001995 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1997 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1998 };
1999 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2000
Craig Topperc5eaae42012-03-11 07:57:25 +00002001 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2003 PPC::F8
2004 };
2005 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2006
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2008 NumGPArgRegs));
2009 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2010 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011
2012 // Make room for NumGPArgRegs and NumFPArgRegs.
2013 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 FuncInfo->setVarArgsStackOffset(
2017 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002018 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019
Dan Gohman1e93df62010-04-17 14:41:14 +00002020 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2021 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002023 // The fixed integer arguments of a variadic function are stored to the
2024 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2025 // the result of va_next.
2026 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2027 // Get an existing live-in vreg, or add a new one.
2028 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2029 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002030 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002033 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2034 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035 MemOps.push_back(Store);
2036 // Increment the address by four for the next argument to store
2037 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2038 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2039 }
2040
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002041 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2042 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002043 // The double arguments are stored to the VarArgsFrameIndex
2044 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002045 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2046 // Get an existing live-in vreg, or add a new one.
2047 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2048 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002049 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002052 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2053 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054 MemOps.push_back(Store);
2055 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057 PtrVT);
2058 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2059 }
2060 }
2061
2062 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002063 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002067}
2068
Bill Schmidt726c2372012-10-23 15:51:16 +00002069// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2070// value to MVT::i64 and then truncate to the correct register size.
2071SDValue
2072PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2073 SelectionDAG &DAG, SDValue ArgVal,
2074 DebugLoc dl) const {
2075 if (Flags.isSExt())
2076 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2077 DAG.getValueType(ObjectVT));
2078 else if (Flags.isZExt())
2079 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2080 DAG.getValueType(ObjectVT));
2081
2082 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2083}
2084
2085// Set the size that is at least reserved in caller of this function. Tail
2086// call optimized functions' reserved stack space needs to be aligned so that
2087// taking the difference between two stack areas will result in an aligned
2088// stack.
2089void
2090PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2091 unsigned nAltivecParamsAtEnd,
2092 unsigned MinReservedArea,
2093 bool isPPC64) const {
2094 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2095 // Add the Altivec parameters at the end, if needed.
2096 if (nAltivecParamsAtEnd) {
2097 MinReservedArea = ((MinReservedArea+15)/16)*16;
2098 MinReservedArea += 16*nAltivecParamsAtEnd;
2099 }
2100 MinReservedArea =
2101 std::max(MinReservedArea,
2102 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2103 unsigned TargetAlign
2104 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2105 getStackAlignment();
2106 unsigned AlignMask = TargetAlign-1;
2107 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2108 FI->setMinReservedArea(MinReservedArea);
2109}
2110
Tilmann Schellerffd02002009-07-03 06:45:56 +00002111SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002112PPCTargetLowering::LowerFormalArguments_64SVR4(
2113 SDValue Chain,
2114 CallingConv::ID CallConv, bool isVarArg,
2115 const SmallVectorImpl<ISD::InputArg>
2116 &Ins,
2117 DebugLoc dl, SelectionDAG &DAG,
2118 SmallVectorImpl<SDValue> &InVals) const {
2119 // TODO: add description of PPC stack frame format, or at least some docs.
2120 //
2121 MachineFunction &MF = DAG.getMachineFunction();
2122 MachineFrameInfo *MFI = MF.getFrameInfo();
2123 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2124
2125 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2126 // Potential tail calls could cause overwriting of argument stack slots.
2127 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2128 (CallConv == CallingConv::Fast));
2129 unsigned PtrByteSize = 8;
2130
2131 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2132 // Area that is at least reserved in caller of this function.
2133 unsigned MinReservedArea = ArgOffset;
2134
2135 static const uint16_t GPR[] = {
2136 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2137 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2138 };
2139
2140 static const uint16_t *FPR = GetFPR();
2141
2142 static const uint16_t VR[] = {
2143 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2144 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2145 };
2146
2147 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2148 const unsigned Num_FPR_Regs = 13;
2149 const unsigned Num_VR_Regs = array_lengthof(VR);
2150
2151 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2152
2153 // Add DAG nodes to load the arguments or copy them out of registers. On
2154 // entry to a function on PPC, the arguments start after the linkage area,
2155 // although the first ones are often in registers.
2156
2157 SmallVector<SDValue, 8> MemOps;
2158 unsigned nAltivecParamsAtEnd = 0;
2159 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2160 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2161 SDValue ArgVal;
2162 bool needsLoad = false;
2163 EVT ObjectVT = Ins[ArgNo].VT;
2164 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2165 unsigned ArgSize = ObjSize;
2166 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2167
2168 unsigned CurArgOffset = ArgOffset;
2169
2170 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2171 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2172 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2173 if (isVarArg) {
2174 MinReservedArea = ((MinReservedArea+15)/16)*16;
2175 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2176 Flags,
2177 PtrByteSize);
2178 } else
2179 nAltivecParamsAtEnd++;
2180 } else
2181 // Calculate min reserved area.
2182 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2183 Flags,
2184 PtrByteSize);
2185
2186 // FIXME the codegen can be much improved in some cases.
2187 // We do not have to keep everything in memory.
2188 if (Flags.isByVal()) {
2189 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2190 ObjSize = Flags.getByValSize();
2191 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002192 // Empty aggregate parameters do not take up registers. Examples:
2193 // struct { } a;
2194 // union { } b;
2195 // int c[0];
2196 // etc. However, we have to provide a place-holder in InVals, so
2197 // pretend we have an 8-byte item at the current address for that
2198 // purpose.
2199 if (!ObjSize) {
2200 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2201 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2202 InVals.push_back(FIN);
2203 continue;
2204 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002205 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002206 if (ObjSize < PtrByteSize)
2207 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208 // The value of the object is its address.
2209 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2210 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2211 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002212
2213 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002214 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002215 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002217 SDValue Store;
2218
2219 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2220 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2221 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2222 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2223 MachinePointerInfo(FuncArg, CurArgOffset),
2224 ObjType, false, false, 0);
2225 } else {
2226 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2227 // store the whole register as-is to the parameter save area
2228 // slot. The address of the parameter was already calculated
2229 // above (InVals.push_back(FIN)) to be the right-justified
2230 // offset within the slot. For this store, we need a new
2231 // frame index that points at the beginning of the slot.
2232 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2233 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2234 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2235 MachinePointerInfo(FuncArg, ArgOffset),
2236 false, false, 0);
2237 }
2238
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002239 MemOps.push_back(Store);
2240 ++GPR_idx;
2241 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002242 // Whether we copied from a register or not, advance the offset
2243 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002244 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 continue;
2246 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002247
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002248 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2249 // Store whatever pieces of the object are in registers
2250 // to memory. ArgOffset will be the address of the beginning
2251 // of the object.
2252 if (GPR_idx != Num_GPR_Regs) {
2253 unsigned VReg;
2254 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2255 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2256 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2257 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002258 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002259 MachinePointerInfo(FuncArg, ArgOffset),
2260 false, false, 0);
2261 MemOps.push_back(Store);
2262 ++GPR_idx;
2263 ArgOffset += PtrByteSize;
2264 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002265 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002266 break;
2267 }
2268 }
2269 continue;
2270 }
2271
2272 switch (ObjectVT.getSimpleVT().SimpleTy) {
2273 default: llvm_unreachable("Unhandled argument type!");
2274 case MVT::i32:
2275 case MVT::i64:
2276 if (GPR_idx != Num_GPR_Regs) {
2277 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2278 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2279
Bill Schmidt726c2372012-10-23 15:51:16 +00002280 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002281 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2282 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002283 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002284
2285 ++GPR_idx;
2286 } else {
2287 needsLoad = true;
2288 ArgSize = PtrByteSize;
2289 }
2290 ArgOffset += 8;
2291 break;
2292
2293 case MVT::f32:
2294 case MVT::f64:
2295 // Every 8 bytes of argument space consumes one of the GPRs available for
2296 // argument passing.
2297 if (GPR_idx != Num_GPR_Regs) {
2298 ++GPR_idx;
2299 }
2300 if (FPR_idx != Num_FPR_Regs) {
2301 unsigned VReg;
2302
2303 if (ObjectVT == MVT::f32)
2304 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2305 else
2306 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2307
2308 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2309 ++FPR_idx;
2310 } else {
2311 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002312 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313 }
2314
2315 ArgOffset += 8;
2316 break;
2317 case MVT::v4f32:
2318 case MVT::v4i32:
2319 case MVT::v8i16:
2320 case MVT::v16i8:
2321 // Note that vector arguments in registers don't reserve stack space,
2322 // except in varargs functions.
2323 if (VR_idx != Num_VR_Regs) {
2324 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2325 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2326 if (isVarArg) {
2327 while ((ArgOffset % 16) != 0) {
2328 ArgOffset += PtrByteSize;
2329 if (GPR_idx != Num_GPR_Regs)
2330 GPR_idx++;
2331 }
2332 ArgOffset += 16;
2333 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2334 }
2335 ++VR_idx;
2336 } else {
2337 // Vectors are aligned.
2338 ArgOffset = ((ArgOffset+15)/16)*16;
2339 CurArgOffset = ArgOffset;
2340 ArgOffset += 16;
2341 needsLoad = true;
2342 }
2343 break;
2344 }
2345
2346 // We need to load the argument to a virtual register if we determined
2347 // above that we ran out of physical registers of the appropriate type.
2348 if (needsLoad) {
2349 int FI = MFI->CreateFixedObject(ObjSize,
2350 CurArgOffset + (ArgSize - ObjSize),
2351 isImmutable);
2352 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2353 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2354 false, false, false, 0);
2355 }
2356
2357 InVals.push_back(ArgVal);
2358 }
2359
2360 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002361 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002362 // taking the difference between two stack areas will result in an aligned
2363 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002364 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002365
2366 // If the function takes variable number of arguments, make a frame index for
2367 // the start of the first vararg value... for expansion of llvm.va_start.
2368 if (isVarArg) {
2369 int Depth = ArgOffset;
2370
2371 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002372 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002373 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2374
2375 // If this function is vararg, store any remaining integer argument regs
2376 // to their spots on the stack so that they may be loaded by deferencing the
2377 // result of va_next.
2378 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2379 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2380 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2381 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2382 MachinePointerInfo(), false, false, 0);
2383 MemOps.push_back(Store);
2384 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002385 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002386 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2387 }
2388 }
2389
2390 if (!MemOps.empty())
2391 Chain = DAG.getNode(ISD::TokenFactor, dl,
2392 MVT::Other, &MemOps[0], MemOps.size());
2393
2394 return Chain;
2395}
2396
2397SDValue
2398PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002400 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002401 const SmallVectorImpl<ISD::InputArg>
2402 &Ins,
2403 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002404 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002405 // TODO: add description of PPC stack frame format, or at least some docs.
2406 //
2407 MachineFunction &MF = DAG.getMachineFunction();
2408 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002409 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002410
Owen Andersone50ed302009-08-10 22:56:29 +00002411 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002412 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002414 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2415 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002416 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002417
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002418 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002419 // Area that is at least reserved in caller of this function.
2420 unsigned MinReservedArea = ArgOffset;
2421
Craig Topperb78ca422012-03-11 07:16:55 +00002422 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002423 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2424 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2425 };
Craig Topperb78ca422012-03-11 07:16:55 +00002426 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002427 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2428 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2429 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002430
Craig Topperb78ca422012-03-11 07:16:55 +00002431 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002432
Craig Topperb78ca422012-03-11 07:16:55 +00002433 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002434 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2435 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2436 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002437
Owen Anderson718cb662007-09-07 04:06:50 +00002438 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002439 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002440 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002441
2442 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002443
Craig Topperb78ca422012-03-11 07:16:55 +00002444 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002445
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002446 // In 32-bit non-varargs functions, the stack space for vectors is after the
2447 // stack space for non-vectors. We do not use this space unless we have
2448 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002449 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002450 // that out...for the pathological case, compute VecArgOffset as the
2451 // start of the vector parameter area. Computing VecArgOffset is the
2452 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002453 unsigned VecArgOffset = ArgOffset;
2454 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002455 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002456 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002458 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002459
Duncan Sands276dcbd2008-03-21 09:14:45 +00002460 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002461 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002462 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002463 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002464 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2465 VecArgOffset += ArgSize;
2466 continue;
2467 }
2468
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002470 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 case MVT::i32:
2472 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002473 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002474 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 case MVT::i64: // PPC64
2476 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002477 // FIXME: We are guaranteed to be !isPPC64 at this point.
2478 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002479 VecArgOffset += 8;
2480 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 case MVT::v4f32:
2482 case MVT::v4i32:
2483 case MVT::v8i16:
2484 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002485 // Nothing to do, we're only looking at Nonvector args here.
2486 break;
2487 }
2488 }
2489 }
2490 // We've found where the vector parameter area in memory is. Skip the
2491 // first 12 parameters; these don't use that memory.
2492 VecArgOffset = ((VecArgOffset+15)/16)*16;
2493 VecArgOffset += 12*16;
2494
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002495 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002496 // entry to a function on PPC, the arguments start after the linkage area,
2497 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002498
Dan Gohman475871a2008-07-27 21:46:04 +00002499 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002501 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2502 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002503 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002504 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002505 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002506 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002507 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002509
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002510 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002511
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2514 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 if (isVarArg || isPPC64) {
2516 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002518 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 PtrByteSize);
2520 } else nAltivecParamsAtEnd++;
2521 } else
2522 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002524 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 PtrByteSize);
2526
Dale Johannesen8419dd62008-03-07 20:27:40 +00002527 // FIXME the codegen can be much improved in some cases.
2528 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002529 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002530 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002531 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002532 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002533 // Objects of size 1 and 2 are right justified, everything else is
2534 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002535 if (ObjSize==1 || ObjSize==2) {
2536 CurArgOffset = CurArgOffset + (4 - ObjSize);
2537 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002538 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002539 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002540 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002542 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002543 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002544 unsigned VReg;
2545 if (isPPC64)
2546 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2547 else
2548 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002550 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002551 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002552 MachinePointerInfo(FuncArg,
2553 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002554 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002555 MemOps.push_back(Store);
2556 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002557 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002559 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002560
Dale Johannesen7f96f392008-03-08 01:41:42 +00002561 continue;
2562 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002563 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2564 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002565 // to memory. ArgOffset will be the address of the beginning
2566 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002567 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002568 unsigned VReg;
2569 if (isPPC64)
2570 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2571 else
2572 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002573 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002574 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002576 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002577 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002578 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579 MemOps.push_back(Store);
2580 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002581 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002582 } else {
2583 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2584 break;
2585 }
2586 }
2587 continue;
2588 }
2589
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002591 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002593 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002594 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002595 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002597 ++GPR_idx;
2598 } else {
2599 needsLoad = true;
2600 ArgSize = PtrByteSize;
2601 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002602 // All int arguments reserve stack space in the Darwin ABI.
2603 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002604 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002605 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002606 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002608 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002609 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002611
Bill Schmidt726c2372012-10-23 15:51:16 +00002612 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002613 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002615 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002616
Chris Lattnerc91a4752006-06-26 22:48:35 +00002617 ++GPR_idx;
2618 } else {
2619 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002620 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002621 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002622 // All int arguments reserve stack space in the Darwin ABI.
2623 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002624 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002625
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 case MVT::f32:
2627 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002628 // Every 4 bytes of argument space consumes one of the GPRs available for
2629 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002631 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002632 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002633 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002634 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002635 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002636 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002637
Owen Anderson825b72b2009-08-11 20:47:22 +00002638 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002639 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002640 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002641 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002642
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002644 ++FPR_idx;
2645 } else {
2646 needsLoad = true;
2647 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002648
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002649 // All FP arguments reserve stack space in the Darwin ABI.
2650 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 case MVT::v4f32:
2653 case MVT::v4i32:
2654 case MVT::v8i16:
2655 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002656 // Note that vector arguments in registers don't reserve stack space,
2657 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002658 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002659 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002660 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002661 if (isVarArg) {
2662 while ((ArgOffset % 16) != 0) {
2663 ArgOffset += PtrByteSize;
2664 if (GPR_idx != Num_GPR_Regs)
2665 GPR_idx++;
2666 }
2667 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002668 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002669 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002670 ++VR_idx;
2671 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002672 if (!isVarArg && !isPPC64) {
2673 // Vectors go after all the nonvectors.
2674 CurArgOffset = VecArgOffset;
2675 VecArgOffset += 16;
2676 } else {
2677 // Vectors are aligned.
2678 ArgOffset = ((ArgOffset+15)/16)*16;
2679 CurArgOffset = ArgOffset;
2680 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002681 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002682 needsLoad = true;
2683 }
2684 break;
2685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002686
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002687 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002688 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002689 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002690 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002691 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002692 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002693 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002694 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002695 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002697
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002699 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002700
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002701 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002702 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703 // taking the difference between two stack areas will result in an aligned
2704 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002705 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002706
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002707 // If the function takes variable number of arguments, make a frame index for
2708 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002709 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002710 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002711
Dan Gohman1e93df62010-04-17 14:41:14 +00002712 FuncInfo->setVarArgsFrameIndex(
2713 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002714 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002715 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002716
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002717 // If this function is vararg, store any remaining integer argument regs
2718 // to their spots on the stack so that they may be loaded by deferencing the
2719 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002720 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002721 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002722
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002723 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002724 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002725 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002726 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002727
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002729 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2730 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 MemOps.push_back(Store);
2732 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002733 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002734 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002735 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002737
Dale Johannesen8419dd62008-03-07 20:27:40 +00002738 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002740 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002741
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002743}
2744
Bill Schmidt419f3762012-09-19 15:42:13 +00002745/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2746/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747static unsigned
2748CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2749 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750 bool isVarArg,
2751 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752 const SmallVectorImpl<ISD::OutputArg>
2753 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002754 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755 unsigned &nAltivecParamsAtEnd) {
2756 // Count how many bytes are to be pushed on the stack, including the linkage
2757 // area, and parameter passing area. We start with 24/48 bytes, which is
2758 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002759 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2762
2763 // Add up all the space actually used.
2764 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2765 // they all go in registers, but we must reserve stack space for them for
2766 // possible use by the caller. In varargs or 64-bit calls, parameters are
2767 // assigned stack space in order, with padding so Altivec parameters are
2768 // 16-byte aligned.
2769 nAltivecParamsAtEnd = 0;
2770 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002772 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002774 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2775 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776 if (!isVarArg && !isPPC64) {
2777 // Non-varargs Altivec parameters go after all the non-Altivec
2778 // parameters; handle those later so we know how much padding we need.
2779 nAltivecParamsAtEnd++;
2780 continue;
2781 }
2782 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2783 NumBytes = ((NumBytes+15)/16)*16;
2784 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786 }
2787
2788 // Allow for Altivec parameters at the end, if needed.
2789 if (nAltivecParamsAtEnd) {
2790 NumBytes = ((NumBytes+15)/16)*16;
2791 NumBytes += 16*nAltivecParamsAtEnd;
2792 }
2793
2794 // The prolog code of the callee may store up to 8 GPR argument registers to
2795 // the stack, allowing va_start to index over them in memory if its varargs.
2796 // Because we cannot tell if this is needed on the caller side, we have to
2797 // conservatively assume that it is needed. As such, make sure we have at
2798 // least enough stack space for the caller to store the 8 GPRs.
2799 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002800 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801
2802 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002803 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2804 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2805 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002806 unsigned AlignMask = TargetAlign-1;
2807 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2808 }
2809
2810 return NumBytes;
2811}
2812
2813/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002814/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002815static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816 unsigned ParamSize) {
2817
Dale Johannesenb60d5192009-11-24 01:09:07 +00002818 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819
2820 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2821 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2822 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2823 // Remember only if the new adjustement is bigger.
2824 if (SPDiff < FI->getTailCallSPDelta())
2825 FI->setTailCallSPDelta(SPDiff);
2826
2827 return SPDiff;
2828}
2829
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2831/// for tail call optimization. Targets which want to do tail call
2832/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002835 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002836 bool isVarArg,
2837 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002839 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002840 return false;
2841
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002842 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002844 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002847 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2849 // Functions containing by val parameters are not supported.
2850 for (unsigned i = 0; i != Ins.size(); i++) {
2851 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2852 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854
2855 // Non PIC/GOT tail calls are supported.
2856 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2857 return true;
2858
2859 // At the moment we can only do local tail calls (in same module, hidden
2860 // or protected) if we are generating PIC.
2861 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2862 return G->getGlobal()->hasHiddenVisibility()
2863 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002864 }
2865
2866 return false;
2867}
2868
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002869/// isCallCompatibleAddress - Return the immediate to use if the specified
2870/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002871static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002872 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2873 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002874
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002875 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002876 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002877 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002878 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002879
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002880 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002881 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002882}
2883
Dan Gohman844731a2008-05-13 00:00:25 +00002884namespace {
2885
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SDValue Arg;
2888 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002889 int FrameIdx;
2890
2891 TailCallArgumentInfo() : FrameIdx(0) {}
2892};
2893
Dan Gohman844731a2008-05-13 00:00:25 +00002894}
2895
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2897static void
2898StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002899 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002901 SmallVector<SDValue, 8> &MemOpChains,
2902 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002904 SDValue Arg = TailCallArgs[i].Arg;
2905 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 int FI = TailCallArgs[i].FrameIdx;
2907 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002908 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002909 MachinePointerInfo::getFixedStack(FI),
2910 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911 }
2912}
2913
2914/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2915/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002916static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002917 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002918 SDValue Chain,
2919 SDValue OldRetAddr,
2920 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 int SPDiff,
2922 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002923 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002924 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 if (SPDiff) {
2926 // Calculate the new stack slot for the return address.
2927 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002928 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002929 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002930 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002931 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002932 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002934 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002935 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002936 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002937
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002938 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2939 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002940 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002941 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002942 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002943 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002944 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002945 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2946 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002947 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002948 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 }
2951 return Chain;
2952}
2953
2954/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2955/// the position of the argument.
2956static void
2957CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002958 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002959 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2960 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002961 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002962 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002963 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002965 TailCallArgumentInfo Info;
2966 Info.Arg = Arg;
2967 Info.FrameIdxOp = FIN;
2968 Info.FrameIdx = FI;
2969 TailCallArguments.push_back(Info);
2970}
2971
2972/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2973/// stack slot. Returns the chain as result and the loaded frame pointers in
2974/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002975SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002976 int SPDiff,
2977 SDValue Chain,
2978 SDValue &LROpOut,
2979 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002980 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002981 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 if (SPDiff) {
2983 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002984 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002985 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002986 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002987 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002988 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002990 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2991 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002992 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002994 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002995 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996 Chain = SDValue(FPOpOut.getNode(), 1);
2997 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002998 }
2999 return Chain;
3000}
3001
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003002/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003003/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003004/// specified by the specific parameter attribute. The copy will be passed as
3005/// a byval function parameter.
3006/// Sometimes what we are copying is the end of a larger object, the part that
3007/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003008static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003009CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003010 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003011 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003013 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003014 false, false, MachinePointerInfo(0),
3015 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003016}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003017
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003018/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3019/// tail calls.
3020static void
Dan Gohman475871a2008-07-27 21:46:04 +00003021LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3022 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003023 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003024 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003025 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003026 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003027 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003028 if (!isTailCall) {
3029 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003035 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003036 DAG.getConstant(ArgOffset, PtrVT));
3037 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003038 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3039 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003040 // Calculate and remember argument location.
3041 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3042 TailCallArguments);
3043}
3044
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003045static
3046void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3047 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3048 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3049 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3050 MachineFunction &MF = DAG.getMachineFunction();
3051
3052 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3053 // might overwrite each other in case of tail call optimization.
3054 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003055 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003056 InFlag = SDValue();
3057 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3058 MemOpChains2, dl);
3059 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003061 &MemOpChains2[0], MemOpChains2.size());
3062
3063 // Store the return address to the appropriate stack slot.
3064 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3065 isPPC64, isDarwinABI, dl);
3066
3067 // Emit callseq_end just before tailcall node.
3068 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3069 DAG.getIntPtrConstant(0, true), InFlag);
3070 InFlag = Chain.getValue(1);
3071}
3072
3073static
3074unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3075 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3076 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003077 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003078 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003079
Chris Lattnerb9082582010-11-14 23:42:06 +00003080 bool isPPC64 = PPCSubTarget.isPPC64();
3081 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3082
Owen Andersone50ed302009-08-10 22:56:29 +00003083 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003085 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003086
3087 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3088
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003089 bool needIndirectCall = true;
3090 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003091 // If this is an absolute destination address, use the munged value.
3092 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003093 needIndirectCall = false;
3094 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003095
Chris Lattnerb9082582010-11-14 23:42:06 +00003096 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3097 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3098 // Use indirect calls for ALL functions calls in JIT mode, since the
3099 // far-call stubs may be outside relocation limits for a BL instruction.
3100 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3101 unsigned OpFlags = 0;
3102 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003103 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003104 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003105 (G->getGlobal()->isDeclaration() ||
3106 G->getGlobal()->isWeakForLinker())) {
3107 // PC-relative references to external symbols should go through $stub,
3108 // unless we're building with the leopard linker or later, which
3109 // automatically synthesizes these stubs.
3110 OpFlags = PPCII::MO_DARWIN_STUB;
3111 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112
Chris Lattnerb9082582010-11-14 23:42:06 +00003113 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3114 // every direct call is) turn it into a TargetGlobalAddress /
3115 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003116 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003117 Callee.getValueType(),
3118 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003119 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003122
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003123 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003124 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003125
Chris Lattnerb9082582010-11-14 23:42:06 +00003126 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003127 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003128 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003129 // PC-relative references to external symbols should go through $stub,
3130 // unless we're building with the leopard linker or later, which
3131 // automatically synthesizes these stubs.
3132 OpFlags = PPCII::MO_DARWIN_STUB;
3133 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003134
Chris Lattnerb9082582010-11-14 23:42:06 +00003135 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3136 OpFlags);
3137 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003138 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003139
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003140 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3142 // to do the call, we can't use PPCISD::CALL.
3143 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003144
3145 if (isSVR4ABI && isPPC64) {
3146 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3147 // entry point, but to the function descriptor (the function entry point
3148 // address is part of the function descriptor though).
3149 // The function descriptor is a three doubleword structure with the
3150 // following fields: function entry point, TOC base address and
3151 // environment pointer.
3152 // Thus for a call through a function pointer, the following actions need
3153 // to be performed:
3154 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003155 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003156 // 2. Load the address of the function entry point from the function
3157 // descriptor.
3158 // 3. Load the TOC of the callee from the function descriptor into r2.
3159 // 4. Load the environment pointer from the function descriptor into
3160 // r11.
3161 // 5. Branch to the function entry point address.
3162 // 6. On return of the callee, the TOC of the caller needs to be
3163 // restored (this is done in FinishCall()).
3164 //
3165 // All those operations are flagged together to ensure that no other
3166 // operations can be scheduled in between. E.g. without flagging the
3167 // operations together, a TOC access in the caller could be scheduled
3168 // between the load of the callee TOC and the branch to the callee, which
3169 // results in the TOC access going through the TOC of the callee instead
3170 // of going through the TOC of the caller, which leads to incorrect code.
3171
3172 // Load the address of the function entry point from the function
3173 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003174 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003175 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3176 InFlag.getNode() ? 3 : 2);
3177 Chain = LoadFuncPtr.getValue(1);
3178 InFlag = LoadFuncPtr.getValue(2);
3179
3180 // Load environment pointer into r11.
3181 // Offset of the environment pointer within the function descriptor.
3182 SDValue PtrOff = DAG.getIntPtrConstant(16);
3183
3184 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3185 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3186 InFlag);
3187 Chain = LoadEnvPtr.getValue(1);
3188 InFlag = LoadEnvPtr.getValue(2);
3189
3190 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3191 InFlag);
3192 Chain = EnvVal.getValue(0);
3193 InFlag = EnvVal.getValue(1);
3194
3195 // Load TOC of the callee into r2. We are using a target-specific load
3196 // with r2 hard coded, because the result of a target-independent load
3197 // would never go directly into r2, since r2 is a reserved register (which
3198 // prevents the register allocator from allocating it), resulting in an
3199 // additional register being allocated and an unnecessary move instruction
3200 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003201 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003202 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3203 Callee, InFlag);
3204 Chain = LoadTOCPtr.getValue(0);
3205 InFlag = LoadTOCPtr.getValue(1);
3206
3207 MTCTROps[0] = Chain;
3208 MTCTROps[1] = LoadFuncPtr;
3209 MTCTROps[2] = InFlag;
3210 }
3211
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003212 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3213 2 + (InFlag.getNode() != 0));
3214 InFlag = Chain.getValue(1);
3215
3216 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003218 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003219 Ops.push_back(Chain);
3220 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3221 Callee.setNode(0);
3222 // Add CTR register as callee so a bctr can be emitted later.
3223 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003224 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225 }
3226
3227 // If this is a direct call, pass the chain and the callee.
3228 if (Callee.getNode()) {
3229 Ops.push_back(Chain);
3230 Ops.push_back(Callee);
3231 }
3232 // If this is a tail call add stack pointer delta.
3233 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003235
3236 // Add argument registers to the end of the list so that they are known live
3237 // into the call.
3238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3239 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3240 RegsToPass[i].second.getValueType()));
3241
3242 return CallOpc;
3243}
3244
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003245static
3246bool isLocalCall(const SDValue &Callee)
3247{
3248 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003249 return !G->getGlobal()->isDeclaration() &&
3250 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003251 return false;
3252}
3253
Dan Gohman98ca4f22009-08-05 01:29:28 +00003254SDValue
3255PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003256 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003257 const SmallVectorImpl<ISD::InputArg> &Ins,
3258 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003259 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003260
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003262 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003263 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003264 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265
3266 // Copy all of the result registers out of their specified physreg.
3267 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3268 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003270
3271 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3272 VA.getLocReg(), VA.getLocVT(), InFlag);
3273 Chain = Val.getValue(1);
3274 InFlag = Val.getValue(2);
3275
3276 switch (VA.getLocInfo()) {
3277 default: llvm_unreachable("Unknown loc info!");
3278 case CCValAssign::Full: break;
3279 case CCValAssign::AExt:
3280 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3281 break;
3282 case CCValAssign::ZExt:
3283 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3284 DAG.getValueType(VA.getValVT()));
3285 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3286 break;
3287 case CCValAssign::SExt:
3288 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3289 DAG.getValueType(VA.getValVT()));
3290 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3291 break;
3292 }
3293
3294 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003295 }
3296
Dan Gohman98ca4f22009-08-05 01:29:28 +00003297 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298}
3299
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003301PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3302 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003303 SelectionDAG &DAG,
3304 SmallVector<std::pair<unsigned, SDValue>, 8>
3305 &RegsToPass,
3306 SDValue InFlag, SDValue Chain,
3307 SDValue &Callee,
3308 int SPDiff, unsigned NumBytes,
3309 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003310 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003311 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003312 SmallVector<SDValue, 8> Ops;
3313 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3314 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003315 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003316
Hal Finkel82b38212012-08-28 02:10:27 +00003317 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3318 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3319 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3320
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 // When performing tail call optimization the callee pops its arguments off
3322 // the stack. Account for this here so these bytes can be pushed back on in
3323 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3324 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003325 (CallConv == CallingConv::Fast &&
3326 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003327
Roman Divackye46137f2012-03-06 16:41:49 +00003328 // Add a register mask operand representing the call-preserved registers.
3329 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3330 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3331 assert(Mask && "Missing call preserved mask for calling convention");
3332 Ops.push_back(DAG.getRegisterMask(Mask));
3333
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003334 if (InFlag.getNode())
3335 Ops.push_back(InFlag);
3336
3337 // Emit tail call.
3338 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003339 // If this is the first return lowered for this function, add the regs
3340 // to the liveout set for the function.
3341 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3342 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003343 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003344 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003345 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3346 for (unsigned i = 0; i != RVLocs.size(); ++i)
3347 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3348 }
3349
3350 assert(((Callee.getOpcode() == ISD::Register &&
3351 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3352 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3353 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3354 isa<ConstantSDNode>(Callee)) &&
3355 "Expecting an global address, external symbol, absolute value or register");
3356
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003358 }
3359
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003360 // Add a NOP immediately after the branch instruction when using the 64-bit
3361 // SVR4 ABI. At link time, if caller and callee are in a different module and
3362 // thus have a different TOC, the call will be replaced with a call to a stub
3363 // function which saves the current TOC, loads the TOC of the callee and
3364 // branches to the callee. The NOP will be replaced with a load instruction
3365 // which restores the TOC of the caller from the TOC save slot of the current
3366 // stack frame. If caller and callee belong to the same module (and have the
3367 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003368
3369 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003370 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003371 if (CallOpc == PPCISD::BCTRL_SVR4) {
3372 // This is a call through a function pointer.
3373 // Restore the caller TOC from the save area into R2.
3374 // See PrepareCall() for more information about calls through function
3375 // pointers in the 64-bit SVR4 ABI.
3376 // We are using a target-specific load with r2 hard coded, because the
3377 // result of a target-independent load would never go directly into r2,
3378 // since r2 is a reserved register (which prevents the register allocator
3379 // from allocating it), resulting in an additional register being
3380 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003381 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003382 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3383 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003384 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003385 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003386 }
3387
Hal Finkel5b00cea2012-03-31 14:45:15 +00003388 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3389 InFlag = Chain.getValue(1);
3390
3391 if (needsTOCRestore) {
3392 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3393 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3394 InFlag = Chain.getValue(1);
3395 }
3396
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003397 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3398 DAG.getIntPtrConstant(BytesCalleePops, true),
3399 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003400 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003401 InFlag = Chain.getValue(1);
3402
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3404 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405}
3406
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003408PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003409 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003410 SelectionDAG &DAG = CLI.DAG;
3411 DebugLoc &dl = CLI.DL;
3412 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3413 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3414 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3415 SDValue Chain = CLI.Chain;
3416 SDValue Callee = CLI.Callee;
3417 bool &isTailCall = CLI.IsTailCall;
3418 CallingConv::ID CallConv = CLI.CallConv;
3419 bool isVarArg = CLI.IsVarArg;
3420
Evan Cheng0c439eb2010-01-27 00:07:07 +00003421 if (isTailCall)
3422 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3423 Ins, DAG);
3424
Bill Schmidt726c2372012-10-23 15:51:16 +00003425 if (PPCSubTarget.isSVR4ABI()) {
3426 if (PPCSubTarget.isPPC64())
3427 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3428 isTailCall, Outs, OutVals, Ins,
3429 dl, DAG, InVals);
3430 else
3431 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3432 isTailCall, Outs, OutVals, Ins,
3433 dl, DAG, InVals);
3434 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003435
Bill Schmidt726c2372012-10-23 15:51:16 +00003436 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3437 isTailCall, Outs, OutVals, Ins,
3438 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003439}
3440
3441SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003442PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3443 CallingConv::ID CallConv, bool isVarArg,
3444 bool isTailCall,
3445 const SmallVectorImpl<ISD::OutputArg> &Outs,
3446 const SmallVectorImpl<SDValue> &OutVals,
3447 const SmallVectorImpl<ISD::InputArg> &Ins,
3448 DebugLoc dl, SelectionDAG &DAG,
3449 SmallVectorImpl<SDValue> &InVals) const {
3450 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003451 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003452
Dan Gohman98ca4f22009-08-05 01:29:28 +00003453 assert((CallConv == CallingConv::C ||
3454 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003455
Tilmann Schellerffd02002009-07-03 06:45:56 +00003456 unsigned PtrByteSize = 4;
3457
3458 MachineFunction &MF = DAG.getMachineFunction();
3459
3460 // Mark this function as potentially containing a function that contains a
3461 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3462 // and restoring the callers stack pointer in this functions epilog. This is
3463 // done because by tail calling the called function might overwrite the value
3464 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003465 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3466 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003467 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003468
Tilmann Schellerffd02002009-07-03 06:45:56 +00003469 // Count how many bytes are to be pushed on the stack, including the linkage
3470 // area, parameter list area and the part of the local variable space which
3471 // contains copies of aggregates which are passed by value.
3472
3473 // Assign locations to all of the outgoing arguments.
3474 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003475 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003476 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477
3478 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003479 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480
3481 if (isVarArg) {
3482 // Handle fixed and variable vector arguments differently.
3483 // Fixed vector arguments go into registers as long as registers are
3484 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003485 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003486
Tilmann Schellerffd02002009-07-03 06:45:56 +00003487 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003488 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003489 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003490 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003491
Dan Gohman98ca4f22009-08-05 01:29:28 +00003492 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3494 CCInfo);
3495 } else {
3496 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3497 ArgFlags, CCInfo);
3498 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003499
Tilmann Schellerffd02002009-07-03 06:45:56 +00003500 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003501#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003502 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003503 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003504#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003505 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003506 }
3507 }
3508 } else {
3509 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003512
Tilmann Schellerffd02002009-07-03 06:45:56 +00003513 // Assign locations to all of the outgoing aggregate by value arguments.
3514 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003515 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003516 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517
3518 // Reserve stack space for the allocations in CCInfo.
3519 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3520
Dan Gohman98ca4f22009-08-05 01:29:28 +00003521 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003522
3523 // Size of the linkage area, parameter list area and the part of the local
3524 // space variable where copies of aggregates which are passed by value are
3525 // stored.
3526 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 // Calculate by how many bytes the stack has to be adjusted in case of tail
3529 // call optimization.
3530 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3531
3532 // Adjust the stack pointer for the new arguments...
3533 // These operations are automatically eliminated by the prolog/epilog pass
3534 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3535 SDValue CallSeqStart = Chain;
3536
3537 // Load the return address and frame pointer so it can be moved somewhere else
3538 // later.
3539 SDValue LROp, FPOp;
3540 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3541 dl);
3542
3543 // Set up a copy of the stack pointer for use loading and storing any
3544 // arguments that may not fit in the registers available for argument
3545 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003547
Tilmann Schellerffd02002009-07-03 06:45:56 +00003548 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3549 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3550 SmallVector<SDValue, 8> MemOpChains;
3551
Roman Divacky0aaa9192011-08-30 17:04:16 +00003552 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003553 // Walk the register/memloc assignments, inserting copies/loads.
3554 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3555 i != e;
3556 ++i) {
3557 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003558 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003559 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003560
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561 if (Flags.isByVal()) {
3562 // Argument is an aggregate which is passed by value, thus we need to
3563 // create a copy of it in the local variable space of the current stack
3564 // frame (which is the stack frame of the caller) and pass the address of
3565 // this copy to the callee.
3566 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3567 CCValAssign &ByValVA = ByValArgLocs[j++];
3568 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003569
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 // Memory reserved in the local variable space of the callers stack frame.
3571 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3574 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003575
Tilmann Schellerffd02002009-07-03 06:45:56 +00003576 // Create a copy of the argument in the local area of the current
3577 // stack frame.
3578 SDValue MemcpyCall =
3579 CreateCopyOfByValArgument(Arg, PtrOff,
3580 CallSeqStart.getNode()->getOperand(0),
3581 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583 // This must go outside the CALLSEQ_START..END.
3584 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3585 CallSeqStart.getNode()->getOperand(1));
3586 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3587 NewCallSeqStart.getNode());
3588 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003589
Tilmann Schellerffd02002009-07-03 06:45:56 +00003590 // Pass the address of the aggregate copy on the stack either in a
3591 // physical register or in the parameter list area of the current stack
3592 // frame to the callee.
3593 Arg = PtrOff;
3594 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595
Tilmann Schellerffd02002009-07-03 06:45:56 +00003596 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003597 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003598 // Put argument in a physical register.
3599 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3600 } else {
3601 // Put argument in the parameter list area of the current stack frame.
3602 assert(VA.isMemLoc());
3603 unsigned LocMemOffset = VA.getLocMemOffset();
3604
3605 if (!isTailCall) {
3606 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3607 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3608
3609 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003610 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003611 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612 } else {
3613 // Calculate and remember argument location.
3614 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3615 TailCallArguments);
3616 }
3617 }
3618 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003619
Tilmann Schellerffd02002009-07-03 06:45:56 +00003620 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003622 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 // Build a sequence of copy-to-reg nodes chained together with token chain
3625 // and flag operands which copy the outgoing args into the appropriate regs.
3626 SDValue InFlag;
3627 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3628 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3629 RegsToPass[i].second, InFlag);
3630 InFlag = Chain.getValue(1);
3631 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632
Hal Finkel82b38212012-08-28 02:10:27 +00003633 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3634 // registers.
3635 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003636 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3637 SDValue Ops[] = { Chain, InFlag };
3638
Hal Finkel82b38212012-08-28 02:10:27 +00003639 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003640 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3641
Hal Finkel82b38212012-08-28 02:10:27 +00003642 InFlag = Chain.getValue(1);
3643 }
3644
Chris Lattnerb9082582010-11-14 23:42:06 +00003645 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003646 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3647 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648
Dan Gohman98ca4f22009-08-05 01:29:28 +00003649 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3650 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3651 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003652}
3653
Bill Schmidt726c2372012-10-23 15:51:16 +00003654// Copy an argument into memory, being careful to do this outside the
3655// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003656SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003657PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3658 SDValue CallSeqStart,
3659 ISD::ArgFlagsTy Flags,
3660 SelectionDAG &DAG,
3661 DebugLoc dl) const {
3662 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3663 CallSeqStart.getNode()->getOperand(0),
3664 Flags, DAG, dl);
3665 // The MEMCPY must go outside the CALLSEQ_START..END.
3666 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3667 CallSeqStart.getNode()->getOperand(1));
3668 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3669 NewCallSeqStart.getNode());
3670 return NewCallSeqStart;
3671}
3672
3673SDValue
3674PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003675 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003676 bool isTailCall,
3677 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003678 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003679 const SmallVectorImpl<ISD::InputArg> &Ins,
3680 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003681 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003682
Bill Schmidt726c2372012-10-23 15:51:16 +00003683 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003684
Bill Schmidt726c2372012-10-23 15:51:16 +00003685 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3686 unsigned PtrByteSize = 8;
3687
3688 MachineFunction &MF = DAG.getMachineFunction();
3689
3690 // Mark this function as potentially containing a function that contains a
3691 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3692 // and restoring the callers stack pointer in this functions epilog. This is
3693 // done because by tail calling the called function might overwrite the value
3694 // in this function's (MF) stack pointer stack slot 0(SP).
3695 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3696 CallConv == CallingConv::Fast)
3697 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3698
3699 unsigned nAltivecParamsAtEnd = 0;
3700
3701 // Count how many bytes are to be pushed on the stack, including the linkage
3702 // area, and parameter passing area. We start with at least 48 bytes, which
3703 // is reserved space for [SP][CR][LR][3 x unused].
3704 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3705 // of this call.
3706 unsigned NumBytes =
3707 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3708 Outs, OutVals, nAltivecParamsAtEnd);
3709
3710 // Calculate by how many bytes the stack has to be adjusted in case of tail
3711 // call optimization.
3712 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3713
3714 // To protect arguments on the stack from being clobbered in a tail call,
3715 // force all the loads to happen before doing any other lowering.
3716 if (isTailCall)
3717 Chain = DAG.getStackArgumentTokenFactor(Chain);
3718
3719 // Adjust the stack pointer for the new arguments...
3720 // These operations are automatically eliminated by the prolog/epilog pass
3721 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3722 SDValue CallSeqStart = Chain;
3723
3724 // Load the return address and frame pointer so it can be move somewhere else
3725 // later.
3726 SDValue LROp, FPOp;
3727 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3728 dl);
3729
3730 // Set up a copy of the stack pointer for use loading and storing any
3731 // arguments that may not fit in the registers available for argument
3732 // passing.
3733 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3734
3735 // Figure out which arguments are going to go in registers, and which in
3736 // memory. Also, if this is a vararg function, floating point operations
3737 // must be stored to our stack, and loaded into integer regs as well, if
3738 // any integer regs are available for argument passing.
3739 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3740 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3741
3742 static const uint16_t GPR[] = {
3743 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3744 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3745 };
3746 static const uint16_t *FPR = GetFPR();
3747
3748 static const uint16_t VR[] = {
3749 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3750 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3751 };
3752 const unsigned NumGPRs = array_lengthof(GPR);
3753 const unsigned NumFPRs = 13;
3754 const unsigned NumVRs = array_lengthof(VR);
3755
3756 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3757 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3758
3759 SmallVector<SDValue, 8> MemOpChains;
3760 for (unsigned i = 0; i != NumOps; ++i) {
3761 SDValue Arg = OutVals[i];
3762 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3763
3764 // PtrOff will be used to store the current argument to the stack if a
3765 // register cannot be found for it.
3766 SDValue PtrOff;
3767
3768 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3769
3770 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3771
3772 // Promote integers to 64-bit values.
3773 if (Arg.getValueType() == MVT::i32) {
3774 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3775 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3776 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3777 }
3778
3779 // FIXME memcpy is used way more than necessary. Correctness first.
3780 // Note: "by value" is code for passing a structure by value, not
3781 // basic types.
3782 if (Flags.isByVal()) {
3783 // Note: Size includes alignment padding, so
3784 // struct x { short a; char b; }
3785 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3786 // These are the proper values we need for right-justifying the
3787 // aggregate in a parameter register.
3788 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003789
3790 // An empty aggregate parameter takes up no storage and no
3791 // registers.
3792 if (Size == 0)
3793 continue;
3794
Bill Schmidt726c2372012-10-23 15:51:16 +00003795 // All aggregates smaller than 8 bytes must be passed right-justified.
3796 if (Size==1 || Size==2 || Size==4) {
3797 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3798 if (GPR_idx != NumGPRs) {
3799 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3800 MachinePointerInfo(), VT,
3801 false, false, 0);
3802 MemOpChains.push_back(Load.getValue(1));
3803 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3804
3805 ArgOffset += PtrByteSize;
3806 continue;
3807 }
3808 }
3809
3810 if (GPR_idx == NumGPRs && Size < 8) {
3811 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3812 PtrOff.getValueType());
3813 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3814 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3815 CallSeqStart,
3816 Flags, DAG, dl);
3817 ArgOffset += PtrByteSize;
3818 continue;
3819 }
3820 // Copy entire object into memory. There are cases where gcc-generated
3821 // code assumes it is there, even if it could be put entirely into
3822 // registers. (This is not what the doc says.)
3823
3824 // FIXME: The above statement is likely due to a misunderstanding of the
3825 // documents. All arguments must be copied into the parameter area BY
3826 // THE CALLEE in the event that the callee takes the address of any
3827 // formal argument. That has not yet been implemented. However, it is
3828 // reasonable to use the stack area as a staging area for the register
3829 // load.
3830
3831 // Skip this for small aggregates, as we will use the same slot for a
3832 // right-justified copy, below.
3833 if (Size >= 8)
3834 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3835 CallSeqStart,
3836 Flags, DAG, dl);
3837
3838 // When a register is available, pass a small aggregate right-justified.
3839 if (Size < 8 && GPR_idx != NumGPRs) {
3840 // The easiest way to get this right-justified in a register
3841 // is to copy the structure into the rightmost portion of a
3842 // local variable slot, then load the whole slot into the
3843 // register.
3844 // FIXME: The memcpy seems to produce pretty awful code for
3845 // small aggregates, particularly for packed ones.
3846 // FIXME: It would be preferable to use the slot in the
3847 // parameter save area instead of a new local variable.
3848 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3849 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3850 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3851 CallSeqStart,
3852 Flags, DAG, dl);
3853
3854 // Load the slot into the register.
3855 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3856 MachinePointerInfo(),
3857 false, false, false, 0);
3858 MemOpChains.push_back(Load.getValue(1));
3859 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3860
3861 // Done with this argument.
3862 ArgOffset += PtrByteSize;
3863 continue;
3864 }
3865
3866 // For aggregates larger than PtrByteSize, copy the pieces of the
3867 // object that fit into registers from the parameter save area.
3868 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3869 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3870 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3871 if (GPR_idx != NumGPRs) {
3872 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3873 MachinePointerInfo(),
3874 false, false, false, 0);
3875 MemOpChains.push_back(Load.getValue(1));
3876 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3877 ArgOffset += PtrByteSize;
3878 } else {
3879 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3880 break;
3881 }
3882 }
3883 continue;
3884 }
3885
3886 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3887 default: llvm_unreachable("Unexpected ValueType for argument!");
3888 case MVT::i32:
3889 case MVT::i64:
3890 if (GPR_idx != NumGPRs) {
3891 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3892 } else {
3893 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3894 true, isTailCall, false, MemOpChains,
3895 TailCallArguments, dl);
3896 }
3897 ArgOffset += PtrByteSize;
3898 break;
3899 case MVT::f32:
3900 case MVT::f64:
3901 if (FPR_idx != NumFPRs) {
3902 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3903
3904 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003905 // A single float or an aggregate containing only a single float
3906 // must be passed right-justified in the stack doubleword, and
3907 // in the GPR, if one is available.
3908 SDValue StoreOff;
3909 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3910 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3911 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3912 } else
3913 StoreOff = PtrOff;
3914
3915 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003916 MachinePointerInfo(), false, false, 0);
3917 MemOpChains.push_back(Store);
3918
3919 // Float varargs are always shadowed in available integer registers
3920 if (GPR_idx != NumGPRs) {
3921 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3922 MachinePointerInfo(), false, false,
3923 false, 0);
3924 MemOpChains.push_back(Load.getValue(1));
3925 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3926 }
3927 } else if (GPR_idx != NumGPRs)
3928 // If we have any FPRs remaining, we may also have GPRs remaining.
3929 ++GPR_idx;
3930 } else {
3931 // Single-precision floating-point values are mapped to the
3932 // second (rightmost) word of the stack doubleword.
3933 if (Arg.getValueType() == MVT::f32) {
3934 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3935 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3936 }
3937
3938 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3939 true, isTailCall, false, MemOpChains,
3940 TailCallArguments, dl);
3941 }
3942 ArgOffset += 8;
3943 break;
3944 case MVT::v4f32:
3945 case MVT::v4i32:
3946 case MVT::v8i16:
3947 case MVT::v16i8:
3948 if (isVarArg) {
3949 // These go aligned on the stack, or in the corresponding R registers
3950 // when within range. The Darwin PPC ABI doc claims they also go in
3951 // V registers; in fact gcc does this only for arguments that are
3952 // prototyped, not for those that match the ... We do it for all
3953 // arguments, seems to work.
3954 while (ArgOffset % 16 !=0) {
3955 ArgOffset += PtrByteSize;
3956 if (GPR_idx != NumGPRs)
3957 GPR_idx++;
3958 }
3959 // We could elide this store in the case where the object fits
3960 // entirely in R registers. Maybe later.
3961 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3962 DAG.getConstant(ArgOffset, PtrVT));
3963 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3964 MachinePointerInfo(), false, false, 0);
3965 MemOpChains.push_back(Store);
3966 if (VR_idx != NumVRs) {
3967 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3968 MachinePointerInfo(),
3969 false, false, false, 0);
3970 MemOpChains.push_back(Load.getValue(1));
3971 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3972 }
3973 ArgOffset += 16;
3974 for (unsigned i=0; i<16; i+=PtrByteSize) {
3975 if (GPR_idx == NumGPRs)
3976 break;
3977 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3978 DAG.getConstant(i, PtrVT));
3979 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3980 false, false, false, 0);
3981 MemOpChains.push_back(Load.getValue(1));
3982 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3983 }
3984 break;
3985 }
3986
3987 // Non-varargs Altivec params generally go in registers, but have
3988 // stack space allocated at the end.
3989 if (VR_idx != NumVRs) {
3990 // Doesn't have GPR space allocated.
3991 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3992 } else {
3993 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3994 true, isTailCall, true, MemOpChains,
3995 TailCallArguments, dl);
3996 ArgOffset += 16;
3997 }
3998 break;
3999 }
4000 }
4001
4002 if (!MemOpChains.empty())
4003 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4004 &MemOpChains[0], MemOpChains.size());
4005
4006 // Check if this is an indirect call (MTCTR/BCTRL).
4007 // See PrepareCall() for more information about calls through function
4008 // pointers in the 64-bit SVR4 ABI.
4009 if (!isTailCall &&
4010 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4011 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4012 !isBLACompatibleAddress(Callee, DAG)) {
4013 // Load r2 into a virtual register and store it to the TOC save area.
4014 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4015 // TOC save area offset.
4016 SDValue PtrOff = DAG.getIntPtrConstant(40);
4017 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4018 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4019 false, false, 0);
4020 // R12 must contain the address of an indirect callee. This does not
4021 // mean the MTCTR instruction must use R12; it's easier to model this
4022 // as an extra parameter, so do that.
4023 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4024 }
4025
4026 // Build a sequence of copy-to-reg nodes chained together with token chain
4027 // and flag operands which copy the outgoing args into the appropriate regs.
4028 SDValue InFlag;
4029 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4030 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4031 RegsToPass[i].second, InFlag);
4032 InFlag = Chain.getValue(1);
4033 }
4034
4035 if (isTailCall)
4036 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4037 FPOp, true, TailCallArguments);
4038
4039 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4040 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4041 Ins, InVals);
4042}
4043
4044SDValue
4045PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4046 CallingConv::ID CallConv, bool isVarArg,
4047 bool isTailCall,
4048 const SmallVectorImpl<ISD::OutputArg> &Outs,
4049 const SmallVectorImpl<SDValue> &OutVals,
4050 const SmallVectorImpl<ISD::InputArg> &Ins,
4051 DebugLoc dl, SelectionDAG &DAG,
4052 SmallVectorImpl<SDValue> &InVals) const {
4053
4054 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004055
Owen Andersone50ed302009-08-10 22:56:29 +00004056 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004058 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004059
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004060 MachineFunction &MF = DAG.getMachineFunction();
4061
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004062 // Mark this function as potentially containing a function that contains a
4063 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4064 // and restoring the callers stack pointer in this functions epilog. This is
4065 // done because by tail calling the called function might overwrite the value
4066 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004067 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4068 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004069 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4070
4071 unsigned nAltivecParamsAtEnd = 0;
4072
Chris Lattnerabde4602006-05-16 22:56:08 +00004073 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004074 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004075 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004076 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004077 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004078 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004079 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004080
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004081 // Calculate by how many bytes the stack has to be adjusted in case of tail
4082 // call optimization.
4083 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Dan Gohman98ca4f22009-08-05 01:29:28 +00004085 // To protect arguments on the stack from being clobbered in a tail call,
4086 // force all the loads to happen before doing any other lowering.
4087 if (isTailCall)
4088 Chain = DAG.getStackArgumentTokenFactor(Chain);
4089
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004090 // Adjust the stack pointer for the new arguments...
4091 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004092 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004093 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004094
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004095 // Load the return address and frame pointer so it can be move somewhere else
4096 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004098 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4099 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004100
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004101 // Set up a copy of the stack pointer for use loading and storing any
4102 // arguments that may not fit in the registers available for argument
4103 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004104 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004105 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004107 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004110 // Figure out which arguments are going to go in registers, and which in
4111 // memory. Also, if this is a vararg function, floating point operations
4112 // must be stored to our stack, and loaded into integer regs as well, if
4113 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004114 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004115 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Craig Topperb78ca422012-03-11 07:16:55 +00004117 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004118 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4119 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4120 };
Craig Topperb78ca422012-03-11 07:16:55 +00004121 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004122 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4123 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4124 };
Craig Topperb78ca422012-03-11 07:16:55 +00004125 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Craig Topperb78ca422012-03-11 07:16:55 +00004127 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004128 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4129 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4130 };
Owen Anderson718cb662007-09-07 04:06:50 +00004131 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004132 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004133 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Craig Topperb78ca422012-03-11 07:16:55 +00004135 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004136
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004137 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004138 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4139
Dan Gohman475871a2008-07-27 21:46:04 +00004140 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004141 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004142 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004143 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004144
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004145 // PtrOff will be used to store the current argument to the stack if a
4146 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004147 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004149 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004150
Dale Johannesen39355f92009-02-04 02:34:38 +00004151 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004152
4153 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004155 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4156 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004158 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004159
Dale Johannesen8419dd62008-03-07 20:27:40 +00004160 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004161 // Note: "by value" is code for passing a structure by value, not
4162 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004163 if (Flags.isByVal()) {
4164 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004165 // Very small objects are passed right-justified. Everything else is
4166 // passed left-justified.
4167 if (Size==1 || Size==2) {
4168 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004169 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004170 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004171 MachinePointerInfo(), VT,
4172 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004173 MemOpChains.push_back(Load.getValue(1));
4174 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004175
4176 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004177 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004178 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4179 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004180 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004181 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4182 CallSeqStart,
4183 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004184 ArgOffset += PtrByteSize;
4185 }
4186 continue;
4187 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004188 // Copy entire object into memory. There are cases where gcc-generated
4189 // code assumes it is there, even if it could be put entirely into
4190 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004191 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4192 CallSeqStart,
4193 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004194
4195 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4196 // copy the pieces of the object that fit into registers from the
4197 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004198 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004200 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004201 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004202 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4203 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004204 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004205 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004206 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004207 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004208 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004209 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004210 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004211 }
4212 }
4213 continue;
4214 }
4215
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004217 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 case MVT::i32:
4219 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004220 if (GPR_idx != NumGPRs) {
4221 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004222 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004223 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4224 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004225 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004226 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004227 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004228 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 case MVT::f32:
4230 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004231 if (FPR_idx != NumFPRs) {
4232 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4233
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004234 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004235 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4236 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004237 MemOpChains.push_back(Store);
4238
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004239 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004240 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004241 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004242 MachinePointerInfo(), false, false,
4243 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004244 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004245 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004246 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004249 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004250 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4251 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004252 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004253 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004255 }
4256 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004257 // If we have any FPRs remaining, we may also have GPRs remaining.
4258 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4259 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004260 if (GPR_idx != NumGPRs)
4261 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004263 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4264 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004265 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004266 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004267 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4268 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004269 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004270 if (isPPC64)
4271 ArgOffset += 8;
4272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004274 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 case MVT::v4f32:
4276 case MVT::v4i32:
4277 case MVT::v8i16:
4278 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004279 if (isVarArg) {
4280 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004281 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004282 // V registers; in fact gcc does this only for arguments that are
4283 // prototyped, not for those that match the ... We do it for all
4284 // arguments, seems to work.
4285 while (ArgOffset % 16 !=0) {
4286 ArgOffset += PtrByteSize;
4287 if (GPR_idx != NumGPRs)
4288 GPR_idx++;
4289 }
4290 // We could elide this store in the case where the object fits
4291 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004292 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004293 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004294 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4295 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004296 MemOpChains.push_back(Store);
4297 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004298 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004299 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004300 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004301 MemOpChains.push_back(Load.getValue(1));
4302 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4303 }
4304 ArgOffset += 16;
4305 for (unsigned i=0; i<16; i+=PtrByteSize) {
4306 if (GPR_idx == NumGPRs)
4307 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004308 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004309 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004310 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004311 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004312 MemOpChains.push_back(Load.getValue(1));
4313 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4314 }
4315 break;
4316 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004317
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004318 // Non-varargs Altivec params generally go in registers, but have
4319 // stack space allocated at the end.
4320 if (VR_idx != NumVRs) {
4321 // Doesn't have GPR space allocated.
4322 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4323 } else if (nAltivecParamsAtEnd==0) {
4324 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004325 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4326 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004327 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004328 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004329 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004330 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004331 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004332 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004333 // If all Altivec parameters fit in registers, as they usually do,
4334 // they get stack space following the non-Altivec parameters. We
4335 // don't track this here because nobody below needs it.
4336 // If there are more Altivec parameters than fit in registers emit
4337 // the stores here.
4338 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4339 unsigned j = 0;
4340 // Offset is aligned; skip 1st 12 params which go in V registers.
4341 ArgOffset = ((ArgOffset+15)/16)*16;
4342 ArgOffset += 12*16;
4343 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004344 SDValue Arg = OutVals[i];
4345 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4347 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004348 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004350 // We are emitting Altivec params in order.
4351 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4352 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004353 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004354 ArgOffset += 16;
4355 }
4356 }
4357 }
4358 }
4359
Chris Lattner9a2a4972006-05-17 06:01:33 +00004360 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004362 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Dale Johannesenf7b73042010-03-09 20:15:42 +00004364 // On Darwin, R12 must contain the address of an indirect callee. This does
4365 // not mean the MTCTR instruction must use R12; it's easier to model this as
4366 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004367 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004368 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4369 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4370 !isBLACompatibleAddress(Callee, DAG))
4371 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4372 PPC::R12), Callee));
4373
Chris Lattner9a2a4972006-05-17 06:01:33 +00004374 // Build a sequence of copy-to-reg nodes chained together with token chain
4375 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004376 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004377 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004379 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004380 InFlag = Chain.getValue(1);
4381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004382
Chris Lattnerb9082582010-11-14 23:42:06 +00004383 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004384 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4385 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004386
Dan Gohman98ca4f22009-08-05 01:29:28 +00004387 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4388 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4389 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004390}
4391
Hal Finkeld712f932011-10-14 19:51:36 +00004392bool
4393PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4394 MachineFunction &MF, bool isVarArg,
4395 const SmallVectorImpl<ISD::OutputArg> &Outs,
4396 LLVMContext &Context) const {
4397 SmallVector<CCValAssign, 16> RVLocs;
4398 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4399 RVLocs, Context);
4400 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4401}
4402
Dan Gohman98ca4f22009-08-05 01:29:28 +00004403SDValue
4404PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004405 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004406 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004407 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004408 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004409
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004410 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004411 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004412 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004413 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004414
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004415 // If this is the first return lowered for this function, add the regs to the
4416 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004417 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004418 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004419 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004420 }
4421
Dan Gohman475871a2008-07-27 21:46:04 +00004422 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004424 // Copy the result values into the output registers.
4425 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4426 CCValAssign &VA = RVLocs[i];
4427 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004428
4429 SDValue Arg = OutVals[i];
4430
4431 switch (VA.getLocInfo()) {
4432 default: llvm_unreachable("Unknown loc info!");
4433 case CCValAssign::Full: break;
4434 case CCValAssign::AExt:
4435 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4436 break;
4437 case CCValAssign::ZExt:
4438 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4439 break;
4440 case CCValAssign::SExt:
4441 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4442 break;
4443 }
4444
4445 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004446 Flag = Chain.getValue(1);
4447 }
4448
Gabor Greifba36cb52008-08-28 21:40:38 +00004449 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004451 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004453}
4454
Dan Gohman475871a2008-07-27 21:46:04 +00004455SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004456 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004457 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004458 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004459
Jim Laskeyefc7e522006-12-04 22:04:42 +00004460 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004461 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004462
4463 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004464 bool isPPC64 = Subtarget.isPPC64();
4465 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004466 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004467
4468 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004469 SDValue Chain = Op.getOperand(0);
4470 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Jim Laskeyefc7e522006-12-04 22:04:42 +00004472 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004473 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4474 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004475 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Jim Laskeyefc7e522006-12-04 22:04:42 +00004477 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004478 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Jim Laskeyefc7e522006-12-04 22:04:42 +00004480 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004481 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004482 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004483}
4484
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004485
4486
Dan Gohman475871a2008-07-27 21:46:04 +00004487SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004488PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004489 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004490 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004491 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004492 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004493
4494 // Get current frame pointer save index. The users of this index will be
4495 // primarily DYNALLOC instructions.
4496 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4497 int RASI = FI->getReturnAddrSaveIndex();
4498
4499 // If the frame pointer save index hasn't been defined yet.
4500 if (!RASI) {
4501 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004502 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004503 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004504 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004505 // Save the result.
4506 FI->setReturnAddrSaveIndex(RASI);
4507 }
4508 return DAG.getFrameIndex(RASI, PtrVT);
4509}
4510
Dan Gohman475871a2008-07-27 21:46:04 +00004511SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004512PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4513 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004514 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004515 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004516 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004517
4518 // Get current frame pointer save index. The users of this index will be
4519 // primarily DYNALLOC instructions.
4520 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4521 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004522
Jim Laskey2f616bf2006-11-16 22:43:37 +00004523 // If the frame pointer save index hasn't been defined yet.
4524 if (!FPSI) {
4525 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004526 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004527 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004528
Jim Laskey2f616bf2006-11-16 22:43:37 +00004529 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004530 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004531 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004532 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004533 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004534 return DAG.getFrameIndex(FPSI, PtrVT);
4535}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004536
Dan Gohman475871a2008-07-27 21:46:04 +00004537SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004538 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004539 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004540 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004541 SDValue Chain = Op.getOperand(0);
4542 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004543 DebugLoc dl = Op.getDebugLoc();
4544
Jim Laskey2f616bf2006-11-16 22:43:37 +00004545 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004546 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004547 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004548 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004549 DAG.getConstant(0, PtrVT), Size);
4550 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004551 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004552 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004553 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004554 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004555 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004556}
4557
Chris Lattner1a635d62006-04-14 06:01:58 +00004558/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4559/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004560SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004561 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004562 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4563 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004564 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004565
Chris Lattner1a635d62006-04-14 06:01:58 +00004566 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004569 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Owen Andersone50ed302009-08-10 22:56:29 +00004571 EVT ResVT = Op.getValueType();
4572 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004573 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4574 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004575 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Chris Lattner1a635d62006-04-14 06:01:58 +00004577 // If the RHS of the comparison is a 0.0, we don't need to do the
4578 // subtraction at all.
4579 if (isFloatingPointZero(RHS))
4580 switch (CC) {
4581 default: break; // SETUO etc aren't handled by fsel.
4582 case ISD::SETULT:
4583 case ISD::SETLT:
4584 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004585 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004586 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4588 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004589 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004590 case ISD::SETUGT:
4591 case ISD::SETGT:
4592 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004593 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004594 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4596 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004597 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004599 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Dan Gohman475871a2008-07-27 21:46:04 +00004601 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 switch (CC) {
4603 default: break; // SETUO etc aren't handled by fsel.
4604 case ISD::SETULT:
4605 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004606 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4608 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004609 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004610 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004611 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004612 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4614 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004615 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004616 case ISD::SETUGT:
4617 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004618 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4620 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004621 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004622 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004624 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4626 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004627 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004628 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004629 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004630}
4631
Chris Lattner1f873002007-11-28 18:44:47 +00004632// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004633SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004634 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004635 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 if (Src.getValueType() == MVT::f32)
4638 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004639
Dan Gohman475871a2008-07-27 21:46:04 +00004640 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004642 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004644 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004645 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 case MVT::i64:
4649 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004650 break;
4651 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004652
Chris Lattner1a635d62006-04-14 06:01:58 +00004653 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004655
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004656 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004657 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4658 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004659
4660 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4661 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004663 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004664 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004665 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004666 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004667}
4668
Dan Gohmand858e902010-04-17 15:26:15 +00004669SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4670 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004671 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004672 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004674 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004675
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004677 SDValue SINT = Op.getOperand(0);
4678 // When converting to single-precision, we actually need to convert
4679 // to double-precision first and then round to single-precision.
4680 // To avoid double-rounding effects during that operation, we have
4681 // to prepare the input operand. Bits that might be truncated when
4682 // converting to double-precision are replaced by a bit that won't
4683 // be lost at this stage, but is below the single-precision rounding
4684 // position.
4685 //
4686 // However, if -enable-unsafe-fp-math is in effect, accept double
4687 // rounding to avoid the extra overhead.
4688 if (Op.getValueType() == MVT::f32 &&
4689 !DAG.getTarget().Options.UnsafeFPMath) {
4690
4691 // Twiddle input to make sure the low 11 bits are zero. (If this
4692 // is the case, we are guaranteed the value will fit into the 53 bit
4693 // mantissa of an IEEE double-precision value without rounding.)
4694 // If any of those low 11 bits were not zero originally, make sure
4695 // bit 12 (value 2048) is set instead, so that the final rounding
4696 // to single-precision gets the correct result.
4697 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4698 SINT, DAG.getConstant(2047, MVT::i64));
4699 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4700 Round, DAG.getConstant(2047, MVT::i64));
4701 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4702 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4703 Round, DAG.getConstant(-2048, MVT::i64));
4704
4705 // However, we cannot use that value unconditionally: if the magnitude
4706 // of the input value is small, the bit-twiddling we did above might
4707 // end up visibly changing the output. Fortunately, in that case, we
4708 // don't need to twiddle bits since the original input will convert
4709 // exactly to double-precision floating-point already. Therefore,
4710 // construct a conditional to use the original value if the top 11
4711 // bits are all sign-bit copies, and use the rounded value computed
4712 // above otherwise.
4713 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4714 SINT, DAG.getConstant(53, MVT::i32));
4715 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4716 Cond, DAG.getConstant(1, MVT::i64));
4717 Cond = DAG.getSetCC(dl, MVT::i32,
4718 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4719
4720 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4721 }
4722 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4724 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004725 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004727 return FP;
4728 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004729
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004731 "Unhandled SINT_TO_FP type in custom expander!");
4732 // Since we only generate this in 64-bit mode, we can take advantage of
4733 // 64-bit registers. In particular, sign extend the input value into the
4734 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4735 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004736 MachineFunction &MF = DAG.getMachineFunction();
4737 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004738 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004739 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004741
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004743 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004744
Chris Lattner1a635d62006-04-14 06:01:58 +00004745 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004746 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004747 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004748 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004749 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4750 SDValue Store =
4751 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4752 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004753 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004754 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004755 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004756
Chris Lattner1a635d62006-04-14 06:01:58 +00004757 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4759 if (Op.getValueType() == MVT::f32)
4760 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004761 return FP;
4762}
4763
Dan Gohmand858e902010-04-17 15:26:15 +00004764SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4765 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004766 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004767 /*
4768 The rounding mode is in bits 30:31 of FPSR, and has the following
4769 settings:
4770 00 Round to nearest
4771 01 Round to 0
4772 10 Round to +inf
4773 11 Round to -inf
4774
4775 FLT_ROUNDS, on the other hand, expects the following:
4776 -1 Undefined
4777 0 Round to 0
4778 1 Round to nearest
4779 2 Round to +inf
4780 3 Round to -inf
4781
4782 To perform the conversion, we do:
4783 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4784 */
4785
4786 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004787 EVT VT = Op.getValueType();
4788 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4789 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004790 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004791
4792 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004794 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004795 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004796
4797 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004798 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004799 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004800 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004801 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004802
4803 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004804 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004805 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004806 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004807 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004808
4809 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 DAG.getNode(ISD::AND, dl, MVT::i32,
4812 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 DAG.getNode(ISD::SRL, dl, MVT::i32,
4815 DAG.getNode(ISD::AND, dl, MVT::i32,
4816 DAG.getNode(ISD::XOR, dl, MVT::i32,
4817 CWD, DAG.getConstant(3, MVT::i32)),
4818 DAG.getConstant(3, MVT::i32)),
4819 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004820
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004823
Duncan Sands83ec4b62008-06-06 12:08:01 +00004824 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004825 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004826}
4827
Dan Gohmand858e902010-04-17 15:26:15 +00004828SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004829 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004830 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004831 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004832 assert(Op.getNumOperands() == 3 &&
4833 VT == Op.getOperand(1).getValueType() &&
4834 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004835
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004836 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004837 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue Lo = Op.getOperand(0);
4839 SDValue Hi = Op.getOperand(1);
4840 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004841 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004842
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004843 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004844 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004845 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4846 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4847 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4848 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004849 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004850 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4851 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4852 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004854 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004855}
4856
Dan Gohmand858e902010-04-17 15:26:15 +00004857SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004859 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004861 assert(Op.getNumOperands() == 3 &&
4862 VT == Op.getOperand(1).getValueType() &&
4863 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
Dan Gohman9ed06db2008-03-07 20:36:53 +00004865 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004866 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue Lo = Op.getOperand(0);
4868 SDValue Hi = Op.getOperand(1);
4869 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004870 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004871
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004872 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004873 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004874 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4875 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4876 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4877 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004878 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004879 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4880 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4881 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004882 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004883 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004884}
4885
Dan Gohmand858e902010-04-17 15:26:15 +00004886SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004887 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004889 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004890 assert(Op.getNumOperands() == 3 &&
4891 VT == Op.getOperand(1).getValueType() &&
4892 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004893
Dan Gohman9ed06db2008-03-07 20:36:53 +00004894 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004895 SDValue Lo = Op.getOperand(0);
4896 SDValue Hi = Op.getOperand(1);
4897 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004898 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004899
Dale Johannesenf5d97892009-02-04 01:48:28 +00004900 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004901 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004902 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4903 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4904 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4905 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004906 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004907 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4908 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4909 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004910 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004911 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004912 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004913}
4914
4915//===----------------------------------------------------------------------===//
4916// Vector related lowering.
4917//
4918
Chris Lattner4a998b92006-04-17 06:00:21 +00004919/// BuildSplatI - Build a canonical splati of Val with an element size of
4920/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004921static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004922 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004923 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004924
Owen Andersone50ed302009-08-10 22:56:29 +00004925 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004927 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004928
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004930
Chris Lattner70fa4932006-12-01 01:45:39 +00004931 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4932 if (Val == -1)
4933 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004934
Owen Andersone50ed302009-08-10 22:56:29 +00004935 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004936
Chris Lattner4a998b92006-04-17 06:00:21 +00004937 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004939 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004940 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004941 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4942 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004943 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004944}
4945
Chris Lattnere7c768e2006-04-18 03:24:30 +00004946/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004947/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004948static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004949 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 EVT DestVT = MVT::Other) {
4951 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004952 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004954}
4955
Chris Lattnere7c768e2006-04-18 03:24:30 +00004956/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4957/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004958static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004959 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 DebugLoc dl, EVT DestVT = MVT::Other) {
4961 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004962 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004964}
4965
4966
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004967/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4968/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004969static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004971 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004972 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4973 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004974
Nate Begeman9008ca62009-04-27 18:41:29 +00004975 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004976 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004979 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004980}
4981
Chris Lattnerf1b47082006-04-14 05:19:18 +00004982// If this is a case we can't handle, return null and let the default
4983// expansion code take care of it. If we CAN select this case, and if it
4984// selects to a single instruction, return Op. Otherwise, if we can codegen
4985// this case more efficiently than a constant pool load, lower it to the
4986// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004987SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4988 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004989 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004990 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4991 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004992
Bob Wilson24e338e2009-03-02 23:24:16 +00004993 // Check if this is a splat of a constant value.
4994 APInt APSplatBits, APSplatUndef;
4995 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004996 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004997 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004998 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004999 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005000
Bob Wilsonf2950b02009-03-03 19:26:27 +00005001 unsigned SplatBits = APSplatBits.getZExtValue();
5002 unsigned SplatUndef = APSplatUndef.getZExtValue();
5003 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005004
Bob Wilsonf2950b02009-03-03 19:26:27 +00005005 // First, handle single instruction cases.
5006
5007 // All zeros?
5008 if (SplatBits == 0) {
5009 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5011 SDValue Z = DAG.getConstant(0, MVT::i32);
5012 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005013 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005014 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 return Op;
5016 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005017
Bob Wilsonf2950b02009-03-03 19:26:27 +00005018 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5019 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5020 (32-SplatBitSize));
5021 if (SextVal >= -16 && SextVal <= 15)
5022 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
5024
Bob Wilsonf2950b02009-03-03 19:26:27 +00005025 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
Bob Wilsonf2950b02009-03-03 19:26:27 +00005027 // If this value is in the range [-32,30] and is even, use:
5028 // tmp = VSPLTI[bhw], result = add tmp, tmp
5029 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005031 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005032 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005033 }
5034
5035 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5036 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5037 // for fneg/fabs.
5038 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5039 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005041
5042 // Make the VSLW intrinsic, computing 0x8000_0000.
5043 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5044 OnesV, DAG, dl);
5045
5046 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005048 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005049 }
5050
5051 // Check to see if this is a wide variety of vsplti*, binop self cases.
5052 static const signed char SplatCsts[] = {
5053 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5054 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5055 };
5056
5057 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5058 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5059 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5060 int i = SplatCsts[idx];
5061
5062 // Figure out what shift amount will be used by altivec if shifted by i in
5063 // this splat size.
5064 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5065
5066 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005067 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005069 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5070 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5071 Intrinsic::ppc_altivec_vslw
5072 };
5073 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005074 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005076
Bob Wilsonf2950b02009-03-03 19:26:27 +00005077 // vsplti + srl self.
5078 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5081 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5082 Intrinsic::ppc_altivec_vsrw
5083 };
5084 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005085 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005086 }
5087
Bob Wilsonf2950b02009-03-03 19:26:27 +00005088 // vsplti + sra self.
5089 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005091 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5092 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5093 Intrinsic::ppc_altivec_vsraw
5094 };
5095 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005096 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Bob Wilsonf2950b02009-03-03 19:26:27 +00005099 // vsplti + rol self.
5100 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5101 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005103 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5104 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5105 Intrinsic::ppc_altivec_vrlw
5106 };
5107 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005108 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005110
Bob Wilsonf2950b02009-03-03 19:26:27 +00005111 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005112 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005114 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005115 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005116 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005117 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005119 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005120 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005121 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005122 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005124 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5125 }
5126 }
5127
5128 // Three instruction sequences.
5129
5130 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5131 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5133 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005134 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005136 }
5137 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5138 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5140 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005141 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005144
Dan Gohman475871a2008-07-27 21:46:04 +00005145 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005146}
5147
Chris Lattner59138102006-04-17 05:28:54 +00005148/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5149/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005150static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005151 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005152 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005153 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005154 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005155 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Chris Lattner59138102006-04-17 05:28:54 +00005157 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005158 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005159 OP_VMRGHW,
5160 OP_VMRGLW,
5161 OP_VSPLTISW0,
5162 OP_VSPLTISW1,
5163 OP_VSPLTISW2,
5164 OP_VSPLTISW3,
5165 OP_VSLDOI4,
5166 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005167 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005168 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Chris Lattner59138102006-04-17 05:28:54 +00005170 if (OpNum == OP_COPY) {
5171 if (LHSID == (1*9+2)*9+3) return LHS;
5172 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5173 return RHS;
5174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005177 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5178 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005181 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005182 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005183 case OP_VMRGHW:
5184 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5185 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5186 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5187 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5188 break;
5189 case OP_VMRGLW:
5190 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5191 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5192 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5193 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5194 break;
5195 case OP_VSPLTISW0:
5196 for (unsigned i = 0; i != 16; ++i)
5197 ShufIdxs[i] = (i&3)+0;
5198 break;
5199 case OP_VSPLTISW1:
5200 for (unsigned i = 0; i != 16; ++i)
5201 ShufIdxs[i] = (i&3)+4;
5202 break;
5203 case OP_VSPLTISW2:
5204 for (unsigned i = 0; i != 16; ++i)
5205 ShufIdxs[i] = (i&3)+8;
5206 break;
5207 case OP_VSPLTISW3:
5208 for (unsigned i = 0; i != 16; ++i)
5209 ShufIdxs[i] = (i&3)+12;
5210 break;
5211 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005212 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005213 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005214 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005215 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005216 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005217 }
Owen Andersone50ed302009-08-10 22:56:29 +00005218 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005219 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5220 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005222 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005223}
5224
Chris Lattnerf1b47082006-04-14 05:19:18 +00005225/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5226/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5227/// return the code it can be lowered into. Worst case, it can always be
5228/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005229SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005230 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005231 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005232 SDValue V1 = Op.getOperand(0);
5233 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005235 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattnerf1b47082006-04-14 05:19:18 +00005237 // Cases that are handled by instructions that take permute immediates
5238 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5239 // selected by the instruction selector.
5240 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005241 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5242 PPC::isSplatShuffleMask(SVOp, 2) ||
5243 PPC::isSplatShuffleMask(SVOp, 4) ||
5244 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5245 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5246 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5247 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5248 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5249 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5250 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5251 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5252 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005253 return Op;
5254 }
5255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattnerf1b47082006-04-14 05:19:18 +00005257 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5258 // and produce a fixed permutation. If any of these match, do not lower to
5259 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5261 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5262 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5263 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5264 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5265 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5266 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5267 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5268 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005269 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005270
Chris Lattner59138102006-04-17 05:28:54 +00005271 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5272 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005273 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274
Chris Lattner59138102006-04-17 05:28:54 +00005275 unsigned PFIndexes[4];
5276 bool isFourElementShuffle = true;
5277 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5278 unsigned EltNo = 8; // Start out undef.
5279 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005281 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005284 if ((ByteSource & 3) != j) {
5285 isFourElementShuffle = false;
5286 break;
5287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Chris Lattner59138102006-04-17 05:28:54 +00005289 if (EltNo == 8) {
5290 EltNo = ByteSource/4;
5291 } else if (EltNo != ByteSource/4) {
5292 isFourElementShuffle = false;
5293 break;
5294 }
5295 }
5296 PFIndexes[i] = EltNo;
5297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
5299 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005300 // perfect shuffle vector to determine if it is cost effective to do this as
5301 // discrete instructions, or whether we should use a vperm.
5302 if (isFourElementShuffle) {
5303 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005304 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005305 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Chris Lattner59138102006-04-17 05:28:54 +00005307 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5308 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Chris Lattner59138102006-04-17 05:28:54 +00005310 // Determining when to avoid vperm is tricky. Many things affect the cost
5311 // of vperm, particularly how many times the perm mask needs to be computed.
5312 // For example, if the perm mask can be hoisted out of a loop or is already
5313 // used (perhaps because there are multiple permutes with the same shuffle
5314 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5315 // the loop requires an extra register.
5316 //
5317 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005318 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005319 // available, if this block is within a loop, we should avoid using vperm
5320 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005321 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005322 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Chris Lattnerf1b47082006-04-14 05:19:18 +00005325 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5326 // vector that will get spilled to the constant pool.
5327 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005328
Chris Lattnerf1b47082006-04-14 05:19:18 +00005329 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5330 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005331 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005332 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005333
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5336 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattnerf1b47082006-04-14 05:19:18 +00005338 for (unsigned j = 0; j != BytesPerElement; ++j)
5339 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005344 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005345 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005346}
5347
Chris Lattner90564f22006-04-18 17:59:36 +00005348/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5349/// altivec comparison. If it is, return true and fill in Opc/isDot with
5350/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005351static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005352 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005353 unsigned IntrinsicID =
5354 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005355 CompareOpc = -1;
5356 isDot = false;
5357 switch (IntrinsicID) {
5358 default: return false;
5359 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005360 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5361 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5362 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5363 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5364 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5365 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5366 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5367 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5368 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5369 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5370 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5371 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5372 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005373
Chris Lattner1a635d62006-04-14 06:01:58 +00005374 // Normal Comparisons.
5375 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5376 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5377 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5378 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5379 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5380 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5381 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5382 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5383 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5384 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5385 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5386 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5387 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5388 }
Chris Lattner90564f22006-04-18 17:59:36 +00005389 return true;
5390}
5391
5392/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5393/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005394SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005395 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005396 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5397 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005398 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005399 int CompareOpc;
5400 bool isDot;
5401 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005402 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner90564f22006-04-18 17:59:36 +00005404 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005405 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005406 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005407 Op.getOperand(1), Op.getOperand(2),
5408 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005409 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Chris Lattner1a635d62006-04-14 06:01:58 +00005412 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005413 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005414 Op.getOperand(2), // LHS
5415 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005417 };
Owen Andersone50ed302009-08-10 22:56:29 +00005418 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005419 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005420 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005421 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner1a635d62006-04-14 06:01:58 +00005423 // Now that we have the comparison, emit a copy from the CR to a GPR.
5424 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5426 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005427 CompNode.getValue(1));
5428
Chris Lattner1a635d62006-04-14 06:01:58 +00005429 // Unpack the result based on how the target uses it.
5430 unsigned BitNo; // Bit # of CR6.
5431 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005432 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005433 default: // Can't happen, don't crash on invalid number though.
5434 case 0: // Return the value of the EQ bit of CR6.
5435 BitNo = 0; InvertBit = false;
5436 break;
5437 case 1: // Return the inverted value of the EQ bit of CR6.
5438 BitNo = 0; InvertBit = true;
5439 break;
5440 case 2: // Return the value of the LT bit of CR6.
5441 BitNo = 2; InvertBit = false;
5442 break;
5443 case 3: // Return the inverted value of the LT bit of CR6.
5444 BitNo = 2; InvertBit = true;
5445 break;
5446 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005447
Chris Lattner1a635d62006-04-14 06:01:58 +00005448 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5450 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005451 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5453 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
Chris Lattner1a635d62006-04-14 06:01:58 +00005455 // If we are supposed to, toggle the bit.
5456 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5458 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005459 return Flags;
5460}
5461
Scott Michelfdc40a02009-02-17 22:15:04 +00005462SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005463 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005464 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005465 // Create a stack slot that is 16-byte aligned.
5466 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005467 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005468 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005469 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Chris Lattner1a635d62006-04-14 06:01:58 +00005471 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005472 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005473 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005474 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005475 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005476 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005477 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005478}
5479
Dan Gohmand858e902010-04-17 15:26:15 +00005480SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005481 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005483 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5486 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005489 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005491 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005492 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5493 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5494 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005496 // Low parts multiplied together, generating 32-bit results (we ignore the
5497 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005503 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005504 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005505 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5507 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005508 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005509
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005511
Chris Lattnercea2aa72006-04-18 04:28:57 +00005512 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005513 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner19a81522006-04-18 03:57:35 +00005517 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005518 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005520 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattner19a81522006-04-18 03:57:35 +00005522 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005523 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005525 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005526
Chris Lattner19a81522006-04-18 03:57:35 +00005527 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005528 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005529 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005530 Ops[i*2 ] = 2*i+1;
5531 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005532 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005534 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005535 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005536 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005537}
5538
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005539/// LowerOperation - Provide custom lowering hooks for some operations.
5540///
Dan Gohmand858e902010-04-17 15:26:15 +00005541SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005542 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005543 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005544 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005545 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005546 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005547 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005548 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005549 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005550 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5551 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005552 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005553 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
5555 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005556 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005557
Jim Laskeyefc7e522006-12-04 22:04:42 +00005558 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005559 case ISD::DYNAMIC_STACKALLOC:
5560 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005561
Chris Lattner1a635d62006-04-14 06:01:58 +00005562 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005563 case ISD::FP_TO_UINT:
5564 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005565 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005566 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005567 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005568
Chris Lattner1a635d62006-04-14 06:01:58 +00005569 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005570 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5571 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5572 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005573
Chris Lattner1a635d62006-04-14 06:01:58 +00005574 // Vector-related lowering.
5575 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5576 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5577 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5578 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005579 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005580
Chris Lattner3fc027d2007-12-08 06:59:59 +00005581 // Frame & Return address.
5582 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005583 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005584 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005585}
5586
Duncan Sands1607f052008-12-01 11:39:25 +00005587void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5588 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005589 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005590 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005591 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005592 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005593 default:
Craig Topperbc219812012-02-07 02:50:20 +00005594 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005595 case ISD::VAARG: {
5596 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5597 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5598 return;
5599
5600 EVT VT = N->getValueType(0);
5601
5602 if (VT == MVT::i64) {
5603 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5604
5605 Results.push_back(NewNode);
5606 Results.push_back(NewNode.getValue(1));
5607 }
5608 return;
5609 }
Duncan Sands1607f052008-12-01 11:39:25 +00005610 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 assert(N->getValueType(0) == MVT::ppcf128);
5612 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005613 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005615 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005616 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005618 DAG.getIntPtrConstant(1));
5619
5620 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5621 // of the long double, and puts FPSCR back the way it was. We do not
5622 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005623 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005624 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5625
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005627 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005628 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005629 MFFSreg = Result.getValue(0);
5630 InFlag = Result.getValue(1);
5631
5632 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005633 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005635 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005636 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005637 InFlag = Result.getValue(0);
5638
5639 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005640 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005642 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005643 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005644 InFlag = Result.getValue(0);
5645
5646 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005648 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005649 Ops[0] = Lo;
5650 Ops[1] = Hi;
5651 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005652 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005653 FPreg = Result.getValue(0);
5654 InFlag = Result.getValue(1);
5655
5656 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 NodeTys.push_back(MVT::f64);
5658 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005659 Ops[1] = MFFSreg;
5660 Ops[2] = FPreg;
5661 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005662 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005663 FPreg = Result.getValue(0);
5664
5665 // We know the low half is about to be thrown away, so just use something
5666 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005668 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005669 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005670 }
Duncan Sands1607f052008-12-01 11:39:25 +00005671 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005672 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005673 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005674 }
5675}
5676
5677
Chris Lattner1a635d62006-04-14 06:01:58 +00005678//===----------------------------------------------------------------------===//
5679// Other Lowering Code
5680//===----------------------------------------------------------------------===//
5681
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005682MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005683PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005684 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005685 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005686 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5687
5688 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5689 MachineFunction *F = BB->getParent();
5690 MachineFunction::iterator It = BB;
5691 ++It;
5692
5693 unsigned dest = MI->getOperand(0).getReg();
5694 unsigned ptrA = MI->getOperand(1).getReg();
5695 unsigned ptrB = MI->getOperand(2).getReg();
5696 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005697 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005698
5699 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5700 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5701 F->insert(It, loopMBB);
5702 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005703 exitMBB->splice(exitMBB->begin(), BB,
5704 llvm::next(MachineBasicBlock::iterator(MI)),
5705 BB->end());
5706 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005707
5708 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005709 unsigned TmpReg = (!BinOpcode) ? incr :
5710 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005711 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5712 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005713
5714 // thisMBB:
5715 // ...
5716 // fallthrough --> loopMBB
5717 BB->addSuccessor(loopMBB);
5718
5719 // loopMBB:
5720 // l[wd]arx dest, ptr
5721 // add r0, dest, incr
5722 // st[wd]cx. r0, ptr
5723 // bne- loopMBB
5724 // fallthrough --> exitMBB
5725 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005726 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005727 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005728 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005729 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5730 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005731 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005732 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005733 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005734 BB->addSuccessor(loopMBB);
5735 BB->addSuccessor(exitMBB);
5736
5737 // exitMBB:
5738 // ...
5739 BB = exitMBB;
5740 return BB;
5741}
5742
5743MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005744PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005745 MachineBasicBlock *BB,
5746 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005747 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005748 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005749 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5750 // In 64 bit mode we have to use 64 bits for addresses, even though the
5751 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5752 // registers without caring whether they're 32 or 64, but here we're
5753 // doing actual arithmetic on the addresses.
5754 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005755 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005756
5757 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5758 MachineFunction *F = BB->getParent();
5759 MachineFunction::iterator It = BB;
5760 ++It;
5761
5762 unsigned dest = MI->getOperand(0).getReg();
5763 unsigned ptrA = MI->getOperand(1).getReg();
5764 unsigned ptrB = MI->getOperand(2).getReg();
5765 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005766 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005767
5768 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5769 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5770 F->insert(It, loopMBB);
5771 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005772 exitMBB->splice(exitMBB->begin(), BB,
5773 llvm::next(MachineBasicBlock::iterator(MI)),
5774 BB->end());
5775 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005776
5777 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005778 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005779 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5780 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005781 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5782 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5783 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5784 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5785 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5786 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5787 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5788 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5789 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5790 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005791 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005792 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005793 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005794
5795 // thisMBB:
5796 // ...
5797 // fallthrough --> loopMBB
5798 BB->addSuccessor(loopMBB);
5799
5800 // The 4-byte load must be aligned, while a char or short may be
5801 // anywhere in the word. Hence all this nasty bookkeeping code.
5802 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5803 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005804 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005805 // rlwinm ptr, ptr1, 0, 0, 29
5806 // slw incr2, incr, shift
5807 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5808 // slw mask, mask2, shift
5809 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005810 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005811 // add tmp, tmpDest, incr2
5812 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005813 // and tmp3, tmp, mask
5814 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005815 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005816 // bne- loopMBB
5817 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005818 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005819 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005820 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005821 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005822 .addReg(ptrA).addReg(ptrB);
5823 } else {
5824 Ptr1Reg = ptrB;
5825 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005826 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005828 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005829 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5830 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005831 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 .addReg(Ptr1Reg).addImm(0).addImm(61);
5833 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005834 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005835 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005837 .addReg(incr).addReg(ShiftReg);
5838 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005841 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5842 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005843 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005844 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005845 .addReg(Mask2Reg).addReg(ShiftReg);
5846
5847 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005848 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005849 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005850 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005851 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005852 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005854 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005855 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005856 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005857 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005858 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005859 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005860 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005861 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005862 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005863 BB->addSuccessor(loopMBB);
5864 BB->addSuccessor(exitMBB);
5865
5866 // exitMBB:
5867 // ...
5868 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005869 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5870 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005871 return BB;
5872}
5873
5874MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005875PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005876 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005877 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005878
5879 // To "insert" these instructions we actually have to insert their
5880 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005881 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005882 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005883 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005884
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005885 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005886
Hal Finkel009f7af2012-06-22 23:10:08 +00005887 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5888 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5889 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5890 PPC::ISEL8 : PPC::ISEL;
5891 unsigned SelectPred = MI->getOperand(4).getImm();
5892 DebugLoc dl = MI->getDebugLoc();
5893
5894 // The SelectPred is ((BI << 5) | BO) for a BCC
5895 unsigned BO = SelectPred & 0xF;
5896 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5897
5898 unsigned TrueOpNo, FalseOpNo;
5899 if (BO == 12) {
5900 TrueOpNo = 2;
5901 FalseOpNo = 3;
5902 } else {
5903 TrueOpNo = 3;
5904 FalseOpNo = 2;
5905 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5906 }
5907
5908 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5909 .addReg(MI->getOperand(TrueOpNo).getReg())
5910 .addReg(MI->getOperand(FalseOpNo).getReg())
5911 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5912 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5913 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5914 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5915 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5916 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5917
Evan Cheng53301922008-07-12 02:23:19 +00005918
5919 // The incoming instruction knows the destination vreg to set, the
5920 // condition code register to branch on, the true/false values to
5921 // select between, and a branch opcode to use.
5922
5923 // thisMBB:
5924 // ...
5925 // TrueVal = ...
5926 // cmpTY ccX, r1, r2
5927 // bCC copy1MBB
5928 // fallthrough --> copy0MBB
5929 MachineBasicBlock *thisMBB = BB;
5930 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5931 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5932 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005933 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005934 F->insert(It, copy0MBB);
5935 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005936
5937 // Transfer the remainder of BB and its successor edges to sinkMBB.
5938 sinkMBB->splice(sinkMBB->begin(), BB,
5939 llvm::next(MachineBasicBlock::iterator(MI)),
5940 BB->end());
5941 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5942
Evan Cheng53301922008-07-12 02:23:19 +00005943 // Next, add the true and fallthrough blocks as its successors.
5944 BB->addSuccessor(copy0MBB);
5945 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005946
Dan Gohman14152b42010-07-06 20:24:04 +00005947 BuildMI(BB, dl, TII->get(PPC::BCC))
5948 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5949
Evan Cheng53301922008-07-12 02:23:19 +00005950 // copy0MBB:
5951 // %FalseValue = ...
5952 // # fallthrough to sinkMBB
5953 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005954
Evan Cheng53301922008-07-12 02:23:19 +00005955 // Update machine-CFG edges
5956 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005957
Evan Cheng53301922008-07-12 02:23:19 +00005958 // sinkMBB:
5959 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5960 // ...
5961 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005962 BuildMI(*BB, BB->begin(), dl,
5963 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005964 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5965 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5966 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005967 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5968 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5970 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5972 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5974 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005975
5976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5977 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5979 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5981 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5983 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005984
5985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5986 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5988 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5990 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5991 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5992 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005993
5994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5995 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5997 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5999 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6001 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006002
6003 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006004 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006005 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006006 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006008 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006010 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006011
6012 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6013 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6014 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6015 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006016 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6017 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6018 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6019 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006020
Dale Johannesen0e55f062008-08-29 18:29:46 +00006021 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6022 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6023 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6024 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6025 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6026 BB = EmitAtomicBinary(MI, BB, false, 0);
6027 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6028 BB = EmitAtomicBinary(MI, BB, true, 0);
6029
Evan Cheng53301922008-07-12 02:23:19 +00006030 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6031 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6032 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6033
6034 unsigned dest = MI->getOperand(0).getReg();
6035 unsigned ptrA = MI->getOperand(1).getReg();
6036 unsigned ptrB = MI->getOperand(2).getReg();
6037 unsigned oldval = MI->getOperand(3).getReg();
6038 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006039 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006040
Dale Johannesen65e39732008-08-25 18:53:26 +00006041 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6042 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6043 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006044 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006045 F->insert(It, loop1MBB);
6046 F->insert(It, loop2MBB);
6047 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006048 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006049 exitMBB->splice(exitMBB->begin(), BB,
6050 llvm::next(MachineBasicBlock::iterator(MI)),
6051 BB->end());
6052 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006053
6054 // thisMBB:
6055 // ...
6056 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006057 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006058
Dale Johannesen65e39732008-08-25 18:53:26 +00006059 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006060 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006061 // cmp[wd] dest, oldval
6062 // bne- midMBB
6063 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006064 // st[wd]cx. newval, ptr
6065 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006066 // b exitBB
6067 // midMBB:
6068 // st[wd]cx. dest, ptr
6069 // exitBB:
6070 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006071 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006072 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006073 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006074 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006075 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006076 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6077 BB->addSuccessor(loop2MBB);
6078 BB->addSuccessor(midMBB);
6079
6080 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006081 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006082 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006083 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006084 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006085 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006086 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006087 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006088
Dale Johannesen65e39732008-08-25 18:53:26 +00006089 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006090 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006091 .addReg(dest).addReg(ptrA).addReg(ptrB);
6092 BB->addSuccessor(exitMBB);
6093
Evan Cheng53301922008-07-12 02:23:19 +00006094 // exitMBB:
6095 // ...
6096 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006097 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6098 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6099 // We must use 64-bit registers for addresses when targeting 64-bit,
6100 // since we're actually doing arithmetic on them. Other registers
6101 // can be 32-bit.
6102 bool is64bit = PPCSubTarget.isPPC64();
6103 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6104
6105 unsigned dest = MI->getOperand(0).getReg();
6106 unsigned ptrA = MI->getOperand(1).getReg();
6107 unsigned ptrB = MI->getOperand(2).getReg();
6108 unsigned oldval = MI->getOperand(3).getReg();
6109 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006110 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006111
6112 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6113 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6114 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6115 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6116 F->insert(It, loop1MBB);
6117 F->insert(It, loop2MBB);
6118 F->insert(It, midMBB);
6119 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006120 exitMBB->splice(exitMBB->begin(), BB,
6121 llvm::next(MachineBasicBlock::iterator(MI)),
6122 BB->end());
6123 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124
6125 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006126 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006127 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6128 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006129 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6130 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6131 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6132 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6133 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6134 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6135 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6136 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6137 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6138 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6139 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6140 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6141 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6142 unsigned Ptr1Reg;
6143 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006144 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006145 // thisMBB:
6146 // ...
6147 // fallthrough --> loopMBB
6148 BB->addSuccessor(loop1MBB);
6149
6150 // The 4-byte load must be aligned, while a char or short may be
6151 // anywhere in the word. Hence all this nasty bookkeeping code.
6152 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6153 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006154 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006155 // rlwinm ptr, ptr1, 0, 0, 29
6156 // slw newval2, newval, shift
6157 // slw oldval2, oldval,shift
6158 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6159 // slw mask, mask2, shift
6160 // and newval3, newval2, mask
6161 // and oldval3, oldval2, mask
6162 // loop1MBB:
6163 // lwarx tmpDest, ptr
6164 // and tmp, tmpDest, mask
6165 // cmpw tmp, oldval3
6166 // bne- midMBB
6167 // loop2MBB:
6168 // andc tmp2, tmpDest, mask
6169 // or tmp4, tmp2, newval3
6170 // stwcx. tmp4, ptr
6171 // bne- loop1MBB
6172 // b exitBB
6173 // midMBB:
6174 // stwcx. tmpDest, ptr
6175 // exitBB:
6176 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006177 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006178 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006179 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006180 .addReg(ptrA).addReg(ptrB);
6181 } else {
6182 Ptr1Reg = ptrB;
6183 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006184 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006185 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006186 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006187 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6188 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006189 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006190 .addReg(Ptr1Reg).addImm(0).addImm(61);
6191 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006192 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006193 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006194 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006195 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006196 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006197 .addReg(oldval).addReg(ShiftReg);
6198 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006199 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006200 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006201 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6202 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6203 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006204 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006205 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006206 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006207 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006208 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006209 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006210 .addReg(OldVal2Reg).addReg(MaskReg);
6211
6212 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006213 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006214 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006215 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6216 .addReg(TmpDestReg).addReg(MaskReg);
6217 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006218 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006219 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006220 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6221 BB->addSuccessor(loop2MBB);
6222 BB->addSuccessor(midMBB);
6223
6224 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006225 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6226 .addReg(TmpDestReg).addReg(MaskReg);
6227 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6228 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6229 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006230 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006231 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006232 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006233 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006234 BB->addSuccessor(loop1MBB);
6235 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006236
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006237 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006238 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006239 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006240 BB->addSuccessor(exitMBB);
6241
6242 // exitMBB:
6243 // ...
6244 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006245 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6246 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006247 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006248 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006249 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006250
Dan Gohman14152b42010-07-06 20:24:04 +00006251 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006252 return BB;
6253}
6254
Chris Lattner1a635d62006-04-14 06:01:58 +00006255//===----------------------------------------------------------------------===//
6256// Target Optimization Hooks
6257//===----------------------------------------------------------------------===//
6258
Duncan Sands25cf2272008-11-24 14:53:14 +00006259SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6260 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006261 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006262 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006263 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006264 switch (N->getOpcode()) {
6265 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006266 case PPCISD::SHL:
6267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006268 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006269 return N->getOperand(0);
6270 }
6271 break;
6272 case PPCISD::SRL:
6273 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006274 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006275 return N->getOperand(0);
6276 }
6277 break;
6278 case PPCISD::SRA:
6279 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006280 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006281 C->isAllOnesValue()) // -1 >>s V -> -1.
6282 return N->getOperand(0);
6283 }
6284 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006285
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006286 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006287 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006288 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6289 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6290 // We allow the src/dst to be either f32/f64, but the intermediate
6291 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 if (N->getOperand(0).getValueType() == MVT::i64 &&
6293 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 if (Val.getValueType() == MVT::f32) {
6296 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006297 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006299
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006301 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006303 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006304 if (N->getValueType(0) == MVT::f32) {
6305 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006306 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006307 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006308 }
6309 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006310 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006311 // If the intermediate type is i32, we can avoid the load/store here
6312 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006313 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006314 }
6315 }
6316 break;
Chris Lattner51269842006-03-01 05:50:56 +00006317 case ISD::STORE:
6318 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6319 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006320 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006321 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 N->getOperand(1).getValueType() == MVT::i32 &&
6323 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006325 if (Val.getValueType() == MVT::f32) {
6326 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006327 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006328 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006330 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006331
Owen Anderson825b72b2009-08-11 20:47:22 +00006332 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006333 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006334 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006335 return Val;
6336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006337
Chris Lattnerd9989382006-07-10 20:56:58 +00006338 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006339 if (cast<StoreSDNode>(N)->isUnindexed() &&
6340 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006341 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006342 (N->getOperand(1).getValueType() == MVT::i32 ||
6343 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006345 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 if (BSwapOp.getValueType() == MVT::i16)
6347 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006348
Dan Gohmanc76909a2009-09-25 20:36:54 +00006349 SDValue Ops[] = {
6350 N->getOperand(0), BSwapOp, N->getOperand(2),
6351 DAG.getValueType(N->getOperand(1).getValueType())
6352 };
6353 return
6354 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6355 Ops, array_lengthof(Ops),
6356 cast<StoreSDNode>(N)->getMemoryVT(),
6357 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006358 }
6359 break;
6360 case ISD::BSWAP:
6361 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006362 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006363 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006366 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006367 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006368 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006369 LD->getChain(), // Chain
6370 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006371 DAG.getValueType(N->getValueType(0)) // VT
6372 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006373 SDValue BSLoad =
6374 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6375 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6376 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006377
Scott Michelfdc40a02009-02-17 22:15:04 +00006378 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006379 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 if (N->getValueType(0) == MVT::i16)
6381 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006382
Chris Lattnerd9989382006-07-10 20:56:58 +00006383 // First, combine the bswap away. This makes the value produced by the
6384 // load dead.
6385 DCI.CombineTo(N, ResVal);
6386
6387 // Next, combine the load away, we give it a bogus result value but a real
6388 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006389 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006390
Chris Lattnerd9989382006-07-10 20:56:58 +00006391 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006392 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006394
Chris Lattner51269842006-03-01 05:50:56 +00006395 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006396 case PPCISD::VCMP: {
6397 // If a VCMPo node already exists with exactly the same operands as this
6398 // node, use its result instead of this node (VCMPo computes both a CR6 and
6399 // a normal output).
6400 //
6401 if (!N->getOperand(0).hasOneUse() &&
6402 !N->getOperand(1).hasOneUse() &&
6403 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006404
Chris Lattner4468c222006-03-31 06:02:07 +00006405 // Scan all of the users of the LHS, looking for VCMPo's that match.
6406 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006407
Gabor Greifba36cb52008-08-28 21:40:38 +00006408 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006409 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6410 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006411 if (UI->getOpcode() == PPCISD::VCMPo &&
6412 UI->getOperand(1) == N->getOperand(1) &&
6413 UI->getOperand(2) == N->getOperand(2) &&
6414 UI->getOperand(0) == N->getOperand(0)) {
6415 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006416 break;
6417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006418
Chris Lattner00901202006-04-18 18:28:22 +00006419 // If there is no VCMPo node, or if the flag value has a single use, don't
6420 // transform this.
6421 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6422 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006423
6424 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006425 // chain, this transformation is more complex. Note that multiple things
6426 // could use the value result, which we should ignore.
6427 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006428 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006429 FlagUser == 0; ++UI) {
6430 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006431 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006432 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006433 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006434 FlagUser = User;
6435 break;
6436 }
6437 }
6438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006439
Chris Lattner00901202006-04-18 18:28:22 +00006440 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6441 // give up for right now.
6442 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006443 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006444 }
6445 break;
6446 }
Chris Lattner90564f22006-04-18 17:59:36 +00006447 case ISD::BR_CC: {
6448 // If this is a branch on an altivec predicate comparison, lower this so
6449 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6450 // lowering is done pre-legalize, because the legalizer lowers the predicate
6451 // compare down to code that is difficult to reassemble.
6452 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006453 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006454 int CompareOpc;
6455 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006456
Chris Lattner90564f22006-04-18 17:59:36 +00006457 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6458 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6459 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6460 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006461
Chris Lattner90564f22006-04-18 17:59:36 +00006462 // If this is a comparison against something other than 0/1, then we know
6463 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006464 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006465 if (Val != 0 && Val != 1) {
6466 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6467 return N->getOperand(0);
6468 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006470 N->getOperand(0), N->getOperand(4));
6471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006472
Chris Lattner90564f22006-04-18 17:59:36 +00006473 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006474
Chris Lattner90564f22006-04-18 17:59:36 +00006475 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006476 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006477 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006478 LHS.getOperand(2), // LHS of compare
6479 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006481 };
Chris Lattner90564f22006-04-18 17:59:36 +00006482 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006483 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006484 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006485
Chris Lattner90564f22006-04-18 17:59:36 +00006486 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006487 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006488 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006489 default: // Can't happen, don't crash on invalid number though.
6490 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006491 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006492 break;
6493 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006494 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006495 break;
6496 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006497 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006498 break;
6499 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006500 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006501 break;
6502 }
6503
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6505 DAG.getConstant(CompOpc, MVT::i32),
6506 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006507 N->getOperand(4), CompNode.getValue(1));
6508 }
6509 break;
6510 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006512
Dan Gohman475871a2008-07-27 21:46:04 +00006513 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006514}
6515
Chris Lattner1a635d62006-04-14 06:01:58 +00006516//===----------------------------------------------------------------------===//
6517// Inline Assembly Support
6518//===----------------------------------------------------------------------===//
6519
Dan Gohman475871a2008-07-27 21:46:04 +00006520void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006521 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006522 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006523 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006524 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006525 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006526 switch (Op.getOpcode()) {
6527 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006528 case PPCISD::LBRX: {
6529 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006530 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006531 KnownZero = 0xFFFF0000;
6532 break;
6533 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006534 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006535 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006536 default: break;
6537 case Intrinsic::ppc_altivec_vcmpbfp_p:
6538 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6539 case Intrinsic::ppc_altivec_vcmpequb_p:
6540 case Intrinsic::ppc_altivec_vcmpequh_p:
6541 case Intrinsic::ppc_altivec_vcmpequw_p:
6542 case Intrinsic::ppc_altivec_vcmpgefp_p:
6543 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6544 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6545 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6546 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6547 case Intrinsic::ppc_altivec_vcmpgtub_p:
6548 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6549 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6550 KnownZero = ~1U; // All bits but the low one are known to be zero.
6551 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006552 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006553 }
6554 }
6555}
6556
6557
Chris Lattner4234f572007-03-25 02:14:49 +00006558/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006559/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006560PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006561PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6562 if (Constraint.size() == 1) {
6563 switch (Constraint[0]) {
6564 default: break;
6565 case 'b':
6566 case 'r':
6567 case 'f':
6568 case 'v':
6569 case 'y':
6570 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006571 case 'Z':
6572 // FIXME: While Z does indicate a memory constraint, it specifically
6573 // indicates an r+r address (used in conjunction with the 'y' modifier
6574 // in the replacement string). Currently, we're forcing the base
6575 // register to be r0 in the asm printer (which is interpreted as zero)
6576 // and forming the complete address in the second register. This is
6577 // suboptimal.
6578 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006579 }
6580 }
6581 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006582}
6583
John Thompson44ab89e2010-10-29 17:29:13 +00006584/// Examine constraint type and operand type and determine a weight value.
6585/// This object must already have been set up with the operand type
6586/// and the current alternative constraint selected.
6587TargetLowering::ConstraintWeight
6588PPCTargetLowering::getSingleConstraintMatchWeight(
6589 AsmOperandInfo &info, const char *constraint) const {
6590 ConstraintWeight weight = CW_Invalid;
6591 Value *CallOperandVal = info.CallOperandVal;
6592 // If we don't have a value, we can't do a match,
6593 // but allow it at the lowest weight.
6594 if (CallOperandVal == NULL)
6595 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006596 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006597 // Look at the constraint type.
6598 switch (*constraint) {
6599 default:
6600 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6601 break;
6602 case 'b':
6603 if (type->isIntegerTy())
6604 weight = CW_Register;
6605 break;
6606 case 'f':
6607 if (type->isFloatTy())
6608 weight = CW_Register;
6609 break;
6610 case 'd':
6611 if (type->isDoubleTy())
6612 weight = CW_Register;
6613 break;
6614 case 'v':
6615 if (type->isVectorTy())
6616 weight = CW_Register;
6617 break;
6618 case 'y':
6619 weight = CW_Register;
6620 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006621 case 'Z':
6622 weight = CW_Memory;
6623 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006624 }
6625 return weight;
6626}
6627
Scott Michelfdc40a02009-02-17 22:15:04 +00006628std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006629PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006630 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006631 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006632 // GCC RS6000 Constraint Letters
6633 switch (Constraint[0]) {
6634 case 'b': // R1-R31
6635 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006637 return std::make_pair(0U, &PPC::G8RCRegClass);
6638 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006639 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006640 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006641 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006642 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006643 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006644 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006645 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006646 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006647 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006648 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006649 }
6650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006651
Chris Lattner331d1bc2006-11-02 01:44:04 +00006652 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006653}
Chris Lattner763317d2006-02-07 00:47:13 +00006654
Chris Lattner331d1bc2006-11-02 01:44:04 +00006655
Chris Lattner48884cd2007-08-25 00:47:38 +00006656/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006657/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006658void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006659 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006660 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006661 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006662 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006663
Eric Christopher100c8332011-06-02 23:16:42 +00006664 // Only support length 1 constraints.
6665 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006666
Eric Christopher100c8332011-06-02 23:16:42 +00006667 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006668 switch (Letter) {
6669 default: break;
6670 case 'I':
6671 case 'J':
6672 case 'K':
6673 case 'L':
6674 case 'M':
6675 case 'N':
6676 case 'O':
6677 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006678 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006679 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006680 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006681 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006682 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006683 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006684 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006685 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006686 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006687 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6688 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006689 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006690 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006691 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006692 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006693 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006694 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006695 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006696 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006697 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006698 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006699 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006700 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006701 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006702 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006703 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006704 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006705 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006706 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006707 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006708 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006709 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006710 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006711 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006712 }
6713 break;
6714 }
6715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006716
Gabor Greifba36cb52008-08-28 21:40:38 +00006717 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006718 Ops.push_back(Result);
6719 return;
6720 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006721
Chris Lattner763317d2006-02-07 00:47:13 +00006722 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006723 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006724}
Evan Chengc4c62572006-03-13 23:20:37 +00006725
Chris Lattnerc9addb72007-03-30 23:15:24 +00006726// isLegalAddressingMode - Return true if the addressing mode represented
6727// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006728bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006729 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006730 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006731
Chris Lattnerc9addb72007-03-30 23:15:24 +00006732 // PPC allows a sign-extended 16-bit immediate field.
6733 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6734 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006735
Chris Lattnerc9addb72007-03-30 23:15:24 +00006736 // No global is ever allowed as a base.
6737 if (AM.BaseGV)
6738 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006739
6740 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006741 switch (AM.Scale) {
6742 case 0: // "r+i" or just "i", depending on HasBaseReg.
6743 break;
6744 case 1:
6745 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6746 return false;
6747 // Otherwise we have r+r or r+i.
6748 break;
6749 case 2:
6750 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6751 return false;
6752 // Allow 2*r as r+r.
6753 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006754 default:
6755 // No other scales are supported.
6756 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006757 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006758
Chris Lattnerc9addb72007-03-30 23:15:24 +00006759 return true;
6760}
6761
Evan Chengc4c62572006-03-13 23:20:37 +00006762/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006763/// as the offset of the target addressing mode for load / store of the
6764/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006765bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006766 // PPC allows a sign-extended 16-bit immediate field.
6767 return (V > -(1 << 16) && V < (1 << 16)-1);
6768}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006769
Craig Topperc89c7442012-03-27 07:21:54 +00006770bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006771 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006772}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006773
Dan Gohmand858e902010-04-17 15:26:15 +00006774SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6775 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006776 MachineFunction &MF = DAG.getMachineFunction();
6777 MachineFrameInfo *MFI = MF.getFrameInfo();
6778 MFI->setReturnAddressIsTaken(true);
6779
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006780 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006781 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006782
Dale Johannesen08673d22010-05-03 22:59:34 +00006783 // Make sure the function does not optimize away the store of the RA to
6784 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006785 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006786 FuncInfo->setLRStoreRequired();
6787 bool isPPC64 = PPCSubTarget.isPPC64();
6788 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6789
6790 if (Depth > 0) {
6791 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6792 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006793
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006794 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006795 isPPC64? MVT::i64 : MVT::i32);
6796 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6797 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6798 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006799 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006800 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006801
Chris Lattner3fc027d2007-12-08 06:59:59 +00006802 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006803 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006804 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006805 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006806}
6807
Dan Gohmand858e902010-04-17 15:26:15 +00006808SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6809 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006810 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006811 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006812
Owen Andersone50ed302009-08-10 22:56:29 +00006813 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006815
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006816 MachineFunction &MF = DAG.getMachineFunction();
6817 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006818 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006819 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6820 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006821 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006822 !MF.getFunction()->getFnAttributes().
6823 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006824 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6825 (is31 ? PPC::R31 : PPC::R1);
6826 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6827 PtrVT);
6828 while (Depth--)
6829 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006830 FrameAddr, MachinePointerInfo(), false, false,
6831 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006832 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006833}
Dan Gohman54aeea32008-10-21 03:41:46 +00006834
6835bool
6836PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6837 // The PowerPC target isn't yet aware of offsets.
6838 return false;
6839}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006840
Evan Cheng42642d02010-04-01 20:10:42 +00006841/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006842/// and store operations as a result of memset, memcpy, and memmove
6843/// lowering. If DstAlign is zero that means it's safe to destination
6844/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6845/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00006846/// probably because the source does not need to be loaded. If 'IsMemset' is
6847/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
6848/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
6849/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006850/// It returns EVT::Other if the type should be determined using generic
6851/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006852EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6853 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00006854 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00006855 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006856 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006857 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006859 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006861 }
6862}
Hal Finkel3f31d492012-04-01 19:23:08 +00006863
Hal Finkel070b8db2012-06-22 00:49:52 +00006864/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6865/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6866/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6867/// is expanded to mul + add.
6868bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6869 if (!VT.isSimple())
6870 return false;
6871
6872 switch (VT.getSimpleVT().SimpleTy) {
6873 case MVT::f32:
6874 case MVT::f64:
6875 case MVT::v4f32:
6876 return true;
6877 default:
6878 break;
6879 }
6880
6881 return false;
6882}
6883
Hal Finkel3f31d492012-04-01 19:23:08 +00006884Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006885 if (DisableILPPref)
6886 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006887
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006888 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006889}
6890