blob: 5f8f441d8ff5e73e675e63ccd386705bae891598 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Andrew Trick95bc85e2011-11-11 22:18:09 +000035#include "llvm/Support/Debug.h"
NAKAMURA Takumi70aaf372011-11-25 09:19:57 +000036#include "llvm/Support/raw_ostream.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000037#include "llvm/ADT/DenseMap.h"
38#include "llvm/ADT/STLExtras.h"
39#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000040#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000041#include "llvm/ADT/SmallVector.h"
42#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000062 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000070 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 virtual bool runOnMachineFunction(MachineFunction &Fn);
73
74 virtual const char *getPassName() const {
75 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Evan Cheng92549222009-06-05 19:08:58 +000093 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000094 int Offset, unsigned Base, bool BaseKill, int Opcode,
95 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
96 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000097 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000098 MemOpQueue &MemOps,
99 unsigned memOpsBegin,
100 unsigned memOpsEnd,
101 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000102 int Offset,
103 unsigned Base,
104 bool BaseKill,
105 int Opcode,
106 ARMCC::CondCodes Pred,
107 unsigned PredReg,
108 unsigned Scratch,
109 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000110 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000111 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
112 int Opcode, unsigned Size,
113 ARMCC::CondCodes Pred, unsigned PredReg,
114 unsigned Scratch, MemOpQueue &MemOps,
115 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000116
Evan Cheng11788fd2007-03-08 02:55:08 +0000117 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000118 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000120 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator MBBI,
122 const TargetInstrInfo *TII,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
125 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
126 MachineBasicBlock::iterator MBBI,
127 bool &Advance,
128 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000129 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
130 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
131 };
Devang Patel19974732007-05-03 01:11:54 +0000132 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000133}
134
Bill Wendling73fe34a2010-11-16 01:16:36 +0000135static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000136 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000138 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000139 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000140 switch (Mode) {
141 default: llvm_unreachable("Unhandled submode!");
142 case ARM_AM::ia: return ARM::LDMIA;
143 case ARM_AM::da: return ARM::LDMDA;
144 case ARM_AM::db: return ARM::LDMDB;
145 case ARM_AM::ib: return ARM::LDMIB;
146 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000147 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000149 switch (Mode) {
150 default: llvm_unreachable("Unhandled submode!");
151 case ARM_AM::ia: return ARM::STMIA;
152 case ARM_AM::da: return ARM::STMDA;
153 case ARM_AM::db: return ARM::STMDB;
154 case ARM_AM::ib: return ARM::STMIB;
155 }
Evan Cheng45032f22009-07-09 23:11:34 +0000156 case ARM::t2LDRi8:
157 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000158 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000159 switch (Mode) {
160 default: llvm_unreachable("Unhandled submode!");
161 case ARM_AM::ia: return ARM::t2LDMIA;
162 case ARM_AM::db: return ARM::t2LDMDB;
163 }
Evan Cheng45032f22009-07-09 23:11:34 +0000164 case ARM::t2STRi8:
165 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000166 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000167 switch (Mode) {
168 default: llvm_unreachable("Unhandled submode!");
169 case ARM_AM::ia: return ARM::t2STMIA;
170 case ARM_AM::db: return ARM::t2STMDB;
171 }
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
Jim Grosbache5165492009-11-09 00:11:35 +0000179 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000180 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000181 switch (Mode) {
182 default: llvm_unreachable("Unhandled submode!");
183 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000184 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000185 }
Jim Grosbache5165492009-11-09 00:11:35 +0000186 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000187 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000188 switch (Mode) {
189 default: llvm_unreachable("Unhandled submode!");
190 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000191 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000192 }
Jim Grosbache5165492009-11-09 00:11:35 +0000193 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000194 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000195 switch (Mode) {
196 default: llvm_unreachable("Unhandled submode!");
197 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000198 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000199 }
Evan Chenga8e29892007-01-19 07:51:42 +0000200 }
Evan Chenga8e29892007-01-19 07:51:42 +0000201}
202
Bill Wendling2567eec2010-11-17 05:31:09 +0000203namespace llvm {
204 namespace ARM_AM {
205
206AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000207 switch (Opcode) {
208 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000209 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000210 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000211 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000212 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000213 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000214 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000215 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000216 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000218 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 return ARM_AM::ia;
228
229 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::da;
234
235 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000240 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000243 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 return ARM_AM::db;
248
249 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000251 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::ib;
254 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255}
256
Bill Wendling2567eec2010-11-17 05:31:09 +0000257 } // end namespace ARM_AM
258} // end namespace llvm
259
Evan Cheng27934da2009-08-04 01:43:45 +0000260static bool isT2i32Load(unsigned Opc) {
261 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
262}
263
Evan Cheng45032f22009-07-09 23:11:34 +0000264static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000265 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000266}
267
268static bool isT2i32Store(unsigned Opc) {
269 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000270}
271
272static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000273 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000274}
275
Evan Cheng92549222009-06-05 19:08:58 +0000276/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000277/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000278/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000279bool
Evan Cheng92549222009-06-05 19:08:58 +0000280ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000281 MachineBasicBlock::iterator MBBI,
282 int Offset, unsigned Base, bool BaseKill,
283 int Opcode, ARMCC::CondCodes Pred,
284 unsigned PredReg, unsigned Scratch, DebugLoc dl,
285 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // Only a single register to load / store. Don't bother.
287 unsigned NumRegs = Regs.size();
288 if (NumRegs <= 1)
289 return false;
290
291 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000292 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000293 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000294 bool haveIBAndDA = isNotVFP && !isThumb2;
295 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000296 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000297 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000298 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000299 else if (Offset == -4 * (int)NumRegs && isNotVFP)
300 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000302 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000303 // Check if this is a supported opcode before we insert instructions to
304 // calculate a new base register.
305 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // If starting offset isn't zero, insert a MI to materialize a new base.
308 // But only do so if it is cost effective, i.e. merging more than two
309 // loads / stores.
310 if (NumRegs <= 2)
311 return false;
312
313 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000314 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If it is a load, then just use one of the destination register to
316 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000317 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000318 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000319 // Use the scratch register to use as a new base.
320 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000321 if (NewBase == 0)
322 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000323 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000324 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000325 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000326 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000327 Offset = - Offset;
328 }
Evan Cheng45032f22009-07-09 23:11:34 +0000329 int ImmedOffset = isThumb2
330 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
331 if (ImmedOffset == -1)
332 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000333 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000334
Dale Johannesenb6728402009-02-13 02:25:56 +0000335 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000336 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000337 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000339 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000340 }
341
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000342 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
343 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000344 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000345 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000346 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
347 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000348 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000349 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000350 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
351 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000352
353 return true;
354}
355
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000356// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
357// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000358void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
359 MemOpQueue &memOps,
360 unsigned memOpsBegin, unsigned memOpsEnd,
361 unsigned insertAfter, int Offset,
362 unsigned Base, bool BaseKill,
363 int Opcode,
364 ARMCC::CondCodes Pred, unsigned PredReg,
365 unsigned Scratch,
366 DebugLoc dl,
367 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000368 // First calculate which of the registers should be killed by the merged
369 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000370 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000371 SmallSet<unsigned, 4> KilledRegs;
372 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000373 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
374 if (i == memOpsBegin) {
375 i = memOpsEnd;
376 if (i == e)
377 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000378 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000379 if (memOps[i].Position < insertPos && memOps[i].isKill) {
380 unsigned Reg = memOps[i].Reg;
381 KilledRegs.insert(Reg);
382 Killer[Reg] = i;
383 }
384 }
385
386 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000387 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000388 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000389 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000390 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000391 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000392 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000393 }
394
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 // Try to do the merge.
396 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000397 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000398 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000399 Pred, PredReg, Scratch, dl, Regs))
400 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000401
402 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000403 Merges.push_back(prior(Loc));
404 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000405 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000406 if (Regs[i-memOpsBegin].second) {
407 unsigned Reg = Regs[i-memOpsBegin].first;
408 if (KilledRegs.count(Reg)) {
409 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000410 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
411 assert(Idx >= 0 && "Cannot find killing operand");
412 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000413 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000414 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000415 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000416 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000417 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000418 // Update this memop to refer to the merged instruction.
419 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000420 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000421 memOps[i].MBBI = Merges.back();
422 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000423 }
424}
425
Evan Chenga90f3402007-03-06 21:59:20 +0000426/// MergeLDR_STR - Merge a number of load / store instructions into one or more
427/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000428void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000429ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000430 unsigned Base, int Opcode, unsigned Size,
431 ARMCC::CondCodes Pred, unsigned PredReg,
432 unsigned Scratch, MemOpQueue &MemOps,
433 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000434 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000435 int Offset = MemOps[SIndex].Offset;
436 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000437 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000438 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000439 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000440 const MachineOperand &PMO = Loc->getOperand(0);
441 unsigned PReg = PMO.getReg();
442 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000443 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000444 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000445 unsigned Limit = ~0U;
446
447 // vldm / vstm limit are 32 for S variants, 16 for D variants.
448
449 switch (Opcode) {
450 default: break;
451 case ARM::VSTRS:
452 Limit = 32;
453 break;
454 case ARM::VSTRD:
455 Limit = 16;
456 break;
457 case ARM::VLDRD:
458 Limit = 16;
459 break;
460 case ARM::VLDRS:
461 Limit = 32;
462 break;
463 }
Evan Cheng44bec522007-05-15 01:29:07 +0000464
Evan Chenga8e29892007-01-19 07:51:42 +0000465 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
466 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000467 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
468 unsigned Reg = MO.getReg();
469 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000470 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000471 // Register numbers must be in ascending order. For VFP / NEON load and
472 // store multiples, the registers must also be consecutive and within the
473 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000474 if (Reg != ARM::SP &&
475 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000476 ((isNotVFP && RegNum > PRegNum) ||
477 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000478 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000479 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000480 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000481 } else {
482 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000483 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
484 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000485 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
486 MemOps, Merges);
487 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000488 }
489
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000490 if (MemOps[i].Position > MemOps[insertAfter].Position)
491 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000492 }
493
Evan Chengfaa51072007-04-26 19:00:32 +0000494 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000495 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
496 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000497 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
500static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000501 unsigned Bytes, unsigned Limit,
502 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000503 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000504 if (!MI)
505 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000506 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000507 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000508 MI->getOpcode() != ARM::SUBri)
509 return false;
510
511 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000512 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000513 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000514
Evan Cheng86198642009-08-07 00:34:42 +0000515 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000516 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000517 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000518 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000519 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000520 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000521}
522
523static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000524 unsigned Bytes, unsigned Limit,
525 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000526 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000527 if (!MI)
528 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000529 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000530 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000531 MI->getOpcode() != ARM::ADDri)
532 return false;
533
Bob Wilson3d38e832010-08-27 21:44:35 +0000534 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000535 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000536 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000537
Evan Cheng86198642009-08-07 00:34:42 +0000538 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000539 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000540 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000541 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000542 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000543 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
546static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
547 switch (MI->getOpcode()) {
548 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000549 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000550 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000551 case ARM::t2LDRi8:
552 case ARM::t2LDRi12:
553 case ARM::t2STRi8:
554 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000555 case ARM::VLDRS:
556 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000557 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000558 case ARM::VLDRD:
559 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000560 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000561 case ARM::LDMIA:
562 case ARM::LDMDA:
563 case ARM::LDMDB:
564 case ARM::LDMIB:
565 case ARM::STMIA:
566 case ARM::STMDA:
567 case ARM::STMDB:
568 case ARM::STMIB:
569 case ARM::t2LDMIA:
570 case ARM::t2LDMDB:
571 case ARM::t2STMIA:
572 case ARM::t2STMDB:
573 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000574 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000575 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000576 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000577 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000578 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 }
580}
581
Bill Wendling73fe34a2010-11-16 01:16:36 +0000582static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
583 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000584 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000585 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000586 case ARM::LDMIA:
587 case ARM::LDMDA:
588 case ARM::LDMDB:
589 case ARM::LDMIB:
590 switch (Mode) {
591 default: llvm_unreachable("Unhandled submode!");
592 case ARM_AM::ia: return ARM::LDMIA_UPD;
593 case ARM_AM::ib: return ARM::LDMIB_UPD;
594 case ARM_AM::da: return ARM::LDMDA_UPD;
595 case ARM_AM::db: return ARM::LDMDB_UPD;
596 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000597 case ARM::STMIA:
598 case ARM::STMDA:
599 case ARM::STMDB:
600 case ARM::STMIB:
601 switch (Mode) {
602 default: llvm_unreachable("Unhandled submode!");
603 case ARM_AM::ia: return ARM::STMIA_UPD;
604 case ARM_AM::ib: return ARM::STMIB_UPD;
605 case ARM_AM::da: return ARM::STMDA_UPD;
606 case ARM_AM::db: return ARM::STMDB_UPD;
607 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000608 case ARM::t2LDMIA:
609 case ARM::t2LDMDB:
610 switch (Mode) {
611 default: llvm_unreachable("Unhandled submode!");
612 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
613 case ARM_AM::db: return ARM::t2LDMDB_UPD;
614 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000615 case ARM::t2STMIA:
616 case ARM::t2STMDB:
617 switch (Mode) {
618 default: llvm_unreachable("Unhandled submode!");
619 case ARM_AM::ia: return ARM::t2STMIA_UPD;
620 case ARM_AM::db: return ARM::t2STMDB_UPD;
621 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000622 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000623 switch (Mode) {
624 default: llvm_unreachable("Unhandled submode!");
625 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
626 case ARM_AM::db: return ARM::VLDMSDB_UPD;
627 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000628 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000629 switch (Mode) {
630 default: llvm_unreachable("Unhandled submode!");
631 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
632 case ARM_AM::db: return ARM::VLDMDDB_UPD;
633 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000634 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000635 switch (Mode) {
636 default: llvm_unreachable("Unhandled submode!");
637 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
638 case ARM_AM::db: return ARM::VSTMSDB_UPD;
639 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000640 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000641 switch (Mode) {
642 default: llvm_unreachable("Unhandled submode!");
643 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
644 case ARM_AM::db: return ARM::VSTMDDB_UPD;
645 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000646 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000647}
648
Evan Cheng45032f22009-07-09 23:11:34 +0000649/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000650/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000651///
652/// stmia rn, <ra, rb, rc>
653/// rn := rn + 4 * 3;
654/// =>
655/// stmia rn!, <ra, rb, rc>
656///
657/// rn := rn - 4 * 3;
658/// ldmia rn, <ra, rb, rc>
659/// =>
660/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000661bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
662 MachineBasicBlock::iterator MBBI,
663 bool &Advance,
664 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000665 MachineInstr *MI = MBBI;
666 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000667 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000668 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000669 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000670 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000672 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000673
Bob Wilsond4bfd542010-08-27 23:18:17 +0000674 // Can't use an updating ld/st if the base register is also a dest
675 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000676 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000677 if (MI->getOperand(i).getReg() == Base)
678 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000679
680 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000681 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Bob Wilson815baeb2010-03-13 01:08:20 +0000683 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000684 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
685 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000686 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000687 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
688 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000689 if (Mode == ARM_AM::ia &&
690 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
691 Mode = ARM_AM::db;
692 DoMerge = true;
693 } else if (Mode == ARM_AM::ib &&
694 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
695 Mode = ARM_AM::da;
696 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000697 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000698 if (DoMerge)
699 MBB.erase(PrevMBBI);
700 }
Evan Chenga8e29892007-01-19 07:51:42 +0000701
Bob Wilson815baeb2010-03-13 01:08:20 +0000702 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000703 MachineBasicBlock::iterator EndMBBI = MBB.end();
704 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000705 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000706 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
707 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000708 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
709 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
710 DoMerge = true;
711 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
712 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
713 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000714 }
715 if (DoMerge) {
716 if (NextMBBI == I) {
717 Advance = true;
718 ++I;
719 }
720 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000721 }
722 }
723
Bob Wilson815baeb2010-03-13 01:08:20 +0000724 if (!DoMerge)
725 return false;
726
Bill Wendling73fe34a2010-11-16 01:16:36 +0000727 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000728 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
729 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000730 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000731 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000732
Bob Wilson815baeb2010-03-13 01:08:20 +0000733 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000734 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000735 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000736
Bob Wilson815baeb2010-03-13 01:08:20 +0000737 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000738 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000739
740 MBB.erase(MBBI);
741 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000742}
743
Bill Wendling73fe34a2010-11-16 01:16:36 +0000744static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
745 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000746 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000747 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000748 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000749 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000750 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000751 case ARM::VLDRS:
752 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
753 case ARM::VLDRD:
754 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
755 case ARM::VSTRS:
756 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
757 case ARM::VSTRD:
758 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000759 case ARM::t2LDRi8:
760 case ARM::t2LDRi12:
761 return ARM::t2LDR_PRE;
762 case ARM::t2STRi8:
763 case ARM::t2STRi12:
764 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000765 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000766 }
Evan Chenga8e29892007-01-19 07:51:42 +0000767}
768
Bill Wendling73fe34a2010-11-16 01:16:36 +0000769static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
770 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000771 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000772 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000773 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000774 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000775 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000776 case ARM::VLDRS:
777 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
778 case ARM::VLDRD:
779 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
780 case ARM::VSTRS:
781 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
782 case ARM::VSTRD:
783 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000784 case ARM::t2LDRi8:
785 case ARM::t2LDRi12:
786 return ARM::t2LDR_POST;
787 case ARM::t2STRi8:
788 case ARM::t2STRi12:
789 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000790 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000791 }
Evan Chenga8e29892007-01-19 07:51:42 +0000792}
793
Evan Cheng45032f22009-07-09 23:11:34 +0000794/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000795/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000796bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
797 MachineBasicBlock::iterator MBBI,
798 const TargetInstrInfo *TII,
799 bool &Advance,
800 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000801 MachineInstr *MI = MBBI;
802 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000803 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000804 unsigned Bytes = getLSMultipleTransferSize(MI);
805 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000806 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000807 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
808 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000809 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
810 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000811 if (MI->getOperand(2).getImm() != 0)
812 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000813 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000814 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000815
Jim Grosbache5165492009-11-09 00:11:35 +0000816 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000817 // Can't do the merge if the destination register is the same as the would-be
818 // writeback register.
819 if (isLd && MI->getOperand(0).getReg() == Base)
820 return false;
821
Evan Cheng0e1d3792007-07-05 07:18:20 +0000822 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000823 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000824 bool DoMerge = false;
825 ARM_AM::AddrOpc AddSub = ARM_AM::add;
826 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000827 // AM2 - 12 bits, thumb2 - 8 bits.
828 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000829
830 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000831 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
832 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000833 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000834 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
835 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000836 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000837 DoMerge = true;
838 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000839 } else if (!isAM5 &&
840 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000841 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000842 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000843 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000844 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000845 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000846 }
Evan Chenga8e29892007-01-19 07:51:42 +0000847 }
848
Bob Wilsone4193b22010-03-12 22:50:09 +0000849 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000850 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000851 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000852 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000853 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
854 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000855 if (!isAM5 &&
856 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000857 DoMerge = true;
858 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000859 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000860 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000861 }
Evan Chenge71bff72007-09-19 21:48:07 +0000862 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000863 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000864 if (NextMBBI == I) {
865 Advance = true;
866 ++I;
867 }
Evan Chenga8e29892007-01-19 07:51:42 +0000868 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000869 }
Evan Chenga8e29892007-01-19 07:51:42 +0000870 }
871
872 if (!DoMerge)
873 return false;
874
Bob Wilson3943ac32010-03-13 00:43:32 +0000875 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000876 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000877 // (There are no base-updating versions of VLDR/VSTR instructions, but the
878 // updating load/store-multiple instructions can be used with only one
879 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000880 MachineOperand &MO = MI->getOperand(0);
881 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000882 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000883 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000884 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000885 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
886 getKillRegState(MO.isKill())));
887 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000888 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000889 // LDR_PRE, LDR_POST
890 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000891 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000892 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
893 .addReg(Base, RegState::Define)
894 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
895 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000896 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000897 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
898 .addReg(Base, RegState::Define)
899 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
900 }
Jim Grosbach10342122011-08-12 22:20:41 +0000901 } else {
902 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000903 // t2LDR_PRE, t2LDR_POST
904 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
905 .addReg(Base, RegState::Define)
906 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000907 }
Evan Cheng27934da2009-08-04 01:43:45 +0000908 } else {
909 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000910 // FIXME: post-indexed stores use am2offset_imm, which still encodes
911 // the vestigal zero-reg offset register. When that's fixed, this clause
912 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000913 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
914 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000915 // STR_PRE, STR_POST
916 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
917 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
918 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000919 } else {
920 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000921 // t2STR_PRE, t2STR_POST
922 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
923 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
924 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000925 }
Evan Chenga8e29892007-01-19 07:51:42 +0000926 }
927 MBB.erase(MBBI);
928
929 return true;
930}
931
Eric Christopher7bb1c402011-05-25 21:19:19 +0000932/// isMemoryOp - Returns true if instruction is a memory operation that this
933/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000934static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000935 // When no memory operands are present, conservatively assume unaligned,
936 // volatile, unfoldable.
937 if (!MI->hasOneMemOperand())
938 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000939
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000940 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000941
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000942 // Don't touch volatile memory accesses - we may be changing their order.
943 if (MMO->isVolatile())
944 return false;
945
946 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
947 // not.
948 if (MMO->getAlignment() < 4)
949 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000950
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000951 // str <undef> could probably be eliminated entirely, but for now we just want
952 // to avoid making a mess of it.
953 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
954 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
955 MI->getOperand(0).isUndef())
956 return false;
957
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000958 // Likewise don't mess with references to undefined addresses.
959 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
960 MI->getOperand(1).isUndef())
961 return false;
962
Evan Chengcc1c4272007-03-06 18:02:41 +0000963 int Opcode = MI->getOpcode();
964 switch (Opcode) {
965 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000966 case ARM::VLDRS:
967 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000968 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000969 case ARM::VLDRD:
970 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000971 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000972 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000973 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000974 case ARM::t2LDRi8:
975 case ARM::t2LDRi12:
976 case ARM::t2STRi8:
977 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000978 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000979 }
980 return false;
981}
982
Evan Cheng11788fd2007-03-08 02:55:08 +0000983/// AdvanceRS - Advance register scavenger to just before the earliest memory
984/// op that is being merged.
985void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
986 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
987 unsigned Position = MemOps[0].Position;
988 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
989 if (MemOps[i].Position < Position) {
990 Position = MemOps[i].Position;
991 Loc = MemOps[i].MBBI;
992 }
993 }
994
995 if (Loc != MBB.begin())
996 RS->forward(prior(Loc));
997}
998
Evan Chenge7d6df72009-06-13 09:12:55 +0000999static int getMemoryOpOffset(const MachineInstr *MI) {
1000 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001001 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001002 unsigned NumOperands = MI->getDesc().getNumOperands();
1003 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001004
1005 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1006 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001007 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001008 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001009 return OffField;
1010
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001011 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1012 : ARM_AM::getAM5Offset(OffField) * 4;
1013 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001014 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1015 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001016 } else {
1017 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1018 Offset = -Offset;
1019 }
1020 return Offset;
1021}
1022
Evan Cheng358dec52009-06-15 08:28:29 +00001023static void InsertLDR_STR(MachineBasicBlock &MBB,
1024 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001025 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001026 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001027 unsigned Reg, bool RegDeadKill, bool RegUndef,
1028 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001029 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001030 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001031 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001032 if (isDef) {
1033 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1034 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001035 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001036 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001037 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1038 } else {
1039 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1040 TII->get(NewOpc))
1041 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1042 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001043 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1044 }
Evan Cheng358dec52009-06-15 08:28:29 +00001045}
1046
1047bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1048 MachineBasicBlock::iterator &MBBI) {
1049 MachineInstr *MI = &*MBBI;
1050 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001051 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1052 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001053 const MachineOperand &BaseOp = MI->getOperand(2);
1054 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001055 unsigned EvenReg = MI->getOperand(0).getReg();
1056 unsigned OddReg = MI->getOperand(1).getReg();
1057 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1058 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001059 // ARM errata 602117: LDRD with base in list may result in incorrect base
1060 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001061 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001062 if (!Errata602117 &&
1063 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001064 return false;
1065
Evan Chengd95ea2d2010-06-21 21:21:14 +00001066 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001067 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1068 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001069 bool EvenDeadKill = isLd ?
1070 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001071 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001072 bool OddDeadKill = isLd ?
1073 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001074 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001075 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001076 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001077 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1078 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001079 int OffImm = getMemoryOpOffset(MI);
1080 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001081 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001082
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001083 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001084 // Ascending register numbers and no offset. It's safe to change it to a
1085 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001086 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001087 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1088 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001089 if (isLd) {
1090 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1091 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001092 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001093 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001094 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001095 ++NumLDRD2LDM;
1096 } else {
1097 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1098 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001099 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001100 .addReg(EvenReg,
1101 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1102 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001103 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001104 ++NumSTRD2STM;
1105 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001106 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001107 } else {
1108 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001109 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001110 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001111 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001112 DebugLoc dl = MBBI->getDebugLoc();
1113 // If this is a load and base register is killed, it may have been
1114 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001115 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001116 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001117 (TRI->regsOverlap(EvenReg, BaseReg))) {
1118 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001119 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1120 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001121 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001122 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001123 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001124 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1125 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001126 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001127 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001128 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001129 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001130 // If the two source operands are the same, the kill marker is
1131 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001132 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1133 EvenDeadKill = false;
1134 OddDeadKill = true;
1135 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001136 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001137 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001138 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001139 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001140 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001141 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001142 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001143 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001144 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001145 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001146 if (isLd)
1147 ++NumLDRD2LDR;
1148 else
1149 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001150 }
1151
Evan Cheng358dec52009-06-15 08:28:29 +00001152 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001153 MBBI = NewBBI;
1154 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001155 }
1156 return false;
1157}
1158
Evan Chenga8e29892007-01-19 07:51:42 +00001159/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1160/// ops of the same base and incrementing offset into LDM / STM ops.
1161bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1162 unsigned NumMerges = 0;
1163 unsigned NumMemOps = 0;
1164 MemOpQueue MemOps;
1165 unsigned CurrBase = 0;
1166 int CurrOpc = -1;
1167 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001168 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001169 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001170 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001171 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001172
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001173 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001174 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1175 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001176 if (FixInvalidRegPairOp(MBB, MBBI))
1177 continue;
1178
Evan Chenga8e29892007-01-19 07:51:42 +00001179 bool Advance = false;
1180 bool TryMerge = false;
1181 bool Clobber = false;
1182
Evan Chengcc1c4272007-03-06 18:02:41 +00001183 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001184 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001185 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001186 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001187 const MachineOperand &MO = MBBI->getOperand(0);
1188 unsigned Reg = MO.getReg();
1189 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001190 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001191 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001192 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001193 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001194 // Watch out for:
1195 // r4 := ldr [r5]
1196 // r5 := ldr [r5, #4]
1197 // r6 := ldr [r5, #8]
1198 //
1199 // The second ldr has effectively broken the chain even though it
1200 // looks like the later ldr(s) use the same base register. Try to
1201 // merge the ldr's so far, including this one. But don't try to
1202 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001203 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001204 if (CurrBase == 0 && !Clobber) {
1205 // Start of a new chain.
1206 CurrBase = Base;
1207 CurrOpc = Opcode;
1208 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001209 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001210 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001211 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001212 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001213 Advance = true;
1214 } else {
1215 if (Clobber) {
1216 TryMerge = true;
1217 Advance = true;
1218 }
1219
Evan Cheng44bec522007-05-15 01:29:07 +00001220 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001221 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001222 // Continue adding to the queue.
1223 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001224 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1225 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001226 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001227 Advance = true;
1228 } else {
1229 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1230 I != E; ++I) {
1231 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001232 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1233 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001234 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001235 Advance = true;
1236 break;
1237 } else if (Offset == I->Offset) {
1238 // Collision! This can't be merged!
1239 break;
1240 }
1241 }
1242 }
1243 }
1244 }
1245 }
1246
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001247 if (MBBI->isDebugValue()) {
1248 ++MBBI;
1249 if (MBBI == E)
1250 // Reach the end of the block, try merging the memory instructions.
1251 TryMerge = true;
1252 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001253 ++Position;
1254 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001255 if (MBBI == E)
1256 // Reach the end of the block, try merging the memory instructions.
1257 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001258 } else
1259 TryMerge = true;
1260
1261 if (TryMerge) {
1262 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001263 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001264 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001265 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001266 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001267 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001268 // Process the load / store instructions.
1269 RS->forward(prior(MBBI));
1270
1271 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001272 Merges.clear();
1273 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1274 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001275
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001276 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001277 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001278 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001279 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001280 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001281 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001282
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001283 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001284 // that were not merged to form LDM/STM ops.
1285 for (unsigned i = 0; i != NumMemOps; ++i)
1286 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001287 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001288 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001289
Jim Grosbach764ab522009-08-11 15:33:49 +00001290 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001291 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001292 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001293 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001294 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001295 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001296 ++NumMerges;
1297 RS->forward(prior(MBBI));
1298 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001299 }
Evan Chenga8e29892007-01-19 07:51:42 +00001300
1301 CurrBase = 0;
1302 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001303 CurrSize = 0;
1304 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001305 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001306 if (NumMemOps) {
1307 MemOps.clear();
1308 NumMemOps = 0;
1309 }
1310
1311 // If iterator hasn't been advanced and this is not a memory op, skip it.
1312 // It can't start a new chain anyway.
1313 if (!Advance && !isMemOp && MBBI != E) {
1314 ++Position;
1315 ++MBBI;
1316 }
1317 }
1318 }
1319 return NumMerges > 0;
1320}
1321
Bob Wilsonc88d0722010-03-20 22:20:40 +00001322/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001323/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001324/// directly restore the value of LR into pc.
1325/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001326/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001327/// or
1328/// ldmfd sp!, {..., lr}
1329/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001330/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001331/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001332bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1333 if (MBB.empty()) return false;
1334
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001335 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001336 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001337 (MBBI->getOpcode() == ARM::BX_RET ||
1338 MBBI->getOpcode() == ARM::tBX_RET ||
1339 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001340 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001341 unsigned Opcode = PrevMI->getOpcode();
1342 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1343 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1344 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001345 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001346 if (MO.getReg() != ARM::LR)
1347 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001348 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1349 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1350 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001351 PrevMI->setDesc(TII->get(NewOpc));
1352 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001353 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001354 MBB.erase(MBBI);
1355 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001356 }
1357 }
1358 return false;
1359}
1360
1361bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001362 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001363 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001364 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001365 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001366 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001367 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001368 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001369
Evan Chenga8e29892007-01-19 07:51:42 +00001370 bool Modified = false;
1371 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1372 ++MFI) {
1373 MachineBasicBlock &MBB = *MFI;
1374 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001375 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1376 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001377 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001378
1379 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001380 return Modified;
1381}
Evan Chenge7d6df72009-06-13 09:12:55 +00001382
1383
1384/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1385/// load / stores from consecutive locations close to make it more
1386/// likely they will be combined later.
1387
1388namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001389 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001390 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001391 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001392
Evan Cheng358dec52009-06-15 08:28:29 +00001393 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001394 const TargetInstrInfo *TII;
1395 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001396 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001397 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001398 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001399
1400 virtual bool runOnMachineFunction(MachineFunction &Fn);
1401
1402 virtual const char *getPassName() const {
1403 return "ARM pre- register allocation load / store optimization pass";
1404 }
1405
1406 private:
Evan Chengd780f352009-06-15 20:54:56 +00001407 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1408 unsigned &NewOpc, unsigned &EvenReg,
1409 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001410 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001411 unsigned &PredReg, ARMCC::CondCodes &Pred,
1412 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001413 bool RescheduleOps(MachineBasicBlock *MBB,
1414 SmallVector<MachineInstr*, 4> &Ops,
1415 unsigned Base, bool isLd,
1416 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1417 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1418 };
1419 char ARMPreAllocLoadStoreOpt::ID = 0;
1420}
1421
1422bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001423 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001424 TII = Fn.getTarget().getInstrInfo();
1425 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001426 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001427 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001428 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001429
1430 bool Modified = false;
1431 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1432 ++MFI)
1433 Modified |= RescheduleLoadStoreInstrs(MFI);
1434
1435 return Modified;
1436}
1437
Evan Chengae69a2a2009-06-19 23:17:27 +00001438static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1439 MachineBasicBlock::iterator I,
1440 MachineBasicBlock::iterator E,
1441 SmallPtrSet<MachineInstr*, 4> &MemOps,
1442 SmallSet<unsigned, 4> &MemRegs,
1443 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001444 // Are there stores / loads / calls between them?
1445 // FIXME: This is overly conservative. We should make use of alias information
1446 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001447 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001448 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001449 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001450 continue;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001451 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001452 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001453 if (isLd && I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001454 return false;
1455 if (!isLd) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001456 if (I->mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001457 return false;
1458 // It's not safe to move the first 'str' down.
1459 // str r1, [r0]
1460 // strh r5, [r0]
1461 // str r4, [r0, #+4]
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001462 if (I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001463 return false;
1464 }
1465 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1466 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001467 if (!MO.isReg())
1468 continue;
1469 unsigned Reg = MO.getReg();
1470 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001471 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001472 if (Reg != Base && !MemRegs.count(Reg))
1473 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001474 }
1475 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001476
1477 // Estimate register pressure increase due to the transformation.
1478 if (MemRegs.size() <= 4)
1479 // Ok if we are moving small number of instructions.
1480 return true;
1481 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001482}
1483
Andrew Trick95bc85e2011-11-11 22:18:09 +00001484
1485/// Copy Op0 and Op1 operands into a new array assigned to MI.
1486static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1487 MachineInstr *Op1) {
1488 assert(MI->memoperands_empty() && "expected a new machineinstr");
1489 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1490 + (Op1->memoperands_end() - Op1->memoperands_begin());
1491
1492 MachineFunction *MF = MI->getParent()->getParent();
1493 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1494 MachineSDNode::mmo_iterator MemEnd =
1495 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1496 MemEnd =
1497 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1498 MI->setMemRefs(MemBegin, MemEnd);
1499}
1500
Evan Chengd780f352009-06-15 20:54:56 +00001501bool
1502ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1503 DebugLoc &dl,
1504 unsigned &NewOpc, unsigned &EvenReg,
1505 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001506 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001507 ARMCC::CondCodes &Pred,
1508 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001509 // Make sure we're allowed to generate LDRD/STRD.
1510 if (!STI->hasV5TEOps())
1511 return false;
1512
Jim Grosbache5165492009-11-09 00:11:35 +00001513 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001514 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001515 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001516 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001517 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001518 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001519 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001520 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1521 NewOpc = ARM::t2LDRDi8;
1522 Scale = 4;
1523 isT2 = true;
1524 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1525 NewOpc = ARM::t2STRDi8;
1526 Scale = 4;
1527 isT2 = true;
1528 } else
1529 return false;
1530
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001531 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001532 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001533 !(*Op0->memoperands_begin())->getValue() ||
1534 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001535 return false;
1536
Dan Gohmanc76909a2009-09-25 20:36:54 +00001537 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001538 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001539 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001541 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001542 if (Align < ReqAlign)
1543 return false;
1544
1545 // Then make sure the immediate offset fits.
1546 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001547 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001548 int Limit = (1 << 8) * Scale;
1549 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1550 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001551 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001552 } else {
1553 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1554 if (OffImm < 0) {
1555 AddSub = ARM_AM::sub;
1556 OffImm = - OffImm;
1557 }
1558 int Limit = (1 << 8) * Scale;
1559 if (OffImm >= Limit || (OffImm & (Scale-1)))
1560 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001561 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001562 }
Evan Chengd780f352009-06-15 20:54:56 +00001563 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001564 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001565 if (EvenReg == OddReg)
1566 return false;
1567 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001568 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001569 dl = Op0->getDebugLoc();
1570 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001571}
1572
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001573namespace {
1574 struct OffsetCompare {
1575 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1576 int LOffset = getMemoryOpOffset(LHS);
1577 int ROffset = getMemoryOpOffset(RHS);
1578 assert(LHS == RHS || LOffset != ROffset);
1579 return LOffset > ROffset;
1580 }
1581 };
1582}
1583
Evan Chenge7d6df72009-06-13 09:12:55 +00001584bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1585 SmallVector<MachineInstr*, 4> &Ops,
1586 unsigned Base, bool isLd,
1587 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1588 bool RetVal = false;
1589
1590 // Sort by offset (in reverse order).
1591 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1592
1593 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001594 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001595 // 1. Any def of base.
1596 // 2. Any gaps.
1597 while (Ops.size() > 1) {
1598 unsigned FirstLoc = ~0U;
1599 unsigned LastLoc = 0;
1600 MachineInstr *FirstOp = 0;
1601 MachineInstr *LastOp = 0;
1602 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001603 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001604 unsigned LastBytes = 0;
1605 unsigned NumMove = 0;
1606 for (int i = Ops.size() - 1; i >= 0; --i) {
1607 MachineInstr *Op = Ops[i];
1608 unsigned Loc = MI2LocMap[Op];
1609 if (Loc <= FirstLoc) {
1610 FirstLoc = Loc;
1611 FirstOp = Op;
1612 }
1613 if (Loc >= LastLoc) {
1614 LastLoc = Loc;
1615 LastOp = Op;
1616 }
1617
Andrew Trick08c66642012-01-11 03:56:08 +00001618 unsigned LSMOpcode
1619 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1620 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Chengf9f1da12009-06-18 02:04:01 +00001621 break;
1622
Evan Chenge7d6df72009-06-13 09:12:55 +00001623 int Offset = getMemoryOpOffset(Op);
1624 unsigned Bytes = getLSMultipleTransferSize(Op);
1625 if (LastBytes) {
1626 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1627 break;
1628 }
1629 LastOffset = Offset;
1630 LastBytes = Bytes;
Andrew Trick08c66642012-01-11 03:56:08 +00001631 LastOpcode = LSMOpcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001632 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001633 break;
1634 }
1635
1636 if (NumMove <= 1)
1637 Ops.pop_back();
1638 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001639 SmallPtrSet<MachineInstr*, 4> MemOps;
1640 SmallSet<unsigned, 4> MemRegs;
1641 for (int i = NumMove-1; i >= 0; --i) {
1642 MemOps.insert(Ops[i]);
1643 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1644 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001645
1646 // Be conservative, if the instructions are too far apart, don't
1647 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001648 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001649 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001650 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1651 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001652 if (!DoMove) {
1653 for (unsigned i = 0; i != NumMove; ++i)
1654 Ops.pop_back();
1655 } else {
1656 // This is the new location for the loads / stores.
1657 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001658 while (InsertPos != MBB->end()
1659 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001660 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001661
1662 // If we are moving a pair of loads / stores, see if it makes sense
1663 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001664 MachineInstr *Op0 = Ops.back();
1665 MachineInstr *Op1 = Ops[Ops.size()-2];
1666 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001667 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001668 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001669 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001670 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001671 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001672 DebugLoc dl;
1673 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001674 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001675 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001676 Ops.pop_back();
1677 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001678
Evan Chenge837dea2011-06-28 19:10:37 +00001679 const MCInstrDesc &MCID = TII->get(NewOpc);
1680 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001681 MRI->constrainRegClass(EvenReg, TRC);
1682 MRI->constrainRegClass(OddReg, TRC);
1683
Evan Chengd780f352009-06-15 20:54:56 +00001684 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001685 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001686 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001687 .addReg(EvenReg, RegState::Define)
1688 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001689 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001690 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001691 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001692 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001693 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001694 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001695 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001696 concatenateMemOperands(MIB, Op0, Op1);
1697 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001698 ++NumLDRDFormed;
1699 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001700 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001701 .addReg(EvenReg)
1702 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001703 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001704 // FIXME: We're converting from LDRi12 to an insn that still
1705 // uses addrmode2, so we need an explicit offset reg. It should
1706 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001707 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001708 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001709 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001710 concatenateMemOperands(MIB, Op0, Op1);
1711 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001712 ++NumSTRDFormed;
1713 }
1714 MBB->erase(Op0);
1715 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001716
1717 // Add register allocation hints to form register pairs.
1718 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1719 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001720 } else {
1721 for (unsigned i = 0; i != NumMove; ++i) {
1722 MachineInstr *Op = Ops.back();
1723 Ops.pop_back();
1724 MBB->splice(InsertPos, MBB, Op);
1725 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001726 }
1727
1728 NumLdStMoved += NumMove;
1729 RetVal = true;
1730 }
1731 }
1732 }
1733
1734 return RetVal;
1735}
1736
1737bool
1738ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1739 bool RetVal = false;
1740
1741 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1742 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1743 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1744 SmallVector<unsigned, 4> LdBases;
1745 SmallVector<unsigned, 4> StBases;
1746
1747 unsigned Loc = 0;
1748 MachineBasicBlock::iterator MBBI = MBB->begin();
1749 MachineBasicBlock::iterator E = MBB->end();
1750 while (MBBI != E) {
1751 for (; MBBI != E; ++MBBI) {
1752 MachineInstr *MI = MBBI;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001753 if (MI->isCall() || MI->isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001754 // Stop at barriers.
1755 ++MBBI;
1756 break;
1757 }
1758
Jim Grosbach958e4e12010-06-04 01:23:30 +00001759 if (!MI->isDebugValue())
1760 MI2LocMap[MI] = ++Loc;
1761
Evan Chenge7d6df72009-06-13 09:12:55 +00001762 if (!isMemoryOp(MI))
1763 continue;
1764 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001765 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001766 continue;
1767
Evan Chengeef490f2009-09-25 21:44:53 +00001768 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001769 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001770 unsigned Base = MI->getOperand(1).getReg();
1771 int Offset = getMemoryOpOffset(MI);
1772
1773 bool StopHere = false;
1774 if (isLd) {
1775 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1776 Base2LdsMap.find(Base);
1777 if (BI != Base2LdsMap.end()) {
1778 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1779 if (Offset == getMemoryOpOffset(BI->second[i])) {
1780 StopHere = true;
1781 break;
1782 }
1783 }
1784 if (!StopHere)
1785 BI->second.push_back(MI);
1786 } else {
1787 SmallVector<MachineInstr*, 4> MIs;
1788 MIs.push_back(MI);
1789 Base2LdsMap[Base] = MIs;
1790 LdBases.push_back(Base);
1791 }
1792 } else {
1793 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1794 Base2StsMap.find(Base);
1795 if (BI != Base2StsMap.end()) {
1796 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1797 if (Offset == getMemoryOpOffset(BI->second[i])) {
1798 StopHere = true;
1799 break;
1800 }
1801 }
1802 if (!StopHere)
1803 BI->second.push_back(MI);
1804 } else {
1805 SmallVector<MachineInstr*, 4> MIs;
1806 MIs.push_back(MI);
1807 Base2StsMap[Base] = MIs;
1808 StBases.push_back(Base);
1809 }
1810 }
1811
1812 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001813 // Found a duplicate (a base+offset combination that's seen earlier).
1814 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001815 --Loc;
1816 break;
1817 }
1818 }
1819
1820 // Re-schedule loads.
1821 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1822 unsigned Base = LdBases[i];
1823 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1824 if (Lds.size() > 1)
1825 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1826 }
1827
1828 // Re-schedule stores.
1829 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1830 unsigned Base = StBases[i];
1831 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1832 if (Sts.size() > 1)
1833 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1834 }
1835
1836 if (MBBI != E) {
1837 Base2LdsMap.clear();
1838 Base2StsMap.clear();
1839 LdBases.clear();
1840 StBases.clear();
1841 }
1842 }
1843
1844 return RetVal;
1845}
1846
1847
1848/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1849/// optimization pass.
1850FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1851 if (PreAlloc)
1852 return new ARMPreAllocLoadStoreOpt();
1853 return new ARMLoadStoreOpt();
1854}