blob: 040239cb88015ec9635fe28a36c88e608a989302 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000063def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000064def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
65def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000066def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
67def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000068def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
69def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000070def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
71//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000072def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000075def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000079 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000080 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000081def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000082 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
83 SDTCVecEltisVT<1, i8>,
84 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000085 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000086def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000087 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
88 SDTCVecEltisVT<1, i8>,
89 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000090 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000091def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000092 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000093 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000094def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000095 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000096 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +000098 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
99 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000100def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000101 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
102 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000103def X86pinsrb : SDNode<"X86ISD::PINSRB",
104 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
105 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
106def X86pinsrw : SDNode<"X86ISD::PINSRW",
107 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
108 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000109def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000110 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000111 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000112def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
113 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000114
David Greene03264ef2010-07-12 23:41:28 +0000115def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000116 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000117
Michael Liao1be96bb2012-10-23 17:34:00 +0000118def X86vzext : SDNode<"X86ISD::VZEXT",
119 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000120 SDTCisInt<0>, SDTCisInt<1>,
121 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000122
123def X86vsext : SDNode<"X86ISD::VSEXT",
124 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000125 SDTCisInt<0>, SDTCisInt<1>,
126 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000127
Igor Breger074a64e2015-07-24 17:24:15 +0000128def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
129 SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisOpSmallerThanOp<0, 1>]>;
131
132def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
133def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
134def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
135
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000136def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000137 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000139def X86vfpext : SDNode<"X86ISD::VFPEXT",
140 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000141 SDTCisFP<0>, SDTCisFP<1>,
142 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000143def X86vfpround: SDNode<"X86ISD::VFPROUND",
144 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000145 SDTCisFP<0>, SDTCisFP<1>,
146 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000147
Asaf Badouh2744d212015-09-20 14:31:19 +0000148def X86fround: SDNode<"X86ISD::VFPROUND",
149 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150 SDTCVecEltisVT<0, f32>,
151 SDTCVecEltisVT<1, f64>,
152 SDTCVecEltisVT<2, f64>,
153 SDTCisOpSmallerThanOp<0, 1>]>>;
154def X86froundRnd: SDNode<"X86ISD::VFPROUND",
155 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
156 SDTCVecEltisVT<0, f32>,
157 SDTCVecEltisVT<1, f64>,
158 SDTCVecEltisVT<2, f64>,
159 SDTCisOpSmallerThanOp<0, 1>,
160 SDTCisInt<3>]>>;
161
162def X86fpext : SDNode<"X86ISD::VFPEXT",
163 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
164 SDTCVecEltisVT<0, f64>,
165 SDTCVecEltisVT<1, f32>,
166 SDTCVecEltisVT<2, f32>,
167 SDTCisOpSmallerThanOp<1, 0>]>>;
168
169def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
170 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
171 SDTCVecEltisVT<0, f64>,
172 SDTCVecEltisVT<1, f32>,
173 SDTCVecEltisVT<2, f32>,
174 SDTCisOpSmallerThanOp<1, 0>,
175 SDTCisInt<3>]>>;
176
Craig Topper09462642012-01-22 19:15:14 +0000177def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
178def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000179def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000180def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
181def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000182
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000183def X86IntCmpMask : SDTypeProfile<1, 2,
184 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
185def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
186def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
187
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000188def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000189 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
190 SDTCisVec<1>, SDTCisSameAs<2, 1>,
191 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
192def X86CmpMaskCCRound :
193 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
194 SDTCisVec<1>, SDTCisSameAs<2, 1>,
195 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
196 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000197def X86CmpMaskCCScalar :
198 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
199
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000200def X86CmpMaskCCScalarRound :
201 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
202 SDTCisInt<4>]>;
203
204def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
205def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
206def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
207def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
208def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000209
Craig Topper09462642012-01-22 19:15:14 +0000210def X86vshl : SDNode<"X86ISD::VSHL",
211 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212 SDTCisVec<2>]>>;
213def X86vsrl : SDNode<"X86ISD::VSRL",
214 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
215 SDTCisVec<2>]>>;
216def X86vsra : SDNode<"X86ISD::VSRA",
217 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
218 SDTCisVec<2>]>>;
219
220def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
221def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
222def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
223
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000224def X86vprot : SDNode<"X86ISD::VPROT",
225 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000226 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000227def X86vproti : SDNode<"X86ISD::VPROTI",
228 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000229 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000230
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000231def X86vpshl : SDNode<"X86ISD::VPSHL",
232 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000233 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000234def X86vpsha : SDNode<"X86ISD::VPSHA",
235 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000236 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000237
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000238def X86vpcom : SDNode<"X86ISD::VPCOM",
239 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000240 SDTCisSameAs<0,2>,
241 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000242def X86vpcomu : SDNode<"X86ISD::VPCOMU",
243 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000244 SDTCisSameAs<0,2>,
245 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000246
David Greene03264ef2010-07-12 23:41:28 +0000247def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000248 SDTCisVec<1>,
249 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000250def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000251def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000252def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
253def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000254def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000255def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000256def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000257def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000258def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000259def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000260def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000261 SDTCisVec<1>, SDTCisSameAs<2, 1>,
262 SDTCVecEltisVT<0, i1>,
263 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000264def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000265 SDTCisVec<1>, SDTCisSameAs<2, 1>,
266 SDTCVecEltisVT<0, i1>,
267 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000268def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000269
Craig Topper1d471e32012-02-05 03:14:49 +0000270def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000271 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
272 SDTCVecEltisVT<1, i32>,
273 SDTCisSameSizeAs<0,1>,
274 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000275def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000276 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
277 SDTCVecEltisVT<1, i32>,
278 SDTCisSameSizeAs<0,1>,
279 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000280
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000281def X86extrqi : SDNode<"X86ISD::EXTRQI",
282 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
283 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
284def X86insertqi : SDNode<"X86ISD::INSERTQI",
285 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
286 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
287 SDTCisVT<4, i8>]>>;
288
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000289// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
290// translated into one of the target nodes below during lowering.
291// Note: this is a work in progress...
292def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
293def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
294 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000295def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
296 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000297
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000298def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000299 SDTCisSameSizeAs<0,2>,
300 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000301def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000302 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000303def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000304 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000305def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
306 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000307def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
308 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000309
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000310def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000311def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
312 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000313
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000314def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000315 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000316
Igor Bregerb4bb1902015-10-15 12:33:24 +0000317def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
318 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000319 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000320
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000321def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
322 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
323
Asaf Badouh402ebb32015-06-03 13:41:48 +0000324def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
325 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
326
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000327def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
328 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000329def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
330 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000331def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000332 SDTCisVec<0>, SDTCisVT<2, i32>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000333def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000334 SDTCisVec<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000335def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000336 SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000337
Craig Topper8fb09f02013-01-28 06:48:25 +0000338def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000339def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000340
341def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
342def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000343
344def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
345def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
346def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
347
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000348def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
349def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000350
351def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
352def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
353def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
354
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000355def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
356def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
357
358def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000359def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000360def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000361
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000362def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
363def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000364
Craig Toppera3ac7382015-11-26 07:58:20 +0000365def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
366 SDTCisSameSizeAs<0,1>,
367 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000368def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
369def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
370
Craig Topper8d4ba192011-12-06 08:21:25 +0000371def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
372def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
Igor Bregerf7fd5472015-07-21 07:11:28 +0000374def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
375def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
376
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000377def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000378def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
379def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
380def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000381def X86VPermt2Fp : SDNode<"X86ISD::VPERMV3",
382 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
383 SDTCisSameAs<0,1>, SDTCisInt<2>,
384 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000385 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000386 SDTCisSameAs<0,3>]>, []>;
387def X86VPermt2Int : SDNode<"X86ISD::VPERMV3",
388 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<0>,
389 SDTCisSameAs<0,1>, SDTCisSameAs<0,2>,
390 SDTCisSameAs<0,3>]>, []>;
391
392def X86VPermi2X : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000393def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000394
Craig Topper0a672ea2011-11-30 07:47:51 +0000395def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000396
Igor Breger1e58e8a2015-09-02 11:18:55 +0000397def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
398def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
399def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
400def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
401def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000402def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000403 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topperff2f1472015-11-26 19:13:05 +0000404 SDTCisVec<1>, SDTCisInt<2>]>, []>;
405def X86Vfpclasss : SDNode<"X86ISD::VFPCLASS", SDTypeProfile<1, 2, [SDTCisInt<0>,
406 SDTCisFP<1>, SDTCisInt<2>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000407
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000408def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
409 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
410 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000411// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
412def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000413 SDTypeProfile<1, 1, [SDTCisVec<0>,
414 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000415
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000416def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000417def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000418def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000419 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
420 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000421def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000422 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
423 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000424
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000425def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000426
427def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
428
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000429def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
430def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
431def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
432def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000433def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
434def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
435def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
436def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
437def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000438def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
439def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000440
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000441def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
442def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
443def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
444def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000445def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
446def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000447
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000448def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
449def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
450def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
451def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
452def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
453def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
454
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000455def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
456def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000457def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
458
Igor Breger1e58e8a2015-09-02 11:18:55 +0000459def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
460def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000461def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000462def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
463def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000464
Craig Topperab47fe42012-08-06 06:22:36 +0000465def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
466 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
467 SDTCisVT<4, i8>]>;
468def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
469 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
470 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
471 SDTCisVT<6, i8>]>;
472
473def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
474def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
475
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000476def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
477 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
478def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
479 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000480
Igor Bregerabe4a792015-06-14 12:44:55 +0000481def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000482 SDTCisSameAs<0,1>, SDTCisInt<2>,
483 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000484
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000485def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
486 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
487def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
488 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
489
490def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
491 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000492def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
493 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000494def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
495 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000496def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
497 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000498def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
499 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
500 SDTCisInt<2>]>;
501def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
502 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
503 SDTCisInt<2>]>;
504
505def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
506 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
507 SDTCisInt<2>]>;
508def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
509 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
510 SDTCisInt<2>]>;
511
512// Scalar
513def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
514def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
515
Asaf Badouh2744d212015-09-20 14:31:19 +0000516def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
517def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
518def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
519def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000520// Vector with rounding mode
521
522// cvtt fp-to-int staff
523def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
524def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
525def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
526def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
527
528def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
529def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
530def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
531def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
532
533// cvt fp-to-int staff
534def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
535def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
536def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
537def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
538
539// Vector without rounding mode
540def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
541def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
542def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
543def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
544
Asaf Badouh7c522452015-10-22 14:01:16 +0000545def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
546 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
547 SDTCVecEltisVT<0, f32>,
548 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000549 SDTCisFP<0>,
550 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000551
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000552def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
553 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
554 SDTCVecEltisVT<0, i16>,
555 SDTCVecEltisVT<1, f32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000556 SDTCisFP<1>, SDTCisVT<2, i32>,
557 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000558def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
559 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
560 SDTCisFP<0>, SDTCisFP<1>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000561 SDTCVecEltisVT<0, f64>,
562 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000563 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000564 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000565def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
566 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
567 SDTCisFP<0>, SDTCisFP<1>,
568 SDTCVecEltisVT<0, f32>,
569 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000570 SDTCisOpSmallerThanOp<0, 1>,
571 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000572
David Greene03264ef2010-07-12 23:41:28 +0000573//===----------------------------------------------------------------------===//
574// SSE Complex Patterns
575//===----------------------------------------------------------------------===//
576
577// These are 'extloads' from a scalar to the low element of a vector, zeroing
578// the top elements. These are used for the SSE 'ss' and 'sd' instruction
579// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000580def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000581 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
582 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000583def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000584 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
585 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000586
587def ssmem : Operand<v4f32> {
588 let PrintMethod = "printf32mem";
589 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000590 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000591 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000592}
593def sdmem : Operand<v2f64> {
594 let PrintMethod = "printf64mem";
595 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000596 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000597 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000598}
599
600//===----------------------------------------------------------------------===//
601// SSE pattern fragments
602//===----------------------------------------------------------------------===//
603
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000604// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000605// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000606def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
607def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000608def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
609
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000610// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000611// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000612def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
613def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000614def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
615
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000616// 512-bit load pattern fragments
617def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
618def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000619def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
620def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000621def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000622def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
623
624// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000625def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
626def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000627def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000628
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000629// These are needed to match a scalar load that is used in a vector-only
630// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
631// The memory operand is required to be a 128-bit load, so it must be converted
632// from a vector to a scalar.
633def loadf32_128 : PatFrag<(ops node:$ptr),
634 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
635def loadf64_128 : PatFrag<(ops node:$ptr),
636 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
637
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000638// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000639def alignedstore : PatFrag<(ops node:$val, node:$ptr),
640 (store node:$val, node:$ptr), [{
641 return cast<StoreSDNode>(N)->getAlignment() >= 16;
642}]>;
643
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000644// Like 'store', but always requires 256-bit vector alignment.
645def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
646 (store node:$val, node:$ptr), [{
647 return cast<StoreSDNode>(N)->getAlignment() >= 32;
648}]>;
649
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000650// Like 'store', but always requires 512-bit vector alignment.
651def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
652 (store node:$val, node:$ptr), [{
653 return cast<StoreSDNode>(N)->getAlignment() >= 64;
654}]>;
655
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000656// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000657def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
658 return cast<LoadSDNode>(N)->getAlignment() >= 16;
659}]>;
660
Chad Rosiera281afc2012-03-09 02:00:48 +0000661// Like 'X86vzload', but always requires 128-bit vector alignment.
662def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
663 return cast<MemSDNode>(N)->getAlignment() >= 16;
664}]>;
665
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000666// Like 'load', but always requires 256-bit vector alignment.
667def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
668 return cast<LoadSDNode>(N)->getAlignment() >= 32;
669}]>;
670
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000671// Like 'load', but always requires 512-bit vector alignment.
672def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
673 return cast<LoadSDNode>(N)->getAlignment() >= 64;
674}]>;
675
David Greene03264ef2010-07-12 23:41:28 +0000676def alignedloadfsf32 : PatFrag<(ops node:$ptr),
677 (f32 (alignedload node:$ptr))>;
678def alignedloadfsf64 : PatFrag<(ops node:$ptr),
679 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000680
681// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000682// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000683def alignedloadv4f32 : PatFrag<(ops node:$ptr),
684 (v4f32 (alignedload node:$ptr))>;
685def alignedloadv2f64 : PatFrag<(ops node:$ptr),
686 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000687def alignedloadv2i64 : PatFrag<(ops node:$ptr),
688 (v2i64 (alignedload node:$ptr))>;
689
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000690// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000691// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000692def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000693 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000694def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000695 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000696def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000697 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000698
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000699// 512-bit aligned load pattern fragments
700def alignedloadv16f32 : PatFrag<(ops node:$ptr),
701 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000702def alignedloadv16i32 : PatFrag<(ops node:$ptr),
703 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000704def alignedloadv8f64 : PatFrag<(ops node:$ptr),
705 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000706def alignedloadv8i64 : PatFrag<(ops node:$ptr),
707 (v8i64 (alignedload512 node:$ptr))>;
708
David Greene03264ef2010-07-12 23:41:28 +0000709// Like 'load', but uses special alignment checks suitable for use in
710// memory operands in most SSE instructions, which are required to
711// be naturally aligned on some targets but not on others. If the subtarget
712// allows unaligned accesses, match any load, though this may require
713// setting a feature bit in the processor (on startup, for example).
714// Opteron 10h and later implement such a feature.
715def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000716 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000717 || cast<LoadSDNode>(N)->getAlignment() >= 16;
718}]>;
719
720def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
721def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000722
723// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000724// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000725def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
726def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000727def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000728
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000729// These are needed to match a scalar memop that is used in a vector-only
730// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
731// The memory operand is required to be a 128-bit load, so it must be converted
732// from a vector to a scalar.
733def memopfsf32_128 : PatFrag<(ops node:$ptr),
734 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
735def memopfsf64_128 : PatFrag<(ops node:$ptr),
736 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
737
738
David Greene03264ef2010-07-12 23:41:28 +0000739// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
740// 16-byte boundary.
741// FIXME: 8 byte alignment for mmx reads is not required
742def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
743 return cast<LoadSDNode>(N)->getAlignment() >= 8;
744}]>;
745
Dale Johannesendd224d22010-09-30 23:57:10 +0000746def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000747
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000748def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
749 (masked_gather node:$src1, node:$src2, node:$src3) , [{
750 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
751 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
752 Mgt->getBasePtr().getValueType() == MVT::v4i32);
753 return false;
754}]>;
755
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000756def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
757 (masked_gather node:$src1, node:$src2, node:$src3) , [{
758 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
759 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
760 Mgt->getBasePtr().getValueType() == MVT::v8i32);
761 return false;
762}]>;
763
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000764def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
765 (masked_gather node:$src1, node:$src2, node:$src3) , [{
766 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
767 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
768 Mgt->getBasePtr().getValueType() == MVT::v2i64);
769 return false;
770}]>;
771def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
772 (masked_gather node:$src1, node:$src2, node:$src3) , [{
773 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
774 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
775 Mgt->getBasePtr().getValueType() == MVT::v4i64);
776 return false;
777}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000778def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
779 (masked_gather node:$src1, node:$src2, node:$src3) , [{
780 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
781 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
782 Mgt->getBasePtr().getValueType() == MVT::v8i64);
783 return false;
784}]>;
785def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
786 (masked_gather node:$src1, node:$src2, node:$src3) , [{
787 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
788 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
789 Mgt->getBasePtr().getValueType() == MVT::v16i32);
790 return false;
791}]>;
792
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000793def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
794 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
795 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
796 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
797 Sc->getBasePtr().getValueType() == MVT::v2i64);
798 return false;
799}]>;
800
801def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
802 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
803 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
804 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
805 Sc->getBasePtr().getValueType() == MVT::v4i32);
806 return false;
807}]>;
808
809def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
810 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
811 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
812 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
813 Sc->getBasePtr().getValueType() == MVT::v4i64);
814 return false;
815}]>;
816
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000817def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
818 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
819 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
820 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
821 Sc->getBasePtr().getValueType() == MVT::v8i32);
822 return false;
823}]>;
824
825def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
826 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
827 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
828 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
829 Sc->getBasePtr().getValueType() == MVT::v8i64);
830 return false;
831}]>;
832def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
833 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
834 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
835 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
836 Sc->getBasePtr().getValueType() == MVT::v16i32);
837 return false;
838}]>;
839
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000840// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000841def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
842def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
843def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
844def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
845def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
846def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
847
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000848// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000849def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
850def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000851def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000852def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000853def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000854
Craig Topper8c929622013-08-16 06:07:34 +0000855// 512-bit bitconvert pattern fragments
856def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
857def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000858def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
859def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000860
David Greene03264ef2010-07-12 23:41:28 +0000861def vzmovl_v2i64 : PatFrag<(ops node:$src),
862 (bitconvert (v2i64 (X86vzmovl
863 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
864def vzmovl_v4i32 : PatFrag<(ops node:$src),
865 (bitconvert (v4i32 (X86vzmovl
866 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
867
868def vzload_v2i64 : PatFrag<(ops node:$src),
869 (bitconvert (v2i64 (X86vzload node:$src)))>;
870
871
872def fp32imm0 : PatLeaf<(f32 fpimm), [{
873 return N->isExactlyValue(+0.0);
874}]>;
875
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000876def I8Imm : SDNodeXForm<imm, [{
877 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000878 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000879}]>;
880
881def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000882def FROUND_CURRENT : ImmLeaf<i32, [{
883 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
884}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000885
David Greene03264ef2010-07-12 23:41:28 +0000886// BYTE_imm - Transform bit immediates into byte immediates.
887def BYTE_imm : SDNodeXForm<imm, [{
888 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000889 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000890}]>;
891
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000892// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
893// to VEXTRACTF128/VEXTRACTI128 imm.
894def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000895 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000896}]>;
897
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000898// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
899// VINSERTF128/VINSERTI128 imm.
900def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000901 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000902}]>;
903
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000904// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
905// to VEXTRACTF64x4 imm.
906def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000907 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000908}]>;
909
910// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
911// VINSERTF64x4 imm.
912def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000913 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000914}]>;
915
916def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000917 (extract_subvector node:$bigvec,
918 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000919 return X86::isVEXTRACT128Index(N);
920}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000921
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000922def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000923 node:$index),
924 (insert_subvector node:$bigvec, node:$smallvec,
925 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000926 return X86::isVINSERT128Index(N);
927}], INSERT_get_vinsert128_imm>;
928
929
930def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
931 (extract_subvector node:$bigvec,
932 node:$index), [{
933 return X86::isVEXTRACT256Index(N);
934}], EXTRACT_get_vextract256_imm>;
935
936def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
937 node:$index),
938 (insert_subvector node:$bigvec, node:$smallvec,
939 node:$index), [{
940 return X86::isVINSERT256Index(N);
941}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000942
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000943def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
944 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000945 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
946 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000947 return false;
948}]>;
949
950def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
951 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000952 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
953 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000954 return false;
955}]>;
956
957def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
958 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000959 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
960 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000961 return false;
962}]>;
963
964def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
965 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000966 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000967}]>;
968
Igor Breger074a64e2015-07-24 17:24:15 +0000969// masked store fragments.
970// X86mstore can't be implemented in core DAG files because some targets
971// doesn't support vector type ( llvm-tblgen will fail)
972def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
973 (masked_store node:$src1, node:$src2, node:$src3), [{
974 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
975}]>;
976
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000977def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000978 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000979 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
980 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000981 return false;
982}]>;
983
984def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000985 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000986 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
987 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000988 return false;
989}]>;
990
991def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000992 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000993 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
994 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000995 return false;
996}]>;
997
998def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000999 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001000 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001001}]>;
1002
Igor Breger074a64e2015-07-24 17:24:15 +00001003// masked truncstore fragments
1004// X86mtruncstore can't be implemented in core DAG files because some targets
1005// doesn't support vector type ( llvm-tblgen will fail)
1006def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1007 (masked_store node:$src1, node:$src2, node:$src3), [{
1008 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1009}]>;
1010def masked_truncstorevi8 :
1011 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1012 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1013 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1014}]>;
1015def masked_truncstorevi16 :
1016 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1017 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1018 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1019}]>;
1020def masked_truncstorevi32 :
1021 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1022 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1023 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1024}]>;